wcd9335.c 454 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/firmware.h>
  8. #include <linux/slab.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/device.h>
  11. #include <linux/printk.h>
  12. #include <linux/ratelimit.h>
  13. #include <linux/debugfs.h>
  14. #include <linux/wait.h>
  15. #include <linux/bitops.h>
  16. #include <linux/regmap.h>
  17. #include <linux/regulator/consumer.h>
  18. #include <linux/clk.h>
  19. #include <linux/delay.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/kernel.h>
  22. #include <linux/gpio.h>
  23. #include <linux/mfd/wcd9xxx/wcd9xxx_registers.h>
  24. #include <soc/swr-wcd.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/soc-dapm.h>
  29. #include <sound/tlv.h>
  30. #include <sound/info.h>
  31. #include "core.h"
  32. #include "pdata.h"
  33. #include "wcd9335.h"
  34. #include "wcd-mbhc-v2.h"
  35. #include "wcd9xxx-common-v2.h"
  36. #include "wcd9xxx-resmgr-v2.h"
  37. #include "wcd9xxx-irq.h"
  38. #include "wcd9335_registers.h"
  39. #include "wcd9335_irq.h"
  40. #include "wcd_cpe_core.h"
  41. #include "wcdcal-hwdep.h"
  42. #include "wcd-mbhc-v2-api.h"
  43. #define DRV_NAME "tasha_codec"
  44. #define TASHA_RX_PORT_START_NUMBER 16
  45. #define WCD9335_RATES_MASK (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  46. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  47. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  48. /* Fractional Rates */
  49. #define WCD9335_FRAC_RATES_MASK (SNDRV_PCM_RATE_44100)
  50. #define WCD9335_MIX_RATES_MASK (SNDRV_PCM_RATE_48000 |\
  51. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  52. #define TASHA_FORMATS_S16_S24_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  53. SNDRV_PCM_FMTBIT_S24_LE | \
  54. SNDRV_PCM_FMTBIT_S24_3LE)
  55. #define TASHA_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  56. SNDRV_PCM_FMTBIT_S24_LE | \
  57. SNDRV_PCM_FMTBIT_S24_3LE | \
  58. SNDRV_PCM_FMTBIT_S32_LE)
  59. #define TASHA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
  60. /*
  61. * Timeout in milli seconds and it is the wait time for
  62. * slim channel removal interrupt to receive.
  63. */
  64. #define TASHA_SLIM_CLOSE_TIMEOUT 1000
  65. #define TASHA_SLIM_IRQ_OVERFLOW (1 << 0)
  66. #define TASHA_SLIM_IRQ_UNDERFLOW (1 << 1)
  67. #define TASHA_SLIM_IRQ_PORT_CLOSED (1 << 2)
  68. #define TASHA_MCLK_CLK_12P288MHZ 12288000
  69. #define TASHA_MCLK_CLK_9P6MHZ 9600000
  70. #define TASHA_SLIM_PGD_PORT_INT_TX_EN0 (TASHA_SLIM_PGD_PORT_INT_EN0 + 2)
  71. #define TASHA_NUM_INTERPOLATORS 9
  72. #define TASHA_NUM_DECIMATORS 9
  73. #define WCD9335_CHILD_DEVICES_MAX 6
  74. #define BYTE_BIT_MASK(nr) (1 << ((nr) % BITS_PER_BYTE))
  75. #define TASHA_MAD_AUDIO_FIRMWARE_PATH "wcd9335/wcd9335_mad_audio.bin"
  76. #define TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS (1 << 0)
  77. #define TASHA_CPE_SS_ERR_STATUS_WDOG_BITE (1 << 1)
  78. #define TASHA_CPE_FATAL_IRQS \
  79. (TASHA_CPE_SS_ERR_STATUS_WDOG_BITE | \
  80. TASHA_CPE_SS_ERR_STATUS_MEM_ACCESS)
  81. #define SLIM_BW_CLK_GEAR_9 6200000
  82. #define SLIM_BW_UNVOTE 0
  83. #define CPE_FLL_CLK_75MHZ 75000000
  84. #define CPE_FLL_CLK_150MHZ 150000000
  85. #define WCD9335_REG_BITS 8
  86. #define WCD9335_MAX_VALID_ADC_MUX 13
  87. #define WCD9335_INVALID_ADC_MUX 9
  88. #define TASHA_DIG_CORE_REG_MIN WCD9335_CDC_ANC0_CLK_RESET_CTL
  89. #define TASHA_DIG_CORE_REG_MAX 0xDFF
  90. /* Convert from vout ctl to micbias voltage in mV */
  91. #define WCD_VOUT_CTL_TO_MICB(v) (1000 + v * 50)
  92. #define TASHA_ZDET_NUM_MEASUREMENTS 900
  93. #define TASHA_MBHC_GET_C1(c) ((c & 0xC000) >> 14)
  94. #define TASHA_MBHC_GET_X1(x) (x & 0x3FFF)
  95. /* z value compared in milliOhm */
  96. #define TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z) ((z > 400000) || (z < 32000))
  97. #define TASHA_MBHC_ZDET_CONST (86 * 16384)
  98. #define TASHA_MBHC_MOISTURE_VREF V_45_MV
  99. #define TASHA_MBHC_MOISTURE_IREF I_3P0_UA
  100. #define TASHA_VERSION_ENTRY_SIZE 17
  101. #define WCD9335_AMIC_PWR_LEVEL_LP 0
  102. #define WCD9335_AMIC_PWR_LEVEL_DEFAULT 1
  103. #define WCD9335_AMIC_PWR_LEVEL_HP 2
  104. #define WCD9335_AMIC_PWR_LVL_MASK 0x60
  105. #define WCD9335_AMIC_PWR_LVL_SHIFT 0x5
  106. #define WCD9335_DEC_PWR_LVL_MASK 0x06
  107. #define WCD9335_DEC_PWR_LVL_LP 0x02
  108. #define WCD9335_DEC_PWR_LVL_HP 0x04
  109. #define WCD9335_DEC_PWR_LVL_DF 0x00
  110. #define WCD9335_STRING_LEN 100
  111. #define CALCULATE_VOUT_D(req_mv) (((req_mv - 650) * 10) / 25)
  112. static int cpe_debug_mode;
  113. #define TASHA_MAX_MICBIAS 4
  114. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  115. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  116. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  117. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  118. #define DAPM_LDO_H_STANDALONE "LDO_H"
  119. module_param(cpe_debug_mode, int, 0664);
  120. MODULE_PARM_DESC(cpe_debug_mode, "boot cpe in debug mode");
  121. #define TASHA_DIG_CORE_COLLAPSE_TIMER_MS (5 * 1000)
  122. #define MAX_ON_DEMAND_SUPPLY_NAME_LENGTH 64
  123. static char on_demand_supply_name[][MAX_ON_DEMAND_SUPPLY_NAME_LENGTH] = {
  124. "cdc-vdd-mic-bias",
  125. };
  126. enum {
  127. POWER_COLLAPSE,
  128. POWER_RESUME,
  129. };
  130. enum tasha_sido_voltage {
  131. SIDO_VOLTAGE_SVS_MV = 950,
  132. SIDO_VOLTAGE_NOMINAL_MV = 1100,
  133. };
  134. static enum codec_variant codec_ver;
  135. static int dig_core_collapse_enable = 1;
  136. module_param(dig_core_collapse_enable, int, 0664);
  137. MODULE_PARM_DESC(dig_core_collapse_enable, "enable/disable power gating");
  138. /* dig_core_collapse timer in seconds */
  139. static int dig_core_collapse_timer = (TASHA_DIG_CORE_COLLAPSE_TIMER_MS/1000);
  140. module_param(dig_core_collapse_timer, int, 0664);
  141. MODULE_PARM_DESC(dig_core_collapse_timer, "timer for power gating");
  142. /* SVS Scaling enable/disable */
  143. static int svs_scaling_enabled = 1;
  144. module_param(svs_scaling_enabled, int, 0664);
  145. MODULE_PARM_DESC(svs_scaling_enabled, "enable/disable svs scaling");
  146. /* SVS buck setting */
  147. static int sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
  148. module_param(sido_buck_svs_voltage, int, 0664);
  149. MODULE_PARM_DESC(sido_buck_svs_voltage,
  150. "setting for SVS voltage for SIDO BUCK");
  151. #define TASHA_TX_UNMUTE_DELAY_MS 40
  152. static int tx_unmute_delay = TASHA_TX_UNMUTE_DELAY_MS;
  153. module_param(tx_unmute_delay, int, 0664);
  154. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  155. static struct afe_param_slimbus_slave_port_cfg tasha_slimbus_slave_port_cfg = {
  156. .minor_version = 1,
  157. .slimbus_dev_id = AFE_SLIMBUS_DEVICE_1,
  158. .slave_dev_pgd_la = 0,
  159. .slave_dev_intfdev_la = 0,
  160. .bit_width = 16,
  161. .data_format = 0,
  162. .num_channels = 1
  163. };
  164. struct tasha_mbhc_zdet_param {
  165. u16 ldo_ctl;
  166. u16 noff;
  167. u16 nshift;
  168. u16 btn5;
  169. u16 btn6;
  170. u16 btn7;
  171. };
  172. static struct afe_param_cdc_reg_page_cfg tasha_cdc_reg_page_cfg = {
  173. .minor_version = AFE_API_VERSION_CDC_REG_PAGE_CFG,
  174. .enable = 1,
  175. .proc_id = AFE_CDC_REG_PAGE_ASSIGN_PROC_ID_1,
  176. };
  177. static struct afe_param_cdc_reg_cfg audio_reg_cfg[] = {
  178. {
  179. 1,
  180. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_MAIN_CTL_1),
  181. HW_MAD_AUDIO_ENABLE, 0x1, WCD9335_REG_BITS, 0
  182. },
  183. {
  184. 1,
  185. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_3),
  186. HW_MAD_AUDIO_SLEEP_TIME, 0xF, WCD9335_REG_BITS, 0
  187. },
  188. {
  189. 1,
  190. (TASHA_REGISTER_START_OFFSET + WCD9335_SOC_MAD_AUDIO_CTL_4),
  191. HW_MAD_TX_AUDIO_SWITCH_OFF, 0x1, WCD9335_REG_BITS, 0
  192. },
  193. {
  194. 1,
  195. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  196. MAD_AUDIO_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  197. },
  198. {
  199. 1,
  200. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  201. MAD_AUDIO_INT_MASK_REG, 0x1, WCD9335_REG_BITS, 0
  202. },
  203. {
  204. 1,
  205. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  206. MAD_AUDIO_INT_STATUS_REG, 0x1, WCD9335_REG_BITS, 0
  207. },
  208. {
  209. 1,
  210. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  211. MAD_AUDIO_INT_CLEAR_REG, 0x1, WCD9335_REG_BITS, 0
  212. },
  213. {
  214. 1,
  215. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  216. VBAT_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  217. },
  218. {
  219. 1,
  220. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  221. VBAT_INT_MASK_REG, 0x08, WCD9335_REG_BITS, 0
  222. },
  223. {
  224. 1,
  225. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  226. VBAT_INT_STATUS_REG, 0x08, WCD9335_REG_BITS, 0
  227. },
  228. {
  229. 1,
  230. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  231. VBAT_INT_CLEAR_REG, 0x08, WCD9335_REG_BITS, 0
  232. },
  233. {
  234. 1,
  235. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_CFG),
  236. VBAT_RELEASE_INT_DEST_SELECT_REG, 0x2, WCD9335_REG_BITS, 0
  237. },
  238. {
  239. 1,
  240. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_MASK3),
  241. VBAT_RELEASE_INT_MASK_REG, 0x10, WCD9335_REG_BITS, 0
  242. },
  243. {
  244. 1,
  245. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_STATUS3),
  246. VBAT_RELEASE_INT_STATUS_REG, 0x10, WCD9335_REG_BITS, 0
  247. },
  248. {
  249. 1,
  250. (TASHA_REGISTER_START_OFFSET + WCD9335_INTR_PIN2_CLEAR3),
  251. VBAT_RELEASE_INT_CLEAR_REG, 0x10, WCD9335_REG_BITS, 0
  252. },
  253. {
  254. 1,
  255. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
  256. SB_PGD_PORT_TX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
  257. },
  258. {
  259. 1,
  260. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_TX_BASE),
  261. SB_PGD_PORT_TX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
  262. },
  263. {
  264. 1,
  265. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
  266. SB_PGD_PORT_RX_WATERMARK_N, 0x1E, WCD9335_REG_BITS, 0x1
  267. },
  268. {
  269. 1,
  270. (TASHA_REGISTER_START_OFFSET + TASHA_SB_PGD_PORT_RX_BASE),
  271. SB_PGD_PORT_RX_ENABLE_N, 0x1, WCD9335_REG_BITS, 0x1
  272. },
  273. { 1,
  274. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
  275. AANC_FF_GAIN_ADAPTIVE, 0x4, WCD9335_REG_BITS, 0
  276. },
  277. { 1,
  278. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_IIR_ADAPT_CTL),
  279. AANC_FFGAIN_ADAPTIVE_EN, 0x8, WCD9335_REG_BITS, 0
  280. },
  281. {
  282. 1,
  283. (TASHA_REGISTER_START_OFFSET + WCD9335_CDC_ANC0_FF_A_GAIN_CTL),
  284. AANC_GAIN_CONTROL, 0xFF, WCD9335_REG_BITS, 0
  285. },
  286. };
  287. static struct afe_param_cdc_reg_cfg_data tasha_audio_reg_cfg = {
  288. .num_registers = ARRAY_SIZE(audio_reg_cfg),
  289. .reg_data = audio_reg_cfg,
  290. };
  291. static struct afe_param_id_cdc_aanc_version tasha_cdc_aanc_version = {
  292. .cdc_aanc_minor_version = AFE_API_VERSION_CDC_AANC_VERSION,
  293. .aanc_hw_version = AANC_HW_BLOCK_VERSION_2,
  294. };
  295. enum {
  296. VI_SENSE_1,
  297. VI_SENSE_2,
  298. AIF4_SWITCH_VALUE,
  299. AUDIO_NOMINAL,
  300. CPE_NOMINAL,
  301. HPH_PA_DELAY,
  302. ANC_MIC_AMIC1,
  303. ANC_MIC_AMIC2,
  304. ANC_MIC_AMIC3,
  305. ANC_MIC_AMIC4,
  306. ANC_MIC_AMIC5,
  307. ANC_MIC_AMIC6,
  308. CLASSH_CONFIG,
  309. };
  310. enum {
  311. AIF1_PB = 0,
  312. AIF1_CAP,
  313. AIF2_PB,
  314. AIF2_CAP,
  315. AIF3_PB,
  316. AIF3_CAP,
  317. AIF4_PB,
  318. AIF_MIX1_PB,
  319. AIF4_MAD_TX,
  320. AIF4_VIFEED,
  321. AIF5_CPE_TX,
  322. NUM_CODEC_DAIS,
  323. };
  324. enum {
  325. INTn_1_MIX_INP_SEL_ZERO = 0,
  326. INTn_1_MIX_INP_SEL_DEC0,
  327. INTn_1_MIX_INP_SEL_DEC1,
  328. INTn_1_MIX_INP_SEL_IIR0,
  329. INTn_1_MIX_INP_SEL_IIR1,
  330. INTn_1_MIX_INP_SEL_RX0,
  331. INTn_1_MIX_INP_SEL_RX1,
  332. INTn_1_MIX_INP_SEL_RX2,
  333. INTn_1_MIX_INP_SEL_RX3,
  334. INTn_1_MIX_INP_SEL_RX4,
  335. INTn_1_MIX_INP_SEL_RX5,
  336. INTn_1_MIX_INP_SEL_RX6,
  337. INTn_1_MIX_INP_SEL_RX7,
  338. };
  339. #define IS_VALID_NATIVE_FIFO_PORT(inp) \
  340. ((inp >= INTn_1_MIX_INP_SEL_RX0) && \
  341. (inp <= INTn_1_MIX_INP_SEL_RX3))
  342. enum {
  343. INTn_2_INP_SEL_ZERO = 0,
  344. INTn_2_INP_SEL_RX0,
  345. INTn_2_INP_SEL_RX1,
  346. INTn_2_INP_SEL_RX2,
  347. INTn_2_INP_SEL_RX3,
  348. INTn_2_INP_SEL_RX4,
  349. INTn_2_INP_SEL_RX5,
  350. INTn_2_INP_SEL_RX6,
  351. INTn_2_INP_SEL_RX7,
  352. INTn_2_INP_SEL_PROXIMITY,
  353. };
  354. enum {
  355. INTERP_EAR = 0,
  356. INTERP_HPHL,
  357. INTERP_HPHR,
  358. INTERP_LO1,
  359. INTERP_LO2,
  360. INTERP_LO3,
  361. INTERP_LO4,
  362. INTERP_SPKR1,
  363. INTERP_SPKR2,
  364. };
  365. struct interp_sample_rate {
  366. int sample_rate;
  367. int rate_val;
  368. };
  369. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  370. {8000, 0x0}, /* 8K */
  371. {16000, 0x1}, /* 16K */
  372. {24000, -EINVAL},/* 24K */
  373. {32000, 0x3}, /* 32K */
  374. {48000, 0x4}, /* 48K */
  375. {96000, 0x5}, /* 96K */
  376. {192000, 0x6}, /* 192K */
  377. {384000, 0x7}, /* 384K */
  378. {44100, 0x8}, /* 44.1K */
  379. };
  380. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  381. {48000, 0x4}, /* 48K */
  382. {96000, 0x5}, /* 96K */
  383. {192000, 0x6}, /* 192K */
  384. };
  385. static const struct wcd9xxx_ch tasha_rx_chs[TASHA_RX_MAX] = {
  386. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER, 0),
  387. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 1, 1),
  388. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 2, 2),
  389. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 3, 3),
  390. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 4, 4),
  391. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 5, 5),
  392. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 6, 6),
  393. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 7, 7),
  394. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 8, 8),
  395. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 9, 9),
  396. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 10, 10),
  397. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 11, 11),
  398. WCD9XXX_CH(TASHA_RX_PORT_START_NUMBER + 12, 12),
  399. };
  400. static const struct wcd9xxx_ch tasha_tx_chs[TASHA_TX_MAX] = {
  401. WCD9XXX_CH(0, 0),
  402. WCD9XXX_CH(1, 1),
  403. WCD9XXX_CH(2, 2),
  404. WCD9XXX_CH(3, 3),
  405. WCD9XXX_CH(4, 4),
  406. WCD9XXX_CH(5, 5),
  407. WCD9XXX_CH(6, 6),
  408. WCD9XXX_CH(7, 7),
  409. WCD9XXX_CH(8, 8),
  410. WCD9XXX_CH(9, 9),
  411. WCD9XXX_CH(10, 10),
  412. WCD9XXX_CH(11, 11),
  413. WCD9XXX_CH(12, 12),
  414. WCD9XXX_CH(13, 13),
  415. WCD9XXX_CH(14, 14),
  416. WCD9XXX_CH(15, 15),
  417. };
  418. static const u32 vport_slim_check_table[NUM_CODEC_DAIS] = {
  419. /* Needs to define in the same order of DAI enum definitions */
  420. 0,
  421. BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  422. 0,
  423. BIT(AIF1_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  424. 0,
  425. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF4_MAD_TX) | BIT(AIF5_CPE_TX),
  426. 0,
  427. 0,
  428. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF5_CPE_TX),
  429. 0,
  430. BIT(AIF1_CAP) | BIT(AIF2_CAP) | BIT(AIF3_CAP) | BIT(AIF4_MAD_TX),
  431. };
  432. static const u32 vport_i2s_check_table[NUM_CODEC_DAIS] = {
  433. 0, /* AIF1_PB */
  434. BIT(AIF2_CAP), /* AIF1_CAP */
  435. 0, /* AIF2_PB */
  436. BIT(AIF1_CAP), /* AIF2_CAP */
  437. };
  438. /* Codec supports 2 IIR filters */
  439. enum {
  440. IIR0 = 0,
  441. IIR1,
  442. IIR_MAX,
  443. };
  444. /* Each IIR has 5 Filter Stages */
  445. enum {
  446. BAND1 = 0,
  447. BAND2,
  448. BAND3,
  449. BAND4,
  450. BAND5,
  451. BAND_MAX,
  452. };
  453. enum {
  454. COMPANDER_1, /* HPH_L */
  455. COMPANDER_2, /* HPH_R */
  456. COMPANDER_3, /* LO1_DIFF */
  457. COMPANDER_4, /* LO2_DIFF */
  458. COMPANDER_5, /* LO3_SE */
  459. COMPANDER_6, /* LO4_SE */
  460. COMPANDER_7, /* SWR SPK CH1 */
  461. COMPANDER_8, /* SWR SPK CH2 */
  462. COMPANDER_MAX,
  463. };
  464. enum {
  465. SRC_IN_HPHL,
  466. SRC_IN_LO1,
  467. SRC_IN_HPHR,
  468. SRC_IN_LO2,
  469. SRC_IN_SPKRL,
  470. SRC_IN_LO3,
  471. SRC_IN_SPKRR,
  472. SRC_IN_LO4,
  473. };
  474. enum {
  475. SPLINE_SRC0,
  476. SPLINE_SRC1,
  477. SPLINE_SRC2,
  478. SPLINE_SRC3,
  479. SPLINE_SRC_MAX,
  480. };
  481. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  482. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  483. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  484. static struct snd_soc_dai_driver tasha_dai[];
  485. static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv);
  486. static int tasha_config_compander(struct snd_soc_component *, int, int);
  487. static void tasha_codec_set_tx_hold(struct snd_soc_component *, u16, bool);
  488. static int tasha_codec_internal_rco_ctrl(struct snd_soc_component *component,
  489. bool enable);
  490. /* Hold instance to soundwire platform device */
  491. struct tasha_swr_ctrl_data {
  492. struct platform_device *swr_pdev;
  493. struct ida swr_ida;
  494. };
  495. struct wcd_swr_ctrl_platform_data {
  496. void *handle; /* holds codec private data */
  497. int (*read)(void *handle, int reg);
  498. int (*write)(void *handle, int reg, int val);
  499. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  500. int (*clk)(void *handle, bool enable);
  501. int (*handle_irq)(void *handle,
  502. irqreturn_t (*swrm_irq_handler)(int irq,
  503. void *data),
  504. void *swrm_handle,
  505. int action);
  506. };
  507. static struct wcd_mbhc_register
  508. wcd_mbhc_registers[WCD_MBHC_REG_FUNC_MAX] = {
  509. WCD_MBHC_REGISTER("WCD_MBHC_L_DET_EN",
  510. WCD9335_ANA_MBHC_MECH, 0x80, 7, 0),
  511. WCD_MBHC_REGISTER("WCD_MBHC_GND_DET_EN",
  512. WCD9335_ANA_MBHC_MECH, 0x40, 6, 0),
  513. WCD_MBHC_REGISTER("WCD_MBHC_MECH_DETECTION_TYPE",
  514. WCD9335_ANA_MBHC_MECH, 0x20, 5, 0),
  515. WCD_MBHC_REGISTER("WCD_MBHC_MIC_CLAMP_CTL",
  516. WCD9335_MBHC_PLUG_DETECT_CTL, 0x30, 4, 0),
  517. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_DETECTION_TYPE",
  518. WCD9335_ANA_MBHC_ELECT, 0x08, 3, 0),
  519. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_CTRL",
  520. WCD9335_MBHC_PLUG_DETECT_CTL, 0xC0, 6, 0),
  521. WCD_MBHC_REGISTER("WCD_MBHC_HS_L_DET_PULL_UP_COMP_CTRL",
  522. WCD9335_ANA_MBHC_MECH, 0x04, 2, 0),
  523. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PLUG_TYPE",
  524. WCD9335_ANA_MBHC_MECH, 0x10, 4, 0),
  525. WCD_MBHC_REGISTER("WCD_MBHC_GND_PLUG_TYPE",
  526. WCD9335_ANA_MBHC_MECH, 0x08, 3, 0),
  527. WCD_MBHC_REGISTER("WCD_MBHC_SW_HPH_LP_100K_TO_GND",
  528. WCD9335_ANA_MBHC_MECH, 0x01, 0, 0),
  529. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_SCHMT_ISRC",
  530. WCD9335_ANA_MBHC_ELECT, 0x06, 1, 0),
  531. WCD_MBHC_REGISTER("WCD_MBHC_FSM_EN",
  532. WCD9335_ANA_MBHC_ELECT, 0x80, 7, 0),
  533. WCD_MBHC_REGISTER("WCD_MBHC_INSREM_DBNC",
  534. WCD9335_MBHC_PLUG_DETECT_CTL, 0x0F, 0, 0),
  535. WCD_MBHC_REGISTER("WCD_MBHC_BTN_DBNC",
  536. WCD9335_MBHC_CTL_1, 0x03, 0, 0),
  537. WCD_MBHC_REGISTER("WCD_MBHC_HS_VREF",
  538. WCD9335_MBHC_CTL_2, 0x03, 0, 0),
  539. WCD_MBHC_REGISTER("WCD_MBHC_HS_COMP_RESULT",
  540. WCD9335_ANA_MBHC_RESULT_3, 0x08, 3, 0),
  541. WCD_MBHC_REGISTER("WCD_MBHC_IN2P_CLAMP_STATE",
  542. WCD9335_ANA_MBHC_RESULT_3, 0x10, 4, 0),
  543. WCD_MBHC_REGISTER("WCD_MBHC_MIC_SCHMT_RESULT",
  544. WCD9335_ANA_MBHC_RESULT_3, 0x20, 5, 0),
  545. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_SCHMT_RESULT",
  546. WCD9335_ANA_MBHC_RESULT_3, 0x80, 7, 0),
  547. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_SCHMT_RESULT",
  548. WCD9335_ANA_MBHC_RESULT_3, 0x40, 6, 0),
  549. WCD_MBHC_REGISTER("WCD_MBHC_OCP_FSM_EN",
  550. WCD9335_HPH_OCP_CTL, 0x10, 4, 0),
  551. WCD_MBHC_REGISTER("WCD_MBHC_BTN_RESULT",
  552. WCD9335_ANA_MBHC_RESULT_3, 0x07, 0, 0),
  553. WCD_MBHC_REGISTER("WCD_MBHC_BTN_ISRC_CTL",
  554. WCD9335_ANA_MBHC_ELECT, 0x70, 4, 0),
  555. WCD_MBHC_REGISTER("WCD_MBHC_ELECT_RESULT",
  556. WCD9335_ANA_MBHC_RESULT_3, 0xFF, 0, 0),
  557. WCD_MBHC_REGISTER("WCD_MBHC_MICB_CTRL",
  558. WCD9335_ANA_MICB2, 0xC0, 6, 0),
  559. WCD_MBHC_REGISTER("WCD_MBHC_HPH_CNP_WG_TIME",
  560. WCD9335_HPH_CNP_WG_TIME, 0xFF, 0, 0),
  561. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_PA_EN",
  562. WCD9335_ANA_HPH, 0x40, 6, 0),
  563. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_PA_EN",
  564. WCD9335_ANA_HPH, 0x80, 7, 0),
  565. WCD_MBHC_REGISTER("WCD_MBHC_HPH_PA_EN",
  566. WCD9335_ANA_HPH, 0xC0, 6, 0),
  567. WCD_MBHC_REGISTER("WCD_MBHC_SWCH_LEVEL_REMOVE",
  568. WCD9335_ANA_MBHC_RESULT_3, 0x10, 4, 0),
  569. WCD_MBHC_REGISTER("WCD_MBHC_PULLDOWN_CTRL",
  570. 0, 0, 0, 0),
  571. WCD_MBHC_REGISTER("WCD_MBHC_ANC_DET_EN",
  572. WCD9335_ANA_MBHC_ZDET, 0x01, 0, 0),
  573. /*
  574. * MBHC FSM status register is only available in Tasha 2.0.
  575. * So, init with 0 later once the version is known, then values
  576. * will be updated.
  577. */
  578. WCD_MBHC_REGISTER("WCD_MBHC_FSM_STATUS",
  579. 0, 0, 0, 0),
  580. WCD_MBHC_REGISTER("WCD_MBHC_MUX_CTL",
  581. WCD9335_MBHC_CTL_2, 0x70, 4, 0),
  582. WCD_MBHC_REGISTER("WCD_MBHC_MOISTURE_STATUS",
  583. WCD9335_MBHC_FSM_STATUS, 0X20, 5, 0),
  584. WCD_MBHC_REGISTER("WCD_MBHC_HPHR_GND",
  585. WCD9335_HPH_PA_CTL2, 0x40, 6, 0),
  586. WCD_MBHC_REGISTER("WCD_MBHC_HPHL_GND",
  587. WCD9335_HPH_PA_CTL2, 0x10, 4, 0),
  588. };
  589. static const struct wcd_mbhc_intr intr_ids = {
  590. .mbhc_sw_intr = WCD9335_IRQ_MBHC_SW_DET,
  591. .mbhc_btn_press_intr = WCD9335_IRQ_MBHC_BUTTON_PRESS_DET,
  592. .mbhc_btn_release_intr = WCD9335_IRQ_MBHC_BUTTON_RELEASE_DET,
  593. .mbhc_hs_ins_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_LEG_DET,
  594. .mbhc_hs_rem_intr = WCD9335_IRQ_MBHC_ELECT_INS_REM_DET,
  595. .hph_left_ocp = WCD9335_IRQ_HPH_PA_OCPL_FAULT,
  596. .hph_right_ocp = WCD9335_IRQ_HPH_PA_OCPR_FAULT,
  597. };
  598. struct wcd_vbat {
  599. bool is_enabled;
  600. bool adc_config;
  601. /* Variables to cache Vbat ADC output values */
  602. u16 dcp1;
  603. u16 dcp2;
  604. };
  605. struct hpf_work {
  606. struct tasha_priv *tasha;
  607. u8 decimator;
  608. u8 hpf_cut_off_freq;
  609. struct delayed_work dwork;
  610. };
  611. #define WCD9335_SPK_ANC_EN_DELAY_MS 350
  612. static int spk_anc_en_delay = WCD9335_SPK_ANC_EN_DELAY_MS;
  613. module_param(spk_anc_en_delay, int, 0664);
  614. MODULE_PARM_DESC(spk_anc_en_delay, "delay to enable anc in speaker path");
  615. struct spk_anc_work {
  616. struct tasha_priv *tasha;
  617. struct delayed_work dwork;
  618. };
  619. struct tx_mute_work {
  620. struct tasha_priv *tasha;
  621. u8 decimator;
  622. struct delayed_work dwork;
  623. };
  624. struct tasha_priv {
  625. struct device *dev;
  626. struct wcd9xxx *wcd9xxx;
  627. struct snd_soc_component *component;
  628. u32 adc_count;
  629. u32 rx_bias_count;
  630. s32 dmic_0_1_clk_cnt;
  631. s32 dmic_2_3_clk_cnt;
  632. s32 dmic_4_5_clk_cnt;
  633. s32 ldo_h_users;
  634. s32 micb_ref[TASHA_MAX_MICBIAS];
  635. s32 pullup_ref[TASHA_MAX_MICBIAS];
  636. u32 anc_slot;
  637. bool anc_func;
  638. bool is_wsa_attach;
  639. /* Vbat module */
  640. struct wcd_vbat vbat;
  641. /* cal info for codec */
  642. struct fw_info *fw_data;
  643. /*track tasha interface type*/
  644. u8 intf_type;
  645. /* num of slim ports required */
  646. struct wcd9xxx_codec_dai_data dai[NUM_CODEC_DAIS];
  647. /* SoundWire data structure */
  648. struct tasha_swr_ctrl_data *swr_ctrl_data;
  649. int nr;
  650. /*compander*/
  651. int comp_enabled[COMPANDER_MAX];
  652. /* Maintain the status of AUX PGA */
  653. int aux_pga_cnt;
  654. u8 aux_l_gain;
  655. u8 aux_r_gain;
  656. bool spkr_pa_widget_on;
  657. struct regulator *spkdrv_reg;
  658. struct regulator *spkdrv2_reg;
  659. bool mbhc_started;
  660. /* class h specific data */
  661. struct wcd_clsh_cdc_data clsh_d;
  662. struct afe_param_cdc_slimbus_slave_cfg slimbus_slave_cfg;
  663. /*
  664. * list used to save/restore registers at start and
  665. * end of impedance measurement
  666. */
  667. struct list_head reg_save_restore;
  668. /* handle to cpe core */
  669. struct wcd_cpe_core *cpe_core;
  670. u32 current_cpe_clk_freq;
  671. enum tasha_sido_voltage sido_voltage;
  672. int sido_ccl_cnt;
  673. u32 ana_rx_supplies;
  674. /* Multiplication factor used for impedance detection */
  675. int zdet_gain_mul_fact;
  676. /* to track the status */
  677. unsigned long status_mask;
  678. struct work_struct tasha_add_child_devices_work;
  679. struct wcd_swr_ctrl_platform_data swr_plat_data;
  680. /* Port values for Rx and Tx codec_dai */
  681. unsigned int rx_port_value[TASHA_RX_MAX];
  682. unsigned int tx_port_value;
  683. unsigned int vi_feed_value;
  684. /* Tasha Interpolator Mode Select for EAR, HPH_L and HPH_R */
  685. u32 hph_mode;
  686. u16 prim_int_users[TASHA_NUM_INTERPOLATORS];
  687. int spl_src_users[SPLINE_SRC_MAX];
  688. struct wcd9xxx_resmgr_v2 *resmgr;
  689. struct delayed_work power_gate_work;
  690. struct mutex power_lock;
  691. struct mutex sido_lock;
  692. /* mbhc module */
  693. struct wcd_mbhc mbhc;
  694. struct blocking_notifier_head notifier;
  695. struct mutex micb_lock;
  696. struct clk *wcd_ext_clk;
  697. struct clk *wcd_native_clk;
  698. struct mutex swr_read_lock;
  699. struct mutex swr_write_lock;
  700. struct mutex swr_clk_lock;
  701. int swr_clk_users;
  702. int native_clk_users;
  703. int (*zdet_gpio_cb)(struct snd_soc_component *component, bool high);
  704. struct snd_info_entry *entry;
  705. struct snd_info_entry *version_entry;
  706. int power_active_ref;
  707. struct on_demand_supply on_demand_list[ON_DEMAND_SUPPLIES_MAX];
  708. int (*machine_codec_event_cb)(struct snd_soc_component *component,
  709. enum wcd9335_codec_event);
  710. int spkr_gain_offset;
  711. int spkr_mode;
  712. int ear_spkr_gain;
  713. struct hpf_work tx_hpf_work[TASHA_NUM_DECIMATORS];
  714. struct tx_mute_work tx_mute_dwork[TASHA_NUM_DECIMATORS];
  715. struct spk_anc_work spk_anc_dwork;
  716. struct mutex codec_mutex;
  717. int hph_l_gain;
  718. int hph_r_gain;
  719. int rx_7_count;
  720. int rx_8_count;
  721. bool clk_mode;
  722. bool clk_internal;
  723. /* Lock to prevent multiple functions voting at same time */
  724. struct mutex sb_clk_gear_lock;
  725. /* Count for functions voting or un-voting */
  726. u32 ref_count;
  727. /* Lock to protect mclk enablement */
  728. struct mutex mclk_lock;
  729. struct platform_device *pdev_child_devices
  730. [WCD9335_CHILD_DEVICES_MAX];
  731. int child_count;
  732. };
  733. static int tasha_codec_vote_max_bw(struct snd_soc_component *component,
  734. bool vote);
  735. static const struct tasha_reg_mask_val tasha_spkr_default[] = {
  736. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  737. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  738. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  739. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  740. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x58},
  741. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x58},
  742. };
  743. static const struct tasha_reg_mask_val tasha_spkr_mode1[] = {
  744. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x00},
  745. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x00},
  746. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x00},
  747. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x00},
  748. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x44},
  749. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x44},
  750. };
  751. /**
  752. * tasha_set_spkr_gain_offset - offset the speaker path
  753. * gain with the given offset value.
  754. *
  755. * @component: codec component instance
  756. * @offset: Indicates speaker path gain offset value.
  757. *
  758. * Returns 0 on success or -EINVAL on error.
  759. */
  760. int tasha_set_spkr_gain_offset(struct snd_soc_component *component, int offset)
  761. {
  762. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  763. if (!priv)
  764. return -EINVAL;
  765. priv->spkr_gain_offset = offset;
  766. return 0;
  767. }
  768. EXPORT_SYMBOL(tasha_set_spkr_gain_offset);
  769. /**
  770. * tasha_set_spkr_mode - Configures speaker compander and smartboost
  771. * settings based on speaker mode.
  772. *
  773. * @component: codec component instance
  774. * @mode: Indicates speaker configuration mode.
  775. *
  776. * Returns 0 on success or -EINVAL on error.
  777. */
  778. int tasha_set_spkr_mode(struct snd_soc_component *component, int mode)
  779. {
  780. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  781. int i;
  782. const struct tasha_reg_mask_val *regs;
  783. int size;
  784. if (!priv)
  785. return -EINVAL;
  786. switch (mode) {
  787. case SPKR_MODE_1:
  788. regs = tasha_spkr_mode1;
  789. size = ARRAY_SIZE(tasha_spkr_mode1);
  790. break;
  791. default:
  792. regs = tasha_spkr_default;
  793. size = ARRAY_SIZE(tasha_spkr_default);
  794. break;
  795. }
  796. priv->spkr_mode = mode;
  797. for (i = 0; i < size; i++)
  798. snd_soc_component_update_bits(component, regs[i].reg,
  799. regs[i].mask, regs[i].val);
  800. return 0;
  801. }
  802. EXPORT_SYMBOL(tasha_set_spkr_mode);
  803. static void tasha_enable_sido_buck(struct snd_soc_component *component)
  804. {
  805. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  806. snd_soc_component_update_bits(component, WCD9335_ANA_RCO, 0x80, 0x80);
  807. snd_soc_component_update_bits(component, WCD9335_ANA_BUCK_CTL,
  808. 0x02, 0x02);
  809. /* 100us sleep needed after IREF settings */
  810. usleep_range(100, 110);
  811. snd_soc_component_update_bits(component, WCD9335_ANA_BUCK_CTL,
  812. 0x04, 0x04);
  813. /* 100us sleep needed after VREF settings */
  814. usleep_range(100, 110);
  815. tasha->resmgr->sido_input_src = SIDO_SOURCE_RCO_BG;
  816. }
  817. static void tasha_cdc_sido_ccl_enable(struct tasha_priv *tasha, bool ccl_flag)
  818. {
  819. struct snd_soc_component *component = tasha->component;
  820. if (!component)
  821. return;
  822. if (!TASHA_IS_2_0(tasha->wcd9xxx)) {
  823. dev_dbg(component->dev, "%s: tasha version < 2p0, return\n",
  824. __func__);
  825. return;
  826. }
  827. dev_dbg(component->dev, "%s: sido_ccl_cnt=%d, ccl_flag:%d\n",
  828. __func__, tasha->sido_ccl_cnt, ccl_flag);
  829. if (ccl_flag) {
  830. if (++tasha->sido_ccl_cnt == 1)
  831. snd_soc_component_update_bits(component,
  832. WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x6E);
  833. } else {
  834. if (tasha->sido_ccl_cnt == 0) {
  835. dev_dbg(component->dev, "%s: sido_ccl already disabled\n",
  836. __func__);
  837. return;
  838. }
  839. if (--tasha->sido_ccl_cnt == 0)
  840. snd_soc_component_update_bits(component,
  841. WCD9335_SIDO_SIDO_CCL_10, 0xFF, 0x02);
  842. }
  843. }
  844. static bool tasha_cdc_is_svs_enabled(struct tasha_priv *tasha)
  845. {
  846. if (TASHA_IS_2_0(tasha->wcd9xxx) &&
  847. svs_scaling_enabled)
  848. return true;
  849. return false;
  850. }
  851. static int tasha_cdc_req_mclk_enable(struct tasha_priv *tasha,
  852. bool enable)
  853. {
  854. int ret = 0;
  855. mutex_lock(&tasha->mclk_lock);
  856. if (enable) {
  857. tasha_cdc_sido_ccl_enable(tasha, true);
  858. ret = clk_prepare_enable(tasha->wcd_ext_clk);
  859. if (ret) {
  860. dev_err(tasha->dev, "%s: ext clk enable failed\n",
  861. __func__);
  862. goto unlock_mutex;
  863. }
  864. /* get BG */
  865. wcd_resmgr_enable_master_bias(tasha->resmgr);
  866. /* get MCLK */
  867. wcd_resmgr_enable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
  868. } else {
  869. /* put MCLK */
  870. wcd_resmgr_disable_clk_block(tasha->resmgr, WCD_CLK_MCLK);
  871. /* put BG */
  872. wcd_resmgr_disable_master_bias(tasha->resmgr);
  873. clk_disable_unprepare(tasha->wcd_ext_clk);
  874. tasha_cdc_sido_ccl_enable(tasha, false);
  875. }
  876. unlock_mutex:
  877. mutex_unlock(&tasha->mclk_lock);
  878. return ret;
  879. }
  880. static int tasha_cdc_check_sido_value(enum tasha_sido_voltage req_mv)
  881. {
  882. if ((req_mv != SIDO_VOLTAGE_SVS_MV) &&
  883. (req_mv != SIDO_VOLTAGE_NOMINAL_MV))
  884. return -EINVAL;
  885. return 0;
  886. }
  887. static void tasha_codec_apply_sido_voltage(
  888. struct tasha_priv *tasha,
  889. enum tasha_sido_voltage req_mv)
  890. {
  891. u32 vout_d_val;
  892. struct snd_soc_component *component = tasha->component;
  893. int ret;
  894. if (!component)
  895. return;
  896. if (!tasha_cdc_is_svs_enabled(tasha))
  897. return;
  898. if ((sido_buck_svs_voltage != SIDO_VOLTAGE_SVS_MV) &&
  899. (sido_buck_svs_voltage != SIDO_VOLTAGE_NOMINAL_MV))
  900. sido_buck_svs_voltage = SIDO_VOLTAGE_SVS_MV;
  901. ret = tasha_cdc_check_sido_value(req_mv);
  902. if (ret < 0) {
  903. dev_dbg(component->dev, "%s: requested mv=%d not in range\n",
  904. __func__, req_mv);
  905. return;
  906. }
  907. if (req_mv == tasha->sido_voltage) {
  908. dev_dbg(component->dev, "%s: Already at requested mv=%d\n",
  909. __func__, req_mv);
  910. return;
  911. }
  912. if (req_mv == sido_buck_svs_voltage) {
  913. if (test_bit(AUDIO_NOMINAL, &tasha->status_mask) ||
  914. test_bit(CPE_NOMINAL, &tasha->status_mask)) {
  915. dev_dbg(component->dev,
  916. "%s: nominal client running, status_mask=%lu\n",
  917. __func__, tasha->status_mask);
  918. return;
  919. }
  920. }
  921. /* compute the vout_d step value */
  922. vout_d_val = CALCULATE_VOUT_D(req_mv);
  923. snd_soc_component_write(component, WCD9335_ANA_BUCK_VOUT_D,
  924. vout_d_val & 0xFF);
  925. snd_soc_component_update_bits(component, WCD9335_ANA_BUCK_CTL,
  926. 0x80, 0x80);
  927. /* 1 msec sleep required after SIDO Vout_D voltage change */
  928. usleep_range(1000, 1100);
  929. tasha->sido_voltage = req_mv;
  930. dev_dbg(component->dev,
  931. "%s: updated SIDO buck Vout_D to %d, vout_d step = %u\n",
  932. __func__, tasha->sido_voltage, vout_d_val);
  933. snd_soc_component_update_bits(component, WCD9335_ANA_BUCK_CTL,
  934. 0x80, 0x00);
  935. }
  936. static int tasha_codec_update_sido_voltage(
  937. struct tasha_priv *tasha,
  938. enum tasha_sido_voltage req_mv)
  939. {
  940. int ret = 0;
  941. if (!tasha_cdc_is_svs_enabled(tasha))
  942. return ret;
  943. mutex_lock(&tasha->sido_lock);
  944. /* enable mclk before setting SIDO voltage */
  945. ret = tasha_cdc_req_mclk_enable(tasha, true);
  946. if (ret) {
  947. dev_err(tasha->dev, "%s: ext clk enable failed\n",
  948. __func__);
  949. goto err;
  950. }
  951. tasha_codec_apply_sido_voltage(tasha, req_mv);
  952. tasha_cdc_req_mclk_enable(tasha, false);
  953. err:
  954. mutex_unlock(&tasha->sido_lock);
  955. return ret;
  956. }
  957. int tasha_enable_efuse_sensing(struct snd_soc_component *component)
  958. {
  959. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  960. tasha_cdc_mclk_enable(component, true, false);
  961. if (!TASHA_IS_2_0(priv->wcd9xxx))
  962. snd_soc_component_update_bits(component,
  963. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
  964. 0x1E, 0x02);
  965. snd_soc_component_update_bits(component,
  966. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL,
  967. 0x01, 0x01);
  968. /*
  969. * 5ms sleep required after enabling efuse control
  970. * before checking the status.
  971. */
  972. usleep_range(5000, 5500);
  973. if (!(snd_soc_component_read32(
  974. component, WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS) & 0x01))
  975. WARN(1, "%s: Efuse sense is not complete\n", __func__);
  976. if (TASHA_IS_2_0(priv->wcd9xxx)) {
  977. if (!(snd_soc_component_read32(component,
  978. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT0) & 0x40))
  979. snd_soc_component_update_bits(component,
  980. WCD9335_HPH_R_ATEST,
  981. 0x04, 0x00);
  982. tasha_enable_sido_buck(component);
  983. }
  984. tasha_cdc_mclk_enable(component, false, false);
  985. return 0;
  986. }
  987. EXPORT_SYMBOL(tasha_enable_efuse_sensing);
  988. void *tasha_get_afe_config(struct snd_soc_component *component,
  989. enum afe_config_type config_type)
  990. {
  991. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  992. switch (config_type) {
  993. case AFE_SLIMBUS_SLAVE_CONFIG:
  994. return &priv->slimbus_slave_cfg;
  995. case AFE_CDC_REGISTERS_CONFIG:
  996. return &tasha_audio_reg_cfg;
  997. case AFE_SLIMBUS_SLAVE_PORT_CONFIG:
  998. return &tasha_slimbus_slave_port_cfg;
  999. case AFE_AANC_VERSION:
  1000. return &tasha_cdc_aanc_version;
  1001. case AFE_CLIP_BANK_SEL:
  1002. return NULL;
  1003. case AFE_CDC_CLIP_REGISTERS_CONFIG:
  1004. return NULL;
  1005. case AFE_CDC_REGISTER_PAGE_CONFIG:
  1006. return &tasha_cdc_reg_page_cfg;
  1007. default:
  1008. dev_err(component->dev, "%s: Unknown config_type 0x%x\n",
  1009. __func__, config_type);
  1010. return NULL;
  1011. }
  1012. }
  1013. EXPORT_SYMBOL(tasha_get_afe_config);
  1014. /*
  1015. * tasha_event_register: Registers a machine driver callback
  1016. * function with codec private data for post ADSP sub-system
  1017. * restart (SSR). This callback function will be called from
  1018. * codec driver once codec comes out of reset after ADSP SSR.
  1019. *
  1020. * @machine_event_cb: callback function from machine driver
  1021. * @component: Codec component instance
  1022. *
  1023. * Return: none
  1024. */
  1025. void tasha_event_register(
  1026. int (*machine_event_cb)(struct snd_soc_component *component,
  1027. enum wcd9335_codec_event),
  1028. struct snd_soc_component *component)
  1029. {
  1030. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1031. if (tasha)
  1032. tasha->machine_codec_event_cb = machine_event_cb;
  1033. else
  1034. dev_dbg(component->dev, "%s: Invalid tasha_priv data\n",
  1035. __func__);
  1036. }
  1037. EXPORT_SYMBOL(tasha_event_register);
  1038. static int tasha_mbhc_request_irq(struct snd_soc_component *component,
  1039. int irq, irq_handler_t handler,
  1040. const char *name, void *data)
  1041. {
  1042. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1043. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1044. struct wcd9xxx_core_resource *core_res =
  1045. &wcd9xxx->core_res;
  1046. return wcd9xxx_request_irq(core_res, irq, handler, name, data);
  1047. }
  1048. static void tasha_mbhc_irq_control(struct snd_soc_component *component,
  1049. int irq, bool enable)
  1050. {
  1051. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1052. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1053. struct wcd9xxx_core_resource *core_res =
  1054. &wcd9xxx->core_res;
  1055. if (enable)
  1056. wcd9xxx_enable_irq(core_res, irq);
  1057. else
  1058. wcd9xxx_disable_irq(core_res, irq);
  1059. }
  1060. static int tasha_mbhc_free_irq(struct snd_soc_component *component,
  1061. int irq, void *data)
  1062. {
  1063. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1064. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1065. struct wcd9xxx_core_resource *core_res =
  1066. &wcd9xxx->core_res;
  1067. wcd9xxx_free_irq(core_res, irq, data);
  1068. return 0;
  1069. }
  1070. static void tasha_mbhc_clk_setup(struct snd_soc_component *component,
  1071. bool enable)
  1072. {
  1073. if (enable)
  1074. snd_soc_component_update_bits(component, WCD9335_MBHC_CTL_1,
  1075. 0x80, 0x80);
  1076. else
  1077. snd_soc_component_update_bits(component, WCD9335_MBHC_CTL_1,
  1078. 0x80, 0x00);
  1079. }
  1080. static int tasha_mbhc_btn_to_num(struct snd_soc_component *component)
  1081. {
  1082. return snd_soc_component_read32(
  1083. component, WCD9335_ANA_MBHC_RESULT_3) & 0x7;
  1084. }
  1085. static void tasha_mbhc_mbhc_bias_control(struct snd_soc_component *component,
  1086. bool enable)
  1087. {
  1088. if (enable)
  1089. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_ELECT,
  1090. 0x01, 0x01);
  1091. else
  1092. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_ELECT,
  1093. 0x01, 0x00);
  1094. }
  1095. static void tasha_mbhc_program_btn_thr(struct snd_soc_component *component,
  1096. s16 *btn_low, s16 *btn_high,
  1097. int num_btn, bool is_micbias)
  1098. {
  1099. int i;
  1100. int vth;
  1101. if (num_btn > WCD_MBHC_DEF_BUTTONS) {
  1102. dev_err(component->dev, "%s: invalid number of buttons: %d\n",
  1103. __func__, num_btn);
  1104. return;
  1105. }
  1106. /*
  1107. * Tasha just needs one set of thresholds for button detection
  1108. * due to micbias voltage ramp to pullup upon button press. So
  1109. * btn_low and is_micbias are ignored and always program button
  1110. * thresholds using btn_high.
  1111. */
  1112. for (i = 0; i < num_btn; i++) {
  1113. vth = ((btn_high[i] * 2) / 25) & 0x3F;
  1114. snd_soc_component_update_bits(
  1115. component, WCD9335_ANA_MBHC_BTN0 + i,
  1116. 0xFC, vth << 2);
  1117. dev_dbg(component->dev, "%s: btn_high[%d]: %d, vth: %d\n",
  1118. __func__, i, btn_high[i], vth);
  1119. }
  1120. }
  1121. static bool tasha_mbhc_lock_sleep(struct wcd_mbhc *mbhc, bool lock)
  1122. {
  1123. struct snd_soc_component *component = mbhc->component;
  1124. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1125. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1126. struct wcd9xxx_core_resource *core_res =
  1127. &wcd9xxx->core_res;
  1128. if (lock)
  1129. return wcd9xxx_lock_sleep(core_res);
  1130. else {
  1131. wcd9xxx_unlock_sleep(core_res);
  1132. return 0;
  1133. }
  1134. }
  1135. static int tasha_mbhc_register_notifier(struct wcd_mbhc *mbhc,
  1136. struct notifier_block *nblock,
  1137. bool enable)
  1138. {
  1139. struct snd_soc_component *component = mbhc->component;
  1140. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1141. if (enable)
  1142. return blocking_notifier_chain_register(&tasha->notifier,
  1143. nblock);
  1144. else
  1145. return blocking_notifier_chain_unregister(&tasha->notifier,
  1146. nblock);
  1147. }
  1148. static bool tasha_mbhc_micb_en_status(struct wcd_mbhc *mbhc, int micb_num)
  1149. {
  1150. u8 val;
  1151. if (micb_num == MIC_BIAS_2) {
  1152. val = (snd_soc_component_read32(
  1153. mbhc->component, WCD9335_ANA_MICB2) >> 6);
  1154. if (val == 0x01)
  1155. return true;
  1156. }
  1157. return false;
  1158. }
  1159. static bool tasha_mbhc_hph_pa_on_status(struct snd_soc_component *component)
  1160. {
  1161. return (snd_soc_component_read32(component, WCD9335_ANA_HPH) & 0xC0) ?
  1162. true : false;
  1163. }
  1164. static void tasha_mbhc_hph_l_pull_up_control(
  1165. struct snd_soc_component *component,
  1166. enum mbhc_hs_pullup_iref pull_up_cur)
  1167. {
  1168. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1169. if (!tasha)
  1170. return;
  1171. /* Default pull up current to 2uA */
  1172. if (pull_up_cur < I_OFF || pull_up_cur > I_3P0_UA ||
  1173. pull_up_cur == I_DEFAULT)
  1174. pull_up_cur = I_2P0_UA;
  1175. dev_dbg(component->dev, "%s: HS pull up current:%d\n",
  1176. __func__, pull_up_cur);
  1177. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1178. snd_soc_component_update_bits(component,
  1179. WCD9335_MBHC_PLUG_DETECT_CTL,
  1180. 0xC0, pull_up_cur << 6);
  1181. else
  1182. snd_soc_component_update_bits(component,
  1183. WCD9335_MBHC_PLUG_DETECT_CTL,
  1184. 0xC0, 0x40);
  1185. }
  1186. static int tasha_enable_ext_mb_source(struct wcd_mbhc *mbhc,
  1187. bool turn_on)
  1188. {
  1189. struct snd_soc_component *component = mbhc->component;
  1190. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1191. int ret = 0;
  1192. struct on_demand_supply *supply;
  1193. if (!tasha)
  1194. return -EINVAL;
  1195. supply = &tasha->on_demand_list[ON_DEMAND_MICBIAS];
  1196. if (!supply->supply) {
  1197. dev_dbg(component->dev, "%s: warning supply not present ond for %s\n",
  1198. __func__, "onDemand Micbias");
  1199. return ret;
  1200. }
  1201. dev_dbg(component->dev, "%s turn_on: %d count: %d\n", __func__, turn_on,
  1202. supply->ondemand_supply_count);
  1203. if (turn_on) {
  1204. if (!(supply->ondemand_supply_count)) {
  1205. ret = snd_soc_dapm_force_enable_pin(
  1206. snd_soc_component_get_dapm(component),
  1207. "MICBIAS_REGULATOR");
  1208. snd_soc_dapm_sync(
  1209. snd_soc_component_get_dapm(component));
  1210. }
  1211. supply->ondemand_supply_count++;
  1212. } else {
  1213. if (supply->ondemand_supply_count > 0)
  1214. supply->ondemand_supply_count--;
  1215. if (!(supply->ondemand_supply_count)) {
  1216. ret = snd_soc_dapm_disable_pin(
  1217. snd_soc_component_get_dapm(component),
  1218. "MICBIAS_REGULATOR");
  1219. snd_soc_dapm_sync(snd_soc_component_get_dapm(component));
  1220. }
  1221. }
  1222. if (ret)
  1223. dev_err(component->dev, "%s: Failed to %s external micbias source\n",
  1224. __func__, turn_on ? "enable" : "disabled");
  1225. else
  1226. dev_dbg(component->dev, "%s: %s external micbias source\n",
  1227. __func__, turn_on ? "Enabled" : "Disabled");
  1228. return ret;
  1229. }
  1230. static int tasha_micbias_control(struct snd_soc_component *component,
  1231. int micb_num,
  1232. int req, bool is_dapm)
  1233. {
  1234. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1235. int micb_index = micb_num - 1;
  1236. u16 micb_reg;
  1237. int pre_off_event = 0, post_off_event = 0;
  1238. int post_on_event = 0, post_dapm_off = 0;
  1239. int post_dapm_on = 0;
  1240. if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
  1241. dev_err(component->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  1242. __func__, micb_index);
  1243. return -EINVAL;
  1244. }
  1245. switch (micb_num) {
  1246. case MIC_BIAS_1:
  1247. micb_reg = WCD9335_ANA_MICB1;
  1248. break;
  1249. case MIC_BIAS_2:
  1250. micb_reg = WCD9335_ANA_MICB2;
  1251. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1252. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1253. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1254. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1255. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1256. break;
  1257. case MIC_BIAS_3:
  1258. micb_reg = WCD9335_ANA_MICB3;
  1259. break;
  1260. case MIC_BIAS_4:
  1261. micb_reg = WCD9335_ANA_MICB4;
  1262. break;
  1263. default:
  1264. dev_err(component->dev, "%s: Invalid micbias number: %d\n",
  1265. __func__, micb_num);
  1266. return -EINVAL;
  1267. }
  1268. mutex_lock(&tasha->micb_lock);
  1269. switch (req) {
  1270. case MICB_PULLUP_ENABLE:
  1271. tasha->pullup_ref[micb_index]++;
  1272. if ((tasha->pullup_ref[micb_index] == 1) &&
  1273. (tasha->micb_ref[micb_index] == 0))
  1274. snd_soc_component_update_bits(component, micb_reg,
  1275. 0xC0, 0x80);
  1276. break;
  1277. case MICB_PULLUP_DISABLE:
  1278. if (tasha->pullup_ref[micb_index] > 0)
  1279. tasha->pullup_ref[micb_index]--;
  1280. if ((tasha->pullup_ref[micb_index] == 0) &&
  1281. (tasha->micb_ref[micb_index] == 0))
  1282. snd_soc_component_update_bits(component, micb_reg,
  1283. 0xC0, 0x00);
  1284. break;
  1285. case MICB_ENABLE:
  1286. tasha->micb_ref[micb_index]++;
  1287. if (tasha->micb_ref[micb_index] == 1) {
  1288. snd_soc_component_update_bits(component, micb_reg,
  1289. 0xC0, 0x40);
  1290. if (post_on_event)
  1291. blocking_notifier_call_chain(&tasha->notifier,
  1292. post_on_event, &tasha->mbhc);
  1293. }
  1294. if (is_dapm && post_dapm_on)
  1295. blocking_notifier_call_chain(&tasha->notifier,
  1296. post_dapm_on, &tasha->mbhc);
  1297. break;
  1298. case MICB_DISABLE:
  1299. if (tasha->micb_ref[micb_index] > 0)
  1300. tasha->micb_ref[micb_index]--;
  1301. if ((tasha->micb_ref[micb_index] == 0) &&
  1302. (tasha->pullup_ref[micb_index] > 0))
  1303. snd_soc_component_update_bits(component, micb_reg,
  1304. 0xC0, 0x80);
  1305. else if ((tasha->micb_ref[micb_index] == 0) &&
  1306. (tasha->pullup_ref[micb_index] == 0)) {
  1307. if (pre_off_event)
  1308. blocking_notifier_call_chain(&tasha->notifier,
  1309. pre_off_event, &tasha->mbhc);
  1310. snd_soc_component_update_bits(component, micb_reg,
  1311. 0xC0, 0x00);
  1312. if (post_off_event)
  1313. blocking_notifier_call_chain(&tasha->notifier,
  1314. post_off_event, &tasha->mbhc);
  1315. }
  1316. if (is_dapm && post_dapm_off)
  1317. blocking_notifier_call_chain(&tasha->notifier,
  1318. post_dapm_off, &tasha->mbhc);
  1319. break;
  1320. };
  1321. dev_dbg(component->dev, "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  1322. __func__, micb_num, tasha->micb_ref[micb_index],
  1323. tasha->pullup_ref[micb_index]);
  1324. mutex_unlock(&tasha->micb_lock);
  1325. return 0;
  1326. }
  1327. static int tasha_mbhc_request_micbias(struct snd_soc_component *component,
  1328. int micb_num, int req)
  1329. {
  1330. int ret;
  1331. /*
  1332. * If micbias is requested, make sure that there
  1333. * is vote to enable mclk
  1334. */
  1335. if (req == MICB_ENABLE)
  1336. tasha_cdc_mclk_enable(component, true, false);
  1337. ret = tasha_micbias_control(component, micb_num, req, false);
  1338. /*
  1339. * Release vote for mclk while requesting for
  1340. * micbias disable
  1341. */
  1342. if (req == MICB_DISABLE)
  1343. tasha_cdc_mclk_enable(component, false, false);
  1344. return ret;
  1345. }
  1346. static void tasha_mbhc_micb_ramp_control(struct snd_soc_component *component,
  1347. bool enable)
  1348. {
  1349. if (enable) {
  1350. snd_soc_component_update_bits(component, WCD9335_ANA_MICB2_RAMP,
  1351. 0x1C, 0x0C);
  1352. snd_soc_component_update_bits(component, WCD9335_ANA_MICB2_RAMP,
  1353. 0x80, 0x80);
  1354. } else {
  1355. snd_soc_component_update_bits(component, WCD9335_ANA_MICB2_RAMP,
  1356. 0x80, 0x00);
  1357. snd_soc_component_update_bits(component, WCD9335_ANA_MICB2_RAMP,
  1358. 0x1C, 0x00);
  1359. }
  1360. }
  1361. static struct firmware_cal *tasha_get_hwdep_fw_cal(struct wcd_mbhc *mbhc,
  1362. enum wcd_cal_type type)
  1363. {
  1364. struct tasha_priv *tasha;
  1365. struct firmware_cal *hwdep_cal;
  1366. struct snd_soc_component *component = mbhc->component;
  1367. if (!component) {
  1368. pr_err("%s: NULL component pointer\n", __func__);
  1369. return NULL;
  1370. }
  1371. tasha = snd_soc_component_get_drvdata(component);
  1372. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, type);
  1373. if (!hwdep_cal)
  1374. dev_err(component->dev, "%s: cal not sent by %d\n",
  1375. __func__, type);
  1376. return hwdep_cal;
  1377. }
  1378. static int tasha_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  1379. int req_volt,
  1380. int micb_num)
  1381. {
  1382. int cur_vout_ctl, req_vout_ctl;
  1383. int micb_reg, micb_val, micb_en;
  1384. switch (micb_num) {
  1385. case MIC_BIAS_1:
  1386. micb_reg = WCD9335_ANA_MICB1;
  1387. break;
  1388. case MIC_BIAS_2:
  1389. micb_reg = WCD9335_ANA_MICB2;
  1390. break;
  1391. case MIC_BIAS_3:
  1392. micb_reg = WCD9335_ANA_MICB3;
  1393. break;
  1394. case MIC_BIAS_4:
  1395. micb_reg = WCD9335_ANA_MICB4;
  1396. break;
  1397. default:
  1398. return -EINVAL;
  1399. }
  1400. /*
  1401. * If requested micbias voltage is same as current micbias
  1402. * voltage, then just return. Otherwise, adjust voltage as
  1403. * per requested value. If micbias is already enabled, then
  1404. * to avoid slow micbias ramp-up or down enable pull-up
  1405. * momentarily, change the micbias value and then re-enable
  1406. * micbias.
  1407. */
  1408. micb_val = snd_soc_component_read32(component, micb_reg);
  1409. micb_en = (micb_val & 0xC0) >> 6;
  1410. cur_vout_ctl = micb_val & 0x3F;
  1411. req_vout_ctl = wcd9335_get_micb_vout_ctl_val(req_volt);
  1412. if (req_vout_ctl < 0)
  1413. return -EINVAL;
  1414. if (cur_vout_ctl == req_vout_ctl)
  1415. return 0;
  1416. dev_dbg(component->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1417. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1418. req_volt, micb_en);
  1419. if (micb_en == 0x1)
  1420. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x80);
  1421. snd_soc_component_update_bits(component, micb_reg, 0x3F, req_vout_ctl);
  1422. if (micb_en == 0x1) {
  1423. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x40);
  1424. /*
  1425. * Add 2ms delay as per HW requirement after enabling
  1426. * micbias
  1427. */
  1428. usleep_range(2000, 2100);
  1429. }
  1430. return 0;
  1431. }
  1432. static int tasha_mbhc_micb_ctrl_threshold_mic(
  1433. struct snd_soc_component *component,
  1434. int micb_num, bool req_en)
  1435. {
  1436. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1437. struct wcd9xxx_pdata *pdata = dev_get_platdata(component->dev->parent);
  1438. int rc, micb_mv;
  1439. if (micb_num != MIC_BIAS_2)
  1440. return -EINVAL;
  1441. /*
  1442. * If device tree micbias level is already above the minimum
  1443. * voltage needed to detect threshold microphone, then do
  1444. * not change the micbias, just return.
  1445. */
  1446. if (pdata->micbias.micb2_mv >= WCD_MBHC_THR_HS_MICB_MV)
  1447. return 0;
  1448. micb_mv = req_en ? WCD_MBHC_THR_HS_MICB_MV : pdata->micbias.micb2_mv;
  1449. mutex_lock(&tasha->micb_lock);
  1450. rc = tasha_mbhc_micb_adjust_voltage(component, micb_mv, MIC_BIAS_2);
  1451. mutex_unlock(&tasha->micb_lock);
  1452. return rc;
  1453. }
  1454. static inline void tasha_mbhc_get_result_params(struct wcd9xxx *wcd9xxx,
  1455. s16 *d1_a, u16 noff,
  1456. int32_t *zdet)
  1457. {
  1458. int i;
  1459. int val, val1;
  1460. s16 c1;
  1461. s32 x1, d1;
  1462. int32_t denom;
  1463. int minCode_param[] = {
  1464. 3277, 1639, 820, 410, 205, 103, 52, 26
  1465. };
  1466. regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x20);
  1467. for (i = 0; i < TASHA_ZDET_NUM_MEASUREMENTS; i++) {
  1468. regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_2, &val);
  1469. if (val & 0x80)
  1470. break;
  1471. }
  1472. val = val << 0x8;
  1473. regmap_read(wcd9xxx->regmap, WCD9335_ANA_MBHC_RESULT_1, &val1);
  1474. val |= val1;
  1475. regmap_update_bits(wcd9xxx->regmap, WCD9335_ANA_MBHC_ZDET, 0x20, 0x00);
  1476. x1 = TASHA_MBHC_GET_X1(val);
  1477. c1 = TASHA_MBHC_GET_C1(val);
  1478. /* If ramp is not complete, give additional 5ms */
  1479. if ((c1 < 2) && x1)
  1480. usleep_range(5000, 5050);
  1481. if (!c1 || !x1) {
  1482. dev_dbg(wcd9xxx->dev,
  1483. "%s: Impedance detect ramp error, c1=%d, x1=0x%x\n",
  1484. __func__, c1, x1);
  1485. goto ramp_down;
  1486. }
  1487. d1 = d1_a[c1];
  1488. denom = (x1 * d1) - (1 << (14 - noff));
  1489. if (denom > 0)
  1490. *zdet = (TASHA_MBHC_ZDET_CONST * 1000) / denom;
  1491. else if (x1 < minCode_param[noff])
  1492. *zdet = TASHA_ZDET_FLOATING_IMPEDANCE;
  1493. dev_dbg(wcd9xxx->dev, "%s: d1=%d, c1=%d, x1=0x%x, z_val=%d(milliOhm)\n",
  1494. __func__, d1, c1, x1, *zdet);
  1495. ramp_down:
  1496. i = 0;
  1497. while (x1) {
  1498. regmap_bulk_read(wcd9xxx->regmap,
  1499. WCD9335_ANA_MBHC_RESULT_1, (u8 *)&val, 2);
  1500. x1 = TASHA_MBHC_GET_X1(val);
  1501. i++;
  1502. if (i == TASHA_ZDET_NUM_MEASUREMENTS)
  1503. break;
  1504. }
  1505. }
  1506. /*
  1507. * tasha_mbhc_zdet_gpio_ctrl: Register callback function for
  1508. * controlling the switch on hifi amps. Default switch state
  1509. * will put a 51ohm load in parallel to the hph load. So,
  1510. * impedance detection function will pull the gpio high
  1511. * to make the switch open.
  1512. *
  1513. * @zdet_gpio_cb: callback function from machine driver
  1514. * @component: Codec instance
  1515. *
  1516. * Return: none
  1517. */
  1518. void tasha_mbhc_zdet_gpio_ctrl(
  1519. int (*zdet_gpio_cb)(
  1520. struct snd_soc_component *component, bool high),
  1521. struct snd_soc_component *component)
  1522. {
  1523. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1524. tasha->zdet_gpio_cb = zdet_gpio_cb;
  1525. }
  1526. EXPORT_SYMBOL(tasha_mbhc_zdet_gpio_ctrl);
  1527. static void tasha_mbhc_zdet_ramp(struct snd_soc_component *component,
  1528. struct tasha_mbhc_zdet_param *zdet_param,
  1529. int32_t *zl, int32_t *zr, s16 *d1_a)
  1530. {
  1531. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  1532. int32_t zdet = 0;
  1533. snd_soc_component_update_bits(component, WCD9335_MBHC_ZDET_ANA_CTL,
  1534. 0x70, zdet_param->ldo_ctl << 4);
  1535. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_BTN5, 0xFC,
  1536. zdet_param->btn5);
  1537. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_BTN6, 0xFC,
  1538. zdet_param->btn6);
  1539. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_BTN7, 0xFC,
  1540. zdet_param->btn7);
  1541. snd_soc_component_update_bits(component, WCD9335_MBHC_ZDET_ANA_CTL,
  1542. 0x0F, zdet_param->noff);
  1543. snd_soc_component_update_bits(component, WCD9335_MBHC_ZDET_RAMP_CTL,
  1544. 0x0F, zdet_param->nshift);
  1545. if (!zl)
  1546. goto z_right;
  1547. /* Start impedance measurement for HPH_L */
  1548. regmap_update_bits(wcd9xxx->regmap,
  1549. WCD9335_ANA_MBHC_ZDET, 0x80, 0x80);
  1550. dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_L, noff = %d\n",
  1551. __func__, zdet_param->noff);
  1552. tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
  1553. regmap_update_bits(wcd9xxx->regmap,
  1554. WCD9335_ANA_MBHC_ZDET, 0x80, 0x00);
  1555. *zl = zdet;
  1556. z_right:
  1557. if (!zr)
  1558. return;
  1559. /* Start impedance measurement for HPH_R */
  1560. regmap_update_bits(wcd9xxx->regmap,
  1561. WCD9335_ANA_MBHC_ZDET, 0x40, 0x40);
  1562. dev_dbg(wcd9xxx->dev, "%s: ramp for HPH_R, noff = %d\n",
  1563. __func__, zdet_param->noff);
  1564. tasha_mbhc_get_result_params(wcd9xxx, d1_a, zdet_param->noff, &zdet);
  1565. regmap_update_bits(wcd9xxx->regmap,
  1566. WCD9335_ANA_MBHC_ZDET, 0x40, 0x00);
  1567. *zr = zdet;
  1568. }
  1569. static inline void tasha_wcd_mbhc_qfuse_cal(struct snd_soc_component *component,
  1570. int32_t *z_val, int flag_l_r)
  1571. {
  1572. s16 q1;
  1573. int q1_cal;
  1574. if (*z_val < (TASHA_ZDET_VAL_400/1000))
  1575. q1 = snd_soc_component_read32(component,
  1576. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT1 + (2 * flag_l_r));
  1577. else
  1578. q1 = snd_soc_component_read32(component,
  1579. WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT2 + (2 * flag_l_r));
  1580. if (q1 & 0x80)
  1581. q1_cal = (10000 - ((q1 & 0x7F) * 25));
  1582. else
  1583. q1_cal = (10000 + (q1 * 25));
  1584. if (q1_cal > 0)
  1585. *z_val = ((*z_val) * 10000) / q1_cal;
  1586. }
  1587. static void tasha_wcd_mbhc_calc_impedance(struct wcd_mbhc *mbhc, uint32_t *zl,
  1588. uint32_t *zr)
  1589. {
  1590. struct snd_soc_component *component = mbhc->component;
  1591. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1592. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  1593. s16 reg0, reg1, reg2, reg3, reg4;
  1594. int32_t z1L, z1R, z1Ls;
  1595. int zMono, z_diff1, z_diff2;
  1596. bool is_fsm_disable = false;
  1597. bool is_change = false;
  1598. struct tasha_mbhc_zdet_param zdet_param[] = {
  1599. {4, 0, 4, 0x08, 0x14, 0x18}, /* < 32ohm */
  1600. {2, 0, 3, 0x18, 0x7C, 0x90}, /* 32ohm < Z < 400ohm */
  1601. {1, 4, 5, 0x18, 0x7C, 0x90}, /* 400ohm < Z < 1200ohm */
  1602. {1, 6, 7, 0x18, 0x7C, 0x90}, /* >1200ohm */
  1603. };
  1604. struct tasha_mbhc_zdet_param *zdet_param_ptr = NULL;
  1605. s16 d1_a[][4] = {
  1606. {0, 30, 90, 30},
  1607. {0, 30, 30, 5},
  1608. {0, 30, 30, 5},
  1609. {0, 30, 30, 5},
  1610. };
  1611. s16 *d1 = NULL;
  1612. if (!TASHA_IS_2_0(wcd9xxx)) {
  1613. dev_dbg(component->dev, "%s: Z-det is not supported for this codec version\n",
  1614. __func__);
  1615. *zl = 0;
  1616. *zr = 0;
  1617. return;
  1618. }
  1619. WCD_MBHC_RSC_ASSERT_LOCKED(mbhc);
  1620. if (tasha->zdet_gpio_cb)
  1621. is_change = tasha->zdet_gpio_cb(component, true);
  1622. reg0 = snd_soc_component_read32(component, WCD9335_ANA_MBHC_BTN5);
  1623. reg1 = snd_soc_component_read32(component, WCD9335_ANA_MBHC_BTN6);
  1624. reg2 = snd_soc_component_read32(component, WCD9335_ANA_MBHC_BTN7);
  1625. reg3 = snd_soc_component_read32(component, WCD9335_MBHC_CTL_1);
  1626. reg4 = snd_soc_component_read32(component, WCD9335_MBHC_ZDET_ANA_CTL);
  1627. if (snd_soc_component_read32(
  1628. component, WCD9335_ANA_MBHC_ELECT) & 0x80) {
  1629. is_fsm_disable = true;
  1630. regmap_update_bits(wcd9xxx->regmap,
  1631. WCD9335_ANA_MBHC_ELECT, 0x80, 0x00);
  1632. }
  1633. /* For NO-jack, disable L_DET_EN before Z-det measurements */
  1634. if (mbhc->hphl_swh)
  1635. regmap_update_bits(wcd9xxx->regmap,
  1636. WCD9335_ANA_MBHC_MECH, 0x80, 0x00);
  1637. /* Enable AZ */
  1638. snd_soc_component_update_bits(component, WCD9335_MBHC_CTL_1,
  1639. 0x0C, 0x04);
  1640. /* Turn off 100k pull down on HPHL */
  1641. regmap_update_bits(wcd9xxx->regmap,
  1642. WCD9335_ANA_MBHC_MECH, 0x01, 0x00);
  1643. /* First get impedance on Left */
  1644. d1 = d1_a[1];
  1645. zdet_param_ptr = &zdet_param[1];
  1646. tasha_mbhc_zdet_ramp(component, zdet_param_ptr, &z1L, NULL, d1);
  1647. if (!TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1L))
  1648. goto left_ch_impedance;
  1649. /* second ramp for left ch */
  1650. if (z1L < TASHA_ZDET_VAL_32) {
  1651. zdet_param_ptr = &zdet_param[0];
  1652. d1 = d1_a[0];
  1653. } else if ((z1L > TASHA_ZDET_VAL_400) && (z1L <= TASHA_ZDET_VAL_1200)) {
  1654. zdet_param_ptr = &zdet_param[2];
  1655. d1 = d1_a[2];
  1656. } else if (z1L > TASHA_ZDET_VAL_1200) {
  1657. zdet_param_ptr = &zdet_param[3];
  1658. d1 = d1_a[3];
  1659. }
  1660. tasha_mbhc_zdet_ramp(component, zdet_param_ptr, &z1L, NULL, d1);
  1661. left_ch_impedance:
  1662. if ((z1L == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1663. (z1L > TASHA_ZDET_VAL_100K)) {
  1664. *zl = TASHA_ZDET_FLOATING_IMPEDANCE;
  1665. zdet_param_ptr = &zdet_param[1];
  1666. d1 = d1_a[1];
  1667. } else {
  1668. *zl = z1L/1000;
  1669. tasha_wcd_mbhc_qfuse_cal(component, zl, 0);
  1670. }
  1671. dev_dbg(component->dev, "%s: impedance on HPH_L = %d(ohms)\n",
  1672. __func__, *zl);
  1673. /* start of right impedance ramp and calculation */
  1674. tasha_mbhc_zdet_ramp(component, zdet_param_ptr, NULL, &z1R, d1);
  1675. if (TASHA_MBHC_IS_SECOND_RAMP_REQUIRED(z1R)) {
  1676. if (((z1R > TASHA_ZDET_VAL_1200) &&
  1677. (zdet_param_ptr->noff == 0x6)) ||
  1678. ((*zl) != TASHA_ZDET_FLOATING_IMPEDANCE))
  1679. goto right_ch_impedance;
  1680. /* second ramp for right ch */
  1681. if (z1R < TASHA_ZDET_VAL_32) {
  1682. zdet_param_ptr = &zdet_param[0];
  1683. d1 = d1_a[0];
  1684. } else if ((z1R > TASHA_ZDET_VAL_400) &&
  1685. (z1R <= TASHA_ZDET_VAL_1200)) {
  1686. zdet_param_ptr = &zdet_param[2];
  1687. d1 = d1_a[2];
  1688. } else if (z1R > TASHA_ZDET_VAL_1200) {
  1689. zdet_param_ptr = &zdet_param[3];
  1690. d1 = d1_a[3];
  1691. }
  1692. tasha_mbhc_zdet_ramp(component, zdet_param_ptr, NULL, &z1R, d1);
  1693. }
  1694. right_ch_impedance:
  1695. if ((z1R == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1696. (z1R > TASHA_ZDET_VAL_100K)) {
  1697. *zr = TASHA_ZDET_FLOATING_IMPEDANCE;
  1698. } else {
  1699. *zr = z1R/1000;
  1700. tasha_wcd_mbhc_qfuse_cal(component, zr, 1);
  1701. }
  1702. dev_dbg(component->dev, "%s: impedance on HPH_R = %d(ohms)\n",
  1703. __func__, *zr);
  1704. /* mono/stereo detection */
  1705. if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) &&
  1706. (*zr == TASHA_ZDET_FLOATING_IMPEDANCE)) {
  1707. dev_dbg(component->dev,
  1708. "%s: plug type is invalid or extension cable\n",
  1709. __func__);
  1710. goto zdet_complete;
  1711. }
  1712. if ((*zl == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1713. (*zr == TASHA_ZDET_FLOATING_IMPEDANCE) ||
  1714. ((*zl < WCD_MONO_HS_MIN_THR) && (*zr > WCD_MONO_HS_MIN_THR)) ||
  1715. ((*zl > WCD_MONO_HS_MIN_THR) && (*zr < WCD_MONO_HS_MIN_THR))) {
  1716. dev_dbg(component->dev,
  1717. "%s: Mono plug type with one ch floating or shorted to GND\n",
  1718. __func__);
  1719. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  1720. goto zdet_complete;
  1721. }
  1722. snd_soc_component_update_bits(component, WCD9335_HPH_R_ATEST,
  1723. 0x02, 0x02);
  1724. snd_soc_component_update_bits(component, WCD9335_HPH_PA_CTL2,
  1725. 0x40, 0x01);
  1726. if (*zl < (TASHA_ZDET_VAL_32/1000))
  1727. tasha_mbhc_zdet_ramp(component, &zdet_param[0],
  1728. &z1Ls, NULL, d1);
  1729. else
  1730. tasha_mbhc_zdet_ramp(component, &zdet_param[1],
  1731. &z1Ls, NULL, d1);
  1732. snd_soc_component_update_bits(component, WCD9335_HPH_PA_CTL2,
  1733. 0x40, 0x00);
  1734. snd_soc_component_update_bits(component, WCD9335_HPH_R_ATEST,
  1735. 0x02, 0x00);
  1736. z1Ls /= 1000;
  1737. tasha_wcd_mbhc_qfuse_cal(component, &z1Ls, 0);
  1738. /* parallel of left Z and 9 ohm pull down resistor */
  1739. zMono = ((*zl) * 9) / ((*zl) + 9);
  1740. z_diff1 = (z1Ls > zMono) ? (z1Ls - zMono) : (zMono - z1Ls);
  1741. z_diff2 = ((*zl) > z1Ls) ? ((*zl) - z1Ls) : (z1Ls - (*zl));
  1742. if ((z_diff1 * (*zl + z1Ls)) > (z_diff2 * (z1Ls + zMono))) {
  1743. dev_dbg(component->dev, "%s: stereo plug type detected\n",
  1744. __func__);
  1745. mbhc->hph_type = WCD_MBHC_HPH_STEREO;
  1746. } else {
  1747. dev_dbg(component->dev, "%s: MONO plug type detected\n",
  1748. __func__);
  1749. mbhc->hph_type = WCD_MBHC_HPH_MONO;
  1750. }
  1751. zdet_complete:
  1752. snd_soc_component_write(component, WCD9335_ANA_MBHC_BTN5, reg0);
  1753. snd_soc_component_write(component, WCD9335_ANA_MBHC_BTN6, reg1);
  1754. snd_soc_component_write(component, WCD9335_ANA_MBHC_BTN7, reg2);
  1755. /* Turn on 100k pull down on HPHL */
  1756. regmap_update_bits(wcd9xxx->regmap,
  1757. WCD9335_ANA_MBHC_MECH, 0x01, 0x01);
  1758. /* For NO-jack, re-enable L_DET_EN after Z-det measurements */
  1759. if (mbhc->hphl_swh)
  1760. regmap_update_bits(wcd9xxx->regmap,
  1761. WCD9335_ANA_MBHC_MECH, 0x80, 0x80);
  1762. snd_soc_component_write(component, WCD9335_MBHC_ZDET_ANA_CTL, reg4);
  1763. snd_soc_component_write(component, WCD9335_MBHC_CTL_1, reg3);
  1764. if (is_fsm_disable)
  1765. regmap_update_bits(wcd9xxx->regmap,
  1766. WCD9335_ANA_MBHC_ELECT, 0x80, 0x80);
  1767. if (tasha->zdet_gpio_cb && is_change)
  1768. tasha->zdet_gpio_cb(component, false);
  1769. }
  1770. static void tasha_mbhc_gnd_det_ctrl(
  1771. struct snd_soc_component *component, bool enable)
  1772. {
  1773. if (enable) {
  1774. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_MECH,
  1775. 0x02, 0x02);
  1776. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_MECH,
  1777. 0x40, 0x40);
  1778. } else {
  1779. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_MECH,
  1780. 0x40, 0x00);
  1781. snd_soc_component_update_bits(component, WCD9335_ANA_MBHC_MECH,
  1782. 0x02, 0x00);
  1783. }
  1784. }
  1785. static void tasha_mbhc_hph_pull_down_ctrl(struct snd_soc_component *component,
  1786. bool enable)
  1787. {
  1788. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1789. if (enable) {
  1790. snd_soc_component_update_bits(component, WCD9335_HPH_PA_CTL2,
  1791. 0x40, 0x40);
  1792. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1793. snd_soc_component_update_bits(component,
  1794. WCD9335_HPH_PA_CTL2,
  1795. 0x10, 0x10);
  1796. } else {
  1797. snd_soc_component_update_bits(component, WCD9335_HPH_PA_CTL2,
  1798. 0x40, 0x00);
  1799. if (TASHA_IS_2_0(tasha->wcd9xxx))
  1800. snd_soc_component_update_bits(component,
  1801. WCD9335_HPH_PA_CTL2,
  1802. 0x10, 0x00);
  1803. }
  1804. }
  1805. static void tasha_mbhc_moisture_config(struct wcd_mbhc *mbhc)
  1806. {
  1807. struct snd_soc_component *component = mbhc->component;
  1808. if (mbhc->moist_vref == V_OFF)
  1809. return;
  1810. /* Donot enable moisture detection if jack type is NC */
  1811. if (!mbhc->hphl_swh) {
  1812. dev_dbg(component->dev, "%s: disable moisture detection for NC\n",
  1813. __func__);
  1814. return;
  1815. }
  1816. snd_soc_component_update_bits(component, WCD9335_MBHC_CTL_2,
  1817. 0x0C, mbhc->moist_vref << 2);
  1818. tasha_mbhc_hph_l_pull_up_control(component, mbhc->moist_iref);
  1819. }
  1820. static void tasha_update_anc_state(struct snd_soc_component *component,
  1821. bool enable, int anc_num)
  1822. {
  1823. if (enable)
  1824. snd_soc_component_update_bits(component,
  1825. WCD9335_CDC_RX1_RX_PATH_CFG0 + (20 * anc_num),
  1826. 0x10, 0x10);
  1827. else
  1828. snd_soc_component_update_bits(component,
  1829. WCD9335_CDC_RX1_RX_PATH_CFG0 + (20 * anc_num),
  1830. 0x10, 0x00);
  1831. }
  1832. static bool tasha_is_anc_on(struct wcd_mbhc *mbhc)
  1833. {
  1834. bool anc_on = false;
  1835. u16 ancl, ancr;
  1836. ancl =
  1837. (snd_soc_component_read32(
  1838. mbhc->component, WCD9335_CDC_RX1_RX_PATH_CFG0)) & 0x10;
  1839. ancr =
  1840. (snd_soc_component_read32(
  1841. mbhc->component, WCD9335_CDC_RX2_RX_PATH_CFG0)) & 0x10;
  1842. anc_on = !!(ancl | ancr);
  1843. return anc_on;
  1844. }
  1845. static const struct wcd_mbhc_cb mbhc_cb = {
  1846. .request_irq = tasha_mbhc_request_irq,
  1847. .irq_control = tasha_mbhc_irq_control,
  1848. .free_irq = tasha_mbhc_free_irq,
  1849. .clk_setup = tasha_mbhc_clk_setup,
  1850. .map_btn_code_to_num = tasha_mbhc_btn_to_num,
  1851. .enable_mb_source = tasha_enable_ext_mb_source,
  1852. .mbhc_bias = tasha_mbhc_mbhc_bias_control,
  1853. .set_btn_thr = tasha_mbhc_program_btn_thr,
  1854. .lock_sleep = tasha_mbhc_lock_sleep,
  1855. .register_notifier = tasha_mbhc_register_notifier,
  1856. .micbias_enable_status = tasha_mbhc_micb_en_status,
  1857. .hph_pa_on_status = tasha_mbhc_hph_pa_on_status,
  1858. .hph_pull_up_control = tasha_mbhc_hph_l_pull_up_control,
  1859. .mbhc_micbias_control = tasha_mbhc_request_micbias,
  1860. .mbhc_micb_ramp_control = tasha_mbhc_micb_ramp_control,
  1861. .get_hwdep_fw_cal = tasha_get_hwdep_fw_cal,
  1862. .mbhc_micb_ctrl_thr_mic = tasha_mbhc_micb_ctrl_threshold_mic,
  1863. .compute_impedance = tasha_wcd_mbhc_calc_impedance,
  1864. .mbhc_gnd_det_ctrl = tasha_mbhc_gnd_det_ctrl,
  1865. .hph_pull_down_ctrl = tasha_mbhc_hph_pull_down_ctrl,
  1866. .mbhc_moisture_config = tasha_mbhc_moisture_config,
  1867. .update_anc_state = tasha_update_anc_state,
  1868. .is_anc_on = tasha_is_anc_on,
  1869. };
  1870. static int tasha_get_anc_slot(struct snd_kcontrol *kcontrol,
  1871. struct snd_ctl_elem_value *ucontrol)
  1872. {
  1873. struct snd_soc_component *component =
  1874. snd_soc_kcontrol_component(kcontrol);
  1875. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1876. ucontrol->value.integer.value[0] = tasha->anc_slot;
  1877. return 0;
  1878. }
  1879. static int tasha_put_anc_slot(struct snd_kcontrol *kcontrol,
  1880. struct snd_ctl_elem_value *ucontrol)
  1881. {
  1882. struct snd_soc_component *component =
  1883. snd_soc_kcontrol_component(kcontrol);
  1884. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1885. tasha->anc_slot = ucontrol->value.integer.value[0];
  1886. return 0;
  1887. }
  1888. static int tasha_get_anc_func(struct snd_kcontrol *kcontrol,
  1889. struct snd_ctl_elem_value *ucontrol)
  1890. {
  1891. struct snd_soc_component *component =
  1892. snd_soc_kcontrol_component(kcontrol);
  1893. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1894. ucontrol->value.integer.value[0] = (tasha->anc_func == true ? 1 : 0);
  1895. return 0;
  1896. }
  1897. static int tasha_put_anc_func(struct snd_kcontrol *kcontrol,
  1898. struct snd_ctl_elem_value *ucontrol)
  1899. {
  1900. struct snd_soc_component *component =
  1901. snd_soc_kcontrol_component(kcontrol);
  1902. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1903. struct snd_soc_dapm_context *dapm =
  1904. snd_soc_component_get_dapm(component);
  1905. mutex_lock(&tasha->codec_mutex);
  1906. tasha->anc_func = (!ucontrol->value.integer.value[0] ? false : true);
  1907. dev_dbg(component->dev, "%s: anc_func %x", __func__, tasha->anc_func);
  1908. if (tasha->anc_func == true) {
  1909. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2 PA");
  1910. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT2");
  1911. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1 PA");
  1912. snd_soc_dapm_enable_pin(dapm, "ANC LINEOUT1");
  1913. snd_soc_dapm_enable_pin(dapm, "ANC HPHR PA");
  1914. snd_soc_dapm_enable_pin(dapm, "ANC HPHR");
  1915. snd_soc_dapm_enable_pin(dapm, "ANC HPHL PA");
  1916. snd_soc_dapm_enable_pin(dapm, "ANC HPHL");
  1917. snd_soc_dapm_enable_pin(dapm, "ANC EAR PA");
  1918. snd_soc_dapm_enable_pin(dapm, "ANC EAR");
  1919. snd_soc_dapm_enable_pin(dapm, "ANC SPK1 PA");
  1920. snd_soc_dapm_disable_pin(dapm, "LINEOUT2");
  1921. snd_soc_dapm_disable_pin(dapm, "LINEOUT2 PA");
  1922. snd_soc_dapm_disable_pin(dapm, "LINEOUT1");
  1923. snd_soc_dapm_disable_pin(dapm, "LINEOUT1 PA");
  1924. snd_soc_dapm_disable_pin(dapm, "HPHR");
  1925. snd_soc_dapm_disable_pin(dapm, "HPHL");
  1926. snd_soc_dapm_disable_pin(dapm, "HPHR PA");
  1927. snd_soc_dapm_disable_pin(dapm, "HPHL PA");
  1928. snd_soc_dapm_disable_pin(dapm, "EAR PA");
  1929. snd_soc_dapm_disable_pin(dapm, "EAR");
  1930. } else {
  1931. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
  1932. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
  1933. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
  1934. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
  1935. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  1936. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  1937. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  1938. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  1939. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  1940. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  1941. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  1942. snd_soc_dapm_enable_pin(dapm, "LINEOUT2");
  1943. snd_soc_dapm_enable_pin(dapm, "LINEOUT2 PA");
  1944. snd_soc_dapm_enable_pin(dapm, "LINEOUT1");
  1945. snd_soc_dapm_enable_pin(dapm, "LINEOUT1 PA");
  1946. snd_soc_dapm_enable_pin(dapm, "HPHR");
  1947. snd_soc_dapm_enable_pin(dapm, "HPHL");
  1948. snd_soc_dapm_enable_pin(dapm, "HPHR PA");
  1949. snd_soc_dapm_enable_pin(dapm, "HPHL PA");
  1950. snd_soc_dapm_enable_pin(dapm, "EAR PA");
  1951. snd_soc_dapm_enable_pin(dapm, "EAR");
  1952. }
  1953. mutex_unlock(&tasha->codec_mutex);
  1954. snd_soc_dapm_sync(dapm);
  1955. return 0;
  1956. }
  1957. static int tasha_get_clkmode(struct snd_kcontrol *kcontrol,
  1958. struct snd_ctl_elem_value *ucontrol)
  1959. {
  1960. struct snd_soc_component *component =
  1961. snd_soc_kcontrol_component(kcontrol);
  1962. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1963. ucontrol->value.enumerated.item[0] = tasha->clk_mode;
  1964. dev_dbg(component->dev, "%s: clk_mode: %d\n", __func__,
  1965. tasha->clk_mode);
  1966. return 0;
  1967. }
  1968. static int tasha_put_clkmode(struct snd_kcontrol *kcontrol,
  1969. struct snd_ctl_elem_value *ucontrol)
  1970. {
  1971. struct snd_soc_component *component =
  1972. snd_soc_kcontrol_component(kcontrol);
  1973. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  1974. tasha->clk_mode = ucontrol->value.enumerated.item[0];
  1975. dev_dbg(component->dev, "%s: clk_mode: %d\n", __func__,
  1976. tasha->clk_mode);
  1977. return 0;
  1978. }
  1979. static int tasha_get_iir_enable_audio_mixer(
  1980. struct snd_kcontrol *kcontrol,
  1981. struct snd_ctl_elem_value *ucontrol)
  1982. {
  1983. struct snd_soc_component *component =
  1984. snd_soc_kcontrol_component(kcontrol);
  1985. int iir_idx = ((struct soc_multi_mixer_control *)
  1986. kcontrol->private_value)->reg;
  1987. int band_idx = ((struct soc_multi_mixer_control *)
  1988. kcontrol->private_value)->shift;
  1989. /* IIR filter band registers are at integer multiples of 16 */
  1990. u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  1991. ucontrol->value.integer.value[0] = (
  1992. snd_soc_component_read32(component, iir_reg) &
  1993. (1 << band_idx)) != 0;
  1994. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  1995. iir_idx, band_idx,
  1996. (uint32_t)ucontrol->value.integer.value[0]);
  1997. return 0;
  1998. }
  1999. static int tasha_hph_impedance_get(struct snd_kcontrol *kcontrol,
  2000. struct snd_ctl_elem_value *ucontrol)
  2001. {
  2002. uint32_t zl, zr;
  2003. bool hphr;
  2004. struct soc_multi_mixer_control *mc;
  2005. struct snd_soc_component *component =
  2006. snd_soc_kcontrol_component(kcontrol);
  2007. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  2008. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2009. hphr = mc->shift;
  2010. wcd_mbhc_get_impedance(&priv->mbhc, &zl, &zr);
  2011. dev_dbg(component->dev, "%s: zl=%u(ohms), zr=%u(ohms)\n", __func__,
  2012. zl, zr);
  2013. ucontrol->value.integer.value[0] = hphr ? zr : zl;
  2014. return 0;
  2015. }
  2016. static const struct snd_kcontrol_new impedance_detect_controls[] = {
  2017. SOC_SINGLE_EXT("HPHL Impedance", 0, 0, UINT_MAX, 0,
  2018. tasha_hph_impedance_get, NULL),
  2019. SOC_SINGLE_EXT("HPHR Impedance", 0, 1, UINT_MAX, 0,
  2020. tasha_hph_impedance_get, NULL),
  2021. };
  2022. static int tasha_get_hph_type(struct snd_kcontrol *kcontrol,
  2023. struct snd_ctl_elem_value *ucontrol)
  2024. {
  2025. struct snd_soc_component *component =
  2026. snd_soc_kcontrol_component(kcontrol);
  2027. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  2028. struct wcd_mbhc *mbhc;
  2029. if (!priv) {
  2030. dev_dbg(component->dev, "%s: wcd9335 private data is NULL\n",
  2031. __func__);
  2032. return 0;
  2033. }
  2034. mbhc = &priv->mbhc;
  2035. if (!mbhc) {
  2036. dev_dbg(component->dev, "%s: mbhc not initialized\n", __func__);
  2037. return 0;
  2038. }
  2039. ucontrol->value.integer.value[0] = (u32) mbhc->hph_type;
  2040. dev_dbg(component->dev, "%s: hph_type = %u\n", __func__,
  2041. mbhc->hph_type);
  2042. return 0;
  2043. }
  2044. static const struct snd_kcontrol_new hph_type_detect_controls[] = {
  2045. SOC_SINGLE_EXT("HPH Type", 0, 0, UINT_MAX, 0,
  2046. tasha_get_hph_type, NULL),
  2047. };
  2048. static int tasha_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2049. struct snd_ctl_elem_value *ucontrol)
  2050. {
  2051. struct snd_soc_dapm_widget *widget =
  2052. snd_soc_dapm_kcontrol_widget(kcontrol);
  2053. struct snd_soc_component *component =
  2054. snd_soc_dapm_to_component(widget->dapm);
  2055. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2056. ucontrol->value.integer.value[0] = tasha_p->vi_feed_value;
  2057. return 0;
  2058. }
  2059. static int tasha_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2060. struct snd_ctl_elem_value *ucontrol)
  2061. {
  2062. struct snd_soc_dapm_widget *widget =
  2063. snd_soc_dapm_kcontrol_widget(kcontrol);
  2064. struct snd_soc_component *component =
  2065. snd_soc_dapm_to_component(widget->dapm);
  2066. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2067. struct wcd9xxx *core = tasha_p->wcd9xxx;
  2068. struct soc_multi_mixer_control *mixer =
  2069. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2070. u32 dai_id = widget->shift;
  2071. u32 port_id = mixer->shift;
  2072. u32 enable = ucontrol->value.integer.value[0];
  2073. dev_dbg(component->dev, "%s: enable: %d, port_id:%d, dai_id: %d\n",
  2074. __func__, enable, port_id, dai_id);
  2075. tasha_p->vi_feed_value = ucontrol->value.integer.value[0];
  2076. mutex_lock(&tasha_p->codec_mutex);
  2077. if (enable) {
  2078. if (port_id == TASHA_TX14 && !test_bit(VI_SENSE_1,
  2079. &tasha_p->status_mask)) {
  2080. list_add_tail(&core->tx_chs[TASHA_TX14].list,
  2081. &tasha_p->dai[dai_id].wcd9xxx_ch_list);
  2082. set_bit(VI_SENSE_1, &tasha_p->status_mask);
  2083. }
  2084. if (port_id == TASHA_TX15 && !test_bit(VI_SENSE_2,
  2085. &tasha_p->status_mask)) {
  2086. list_add_tail(&core->tx_chs[TASHA_TX15].list,
  2087. &tasha_p->dai[dai_id].wcd9xxx_ch_list);
  2088. set_bit(VI_SENSE_2, &tasha_p->status_mask);
  2089. }
  2090. } else {
  2091. if (port_id == TASHA_TX14 && test_bit(VI_SENSE_1,
  2092. &tasha_p->status_mask)) {
  2093. list_del_init(&core->tx_chs[TASHA_TX14].list);
  2094. clear_bit(VI_SENSE_1, &tasha_p->status_mask);
  2095. }
  2096. if (port_id == TASHA_TX15 && test_bit(VI_SENSE_2,
  2097. &tasha_p->status_mask)) {
  2098. list_del_init(&core->tx_chs[TASHA_TX15].list);
  2099. clear_bit(VI_SENSE_2, &tasha_p->status_mask);
  2100. }
  2101. }
  2102. mutex_unlock(&tasha_p->codec_mutex);
  2103. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2104. return 0;
  2105. }
  2106. /* virtual port entries */
  2107. static int slim_tx_mixer_get(struct snd_kcontrol *kcontrol,
  2108. struct snd_ctl_elem_value *ucontrol)
  2109. {
  2110. struct snd_soc_dapm_widget *widget =
  2111. snd_soc_dapm_kcontrol_widget(kcontrol);
  2112. struct snd_soc_component *component =
  2113. snd_soc_dapm_to_component(widget->dapm);
  2114. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2115. ucontrol->value.integer.value[0] = tasha_p->tx_port_value;
  2116. return 0;
  2117. }
  2118. static int slim_tx_mixer_put(struct snd_kcontrol *kcontrol,
  2119. struct snd_ctl_elem_value *ucontrol)
  2120. {
  2121. struct snd_soc_dapm_widget *widget =
  2122. snd_soc_dapm_kcontrol_widget(kcontrol);
  2123. struct snd_soc_component *component =
  2124. snd_soc_dapm_to_component(widget->dapm);
  2125. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2126. struct wcd9xxx *core = dev_get_drvdata(component->dev->parent);
  2127. struct snd_soc_dapm_update *update = NULL;
  2128. struct soc_multi_mixer_control *mixer =
  2129. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2130. u32 dai_id = widget->shift;
  2131. u32 port_id = mixer->shift;
  2132. u32 enable = ucontrol->value.integer.value[0];
  2133. u32 vtable;
  2134. dev_dbg(component->dev, "%s: wname %s cname %s value %u shift %d item %ld\n",
  2135. __func__,
  2136. widget->name, ucontrol->id.name, tasha_p->tx_port_value,
  2137. widget->shift, ucontrol->value.integer.value[0]);
  2138. mutex_lock(&tasha_p->codec_mutex);
  2139. if (tasha_p->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2140. if (dai_id != AIF1_CAP) {
  2141. dev_err(component->dev, "%s: invalid AIF for I2C mode\n",
  2142. __func__);
  2143. mutex_unlock(&tasha_p->codec_mutex);
  2144. return -EINVAL;
  2145. }
  2146. vtable = vport_slim_check_table[dai_id];
  2147. } else {
  2148. if (dai_id >= ARRAY_SIZE(vport_i2s_check_table)) {
  2149. dev_err(component->dev, "%s: dai_id: %d, out of bounds\n",
  2150. __func__, dai_id);
  2151. return -EINVAL;
  2152. }
  2153. vtable = vport_i2s_check_table[dai_id];
  2154. }
  2155. switch (dai_id) {
  2156. case AIF1_CAP:
  2157. case AIF2_CAP:
  2158. case AIF3_CAP:
  2159. /* only add to the list if value not set */
  2160. if (enable && !(tasha_p->tx_port_value & 1 << port_id)) {
  2161. if (wcd9xxx_tx_vport_validation(vtable, port_id,
  2162. tasha_p->dai, NUM_CODEC_DAIS)) {
  2163. dev_dbg(component->dev, "%s: TX%u is used by other virtual port\n",
  2164. __func__, port_id);
  2165. mutex_unlock(&tasha_p->codec_mutex);
  2166. return 0;
  2167. }
  2168. tasha_p->tx_port_value |= 1 << port_id;
  2169. list_add_tail(&core->tx_chs[port_id].list,
  2170. &tasha_p->dai[dai_id].wcd9xxx_ch_list
  2171. );
  2172. } else if (!enable && (tasha_p->tx_port_value &
  2173. 1 << port_id)) {
  2174. tasha_p->tx_port_value &= ~(1 << port_id);
  2175. list_del_init(&core->tx_chs[port_id].list);
  2176. } else {
  2177. if (enable)
  2178. dev_dbg(component->dev, "%s: TX%u port is used by\n"
  2179. "this virtual port\n",
  2180. __func__, port_id);
  2181. else
  2182. dev_dbg(component->dev, "%s: TX%u port is not used by\n"
  2183. "this virtual port\n",
  2184. __func__, port_id);
  2185. /* avoid update power function */
  2186. mutex_unlock(&tasha_p->codec_mutex);
  2187. return 0;
  2188. }
  2189. break;
  2190. case AIF4_MAD_TX:
  2191. case AIF5_CPE_TX:
  2192. break;
  2193. default:
  2194. pr_err("Unknown AIF %d\n", dai_id);
  2195. mutex_unlock(&tasha_p->codec_mutex);
  2196. return -EINVAL;
  2197. }
  2198. pr_debug("%s: name %s sname %s updated value %u shift %d\n", __func__,
  2199. widget->name, widget->sname, tasha_p->tx_port_value,
  2200. widget->shift);
  2201. mutex_unlock(&tasha_p->codec_mutex);
  2202. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  2203. return 0;
  2204. }
  2205. static int slim_rx_mux_get(struct snd_kcontrol *kcontrol,
  2206. struct snd_ctl_elem_value *ucontrol)
  2207. {
  2208. struct snd_soc_dapm_widget *widget =
  2209. snd_soc_dapm_kcontrol_widget(kcontrol);
  2210. struct snd_soc_component *component =
  2211. snd_soc_dapm_to_component(widget->dapm);
  2212. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2213. ucontrol->value.enumerated.item[0] =
  2214. tasha_p->rx_port_value[widget->shift];
  2215. return 0;
  2216. }
  2217. static const char *const slim_rx_mux_text[] = {
  2218. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB", "AIF_MIX1_PB"
  2219. };
  2220. static int slim_rx_mux_put(struct snd_kcontrol *kcontrol,
  2221. struct snd_ctl_elem_value *ucontrol)
  2222. {
  2223. struct snd_soc_dapm_widget *widget =
  2224. snd_soc_dapm_kcontrol_widget(kcontrol);
  2225. struct snd_soc_component *component =
  2226. snd_soc_dapm_to_component(widget->dapm);
  2227. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2228. struct wcd9xxx *core = dev_get_drvdata(component->dev->parent);
  2229. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2230. struct snd_soc_dapm_update *update = NULL;
  2231. unsigned int rx_port_value;
  2232. u32 port_id = widget->shift;
  2233. tasha_p->rx_port_value[port_id] = ucontrol->value.enumerated.item[0];
  2234. rx_port_value = tasha_p->rx_port_value[port_id];
  2235. pr_debug("%s: wname %s cname %s value %u shift %d item %ld\n", __func__,
  2236. widget->name, ucontrol->id.name, rx_port_value,
  2237. widget->shift, ucontrol->value.integer.value[0]);
  2238. mutex_lock(&tasha_p->codec_mutex);
  2239. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2240. if (rx_port_value > 2) {
  2241. dev_err(component->dev, "%s: invalid AIF for I2C mode\n",
  2242. __func__);
  2243. goto err;
  2244. }
  2245. }
  2246. /* value need to match the Virtual port and AIF number */
  2247. switch (rx_port_value) {
  2248. case 0:
  2249. list_del_init(&core->rx_chs[port_id].list);
  2250. break;
  2251. case 1:
  2252. if (wcd9xxx_rx_vport_validation(port_id +
  2253. TASHA_RX_PORT_START_NUMBER,
  2254. &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list)) {
  2255. dev_dbg(component->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2256. __func__, port_id);
  2257. goto rtn;
  2258. }
  2259. list_add_tail(&core->rx_chs[port_id].list,
  2260. &tasha_p->dai[AIF1_PB].wcd9xxx_ch_list);
  2261. break;
  2262. case 2:
  2263. if (wcd9xxx_rx_vport_validation(port_id +
  2264. TASHA_RX_PORT_START_NUMBER,
  2265. &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list)) {
  2266. dev_dbg(component->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2267. __func__, port_id);
  2268. goto rtn;
  2269. }
  2270. list_add_tail(&core->rx_chs[port_id].list,
  2271. &tasha_p->dai[AIF2_PB].wcd9xxx_ch_list);
  2272. break;
  2273. case 3:
  2274. if (wcd9xxx_rx_vport_validation(port_id +
  2275. TASHA_RX_PORT_START_NUMBER,
  2276. &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list)) {
  2277. dev_dbg(component->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2278. __func__, port_id);
  2279. goto rtn;
  2280. }
  2281. list_add_tail(&core->rx_chs[port_id].list,
  2282. &tasha_p->dai[AIF3_PB].wcd9xxx_ch_list);
  2283. break;
  2284. case 4:
  2285. if (wcd9xxx_rx_vport_validation(port_id +
  2286. TASHA_RX_PORT_START_NUMBER,
  2287. &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list)) {
  2288. dev_dbg(component->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2289. __func__, port_id);
  2290. goto rtn;
  2291. }
  2292. list_add_tail(&core->rx_chs[port_id].list,
  2293. &tasha_p->dai[AIF4_PB].wcd9xxx_ch_list);
  2294. break;
  2295. case 5:
  2296. if (wcd9xxx_rx_vport_validation(port_id +
  2297. TASHA_RX_PORT_START_NUMBER,
  2298. &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list)) {
  2299. dev_dbg(component->dev, "%s: RX%u is used by current requesting AIF_PB itself\n",
  2300. __func__, port_id);
  2301. goto rtn;
  2302. }
  2303. list_add_tail(&core->rx_chs[port_id].list,
  2304. &tasha_p->dai[AIF_MIX1_PB].wcd9xxx_ch_list);
  2305. break;
  2306. default:
  2307. pr_err("Unknown AIF %d\n", rx_port_value);
  2308. goto err;
  2309. }
  2310. rtn:
  2311. mutex_unlock(&tasha_p->codec_mutex);
  2312. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2313. rx_port_value, e, update);
  2314. return 0;
  2315. err:
  2316. mutex_unlock(&tasha_p->codec_mutex);
  2317. return -EINVAL;
  2318. }
  2319. static const struct soc_enum slim_rx_mux_enum =
  2320. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(slim_rx_mux_text), slim_rx_mux_text);
  2321. static const struct snd_kcontrol_new slim_rx_mux[TASHA_RX_MAX] = {
  2322. SOC_DAPM_ENUM_EXT("SLIM RX0 Mux", slim_rx_mux_enum,
  2323. slim_rx_mux_get, slim_rx_mux_put),
  2324. SOC_DAPM_ENUM_EXT("SLIM RX1 Mux", slim_rx_mux_enum,
  2325. slim_rx_mux_get, slim_rx_mux_put),
  2326. SOC_DAPM_ENUM_EXT("SLIM RX2 Mux", slim_rx_mux_enum,
  2327. slim_rx_mux_get, slim_rx_mux_put),
  2328. SOC_DAPM_ENUM_EXT("SLIM RX3 Mux", slim_rx_mux_enum,
  2329. slim_rx_mux_get, slim_rx_mux_put),
  2330. SOC_DAPM_ENUM_EXT("SLIM RX4 Mux", slim_rx_mux_enum,
  2331. slim_rx_mux_get, slim_rx_mux_put),
  2332. SOC_DAPM_ENUM_EXT("SLIM RX5 Mux", slim_rx_mux_enum,
  2333. slim_rx_mux_get, slim_rx_mux_put),
  2334. SOC_DAPM_ENUM_EXT("SLIM RX6 Mux", slim_rx_mux_enum,
  2335. slim_rx_mux_get, slim_rx_mux_put),
  2336. SOC_DAPM_ENUM_EXT("SLIM RX7 Mux", slim_rx_mux_enum,
  2337. slim_rx_mux_get, slim_rx_mux_put),
  2338. };
  2339. static const struct snd_kcontrol_new aif4_vi_mixer[] = {
  2340. SOC_SINGLE_EXT("SPKR_VI_1", SND_SOC_NOPM, TASHA_TX14, 1, 0,
  2341. tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
  2342. SOC_SINGLE_EXT("SPKR_VI_2", SND_SOC_NOPM, TASHA_TX15, 1, 0,
  2343. tasha_vi_feed_mixer_get, tasha_vi_feed_mixer_put),
  2344. };
  2345. static const struct snd_kcontrol_new aif1_cap_mixer[] = {
  2346. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2347. slim_tx_mixer_get, slim_tx_mixer_put),
  2348. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2349. slim_tx_mixer_get, slim_tx_mixer_put),
  2350. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2351. slim_tx_mixer_get, slim_tx_mixer_put),
  2352. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2353. slim_tx_mixer_get, slim_tx_mixer_put),
  2354. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2355. slim_tx_mixer_get, slim_tx_mixer_put),
  2356. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2357. slim_tx_mixer_get, slim_tx_mixer_put),
  2358. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2359. slim_tx_mixer_get, slim_tx_mixer_put),
  2360. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2361. slim_tx_mixer_get, slim_tx_mixer_put),
  2362. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2363. slim_tx_mixer_get, slim_tx_mixer_put),
  2364. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2365. slim_tx_mixer_get, slim_tx_mixer_put),
  2366. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2367. slim_tx_mixer_get, slim_tx_mixer_put),
  2368. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2369. slim_tx_mixer_get, slim_tx_mixer_put),
  2370. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2371. slim_tx_mixer_get, slim_tx_mixer_put),
  2372. };
  2373. static const struct snd_kcontrol_new aif2_cap_mixer[] = {
  2374. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2375. slim_tx_mixer_get, slim_tx_mixer_put),
  2376. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2377. slim_tx_mixer_get, slim_tx_mixer_put),
  2378. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2379. slim_tx_mixer_get, slim_tx_mixer_put),
  2380. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2381. slim_tx_mixer_get, slim_tx_mixer_put),
  2382. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2383. slim_tx_mixer_get, slim_tx_mixer_put),
  2384. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2385. slim_tx_mixer_get, slim_tx_mixer_put),
  2386. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2387. slim_tx_mixer_get, slim_tx_mixer_put),
  2388. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2389. slim_tx_mixer_get, slim_tx_mixer_put),
  2390. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2391. slim_tx_mixer_get, slim_tx_mixer_put),
  2392. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2393. slim_tx_mixer_get, slim_tx_mixer_put),
  2394. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2395. slim_tx_mixer_get, slim_tx_mixer_put),
  2396. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2397. slim_tx_mixer_get, slim_tx_mixer_put),
  2398. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2399. slim_tx_mixer_get, slim_tx_mixer_put),
  2400. };
  2401. static const struct snd_kcontrol_new aif3_cap_mixer[] = {
  2402. SOC_SINGLE_EXT("SLIM TX0", SND_SOC_NOPM, TASHA_TX0, 1, 0,
  2403. slim_tx_mixer_get, slim_tx_mixer_put),
  2404. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, TASHA_TX1, 1, 0,
  2405. slim_tx_mixer_get, slim_tx_mixer_put),
  2406. SOC_SINGLE_EXT("SLIM TX2", SND_SOC_NOPM, TASHA_TX2, 1, 0,
  2407. slim_tx_mixer_get, slim_tx_mixer_put),
  2408. SOC_SINGLE_EXT("SLIM TX3", SND_SOC_NOPM, TASHA_TX3, 1, 0,
  2409. slim_tx_mixer_get, slim_tx_mixer_put),
  2410. SOC_SINGLE_EXT("SLIM TX4", SND_SOC_NOPM, TASHA_TX4, 1, 0,
  2411. slim_tx_mixer_get, slim_tx_mixer_put),
  2412. SOC_SINGLE_EXT("SLIM TX5", SND_SOC_NOPM, TASHA_TX5, 1, 0,
  2413. slim_tx_mixer_get, slim_tx_mixer_put),
  2414. SOC_SINGLE_EXT("SLIM TX6", SND_SOC_NOPM, TASHA_TX6, 1, 0,
  2415. slim_tx_mixer_get, slim_tx_mixer_put),
  2416. SOC_SINGLE_EXT("SLIM TX7", SND_SOC_NOPM, TASHA_TX7, 1, 0,
  2417. slim_tx_mixer_get, slim_tx_mixer_put),
  2418. SOC_SINGLE_EXT("SLIM TX8", SND_SOC_NOPM, TASHA_TX8, 1, 0,
  2419. slim_tx_mixer_get, slim_tx_mixer_put),
  2420. SOC_SINGLE_EXT("SLIM TX9", SND_SOC_NOPM, TASHA_TX9, 1, 0,
  2421. slim_tx_mixer_get, slim_tx_mixer_put),
  2422. SOC_SINGLE_EXT("SLIM TX10", SND_SOC_NOPM, TASHA_TX10, 1, 0,
  2423. slim_tx_mixer_get, slim_tx_mixer_put),
  2424. SOC_SINGLE_EXT("SLIM TX11", SND_SOC_NOPM, TASHA_TX11, 1, 0,
  2425. slim_tx_mixer_get, slim_tx_mixer_put),
  2426. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2427. slim_tx_mixer_get, slim_tx_mixer_put),
  2428. };
  2429. static const struct snd_kcontrol_new aif4_mad_mixer[] = {
  2430. SOC_SINGLE_EXT("SLIM TX12", SND_SOC_NOPM, TASHA_TX12, 1, 0,
  2431. slim_tx_mixer_get, slim_tx_mixer_put),
  2432. SOC_SINGLE_EXT("SLIM TX13", SND_SOC_NOPM, TASHA_TX13, 1, 0,
  2433. slim_tx_mixer_get, slim_tx_mixer_put),
  2434. SOC_SINGLE_EXT("SLIM TX1", SND_SOC_NOPM, 0, 1, 0,
  2435. slim_tx_mixer_get, slim_tx_mixer_put),
  2436. };
  2437. static const struct snd_kcontrol_new rx_int1_spline_mix_switch[] = {
  2438. SOC_DAPM_SINGLE("HPHL Switch", SND_SOC_NOPM, 0, 1, 0)
  2439. };
  2440. static const struct snd_kcontrol_new rx_int2_spline_mix_switch[] = {
  2441. SOC_DAPM_SINGLE("HPHR Switch", SND_SOC_NOPM, 0, 1, 0)
  2442. };
  2443. static const struct snd_kcontrol_new rx_int3_spline_mix_switch[] = {
  2444. SOC_DAPM_SINGLE("LO1 Switch", SND_SOC_NOPM, 0, 1, 0)
  2445. };
  2446. static const struct snd_kcontrol_new rx_int4_spline_mix_switch[] = {
  2447. SOC_DAPM_SINGLE("LO2 Switch", SND_SOC_NOPM, 0, 1, 0)
  2448. };
  2449. static const struct snd_kcontrol_new rx_int5_spline_mix_switch[] = {
  2450. SOC_DAPM_SINGLE("LO3 Switch", SND_SOC_NOPM, 0, 1, 0)
  2451. };
  2452. static const struct snd_kcontrol_new rx_int6_spline_mix_switch[] = {
  2453. SOC_DAPM_SINGLE("LO4 Switch", SND_SOC_NOPM, 0, 1, 0)
  2454. };
  2455. static const struct snd_kcontrol_new rx_int7_spline_mix_switch[] = {
  2456. SOC_DAPM_SINGLE("SPKRL Switch", SND_SOC_NOPM, 0, 1, 0)
  2457. };
  2458. static const struct snd_kcontrol_new rx_int8_spline_mix_switch[] = {
  2459. SOC_DAPM_SINGLE("SPKRR Switch", SND_SOC_NOPM, 0, 1, 0)
  2460. };
  2461. static const struct snd_kcontrol_new rx_int5_vbat_mix_switch[] = {
  2462. SOC_DAPM_SINGLE("LO3 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2463. };
  2464. static const struct snd_kcontrol_new rx_int6_vbat_mix_switch[] = {
  2465. SOC_DAPM_SINGLE("LO4 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2466. };
  2467. static const struct snd_kcontrol_new rx_int7_vbat_mix_switch[] = {
  2468. SOC_DAPM_SINGLE("SPKRL VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2469. };
  2470. static const struct snd_kcontrol_new rx_int8_vbat_mix_switch[] = {
  2471. SOC_DAPM_SINGLE("SPKRR VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  2472. };
  2473. static const struct snd_kcontrol_new cpe_in_mix_switch[] = {
  2474. SOC_DAPM_SINGLE("MAD_BYPASS", SND_SOC_NOPM, 0, 1, 0)
  2475. };
  2476. static int tasha_put_iir_enable_audio_mixer(
  2477. struct snd_kcontrol *kcontrol,
  2478. struct snd_ctl_elem_value *ucontrol)
  2479. {
  2480. struct snd_soc_component *component =
  2481. snd_soc_kcontrol_component(kcontrol);
  2482. int iir_idx = ((struct soc_multi_mixer_control *)
  2483. kcontrol->private_value)->reg;
  2484. int band_idx = ((struct soc_multi_mixer_control *)
  2485. kcontrol->private_value)->shift;
  2486. bool iir_band_en_status;
  2487. int value = ucontrol->value.integer.value[0];
  2488. u16 iir_reg = WCD9335_CDC_SIDETONE_IIR0_IIR_CTL + 16 * iir_idx;
  2489. /* Mask first 5 bits, 6-8 are reserved */
  2490. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2491. (value << band_idx));
  2492. iir_band_en_status = ((snd_soc_component_read32(component, iir_reg) &
  2493. (1 << band_idx)) != 0);
  2494. pr_debug("%s: IIR #%d band #%d enable %d\n", __func__,
  2495. iir_idx, band_idx, iir_band_en_status);
  2496. return 0;
  2497. }
  2498. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2499. int iir_idx, int band_idx,
  2500. int coeff_idx)
  2501. {
  2502. uint32_t value = 0;
  2503. /* Address does not automatically update if reading */
  2504. snd_soc_component_write(component,
  2505. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2506. ((band_idx * BAND_MAX + coeff_idx)
  2507. * sizeof(uint32_t)) & 0x7F);
  2508. value |= snd_soc_component_read32(component,
  2509. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx));
  2510. snd_soc_component_write(component,
  2511. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2512. ((band_idx * BAND_MAX + coeff_idx)
  2513. * sizeof(uint32_t) + 1) & 0x7F);
  2514. value |= (snd_soc_component_read32(component,
  2515. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2516. 16 * iir_idx)) << 8);
  2517. snd_soc_component_write(component,
  2518. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2519. ((band_idx * BAND_MAX + coeff_idx)
  2520. * sizeof(uint32_t) + 2) & 0x7F);
  2521. value |= (snd_soc_component_read32(component,
  2522. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2523. 16 * iir_idx)) << 16);
  2524. snd_soc_component_write(component,
  2525. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2526. ((band_idx * BAND_MAX + coeff_idx)
  2527. * sizeof(uint32_t) + 3) & 0x7F);
  2528. /* Mask bits top 2 bits since they are reserved */
  2529. value |= ((snd_soc_component_read32(component,
  2530. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2531. 16 * iir_idx)) & 0x3F) << 24);
  2532. return value;
  2533. }
  2534. static int tasha_get_iir_band_audio_mixer(
  2535. struct snd_kcontrol *kcontrol,
  2536. struct snd_ctl_elem_value *ucontrol)
  2537. {
  2538. struct snd_soc_component *component =
  2539. snd_soc_kcontrol_component(kcontrol);
  2540. int iir_idx = ((struct soc_multi_mixer_control *)
  2541. kcontrol->private_value)->reg;
  2542. int band_idx = ((struct soc_multi_mixer_control *)
  2543. kcontrol->private_value)->shift;
  2544. ucontrol->value.integer.value[0] =
  2545. get_iir_band_coeff(component, iir_idx, band_idx, 0);
  2546. ucontrol->value.integer.value[1] =
  2547. get_iir_band_coeff(component, iir_idx, band_idx, 1);
  2548. ucontrol->value.integer.value[2] =
  2549. get_iir_band_coeff(component, iir_idx, band_idx, 2);
  2550. ucontrol->value.integer.value[3] =
  2551. get_iir_band_coeff(component, iir_idx, band_idx, 3);
  2552. ucontrol->value.integer.value[4] =
  2553. get_iir_band_coeff(component, iir_idx, band_idx, 4);
  2554. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2555. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2556. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2557. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2558. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2559. __func__, iir_idx, band_idx,
  2560. (uint32_t)ucontrol->value.integer.value[0],
  2561. __func__, iir_idx, band_idx,
  2562. (uint32_t)ucontrol->value.integer.value[1],
  2563. __func__, iir_idx, band_idx,
  2564. (uint32_t)ucontrol->value.integer.value[2],
  2565. __func__, iir_idx, band_idx,
  2566. (uint32_t)ucontrol->value.integer.value[3],
  2567. __func__, iir_idx, band_idx,
  2568. (uint32_t)ucontrol->value.integer.value[4]);
  2569. return 0;
  2570. }
  2571. static void set_iir_band_coeff(struct snd_soc_component *component,
  2572. int iir_idx, int band_idx,
  2573. uint32_t value)
  2574. {
  2575. snd_soc_component_write(component,
  2576. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2577. (value & 0xFF));
  2578. snd_soc_component_write(component,
  2579. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2580. (value >> 8) & 0xFF);
  2581. snd_soc_component_write(component,
  2582. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2583. (value >> 16) & 0xFF);
  2584. /* Mask top 2 bits, 7-8 are reserved */
  2585. snd_soc_component_write(component,
  2586. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B2_CTL + 16 * iir_idx),
  2587. (value >> 24) & 0x3F);
  2588. }
  2589. static void tasha_codec_enable_int_port(struct wcd9xxx_codec_dai_data *dai,
  2590. struct snd_soc_component *component)
  2591. {
  2592. struct wcd9xxx_ch *ch;
  2593. int port_num = 0;
  2594. unsigned short reg = 0;
  2595. u8 val = 0;
  2596. struct tasha_priv *tasha_p;
  2597. if (!dai || !component) {
  2598. pr_err("%s: Invalid params\n", __func__);
  2599. return;
  2600. }
  2601. tasha_p = snd_soc_component_get_drvdata(component);
  2602. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2603. if (ch->port >= TASHA_RX_PORT_START_NUMBER) {
  2604. port_num = ch->port - TASHA_RX_PORT_START_NUMBER;
  2605. reg = TASHA_SLIM_PGD_PORT_INT_EN0 + (port_num / 8);
  2606. val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
  2607. reg);
  2608. if (!(val & BYTE_BIT_MASK(port_num))) {
  2609. val |= BYTE_BIT_MASK(port_num);
  2610. wcd9xxx_interface_reg_write(
  2611. tasha_p->wcd9xxx, reg, val);
  2612. val = wcd9xxx_interface_reg_read(
  2613. tasha_p->wcd9xxx, reg);
  2614. }
  2615. } else {
  2616. port_num = ch->port;
  2617. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 + (port_num / 8);
  2618. val = wcd9xxx_interface_reg_read(tasha_p->wcd9xxx,
  2619. reg);
  2620. if (!(val & BYTE_BIT_MASK(port_num))) {
  2621. val |= BYTE_BIT_MASK(port_num);
  2622. wcd9xxx_interface_reg_write(tasha_p->wcd9xxx,
  2623. reg, val);
  2624. val = wcd9xxx_interface_reg_read(
  2625. tasha_p->wcd9xxx, reg);
  2626. }
  2627. }
  2628. }
  2629. }
  2630. static int tasha_codec_enable_slim_chmask(struct wcd9xxx_codec_dai_data *dai,
  2631. bool up)
  2632. {
  2633. int ret = 0;
  2634. struct wcd9xxx_ch *ch;
  2635. if (up) {
  2636. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2637. ret = wcd9xxx_get_slave_port(ch->ch_num);
  2638. if (ret < 0) {
  2639. pr_err("%s: Invalid slave port ID: %d\n",
  2640. __func__, ret);
  2641. ret = -EINVAL;
  2642. } else {
  2643. set_bit(ret, &dai->ch_mask);
  2644. }
  2645. }
  2646. } else {
  2647. ret = wait_event_timeout(dai->dai_wait, (dai->ch_mask == 0),
  2648. msecs_to_jiffies(
  2649. TASHA_SLIM_CLOSE_TIMEOUT));
  2650. if (!ret) {
  2651. pr_err("%s: Slim close tx/rx wait timeout, ch_mask:0x%lx\n",
  2652. __func__, dai->ch_mask);
  2653. ret = -ETIMEDOUT;
  2654. } else {
  2655. ret = 0;
  2656. }
  2657. }
  2658. return ret;
  2659. }
  2660. static int tasha_codec_enable_slimrx(struct snd_soc_dapm_widget *w,
  2661. struct snd_kcontrol *kcontrol,
  2662. int event)
  2663. {
  2664. struct wcd9xxx *core;
  2665. struct snd_soc_component *component =
  2666. snd_soc_dapm_to_component(w->dapm);
  2667. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2668. int ret = 0;
  2669. struct wcd9xxx_codec_dai_data *dai;
  2670. core = dev_get_drvdata(component->dev->parent);
  2671. dev_dbg(component->dev, "%s: event called! component name %s num_dai %d\n"
  2672. "stream name %s event %d\n",
  2673. __func__, component->name,
  2674. component->num_dai, w->sname, event);
  2675. /* Execute the callback only if interface type is slimbus */
  2676. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  2677. return 0;
  2678. dai = &tasha_p->dai[w->shift];
  2679. dev_dbg(component->dev, "%s: w->name %s w->shift %d event %d\n",
  2680. __func__, w->name, w->shift, event);
  2681. switch (event) {
  2682. case SND_SOC_DAPM_POST_PMU:
  2683. dai->bus_down_in_recovery = false;
  2684. tasha_codec_enable_int_port(dai, component);
  2685. (void) tasha_codec_enable_slim_chmask(dai, true);
  2686. ret = wcd9xxx_cfg_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  2687. dai->rate, dai->bit_width,
  2688. &dai->grph);
  2689. break;
  2690. case SND_SOC_DAPM_PRE_PMD:
  2691. tasha_codec_vote_max_bw(component, true);
  2692. break;
  2693. case SND_SOC_DAPM_POST_PMD:
  2694. ret = wcd9xxx_disconnect_port(core, &dai->wcd9xxx_ch_list,
  2695. dai->grph);
  2696. dev_dbg(component->dev, "%s: Disconnect RX port, ret = %d\n",
  2697. __func__, ret);
  2698. if (!dai->bus_down_in_recovery)
  2699. ret = tasha_codec_enable_slim_chmask(dai, false);
  2700. else
  2701. dev_dbg(component->dev,
  2702. "%s: bus in recovery skip enable slim_chmask",
  2703. __func__);
  2704. ret = wcd9xxx_close_slim_sch_rx(core, &dai->wcd9xxx_ch_list,
  2705. dai->grph);
  2706. break;
  2707. }
  2708. return ret;
  2709. }
  2710. static int tasha_codec_enable_slimvi_feedback(struct snd_soc_dapm_widget *w,
  2711. struct snd_kcontrol *kcontrol,
  2712. int event)
  2713. {
  2714. struct wcd9xxx *core = NULL;
  2715. struct snd_soc_component *component = NULL;
  2716. struct tasha_priv *tasha_p = NULL;
  2717. int ret = 0;
  2718. struct wcd9xxx_codec_dai_data *dai = NULL;
  2719. if (!w) {
  2720. pr_err("%s invalid params\n", __func__);
  2721. return -EINVAL;
  2722. }
  2723. component = snd_soc_dapm_to_component(w->dapm);
  2724. tasha_p = snd_soc_component_get_drvdata(component);
  2725. core = tasha_p->wcd9xxx;
  2726. dev_dbg(component->dev, "%s: num_dai %d stream name %s\n",
  2727. __func__, component->num_dai, w->sname);
  2728. /* Execute the callback only if interface type is slimbus */
  2729. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  2730. dev_err(component->dev, "%s Interface is not correct",
  2731. __func__);
  2732. return 0;
  2733. }
  2734. dev_dbg(component->dev, "%s(): w->name %s event %d w->shift %d\n",
  2735. __func__, w->name, event, w->shift);
  2736. if (w->shift != AIF4_VIFEED) {
  2737. pr_err("%s Error in enabling the tx path\n", __func__);
  2738. ret = -EINVAL;
  2739. goto out_vi;
  2740. }
  2741. dai = &tasha_p->dai[w->shift];
  2742. switch (event) {
  2743. case SND_SOC_DAPM_POST_PMU:
  2744. if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
  2745. dev_dbg(component->dev, "%s: spkr1 enabled\n",
  2746. __func__);
  2747. /* Enable V&I sensing */
  2748. snd_soc_component_update_bits(component,
  2749. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  2750. snd_soc_component_update_bits(component,
  2751. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2752. 0x20);
  2753. snd_soc_component_update_bits(component,
  2754. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x0F, 0x00);
  2755. snd_soc_component_update_bits(component,
  2756. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x0F,
  2757. 0x00);
  2758. snd_soc_component_update_bits(component,
  2759. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x10);
  2760. snd_soc_component_update_bits(component,
  2761. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  2762. 0x10);
  2763. snd_soc_component_update_bits(component,
  2764. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x00);
  2765. snd_soc_component_update_bits(component,
  2766. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2767. 0x00);
  2768. }
  2769. if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
  2770. pr_debug("%s: spkr2 enabled\n", __func__);
  2771. /* Enable V&I sensing */
  2772. snd_soc_component_update_bits(component,
  2773. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2774. 0x20);
  2775. snd_soc_component_update_bits(component,
  2776. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2777. 0x20);
  2778. snd_soc_component_update_bits(component,
  2779. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x0F,
  2780. 0x00);
  2781. snd_soc_component_update_bits(component,
  2782. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x0F,
  2783. 0x00);
  2784. snd_soc_component_update_bits(component,
  2785. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  2786. 0x10);
  2787. snd_soc_component_update_bits(component,
  2788. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  2789. 0x10);
  2790. snd_soc_component_update_bits(component,
  2791. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2792. 0x00);
  2793. snd_soc_component_update_bits(component,
  2794. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2795. 0x00);
  2796. }
  2797. dai->bus_down_in_recovery = false;
  2798. tasha_codec_enable_int_port(dai, component);
  2799. (void) tasha_codec_enable_slim_chmask(dai, true);
  2800. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2801. dai->rate, dai->bit_width,
  2802. &dai->grph);
  2803. break;
  2804. case SND_SOC_DAPM_POST_PMD:
  2805. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2806. dai->grph);
  2807. if (ret)
  2808. dev_err(component->dev, "%s error in close_slim_sch_tx %d\n",
  2809. __func__, ret);
  2810. if (!dai->bus_down_in_recovery)
  2811. ret = tasha_codec_enable_slim_chmask(dai, false);
  2812. if (ret < 0) {
  2813. ret = wcd9xxx_disconnect_port(core,
  2814. &dai->wcd9xxx_ch_list,
  2815. dai->grph);
  2816. dev_dbg(component->dev, "%s: Disconnect TX port, ret = %d\n",
  2817. __func__, ret);
  2818. }
  2819. if (test_bit(VI_SENSE_1, &tasha_p->status_mask)) {
  2820. /* Disable V&I sensing */
  2821. dev_dbg(component->dev, "%s: spkr1 disabled\n",
  2822. __func__);
  2823. snd_soc_component_update_bits(component,
  2824. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x20, 0x20);
  2825. snd_soc_component_update_bits(component,
  2826. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x20,
  2827. 0x20);
  2828. snd_soc_component_update_bits(component,
  2829. WCD9335_CDC_TX9_SPKR_PROT_PATH_CTL, 0x10, 0x00);
  2830. snd_soc_component_update_bits(component,
  2831. WCD9335_CDC_TX10_SPKR_PROT_PATH_CTL, 0x10,
  2832. 0x00);
  2833. }
  2834. if (test_bit(VI_SENSE_2, &tasha_p->status_mask)) {
  2835. /* Disable V&I sensing */
  2836. dev_dbg(component->dev, "%s: spkr2 disabled\n",
  2837. __func__);
  2838. snd_soc_component_update_bits(component,
  2839. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x20,
  2840. 0x20);
  2841. snd_soc_component_update_bits(component,
  2842. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x20,
  2843. 0x20);
  2844. snd_soc_component_update_bits(component,
  2845. WCD9335_CDC_TX11_SPKR_PROT_PATH_CTL, 0x10,
  2846. 0x00);
  2847. snd_soc_component_update_bits(component,
  2848. WCD9335_CDC_TX12_SPKR_PROT_PATH_CTL, 0x10,
  2849. 0x00);
  2850. }
  2851. break;
  2852. }
  2853. out_vi:
  2854. return ret;
  2855. }
  2856. /*
  2857. * __tasha_codec_enable_slimtx: Enable the slimbus slave port
  2858. * for TX path
  2859. * @component: Handle to the codec for which the slave port is to be
  2860. * enabled.
  2861. * @dai_data: The dai specific data for dai which is enabled.
  2862. */
  2863. static int __tasha_codec_enable_slimtx(struct snd_soc_component *component,
  2864. int event, struct wcd9xxx_codec_dai_data *dai)
  2865. {
  2866. struct wcd9xxx *core;
  2867. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2868. int ret = 0;
  2869. /* Execute the callback only if interface type is slimbus */
  2870. if (tasha_p->intf_type != WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  2871. return 0;
  2872. dev_dbg(component->dev,
  2873. "%s: event = %d\n", __func__, event);
  2874. core = dev_get_drvdata(component->dev->parent);
  2875. switch (event) {
  2876. case SND_SOC_DAPM_POST_PMU:
  2877. dai->bus_down_in_recovery = false;
  2878. tasha_codec_enable_int_port(dai, component);
  2879. (void) tasha_codec_enable_slim_chmask(dai, true);
  2880. ret = wcd9xxx_cfg_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2881. dai->rate, dai->bit_width,
  2882. &dai->grph);
  2883. break;
  2884. case SND_SOC_DAPM_POST_PMD:
  2885. ret = wcd9xxx_close_slim_sch_tx(core, &dai->wcd9xxx_ch_list,
  2886. dai->grph);
  2887. if (!dai->bus_down_in_recovery)
  2888. ret = tasha_codec_enable_slim_chmask(dai, false);
  2889. if (ret < 0) {
  2890. ret = wcd9xxx_disconnect_port(core,
  2891. &dai->wcd9xxx_ch_list,
  2892. dai->grph);
  2893. pr_debug("%s: Disconnect TX port, ret = %d\n",
  2894. __func__, ret);
  2895. }
  2896. break;
  2897. }
  2898. return ret;
  2899. }
  2900. static int tasha_codec_enable_slimtx(struct snd_soc_dapm_widget *w,
  2901. struct snd_kcontrol *kcontrol,
  2902. int event)
  2903. {
  2904. struct snd_soc_component *component =
  2905. snd_soc_dapm_to_component(w->dapm);
  2906. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2907. struct wcd9xxx_codec_dai_data *dai;
  2908. dev_dbg(component->dev,
  2909. "%s: w->name %s, w->shift = %d, num_dai %d stream name %s\n",
  2910. __func__, w->name, w->shift,
  2911. component->num_dai, w->sname);
  2912. dai = &tasha_p->dai[w->shift];
  2913. return __tasha_codec_enable_slimtx(component, event, dai);
  2914. }
  2915. static void tasha_codec_cpe_pp_set_cfg(struct snd_soc_component *component,
  2916. int event)
  2917. {
  2918. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  2919. struct wcd9xxx_codec_dai_data *dai;
  2920. u8 bit_width, rate, buf_period;
  2921. dai = &tasha_p->dai[AIF4_MAD_TX];
  2922. switch (event) {
  2923. case SND_SOC_DAPM_POST_PMU:
  2924. switch (dai->bit_width) {
  2925. case 32:
  2926. bit_width = 0xF;
  2927. break;
  2928. case 24:
  2929. bit_width = 0xE;
  2930. break;
  2931. case 20:
  2932. bit_width = 0xD;
  2933. break;
  2934. case 16:
  2935. default:
  2936. bit_width = 0x0;
  2937. break;
  2938. }
  2939. snd_soc_component_update_bits(component,
  2940. WCD9335_CPE_SS_TX_PP_CFG, 0x0F, bit_width);
  2941. switch (dai->rate) {
  2942. case 384000:
  2943. rate = 0x30;
  2944. break;
  2945. case 192000:
  2946. rate = 0x20;
  2947. break;
  2948. case 48000:
  2949. rate = 0x10;
  2950. break;
  2951. case 16000:
  2952. default:
  2953. rate = 0x00;
  2954. break;
  2955. }
  2956. snd_soc_component_update_bits(component,
  2957. WCD9335_CPE_SS_TX_PP_CFG, 0x70, rate);
  2958. buf_period = (dai->rate * (dai->bit_width/8)) / (16*1000);
  2959. snd_soc_component_update_bits(component,
  2960. WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD,
  2961. 0xFF, buf_period);
  2962. dev_dbg(component->dev, "%s: PP buffer period= 0x%x\n",
  2963. __func__, buf_period);
  2964. break;
  2965. case SND_SOC_DAPM_POST_PMD:
  2966. snd_soc_component_write(component, WCD9335_CPE_SS_TX_PP_CFG,
  2967. 0x3C);
  2968. snd_soc_component_write(component,
  2969. WCD9335_CPE_SS_TX_PP_BUF_INT_PERIOD,
  2970. 0x60);
  2971. break;
  2972. default:
  2973. break;
  2974. }
  2975. }
  2976. /*
  2977. * tasha_codec_get_mad_port_id: Callback function that will be invoked
  2978. * to get the port ID for MAD.
  2979. * @component: Handle to the codec
  2980. * @port_id: cpe port_id needs to enable
  2981. */
  2982. static int tasha_codec_get_mad_port_id(struct snd_soc_component *component,
  2983. u16 *port_id)
  2984. {
  2985. struct tasha_priv *tasha_p;
  2986. struct wcd9xxx_codec_dai_data *dai;
  2987. struct wcd9xxx_ch *ch;
  2988. if (!port_id || !component)
  2989. return -EINVAL;
  2990. tasha_p = snd_soc_component_get_drvdata(component);
  2991. if (!tasha_p)
  2992. return -EINVAL;
  2993. dai = &tasha_p->dai[AIF4_MAD_TX];
  2994. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  2995. if (ch->port == TASHA_TX12)
  2996. *port_id = WCD_CPE_AFE_OUT_PORT_2;
  2997. else if (ch->port == TASHA_TX13)
  2998. *port_id = WCD_CPE_AFE_OUT_PORT_4;
  2999. else {
  3000. dev_err(component->dev, "%s: invalid mad_port = %d\n",
  3001. __func__, ch->port);
  3002. return -EINVAL;
  3003. }
  3004. }
  3005. dev_dbg(component->dev, "%s: port_id = %d\n", __func__, *port_id);
  3006. return 0;
  3007. }
  3008. /*
  3009. * tasha_codec_enable_slimtx_mad: Callback function that will be invoked
  3010. * to setup the slave port for MAD.
  3011. * @component: Handle to the codec
  3012. * @event: Indicates whether to enable or disable the slave port
  3013. */
  3014. static int tasha_codec_enable_slimtx_mad(struct snd_soc_component *component,
  3015. u8 event)
  3016. {
  3017. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  3018. struct wcd9xxx_codec_dai_data *dai;
  3019. struct wcd9xxx_ch *ch;
  3020. int dapm_event = SND_SOC_DAPM_POST_PMU;
  3021. u16 port = 0;
  3022. int ret = 0;
  3023. dai = &tasha_p->dai[AIF4_MAD_TX];
  3024. if (event == 0)
  3025. dapm_event = SND_SOC_DAPM_POST_PMD;
  3026. dev_dbg(component->dev,
  3027. "%s: mad_channel, event = 0x%x\n",
  3028. __func__, event);
  3029. list_for_each_entry(ch, &dai->wcd9xxx_ch_list, list) {
  3030. dev_dbg(component->dev, "%s: mad_port = %d, event = 0x%x\n",
  3031. __func__, ch->port, event);
  3032. if (ch->port == TASHA_TX13) {
  3033. tasha_codec_cpe_pp_set_cfg(component, dapm_event);
  3034. port = TASHA_TX13;
  3035. break;
  3036. }
  3037. }
  3038. ret = __tasha_codec_enable_slimtx(component, dapm_event, dai);
  3039. if (port == TASHA_TX13) {
  3040. switch (dapm_event) {
  3041. case SND_SOC_DAPM_POST_PMU:
  3042. snd_soc_component_update_bits(component,
  3043. WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
  3044. 0x20, 0x00);
  3045. snd_soc_component_update_bits(component,
  3046. WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
  3047. 0x03, 0x02);
  3048. snd_soc_component_update_bits(component,
  3049. WCD9335_CPE_SS_CFG,
  3050. 0x80, 0x80);
  3051. break;
  3052. case SND_SOC_DAPM_POST_PMD:
  3053. snd_soc_component_update_bits(component,
  3054. WCD9335_CODEC_RPM_PWR_CPE_DRAM1_SHUTDOWN,
  3055. 0x20, 0x20);
  3056. snd_soc_component_update_bits(component,
  3057. WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG,
  3058. 0x03, 0x00);
  3059. snd_soc_component_update_bits(component,
  3060. WCD9335_CPE_SS_CFG,
  3061. 0x80, 0x00);
  3062. break;
  3063. }
  3064. }
  3065. return ret;
  3066. }
  3067. static int tasha_put_iir_band_audio_mixer(
  3068. struct snd_kcontrol *kcontrol,
  3069. struct snd_ctl_elem_value *ucontrol)
  3070. {
  3071. struct snd_soc_component *component =
  3072. snd_soc_kcontrol_component(kcontrol);
  3073. int iir_idx = ((struct soc_multi_mixer_control *)
  3074. kcontrol->private_value)->reg;
  3075. int band_idx = ((struct soc_multi_mixer_control *)
  3076. kcontrol->private_value)->shift;
  3077. /*
  3078. * Mask top bit it is reserved
  3079. * Updates addr automatically for each B2 write
  3080. */
  3081. snd_soc_component_write(component,
  3082. (WCD9335_CDC_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  3083. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  3084. set_iir_band_coeff(component, iir_idx, band_idx,
  3085. ucontrol->value.integer.value[0]);
  3086. set_iir_band_coeff(component, iir_idx, band_idx,
  3087. ucontrol->value.integer.value[1]);
  3088. set_iir_band_coeff(component, iir_idx, band_idx,
  3089. ucontrol->value.integer.value[2]);
  3090. set_iir_band_coeff(component, iir_idx, band_idx,
  3091. ucontrol->value.integer.value[3]);
  3092. set_iir_band_coeff(component, iir_idx, band_idx,
  3093. ucontrol->value.integer.value[4]);
  3094. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  3095. "%s: IIR #%d band #%d b1 = 0x%x\n"
  3096. "%s: IIR #%d band #%d b2 = 0x%x\n"
  3097. "%s: IIR #%d band #%d a1 = 0x%x\n"
  3098. "%s: IIR #%d band #%d a2 = 0x%x\n",
  3099. __func__, iir_idx, band_idx,
  3100. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  3101. __func__, iir_idx, band_idx,
  3102. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  3103. __func__, iir_idx, band_idx,
  3104. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  3105. __func__, iir_idx, band_idx,
  3106. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  3107. __func__, iir_idx, band_idx,
  3108. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  3109. return 0;
  3110. }
  3111. static int tasha_get_compander(struct snd_kcontrol *kcontrol,
  3112. struct snd_ctl_elem_value *ucontrol)
  3113. {
  3114. struct snd_soc_component *component =
  3115. snd_soc_kcontrol_component(kcontrol);
  3116. int comp = ((struct soc_multi_mixer_control *)
  3117. kcontrol->private_value)->shift;
  3118. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3119. ucontrol->value.integer.value[0] = tasha->comp_enabled[comp];
  3120. return 0;
  3121. }
  3122. static int tasha_set_compander(struct snd_kcontrol *kcontrol,
  3123. struct snd_ctl_elem_value *ucontrol)
  3124. {
  3125. struct snd_soc_component *component =
  3126. snd_soc_kcontrol_component(kcontrol);
  3127. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3128. int comp = ((struct soc_multi_mixer_control *)
  3129. kcontrol->private_value)->shift;
  3130. int value = ucontrol->value.integer.value[0];
  3131. pr_debug("%s: Compander %d enable current %d, new %d\n",
  3132. __func__, comp + 1, tasha->comp_enabled[comp], value);
  3133. tasha->comp_enabled[comp] = value;
  3134. /* Any specific register configuration for compander */
  3135. switch (comp) {
  3136. case COMPANDER_1:
  3137. /* Set Gain Source Select based on compander enable/disable */
  3138. snd_soc_component_update_bits(component, WCD9335_HPH_L_EN, 0x20,
  3139. (value ? 0x00:0x20));
  3140. break;
  3141. case COMPANDER_2:
  3142. snd_soc_component_update_bits(component, WCD9335_HPH_R_EN, 0x20,
  3143. (value ? 0x00:0x20));
  3144. break;
  3145. case COMPANDER_3:
  3146. break;
  3147. case COMPANDER_4:
  3148. break;
  3149. case COMPANDER_5:
  3150. snd_soc_component_update_bits(component, WCD9335_SE_LO_LO3_GAIN,
  3151. 0x20, (value ? 0x00:0x20));
  3152. break;
  3153. case COMPANDER_6:
  3154. snd_soc_component_update_bits(component, WCD9335_SE_LO_LO4_GAIN,
  3155. 0x20, (value ? 0x00:0x20));
  3156. break;
  3157. case COMPANDER_7:
  3158. break;
  3159. case COMPANDER_8:
  3160. break;
  3161. default:
  3162. /*
  3163. * if compander is not enabled for any interpolator,
  3164. * it does not cause any audio failure, so do not
  3165. * return error in this case, but just print a log
  3166. */
  3167. dev_warn(component->dev, "%s: unknown compander: %d\n",
  3168. __func__, comp);
  3169. };
  3170. return 0;
  3171. }
  3172. static void tasha_codec_init_flyback(struct snd_soc_component *component)
  3173. {
  3174. snd_soc_component_update_bits(component, WCD9335_HPH_L_EN, 0xC0, 0x00);
  3175. snd_soc_component_update_bits(component, WCD9335_HPH_R_EN, 0xC0, 0x00);
  3176. snd_soc_component_update_bits(component, WCD9335_RX_BIAS_FLYB_BUFF,
  3177. 0x0F, 0x00);
  3178. snd_soc_component_update_bits(component, WCD9335_RX_BIAS_FLYB_BUFF,
  3179. 0xF0, 0x00);
  3180. }
  3181. static int tasha_codec_enable_rx_bias(struct snd_soc_dapm_widget *w,
  3182. struct snd_kcontrol *kcontrol, int event)
  3183. {
  3184. struct snd_soc_component *component =
  3185. snd_soc_dapm_to_component(w->dapm);
  3186. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3187. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  3188. switch (event) {
  3189. case SND_SOC_DAPM_PRE_PMU:
  3190. tasha->rx_bias_count++;
  3191. if (tasha->rx_bias_count == 1) {
  3192. if (TASHA_IS_2_0(tasha->wcd9xxx))
  3193. tasha_codec_init_flyback(component);
  3194. snd_soc_component_update_bits(component,
  3195. WCD9335_ANA_RX_SUPPLIES,
  3196. 0x01, 0x01);
  3197. }
  3198. break;
  3199. case SND_SOC_DAPM_POST_PMD:
  3200. tasha->rx_bias_count--;
  3201. if (!tasha->rx_bias_count)
  3202. snd_soc_component_update_bits(component,
  3203. WCD9335_ANA_RX_SUPPLIES,
  3204. 0x01, 0x00);
  3205. break;
  3206. };
  3207. dev_dbg(component->dev, "%s: Current RX BIAS user count: %d\n",
  3208. __func__, tasha->rx_bias_count);
  3209. return 0;
  3210. }
  3211. static void tasha_realign_anc_coeff(struct snd_soc_component *component,
  3212. u16 reg1, u16 reg2)
  3213. {
  3214. u8 val1, val2, tmpval1, tmpval2;
  3215. snd_soc_component_write(component, reg1, 0x00);
  3216. tmpval1 = snd_soc_component_read32(component, reg2);
  3217. tmpval2 = snd_soc_component_read32(component, reg2);
  3218. snd_soc_component_write(component, reg1, 0x00);
  3219. snd_soc_component_write(component, reg2, 0xFF);
  3220. snd_soc_component_write(component, reg1, 0x01);
  3221. snd_soc_component_write(component, reg2, 0xFF);
  3222. snd_soc_component_write(component, reg1, 0x00);
  3223. val1 = snd_soc_component_read32(component, reg2);
  3224. val2 = snd_soc_component_read32(component, reg2);
  3225. if (val1 == 0x0F && val2 == 0xFF) {
  3226. dev_dbg(component->dev, "%s: ANC0 co-eff index re-aligned\n",
  3227. __func__);
  3228. snd_soc_component_read32(component, reg2);
  3229. snd_soc_component_write(component, reg1, 0x00);
  3230. snd_soc_component_write(component, reg2, tmpval2);
  3231. snd_soc_component_write(component, reg1, 0x01);
  3232. snd_soc_component_write(component, reg2, tmpval1);
  3233. } else if (val1 == 0xFF && val2 == 0x0F) {
  3234. dev_dbg(component->dev, "%s: ANC1 co-eff index already aligned\n",
  3235. __func__);
  3236. snd_soc_component_write(component, reg1, 0x00);
  3237. snd_soc_component_write(component, reg2, tmpval1);
  3238. snd_soc_component_write(component, reg1, 0x01);
  3239. snd_soc_component_write(component, reg2, tmpval2);
  3240. } else {
  3241. dev_err(component->dev, "%s: ANC0 co-eff index not aligned\n",
  3242. __func__);
  3243. }
  3244. }
  3245. static int tasha_codec_enable_anc(struct snd_soc_dapm_widget *w,
  3246. struct snd_kcontrol *kcontrol, int event)
  3247. {
  3248. struct snd_soc_component *component =
  3249. snd_soc_dapm_to_component(w->dapm);
  3250. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3251. const char *filename;
  3252. const struct firmware *fw;
  3253. int i;
  3254. int ret = 0;
  3255. int num_anc_slots;
  3256. struct wcd9xxx_anc_header *anc_head;
  3257. struct firmware_cal *hwdep_cal = NULL;
  3258. u32 anc_writes_size = 0;
  3259. u32 anc_cal_size = 0;
  3260. int anc_size_remaining;
  3261. u32 *anc_ptr;
  3262. u16 reg;
  3263. u8 mask, val;
  3264. size_t cal_size;
  3265. const void *data;
  3266. if (!tasha->anc_func)
  3267. return 0;
  3268. switch (event) {
  3269. case SND_SOC_DAPM_PRE_PMU:
  3270. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_ANC_CAL);
  3271. if (hwdep_cal) {
  3272. data = hwdep_cal->data;
  3273. cal_size = hwdep_cal->size;
  3274. dev_dbg(component->dev, "%s: using hwdep calibration\n",
  3275. __func__);
  3276. } else {
  3277. filename = "wcd9335/wcd9335_anc.bin";
  3278. ret = request_firmware(&fw, filename, component->dev);
  3279. if (ret != 0) {
  3280. dev_err(component->dev,
  3281. "Failed to acquire ANC data: %d\n", ret);
  3282. return -ENODEV;
  3283. }
  3284. if (!fw) {
  3285. dev_err(component->dev, "failed to get anc fw");
  3286. return -ENODEV;
  3287. }
  3288. data = fw->data;
  3289. cal_size = fw->size;
  3290. dev_dbg(component->dev,
  3291. "%s: using request_firmware calibration\n", __func__);
  3292. }
  3293. if (cal_size < sizeof(struct wcd9xxx_anc_header)) {
  3294. dev_err(component->dev, "Not enough data\n");
  3295. ret = -ENOMEM;
  3296. goto err;
  3297. }
  3298. /* First number is the number of register writes */
  3299. anc_head = (struct wcd9xxx_anc_header *)(data);
  3300. anc_ptr = (u32 *)(data +
  3301. sizeof(struct wcd9xxx_anc_header));
  3302. anc_size_remaining = cal_size -
  3303. sizeof(struct wcd9xxx_anc_header);
  3304. num_anc_slots = anc_head->num_anc_slots;
  3305. if (tasha->anc_slot >= num_anc_slots) {
  3306. dev_err(component->dev, "Invalid ANC slot selected\n");
  3307. ret = -EINVAL;
  3308. goto err;
  3309. }
  3310. for (i = 0; i < num_anc_slots; i++) {
  3311. if (anc_size_remaining < TASHA_PACKED_REG_SIZE) {
  3312. dev_err(component->dev,
  3313. "Invalid register format\n");
  3314. ret = -EINVAL;
  3315. goto err;
  3316. }
  3317. anc_writes_size = (u32)(*anc_ptr);
  3318. anc_size_remaining -= sizeof(u32);
  3319. anc_ptr += 1;
  3320. if (anc_writes_size * TASHA_PACKED_REG_SIZE
  3321. > anc_size_remaining) {
  3322. dev_err(component->dev,
  3323. "Invalid register format\n");
  3324. ret = -EINVAL;
  3325. goto err;
  3326. }
  3327. if (tasha->anc_slot == i)
  3328. break;
  3329. anc_size_remaining -= (anc_writes_size *
  3330. TASHA_PACKED_REG_SIZE);
  3331. anc_ptr += anc_writes_size;
  3332. }
  3333. if (i == num_anc_slots) {
  3334. dev_err(component->dev, "Selected ANC slot not present\n");
  3335. ret = -EINVAL;
  3336. goto err;
  3337. }
  3338. i = 0;
  3339. anc_cal_size = anc_writes_size;
  3340. if (!strcmp(w->name, "RX INT0 DAC") ||
  3341. !strcmp(w->name, "ANC SPK1 PA"))
  3342. tasha_realign_anc_coeff(component,
  3343. WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
  3344. WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
  3345. if (!strcmp(w->name, "RX INT1 DAC") ||
  3346. !strcmp(w->name, "RX INT3 DAC")) {
  3347. tasha_realign_anc_coeff(component,
  3348. WCD9335_CDC_ANC0_IIR_COEFF_1_CTL,
  3349. WCD9335_CDC_ANC0_IIR_COEFF_2_CTL);
  3350. anc_writes_size = anc_cal_size / 2;
  3351. snd_soc_component_update_bits(component,
  3352. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x39, 0x39);
  3353. } else if (!strcmp(w->name, "RX INT2 DAC") ||
  3354. !strcmp(w->name, "RX INT4 DAC")) {
  3355. tasha_realign_anc_coeff(component,
  3356. WCD9335_CDC_ANC1_IIR_COEFF_1_CTL,
  3357. WCD9335_CDC_ANC1_IIR_COEFF_2_CTL);
  3358. i = anc_cal_size / 2;
  3359. snd_soc_component_update_bits(component,
  3360. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x39, 0x39);
  3361. }
  3362. for (; i < anc_writes_size; i++) {
  3363. TASHA_CODEC_UNPACK_ENTRY(anc_ptr[i], reg, mask, val);
  3364. snd_soc_component_write(component, reg, (val & mask));
  3365. }
  3366. if (!strcmp(w->name, "RX INT1 DAC") ||
  3367. !strcmp(w->name, "RX INT3 DAC")) {
  3368. snd_soc_component_update_bits(component,
  3369. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x08, 0x08);
  3370. } else if (!strcmp(w->name, "RX INT2 DAC") ||
  3371. !strcmp(w->name, "RX INT4 DAC")) {
  3372. snd_soc_component_update_bits(component,
  3373. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x08, 0x08);
  3374. }
  3375. if (!hwdep_cal)
  3376. release_firmware(fw);
  3377. break;
  3378. case SND_SOC_DAPM_POST_PMU:
  3379. /* Remove ANC Rx from reset */
  3380. snd_soc_component_update_bits(component,
  3381. WCD9335_CDC_ANC0_CLK_RESET_CTL,
  3382. 0x08, 0x00);
  3383. snd_soc_component_update_bits(component,
  3384. WCD9335_CDC_ANC1_CLK_RESET_CTL,
  3385. 0x08, 0x00);
  3386. break;
  3387. case SND_SOC_DAPM_POST_PMD:
  3388. if (!strcmp(w->name, "ANC HPHL PA") ||
  3389. !strcmp(w->name, "ANC EAR PA") ||
  3390. !strcmp(w->name, "ANC SPK1 PA") ||
  3391. !strcmp(w->name, "ANC LINEOUT1 PA")) {
  3392. snd_soc_component_update_bits(component,
  3393. WCD9335_CDC_ANC0_MODE_1_CTL, 0x30, 0x00);
  3394. msleep(50);
  3395. snd_soc_component_update_bits(component,
  3396. WCD9335_CDC_ANC0_MODE_1_CTL, 0x01, 0x00);
  3397. snd_soc_component_update_bits(component,
  3398. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x38);
  3399. snd_soc_component_update_bits(component,
  3400. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x07, 0x00);
  3401. snd_soc_component_update_bits(component,
  3402. WCD9335_CDC_ANC0_CLK_RESET_CTL, 0x38, 0x00);
  3403. } else if (!strcmp(w->name, "ANC HPHR PA") ||
  3404. !strcmp(w->name, "ANC LINEOUT2 PA")) {
  3405. snd_soc_component_update_bits(component,
  3406. WCD9335_CDC_ANC1_MODE_1_CTL, 0x30, 0x00);
  3407. msleep(50);
  3408. snd_soc_component_update_bits(component,
  3409. WCD9335_CDC_ANC1_MODE_1_CTL, 0x01, 0x00);
  3410. snd_soc_component_update_bits(component,
  3411. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x38);
  3412. snd_soc_component_update_bits(component,
  3413. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x07, 0x00);
  3414. snd_soc_component_update_bits(component,
  3415. WCD9335_CDC_ANC1_CLK_RESET_CTL, 0x38, 0x00);
  3416. }
  3417. break;
  3418. }
  3419. return 0;
  3420. err:
  3421. if (!hwdep_cal)
  3422. release_firmware(fw);
  3423. return ret;
  3424. }
  3425. static void tasha_codec_clear_anc_tx_hold(struct tasha_priv *tasha)
  3426. {
  3427. if (test_and_clear_bit(ANC_MIC_AMIC1, &tasha->status_mask))
  3428. tasha_codec_set_tx_hold(tasha->component,
  3429. WCD9335_ANA_AMIC1, false);
  3430. if (test_and_clear_bit(ANC_MIC_AMIC2, &tasha->status_mask))
  3431. tasha_codec_set_tx_hold(tasha->component,
  3432. WCD9335_ANA_AMIC2, false);
  3433. if (test_and_clear_bit(ANC_MIC_AMIC3, &tasha->status_mask))
  3434. tasha_codec_set_tx_hold(tasha->component,
  3435. WCD9335_ANA_AMIC3, false);
  3436. if (test_and_clear_bit(ANC_MIC_AMIC4, &tasha->status_mask))
  3437. tasha_codec_set_tx_hold(tasha->component,
  3438. WCD9335_ANA_AMIC4, false);
  3439. if (test_and_clear_bit(ANC_MIC_AMIC5, &tasha->status_mask))
  3440. tasha_codec_set_tx_hold(tasha->component,
  3441. WCD9335_ANA_AMIC5, false);
  3442. if (test_and_clear_bit(ANC_MIC_AMIC6, &tasha->status_mask))
  3443. tasha_codec_set_tx_hold(tasha->component,
  3444. WCD9335_ANA_AMIC6, false);
  3445. }
  3446. static void tasha_codec_hph_post_pa_config(struct tasha_priv *tasha,
  3447. int mode, int event)
  3448. {
  3449. u8 scale_val = 0;
  3450. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  3451. return;
  3452. switch (event) {
  3453. case SND_SOC_DAPM_POST_PMU:
  3454. switch (mode) {
  3455. case CLS_H_HIFI:
  3456. scale_val = 0x3;
  3457. break;
  3458. case CLS_H_LOHIFI:
  3459. scale_val = 0x1;
  3460. break;
  3461. }
  3462. if (tasha->anc_func) {
  3463. /* Clear Tx FE HOLD if both PAs are enabled */
  3464. if ((snd_soc_component_read32(
  3465. tasha->component, WCD9335_ANA_HPH) &
  3466. 0xC0) == 0xC0) {
  3467. tasha_codec_clear_anc_tx_hold(tasha);
  3468. }
  3469. }
  3470. break;
  3471. case SND_SOC_DAPM_PRE_PMD:
  3472. scale_val = 0x6;
  3473. break;
  3474. }
  3475. if (scale_val)
  3476. snd_soc_component_update_bits(tasha->component,
  3477. WCD9335_HPH_PA_CTL1, 0x0E,
  3478. scale_val << 1);
  3479. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3480. if (tasha->comp_enabled[COMPANDER_1] ||
  3481. tasha->comp_enabled[COMPANDER_2]) {
  3482. snd_soc_component_update_bits(tasha->component,
  3483. WCD9335_HPH_L_EN,
  3484. 0x20, 0x00);
  3485. snd_soc_component_update_bits(tasha->component,
  3486. WCD9335_HPH_R_EN,
  3487. 0x20, 0x00);
  3488. snd_soc_component_update_bits(tasha->component,
  3489. WCD9335_HPH_AUTO_CHOP,
  3490. 0x20, 0x20);
  3491. }
  3492. snd_soc_component_update_bits(tasha->component,
  3493. WCD9335_HPH_L_EN, 0x1F,
  3494. tasha->hph_l_gain);
  3495. snd_soc_component_update_bits(tasha->component,
  3496. WCD9335_HPH_R_EN, 0x1F,
  3497. tasha->hph_r_gain);
  3498. }
  3499. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3500. snd_soc_component_update_bits(tasha->component,
  3501. WCD9335_HPH_AUTO_CHOP, 0x20,
  3502. 0x00);
  3503. }
  3504. }
  3505. static void tasha_codec_override(struct snd_soc_component *component,
  3506. int mode,
  3507. int event)
  3508. {
  3509. if (mode == CLS_AB) {
  3510. switch (event) {
  3511. case SND_SOC_DAPM_POST_PMU:
  3512. if (!(snd_soc_component_read32(component,
  3513. WCD9335_CDC_RX2_RX_PATH_CTL) & 0x10) &&
  3514. (!(snd_soc_component_read32(component,
  3515. WCD9335_CDC_RX1_RX_PATH_CTL) & 0x10)))
  3516. snd_soc_component_update_bits(component,
  3517. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x02);
  3518. break;
  3519. case SND_SOC_DAPM_POST_PMD:
  3520. snd_soc_component_update_bits(component,
  3521. WCD9XXX_A_ANA_RX_SUPPLIES, 0x02, 0x00);
  3522. break;
  3523. }
  3524. }
  3525. }
  3526. static int tasha_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  3527. struct snd_kcontrol *kcontrol,
  3528. int event)
  3529. {
  3530. struct snd_soc_component *component =
  3531. snd_soc_dapm_to_component(w->dapm);
  3532. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3533. int hph_mode = tasha->hph_mode;
  3534. int ret = 0;
  3535. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  3536. switch (event) {
  3537. case SND_SOC_DAPM_PRE_PMU:
  3538. if ((!(strcmp(w->name, "ANC HPHR PA"))) &&
  3539. (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
  3540. snd_soc_component_update_bits(
  3541. component, WCD9335_ANA_HPH, 0xC0, 0xC0);
  3542. }
  3543. set_bit(HPH_PA_DELAY, &tasha->status_mask);
  3544. if (!(strcmp(w->name, "HPHR PA")))
  3545. snd_soc_component_update_bits(
  3546. component, WCD9335_ANA_HPH, 0x40, 0x40);
  3547. break;
  3548. case SND_SOC_DAPM_POST_PMU:
  3549. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3550. if ((snd_soc_component_read32(
  3551. component, WCD9335_ANA_HPH) & 0xC0) != 0xC0)
  3552. /*
  3553. * If PA_EN is not set (potentially in ANC case)
  3554. * then do nothing for POST_PMU and let left
  3555. * channel handle everything.
  3556. */
  3557. break;
  3558. }
  3559. /*
  3560. * 7ms sleep is required after PA is enabled as per
  3561. * HW requirement
  3562. */
  3563. if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
  3564. usleep_range(7000, 7100);
  3565. clear_bit(HPH_PA_DELAY, &tasha->status_mask);
  3566. }
  3567. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3568. snd_soc_component_update_bits(component,
  3569. WCD9335_CDC_RX2_RX_PATH_CTL,
  3570. 0x10, 0x00);
  3571. /* Remove mix path mute if it is enabled */
  3572. if ((snd_soc_component_read32(
  3573. component, WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) & 0x10)
  3574. snd_soc_component_update_bits(component,
  3575. WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  3576. 0x10, 0x00);
  3577. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3578. /* Do everything needed for left channel */
  3579. snd_soc_component_update_bits(component,
  3580. WCD9335_CDC_RX1_RX_PATH_CTL,
  3581. 0x10, 0x00);
  3582. /* Remove mix path mute if it is enabled */
  3583. if ((snd_soc_component_read32(component,
  3584. WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) &
  3585. 0x10)
  3586. snd_soc_component_update_bits(component,
  3587. WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  3588. 0x10, 0x00);
  3589. /* Remove ANC Rx from reset */
  3590. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3591. }
  3592. tasha_codec_override(component, hph_mode, event);
  3593. break;
  3594. case SND_SOC_DAPM_PRE_PMD:
  3595. blocking_notifier_call_chain(&tasha->notifier,
  3596. WCD_EVENT_PRE_HPHR_PA_OFF,
  3597. &tasha->mbhc);
  3598. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3599. if (!(strcmp(w->name, "ANC HPHR PA")) ||
  3600. !(strcmp(w->name, "HPHR PA")))
  3601. snd_soc_component_update_bits(component,
  3602. WCD9335_ANA_HPH, 0x40, 0x00);
  3603. break;
  3604. case SND_SOC_DAPM_POST_PMD:
  3605. /* 5ms sleep is required after PA is disabled as per
  3606. * HW requirement
  3607. */
  3608. usleep_range(5000, 5500);
  3609. tasha_codec_override(component, hph_mode, event);
  3610. blocking_notifier_call_chain(&tasha->notifier,
  3611. WCD_EVENT_POST_HPHR_PA_OFF,
  3612. &tasha->mbhc);
  3613. if (!(strcmp(w->name, "ANC HPHR PA"))) {
  3614. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3615. snd_soc_component_update_bits(component,
  3616. WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x00);
  3617. }
  3618. break;
  3619. };
  3620. return ret;
  3621. }
  3622. static int tasha_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  3623. struct snd_kcontrol *kcontrol,
  3624. int event)
  3625. {
  3626. struct snd_soc_component *component =
  3627. snd_soc_dapm_to_component(w->dapm);
  3628. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3629. int hph_mode = tasha->hph_mode;
  3630. int ret = 0;
  3631. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  3632. switch (event) {
  3633. case SND_SOC_DAPM_PRE_PMU:
  3634. if ((!(strcmp(w->name, "ANC HPHL PA"))) &&
  3635. (test_bit(HPH_PA_DELAY, &tasha->status_mask))) {
  3636. snd_soc_component_update_bits(component,
  3637. WCD9335_ANA_HPH, 0xC0, 0xC0);
  3638. }
  3639. if (!(strcmp(w->name, "HPHL PA")))
  3640. snd_soc_component_update_bits(component,
  3641. WCD9335_ANA_HPH, 0x80, 0x80);
  3642. set_bit(HPH_PA_DELAY, &tasha->status_mask);
  3643. break;
  3644. case SND_SOC_DAPM_POST_PMU:
  3645. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3646. if ((snd_soc_component_read32(
  3647. component, WCD9335_ANA_HPH) & 0xC0) != 0xC0)
  3648. /*
  3649. * If PA_EN is not set (potentially in ANC case)
  3650. * then do nothing for POST_PMU and let right
  3651. * channel handle everything.
  3652. */
  3653. break;
  3654. }
  3655. /*
  3656. * 7ms sleep is required after PA is enabled as per
  3657. * HW requirement
  3658. */
  3659. if (test_bit(HPH_PA_DELAY, &tasha->status_mask)) {
  3660. usleep_range(7000, 7100);
  3661. clear_bit(HPH_PA_DELAY, &tasha->status_mask);
  3662. }
  3663. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3664. snd_soc_component_update_bits(component,
  3665. WCD9335_CDC_RX1_RX_PATH_CTL,
  3666. 0x10, 0x00);
  3667. /* Remove mix path mute if it is enabled */
  3668. if ((snd_soc_component_read32(
  3669. component, WCD9335_CDC_RX1_RX_PATH_MIX_CTL)) & 0x10)
  3670. snd_soc_component_update_bits(component,
  3671. WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  3672. 0x10, 0x00);
  3673. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3674. /* Do everything needed for right channel */
  3675. snd_soc_component_update_bits(component,
  3676. WCD9335_CDC_RX2_RX_PATH_CTL,
  3677. 0x10, 0x00);
  3678. /* Remove mix path mute if it is enabled */
  3679. if ((snd_soc_component_read32(component,
  3680. WCD9335_CDC_RX2_RX_PATH_MIX_CTL)) &
  3681. 0x10)
  3682. snd_soc_component_update_bits(component,
  3683. WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  3684. 0x10, 0x00);
  3685. /* Remove ANC Rx from reset */
  3686. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3687. }
  3688. tasha_codec_override(component, hph_mode, event);
  3689. break;
  3690. case SND_SOC_DAPM_PRE_PMD:
  3691. blocking_notifier_call_chain(&tasha->notifier,
  3692. WCD_EVENT_PRE_HPHL_PA_OFF,
  3693. &tasha->mbhc);
  3694. tasha_codec_hph_post_pa_config(tasha, hph_mode, event);
  3695. if (!(strcmp(w->name, "ANC HPHL PA")) ||
  3696. !(strcmp(w->name, "HPHL PA")))
  3697. snd_soc_component_update_bits(component,
  3698. WCD9335_ANA_HPH, 0x80, 0x00);
  3699. break;
  3700. case SND_SOC_DAPM_POST_PMD:
  3701. /* 5ms sleep is required after PA is disabled as per
  3702. * HW requirement
  3703. */
  3704. usleep_range(5000, 5500);
  3705. tasha_codec_override(component, hph_mode, event);
  3706. blocking_notifier_call_chain(&tasha->notifier,
  3707. WCD_EVENT_POST_HPHL_PA_OFF,
  3708. &tasha->mbhc);
  3709. if (!(strcmp(w->name, "ANC HPHL PA"))) {
  3710. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3711. snd_soc_component_update_bits(component,
  3712. WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x00);
  3713. }
  3714. break;
  3715. };
  3716. return ret;
  3717. }
  3718. static int tasha_codec_enable_lineout_pa(struct snd_soc_dapm_widget *w,
  3719. struct snd_kcontrol *kcontrol,
  3720. int event)
  3721. {
  3722. struct snd_soc_component *component =
  3723. snd_soc_dapm_to_component(w->dapm);
  3724. u16 lineout_vol_reg = 0, lineout_mix_vol_reg = 0;
  3725. int ret = 0;
  3726. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  3727. if (w->reg == WCD9335_ANA_LO_1_2) {
  3728. if (w->shift == 7) {
  3729. lineout_vol_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  3730. lineout_mix_vol_reg = WCD9335_CDC_RX3_RX_PATH_MIX_CTL;
  3731. } else if (w->shift == 6) {
  3732. lineout_vol_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  3733. lineout_mix_vol_reg = WCD9335_CDC_RX4_RX_PATH_MIX_CTL;
  3734. }
  3735. } else if (w->reg == WCD9335_ANA_LO_3_4) {
  3736. if (w->shift == 7) {
  3737. lineout_vol_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  3738. lineout_mix_vol_reg = WCD9335_CDC_RX5_RX_PATH_MIX_CTL;
  3739. } else if (w->shift == 6) {
  3740. lineout_vol_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  3741. lineout_mix_vol_reg = WCD9335_CDC_RX6_RX_PATH_MIX_CTL;
  3742. }
  3743. } else {
  3744. dev_err(component->dev, "%s: Error enabling lineout PA\n",
  3745. __func__);
  3746. return -EINVAL;
  3747. }
  3748. switch (event) {
  3749. case SND_SOC_DAPM_POST_PMU:
  3750. /* 5ms sleep is required after PA is enabled as per
  3751. * HW requirement
  3752. */
  3753. usleep_range(5000, 5500);
  3754. snd_soc_component_update_bits(component, lineout_vol_reg,
  3755. 0x10, 0x00);
  3756. /* Remove mix path mute if it is enabled */
  3757. if ((snd_soc_component_read32(
  3758. component, lineout_mix_vol_reg)) & 0x10)
  3759. snd_soc_component_update_bits(component,
  3760. lineout_mix_vol_reg,
  3761. 0x10, 0x00);
  3762. if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
  3763. !(strcmp(w->name, "ANC LINEOUT2 PA")))
  3764. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3765. tasha_codec_override(component, CLS_AB, event);
  3766. break;
  3767. case SND_SOC_DAPM_POST_PMD:
  3768. /* 5ms sleep is required after PA is disabled as per
  3769. * HW requirement
  3770. */
  3771. usleep_range(5000, 5500);
  3772. tasha_codec_override(component, CLS_AB, event);
  3773. if (!(strcmp(w->name, "ANC LINEOUT1 PA")) ||
  3774. !(strcmp(w->name, "ANC LINEOUT2 PA"))) {
  3775. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3776. if (!(strcmp(w->name, "ANC LINEOUT1 PA")))
  3777. snd_soc_component_update_bits(component,
  3778. WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
  3779. else
  3780. snd_soc_component_update_bits(component,
  3781. WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
  3782. }
  3783. break;
  3784. };
  3785. return ret;
  3786. }
  3787. static void tasha_spk_anc_update_callback(struct work_struct *work)
  3788. {
  3789. struct spk_anc_work *spk_anc_dwork;
  3790. struct tasha_priv *tasha;
  3791. struct delayed_work *delayed_work;
  3792. struct snd_soc_component *component;
  3793. delayed_work = to_delayed_work(work);
  3794. spk_anc_dwork = container_of(delayed_work, struct spk_anc_work, dwork);
  3795. tasha = spk_anc_dwork->tasha;
  3796. component = tasha->component;
  3797. snd_soc_component_update_bits(component, WCD9335_CDC_RX7_RX_PATH_CFG0,
  3798. 0x10, 0x10);
  3799. }
  3800. static int tasha_codec_enable_spk_anc(struct snd_soc_dapm_widget *w,
  3801. struct snd_kcontrol *kcontrol,
  3802. int event)
  3803. {
  3804. int ret = 0;
  3805. struct snd_soc_component *component =
  3806. snd_soc_dapm_to_component(w->dapm);
  3807. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3808. dev_dbg(component->dev, "%s %s %d %d\n", __func__, w->name, event,
  3809. tasha->anc_func);
  3810. if (!tasha->anc_func)
  3811. return 0;
  3812. switch (event) {
  3813. case SND_SOC_DAPM_PRE_PMU:
  3814. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3815. schedule_delayed_work(&tasha->spk_anc_dwork.dwork,
  3816. msecs_to_jiffies(spk_anc_en_delay));
  3817. break;
  3818. case SND_SOC_DAPM_POST_PMD:
  3819. cancel_delayed_work_sync(&tasha->spk_anc_dwork.dwork);
  3820. snd_soc_component_update_bits(component,
  3821. WCD9335_CDC_RX7_RX_PATH_CFG0,
  3822. 0x10, 0x00);
  3823. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3824. break;
  3825. }
  3826. return ret;
  3827. }
  3828. static int tasha_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  3829. struct snd_kcontrol *kcontrol,
  3830. int event)
  3831. {
  3832. struct snd_soc_component *component =
  3833. snd_soc_dapm_to_component(w->dapm);
  3834. int ret = 0;
  3835. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  3836. switch (event) {
  3837. case SND_SOC_DAPM_POST_PMU:
  3838. /* 5ms sleep is required after PA is enabled as per
  3839. * HW requirement
  3840. */
  3841. usleep_range(5000, 5500);
  3842. snd_soc_component_update_bits(component,
  3843. WCD9335_CDC_RX0_RX_PATH_CTL,
  3844. 0x10, 0x00);
  3845. /* Remove mix path mute if it is enabled */
  3846. if ((snd_soc_component_read32(
  3847. component, WCD9335_CDC_RX0_RX_PATH_MIX_CTL)) & 0x10)
  3848. snd_soc_component_update_bits(component,
  3849. WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
  3850. 0x10, 0x00);
  3851. break;
  3852. case SND_SOC_DAPM_POST_PMD:
  3853. /* 5ms sleep is required after PA is disabled as per
  3854. * HW requirement
  3855. */
  3856. usleep_range(5000, 5500);
  3857. if (!(strcmp(w->name, "ANC EAR PA"))) {
  3858. ret = tasha_codec_enable_anc(w, kcontrol, event);
  3859. snd_soc_component_update_bits(component,
  3860. WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x00);
  3861. }
  3862. break;
  3863. };
  3864. return ret;
  3865. }
  3866. static void tasha_codec_hph_mode_gain_opt(struct snd_soc_component *component,
  3867. u8 gain)
  3868. {
  3869. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3870. u8 hph_l_en, hph_r_en;
  3871. u8 l_val, r_val;
  3872. u8 hph_pa_status;
  3873. bool is_hphl_pa, is_hphr_pa;
  3874. hph_pa_status = snd_soc_component_read32(component, WCD9335_ANA_HPH);
  3875. is_hphl_pa = hph_pa_status >> 7;
  3876. is_hphr_pa = (hph_pa_status & 0x40) >> 6;
  3877. hph_l_en = snd_soc_component_read32(component, WCD9335_HPH_L_EN);
  3878. hph_r_en = snd_soc_component_read32(component, WCD9335_HPH_R_EN);
  3879. l_val = (hph_l_en & 0xC0) | 0x20 | gain;
  3880. r_val = (hph_r_en & 0xC0) | 0x20 | gain;
  3881. /*
  3882. * Set HPH_L & HPH_R gain source selection to REGISTER
  3883. * for better click and pop only if corresponding PAs are
  3884. * not enabled. Also cache the values of the HPHL/R
  3885. * PA gains to be applied after PAs are enabled
  3886. */
  3887. if ((l_val != hph_l_en) && !is_hphl_pa) {
  3888. snd_soc_component_write(component, WCD9335_HPH_L_EN, l_val);
  3889. tasha->hph_l_gain = hph_l_en & 0x1F;
  3890. }
  3891. if ((r_val != hph_r_en) && !is_hphr_pa) {
  3892. snd_soc_component_write(component, WCD9335_HPH_R_EN, r_val);
  3893. tasha->hph_r_gain = hph_r_en & 0x1F;
  3894. }
  3895. }
  3896. static void tasha_codec_hph_lohifi_config(struct snd_soc_component *component,
  3897. int event)
  3898. {
  3899. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3900. snd_soc_component_update_bits(component,
  3901. WCD9335_RX_BIAS_HPH_PA,
  3902. 0x0F, 0x06);
  3903. snd_soc_component_update_bits(component,
  3904. WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2,
  3905. 0xF0, 0x40);
  3906. snd_soc_component_update_bits(component,
  3907. WCD9335_HPH_CNP_WG_CTL,
  3908. 0x07, 0x03);
  3909. snd_soc_component_update_bits(component,
  3910. WCD9335_HPH_PA_CTL2,
  3911. 0x08, 0x08);
  3912. snd_soc_component_update_bits(component,
  3913. WCD9335_HPH_PA_CTL1,
  3914. 0x0E, 0x0C);
  3915. tasha_codec_hph_mode_gain_opt(component, 0x11);
  3916. }
  3917. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3918. snd_soc_component_update_bits(component,
  3919. WCD9335_HPH_PA_CTL2,
  3920. 0x08, 0x00);
  3921. snd_soc_component_update_bits(component,
  3922. WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3923. snd_soc_component_write(component,
  3924. WCD9335_RX_BIAS_HPH_RDACBUFF_CNP2, 0x8A);
  3925. snd_soc_component_update_bits(component,
  3926. WCD9335_RX_BIAS_HPH_PA,
  3927. 0x0F, 0x0A);
  3928. }
  3929. }
  3930. static void tasha_codec_hph_lp_config(struct snd_soc_component *component,
  3931. int event)
  3932. {
  3933. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3934. snd_soc_component_update_bits(component,
  3935. WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3936. tasha_codec_hph_mode_gain_opt(component, 0x10);
  3937. snd_soc_component_update_bits(component,
  3938. WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3939. snd_soc_component_update_bits(component,
  3940. WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3941. snd_soc_component_update_bits(component,
  3942. WCD9335_HPH_PA_CTL2, 0x04, 0x04);
  3943. snd_soc_component_update_bits(component,
  3944. WCD9335_HPH_PA_CTL2, 0x20, 0x20);
  3945. snd_soc_component_update_bits(component,
  3946. WCD9335_HPH_RDAC_LDO_CTL, 0x07, 0x01);
  3947. snd_soc_component_update_bits(component,
  3948. WCD9335_HPH_RDAC_LDO_CTL, 0x70, 0x10);
  3949. snd_soc_component_update_bits(component,
  3950. WCD9335_RX_BIAS_HPH_RDAC_LDO, 0x0F, 0x01);
  3951. snd_soc_component_update_bits(component,
  3952. WCD9335_RX_BIAS_HPH_RDAC_LDO, 0xF0, 0x10);
  3953. }
  3954. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3955. snd_soc_component_write(component,
  3956. WCD9335_RX_BIAS_HPH_RDAC_LDO, 0x88);
  3957. snd_soc_component_write(component,
  3958. WCD9335_HPH_RDAC_LDO_CTL, 0x33);
  3959. snd_soc_component_update_bits(component,
  3960. WCD9335_HPH_PA_CTL2, 0x20, 0x00);
  3961. snd_soc_component_update_bits(component,
  3962. WCD9335_HPH_PA_CTL2, 0x04, 0x00);
  3963. snd_soc_component_update_bits(component,
  3964. WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3965. snd_soc_component_update_bits(component,
  3966. WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3967. snd_soc_component_update_bits(component,
  3968. WCD9335_HPH_R_EN, 0xC0, 0x80);
  3969. snd_soc_component_update_bits(component,
  3970. WCD9335_HPH_L_EN, 0xC0, 0x80);
  3971. }
  3972. }
  3973. static void tasha_codec_hph_hifi_config(struct snd_soc_component *component,
  3974. int event)
  3975. {
  3976. if (SND_SOC_DAPM_EVENT_ON(event)) {
  3977. snd_soc_component_update_bits(component,
  3978. WCD9335_HPH_CNP_WG_CTL, 0x07, 0x03);
  3979. snd_soc_component_update_bits(component,
  3980. WCD9335_HPH_PA_CTL2, 0x08, 0x08);
  3981. snd_soc_component_update_bits(component,
  3982. WCD9335_HPH_PA_CTL1, 0x0E, 0x0C);
  3983. tasha_codec_hph_mode_gain_opt(component, 0x11);
  3984. }
  3985. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  3986. snd_soc_component_update_bits(component,
  3987. WCD9335_HPH_PA_CTL2, 0x08, 0x00);
  3988. snd_soc_component_update_bits(component,
  3989. WCD9335_HPH_CNP_WG_CTL, 0x07, 0x02);
  3990. }
  3991. }
  3992. static void tasha_codec_hph_mode_config(struct snd_soc_component *component,
  3993. int event, int mode)
  3994. {
  3995. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  3996. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  3997. return;
  3998. switch (mode) {
  3999. case CLS_H_LP:
  4000. tasha_codec_hph_lp_config(component, event);
  4001. break;
  4002. case CLS_H_LOHIFI:
  4003. tasha_codec_hph_lohifi_config(component, event);
  4004. break;
  4005. case CLS_H_HIFI:
  4006. tasha_codec_hph_hifi_config(component, event);
  4007. break;
  4008. }
  4009. }
  4010. static int tasha_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  4011. struct snd_kcontrol *kcontrol,
  4012. int event)
  4013. {
  4014. struct snd_soc_component *component =
  4015. snd_soc_dapm_to_component(w->dapm);
  4016. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4017. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  4018. int hph_mode = tasha->hph_mode;
  4019. u8 dem_inp;
  4020. int ret = 0;
  4021. dev_dbg(component->dev, "%s wname: %s event: %d hph_mode: %d\n",
  4022. __func__, w->name, event, hph_mode);
  4023. switch (event) {
  4024. case SND_SOC_DAPM_PRE_PMU:
  4025. if (tasha->anc_func) {
  4026. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4027. /* 40 msec delay is needed to avoid click and pop */
  4028. msleep(40);
  4029. }
  4030. /* Read DEM INP Select */
  4031. dem_inp = snd_soc_component_read32(
  4032. component, WCD9335_CDC_RX2_RX_PATH_SEC0) &
  4033. 0x03;
  4034. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  4035. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  4036. dev_err(component->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  4037. __func__, hph_mode);
  4038. return -EINVAL;
  4039. }
  4040. wcd_clsh_fsm(component, &tasha->clsh_d,
  4041. WCD_CLSH_EVENT_PRE_DAC,
  4042. WCD_CLSH_STATE_HPHR,
  4043. ((hph_mode == CLS_H_LOHIFI) ?
  4044. CLS_H_HIFI : hph_mode));
  4045. if (!(strcmp(w->name, "RX INT2 DAC")))
  4046. snd_soc_component_update_bits(component,
  4047. WCD9335_ANA_HPH, 0x10, 0x10);
  4048. tasha_codec_hph_mode_config(component, event, hph_mode);
  4049. if (tasha->anc_func)
  4050. snd_soc_component_update_bits(component,
  4051. WCD9335_CDC_RX2_RX_PATH_CFG0, 0x10, 0x10);
  4052. break;
  4053. case SND_SOC_DAPM_POST_PMU:
  4054. /* 1000us required as per HW requirement */
  4055. usleep_range(1000, 1100);
  4056. if ((hph_mode == CLS_H_LP) &&
  4057. (TASHA_IS_1_1(wcd9xxx))) {
  4058. snd_soc_component_update_bits(component,
  4059. WCD9335_HPH_L_DAC_CTL, 0x03, 0x03);
  4060. }
  4061. break;
  4062. case SND_SOC_DAPM_PRE_PMD:
  4063. if ((hph_mode == CLS_H_LP) &&
  4064. (TASHA_IS_1_1(wcd9xxx))) {
  4065. snd_soc_component_update_bits(component,
  4066. WCD9335_HPH_L_DAC_CTL,
  4067. 0x03, 0x00);
  4068. }
  4069. if (!(strcmp(w->name, "RX INT2 DAC")))
  4070. snd_soc_component_update_bits(component,
  4071. WCD9335_ANA_HPH, 0x10, 0x00);
  4072. break;
  4073. case SND_SOC_DAPM_POST_PMD:
  4074. /* 1000us required as per HW requirement */
  4075. usleep_range(1000, 1100);
  4076. if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
  4077. WCD_CLSH_STATE_HPHL))
  4078. tasha_codec_hph_mode_config(component, event, hph_mode);
  4079. wcd_clsh_fsm(component, &tasha->clsh_d,
  4080. WCD_CLSH_EVENT_POST_PA,
  4081. WCD_CLSH_STATE_HPHR,
  4082. ((hph_mode == CLS_H_LOHIFI) ?
  4083. CLS_H_HIFI : hph_mode));
  4084. break;
  4085. };
  4086. return ret;
  4087. }
  4088. static int tasha_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  4089. struct snd_kcontrol *kcontrol,
  4090. int event)
  4091. {
  4092. struct snd_soc_component *component =
  4093. snd_soc_dapm_to_component(w->dapm);
  4094. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4095. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  4096. int hph_mode = tasha->hph_mode;
  4097. u8 dem_inp;
  4098. int ret = 0;
  4099. uint32_t impedl = 0, impedr = 0;
  4100. dev_dbg(component->dev, "%s wname: %s event: %d hph_mode: %d\n",
  4101. __func__, w->name, event, hph_mode);
  4102. switch (event) {
  4103. case SND_SOC_DAPM_PRE_PMU:
  4104. if (tasha->anc_func) {
  4105. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4106. /* 40 msec delay is needed to avoid click and pop */
  4107. msleep(40);
  4108. }
  4109. /* Read DEM INP Select */
  4110. dem_inp = snd_soc_component_read32(
  4111. component, WCD9335_CDC_RX1_RX_PATH_SEC0) &
  4112. 0x03;
  4113. if (((hph_mode == CLS_H_HIFI) || (hph_mode == CLS_H_LOHIFI) ||
  4114. (hph_mode == CLS_H_LP)) && (dem_inp != 0x01)) {
  4115. dev_err(component->dev, "%s: DEM Input not set correctly, hph_mode: %d\n",
  4116. __func__, hph_mode);
  4117. return -EINVAL;
  4118. }
  4119. wcd_clsh_fsm(component, &tasha->clsh_d,
  4120. WCD_CLSH_EVENT_PRE_DAC,
  4121. WCD_CLSH_STATE_HPHL,
  4122. ((hph_mode == CLS_H_LOHIFI) ?
  4123. CLS_H_HIFI : hph_mode));
  4124. if (!(strcmp(w->name, "RX INT1 DAC")))
  4125. snd_soc_component_update_bits(component,
  4126. WCD9335_ANA_HPH, 0x20, 0x20);
  4127. tasha_codec_hph_mode_config(component, event, hph_mode);
  4128. if (tasha->anc_func)
  4129. snd_soc_component_update_bits(component,
  4130. WCD9335_CDC_RX1_RX_PATH_CFG0, 0x10, 0x10);
  4131. ret = wcd_mbhc_get_impedance(&tasha->mbhc,
  4132. &impedl, &impedr);
  4133. if (!ret) {
  4134. wcd_clsh_imped_config(component, impedl, false);
  4135. set_bit(CLASSH_CONFIG, &tasha->status_mask);
  4136. } else {
  4137. dev_dbg(component->dev, "%s: Failed to get mbhc impedance %d\n",
  4138. __func__, ret);
  4139. ret = 0;
  4140. }
  4141. break;
  4142. case SND_SOC_DAPM_POST_PMU:
  4143. /* 1000us required as per HW requirement */
  4144. usleep_range(1000, 1100);
  4145. if ((hph_mode == CLS_H_LP) &&
  4146. (TASHA_IS_1_1(wcd9xxx))) {
  4147. snd_soc_component_update_bits(component,
  4148. WCD9335_HPH_L_DAC_CTL,
  4149. 0x03, 0x03);
  4150. }
  4151. break;
  4152. case SND_SOC_DAPM_PRE_PMD:
  4153. if (!(strcmp(w->name, "RX INT1 DAC")))
  4154. snd_soc_component_update_bits(component,
  4155. WCD9335_ANA_HPH, 0x20, 0x00);
  4156. if ((hph_mode == CLS_H_LP) &&
  4157. (TASHA_IS_1_1(wcd9xxx))) {
  4158. snd_soc_component_update_bits(component,
  4159. WCD9335_HPH_L_DAC_CTL,
  4160. 0x03, 0x00);
  4161. }
  4162. break;
  4163. case SND_SOC_DAPM_POST_PMD:
  4164. /* 1000us required as per HW requirement */
  4165. usleep_range(1000, 1100);
  4166. if (!(wcd_clsh_get_clsh_state(&tasha->clsh_d) &
  4167. WCD_CLSH_STATE_HPHR))
  4168. tasha_codec_hph_mode_config(component, event, hph_mode);
  4169. wcd_clsh_fsm(component, &tasha->clsh_d,
  4170. WCD_CLSH_EVENT_POST_PA,
  4171. WCD_CLSH_STATE_HPHL,
  4172. ((hph_mode == CLS_H_LOHIFI) ?
  4173. CLS_H_HIFI : hph_mode));
  4174. if (test_bit(CLASSH_CONFIG, &tasha->status_mask)) {
  4175. wcd_clsh_imped_config(component, impedl, true);
  4176. clear_bit(CLASSH_CONFIG, &tasha->status_mask);
  4177. } else
  4178. dev_dbg(component->dev, "%s: Failed to get mbhc impedance %d\n",
  4179. __func__, ret);
  4180. break;
  4181. };
  4182. return ret;
  4183. }
  4184. static int tasha_codec_lineout_dac_event(struct snd_soc_dapm_widget *w,
  4185. struct snd_kcontrol *kcontrol,
  4186. int event)
  4187. {
  4188. struct snd_soc_component *component =
  4189. snd_soc_dapm_to_component(w->dapm);
  4190. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4191. int ret = 0;
  4192. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  4193. switch (event) {
  4194. case SND_SOC_DAPM_PRE_PMU:
  4195. if (tasha->anc_func &&
  4196. (!strcmp(w->name, "RX INT3 DAC") ||
  4197. !strcmp(w->name, "RX INT4 DAC")))
  4198. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4199. wcd_clsh_fsm(component, &tasha->clsh_d,
  4200. WCD_CLSH_EVENT_PRE_DAC,
  4201. WCD_CLSH_STATE_LO,
  4202. CLS_AB);
  4203. if (tasha->anc_func) {
  4204. if (!strcmp(w->name, "RX INT3 DAC"))
  4205. snd_soc_component_update_bits(component,
  4206. WCD9335_CDC_RX3_RX_PATH_CFG0, 0x10, 0x10);
  4207. else if (!strcmp(w->name, "RX INT4 DAC"))
  4208. snd_soc_component_update_bits(component,
  4209. WCD9335_CDC_RX4_RX_PATH_CFG0, 0x10, 0x10);
  4210. }
  4211. break;
  4212. case SND_SOC_DAPM_POST_PMD:
  4213. wcd_clsh_fsm(component, &tasha->clsh_d,
  4214. WCD_CLSH_EVENT_POST_PA,
  4215. WCD_CLSH_STATE_LO,
  4216. CLS_AB);
  4217. break;
  4218. }
  4219. return 0;
  4220. }
  4221. static const struct snd_soc_dapm_widget tasha_dapm_i2s_widgets[] = {
  4222. SND_SOC_DAPM_SUPPLY("RX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  4223. 0, 0, NULL, 0),
  4224. SND_SOC_DAPM_SUPPLY("TX_I2S_CTL", WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  4225. 0, 0, NULL, 0),
  4226. };
  4227. static int tasha_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  4228. struct snd_kcontrol *kcontrol,
  4229. int event)
  4230. {
  4231. struct snd_soc_component *component =
  4232. snd_soc_dapm_to_component(w->dapm);
  4233. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4234. int ret = 0;
  4235. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  4236. switch (event) {
  4237. case SND_SOC_DAPM_PRE_PMU:
  4238. if (tasha->anc_func)
  4239. ret = tasha_codec_enable_anc(w, kcontrol, event);
  4240. wcd_clsh_fsm(component, &tasha->clsh_d,
  4241. WCD_CLSH_EVENT_PRE_DAC,
  4242. WCD_CLSH_STATE_EAR,
  4243. CLS_H_NORMAL);
  4244. if (tasha->anc_func)
  4245. snd_soc_component_update_bits(component,
  4246. WCD9335_CDC_RX0_RX_PATH_CFG0, 0x10, 0x10);
  4247. break;
  4248. case SND_SOC_DAPM_POST_PMU:
  4249. break;
  4250. case SND_SOC_DAPM_PRE_PMD:
  4251. break;
  4252. case SND_SOC_DAPM_POST_PMD:
  4253. wcd_clsh_fsm(component, &tasha->clsh_d,
  4254. WCD_CLSH_EVENT_POST_PA,
  4255. WCD_CLSH_STATE_EAR,
  4256. CLS_H_NORMAL);
  4257. break;
  4258. };
  4259. return ret;
  4260. }
  4261. static int tasha_codec_spk_boost_event(struct snd_soc_dapm_widget *w,
  4262. struct snd_kcontrol *kcontrol,
  4263. int event)
  4264. {
  4265. struct snd_soc_component *component =
  4266. snd_soc_dapm_to_component(w->dapm);
  4267. u16 boost_path_ctl, boost_path_cfg1;
  4268. u16 reg, reg_mix;
  4269. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  4270. if (!strcmp(w->name, "RX INT7 CHAIN")) {
  4271. boost_path_ctl = WCD9335_CDC_BOOST0_BOOST_PATH_CTL;
  4272. boost_path_cfg1 = WCD9335_CDC_RX7_RX_PATH_CFG1;
  4273. reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4274. reg_mix = WCD9335_CDC_RX7_RX_PATH_MIX_CTL;
  4275. } else if (!strcmp(w->name, "RX INT8 CHAIN")) {
  4276. boost_path_ctl = WCD9335_CDC_BOOST1_BOOST_PATH_CTL;
  4277. boost_path_cfg1 = WCD9335_CDC_RX8_RX_PATH_CFG1;
  4278. reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4279. reg_mix = WCD9335_CDC_RX8_RX_PATH_MIX_CTL;
  4280. } else {
  4281. dev_err(component->dev, "%s: unknown widget: %s\n",
  4282. __func__, w->name);
  4283. return -EINVAL;
  4284. }
  4285. switch (event) {
  4286. case SND_SOC_DAPM_PRE_PMU:
  4287. snd_soc_component_update_bits(component, boost_path_ctl,
  4288. 0x10, 0x10);
  4289. snd_soc_component_update_bits(component, boost_path_cfg1,
  4290. 0x01, 0x01);
  4291. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  4292. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  4293. snd_soc_component_update_bits(component, reg_mix,
  4294. 0x10, 0x00);
  4295. break;
  4296. case SND_SOC_DAPM_POST_PMD:
  4297. snd_soc_component_update_bits(component, boost_path_cfg1,
  4298. 0x01, 0x00);
  4299. snd_soc_component_update_bits(component, boost_path_ctl,
  4300. 0x10, 0x00);
  4301. break;
  4302. };
  4303. return 0;
  4304. }
  4305. static u16 tasha_interp_get_primary_reg(u16 reg, u16 *ind)
  4306. {
  4307. u16 prim_int_reg = 0;
  4308. switch (reg) {
  4309. case WCD9335_CDC_RX0_RX_PATH_CTL:
  4310. case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
  4311. prim_int_reg = WCD9335_CDC_RX0_RX_PATH_CTL;
  4312. *ind = 0;
  4313. break;
  4314. case WCD9335_CDC_RX1_RX_PATH_CTL:
  4315. case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
  4316. prim_int_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4317. *ind = 1;
  4318. break;
  4319. case WCD9335_CDC_RX2_RX_PATH_CTL:
  4320. case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
  4321. prim_int_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4322. *ind = 2;
  4323. break;
  4324. case WCD9335_CDC_RX3_RX_PATH_CTL:
  4325. case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
  4326. prim_int_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4327. *ind = 3;
  4328. break;
  4329. case WCD9335_CDC_RX4_RX_PATH_CTL:
  4330. case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
  4331. prim_int_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4332. *ind = 4;
  4333. break;
  4334. case WCD9335_CDC_RX5_RX_PATH_CTL:
  4335. case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
  4336. prim_int_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4337. *ind = 5;
  4338. break;
  4339. case WCD9335_CDC_RX6_RX_PATH_CTL:
  4340. case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
  4341. prim_int_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4342. *ind = 6;
  4343. break;
  4344. case WCD9335_CDC_RX7_RX_PATH_CTL:
  4345. case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
  4346. prim_int_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4347. *ind = 7;
  4348. break;
  4349. case WCD9335_CDC_RX8_RX_PATH_CTL:
  4350. case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
  4351. prim_int_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4352. *ind = 8;
  4353. break;
  4354. };
  4355. return prim_int_reg;
  4356. }
  4357. static void tasha_codec_hd2_control(struct snd_soc_component *component,
  4358. u16 prim_int_reg, int event)
  4359. {
  4360. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4361. u16 hd2_scale_reg;
  4362. u16 hd2_enable_reg = 0;
  4363. if (!TASHA_IS_2_0(tasha->wcd9xxx))
  4364. return;
  4365. if (prim_int_reg == WCD9335_CDC_RX1_RX_PATH_CTL) {
  4366. hd2_scale_reg = WCD9335_CDC_RX1_RX_PATH_SEC3;
  4367. hd2_enable_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4368. }
  4369. if (prim_int_reg == WCD9335_CDC_RX2_RX_PATH_CTL) {
  4370. hd2_scale_reg = WCD9335_CDC_RX2_RX_PATH_SEC3;
  4371. hd2_enable_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  4372. }
  4373. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  4374. snd_soc_component_update_bits(component, hd2_scale_reg,
  4375. 0x3C, 0x10);
  4376. snd_soc_component_update_bits(component, hd2_scale_reg,
  4377. 0x03, 0x01);
  4378. snd_soc_component_update_bits(component, hd2_enable_reg,
  4379. 0x04, 0x04);
  4380. }
  4381. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  4382. snd_soc_component_update_bits(component, hd2_enable_reg,
  4383. 0x04, 0x00);
  4384. snd_soc_component_update_bits(component, hd2_scale_reg,
  4385. 0x03, 0x00);
  4386. snd_soc_component_update_bits(component, hd2_scale_reg,
  4387. 0x3C, 0x00);
  4388. }
  4389. }
  4390. static int tasha_codec_enable_prim_interpolator(
  4391. struct snd_soc_component *component,
  4392. u16 reg, int event)
  4393. {
  4394. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4395. u16 prim_int_reg;
  4396. u16 ind = 0;
  4397. prim_int_reg = tasha_interp_get_primary_reg(reg, &ind);
  4398. switch (event) {
  4399. case SND_SOC_DAPM_PRE_PMU:
  4400. tasha->prim_int_users[ind]++;
  4401. if (tasha->prim_int_users[ind] == 1) {
  4402. snd_soc_component_update_bits(component, prim_int_reg,
  4403. 0x10, 0x10);
  4404. tasha_codec_hd2_control(component, prim_int_reg, event);
  4405. snd_soc_component_update_bits(component, prim_int_reg,
  4406. 1 << 0x5, 1 << 0x5);
  4407. }
  4408. if ((reg != prim_int_reg) &&
  4409. ((snd_soc_component_read32(
  4410. component, prim_int_reg)) & 0x10))
  4411. snd_soc_component_update_bits(component, reg,
  4412. 0x10, 0x10);
  4413. break;
  4414. case SND_SOC_DAPM_POST_PMD:
  4415. tasha->prim_int_users[ind]--;
  4416. if (tasha->prim_int_users[ind] == 0) {
  4417. snd_soc_component_update_bits(component, prim_int_reg,
  4418. 1 << 0x5, 0 << 0x5);
  4419. snd_soc_component_update_bits(component, prim_int_reg,
  4420. 0x40, 0x40);
  4421. snd_soc_component_update_bits(component, prim_int_reg,
  4422. 0x40, 0x00);
  4423. tasha_codec_hd2_control(component, prim_int_reg, event);
  4424. }
  4425. break;
  4426. };
  4427. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  4428. __func__, ind, tasha->prim_int_users[ind]);
  4429. return 0;
  4430. }
  4431. static int tasha_codec_enable_spline_src(struct snd_soc_component *component,
  4432. int src_num,
  4433. int event)
  4434. {
  4435. u16 src_paired_reg = 0;
  4436. struct tasha_priv *tasha;
  4437. u16 rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4438. u16 rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4439. int *src_users, count, spl_src = SPLINE_SRC0;
  4440. u16 src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4441. tasha = snd_soc_component_get_drvdata(component);
  4442. switch (src_num) {
  4443. case SRC_IN_HPHL:
  4444. rx_path_cfg_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  4445. src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4446. src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4447. rx_path_ctl_reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4448. spl_src = SPLINE_SRC0;
  4449. break;
  4450. case SRC_IN_LO1:
  4451. rx_path_cfg_reg = WCD9335_CDC_RX3_RX_PATH_CFG0;
  4452. src_clk_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4453. src_paired_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4454. rx_path_ctl_reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4455. spl_src = SPLINE_SRC0;
  4456. break;
  4457. case SRC_IN_HPHR:
  4458. rx_path_cfg_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  4459. src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4460. src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4461. rx_path_ctl_reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4462. spl_src = SPLINE_SRC1;
  4463. break;
  4464. case SRC_IN_LO2:
  4465. rx_path_cfg_reg = WCD9335_CDC_RX4_RX_PATH_CFG0;
  4466. src_clk_reg = WCD9335_SPLINE_SRC1_CLK_RST_CTL_0;
  4467. src_paired_reg = WCD9335_SPLINE_SRC0_CLK_RST_CTL_0;
  4468. rx_path_ctl_reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4469. spl_src = SPLINE_SRC1;
  4470. break;
  4471. case SRC_IN_SPKRL:
  4472. rx_path_cfg_reg = WCD9335_CDC_RX7_RX_PATH_CFG0;
  4473. src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4474. src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4475. rx_path_ctl_reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4476. spl_src = SPLINE_SRC2;
  4477. break;
  4478. case SRC_IN_LO3:
  4479. rx_path_cfg_reg = WCD9335_CDC_RX5_RX_PATH_CFG0;
  4480. src_clk_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4481. src_paired_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4482. rx_path_ctl_reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4483. spl_src = SPLINE_SRC2;
  4484. break;
  4485. case SRC_IN_SPKRR:
  4486. rx_path_cfg_reg = WCD9335_CDC_RX8_RX_PATH_CFG0;
  4487. src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4488. src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4489. rx_path_ctl_reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4490. spl_src = SPLINE_SRC3;
  4491. break;
  4492. case SRC_IN_LO4:
  4493. rx_path_cfg_reg = WCD9335_CDC_RX6_RX_PATH_CFG0;
  4494. src_clk_reg = WCD9335_SPLINE_SRC3_CLK_RST_CTL_0;
  4495. src_paired_reg = WCD9335_SPLINE_SRC2_CLK_RST_CTL_0;
  4496. rx_path_ctl_reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4497. spl_src = SPLINE_SRC3;
  4498. break;
  4499. };
  4500. src_users = &tasha->spl_src_users[spl_src];
  4501. switch (event) {
  4502. case SND_SOC_DAPM_PRE_PMU:
  4503. count = *src_users;
  4504. count++;
  4505. if (count == 1) {
  4506. if ((snd_soc_component_read32(
  4507. component, src_clk_reg) & 0x02) ||
  4508. (snd_soc_component_read32(
  4509. component, src_paired_reg) & 0x02)) {
  4510. snd_soc_component_update_bits(component,
  4511. src_clk_reg, 0x02, 0x00);
  4512. snd_soc_component_update_bits(component,
  4513. src_paired_reg, 0x02, 0x00);
  4514. }
  4515. snd_soc_component_update_bits(component, src_clk_reg,
  4516. 0x01, 0x01);
  4517. snd_soc_component_update_bits(component,
  4518. rx_path_cfg_reg, 0x80, 0x80);
  4519. }
  4520. *src_users = count;
  4521. break;
  4522. case SND_SOC_DAPM_POST_PMD:
  4523. count = *src_users;
  4524. count--;
  4525. if (count == 0) {
  4526. snd_soc_component_update_bits(component,
  4527. rx_path_cfg_reg, 0x80, 0x00);
  4528. snd_soc_component_update_bits(component,
  4529. src_clk_reg, 0x03, 0x02);
  4530. /* default sample rate */
  4531. snd_soc_component_update_bits(component,
  4532. rx_path_ctl_reg, 0x0f, 0x04);
  4533. }
  4534. *src_users = count;
  4535. break;
  4536. };
  4537. dev_dbg(component->dev, "%s: Spline SRC%d, users: %d\n",
  4538. __func__, spl_src, *src_users);
  4539. return 0;
  4540. }
  4541. static int tasha_codec_enable_spline_resampler(struct snd_soc_dapm_widget *w,
  4542. struct snd_kcontrol *kcontrol,
  4543. int event)
  4544. {
  4545. struct snd_soc_component *component =
  4546. snd_soc_dapm_to_component(w->dapm);
  4547. int ret = 0;
  4548. u8 src_in;
  4549. src_in = snd_soc_component_read32(
  4550. component, WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0);
  4551. if (!(src_in & 0xFF)) {
  4552. dev_err(component->dev, "%s: Spline SRC%u input not selected\n",
  4553. __func__, w->shift);
  4554. return -EINVAL;
  4555. }
  4556. switch (w->shift) {
  4557. case SPLINE_SRC0:
  4558. ret = tasha_codec_enable_spline_src(component,
  4559. ((src_in & 0x03) == 1) ? SRC_IN_HPHL : SRC_IN_LO1,
  4560. event);
  4561. break;
  4562. case SPLINE_SRC1:
  4563. ret = tasha_codec_enable_spline_src(component,
  4564. ((src_in & 0x0C) == 4) ? SRC_IN_HPHR : SRC_IN_LO2,
  4565. event);
  4566. break;
  4567. case SPLINE_SRC2:
  4568. ret = tasha_codec_enable_spline_src(component,
  4569. ((src_in & 0x30) == 0x10) ? SRC_IN_LO3 : SRC_IN_SPKRL,
  4570. event);
  4571. break;
  4572. case SPLINE_SRC3:
  4573. ret = tasha_codec_enable_spline_src(component,
  4574. ((src_in & 0xC0) == 0x40) ? SRC_IN_LO4 : SRC_IN_SPKRR,
  4575. event);
  4576. break;
  4577. default:
  4578. dev_err(component->dev, "%s: Invalid spline src:%u\n", __func__,
  4579. w->shift);
  4580. ret = -EINVAL;
  4581. };
  4582. return ret;
  4583. }
  4584. static int tasha_codec_enable_swr(struct snd_soc_dapm_widget *w,
  4585. struct snd_kcontrol *kcontrol, int event)
  4586. {
  4587. struct snd_soc_component *component =
  4588. snd_soc_dapm_to_component(w->dapm);
  4589. struct tasha_priv *tasha;
  4590. int i, ch_cnt;
  4591. tasha = snd_soc_component_get_drvdata(component);
  4592. if (!tasha->nr)
  4593. return 0;
  4594. switch (event) {
  4595. case SND_SOC_DAPM_PRE_PMU:
  4596. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
  4597. !tasha->rx_7_count)
  4598. tasha->rx_7_count++;
  4599. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  4600. !tasha->rx_8_count)
  4601. tasha->rx_8_count++;
  4602. ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
  4603. for (i = 0; i < tasha->nr; i++) {
  4604. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4605. SWR_DEVICE_UP, NULL);
  4606. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4607. SWR_SET_NUM_RX_CH, &ch_cnt);
  4608. }
  4609. break;
  4610. case SND_SOC_DAPM_POST_PMD:
  4611. if ((strnstr(w->name, "INT7_", sizeof("RX INT7_"))) &&
  4612. tasha->rx_7_count)
  4613. tasha->rx_7_count--;
  4614. if ((strnstr(w->name, "INT8_", sizeof("RX INT8_"))) &&
  4615. tasha->rx_8_count)
  4616. tasha->rx_8_count--;
  4617. ch_cnt = tasha->rx_7_count + tasha->rx_8_count;
  4618. for (i = 0; i < tasha->nr; i++)
  4619. swrm_wcd_notify(tasha->swr_ctrl_data[i].swr_pdev,
  4620. SWR_SET_NUM_RX_CH, &ch_cnt);
  4621. break;
  4622. }
  4623. dev_dbg(tasha->dev, "%s: current swr ch cnt: %d\n",
  4624. __func__, tasha->rx_7_count + tasha->rx_8_count);
  4625. return 0;
  4626. }
  4627. static int tasha_codec_config_ear_spkr_gain(struct snd_soc_component *component,
  4628. int event, int gain_reg)
  4629. {
  4630. int comp_gain_offset, val;
  4631. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4632. switch (tasha->spkr_mode) {
  4633. /* Compander gain in SPKR_MODE1 case is 12 dB */
  4634. case SPKR_MODE_1:
  4635. comp_gain_offset = -12;
  4636. break;
  4637. /* Default case compander gain is 15 dB */
  4638. default:
  4639. comp_gain_offset = -15;
  4640. break;
  4641. }
  4642. switch (event) {
  4643. case SND_SOC_DAPM_POST_PMU:
  4644. /* Apply ear spkr gain only if compander is enabled */
  4645. if (tasha->comp_enabled[COMPANDER_7] &&
  4646. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4647. gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
  4648. (tasha->ear_spkr_gain != 0)) {
  4649. /* For example, val is -8(-12+5-1) for 4dB of gain */
  4650. val = comp_gain_offset + tasha->ear_spkr_gain - 1;
  4651. snd_soc_component_write(component, gain_reg, val);
  4652. dev_dbg(component->dev, "%s: RX7 Volume %d dB\n",
  4653. __func__, val);
  4654. }
  4655. break;
  4656. case SND_SOC_DAPM_POST_PMD:
  4657. /*
  4658. * Reset RX7 volume to 0 dB if compander is enabled and
  4659. * ear_spkr_gain is non-zero.
  4660. */
  4661. if (tasha->comp_enabled[COMPANDER_7] &&
  4662. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4663. gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL) &&
  4664. (tasha->ear_spkr_gain != 0)) {
  4665. snd_soc_component_write(component, gain_reg, 0x0);
  4666. dev_dbg(component->dev, "%s: Reset RX7 Volume to 0 dB\n",
  4667. __func__);
  4668. }
  4669. break;
  4670. }
  4671. return 0;
  4672. }
  4673. static int tasha_codec_enable_mix_path(struct snd_soc_dapm_widget *w,
  4674. struct snd_kcontrol *kcontrol, int event)
  4675. {
  4676. struct snd_soc_component *component =
  4677. snd_soc_dapm_to_component(w->dapm);
  4678. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4679. u16 gain_reg;
  4680. int offset_val = 0;
  4681. int val = 0;
  4682. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  4683. switch (w->reg) {
  4684. case WCD9335_CDC_RX0_RX_PATH_MIX_CTL:
  4685. gain_reg = WCD9335_CDC_RX0_RX_VOL_MIX_CTL;
  4686. break;
  4687. case WCD9335_CDC_RX1_RX_PATH_MIX_CTL:
  4688. gain_reg = WCD9335_CDC_RX1_RX_VOL_MIX_CTL;
  4689. break;
  4690. case WCD9335_CDC_RX2_RX_PATH_MIX_CTL:
  4691. gain_reg = WCD9335_CDC_RX2_RX_VOL_MIX_CTL;
  4692. break;
  4693. case WCD9335_CDC_RX3_RX_PATH_MIX_CTL:
  4694. gain_reg = WCD9335_CDC_RX3_RX_VOL_MIX_CTL;
  4695. break;
  4696. case WCD9335_CDC_RX4_RX_PATH_MIX_CTL:
  4697. gain_reg = WCD9335_CDC_RX4_RX_VOL_MIX_CTL;
  4698. break;
  4699. case WCD9335_CDC_RX5_RX_PATH_MIX_CTL:
  4700. gain_reg = WCD9335_CDC_RX5_RX_VOL_MIX_CTL;
  4701. break;
  4702. case WCD9335_CDC_RX6_RX_PATH_MIX_CTL:
  4703. gain_reg = WCD9335_CDC_RX6_RX_VOL_MIX_CTL;
  4704. break;
  4705. case WCD9335_CDC_RX7_RX_PATH_MIX_CTL:
  4706. gain_reg = WCD9335_CDC_RX7_RX_VOL_MIX_CTL;
  4707. break;
  4708. case WCD9335_CDC_RX8_RX_PATH_MIX_CTL:
  4709. gain_reg = WCD9335_CDC_RX8_RX_VOL_MIX_CTL;
  4710. break;
  4711. default:
  4712. dev_err(component->dev, "%s: No gain register avail for %s\n",
  4713. __func__, w->name);
  4714. return 0;
  4715. };
  4716. switch (event) {
  4717. case SND_SOC_DAPM_POST_PMU:
  4718. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4719. (tasha->comp_enabled[COMPANDER_7] ||
  4720. tasha->comp_enabled[COMPANDER_8]) &&
  4721. (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
  4722. gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
  4723. snd_soc_component_update_bits(component,
  4724. WCD9335_CDC_RX7_RX_PATH_SEC1,
  4725. 0x01, 0x01);
  4726. snd_soc_component_update_bits(component,
  4727. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4728. 0x01, 0x01);
  4729. snd_soc_component_update_bits(component,
  4730. WCD9335_CDC_RX8_RX_PATH_SEC1,
  4731. 0x01, 0x01);
  4732. snd_soc_component_update_bits(component,
  4733. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4734. 0x01, 0x01);
  4735. offset_val = -2;
  4736. }
  4737. val = snd_soc_component_read32(component, gain_reg);
  4738. val += offset_val;
  4739. snd_soc_component_write(component, gain_reg, val);
  4740. tasha_codec_config_ear_spkr_gain(component, event, gain_reg);
  4741. break;
  4742. case SND_SOC_DAPM_POST_PMD:
  4743. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4744. (tasha->comp_enabled[COMPANDER_7] ||
  4745. tasha->comp_enabled[COMPANDER_8]) &&
  4746. (gain_reg == WCD9335_CDC_RX7_RX_VOL_MIX_CTL ||
  4747. gain_reg == WCD9335_CDC_RX8_RX_VOL_MIX_CTL)) {
  4748. snd_soc_component_update_bits(component,
  4749. WCD9335_CDC_RX7_RX_PATH_SEC1,
  4750. 0x01, 0x00);
  4751. snd_soc_component_update_bits(component,
  4752. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4753. 0x01, 0x00);
  4754. snd_soc_component_update_bits(component,
  4755. WCD9335_CDC_RX8_RX_PATH_SEC1,
  4756. 0x01, 0x00);
  4757. snd_soc_component_update_bits(component,
  4758. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4759. 0x01, 0x00);
  4760. offset_val = 2;
  4761. val = snd_soc_component_read32(component, gain_reg);
  4762. val += offset_val;
  4763. snd_soc_component_write(component, gain_reg, val);
  4764. }
  4765. tasha_codec_config_ear_spkr_gain(component, event, gain_reg);
  4766. break;
  4767. };
  4768. return 0;
  4769. }
  4770. static int __tasha_cdc_native_clk_enable(struct tasha_priv *tasha,
  4771. bool enable)
  4772. {
  4773. int ret = 0;
  4774. struct snd_soc_component *component = tasha->component;
  4775. if (!tasha->wcd_native_clk) {
  4776. dev_err(tasha->dev, "%s: wcd native clock is NULL\n",
  4777. __func__);
  4778. return -EINVAL;
  4779. }
  4780. dev_dbg(tasha->dev, "%s: native_clk_enable = %u\n",
  4781. __func__, enable);
  4782. if (enable) {
  4783. ret = clk_prepare_enable(tasha->wcd_native_clk);
  4784. if (ret) {
  4785. dev_err(tasha->dev, "%s: native clk enable failed\n",
  4786. __func__);
  4787. goto err;
  4788. }
  4789. if (++tasha->native_clk_users == 1) {
  4790. snd_soc_component_update_bits(component,
  4791. WCD9335_CLOCK_TEST_CTL,
  4792. 0x10, 0x10);
  4793. snd_soc_component_update_bits(component,
  4794. WCD9335_CLOCK_TEST_CTL,
  4795. 0x80, 0x80);
  4796. snd_soc_component_update_bits(component,
  4797. WCD9335_CODEC_RPM_CLK_GATE,
  4798. 0x04, 0x00);
  4799. snd_soc_component_update_bits(component,
  4800. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  4801. 0x02, 0x02);
  4802. }
  4803. } else {
  4804. if (tasha->native_clk_users &&
  4805. (--tasha->native_clk_users == 0)) {
  4806. snd_soc_component_update_bits(component,
  4807. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  4808. 0x02, 0x00);
  4809. snd_soc_component_update_bits(component,
  4810. WCD9335_CODEC_RPM_CLK_GATE,
  4811. 0x04, 0x04);
  4812. snd_soc_component_update_bits(component,
  4813. WCD9335_CLOCK_TEST_CTL,
  4814. 0x80, 0x00);
  4815. snd_soc_component_update_bits(component,
  4816. WCD9335_CLOCK_TEST_CTL,
  4817. 0x10, 0x00);
  4818. }
  4819. clk_disable_unprepare(tasha->wcd_native_clk);
  4820. }
  4821. dev_dbg(component->dev, "%s: native_clk_users: %d\n", __func__,
  4822. tasha->native_clk_users);
  4823. err:
  4824. return ret;
  4825. }
  4826. static int tasha_codec_get_native_fifo_sync_mask(
  4827. struct snd_soc_component *component,
  4828. int interp_n)
  4829. {
  4830. int mask = 0;
  4831. u16 reg;
  4832. u8 val1, val2, inp0 = 0;
  4833. u8 inp1 = 0, inp2 = 0;
  4834. reg = WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0 + (2 * interp_n) - 2;
  4835. val1 = snd_soc_component_read32(component, reg);
  4836. val2 = snd_soc_component_read32(component, reg + 1);
  4837. inp0 = val1 & 0x0F;
  4838. inp1 = (val1 >> 4) & 0x0F;
  4839. inp2 = (val2 >> 4) & 0x0F;
  4840. if (IS_VALID_NATIVE_FIFO_PORT(inp0))
  4841. mask |= (1 << (inp0 - 5));
  4842. if (IS_VALID_NATIVE_FIFO_PORT(inp1))
  4843. mask |= (1 << (inp1 - 5));
  4844. if (IS_VALID_NATIVE_FIFO_PORT(inp2))
  4845. mask |= (1 << (inp2 - 5));
  4846. dev_dbg(component->dev, "%s: native fifo mask: 0x%x\n", __func__, mask);
  4847. if (!mask)
  4848. dev_err(component->dev, "native fifo err,int:%d,inp0:%d,inp1:%d,inp2:%d\n",
  4849. interp_n, inp0, inp1, inp2);
  4850. return mask;
  4851. }
  4852. static int tasha_enable_native_supply(struct snd_soc_dapm_widget *w,
  4853. struct snd_kcontrol *kcontrol, int event)
  4854. {
  4855. int mask;
  4856. struct snd_soc_component *component =
  4857. snd_soc_dapm_to_component(w->dapm);
  4858. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4859. u16 interp_reg;
  4860. dev_dbg(component->dev, "%s: event: %d, shift:%d\n", __func__, event,
  4861. w->shift);
  4862. if (w->shift < INTERP_HPHL || w->shift > INTERP_LO2)
  4863. return -EINVAL;
  4864. interp_reg = WCD9335_CDC_RX1_RX_PATH_CTL + 20 * (w->shift - 1);
  4865. mask = tasha_codec_get_native_fifo_sync_mask(component, w->shift);
  4866. if (!mask)
  4867. return -EINVAL;
  4868. switch (event) {
  4869. case SND_SOC_DAPM_PRE_PMU:
  4870. /* Adjust interpolator rate to 44P1_NATIVE */
  4871. snd_soc_component_update_bits(component, interp_reg,
  4872. 0x0F, 0x09);
  4873. __tasha_cdc_native_clk_enable(tasha, true);
  4874. snd_soc_component_update_bits(component,
  4875. WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
  4876. mask, mask);
  4877. break;
  4878. case SND_SOC_DAPM_PRE_PMD:
  4879. snd_soc_component_update_bits(component,
  4880. WCD9335_DATA_HUB_NATIVE_FIFO_SYNC,
  4881. mask, 0x0);
  4882. __tasha_cdc_native_clk_enable(tasha, false);
  4883. /* Adjust interpolator rate to default */
  4884. snd_soc_component_update_bits(component, interp_reg,
  4885. 0x0F, 0x04);
  4886. break;
  4887. }
  4888. return 0;
  4889. }
  4890. static int tasha_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  4891. struct snd_kcontrol *kcontrol, int event)
  4892. {
  4893. struct snd_soc_component *component =
  4894. snd_soc_dapm_to_component(w->dapm);
  4895. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  4896. u16 gain_reg;
  4897. u16 reg;
  4898. int val;
  4899. int offset_val = 0;
  4900. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  4901. if (!(strcmp(w->name, "RX INT0 INTERP"))) {
  4902. reg = WCD9335_CDC_RX0_RX_PATH_CTL;
  4903. gain_reg = WCD9335_CDC_RX0_RX_VOL_CTL;
  4904. } else if (!(strcmp(w->name, "RX INT1 INTERP"))) {
  4905. reg = WCD9335_CDC_RX1_RX_PATH_CTL;
  4906. gain_reg = WCD9335_CDC_RX1_RX_VOL_CTL;
  4907. } else if (!(strcmp(w->name, "RX INT2 INTERP"))) {
  4908. reg = WCD9335_CDC_RX2_RX_PATH_CTL;
  4909. gain_reg = WCD9335_CDC_RX2_RX_VOL_CTL;
  4910. } else if (!(strcmp(w->name, "RX INT3 INTERP"))) {
  4911. reg = WCD9335_CDC_RX3_RX_PATH_CTL;
  4912. gain_reg = WCD9335_CDC_RX3_RX_VOL_CTL;
  4913. } else if (!(strcmp(w->name, "RX INT4 INTERP"))) {
  4914. reg = WCD9335_CDC_RX4_RX_PATH_CTL;
  4915. gain_reg = WCD9335_CDC_RX4_RX_VOL_CTL;
  4916. } else if (!(strcmp(w->name, "RX INT5 INTERP"))) {
  4917. reg = WCD9335_CDC_RX5_RX_PATH_CTL;
  4918. gain_reg = WCD9335_CDC_RX5_RX_VOL_CTL;
  4919. } else if (!(strcmp(w->name, "RX INT6 INTERP"))) {
  4920. reg = WCD9335_CDC_RX6_RX_PATH_CTL;
  4921. gain_reg = WCD9335_CDC_RX6_RX_VOL_CTL;
  4922. } else if (!(strcmp(w->name, "RX INT7 INTERP"))) {
  4923. reg = WCD9335_CDC_RX7_RX_PATH_CTL;
  4924. gain_reg = WCD9335_CDC_RX7_RX_VOL_CTL;
  4925. } else if (!(strcmp(w->name, "RX INT8 INTERP"))) {
  4926. reg = WCD9335_CDC_RX8_RX_PATH_CTL;
  4927. gain_reg = WCD9335_CDC_RX8_RX_VOL_CTL;
  4928. } else {
  4929. dev_err(component->dev, "%s: Interpolator reg not found\n",
  4930. __func__);
  4931. return -EINVAL;
  4932. }
  4933. switch (event) {
  4934. case SND_SOC_DAPM_PRE_PMU:
  4935. tasha_codec_vote_max_bw(component, true);
  4936. /* Reset if needed */
  4937. tasha_codec_enable_prim_interpolator(component, reg, event);
  4938. break;
  4939. case SND_SOC_DAPM_POST_PMU:
  4940. tasha_config_compander(component, w->shift, event);
  4941. /* apply gain after int clk is enabled */
  4942. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4943. (tasha->comp_enabled[COMPANDER_7] ||
  4944. tasha->comp_enabled[COMPANDER_8]) &&
  4945. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4946. gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
  4947. snd_soc_component_update_bits(component,
  4948. WCD9335_CDC_RX7_RX_PATH_SEC1,
  4949. 0x01, 0x01);
  4950. snd_soc_component_update_bits(component,
  4951. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4952. 0x01, 0x01);
  4953. snd_soc_component_update_bits(component,
  4954. WCD9335_CDC_RX8_RX_PATH_SEC1,
  4955. 0x01, 0x01);
  4956. snd_soc_component_update_bits(component,
  4957. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4958. 0x01, 0x01);
  4959. offset_val = -2;
  4960. }
  4961. val = snd_soc_component_read32(component, gain_reg);
  4962. val += offset_val;
  4963. snd_soc_component_write(component, gain_reg, val);
  4964. tasha_codec_config_ear_spkr_gain(component, event, gain_reg);
  4965. break;
  4966. case SND_SOC_DAPM_POST_PMD:
  4967. tasha_config_compander(component, w->shift, event);
  4968. tasha_codec_enable_prim_interpolator(component, reg, event);
  4969. if ((tasha->spkr_gain_offset == RX_GAIN_OFFSET_M1P5_DB) &&
  4970. (tasha->comp_enabled[COMPANDER_7] ||
  4971. tasha->comp_enabled[COMPANDER_8]) &&
  4972. (gain_reg == WCD9335_CDC_RX7_RX_VOL_CTL ||
  4973. gain_reg == WCD9335_CDC_RX8_RX_VOL_CTL)) {
  4974. snd_soc_component_update_bits(component,
  4975. WCD9335_CDC_RX7_RX_PATH_SEC1,
  4976. 0x01, 0x00);
  4977. snd_soc_component_update_bits(component,
  4978. WCD9335_CDC_RX7_RX_PATH_MIX_SEC0,
  4979. 0x01, 0x00);
  4980. snd_soc_component_update_bits(component,
  4981. WCD9335_CDC_RX8_RX_PATH_SEC1,
  4982. 0x01, 0x00);
  4983. snd_soc_component_update_bits(component,
  4984. WCD9335_CDC_RX8_RX_PATH_MIX_SEC0,
  4985. 0x01, 0x00);
  4986. offset_val = 2;
  4987. val = snd_soc_component_read32(component, gain_reg);
  4988. val += offset_val;
  4989. snd_soc_component_write(component, gain_reg, val);
  4990. }
  4991. tasha_codec_config_ear_spkr_gain(component, event, gain_reg);
  4992. break;
  4993. };
  4994. return 0;
  4995. }
  4996. static int tasha_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  4997. struct snd_kcontrol *kcontrol, int event)
  4998. {
  4999. struct snd_soc_component *component =
  5000. snd_soc_dapm_to_component(w->dapm);
  5001. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  5002. switch (event) {
  5003. case SND_SOC_DAPM_POST_PMU: /* fall through */
  5004. case SND_SOC_DAPM_PRE_PMD:
  5005. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  5006. snd_soc_component_write(component,
  5007. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  5008. snd_soc_component_read32(component,
  5009. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  5010. snd_soc_component_write(component,
  5011. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  5012. snd_soc_component_read32(component,
  5013. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  5014. snd_soc_component_write(component,
  5015. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  5016. snd_soc_component_read32(component,
  5017. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  5018. snd_soc_component_write(component,
  5019. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  5020. snd_soc_component_read32(component,
  5021. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  5022. } else {
  5023. snd_soc_component_write(component,
  5024. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  5025. snd_soc_component_read32(component,
  5026. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  5027. snd_soc_component_write(component,
  5028. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  5029. snd_soc_component_read32(component,
  5030. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  5031. snd_soc_component_write(component,
  5032. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  5033. snd_soc_component_read32(component,
  5034. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  5035. }
  5036. break;
  5037. }
  5038. return 0;
  5039. }
  5040. static int tasha_codec_enable_on_demand_supply(
  5041. struct snd_soc_dapm_widget *w,
  5042. struct snd_kcontrol *kcontrol, int event)
  5043. {
  5044. int ret = 0;
  5045. struct snd_soc_component *component =
  5046. snd_soc_dapm_to_component(w->dapm);
  5047. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5048. struct on_demand_supply *supply;
  5049. if (w->shift >= ON_DEMAND_SUPPLIES_MAX) {
  5050. dev_err(component->dev, "%s: error index > MAX Demand supplies",
  5051. __func__);
  5052. ret = -EINVAL;
  5053. goto out;
  5054. }
  5055. dev_dbg(component->dev, "%s: supply: %s event: %d\n",
  5056. __func__, on_demand_supply_name[w->shift], event);
  5057. supply = &tasha->on_demand_list[w->shift];
  5058. WARN_ONCE(!supply->supply, "%s isn't defined\n",
  5059. on_demand_supply_name[w->shift]);
  5060. if (!supply->supply) {
  5061. dev_err(component->dev, "%s: err supply not present ond for %d",
  5062. __func__, w->shift);
  5063. goto out;
  5064. }
  5065. switch (event) {
  5066. case SND_SOC_DAPM_PRE_PMU:
  5067. ret = regulator_enable(supply->supply);
  5068. if (ret)
  5069. dev_err(component->dev, "%s: Failed to enable %s\n",
  5070. __func__,
  5071. on_demand_supply_name[w->shift]);
  5072. break;
  5073. case SND_SOC_DAPM_POST_PMD:
  5074. ret = regulator_disable(supply->supply);
  5075. if (ret)
  5076. dev_err(component->dev, "%s: Failed to disable %s\n",
  5077. __func__,
  5078. on_demand_supply_name[w->shift]);
  5079. break;
  5080. default:
  5081. break;
  5082. };
  5083. out:
  5084. return ret;
  5085. }
  5086. static int tasha_codec_find_amic_input(struct snd_soc_component *component,
  5087. int adc_mux_n)
  5088. {
  5089. u16 mask, shift, adc_mux_in_reg;
  5090. u16 amic_mux_sel_reg;
  5091. bool is_amic;
  5092. if (adc_mux_n < 0 || adc_mux_n > WCD9335_MAX_VALID_ADC_MUX ||
  5093. adc_mux_n == WCD9335_INVALID_ADC_MUX)
  5094. return 0;
  5095. /* Check whether adc mux input is AMIC or DMIC */
  5096. if (adc_mux_n < 4) {
  5097. adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  5098. 2 * adc_mux_n;
  5099. amic_mux_sel_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  5100. 2 * adc_mux_n;
  5101. mask = 0x03;
  5102. shift = 0;
  5103. } else {
  5104. adc_mux_in_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  5105. adc_mux_n - 4;
  5106. amic_mux_sel_reg = adc_mux_in_reg;
  5107. mask = 0xC0;
  5108. shift = 6;
  5109. }
  5110. is_amic = (((snd_soc_component_read32(
  5111. component, adc_mux_in_reg) & mask) >> shift) == 1);
  5112. if (!is_amic)
  5113. return 0;
  5114. return snd_soc_component_read32(component, amic_mux_sel_reg) & 0x07;
  5115. }
  5116. static void tasha_codec_set_tx_hold(struct snd_soc_component *component,
  5117. u16 amic_reg, bool set)
  5118. {
  5119. u8 mask = 0x20;
  5120. u8 val;
  5121. if (amic_reg == WCD9335_ANA_AMIC1 ||
  5122. amic_reg == WCD9335_ANA_AMIC3 ||
  5123. amic_reg == WCD9335_ANA_AMIC5)
  5124. mask = 0x40;
  5125. val = set ? mask : 0x00;
  5126. switch (amic_reg) {
  5127. case WCD9335_ANA_AMIC1:
  5128. case WCD9335_ANA_AMIC2:
  5129. snd_soc_component_update_bits(component, WCD9335_ANA_AMIC2,
  5130. mask, val);
  5131. break;
  5132. case WCD9335_ANA_AMIC3:
  5133. case WCD9335_ANA_AMIC4:
  5134. snd_soc_component_update_bits(component, WCD9335_ANA_AMIC4,
  5135. mask, val);
  5136. break;
  5137. case WCD9335_ANA_AMIC5:
  5138. case WCD9335_ANA_AMIC6:
  5139. snd_soc_component_update_bits(component, WCD9335_ANA_AMIC6,
  5140. mask, val);
  5141. break;
  5142. default:
  5143. dev_dbg(component->dev, "%s: invalid amic: %d\n",
  5144. __func__, amic_reg);
  5145. break;
  5146. }
  5147. }
  5148. static int tasha_codec_tx_adc_cfg(struct snd_soc_dapm_widget *w,
  5149. struct snd_kcontrol *kcontrol, int event)
  5150. {
  5151. int adc_mux_n = w->shift;
  5152. struct snd_soc_component *component =
  5153. snd_soc_dapm_to_component(w->dapm);
  5154. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5155. int amic_n;
  5156. dev_dbg(component->dev, "%s: event: %d\n", __func__, event);
  5157. switch (event) {
  5158. case SND_SOC_DAPM_POST_PMU:
  5159. amic_n = tasha_codec_find_amic_input(component, adc_mux_n);
  5160. if (amic_n) {
  5161. /*
  5162. * Prevent ANC Rx pop by leaving Tx FE in HOLD
  5163. * state until PA is up. Track AMIC being used
  5164. * so we can release the HOLD later.
  5165. */
  5166. set_bit(ANC_MIC_AMIC1 + amic_n - 1,
  5167. &tasha->status_mask);
  5168. }
  5169. break;
  5170. default:
  5171. break;
  5172. }
  5173. return 0;
  5174. }
  5175. static u16 tasha_codec_get_amic_pwlvl_reg(
  5176. struct snd_soc_component *component, int amic)
  5177. {
  5178. u16 pwr_level_reg = 0;
  5179. switch (amic) {
  5180. case 1:
  5181. case 2:
  5182. pwr_level_reg = WCD9335_ANA_AMIC1;
  5183. break;
  5184. case 3:
  5185. case 4:
  5186. pwr_level_reg = WCD9335_ANA_AMIC3;
  5187. break;
  5188. case 5:
  5189. case 6:
  5190. pwr_level_reg = WCD9335_ANA_AMIC5;
  5191. break;
  5192. default:
  5193. dev_dbg(component->dev, "%s: invalid amic: %d\n",
  5194. __func__, amic);
  5195. break;
  5196. }
  5197. return pwr_level_reg;
  5198. }
  5199. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  5200. #define CF_MIN_3DB_4HZ 0x0
  5201. #define CF_MIN_3DB_75HZ 0x1
  5202. #define CF_MIN_3DB_150HZ 0x2
  5203. static void tasha_tx_hpf_corner_freq_callback(struct work_struct *work)
  5204. {
  5205. struct delayed_work *hpf_delayed_work;
  5206. struct hpf_work *hpf_work;
  5207. struct tasha_priv *tasha;
  5208. struct snd_soc_component *component;
  5209. u16 dec_cfg_reg, amic_reg;
  5210. u8 hpf_cut_off_freq;
  5211. int amic_n;
  5212. hpf_delayed_work = to_delayed_work(work);
  5213. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  5214. tasha = hpf_work->tasha;
  5215. component = tasha->component;
  5216. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  5217. dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * hpf_work->decimator;
  5218. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  5219. __func__, hpf_work->decimator, hpf_cut_off_freq);
  5220. amic_n = tasha_codec_find_amic_input(component, hpf_work->decimator);
  5221. if (amic_n) {
  5222. amic_reg = WCD9335_ANA_AMIC1 + amic_n - 1;
  5223. tasha_codec_set_tx_hold(component, amic_reg, false);
  5224. }
  5225. tasha_codec_vote_max_bw(component, true);
  5226. snd_soc_component_update_bits(component, dec_cfg_reg,
  5227. TX_HPF_CUT_OFF_FREQ_MASK,
  5228. hpf_cut_off_freq << 5);
  5229. tasha_codec_vote_max_bw(component, false);
  5230. }
  5231. static void tasha_tx_mute_update_callback(struct work_struct *work)
  5232. {
  5233. struct tx_mute_work *tx_mute_dwork;
  5234. struct tasha_priv *tasha;
  5235. struct delayed_work *delayed_work;
  5236. struct snd_soc_component *component;
  5237. u16 tx_vol_ctl_reg, hpf_gate_reg;
  5238. delayed_work = to_delayed_work(work);
  5239. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  5240. tasha = tx_mute_dwork->tasha;
  5241. component = tasha->component;
  5242. tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
  5243. 16 * tx_mute_dwork->decimator;
  5244. hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 +
  5245. 16 * tx_mute_dwork->decimator;
  5246. snd_soc_component_update_bits(component, hpf_gate_reg, 0x01, 0x01);
  5247. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  5248. }
  5249. static int tasha_codec_enable_dec(struct snd_soc_dapm_widget *w,
  5250. struct snd_kcontrol *kcontrol, int event)
  5251. {
  5252. struct snd_soc_component *component =
  5253. snd_soc_dapm_to_component(w->dapm);
  5254. unsigned int decimator;
  5255. char *dec_adc_mux_name = NULL;
  5256. char *widget_name = NULL;
  5257. char *wname;
  5258. int ret = 0, amic_n;
  5259. u16 tx_vol_ctl_reg, pwr_level_reg = 0, dec_cfg_reg, hpf_gate_reg;
  5260. u16 tx_gain_ctl_reg;
  5261. char *dec;
  5262. u8 hpf_cut_off_freq;
  5263. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5264. dev_dbg(component->dev, "%s %d\n", __func__, event);
  5265. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  5266. if (!widget_name)
  5267. return -ENOMEM;
  5268. wname = widget_name;
  5269. dec_adc_mux_name = strsep(&widget_name, " ");
  5270. if (!dec_adc_mux_name) {
  5271. dev_err(component->dev, "%s: Invalid decimator = %s\n",
  5272. __func__, w->name);
  5273. ret = -EINVAL;
  5274. goto out;
  5275. }
  5276. dec_adc_mux_name = widget_name;
  5277. dec = strpbrk(dec_adc_mux_name, "012345678");
  5278. if (!dec) {
  5279. dev_err(component->dev, "%s: decimator index not found\n",
  5280. __func__);
  5281. ret = -EINVAL;
  5282. goto out;
  5283. }
  5284. ret = kstrtouint(dec, 10, &decimator);
  5285. if (ret < 0) {
  5286. dev_err(component->dev, "%s: Invalid decimator = %s\n",
  5287. __func__, wname);
  5288. ret = -EINVAL;
  5289. goto out;
  5290. }
  5291. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  5292. w->name, decimator);
  5293. tx_vol_ctl_reg = WCD9335_CDC_TX0_TX_PATH_CTL + 16 * decimator;
  5294. hpf_gate_reg = WCD9335_CDC_TX0_TX_PATH_SEC2 + 16 * decimator;
  5295. dec_cfg_reg = WCD9335_CDC_TX0_TX_PATH_CFG0 + 16 * decimator;
  5296. tx_gain_ctl_reg = WCD9335_CDC_TX0_TX_VOL_CTL + 16 * decimator;
  5297. switch (event) {
  5298. case SND_SOC_DAPM_PRE_PMU:
  5299. amic_n = tasha_codec_find_amic_input(component, decimator);
  5300. if (amic_n)
  5301. pwr_level_reg = tasha_codec_get_amic_pwlvl_reg(
  5302. component, amic_n);
  5303. if (pwr_level_reg) {
  5304. switch (
  5305. (snd_soc_component_read32(component, pwr_level_reg) &
  5306. WCD9335_AMIC_PWR_LVL_MASK) >>
  5307. WCD9335_AMIC_PWR_LVL_SHIFT) {
  5308. case WCD9335_AMIC_PWR_LEVEL_LP:
  5309. snd_soc_component_update_bits(
  5310. component, dec_cfg_reg,
  5311. WCD9335_DEC_PWR_LVL_MASK,
  5312. WCD9335_DEC_PWR_LVL_LP);
  5313. break;
  5314. case WCD9335_AMIC_PWR_LEVEL_HP:
  5315. snd_soc_component_update_bits(
  5316. component, dec_cfg_reg,
  5317. WCD9335_DEC_PWR_LVL_MASK,
  5318. WCD9335_DEC_PWR_LVL_HP);
  5319. break;
  5320. case WCD9335_AMIC_PWR_LEVEL_DEFAULT:
  5321. default:
  5322. snd_soc_component_update_bits(
  5323. component, dec_cfg_reg,
  5324. WCD9335_DEC_PWR_LVL_MASK,
  5325. WCD9335_DEC_PWR_LVL_DF);
  5326. break;
  5327. }
  5328. }
  5329. hpf_cut_off_freq = (
  5330. snd_soc_component_read32(component, dec_cfg_reg) &
  5331. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  5332. tasha->tx_hpf_work[decimator].hpf_cut_off_freq =
  5333. hpf_cut_off_freq;
  5334. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  5335. snd_soc_component_update_bits(component, dec_cfg_reg,
  5336. TX_HPF_CUT_OFF_FREQ_MASK,
  5337. CF_MIN_3DB_150HZ << 5);
  5338. /* Enable TX PGA Mute */
  5339. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  5340. 0x10, 0x10);
  5341. break;
  5342. case SND_SOC_DAPM_POST_PMU:
  5343. snd_soc_component_update_bits(component, hpf_gate_reg,
  5344. 0x01, 0x00);
  5345. if (decimator == 0) {
  5346. snd_soc_component_write(component,
  5347. WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
  5348. snd_soc_component_write(component,
  5349. WCD9335_MBHC_ZDET_RAMP_CTL, 0xA3);
  5350. snd_soc_component_write(component,
  5351. WCD9335_MBHC_ZDET_RAMP_CTL, 0x83);
  5352. snd_soc_component_write(component,
  5353. WCD9335_MBHC_ZDET_RAMP_CTL, 0x03);
  5354. }
  5355. /* schedule work queue to Remove Mute */
  5356. schedule_delayed_work(&tasha->tx_mute_dwork[decimator].dwork,
  5357. msecs_to_jiffies(tx_unmute_delay));
  5358. if (tasha->tx_hpf_work[decimator].hpf_cut_off_freq !=
  5359. CF_MIN_3DB_150HZ)
  5360. schedule_delayed_work(
  5361. &tasha->tx_hpf_work[decimator].dwork,
  5362. msecs_to_jiffies(300));
  5363. /* apply gain after decimator is enabled */
  5364. snd_soc_component_write(component, tx_gain_ctl_reg,
  5365. snd_soc_component_read32(
  5366. component, tx_gain_ctl_reg));
  5367. break;
  5368. case SND_SOC_DAPM_PRE_PMD:
  5369. hpf_cut_off_freq =
  5370. tasha->tx_hpf_work[decimator].hpf_cut_off_freq;
  5371. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  5372. 0x10, 0x10);
  5373. if (cancel_delayed_work_sync(
  5374. &tasha->tx_hpf_work[decimator].dwork)) {
  5375. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  5376. tasha_codec_vote_max_bw(component, true);
  5377. snd_soc_component_update_bits(component,
  5378. dec_cfg_reg,
  5379. TX_HPF_CUT_OFF_FREQ_MASK,
  5380. hpf_cut_off_freq << 5);
  5381. tasha_codec_vote_max_bw(component, false);
  5382. }
  5383. }
  5384. cancel_delayed_work_sync(
  5385. &tasha->tx_mute_dwork[decimator].dwork);
  5386. break;
  5387. case SND_SOC_DAPM_POST_PMD:
  5388. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  5389. 0x10, 0x00);
  5390. break;
  5391. };
  5392. out:
  5393. kfree(wname);
  5394. return ret;
  5395. }
  5396. static u32 tasha_get_dmic_sample_rate(struct snd_soc_component *component,
  5397. unsigned int dmic, struct wcd9xxx_pdata *pdata)
  5398. {
  5399. u8 tx_stream_fs;
  5400. u8 adc_mux_index = 0, adc_mux_sel = 0;
  5401. bool dec_found = false;
  5402. u16 adc_mux_ctl_reg, tx_fs_reg;
  5403. u32 dmic_fs;
  5404. while (dec_found == 0 && adc_mux_index < WCD9335_MAX_VALID_ADC_MUX) {
  5405. if (adc_mux_index < 4) {
  5406. adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  5407. (adc_mux_index * 2);
  5408. adc_mux_sel = ((snd_soc_component_read32(component,
  5409. adc_mux_ctl_reg) & 0x78) >> 3) - 1;
  5410. } else if (adc_mux_index < 9) {
  5411. adc_mux_ctl_reg = WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0 +
  5412. ((adc_mux_index - 4) * 1);
  5413. adc_mux_sel = ((snd_soc_component_read32(
  5414. component, adc_mux_ctl_reg) & 0x38) >> 3) - 1;
  5415. } else if (adc_mux_index == 9) {
  5416. ++adc_mux_index;
  5417. continue;
  5418. }
  5419. if (adc_mux_sel == dmic)
  5420. dec_found = true;
  5421. else
  5422. ++adc_mux_index;
  5423. }
  5424. if (dec_found == true && adc_mux_index <= 8) {
  5425. tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL + (16 * adc_mux_index);
  5426. tx_stream_fs =
  5427. snd_soc_component_read32(component, tx_fs_reg) & 0x0F;
  5428. dmic_fs = tx_stream_fs <= 4 ? WCD9XXX_DMIC_SAMPLE_RATE_2P4MHZ :
  5429. WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  5430. /*
  5431. * Check for ECPP path selection and DEC1 not connected to
  5432. * any other audio path to apply ECPP DMIC sample rate
  5433. */
  5434. if ((adc_mux_index == 1) &&
  5435. ((snd_soc_component_read32(
  5436. component, WCD9335_CPE_SS_US_EC_MUX_CFG)
  5437. & 0x0F) == 0x0A) &&
  5438. ((snd_soc_component_read32(
  5439. component, WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0)
  5440. & 0x0C) == 0x00)) {
  5441. dmic_fs = pdata->ecpp_dmic_sample_rate;
  5442. }
  5443. } else {
  5444. dmic_fs = pdata->dmic_sample_rate;
  5445. }
  5446. return dmic_fs;
  5447. }
  5448. static u8 tasha_get_dmic_clk_val(struct snd_soc_component *component,
  5449. u32 mclk_rate, u32 dmic_clk_rate)
  5450. {
  5451. u32 div_factor;
  5452. u8 dmic_ctl_val;
  5453. dev_dbg(component->dev,
  5454. "%s: mclk_rate = %d, dmic_sample_rate = %d\n",
  5455. __func__, mclk_rate, dmic_clk_rate);
  5456. /* Default value to return in case of error */
  5457. if (mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  5458. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
  5459. else
  5460. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
  5461. if (dmic_clk_rate == 0) {
  5462. dev_err(component->dev,
  5463. "%s: dmic_sample_rate cannot be 0\n",
  5464. __func__);
  5465. goto done;
  5466. }
  5467. div_factor = mclk_rate / dmic_clk_rate;
  5468. switch (div_factor) {
  5469. case 2:
  5470. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_2;
  5471. break;
  5472. case 3:
  5473. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_3;
  5474. break;
  5475. case 4:
  5476. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_4;
  5477. break;
  5478. case 6:
  5479. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_6;
  5480. break;
  5481. case 8:
  5482. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_8;
  5483. break;
  5484. case 16:
  5485. dmic_ctl_val = WCD9335_DMIC_CLK_DIV_16;
  5486. break;
  5487. default:
  5488. dev_err(component->dev,
  5489. "%s: Invalid div_factor %u, clk_rate(%u), dmic_rate(%u)\n",
  5490. __func__, div_factor, mclk_rate, dmic_clk_rate);
  5491. break;
  5492. }
  5493. done:
  5494. return dmic_ctl_val;
  5495. }
  5496. static int tasha_codec_enable_adc(struct snd_soc_dapm_widget *w,
  5497. struct snd_kcontrol *kcontrol, int event)
  5498. {
  5499. struct snd_soc_component *component =
  5500. snd_soc_dapm_to_component(w->dapm);
  5501. dev_dbg(component->dev, "%s: event:%d\n", __func__, event);
  5502. switch (event) {
  5503. case SND_SOC_DAPM_PRE_PMU:
  5504. tasha_codec_set_tx_hold(component, w->reg, true);
  5505. break;
  5506. default:
  5507. break;
  5508. }
  5509. return 0;
  5510. }
  5511. static int tasha_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  5512. struct snd_kcontrol *kcontrol, int event)
  5513. {
  5514. struct snd_soc_component *component =
  5515. snd_soc_dapm_to_component(w->dapm);
  5516. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5517. struct wcd9xxx_pdata *pdata = dev_get_platdata(component->dev->parent);
  5518. u8 dmic_clk_en = 0x01;
  5519. u16 dmic_clk_reg;
  5520. s32 *dmic_clk_cnt;
  5521. u8 dmic_rate_val, dmic_rate_shift = 1;
  5522. unsigned int dmic;
  5523. u32 dmic_sample_rate;
  5524. int ret;
  5525. char *wname;
  5526. wname = strpbrk(w->name, "012345");
  5527. if (!wname) {
  5528. dev_err(component->dev, "%s: widget not found\n", __func__);
  5529. return -EINVAL;
  5530. }
  5531. ret = kstrtouint(wname, 10, &dmic);
  5532. if (ret < 0) {
  5533. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  5534. __func__);
  5535. return -EINVAL;
  5536. }
  5537. switch (dmic) {
  5538. case 0:
  5539. case 1:
  5540. dmic_clk_cnt = &(tasha->dmic_0_1_clk_cnt);
  5541. dmic_clk_reg = WCD9335_CPE_SS_DMIC0_CTL;
  5542. break;
  5543. case 2:
  5544. case 3:
  5545. dmic_clk_cnt = &(tasha->dmic_2_3_clk_cnt);
  5546. dmic_clk_reg = WCD9335_CPE_SS_DMIC1_CTL;
  5547. break;
  5548. case 4:
  5549. case 5:
  5550. dmic_clk_cnt = &(tasha->dmic_4_5_clk_cnt);
  5551. dmic_clk_reg = WCD9335_CPE_SS_DMIC2_CTL;
  5552. break;
  5553. default:
  5554. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  5555. __func__);
  5556. return -EINVAL;
  5557. };
  5558. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  5559. __func__, event, dmic, *dmic_clk_cnt);
  5560. switch (event) {
  5561. case SND_SOC_DAPM_PRE_PMU:
  5562. dmic_sample_rate = tasha_get_dmic_sample_rate(component, dmic,
  5563. pdata);
  5564. dmic_rate_val =
  5565. tasha_get_dmic_clk_val(component,
  5566. pdata->mclk_rate,
  5567. dmic_sample_rate);
  5568. (*dmic_clk_cnt)++;
  5569. if (*dmic_clk_cnt == 1) {
  5570. snd_soc_component_update_bits(component, dmic_clk_reg,
  5571. 0x07 << dmic_rate_shift,
  5572. dmic_rate_val << dmic_rate_shift);
  5573. snd_soc_component_update_bits(component, dmic_clk_reg,
  5574. dmic_clk_en, dmic_clk_en);
  5575. }
  5576. break;
  5577. case SND_SOC_DAPM_POST_PMD:
  5578. dmic_rate_val =
  5579. tasha_get_dmic_clk_val(component,
  5580. pdata->mclk_rate,
  5581. pdata->mad_dmic_sample_rate);
  5582. (*dmic_clk_cnt)--;
  5583. if (*dmic_clk_cnt == 0) {
  5584. snd_soc_component_update_bits(component, dmic_clk_reg,
  5585. dmic_clk_en, 0);
  5586. snd_soc_component_update_bits(component, dmic_clk_reg,
  5587. 0x07 << dmic_rate_shift,
  5588. dmic_rate_val << dmic_rate_shift);
  5589. }
  5590. break;
  5591. };
  5592. return 0;
  5593. }
  5594. static int __tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  5595. int event)
  5596. {
  5597. struct snd_soc_component *component =
  5598. snd_soc_dapm_to_component(w->dapm);
  5599. int micb_num;
  5600. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  5601. __func__, w->name, event);
  5602. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  5603. micb_num = MIC_BIAS_1;
  5604. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  5605. micb_num = MIC_BIAS_2;
  5606. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  5607. micb_num = MIC_BIAS_3;
  5608. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  5609. micb_num = MIC_BIAS_4;
  5610. else
  5611. return -EINVAL;
  5612. switch (event) {
  5613. case SND_SOC_DAPM_PRE_PMU:
  5614. /*
  5615. * MIC BIAS can also be requested by MBHC,
  5616. * so use ref count to handle micbias pullup
  5617. * and enable requests
  5618. */
  5619. tasha_micbias_control(component, micb_num, MICB_ENABLE, true);
  5620. break;
  5621. case SND_SOC_DAPM_POST_PMU:
  5622. /* wait for cnp time */
  5623. usleep_range(1000, 1100);
  5624. break;
  5625. case SND_SOC_DAPM_POST_PMD:
  5626. tasha_micbias_control(component, micb_num, MICB_DISABLE, true);
  5627. break;
  5628. };
  5629. return 0;
  5630. }
  5631. static int tasha_codec_ldo_h_control(struct snd_soc_dapm_widget *w,
  5632. int event)
  5633. {
  5634. struct snd_soc_component *component =
  5635. snd_soc_dapm_to_component(w->dapm);
  5636. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5637. if (SND_SOC_DAPM_EVENT_ON(event)) {
  5638. tasha->ldo_h_users++;
  5639. if (tasha->ldo_h_users == 1)
  5640. snd_soc_component_update_bits(component,
  5641. WCD9335_LDOH_MODE,
  5642. 0x80, 0x80);
  5643. }
  5644. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  5645. tasha->ldo_h_users--;
  5646. if (tasha->ldo_h_users < 0)
  5647. tasha->ldo_h_users = 0;
  5648. if (tasha->ldo_h_users == 0)
  5649. snd_soc_component_update_bits(component,
  5650. WCD9335_LDOH_MODE,
  5651. 0x80, 0x00);
  5652. }
  5653. return 0;
  5654. }
  5655. static int tasha_codec_force_enable_ldo_h(struct snd_soc_dapm_widget *w,
  5656. struct snd_kcontrol *kcontrol,
  5657. int event)
  5658. {
  5659. struct snd_soc_component *component =
  5660. snd_soc_dapm_to_component(w->dapm);
  5661. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5662. switch (event) {
  5663. case SND_SOC_DAPM_PRE_PMU:
  5664. wcd_resmgr_enable_master_bias(tasha->resmgr);
  5665. tasha_codec_ldo_h_control(w, event);
  5666. break;
  5667. case SND_SOC_DAPM_POST_PMD:
  5668. tasha_codec_ldo_h_control(w, event);
  5669. wcd_resmgr_disable_master_bias(tasha->resmgr);
  5670. break;
  5671. }
  5672. return 0;
  5673. }
  5674. static int tasha_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  5675. struct snd_kcontrol *kcontrol,
  5676. int event)
  5677. {
  5678. int ret = 0;
  5679. struct snd_soc_component *component =
  5680. snd_soc_dapm_to_component(w->dapm);
  5681. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  5682. switch (event) {
  5683. case SND_SOC_DAPM_PRE_PMU:
  5684. wcd_resmgr_enable_master_bias(tasha->resmgr);
  5685. tasha_cdc_mclk_enable(component, true, true);
  5686. ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  5687. /* Wait for 1ms for better cnp */
  5688. usleep_range(1000, 1100);
  5689. tasha_cdc_mclk_enable(component, false, true);
  5690. break;
  5691. case SND_SOC_DAPM_POST_PMD:
  5692. ret = __tasha_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  5693. wcd_resmgr_disable_master_bias(tasha->resmgr);
  5694. break;
  5695. }
  5696. return ret;
  5697. }
  5698. static int tasha_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  5699. struct snd_kcontrol *kcontrol, int event)
  5700. {
  5701. return __tasha_codec_enable_micbias(w, event);
  5702. }
  5703. static int tasha_codec_enable_standalone_ldo_h(
  5704. struct snd_soc_component *component,
  5705. bool enable)
  5706. {
  5707. int rc;
  5708. if (enable)
  5709. rc = snd_soc_dapm_force_enable_pin(
  5710. snd_soc_component_get_dapm(component),
  5711. DAPM_LDO_H_STANDALONE);
  5712. else
  5713. rc = snd_soc_dapm_disable_pin(
  5714. snd_soc_component_get_dapm(component),
  5715. DAPM_LDO_H_STANDALONE);
  5716. if (!rc)
  5717. snd_soc_dapm_sync(snd_soc_component_get_dapm(component));
  5718. else
  5719. dev_err(component->dev, "%s: ldo_h force %s pin failed\n",
  5720. __func__, (enable ? "enable" : "disable"));
  5721. return rc;
  5722. }
  5723. /*
  5724. * tasha_codec_enable_standalone_micbias - enable micbias standalone
  5725. * @component: pointer to codec instance
  5726. * @micb_num: number of micbias to be enabled
  5727. * @enable: true to enable micbias or false to disable
  5728. *
  5729. * This function is used to enable micbias (1, 2, 3 or 4) during
  5730. * standalone independent of whether TX use-case is running or not
  5731. *
  5732. * Return: error code in case of failure or 0 for success
  5733. */
  5734. int tasha_codec_enable_standalone_micbias(struct snd_soc_component *component,
  5735. int micb_num,
  5736. bool enable)
  5737. {
  5738. const char * const micb_names[] = {
  5739. DAPM_MICBIAS1_STANDALONE, DAPM_MICBIAS2_STANDALONE,
  5740. DAPM_MICBIAS3_STANDALONE, DAPM_MICBIAS4_STANDALONE
  5741. };
  5742. int micb_index = micb_num - 1;
  5743. int rc;
  5744. if (!component) {
  5745. pr_err("%s: Component memory is NULL\n", __func__);
  5746. return -EINVAL;
  5747. }
  5748. if ((micb_index < 0) || (micb_index > TASHA_MAX_MICBIAS - 1)) {
  5749. dev_err(component->dev, "%s: Invalid micbias index, micb_ind:%d\n",
  5750. __func__, micb_index);
  5751. return -EINVAL;
  5752. }
  5753. if (enable)
  5754. rc = snd_soc_dapm_force_enable_pin(
  5755. snd_soc_component_get_dapm(component),
  5756. micb_names[micb_index]);
  5757. else
  5758. rc = snd_soc_dapm_disable_pin(
  5759. snd_soc_component_get_dapm(component),
  5760. micb_names[micb_index]);
  5761. if (!rc)
  5762. snd_soc_dapm_sync(snd_soc_component_get_dapm(component));
  5763. else
  5764. dev_err(component->dev, "%s: micbias%d force %s pin failed\n",
  5765. __func__, micb_num, (enable ? "enable" : "disable"));
  5766. return rc;
  5767. }
  5768. EXPORT_SYMBOL(tasha_codec_enable_standalone_micbias);
  5769. static const char *const tasha_anc_func_text[] = {"OFF", "ON"};
  5770. static const struct soc_enum tasha_anc_func_enum =
  5771. SOC_ENUM_SINGLE_EXT(2, tasha_anc_func_text);
  5772. static const char *const tasha_clkmode_text[] = {"EXTERNAL", "INTERNAL"};
  5773. static SOC_ENUM_SINGLE_EXT_DECL(tasha_clkmode_enum, tasha_clkmode_text);
  5774. /* Cutoff frequency for high pass filter */
  5775. static const char * const cf_text[] = {
  5776. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  5777. };
  5778. static const char * const rx_cf_text[] = {
  5779. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ",
  5780. "CF_NEG_3DB_0P48HZ"
  5781. };
  5782. static const struct soc_enum cf_dec0_enum =
  5783. SOC_ENUM_SINGLE(WCD9335_CDC_TX0_TX_PATH_CFG0, 5, 3, cf_text);
  5784. static const struct soc_enum cf_dec1_enum =
  5785. SOC_ENUM_SINGLE(WCD9335_CDC_TX1_TX_PATH_CFG0, 5, 3, cf_text);
  5786. static const struct soc_enum cf_dec2_enum =
  5787. SOC_ENUM_SINGLE(WCD9335_CDC_TX2_TX_PATH_CFG0, 5, 3, cf_text);
  5788. static const struct soc_enum cf_dec3_enum =
  5789. SOC_ENUM_SINGLE(WCD9335_CDC_TX3_TX_PATH_CFG0, 5, 3, cf_text);
  5790. static const struct soc_enum cf_dec4_enum =
  5791. SOC_ENUM_SINGLE(WCD9335_CDC_TX4_TX_PATH_CFG0, 5, 3, cf_text);
  5792. static const struct soc_enum cf_dec5_enum =
  5793. SOC_ENUM_SINGLE(WCD9335_CDC_TX5_TX_PATH_CFG0, 5, 3, cf_text);
  5794. static const struct soc_enum cf_dec6_enum =
  5795. SOC_ENUM_SINGLE(WCD9335_CDC_TX6_TX_PATH_CFG0, 5, 3, cf_text);
  5796. static const struct soc_enum cf_dec7_enum =
  5797. SOC_ENUM_SINGLE(WCD9335_CDC_TX7_TX_PATH_CFG0, 5, 3, cf_text);
  5798. static const struct soc_enum cf_dec8_enum =
  5799. SOC_ENUM_SINGLE(WCD9335_CDC_TX8_TX_PATH_CFG0, 5, 3, cf_text);
  5800. static const struct soc_enum cf_int0_1_enum =
  5801. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5802. static SOC_ENUM_SINGLE_DECL(cf_int0_2_enum, WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 2,
  5803. rx_cf_text);
  5804. static const struct soc_enum cf_int1_1_enum =
  5805. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5806. static SOC_ENUM_SINGLE_DECL(cf_int1_2_enum, WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 2,
  5807. rx_cf_text);
  5808. static const struct soc_enum cf_int2_1_enum =
  5809. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5810. static SOC_ENUM_SINGLE_DECL(cf_int2_2_enum, WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 2,
  5811. rx_cf_text);
  5812. static const struct soc_enum cf_int3_1_enum =
  5813. SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5814. static SOC_ENUM_SINGLE_DECL(cf_int3_2_enum, WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 2,
  5815. rx_cf_text);
  5816. static const struct soc_enum cf_int4_1_enum =
  5817. SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5818. static SOC_ENUM_SINGLE_DECL(cf_int4_2_enum, WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 2,
  5819. rx_cf_text);
  5820. static const struct soc_enum cf_int5_1_enum =
  5821. SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5822. static SOC_ENUM_SINGLE_DECL(cf_int5_2_enum, WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 2,
  5823. rx_cf_text);
  5824. static const struct soc_enum cf_int6_1_enum =
  5825. SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5826. static SOC_ENUM_SINGLE_DECL(cf_int6_2_enum, WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 2,
  5827. rx_cf_text);
  5828. static const struct soc_enum cf_int7_1_enum =
  5829. SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5830. static SOC_ENUM_SINGLE_DECL(cf_int7_2_enum, WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 2,
  5831. rx_cf_text);
  5832. static const struct soc_enum cf_int8_1_enum =
  5833. SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CFG2, 0, 4, rx_cf_text);
  5834. static SOC_ENUM_SINGLE_DECL(cf_int8_2_enum, WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 2,
  5835. rx_cf_text);
  5836. static const struct snd_soc_dapm_route audio_i2s_map[] = {
  5837. {"SLIM RX0 MUX", NULL, "RX_I2S_CTL"},
  5838. {"SLIM RX1 MUX", NULL, "RX_I2S_CTL"},
  5839. {"SLIM RX2 MUX", NULL, "RX_I2S_CTL"},
  5840. {"SLIM RX3 MUX", NULL, "RX_I2S_CTL"},
  5841. {"SLIM TX6 MUX", NULL, "TX_I2S_CTL"},
  5842. {"SLIM TX7 MUX", NULL, "TX_I2S_CTL"},
  5843. {"SLIM TX8 MUX", NULL, "TX_I2S_CTL"},
  5844. {"SLIM TX11 MUX", NULL, "TX_I2S_CTL"},
  5845. };
  5846. static const struct snd_soc_dapm_route audio_map[] = {
  5847. /* MAD */
  5848. {"MAD_SEL MUX", "SPE", "MAD_CPE_INPUT"},
  5849. {"MAD_SEL MUX", "MSM", "MADINPUT"},
  5850. {"MADONOFF", "Switch", "MAD_SEL MUX"},
  5851. {"MAD_BROADCAST", "Switch", "MAD_SEL MUX"},
  5852. {"TX13 INP MUX", "CPE_TX_PP", "MADONOFF"},
  5853. /* CPE HW MAD bypass */
  5854. {"CPE IN Mixer", "MAD_BYPASS", "SLIM TX1 MUX"},
  5855. {"AIF4_MAD Mixer", "SLIM TX1", "CPE IN Mixer"},
  5856. {"AIF4_MAD Mixer", "SLIM TX12", "MADONOFF"},
  5857. {"AIF4_MAD Mixer", "SLIM TX13", "TX13 INP MUX"},
  5858. {"AIF4 MAD", NULL, "AIF4_MAD Mixer"},
  5859. {"AIF4 MAD", NULL, "AIF4"},
  5860. {"EC BUF MUX INP", "DEC1", "ADC MUX1"},
  5861. {"AIF5 CPE", NULL, "EC BUF MUX INP"},
  5862. /* SLIMBUS Connections */
  5863. {"AIF1 CAP", NULL, "AIF1_CAP Mixer"},
  5864. {"AIF2 CAP", NULL, "AIF2_CAP Mixer"},
  5865. {"AIF3 CAP", NULL, "AIF3_CAP Mixer"},
  5866. /* VI Feedback */
  5867. {"AIF4_VI Mixer", "SPKR_VI_1", "VIINPUT"},
  5868. {"AIF4_VI Mixer", "SPKR_VI_2", "VIINPUT"},
  5869. {"AIF4 VI", NULL, "AIF4_VI Mixer"},
  5870. /* SLIM_MIXER("AIF1_CAP Mixer"),*/
  5871. {"AIF1_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5872. {"AIF1_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5873. {"AIF1_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5874. {"AIF1_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5875. {"AIF1_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5876. {"AIF1_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5877. {"AIF1_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5878. {"AIF1_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5879. {"AIF1_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5880. {"AIF1_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5881. {"AIF1_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5882. {"AIF1_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5883. {"AIF1_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5884. /* SLIM_MIXER("AIF2_CAP Mixer"),*/
  5885. {"AIF2_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5886. {"AIF2_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5887. {"AIF2_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5888. {"AIF2_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5889. {"AIF2_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5890. {"AIF2_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5891. {"AIF2_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5892. {"AIF2_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5893. {"AIF2_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5894. {"AIF2_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5895. {"AIF2_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5896. {"AIF2_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5897. {"AIF2_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5898. /* SLIM_MIXER("AIF3_CAP Mixer"),*/
  5899. {"AIF3_CAP Mixer", "SLIM TX0", "SLIM TX0 MUX"},
  5900. {"AIF3_CAP Mixer", "SLIM TX1", "SLIM TX1 MUX"},
  5901. {"AIF3_CAP Mixer", "SLIM TX2", "SLIM TX2 MUX"},
  5902. {"AIF3_CAP Mixer", "SLIM TX3", "SLIM TX3 MUX"},
  5903. {"AIF3_CAP Mixer", "SLIM TX4", "SLIM TX4 MUX"},
  5904. {"AIF3_CAP Mixer", "SLIM TX5", "SLIM TX5 MUX"},
  5905. {"AIF3_CAP Mixer", "SLIM TX6", "SLIM TX6 MUX"},
  5906. {"AIF3_CAP Mixer", "SLIM TX7", "SLIM TX7 MUX"},
  5907. {"AIF3_CAP Mixer", "SLIM TX8", "SLIM TX8 MUX"},
  5908. {"AIF3_CAP Mixer", "SLIM TX9", "SLIM TX9 MUX"},
  5909. {"AIF3_CAP Mixer", "SLIM TX10", "SLIM TX10 MUX"},
  5910. {"AIF3_CAP Mixer", "SLIM TX11", "SLIM TX11 MUX"},
  5911. {"AIF3_CAP Mixer", "SLIM TX13", "TX13 INP MUX"},
  5912. {"SLIM TX0 MUX", "DEC0", "ADC MUX0"},
  5913. {"SLIM TX0 MUX", "RX_MIX_TX0", "RX MIX TX0 MUX"},
  5914. {"SLIM TX0 MUX", "DEC0_192", "ADC US MUX0"},
  5915. {"SLIM TX1 MUX", "DEC1", "ADC MUX1"},
  5916. {"SLIM TX1 MUX", "RX_MIX_TX1", "RX MIX TX1 MUX"},
  5917. {"SLIM TX1 MUX", "DEC1_192", "ADC US MUX1"},
  5918. {"SLIM TX2 MUX", "DEC2", "ADC MUX2"},
  5919. {"SLIM TX2 MUX", "RX_MIX_TX2", "RX MIX TX2 MUX"},
  5920. {"SLIM TX2 MUX", "DEC2_192", "ADC US MUX2"},
  5921. {"SLIM TX3 MUX", "DEC3", "ADC MUX3"},
  5922. {"SLIM TX3 MUX", "RX_MIX_TX3", "RX MIX TX3 MUX"},
  5923. {"SLIM TX3 MUX", "DEC3_192", "ADC US MUX3"},
  5924. {"SLIM TX4 MUX", "DEC4", "ADC MUX4"},
  5925. {"SLIM TX4 MUX", "RX_MIX_TX4", "RX MIX TX4 MUX"},
  5926. {"SLIM TX4 MUX", "DEC4_192", "ADC US MUX4"},
  5927. {"SLIM TX5 MUX", "DEC5", "ADC MUX5"},
  5928. {"SLIM TX5 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
  5929. {"SLIM TX5 MUX", "DEC5_192", "ADC US MUX5"},
  5930. {"SLIM TX6 MUX", "DEC6", "ADC MUX6"},
  5931. {"SLIM TX6 MUX", "RX_MIX_TX6", "RX MIX TX6 MUX"},
  5932. {"SLIM TX6 MUX", "DEC6_192", "ADC US MUX6"},
  5933. {"SLIM TX7 MUX", "DEC7", "ADC MUX7"},
  5934. {"SLIM TX7 MUX", "RX_MIX_TX7", "RX MIX TX7 MUX"},
  5935. {"SLIM TX7 MUX", "DEC7_192", "ADC US MUX7"},
  5936. {"SLIM TX8 MUX", "DEC8", "ADC MUX8"},
  5937. {"SLIM TX8 MUX", "RX_MIX_TX8", "RX MIX TX8 MUX"},
  5938. {"SLIM TX8 MUX", "DEC8_192", "ADC US MUX8"},
  5939. {"SLIM TX9 MUX", "DEC7", "ADC MUX7"},
  5940. {"SLIM TX9 MUX", "DEC7_192", "ADC US MUX7"},
  5941. {"SLIM TX10 MUX", "DEC6", "ADC MUX6"},
  5942. {"SLIM TX10 MUX", "DEC6_192", "ADC US MUX6"},
  5943. {"SLIM TX11 MUX", "DEC_0_5", "SLIM TX11 INP1 MUX"},
  5944. {"SLIM TX11 MUX", "DEC_9_12", "SLIM TX11 INP1 MUX"},
  5945. {"SLIM TX11 INP1 MUX", "DEC0", "ADC MUX0"},
  5946. {"SLIM TX11 INP1 MUX", "DEC1", "ADC MUX1"},
  5947. {"SLIM TX11 INP1 MUX", "DEC2", "ADC MUX2"},
  5948. {"SLIM TX11 INP1 MUX", "DEC3", "ADC MUX3"},
  5949. {"SLIM TX11 INP1 MUX", "DEC4", "ADC MUX4"},
  5950. {"SLIM TX11 INP1 MUX", "DEC5", "ADC MUX5"},
  5951. {"SLIM TX11 INP1 MUX", "RX_MIX_TX5", "RX MIX TX5 MUX"},
  5952. {"TX13 INP MUX", "MAD_BRDCST", "MAD_BROADCAST"},
  5953. {"TX13 INP MUX", "CDC_DEC_5", "SLIM TX13 MUX"},
  5954. {"SLIM TX13 MUX", "DEC5", "ADC MUX5"},
  5955. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5956. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5957. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5958. {"RX MIX TX0 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5959. {"RX MIX TX0 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5960. {"RX MIX TX0 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5961. {"RX MIX TX0 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5962. {"RX MIX TX0 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5963. {"RX MIX TX0 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5964. {"RX MIX TX0 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5965. {"RX MIX TX0 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5966. {"RX MIX TX0 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5967. {"RX MIX TX0 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5968. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5969. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5970. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5971. {"RX MIX TX1 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5972. {"RX MIX TX1 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5973. {"RX MIX TX1 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5974. {"RX MIX TX1 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5975. {"RX MIX TX1 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5976. {"RX MIX TX1 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5977. {"RX MIX TX1 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5978. {"RX MIX TX1 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5979. {"RX MIX TX1 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5980. {"RX MIX TX1 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5981. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5982. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5983. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5984. {"RX MIX TX2 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5985. {"RX MIX TX2 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5986. {"RX MIX TX2 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  5987. {"RX MIX TX2 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  5988. {"RX MIX TX2 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  5989. {"RX MIX TX2 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  5990. {"RX MIX TX2 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  5991. {"RX MIX TX2 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  5992. {"RX MIX TX2 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  5993. {"RX MIX TX2 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  5994. {"RX MIX TX3 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  5995. {"RX MIX TX3 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  5996. {"RX MIX TX3 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  5997. {"RX MIX TX3 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  5998. {"RX MIX TX3 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  5999. {"RX MIX TX3 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  6000. {"RX MIX TX3 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  6001. {"RX MIX TX3 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  6002. {"RX MIX TX3 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  6003. {"RX MIX TX3 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  6004. {"RX MIX TX3 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  6005. {"RX MIX TX3 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  6006. {"RX MIX TX3 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  6007. {"RX MIX TX4 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  6008. {"RX MIX TX4 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  6009. {"RX MIX TX4 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  6010. {"RX MIX TX4 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  6011. {"RX MIX TX4 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  6012. {"RX MIX TX4 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  6013. {"RX MIX TX4 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  6014. {"RX MIX TX4 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  6015. {"RX MIX TX4 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  6016. {"RX MIX TX4 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  6017. {"RX MIX TX4 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  6018. {"RX MIX TX4 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  6019. {"RX MIX TX4 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  6020. {"RX MIX TX5 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  6021. {"RX MIX TX5 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  6022. {"RX MIX TX5 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  6023. {"RX MIX TX5 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  6024. {"RX MIX TX5 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  6025. {"RX MIX TX5 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  6026. {"RX MIX TX5 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  6027. {"RX MIX TX5 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  6028. {"RX MIX TX5 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  6029. {"RX MIX TX5 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  6030. {"RX MIX TX5 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  6031. {"RX MIX TX5 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  6032. {"RX MIX TX5 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  6033. {"RX MIX TX6 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  6034. {"RX MIX TX6 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  6035. {"RX MIX TX6 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  6036. {"RX MIX TX6 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  6037. {"RX MIX TX6 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  6038. {"RX MIX TX6 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  6039. {"RX MIX TX6 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  6040. {"RX MIX TX6 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  6041. {"RX MIX TX6 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  6042. {"RX MIX TX6 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  6043. {"RX MIX TX6 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  6044. {"RX MIX TX6 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  6045. {"RX MIX TX6 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  6046. {"RX MIX TX7 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  6047. {"RX MIX TX7 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  6048. {"RX MIX TX7 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  6049. {"RX MIX TX7 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  6050. {"RX MIX TX7 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  6051. {"RX MIX TX7 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  6052. {"RX MIX TX7 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  6053. {"RX MIX TX7 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  6054. {"RX MIX TX7 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  6055. {"RX MIX TX7 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  6056. {"RX MIX TX7 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  6057. {"RX MIX TX7 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  6058. {"RX MIX TX7 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  6059. {"RX MIX TX8 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  6060. {"RX MIX TX8 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  6061. {"RX MIX TX8 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  6062. {"RX MIX TX8 MUX", "RX_MIX3", "RX INT3 SEC MIX"},
  6063. {"RX MIX TX8 MUX", "RX_MIX4", "RX INT4 SEC MIX"},
  6064. {"RX MIX TX8 MUX", "RX_MIX5", "RX INT5 SEC MIX"},
  6065. {"RX MIX TX8 MUX", "RX_MIX6", "RX INT6 SEC MIX"},
  6066. {"RX MIX TX8 MUX", "RX_MIX7", "RX INT7 SEC MIX"},
  6067. {"RX MIX TX8 MUX", "RX_MIX8", "RX INT8 SEC MIX"},
  6068. {"RX MIX TX8 MUX", "RX_MIX_VBAT5", "RX INT5 VBAT"},
  6069. {"RX MIX TX8 MUX", "RX_MIX_VBAT6", "RX INT6 VBAT"},
  6070. {"RX MIX TX8 MUX", "RX_MIX_VBAT7", "RX INT7 VBAT"},
  6071. {"RX MIX TX8 MUX", "RX_MIX_VBAT8", "RX INT8 VBAT"},
  6072. {"ADC US MUX0", "US_Switch", "ADC MUX0"},
  6073. {"ADC US MUX1", "US_Switch", "ADC MUX1"},
  6074. {"ADC US MUX2", "US_Switch", "ADC MUX2"},
  6075. {"ADC US MUX3", "US_Switch", "ADC MUX3"},
  6076. {"ADC US MUX4", "US_Switch", "ADC MUX4"},
  6077. {"ADC US MUX5", "US_Switch", "ADC MUX5"},
  6078. {"ADC US MUX6", "US_Switch", "ADC MUX6"},
  6079. {"ADC US MUX7", "US_Switch", "ADC MUX7"},
  6080. {"ADC US MUX8", "US_Switch", "ADC MUX8"},
  6081. {"ADC MUX0", "DMIC", "DMIC MUX0"},
  6082. {"ADC MUX0", "AMIC", "AMIC MUX0"},
  6083. {"ADC MUX1", "DMIC", "DMIC MUX1"},
  6084. {"ADC MUX1", "AMIC", "AMIC MUX1"},
  6085. {"ADC MUX2", "DMIC", "DMIC MUX2"},
  6086. {"ADC MUX2", "AMIC", "AMIC MUX2"},
  6087. {"ADC MUX3", "DMIC", "DMIC MUX3"},
  6088. {"ADC MUX3", "AMIC", "AMIC MUX3"},
  6089. {"ADC MUX4", "DMIC", "DMIC MUX4"},
  6090. {"ADC MUX4", "AMIC", "AMIC MUX4"},
  6091. {"ADC MUX5", "DMIC", "DMIC MUX5"},
  6092. {"ADC MUX5", "AMIC", "AMIC MUX5"},
  6093. {"ADC MUX6", "DMIC", "DMIC MUX6"},
  6094. {"ADC MUX6", "AMIC", "AMIC MUX6"},
  6095. {"ADC MUX7", "DMIC", "DMIC MUX7"},
  6096. {"ADC MUX7", "AMIC", "AMIC MUX7"},
  6097. {"ADC MUX8", "DMIC", "DMIC MUX8"},
  6098. {"ADC MUX8", "AMIC", "AMIC MUX8"},
  6099. {"ADC MUX10", "DMIC", "DMIC MUX10"},
  6100. {"ADC MUX10", "AMIC", "AMIC MUX10"},
  6101. {"ADC MUX11", "DMIC", "DMIC MUX11"},
  6102. {"ADC MUX11", "AMIC", "AMIC MUX11"},
  6103. {"ADC MUX12", "DMIC", "DMIC MUX12"},
  6104. {"ADC MUX12", "AMIC", "AMIC MUX12"},
  6105. {"ADC MUX13", "DMIC", "DMIC MUX13"},
  6106. {"ADC MUX13", "AMIC", "AMIC MUX13"},
  6107. {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX10"},
  6108. {"ADC MUX0", "ANC_FB_TUNE1", "ADC MUX11"},
  6109. {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX12"},
  6110. {"ADC MUX0", "ANC_FB_TUNE2", "ADC MUX13"},
  6111. {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX10"},
  6112. {"ADC MUX1", "ANC_FB_TUNE1", "ADC MUX11"},
  6113. {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX12"},
  6114. {"ADC MUX1", "ANC_FB_TUNE2", "ADC MUX13"},
  6115. {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX10"},
  6116. {"ADC MUX2", "ANC_FB_TUNE1", "ADC MUX11"},
  6117. {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX12"},
  6118. {"ADC MUX2", "ANC_FB_TUNE2", "ADC MUX13"},
  6119. {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX10"},
  6120. {"ADC MUX3", "ANC_FB_TUNE1", "ADC MUX11"},
  6121. {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX12"},
  6122. {"ADC MUX3", "ANC_FB_TUNE2", "ADC MUX13"},
  6123. {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX10"},
  6124. {"ADC MUX4", "ANC_FB_TUNE1", "ADC MUX11"},
  6125. {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX12"},
  6126. {"ADC MUX4", "ANC_FB_TUNE2", "ADC MUX13"},
  6127. {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX10"},
  6128. {"ADC MUX5", "ANC_FB_TUNE1", "ADC MUX11"},
  6129. {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX12"},
  6130. {"ADC MUX5", "ANC_FB_TUNE2", "ADC MUX13"},
  6131. {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX10"},
  6132. {"ADC MUX6", "ANC_FB_TUNE1", "ADC MUX11"},
  6133. {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX12"},
  6134. {"ADC MUX6", "ANC_FB_TUNE2", "ADC MUX13"},
  6135. {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX10"},
  6136. {"ADC MUX7", "ANC_FB_TUNE1", "ADC MUX11"},
  6137. {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX12"},
  6138. {"ADC MUX7", "ANC_FB_TUNE2", "ADC MUX13"},
  6139. {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX10"},
  6140. {"ADC MUX8", "ANC_FB_TUNE1", "ADC MUX11"},
  6141. {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX12"},
  6142. {"ADC MUX8", "ANC_FB_TUNE2", "ADC MUX13"},
  6143. {"DMIC MUX0", "DMIC0", "DMIC0"},
  6144. {"DMIC MUX0", "DMIC1", "DMIC1"},
  6145. {"DMIC MUX0", "DMIC2", "DMIC2"},
  6146. {"DMIC MUX0", "DMIC3", "DMIC3"},
  6147. {"DMIC MUX0", "DMIC4", "DMIC4"},
  6148. {"DMIC MUX0", "DMIC5", "DMIC5"},
  6149. {"AMIC MUX0", "ADC1", "ADC1"},
  6150. {"AMIC MUX0", "ADC2", "ADC2"},
  6151. {"AMIC MUX0", "ADC3", "ADC3"},
  6152. {"AMIC MUX0", "ADC4", "ADC4"},
  6153. {"AMIC MUX0", "ADC5", "ADC5"},
  6154. {"AMIC MUX0", "ADC6", "ADC6"},
  6155. {"DMIC MUX1", "DMIC0", "DMIC0"},
  6156. {"DMIC MUX1", "DMIC1", "DMIC1"},
  6157. {"DMIC MUX1", "DMIC2", "DMIC2"},
  6158. {"DMIC MUX1", "DMIC3", "DMIC3"},
  6159. {"DMIC MUX1", "DMIC4", "DMIC4"},
  6160. {"DMIC MUX1", "DMIC5", "DMIC5"},
  6161. {"AMIC MUX1", "ADC1", "ADC1"},
  6162. {"AMIC MUX1", "ADC2", "ADC2"},
  6163. {"AMIC MUX1", "ADC3", "ADC3"},
  6164. {"AMIC MUX1", "ADC4", "ADC4"},
  6165. {"AMIC MUX1", "ADC5", "ADC5"},
  6166. {"AMIC MUX1", "ADC6", "ADC6"},
  6167. {"DMIC MUX2", "DMIC0", "DMIC0"},
  6168. {"DMIC MUX2", "DMIC1", "DMIC1"},
  6169. {"DMIC MUX2", "DMIC2", "DMIC2"},
  6170. {"DMIC MUX2", "DMIC3", "DMIC3"},
  6171. {"DMIC MUX2", "DMIC4", "DMIC4"},
  6172. {"DMIC MUX2", "DMIC5", "DMIC5"},
  6173. {"AMIC MUX2", "ADC1", "ADC1"},
  6174. {"AMIC MUX2", "ADC2", "ADC2"},
  6175. {"AMIC MUX2", "ADC3", "ADC3"},
  6176. {"AMIC MUX2", "ADC4", "ADC4"},
  6177. {"AMIC MUX2", "ADC5", "ADC5"},
  6178. {"AMIC MUX2", "ADC6", "ADC6"},
  6179. {"DMIC MUX3", "DMIC0", "DMIC0"},
  6180. {"DMIC MUX3", "DMIC1", "DMIC1"},
  6181. {"DMIC MUX3", "DMIC2", "DMIC2"},
  6182. {"DMIC MUX3", "DMIC3", "DMIC3"},
  6183. {"DMIC MUX3", "DMIC4", "DMIC4"},
  6184. {"DMIC MUX3", "DMIC5", "DMIC5"},
  6185. {"AMIC MUX3", "ADC1", "ADC1"},
  6186. {"AMIC MUX3", "ADC2", "ADC2"},
  6187. {"AMIC MUX3", "ADC3", "ADC3"},
  6188. {"AMIC MUX3", "ADC4", "ADC4"},
  6189. {"AMIC MUX3", "ADC5", "ADC5"},
  6190. {"AMIC MUX3", "ADC6", "ADC6"},
  6191. {"DMIC MUX4", "DMIC0", "DMIC0"},
  6192. {"DMIC MUX4", "DMIC1", "DMIC1"},
  6193. {"DMIC MUX4", "DMIC2", "DMIC2"},
  6194. {"DMIC MUX4", "DMIC3", "DMIC3"},
  6195. {"DMIC MUX4", "DMIC4", "DMIC4"},
  6196. {"DMIC MUX4", "DMIC5", "DMIC5"},
  6197. {"AMIC MUX4", "ADC1", "ADC1"},
  6198. {"AMIC MUX4", "ADC2", "ADC2"},
  6199. {"AMIC MUX4", "ADC3", "ADC3"},
  6200. {"AMIC MUX4", "ADC4", "ADC4"},
  6201. {"AMIC MUX4", "ADC5", "ADC5"},
  6202. {"AMIC MUX4", "ADC6", "ADC6"},
  6203. {"DMIC MUX5", "DMIC0", "DMIC0"},
  6204. {"DMIC MUX5", "DMIC1", "DMIC1"},
  6205. {"DMIC MUX5", "DMIC2", "DMIC2"},
  6206. {"DMIC MUX5", "DMIC3", "DMIC3"},
  6207. {"DMIC MUX5", "DMIC4", "DMIC4"},
  6208. {"DMIC MUX5", "DMIC5", "DMIC5"},
  6209. {"AMIC MUX5", "ADC1", "ADC1"},
  6210. {"AMIC MUX5", "ADC2", "ADC2"},
  6211. {"AMIC MUX5", "ADC3", "ADC3"},
  6212. {"AMIC MUX5", "ADC4", "ADC4"},
  6213. {"AMIC MUX5", "ADC5", "ADC5"},
  6214. {"AMIC MUX5", "ADC6", "ADC6"},
  6215. {"DMIC MUX6", "DMIC0", "DMIC0"},
  6216. {"DMIC MUX6", "DMIC1", "DMIC1"},
  6217. {"DMIC MUX6", "DMIC2", "DMIC2"},
  6218. {"DMIC MUX6", "DMIC3", "DMIC3"},
  6219. {"DMIC MUX6", "DMIC4", "DMIC4"},
  6220. {"DMIC MUX6", "DMIC5", "DMIC5"},
  6221. {"AMIC MUX6", "ADC1", "ADC1"},
  6222. {"AMIC MUX6", "ADC2", "ADC2"},
  6223. {"AMIC MUX6", "ADC3", "ADC3"},
  6224. {"AMIC MUX6", "ADC4", "ADC4"},
  6225. {"AMIC MUX6", "ADC5", "ADC5"},
  6226. {"AMIC MUX6", "ADC6", "ADC6"},
  6227. {"DMIC MUX7", "DMIC0", "DMIC0"},
  6228. {"DMIC MUX7", "DMIC1", "DMIC1"},
  6229. {"DMIC MUX7", "DMIC2", "DMIC2"},
  6230. {"DMIC MUX7", "DMIC3", "DMIC3"},
  6231. {"DMIC MUX7", "DMIC4", "DMIC4"},
  6232. {"DMIC MUX7", "DMIC5", "DMIC5"},
  6233. {"AMIC MUX7", "ADC1", "ADC1"},
  6234. {"AMIC MUX7", "ADC2", "ADC2"},
  6235. {"AMIC MUX7", "ADC3", "ADC3"},
  6236. {"AMIC MUX7", "ADC4", "ADC4"},
  6237. {"AMIC MUX7", "ADC5", "ADC5"},
  6238. {"AMIC MUX7", "ADC6", "ADC6"},
  6239. {"DMIC MUX8", "DMIC0", "DMIC0"},
  6240. {"DMIC MUX8", "DMIC1", "DMIC1"},
  6241. {"DMIC MUX8", "DMIC2", "DMIC2"},
  6242. {"DMIC MUX8", "DMIC3", "DMIC3"},
  6243. {"DMIC MUX8", "DMIC4", "DMIC4"},
  6244. {"DMIC MUX8", "DMIC5", "DMIC5"},
  6245. {"AMIC MUX8", "ADC1", "ADC1"},
  6246. {"AMIC MUX8", "ADC2", "ADC2"},
  6247. {"AMIC MUX8", "ADC3", "ADC3"},
  6248. {"AMIC MUX8", "ADC4", "ADC4"},
  6249. {"AMIC MUX8", "ADC5", "ADC5"},
  6250. {"AMIC MUX8", "ADC6", "ADC6"},
  6251. {"DMIC MUX10", "DMIC0", "DMIC0"},
  6252. {"DMIC MUX10", "DMIC1", "DMIC1"},
  6253. {"DMIC MUX10", "DMIC2", "DMIC2"},
  6254. {"DMIC MUX10", "DMIC3", "DMIC3"},
  6255. {"DMIC MUX10", "DMIC4", "DMIC4"},
  6256. {"DMIC MUX10", "DMIC5", "DMIC5"},
  6257. {"AMIC MUX10", "ADC1", "ADC1"},
  6258. {"AMIC MUX10", "ADC2", "ADC2"},
  6259. {"AMIC MUX10", "ADC3", "ADC3"},
  6260. {"AMIC MUX10", "ADC4", "ADC4"},
  6261. {"AMIC MUX10", "ADC5", "ADC5"},
  6262. {"AMIC MUX10", "ADC6", "ADC6"},
  6263. {"DMIC MUX11", "DMIC0", "DMIC0"},
  6264. {"DMIC MUX11", "DMIC1", "DMIC1"},
  6265. {"DMIC MUX11", "DMIC2", "DMIC2"},
  6266. {"DMIC MUX11", "DMIC3", "DMIC3"},
  6267. {"DMIC MUX11", "DMIC4", "DMIC4"},
  6268. {"DMIC MUX11", "DMIC5", "DMIC5"},
  6269. {"AMIC MUX11", "ADC1", "ADC1"},
  6270. {"AMIC MUX11", "ADC2", "ADC2"},
  6271. {"AMIC MUX11", "ADC3", "ADC3"},
  6272. {"AMIC MUX11", "ADC4", "ADC4"},
  6273. {"AMIC MUX11", "ADC5", "ADC5"},
  6274. {"AMIC MUX11", "ADC6", "ADC6"},
  6275. {"DMIC MUX12", "DMIC0", "DMIC0"},
  6276. {"DMIC MUX12", "DMIC1", "DMIC1"},
  6277. {"DMIC MUX12", "DMIC2", "DMIC2"},
  6278. {"DMIC MUX12", "DMIC3", "DMIC3"},
  6279. {"DMIC MUX12", "DMIC4", "DMIC4"},
  6280. {"DMIC MUX12", "DMIC5", "DMIC5"},
  6281. {"AMIC MUX12", "ADC1", "ADC1"},
  6282. {"AMIC MUX12", "ADC2", "ADC2"},
  6283. {"AMIC MUX12", "ADC3", "ADC3"},
  6284. {"AMIC MUX12", "ADC4", "ADC4"},
  6285. {"AMIC MUX12", "ADC5", "ADC5"},
  6286. {"AMIC MUX12", "ADC6", "ADC6"},
  6287. {"DMIC MUX13", "DMIC0", "DMIC0"},
  6288. {"DMIC MUX13", "DMIC1", "DMIC1"},
  6289. {"DMIC MUX13", "DMIC2", "DMIC2"},
  6290. {"DMIC MUX13", "DMIC3", "DMIC3"},
  6291. {"DMIC MUX13", "DMIC4", "DMIC4"},
  6292. {"DMIC MUX13", "DMIC5", "DMIC5"},
  6293. {"AMIC MUX13", "ADC1", "ADC1"},
  6294. {"AMIC MUX13", "ADC2", "ADC2"},
  6295. {"AMIC MUX13", "ADC3", "ADC3"},
  6296. {"AMIC MUX13", "ADC4", "ADC4"},
  6297. {"AMIC MUX13", "ADC5", "ADC5"},
  6298. {"AMIC MUX13", "ADC6", "ADC6"},
  6299. /* ADC Connections */
  6300. {"ADC1", NULL, "AMIC1"},
  6301. {"ADC2", NULL, "AMIC2"},
  6302. {"ADC3", NULL, "AMIC3"},
  6303. {"ADC4", NULL, "AMIC4"},
  6304. {"ADC5", NULL, "AMIC5"},
  6305. {"ADC6", NULL, "AMIC6"},
  6306. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  6307. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  6308. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  6309. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  6310. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  6311. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  6312. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  6313. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  6314. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  6315. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP0"},
  6316. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP1"},
  6317. {"RX INT3_1 MIX1", NULL, "RX INT3_1 MIX1 INP2"},
  6318. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP0"},
  6319. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP1"},
  6320. {"RX INT4_1 MIX1", NULL, "RX INT4_1 MIX1 INP2"},
  6321. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP0"},
  6322. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP1"},
  6323. {"RX INT5_1 MIX1", NULL, "RX INT5_1 MIX1 INP2"},
  6324. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP0"},
  6325. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP1"},
  6326. {"RX INT6_1 MIX1", NULL, "RX INT6_1 MIX1 INP2"},
  6327. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP0"},
  6328. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP1"},
  6329. {"RX INT7_1 MIX1", NULL, "RX INT7_1 MIX1 INP2"},
  6330. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP0"},
  6331. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP1"},
  6332. {"RX INT8_1 MIX1", NULL, "RX INT8_1 MIX1 INP2"},
  6333. {"RX INT0 SEC MIX", NULL, "RX INT0_1 MIX1"},
  6334. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  6335. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  6336. {"RX INT0 INTERP", NULL, "RX INT0 MIX2"},
  6337. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 INTERP"},
  6338. {"RX INT0 DAC", NULL, "RX INT0 DEM MUX"},
  6339. {"RX INT0 DAC", NULL, "RX_BIAS"},
  6340. {"EAR PA", NULL, "RX INT0 DAC"},
  6341. {"EAR", NULL, "EAR PA"},
  6342. {"SPL SRC0 MUX", "SRC_IN_HPHL", "RX INT1_1 MIX1"},
  6343. {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 MIX1"},
  6344. {"RX INT1 SPLINE MIX", "HPHL Switch", "SPL SRC0 MUX"},
  6345. {"RX INT1_1 NATIVE MUX", "ON", "RX INT1_1 MIX1"},
  6346. {"RX INT1 SPLINE MIX", NULL, "RX INT1_1 NATIVE MUX"},
  6347. {"RX INT1_1 NATIVE MUX", NULL, "RX INT1 NATIVE SUPPLY"},
  6348. {"RX INT1 SEC MIX", NULL, "RX INT1 SPLINE MIX"},
  6349. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  6350. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  6351. {"RX INT1 INTERP", NULL, "RX INT1 MIX2"},
  6352. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 INTERP"},
  6353. {"RX INT1 DAC", NULL, "RX INT1 DEM MUX"},
  6354. {"RX INT1 DAC", NULL, "RX_BIAS"},
  6355. {"HPHL PA", NULL, "RX INT1 DAC"},
  6356. {"HPHL", NULL, "HPHL PA"},
  6357. {"SPL SRC1 MUX", "SRC_IN_HPHR", "RX INT2_1 MIX1"},
  6358. {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 MIX1"},
  6359. {"RX INT2 SPLINE MIX", "HPHR Switch", "SPL SRC1 MUX"},
  6360. {"RX INT2_1 NATIVE MUX", "ON", "RX INT2_1 MIX1"},
  6361. {"RX INT2 SPLINE MIX", NULL, "RX INT2_1 NATIVE MUX"},
  6362. {"RX INT2_1 NATIVE MUX", NULL, "RX INT2 NATIVE SUPPLY"},
  6363. {"RX INT2 SEC MIX", NULL, "RX INT2 SPLINE MIX"},
  6364. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  6365. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  6366. {"RX INT2 INTERP", NULL, "RX INT2 MIX2"},
  6367. {"RX INT2 DEM MUX", "CLSH_DSM_OUT", "RX INT2 INTERP"},
  6368. {"RX INT2 DAC", NULL, "RX INT2 DEM MUX"},
  6369. {"RX INT2 DAC", NULL, "RX_BIAS"},
  6370. {"HPHR PA", NULL, "RX INT2 DAC"},
  6371. {"HPHR", NULL, "HPHR PA"},
  6372. {"SPL SRC0 MUX", "SRC_IN_LO1", "RX INT3_1 MIX1"},
  6373. {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 MIX1"},
  6374. {"RX INT3 SPLINE MIX", "LO1 Switch", "SPL SRC0 MUX"},
  6375. {"RX INT3_1 NATIVE MUX", "ON", "RX INT3_1 MIX1"},
  6376. {"RX INT3 SPLINE MIX", NULL, "RX INT3_1 NATIVE MUX"},
  6377. {"RX INT3_1 NATIVE MUX", NULL, "RX INT3 NATIVE SUPPLY"},
  6378. {"RX INT3 SEC MIX", NULL, "RX INT3 SPLINE MIX"},
  6379. {"RX INT3 MIX2", NULL, "RX INT3 SEC MIX"},
  6380. {"RX INT3 MIX2", NULL, "RX INT3 MIX2 INP"},
  6381. {"RX INT3 INTERP", NULL, "RX INT3 MIX2"},
  6382. {"RX INT3 DAC", NULL, "RX INT3 INTERP"},
  6383. {"RX INT3 DAC", NULL, "RX_BIAS"},
  6384. {"LINEOUT1 PA", NULL, "RX INT3 DAC"},
  6385. {"LINEOUT1", NULL, "LINEOUT1 PA"},
  6386. {"SPL SRC1 MUX", "SRC_IN_LO2", "RX INT4_1 MIX1"},
  6387. {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 MIX1"},
  6388. {"RX INT4 SPLINE MIX", "LO2 Switch", "SPL SRC1 MUX"},
  6389. {"RX INT4_1 NATIVE MUX", "ON", "RX INT4_1 MIX1"},
  6390. {"RX INT4 SPLINE MIX", NULL, "RX INT4_1 NATIVE MUX"},
  6391. {"RX INT4_1 NATIVE MUX", NULL, "RX INT4 NATIVE SUPPLY"},
  6392. {"RX INT4 SEC MIX", NULL, "RX INT4 SPLINE MIX"},
  6393. {"RX INT4 MIX2", NULL, "RX INT4 SEC MIX"},
  6394. {"RX INT4 MIX2", NULL, "RX INT4 MIX2 INP"},
  6395. {"RX INT4 INTERP", NULL, "RX INT4 MIX2"},
  6396. {"RX INT4 DAC", NULL, "RX INT4 INTERP"},
  6397. {"RX INT4 DAC", NULL, "RX_BIAS"},
  6398. {"LINEOUT2 PA", NULL, "RX INT4 DAC"},
  6399. {"LINEOUT2", NULL, "LINEOUT2 PA"},
  6400. {"SPL SRC2 MUX", "SRC_IN_LO3", "RX INT5_1 MIX1"},
  6401. {"RX INT5 SPLINE MIX", NULL, "RX INT5_1 MIX1"},
  6402. {"RX INT5 SPLINE MIX", "LO3 Switch", "SPL SRC2 MUX"},
  6403. {"RX INT5 SEC MIX", NULL, "RX INT5 SPLINE MIX"},
  6404. {"RX INT5 MIX2", NULL, "RX INT5 SEC MIX"},
  6405. {"RX INT5 INTERP", NULL, "RX INT5 MIX2"},
  6406. {"RX INT5 VBAT", "LO3 VBAT Enable", "RX INT5 INTERP"},
  6407. {"RX INT5 DAC", NULL, "RX INT5 VBAT"},
  6408. {"RX INT5 DAC", NULL, "RX INT5 INTERP"},
  6409. {"RX INT5 DAC", NULL, "RX_BIAS"},
  6410. {"LINEOUT3 PA", NULL, "RX INT5 DAC"},
  6411. {"LINEOUT3", NULL, "LINEOUT3 PA"},
  6412. {"SPL SRC3 MUX", "SRC_IN_LO4", "RX INT6_1 MIX1"},
  6413. {"RX INT6 SPLINE MIX", NULL, "RX INT6_1 MIX1"},
  6414. {"RX INT6 SPLINE MIX", "LO4 Switch", "SPL SRC3 MUX"},
  6415. {"RX INT6 SEC MIX", NULL, "RX INT6 SPLINE MIX"},
  6416. {"RX INT6 MIX2", NULL, "RX INT6 SEC MIX"},
  6417. {"RX INT6 INTERP", NULL, "RX INT6 MIX2"},
  6418. {"RX INT6 VBAT", "LO4 VBAT Enable", "RX INT6 INTERP"},
  6419. {"RX INT6 DAC", NULL, "RX INT6 VBAT"},
  6420. {"RX INT6 DAC", NULL, "RX INT6 INTERP"},
  6421. {"RX INT6 DAC", NULL, "RX_BIAS"},
  6422. {"LINEOUT4 PA", NULL, "RX INT6 DAC"},
  6423. {"LINEOUT4", NULL, "LINEOUT4 PA"},
  6424. {"SPL SRC2 MUX", "SRC_IN_SPKRL", "RX INT7_1 MIX1"},
  6425. {"RX INT7 SPLINE MIX", NULL, "RX INT7_1 MIX1"},
  6426. {"RX INT7 SPLINE MIX", "SPKRL Switch", "SPL SRC2 MUX"},
  6427. {"RX INT7 SEC MIX", NULL, "RX INT7 SPLINE MIX"},
  6428. {"RX INT7 MIX2", NULL, "RX INT7 SEC MIX"},
  6429. {"RX INT7 MIX2", NULL, "RX INT7 MIX2 INP"},
  6430. {"RX INT7 INTERP", NULL, "RX INT7 MIX2"},
  6431. {"RX INT7 VBAT", "SPKRL VBAT Enable", "RX INT7 INTERP"},
  6432. {"RX INT7 CHAIN", NULL, "RX INT7 VBAT"},
  6433. {"RX INT7 CHAIN", NULL, "RX INT7 INTERP"},
  6434. {"RX INT7 CHAIN", NULL, "RX_BIAS"},
  6435. {"SPK1 OUT", NULL, "RX INT7 CHAIN"},
  6436. {"ANC SPKR PA Enable", "Switch", "RX INT7 CHAIN"},
  6437. {"ANC SPK1 PA", NULL, "ANC SPKR PA Enable"},
  6438. {"SPK1 OUT", NULL, "ANC SPK1 PA"},
  6439. {"SPL SRC3 MUX", "SRC_IN_SPKRR", "RX INT8_1 MIX1"},
  6440. {"RX INT8 SPLINE MIX", NULL, "RX INT8_1 MIX1"},
  6441. {"RX INT8 SPLINE MIX", "SPKRR Switch", "SPL SRC3 MUX"},
  6442. {"RX INT8 SEC MIX", NULL, "RX INT8 SPLINE MIX"},
  6443. {"RX INT8 INTERP", NULL, "RX INT8 SEC MIX"},
  6444. {"RX INT8 VBAT", "SPKRR VBAT Enable", "RX INT8 INTERP"},
  6445. {"RX INT8 CHAIN", NULL, "RX INT8 VBAT"},
  6446. {"RX INT8 CHAIN", NULL, "RX INT8 INTERP"},
  6447. {"RX INT8 CHAIN", NULL, "RX_BIAS"},
  6448. {"SPK2 OUT", NULL, "RX INT8 CHAIN"},
  6449. {"ANC0 FB MUX", "ANC_IN_EAR", "RX INT0 MIX2"},
  6450. {"ANC0 FB MUX", "ANC_IN_HPHL", "RX INT1 MIX2"},
  6451. {"ANC0 FB MUX", "ANC_IN_LO1", "RX INT3 MIX2"},
  6452. {"ANC0 FB MUX", "ANC_IN_EAR_SPKR", "RX INT7 MIX2"},
  6453. {"ANC1 FB MUX", "ANC_IN_HPHR", "RX INT2 MIX2"},
  6454. {"ANC1 FB MUX", "ANC_IN_LO2", "RX INT4 MIX2"},
  6455. {"ANC HPHL Enable", "Switch", "ADC MUX10"},
  6456. {"ANC HPHL Enable", "Switch", "ADC MUX11"},
  6457. {"RX INT1 MIX2", NULL, "ANC HPHL Enable"},
  6458. {"ANC HPHR Enable", "Switch", "ADC MUX12"},
  6459. {"ANC HPHR Enable", "Switch", "ADC MUX13"},
  6460. {"RX INT2 MIX2", NULL, "ANC HPHR Enable"},
  6461. {"ANC EAR Enable", "Switch", "ADC MUX10"},
  6462. {"ANC EAR Enable", "Switch", "ADC MUX11"},
  6463. {"RX INT0 MIX2", NULL, "ANC EAR Enable"},
  6464. {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX10"},
  6465. {"ANC OUT EAR SPKR Enable", "Switch", "ADC MUX11"},
  6466. {"RX INT7 MIX2", NULL, "ANC OUT EAR SPKR Enable"},
  6467. {"ANC LINEOUT1 Enable", "Switch", "ADC MUX10"},
  6468. {"ANC LINEOUT1 Enable", "Switch", "ADC MUX11"},
  6469. {"RX INT3 MIX2", NULL, "ANC LINEOUT1 Enable"},
  6470. {"ANC LINEOUT2 Enable", "Switch", "ADC MUX12"},
  6471. {"ANC LINEOUT2 Enable", "Switch", "ADC MUX13"},
  6472. {"RX INT4 MIX2", NULL, "ANC LINEOUT2 Enable"},
  6473. {"ANC EAR PA", NULL, "RX INT0 DAC"},
  6474. {"ANC EAR", NULL, "ANC EAR PA"},
  6475. {"ANC HPHL PA", NULL, "RX INT1 DAC"},
  6476. {"ANC HPHL", NULL, "ANC HPHL PA"},
  6477. {"ANC HPHR PA", NULL, "RX INT2 DAC"},
  6478. {"ANC HPHR", NULL, "ANC HPHR PA"},
  6479. {"ANC LINEOUT1 PA", NULL, "RX INT3 DAC"},
  6480. {"ANC LINEOUT1", NULL, "ANC LINEOUT1 PA"},
  6481. {"ANC LINEOUT2 PA", NULL, "RX INT4 DAC"},
  6482. {"ANC LINEOUT2", NULL, "ANC LINEOUT2 PA"},
  6483. /* SLIM_MUX("AIF1_PB", "AIF1 PB"),*/
  6484. {"SLIM RX0 MUX", "AIF1_PB", "AIF1 PB"},
  6485. {"SLIM RX1 MUX", "AIF1_PB", "AIF1 PB"},
  6486. {"SLIM RX2 MUX", "AIF1_PB", "AIF1 PB"},
  6487. {"SLIM RX3 MUX", "AIF1_PB", "AIF1 PB"},
  6488. {"SLIM RX4 MUX", "AIF1_PB", "AIF1 PB"},
  6489. {"SLIM RX5 MUX", "AIF1_PB", "AIF1 PB"},
  6490. {"SLIM RX6 MUX", "AIF1_PB", "AIF1 PB"},
  6491. {"SLIM RX7 MUX", "AIF1_PB", "AIF1 PB"},
  6492. /* SLIM_MUX("AIF2_PB", "AIF2 PB"),*/
  6493. {"SLIM RX0 MUX", "AIF2_PB", "AIF2 PB"},
  6494. {"SLIM RX1 MUX", "AIF2_PB", "AIF2 PB"},
  6495. {"SLIM RX2 MUX", "AIF2_PB", "AIF2 PB"},
  6496. {"SLIM RX3 MUX", "AIF2_PB", "AIF2 PB"},
  6497. {"SLIM RX4 MUX", "AIF2_PB", "AIF2 PB"},
  6498. {"SLIM RX5 MUX", "AIF2_PB", "AIF2 PB"},
  6499. {"SLIM RX6 MUX", "AIF2_PB", "AIF2 PB"},
  6500. {"SLIM RX7 MUX", "AIF2_PB", "AIF2 PB"},
  6501. /* SLIM_MUX("AIF3_PB", "AIF3 PB"),*/
  6502. {"SLIM RX0 MUX", "AIF3_PB", "AIF3 PB"},
  6503. {"SLIM RX1 MUX", "AIF3_PB", "AIF3 PB"},
  6504. {"SLIM RX2 MUX", "AIF3_PB", "AIF3 PB"},
  6505. {"SLIM RX3 MUX", "AIF3_PB", "AIF3 PB"},
  6506. {"SLIM RX4 MUX", "AIF3_PB", "AIF3 PB"},
  6507. {"SLIM RX5 MUX", "AIF3_PB", "AIF3 PB"},
  6508. {"SLIM RX6 MUX", "AIF3_PB", "AIF3 PB"},
  6509. {"SLIM RX7 MUX", "AIF3_PB", "AIF3 PB"},
  6510. /* SLIM_MUX("AIF4_PB", "AIF4 PB"),*/
  6511. {"SLIM RX0 MUX", "AIF4_PB", "AIF4 PB"},
  6512. {"SLIM RX1 MUX", "AIF4_PB", "AIF4 PB"},
  6513. {"SLIM RX2 MUX", "AIF4_PB", "AIF4 PB"},
  6514. {"SLIM RX3 MUX", "AIF4_PB", "AIF4 PB"},
  6515. {"SLIM RX4 MUX", "AIF4_PB", "AIF4 PB"},
  6516. {"SLIM RX5 MUX", "AIF4_PB", "AIF4 PB"},
  6517. {"SLIM RX6 MUX", "AIF4_PB", "AIF4 PB"},
  6518. {"SLIM RX7 MUX", "AIF4_PB", "AIF4 PB"},
  6519. /* SLIM_MUX("AIF_MIX1_PB", "AIF MIX1 PB"),*/
  6520. {"SLIM RX0 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6521. {"SLIM RX1 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6522. {"SLIM RX2 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6523. {"SLIM RX3 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6524. {"SLIM RX4 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6525. {"SLIM RX5 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6526. {"SLIM RX6 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6527. {"SLIM RX7 MUX", "AIF_MIX1_PB", "AIF MIX1 PB"},
  6528. {"SLIM RX0", NULL, "SLIM RX0 MUX"},
  6529. {"SLIM RX1", NULL, "SLIM RX1 MUX"},
  6530. {"SLIM RX2", NULL, "SLIM RX2 MUX"},
  6531. {"SLIM RX3", NULL, "SLIM RX3 MUX"},
  6532. {"SLIM RX4", NULL, "SLIM RX4 MUX"},
  6533. {"SLIM RX5", NULL, "SLIM RX5 MUX"},
  6534. {"SLIM RX6", NULL, "SLIM RX6 MUX"},
  6535. {"SLIM RX7", NULL, "SLIM RX7 MUX"},
  6536. {"RX INT0_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6537. {"RX INT0_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6538. {"RX INT0_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6539. {"RX INT0_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6540. {"RX INT0_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6541. {"RX INT0_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6542. {"RX INT0_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6543. {"RX INT0_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6544. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  6545. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  6546. {"RX INT0_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6547. {"RX INT0_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6548. {"RX INT0_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6549. {"RX INT0_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6550. {"RX INT0_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6551. {"RX INT0_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6552. {"RX INT0_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6553. {"RX INT0_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6554. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  6555. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  6556. {"RX INT0_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6557. {"RX INT0_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6558. {"RX INT0_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6559. {"RX INT0_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6560. {"RX INT0_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6561. {"RX INT0_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6562. {"RX INT0_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6563. {"RX INT0_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6564. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  6565. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  6566. /* MIXing path INT0 */
  6567. {"RX INT0_2 MUX", "RX0", "SLIM RX0"},
  6568. {"RX INT0_2 MUX", "RX1", "SLIM RX1"},
  6569. {"RX INT0_2 MUX", "RX2", "SLIM RX2"},
  6570. {"RX INT0_2 MUX", "RX3", "SLIM RX3"},
  6571. {"RX INT0_2 MUX", "RX4", "SLIM RX4"},
  6572. {"RX INT0_2 MUX", "RX5", "SLIM RX5"},
  6573. {"RX INT0_2 MUX", "RX6", "SLIM RX6"},
  6574. {"RX INT0_2 MUX", "RX7", "SLIM RX7"},
  6575. {"RX INT0 SEC MIX", NULL, "RX INT0_2 MUX"},
  6576. /* MIXing path INT1 */
  6577. {"RX INT1_2 MUX", "RX0", "SLIM RX0"},
  6578. {"RX INT1_2 MUX", "RX1", "SLIM RX1"},
  6579. {"RX INT1_2 MUX", "RX2", "SLIM RX2"},
  6580. {"RX INT1_2 MUX", "RX3", "SLIM RX3"},
  6581. {"RX INT1_2 MUX", "RX4", "SLIM RX4"},
  6582. {"RX INT1_2 MUX", "RX5", "SLIM RX5"},
  6583. {"RX INT1_2 MUX", "RX6", "SLIM RX6"},
  6584. {"RX INT1_2 MUX", "RX7", "SLIM RX7"},
  6585. {"RX INT1 SEC MIX", NULL, "RX INT1_2 MUX"},
  6586. /* MIXing path INT2 */
  6587. {"RX INT2_2 MUX", "RX0", "SLIM RX0"},
  6588. {"RX INT2_2 MUX", "RX1", "SLIM RX1"},
  6589. {"RX INT2_2 MUX", "RX2", "SLIM RX2"},
  6590. {"RX INT2_2 MUX", "RX3", "SLIM RX3"},
  6591. {"RX INT2_2 MUX", "RX4", "SLIM RX4"},
  6592. {"RX INT2_2 MUX", "RX5", "SLIM RX5"},
  6593. {"RX INT2_2 MUX", "RX6", "SLIM RX6"},
  6594. {"RX INT2_2 MUX", "RX7", "SLIM RX7"},
  6595. {"RX INT2 SEC MIX", NULL, "RX INT2_2 MUX"},
  6596. /* MIXing path INT3 */
  6597. {"RX INT3_2 MUX", "RX0", "SLIM RX0"},
  6598. {"RX INT3_2 MUX", "RX1", "SLIM RX1"},
  6599. {"RX INT3_2 MUX", "RX2", "SLIM RX2"},
  6600. {"RX INT3_2 MUX", "RX3", "SLIM RX3"},
  6601. {"RX INT3_2 MUX", "RX4", "SLIM RX4"},
  6602. {"RX INT3_2 MUX", "RX5", "SLIM RX5"},
  6603. {"RX INT3_2 MUX", "RX6", "SLIM RX6"},
  6604. {"RX INT3_2 MUX", "RX7", "SLIM RX7"},
  6605. {"RX INT3 SEC MIX", NULL, "RX INT3_2 MUX"},
  6606. /* MIXing path INT4 */
  6607. {"RX INT4_2 MUX", "RX0", "SLIM RX0"},
  6608. {"RX INT4_2 MUX", "RX1", "SLIM RX1"},
  6609. {"RX INT4_2 MUX", "RX2", "SLIM RX2"},
  6610. {"RX INT4_2 MUX", "RX3", "SLIM RX3"},
  6611. {"RX INT4_2 MUX", "RX4", "SLIM RX4"},
  6612. {"RX INT4_2 MUX", "RX5", "SLIM RX5"},
  6613. {"RX INT4_2 MUX", "RX6", "SLIM RX6"},
  6614. {"RX INT4_2 MUX", "RX7", "SLIM RX7"},
  6615. {"RX INT4 SEC MIX", NULL, "RX INT4_2 MUX"},
  6616. /* MIXing path INT5 */
  6617. {"RX INT5_2 MUX", "RX0", "SLIM RX0"},
  6618. {"RX INT5_2 MUX", "RX1", "SLIM RX1"},
  6619. {"RX INT5_2 MUX", "RX2", "SLIM RX2"},
  6620. {"RX INT5_2 MUX", "RX3", "SLIM RX3"},
  6621. {"RX INT5_2 MUX", "RX4", "SLIM RX4"},
  6622. {"RX INT5_2 MUX", "RX5", "SLIM RX5"},
  6623. {"RX INT5_2 MUX", "RX6", "SLIM RX6"},
  6624. {"RX INT5_2 MUX", "RX7", "SLIM RX7"},
  6625. {"RX INT5 SEC MIX", NULL, "RX INT5_2 MUX"},
  6626. /* MIXing path INT6 */
  6627. {"RX INT6_2 MUX", "RX0", "SLIM RX0"},
  6628. {"RX INT6_2 MUX", "RX1", "SLIM RX1"},
  6629. {"RX INT6_2 MUX", "RX2", "SLIM RX2"},
  6630. {"RX INT6_2 MUX", "RX3", "SLIM RX3"},
  6631. {"RX INT6_2 MUX", "RX4", "SLIM RX4"},
  6632. {"RX INT6_2 MUX", "RX5", "SLIM RX5"},
  6633. {"RX INT6_2 MUX", "RX6", "SLIM RX6"},
  6634. {"RX INT6_2 MUX", "RX7", "SLIM RX7"},
  6635. {"RX INT6 SEC MIX", NULL, "RX INT6_2 MUX"},
  6636. /* MIXing path INT7 */
  6637. {"RX INT7_2 MUX", "RX0", "SLIM RX0"},
  6638. {"RX INT7_2 MUX", "RX1", "SLIM RX1"},
  6639. {"RX INT7_2 MUX", "RX2", "SLIM RX2"},
  6640. {"RX INT7_2 MUX", "RX3", "SLIM RX3"},
  6641. {"RX INT7_2 MUX", "RX4", "SLIM RX4"},
  6642. {"RX INT7_2 MUX", "RX5", "SLIM RX5"},
  6643. {"RX INT7_2 MUX", "RX6", "SLIM RX6"},
  6644. {"RX INT7_2 MUX", "RX7", "SLIM RX7"},
  6645. {"RX INT7 SEC MIX", NULL, "RX INT7_2 MUX"},
  6646. /* MIXing path INT8 */
  6647. {"RX INT8_2 MUX", "RX0", "SLIM RX0"},
  6648. {"RX INT8_2 MUX", "RX1", "SLIM RX1"},
  6649. {"RX INT8_2 MUX", "RX2", "SLIM RX2"},
  6650. {"RX INT8_2 MUX", "RX3", "SLIM RX3"},
  6651. {"RX INT8_2 MUX", "RX4", "SLIM RX4"},
  6652. {"RX INT8_2 MUX", "RX5", "SLIM RX5"},
  6653. {"RX INT8_2 MUX", "RX6", "SLIM RX6"},
  6654. {"RX INT8_2 MUX", "RX7", "SLIM RX7"},
  6655. {"RX INT8 SEC MIX", NULL, "RX INT8_2 MUX"},
  6656. {"RX INT1_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6657. {"RX INT1_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6658. {"RX INT1_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6659. {"RX INT1_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6660. {"RX INT1_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6661. {"RX INT1_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6662. {"RX INT1_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6663. {"RX INT1_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6664. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  6665. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  6666. {"RX INT1_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6667. {"RX INT1_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6668. {"RX INT1_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6669. {"RX INT1_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6670. {"RX INT1_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6671. {"RX INT1_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6672. {"RX INT1_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6673. {"RX INT1_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6674. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  6675. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  6676. {"RX INT1_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6677. {"RX INT1_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6678. {"RX INT1_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6679. {"RX INT1_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6680. {"RX INT1_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6681. {"RX INT1_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6682. {"RX INT1_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6683. {"RX INT1_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6684. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  6685. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  6686. {"RX INT2_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6687. {"RX INT2_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6688. {"RX INT2_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6689. {"RX INT2_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6690. {"RX INT2_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6691. {"RX INT2_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6692. {"RX INT2_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6693. {"RX INT2_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6694. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  6695. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  6696. {"RX INT2_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6697. {"RX INT2_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6698. {"RX INT2_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6699. {"RX INT2_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6700. {"RX INT2_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6701. {"RX INT2_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6702. {"RX INT2_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6703. {"RX INT2_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6704. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  6705. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  6706. {"RX INT2_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6707. {"RX INT2_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6708. {"RX INT2_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6709. {"RX INT2_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6710. {"RX INT2_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6711. {"RX INT2_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6712. {"RX INT2_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6713. {"RX INT2_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6714. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  6715. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  6716. {"RX INT3_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6717. {"RX INT3_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6718. {"RX INT3_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6719. {"RX INT3_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6720. {"RX INT3_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6721. {"RX INT3_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6722. {"RX INT3_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6723. {"RX INT3_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6724. {"RX INT3_1 MIX1 INP0", "IIR0", "IIR0"},
  6725. {"RX INT3_1 MIX1 INP0", "IIR1", "IIR1"},
  6726. {"RX INT3_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6727. {"RX INT3_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6728. {"RX INT3_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6729. {"RX INT3_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6730. {"RX INT3_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6731. {"RX INT3_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6732. {"RX INT3_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6733. {"RX INT3_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6734. {"RX INT3_1 MIX1 INP1", "IIR0", "IIR0"},
  6735. {"RX INT3_1 MIX1 INP1", "IIR1", "IIR1"},
  6736. {"RX INT3_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6737. {"RX INT3_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6738. {"RX INT3_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6739. {"RX INT3_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6740. {"RX INT3_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6741. {"RX INT3_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6742. {"RX INT3_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6743. {"RX INT3_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6744. {"RX INT3_1 MIX1 INP2", "IIR0", "IIR0"},
  6745. {"RX INT3_1 MIX1 INP2", "IIR1", "IIR1"},
  6746. {"RX INT4_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6747. {"RX INT4_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6748. {"RX INT4_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6749. {"RX INT4_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6750. {"RX INT4_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6751. {"RX INT4_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6752. {"RX INT4_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6753. {"RX INT4_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6754. {"RX INT4_1 MIX1 INP0", "IIR0", "IIR0"},
  6755. {"RX INT4_1 MIX1 INP0", "IIR1", "IIR1"},
  6756. {"RX INT4_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6757. {"RX INT4_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6758. {"RX INT4_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6759. {"RX INT4_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6760. {"RX INT4_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6761. {"RX INT4_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6762. {"RX INT4_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6763. {"RX INT4_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6764. {"RX INT4_1 MIX1 INP1", "IIR0", "IIR0"},
  6765. {"RX INT4_1 MIX1 INP1", "IIR1", "IIR1"},
  6766. {"RX INT4_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6767. {"RX INT4_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6768. {"RX INT4_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6769. {"RX INT4_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6770. {"RX INT4_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6771. {"RX INT4_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6772. {"RX INT4_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6773. {"RX INT4_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6774. {"RX INT4_1 MIX1 INP2", "IIR0", "IIR0"},
  6775. {"RX INT4_1 MIX1 INP2", "IIR1", "IIR1"},
  6776. {"RX INT5_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6777. {"RX INT5_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6778. {"RX INT5_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6779. {"RX INT5_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6780. {"RX INT5_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6781. {"RX INT5_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6782. {"RX INT5_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6783. {"RX INT5_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6784. {"RX INT5_1 MIX1 INP0", "IIR0", "IIR0"},
  6785. {"RX INT5_1 MIX1 INP0", "IIR1", "IIR1"},
  6786. {"RX INT5_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6787. {"RX INT5_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6788. {"RX INT5_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6789. {"RX INT5_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6790. {"RX INT5_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6791. {"RX INT5_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6792. {"RX INT5_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6793. {"RX INT5_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6794. {"RX INT5_1 MIX1 INP1", "IIR0", "IIR0"},
  6795. {"RX INT5_1 MIX1 INP1", "IIR1", "IIR1"},
  6796. {"RX INT5_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6797. {"RX INT5_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6798. {"RX INT5_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6799. {"RX INT5_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6800. {"RX INT5_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6801. {"RX INT5_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6802. {"RX INT5_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6803. {"RX INT5_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6804. {"RX INT5_1 MIX1 INP2", "IIR0", "IIR0"},
  6805. {"RX INT5_1 MIX1 INP2", "IIR1", "IIR1"},
  6806. {"RX INT6_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6807. {"RX INT6_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6808. {"RX INT6_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6809. {"RX INT6_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6810. {"RX INT6_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6811. {"RX INT6_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6812. {"RX INT6_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6813. {"RX INT6_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6814. {"RX INT6_1 MIX1 INP0", "IIR0", "IIR0"},
  6815. {"RX INT6_1 MIX1 INP0", "IIR1", "IIR1"},
  6816. {"RX INT6_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6817. {"RX INT6_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6818. {"RX INT6_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6819. {"RX INT6_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6820. {"RX INT6_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6821. {"RX INT6_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6822. {"RX INT6_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6823. {"RX INT6_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6824. {"RX INT6_1 MIX1 INP1", "IIR0", "IIR0"},
  6825. {"RX INT6_1 MIX1 INP1", "IIR1", "IIR1"},
  6826. {"RX INT6_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6827. {"RX INT6_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6828. {"RX INT6_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6829. {"RX INT6_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6830. {"RX INT6_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6831. {"RX INT6_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6832. {"RX INT6_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6833. {"RX INT6_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6834. {"RX INT6_1 MIX1 INP2", "IIR0", "IIR0"},
  6835. {"RX INT6_1 MIX1 INP2", "IIR1", "IIR1"},
  6836. {"RX INT7_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6837. {"RX INT7_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6838. {"RX INT7_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6839. {"RX INT7_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6840. {"RX INT7_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6841. {"RX INT7_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6842. {"RX INT7_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6843. {"RX INT7_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6844. {"RX INT7_1 MIX1 INP0", "IIR0", "IIR0"},
  6845. {"RX INT7_1 MIX1 INP0", "IIR1", "IIR1"},
  6846. {"RX INT7_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6847. {"RX INT7_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6848. {"RX INT7_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6849. {"RX INT7_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6850. {"RX INT7_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6851. {"RX INT7_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6852. {"RX INT7_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6853. {"RX INT7_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6854. {"RX INT7_1 MIX1 INP1", "IIR0", "IIR0"},
  6855. {"RX INT7_1 MIX1 INP1", "IIR1", "IIR1"},
  6856. {"RX INT7_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6857. {"RX INT7_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6858. {"RX INT7_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6859. {"RX INT7_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6860. {"RX INT7_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6861. {"RX INT7_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6862. {"RX INT7_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6863. {"RX INT7_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6864. {"RX INT7_1 MIX1 INP2", "IIR0", "IIR0"},
  6865. {"RX INT7_1 MIX1 INP2", "IIR1", "IIR1"},
  6866. {"RX INT8_1 MIX1 INP0", "RX0", "SLIM RX0"},
  6867. {"RX INT8_1 MIX1 INP0", "RX1", "SLIM RX1"},
  6868. {"RX INT8_1 MIX1 INP0", "RX2", "SLIM RX2"},
  6869. {"RX INT8_1 MIX1 INP0", "RX3", "SLIM RX3"},
  6870. {"RX INT8_1 MIX1 INP0", "RX4", "SLIM RX4"},
  6871. {"RX INT8_1 MIX1 INP0", "RX5", "SLIM RX5"},
  6872. {"RX INT8_1 MIX1 INP0", "RX6", "SLIM RX6"},
  6873. {"RX INT8_1 MIX1 INP0", "RX7", "SLIM RX7"},
  6874. {"RX INT8_1 MIX1 INP0", "IIR0", "IIR0"},
  6875. {"RX INT8_1 MIX1 INP0", "IIR1", "IIR1"},
  6876. {"RX INT8_1 MIX1 INP1", "RX0", "SLIM RX0"},
  6877. {"RX INT8_1 MIX1 INP1", "RX1", "SLIM RX1"},
  6878. {"RX INT8_1 MIX1 INP1", "RX2", "SLIM RX2"},
  6879. {"RX INT8_1 MIX1 INP1", "RX3", "SLIM RX3"},
  6880. {"RX INT8_1 MIX1 INP1", "RX4", "SLIM RX4"},
  6881. {"RX INT8_1 MIX1 INP1", "RX5", "SLIM RX5"},
  6882. {"RX INT8_1 MIX1 INP1", "RX6", "SLIM RX6"},
  6883. {"RX INT8_1 MIX1 INP1", "RX7", "SLIM RX7"},
  6884. {"RX INT8_1 MIX1 INP1", "IIR0", "IIR0"},
  6885. {"RX INT8_1 MIX1 INP1", "IIR1", "IIR1"},
  6886. {"RX INT8_1 MIX1 INP2", "RX0", "SLIM RX0"},
  6887. {"RX INT8_1 MIX1 INP2", "RX1", "SLIM RX1"},
  6888. {"RX INT8_1 MIX1 INP2", "RX2", "SLIM RX2"},
  6889. {"RX INT8_1 MIX1 INP2", "RX3", "SLIM RX3"},
  6890. {"RX INT8_1 MIX1 INP2", "RX4", "SLIM RX4"},
  6891. {"RX INT8_1 MIX1 INP2", "RX5", "SLIM RX5"},
  6892. {"RX INT8_1 MIX1 INP2", "RX6", "SLIM RX6"},
  6893. {"RX INT8_1 MIX1 INP2", "RX7", "SLIM RX7"},
  6894. {"RX INT8_1 MIX1 INP2", "IIR0", "IIR0"},
  6895. {"RX INT8_1 MIX1 INP2", "IIR1", "IIR1"},
  6896. /* SRC0, SRC1 inputs to Sidetone RX Mixer
  6897. * on RX0, RX1, RX2, RX3, RX4 and RX7 chains
  6898. */
  6899. {"IIR0", NULL, "IIR0 INP0 MUX"},
  6900. {"IIR0 INP0 MUX", "DEC0", "ADC MUX0"},
  6901. {"IIR0 INP0 MUX", "DEC1", "ADC MUX1"},
  6902. {"IIR0 INP0 MUX", "DEC2", "ADC MUX2"},
  6903. {"IIR0 INP0 MUX", "DEC3", "ADC MUX3"},
  6904. {"IIR0 INP0 MUX", "DEC4", "ADC MUX4"},
  6905. {"IIR0 INP0 MUX", "DEC5", "ADC MUX5"},
  6906. {"IIR0 INP0 MUX", "DEC6", "ADC MUX6"},
  6907. {"IIR0 INP0 MUX", "DEC7", "ADC MUX7"},
  6908. {"IIR0 INP0 MUX", "DEC8", "ADC MUX8"},
  6909. {"IIR0 INP0 MUX", "RX0", "SLIM RX0"},
  6910. {"IIR0 INP0 MUX", "RX1", "SLIM RX1"},
  6911. {"IIR0 INP0 MUX", "RX2", "SLIM RX2"},
  6912. {"IIR0 INP0 MUX", "RX3", "SLIM RX3"},
  6913. {"IIR0 INP0 MUX", "RX4", "SLIM RX4"},
  6914. {"IIR0 INP0 MUX", "RX5", "SLIM RX5"},
  6915. {"IIR0 INP0 MUX", "RX6", "SLIM RX6"},
  6916. {"IIR0 INP0 MUX", "RX7", "SLIM RX7"},
  6917. {"IIR0", NULL, "IIR0 INP1 MUX"},
  6918. {"IIR0 INP1 MUX", "DEC0", "ADC MUX0"},
  6919. {"IIR0 INP1 MUX", "DEC1", "ADC MUX1"},
  6920. {"IIR0 INP1 MUX", "DEC2", "ADC MUX2"},
  6921. {"IIR0 INP1 MUX", "DEC3", "ADC MUX3"},
  6922. {"IIR0 INP1 MUX", "DEC4", "ADC MUX4"},
  6923. {"IIR0 INP1 MUX", "DEC5", "ADC MUX5"},
  6924. {"IIR0 INP1 MUX", "DEC6", "ADC MUX6"},
  6925. {"IIR0 INP1 MUX", "DEC7", "ADC MUX7"},
  6926. {"IIR0 INP1 MUX", "DEC8", "ADC MUX8"},
  6927. {"IIR0 INP1 MUX", "RX0", "SLIM RX0"},
  6928. {"IIR0 INP1 MUX", "RX1", "SLIM RX1"},
  6929. {"IIR0 INP1 MUX", "RX2", "SLIM RX2"},
  6930. {"IIR0 INP1 MUX", "RX3", "SLIM RX3"},
  6931. {"IIR0 INP1 MUX", "RX4", "SLIM RX4"},
  6932. {"IIR0 INP1 MUX", "RX5", "SLIM RX5"},
  6933. {"IIR0 INP1 MUX", "RX6", "SLIM RX6"},
  6934. {"IIR0 INP1 MUX", "RX7", "SLIM RX7"},
  6935. {"IIR0", NULL, "IIR0 INP2 MUX"},
  6936. {"IIR0 INP2 MUX", "DEC0", "ADC MUX0"},
  6937. {"IIR0 INP2 MUX", "DEC1", "ADC MUX1"},
  6938. {"IIR0 INP2 MUX", "DEC2", "ADC MUX2"},
  6939. {"IIR0 INP2 MUX", "DEC3", "ADC MUX3"},
  6940. {"IIR0 INP2 MUX", "DEC4", "ADC MUX4"},
  6941. {"IIR0 INP2 MUX", "DEC5", "ADC MUX5"},
  6942. {"IIR0 INP2 MUX", "DEC6", "ADC MUX6"},
  6943. {"IIR0 INP2 MUX", "DEC7", "ADC MUX7"},
  6944. {"IIR0 INP2 MUX", "DEC8", "ADC MUX8"},
  6945. {"IIR0 INP2 MUX", "RX0", "SLIM RX0"},
  6946. {"IIR0 INP2 MUX", "RX1", "SLIM RX1"},
  6947. {"IIR0 INP2 MUX", "RX2", "SLIM RX2"},
  6948. {"IIR0 INP2 MUX", "RX3", "SLIM RX3"},
  6949. {"IIR0 INP2 MUX", "RX4", "SLIM RX4"},
  6950. {"IIR0 INP2 MUX", "RX5", "SLIM RX5"},
  6951. {"IIR0 INP2 MUX", "RX6", "SLIM RX6"},
  6952. {"IIR0 INP2 MUX", "RX7", "SLIM RX7"},
  6953. {"IIR0", NULL, "IIR0 INP3 MUX"},
  6954. {"IIR0 INP3 MUX", "DEC0", "ADC MUX0"},
  6955. {"IIR0 INP3 MUX", "DEC1", "ADC MUX1"},
  6956. {"IIR0 INP3 MUX", "DEC2", "ADC MUX2"},
  6957. {"IIR0 INP3 MUX", "DEC3", "ADC MUX3"},
  6958. {"IIR0 INP3 MUX", "DEC4", "ADC MUX4"},
  6959. {"IIR0 INP3 MUX", "DEC5", "ADC MUX5"},
  6960. {"IIR0 INP3 MUX", "DEC6", "ADC MUX6"},
  6961. {"IIR0 INP3 MUX", "DEC7", "ADC MUX7"},
  6962. {"IIR0 INP3 MUX", "DEC8", "ADC MUX8"},
  6963. {"IIR0 INP3 MUX", "RX0", "SLIM RX0"},
  6964. {"IIR0 INP3 MUX", "RX1", "SLIM RX1"},
  6965. {"IIR0 INP3 MUX", "RX2", "SLIM RX2"},
  6966. {"IIR0 INP3 MUX", "RX3", "SLIM RX3"},
  6967. {"IIR0 INP3 MUX", "RX4", "SLIM RX4"},
  6968. {"IIR0 INP3 MUX", "RX5", "SLIM RX5"},
  6969. {"IIR0 INP3 MUX", "RX6", "SLIM RX6"},
  6970. {"IIR0 INP3 MUX", "RX7", "SLIM RX7"},
  6971. {"IIR1", NULL, "IIR1 INP0 MUX"},
  6972. {"IIR1 INP0 MUX", "DEC0", "ADC MUX0"},
  6973. {"IIR1 INP0 MUX", "DEC1", "ADC MUX1"},
  6974. {"IIR1 INP0 MUX", "DEC2", "ADC MUX2"},
  6975. {"IIR1 INP0 MUX", "DEC3", "ADC MUX3"},
  6976. {"IIR1 INP0 MUX", "DEC4", "ADC MUX4"},
  6977. {"IIR1 INP0 MUX", "DEC5", "ADC MUX5"},
  6978. {"IIR1 INP0 MUX", "DEC6", "ADC MUX6"},
  6979. {"IIR1 INP0 MUX", "DEC7", "ADC MUX7"},
  6980. {"IIR1 INP0 MUX", "DEC8", "ADC MUX8"},
  6981. {"IIR1 INP0 MUX", "RX0", "SLIM RX0"},
  6982. {"IIR1 INP0 MUX", "RX1", "SLIM RX1"},
  6983. {"IIR1 INP0 MUX", "RX2", "SLIM RX2"},
  6984. {"IIR1 INP0 MUX", "RX3", "SLIM RX3"},
  6985. {"IIR1 INP0 MUX", "RX4", "SLIM RX4"},
  6986. {"IIR1 INP0 MUX", "RX5", "SLIM RX5"},
  6987. {"IIR1 INP0 MUX", "RX6", "SLIM RX6"},
  6988. {"IIR1 INP0 MUX", "RX7", "SLIM RX7"},
  6989. {"IIR1", NULL, "IIR1 INP1 MUX"},
  6990. {"IIR1 INP1 MUX", "DEC0", "ADC MUX0"},
  6991. {"IIR1 INP1 MUX", "DEC1", "ADC MUX1"},
  6992. {"IIR1 INP1 MUX", "DEC2", "ADC MUX2"},
  6993. {"IIR1 INP1 MUX", "DEC3", "ADC MUX3"},
  6994. {"IIR1 INP1 MUX", "DEC4", "ADC MUX4"},
  6995. {"IIR1 INP1 MUX", "DEC5", "ADC MUX5"},
  6996. {"IIR1 INP1 MUX", "DEC6", "ADC MUX6"},
  6997. {"IIR1 INP1 MUX", "DEC7", "ADC MUX7"},
  6998. {"IIR1 INP1 MUX", "DEC8", "ADC MUX8"},
  6999. {"IIR1 INP1 MUX", "RX0", "SLIM RX0"},
  7000. {"IIR1 INP1 MUX", "RX1", "SLIM RX1"},
  7001. {"IIR1 INP1 MUX", "RX2", "SLIM RX2"},
  7002. {"IIR1 INP1 MUX", "RX3", "SLIM RX3"},
  7003. {"IIR1 INP1 MUX", "RX4", "SLIM RX4"},
  7004. {"IIR1 INP1 MUX", "RX5", "SLIM RX5"},
  7005. {"IIR1 INP1 MUX", "RX6", "SLIM RX6"},
  7006. {"IIR1 INP1 MUX", "RX7", "SLIM RX7"},
  7007. {"IIR1", NULL, "IIR1 INP2 MUX"},
  7008. {"IIR1 INP2 MUX", "DEC0", "ADC MUX0"},
  7009. {"IIR1 INP2 MUX", "DEC1", "ADC MUX1"},
  7010. {"IIR1 INP2 MUX", "DEC2", "ADC MUX2"},
  7011. {"IIR1 INP2 MUX", "DEC3", "ADC MUX3"},
  7012. {"IIR1 INP2 MUX", "DEC4", "ADC MUX4"},
  7013. {"IIR1 INP2 MUX", "DEC5", "ADC MUX5"},
  7014. {"IIR1 INP2 MUX", "DEC6", "ADC MUX6"},
  7015. {"IIR1 INP2 MUX", "DEC7", "ADC MUX7"},
  7016. {"IIR1 INP2 MUX", "DEC8", "ADC MUX8"},
  7017. {"IIR1 INP2 MUX", "RX0", "SLIM RX0"},
  7018. {"IIR1 INP2 MUX", "RX1", "SLIM RX1"},
  7019. {"IIR1 INP2 MUX", "RX2", "SLIM RX2"},
  7020. {"IIR1 INP2 MUX", "RX3", "SLIM RX3"},
  7021. {"IIR1 INP2 MUX", "RX4", "SLIM RX4"},
  7022. {"IIR1 INP2 MUX", "RX5", "SLIM RX5"},
  7023. {"IIR1 INP2 MUX", "RX6", "SLIM RX6"},
  7024. {"IIR1 INP2 MUX", "RX7", "SLIM RX7"},
  7025. {"IIR1", NULL, "IIR1 INP3 MUX"},
  7026. {"IIR1 INP3 MUX", "DEC0", "ADC MUX0"},
  7027. {"IIR1 INP3 MUX", "DEC1", "ADC MUX1"},
  7028. {"IIR1 INP3 MUX", "DEC2", "ADC MUX2"},
  7029. {"IIR1 INP3 MUX", "DEC3", "ADC MUX3"},
  7030. {"IIR1 INP3 MUX", "DEC4", "ADC MUX4"},
  7031. {"IIR1 INP3 MUX", "DEC5", "ADC MUX5"},
  7032. {"IIR1 INP3 MUX", "DEC6", "ADC MUX6"},
  7033. {"IIR1 INP3 MUX", "DEC7", "ADC MUX7"},
  7034. {"IIR1 INP3 MUX", "DEC8", "ADC MUX8"},
  7035. {"IIR1 INP3 MUX", "RX0", "SLIM RX0"},
  7036. {"IIR1 INP3 MUX", "RX1", "SLIM RX1"},
  7037. {"IIR1 INP3 MUX", "RX2", "SLIM RX2"},
  7038. {"IIR1 INP3 MUX", "RX3", "SLIM RX3"},
  7039. {"IIR1 INP3 MUX", "RX4", "SLIM RX4"},
  7040. {"IIR1 INP3 MUX", "RX5", "SLIM RX5"},
  7041. {"IIR1 INP3 MUX", "RX6", "SLIM RX6"},
  7042. {"IIR1 INP3 MUX", "RX7", "SLIM RX7"},
  7043. {"SRC0", NULL, "IIR0"},
  7044. {"SRC1", NULL, "IIR1"},
  7045. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  7046. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  7047. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  7048. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  7049. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  7050. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  7051. {"RX INT3 MIX2 INP", "SRC0", "SRC0"},
  7052. {"RX INT3 MIX2 INP", "SRC1", "SRC1"},
  7053. {"RX INT4 MIX2 INP", "SRC0", "SRC0"},
  7054. {"RX INT4 MIX2 INP", "SRC1", "SRC1"},
  7055. {"RX INT7 MIX2 INP", "SRC0", "SRC0"},
  7056. {"RX INT7 MIX2 INP", "SRC1", "SRC1"},
  7057. };
  7058. static int tasha_amic_pwr_lvl_get(struct snd_kcontrol *kcontrol,
  7059. struct snd_ctl_elem_value *ucontrol)
  7060. {
  7061. struct snd_soc_component *component =
  7062. snd_soc_kcontrol_component(kcontrol);
  7063. u16 amic_reg;
  7064. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  7065. amic_reg = WCD9335_ANA_AMIC1;
  7066. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  7067. amic_reg = WCD9335_ANA_AMIC3;
  7068. if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
  7069. amic_reg = WCD9335_ANA_AMIC5;
  7070. ucontrol->value.integer.value[0] =
  7071. (snd_soc_component_read32(component, amic_reg) &
  7072. WCD9335_AMIC_PWR_LVL_MASK) >>
  7073. WCD9335_AMIC_PWR_LVL_SHIFT;
  7074. return 0;
  7075. }
  7076. static int tasha_amic_pwr_lvl_put(struct snd_kcontrol *kcontrol,
  7077. struct snd_ctl_elem_value *ucontrol)
  7078. {
  7079. struct snd_soc_component *component =
  7080. snd_soc_kcontrol_component(kcontrol);
  7081. u32 mode_val;
  7082. u16 amic_reg;
  7083. mode_val = ucontrol->value.enumerated.item[0];
  7084. dev_dbg(component->dev, "%s: mode: %d\n",
  7085. __func__, mode_val);
  7086. if (!strcmp(kcontrol->id.name, "AMIC_1_2 PWR MODE"))
  7087. amic_reg = WCD9335_ANA_AMIC1;
  7088. if (!strcmp(kcontrol->id.name, "AMIC_3_4 PWR MODE"))
  7089. amic_reg = WCD9335_ANA_AMIC3;
  7090. if (!strcmp(kcontrol->id.name, "AMIC_5_6 PWR MODE"))
  7091. amic_reg = WCD9335_ANA_AMIC5;
  7092. snd_soc_component_update_bits(component, amic_reg,
  7093. WCD9335_AMIC_PWR_LVL_MASK,
  7094. mode_val << WCD9335_AMIC_PWR_LVL_SHIFT);
  7095. return 0;
  7096. }
  7097. static int tasha_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  7098. struct snd_ctl_elem_value *ucontrol)
  7099. {
  7100. struct snd_soc_component *component =
  7101. snd_soc_kcontrol_component(kcontrol);
  7102. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7103. ucontrol->value.integer.value[0] = tasha->hph_mode;
  7104. return 0;
  7105. }
  7106. static int tasha_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  7107. struct snd_ctl_elem_value *ucontrol)
  7108. {
  7109. struct snd_soc_component *component =
  7110. snd_soc_kcontrol_component(kcontrol);
  7111. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7112. u32 mode_val;
  7113. mode_val = ucontrol->value.enumerated.item[0];
  7114. dev_dbg(component->dev, "%s: mode: %d\n",
  7115. __func__, mode_val);
  7116. if (mode_val == 0) {
  7117. dev_warn(component->dev, "%s:Invalid HPH Mode, default to Cls-H HiFi\n",
  7118. __func__);
  7119. mode_val = CLS_H_HIFI;
  7120. }
  7121. tasha->hph_mode = mode_val;
  7122. return 0;
  7123. }
  7124. static const char *const tasha_conn_mad_text[] = {
  7125. "NOTUSED1", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6",
  7126. "NOTUSED2", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4",
  7127. "DMIC5", "NOTUSED3", "NOTUSED4"
  7128. };
  7129. static const struct soc_enum tasha_conn_mad_enum =
  7130. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_conn_mad_text),
  7131. tasha_conn_mad_text);
  7132. static int tasha_enable_ldo_h_get(struct snd_kcontrol *kcontrol,
  7133. struct snd_ctl_elem_value *ucontrol)
  7134. {
  7135. struct snd_soc_component *component =
  7136. snd_soc_kcontrol_component(kcontrol);
  7137. u8 val = 0;
  7138. if (component)
  7139. val = snd_soc_component_read32(component, WCD9335_LDOH_MODE) &
  7140. 0x80;
  7141. ucontrol->value.integer.value[0] = !!val;
  7142. return 0;
  7143. }
  7144. static int tasha_enable_ldo_h_put(struct snd_kcontrol *kcontrol,
  7145. struct snd_ctl_elem_value *ucontrol)
  7146. {
  7147. struct snd_soc_component *component =
  7148. snd_soc_kcontrol_component(kcontrol);
  7149. int value = ucontrol->value.integer.value[0];
  7150. bool enable;
  7151. enable = !!value;
  7152. if (component)
  7153. tasha_codec_enable_standalone_ldo_h(component, enable);
  7154. return 0;
  7155. }
  7156. static int tasha_mad_input_get(struct snd_kcontrol *kcontrol,
  7157. struct snd_ctl_elem_value *ucontrol)
  7158. {
  7159. u8 tasha_mad_input;
  7160. struct snd_soc_component *component =
  7161. snd_soc_kcontrol_component(kcontrol);
  7162. tasha_mad_input = snd_soc_component_read32(component,
  7163. WCD9335_SOC_MAD_INP_SEL) & 0x0F;
  7164. ucontrol->value.integer.value[0] = tasha_mad_input;
  7165. dev_dbg(component->dev,
  7166. "%s: tasha_mad_input = %s\n", __func__,
  7167. tasha_conn_mad_text[tasha_mad_input]);
  7168. return 0;
  7169. }
  7170. static int tasha_mad_input_put(struct snd_kcontrol *kcontrol,
  7171. struct snd_ctl_elem_value *ucontrol)
  7172. {
  7173. u8 tasha_mad_input;
  7174. struct snd_soc_component *component =
  7175. snd_soc_kcontrol_component(kcontrol);
  7176. struct snd_soc_card *card = component->card;
  7177. char mad_amic_input_widget[6];
  7178. const char *mad_input_widget;
  7179. const char *source_widget = NULL;
  7180. u32 adc, i, mic_bias_found = 0;
  7181. int ret = 0;
  7182. char *mad_input;
  7183. tasha_mad_input = ucontrol->value.integer.value[0];
  7184. if (tasha_mad_input >= ARRAY_SIZE(tasha_conn_mad_text)) {
  7185. dev_err(component->dev,
  7186. "%s: tasha_mad_input = %d out of bounds\n",
  7187. __func__, tasha_mad_input);
  7188. return -EINVAL;
  7189. }
  7190. if (!strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED1") ||
  7191. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED2") ||
  7192. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED3") ||
  7193. !strcmp(tasha_conn_mad_text[tasha_mad_input], "NOTUSED4")) {
  7194. dev_err(component->dev,
  7195. "%s: Unsupported tasha_mad_input = %s\n",
  7196. __func__, tasha_conn_mad_text[tasha_mad_input]);
  7197. return -EINVAL;
  7198. }
  7199. if (strnstr(tasha_conn_mad_text[tasha_mad_input],
  7200. "ADC", sizeof("ADC"))) {
  7201. mad_input = strpbrk(tasha_conn_mad_text[tasha_mad_input],
  7202. "123456");
  7203. if (!mad_input) {
  7204. dev_err(component->dev, "%s: Invalid MAD input %s\n",
  7205. __func__,
  7206. tasha_conn_mad_text[tasha_mad_input]);
  7207. return -EINVAL;
  7208. }
  7209. ret = kstrtouint(mad_input, 10, &adc);
  7210. if ((ret < 0) || (adc > 6)) {
  7211. dev_err(component->dev,
  7212. "%s: Invalid ADC = %s\n", __func__,
  7213. tasha_conn_mad_text[tasha_mad_input]);
  7214. ret = -EINVAL;
  7215. }
  7216. snprintf(mad_amic_input_widget, 6, "%s%u", "AMIC", adc);
  7217. mad_input_widget = mad_amic_input_widget;
  7218. } else {
  7219. /* DMIC type input widget*/
  7220. mad_input_widget = tasha_conn_mad_text[tasha_mad_input];
  7221. }
  7222. dev_dbg(component->dev,
  7223. "%s: tasha input widget = %s\n", __func__,
  7224. mad_input_widget);
  7225. for (i = 0; i < card->num_of_dapm_routes; i++) {
  7226. if (!strcmp(card->of_dapm_routes[i].sink, mad_input_widget)) {
  7227. source_widget = card->of_dapm_routes[i].source;
  7228. if (!source_widget) {
  7229. dev_err(component->dev,
  7230. "%s: invalid source widget\n",
  7231. __func__);
  7232. return -EINVAL;
  7233. }
  7234. if (strnstr(source_widget,
  7235. "MIC BIAS1", sizeof("MIC BIAS1"))) {
  7236. mic_bias_found = 1;
  7237. break;
  7238. } else if (strnstr(source_widget,
  7239. "MIC BIAS2", sizeof("MIC BIAS2"))) {
  7240. mic_bias_found = 2;
  7241. break;
  7242. } else if (strnstr(source_widget,
  7243. "MIC BIAS3", sizeof("MIC BIAS3"))) {
  7244. mic_bias_found = 3;
  7245. break;
  7246. } else if (strnstr(source_widget,
  7247. "MIC BIAS4", sizeof("MIC BIAS4"))) {
  7248. mic_bias_found = 4;
  7249. break;
  7250. }
  7251. }
  7252. }
  7253. if (!mic_bias_found) {
  7254. dev_err(component->dev,
  7255. "%s: mic bias source not found for input = %s\n",
  7256. __func__, mad_input_widget);
  7257. return -EINVAL;
  7258. }
  7259. dev_dbg(component->dev,
  7260. "%s: mic_bias found = %d\n", __func__,
  7261. mic_bias_found);
  7262. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_INP_SEL,
  7263. 0x0F, tasha_mad_input);
  7264. snd_soc_component_update_bits(component, WCD9335_ANA_MAD_SETUP,
  7265. 0x07, mic_bias_found);
  7266. return 0;
  7267. }
  7268. static int tasha_pinctl_mode_get(struct snd_kcontrol *kcontrol,
  7269. struct snd_ctl_elem_value *ucontrol)
  7270. {
  7271. struct snd_soc_component *component =
  7272. snd_soc_kcontrol_component(kcontrol);
  7273. u16 ctl_reg;
  7274. u8 reg_val, pinctl_position;
  7275. pinctl_position = ((struct soc_multi_mixer_control *)
  7276. kcontrol->private_value)->shift;
  7277. switch (pinctl_position >> 3) {
  7278. case 0:
  7279. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
  7280. break;
  7281. case 1:
  7282. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
  7283. break;
  7284. case 2:
  7285. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
  7286. break;
  7287. case 3:
  7288. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
  7289. break;
  7290. default:
  7291. dev_err(component->dev, "%s: Invalid pinctl position = %d\n",
  7292. __func__, pinctl_position);
  7293. return -EINVAL;
  7294. }
  7295. reg_val = snd_soc_component_read32(component, ctl_reg);
  7296. reg_val = (reg_val >> (pinctl_position & 0x07)) & 0x1;
  7297. ucontrol->value.integer.value[0] = reg_val;
  7298. return 0;
  7299. }
  7300. static int tasha_pinctl_mode_put(struct snd_kcontrol *kcontrol,
  7301. struct snd_ctl_elem_value *ucontrol)
  7302. {
  7303. struct snd_soc_component *component =
  7304. snd_soc_kcontrol_component(kcontrol);
  7305. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7306. u16 ctl_reg, cfg_reg;
  7307. u8 ctl_val, cfg_val, pinctl_position, pinctl_mode, mask;
  7308. /* 1- high or low; 0- high Z */
  7309. pinctl_mode = ucontrol->value.integer.value[0];
  7310. pinctl_position = ((struct soc_multi_mixer_control *)
  7311. kcontrol->private_value)->shift;
  7312. switch (pinctl_position >> 3) {
  7313. case 0:
  7314. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_0;
  7315. break;
  7316. case 1:
  7317. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_1;
  7318. break;
  7319. case 2:
  7320. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_2;
  7321. break;
  7322. case 3:
  7323. ctl_reg = WCD9335_TEST_DEBUG_PIN_CTL_OE_3;
  7324. break;
  7325. default:
  7326. dev_err(component->dev, "%s: Invalid pinctl position = %d\n",
  7327. __func__, pinctl_position);
  7328. return -EINVAL;
  7329. }
  7330. ctl_val = pinctl_mode << (pinctl_position & 0x07);
  7331. mask = 1 << (pinctl_position & 0x07);
  7332. snd_soc_component_update_bits(component, ctl_reg, mask, ctl_val);
  7333. cfg_reg = WCD9335_TLMM_BIST_MODE_PINCFG + pinctl_position;
  7334. if (!pinctl_mode) {
  7335. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  7336. cfg_val = 0x4;
  7337. else
  7338. cfg_val = 0xC;
  7339. } else {
  7340. cfg_val = 0;
  7341. }
  7342. snd_soc_component_update_bits(component, cfg_reg, 0x07, cfg_val);
  7343. dev_dbg(component->dev, "%s: reg=0x%x mask=0x%x val=%d reg=0x%x val=%d\n",
  7344. __func__, ctl_reg, mask, ctl_val, cfg_reg, cfg_val);
  7345. return 0;
  7346. }
  7347. static void wcd_vbat_adc_out_config_2_0(struct wcd_vbat *vbat,
  7348. struct snd_soc_component *component)
  7349. {
  7350. u8 val1, val2;
  7351. /*
  7352. * Measure dcp1 by using "ALT" branch of band gap
  7353. * voltage(Vbg) and use it in FAST mode
  7354. */
  7355. snd_soc_component_update_bits(component, WCD9335_BIAS_CTL,
  7356. 0x82, 0x82);
  7357. snd_soc_component_update_bits(component, WCD9335_CDC_VBAT_VBAT_PATH_CTL,
  7358. 0x10, 0x10);
  7359. snd_soc_component_update_bits(component, WCD9335_CDC_VBAT_VBAT_DEBUG1,
  7360. 0x01, 0x01);
  7361. snd_soc_component_update_bits(component, WCD9335_ANA_VBADC,
  7362. 0x80, 0x80);
  7363. snd_soc_component_update_bits(component, WCD9335_VBADC_SUBBLOCK_EN,
  7364. 0x20, 0x00);
  7365. snd_soc_component_update_bits(component, WCD9335_VBADC_FE_CTRL,
  7366. 0x20, 0x20);
  7367. /* Wait 100 usec after calibration select as Vbg */
  7368. usleep_range(100, 110);
  7369. snd_soc_component_update_bits(component, WCD9335_VBADC_ADC_IO,
  7370. 0x40, 0x40);
  7371. val1 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTMSB);
  7372. val2 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTLSB);
  7373. snd_soc_component_update_bits(component, WCD9335_VBADC_ADC_IO,
  7374. 0x40, 0x00);
  7375. vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7376. snd_soc_component_update_bits(component, WCD9335_BIAS_CTL, 0x40, 0x40);
  7377. /* Wait 100 usec after selecting Vbg as 1.05V */
  7378. usleep_range(100, 110);
  7379. snd_soc_component_update_bits(component, WCD9335_VBADC_ADC_IO,
  7380. 0x40, 0x40);
  7381. val1 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTMSB);
  7382. val2 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTLSB);
  7383. snd_soc_component_update_bits(component, WCD9335_VBADC_ADC_IO,
  7384. 0x40, 0x00);
  7385. vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7386. dev_dbg(component->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
  7387. __func__, vbat->dcp1, vbat->dcp2);
  7388. snd_soc_component_write(component, WCD9335_BIAS_CTL, 0x28);
  7389. /* Wait 100 usec after selecting Vbg as 0.85V */
  7390. usleep_range(100, 110);
  7391. snd_soc_component_update_bits(component, WCD9335_VBADC_FE_CTRL,
  7392. 0x20, 0x00);
  7393. snd_soc_component_update_bits(component, WCD9335_VBADC_SUBBLOCK_EN,
  7394. 0x20, 0x20);
  7395. snd_soc_component_update_bits(component, WCD9335_ANA_VBADC,
  7396. 0x80, 0x00);
  7397. snd_soc_component_update_bits(component, WCD9335_CDC_VBAT_VBAT_PATH_CTL,
  7398. 0x10, 0x00);
  7399. snd_soc_component_update_bits(component, WCD9335_CDC_VBAT_VBAT_DEBUG1,
  7400. 0x01, 0x00);
  7401. }
  7402. static void wcd_vbat_adc_out_config_1_x(struct wcd_vbat *vbat,
  7403. struct snd_soc_component *component)
  7404. {
  7405. u8 val1, val2;
  7406. /*
  7407. * Measure dcp1 by applying band gap voltage(Vbg)
  7408. * of 0.85V
  7409. */
  7410. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0x20);
  7411. snd_soc_component_write(component, WCD9335_BIAS_CTL, 0x28);
  7412. snd_soc_component_write(component, WCD9335_BIAS_VBG_FINE_ADJ, 0x05);
  7413. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0xA0);
  7414. /* Wait 2 sec after enabling band gap bias */
  7415. usleep_range(2000000, 2000100);
  7416. snd_soc_component_write(component, WCD9335_ANA_CLK_TOP, 0x82);
  7417. snd_soc_component_write(component, WCD9335_ANA_CLK_TOP, 0x87);
  7418. snd_soc_component_update_bits(component, WCD9335_CDC_VBAT_VBAT_PATH_CTL,
  7419. 0x10, 0x10);
  7420. snd_soc_component_write(component, WCD9335_CDC_VBAT_VBAT_CFG, 0x0D);
  7421. snd_soc_component_write(component, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x01);
  7422. snd_soc_component_write(component, WCD9335_ANA_VBADC, 0x80);
  7423. snd_soc_component_write(component, WCD9335_VBADC_SUBBLOCK_EN, 0xDE);
  7424. snd_soc_component_write(component, WCD9335_VBADC_FE_CTRL, 0x3C);
  7425. /* Wait 1 msec after calibration select as Vbg */
  7426. usleep_range(1000, 1100);
  7427. snd_soc_component_write(component, WCD9335_VBADC_ADC_IO, 0xC0);
  7428. val1 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTMSB);
  7429. val2 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTLSB);
  7430. snd_soc_component_write(component, WCD9335_VBADC_ADC_IO, 0x80);
  7431. vbat->dcp1 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7432. /*
  7433. * Measure dcp2 by applying band gap voltage(Vbg)
  7434. * of 1.05V
  7435. */
  7436. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0x80);
  7437. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0xC0);
  7438. snd_soc_component_write(component, WCD9335_BIAS_CTL, 0x68);
  7439. /* Wait 2 msec after selecting Vbg as 1.05V */
  7440. usleep_range(2000, 2100);
  7441. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0x80);
  7442. /* Wait 1 sec after enabling band gap bias */
  7443. usleep_range(1000000, 1000100);
  7444. snd_soc_component_write(component, WCD9335_VBADC_ADC_IO, 0xC0);
  7445. val1 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTMSB);
  7446. val2 = snd_soc_component_read32(component, WCD9335_VBADC_ADC_DOUTLSB);
  7447. snd_soc_component_write(component, WCD9335_VBADC_ADC_IO, 0x80);
  7448. vbat->dcp2 = (((val1 & 0xFF) << 3) | (val2 & 0x07));
  7449. dev_dbg(component->dev, "%s: dcp1:0x%x, dcp2:0x%x\n",
  7450. __func__, vbat->dcp1, vbat->dcp2);
  7451. /* Reset the Vbat ADC configuration */
  7452. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0x80);
  7453. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0xC0);
  7454. snd_soc_component_write(component, WCD9335_BIAS_CTL, 0x28);
  7455. /* Wait 2 msec after selecting Vbg as 0.85V */
  7456. usleep_range(2000, 2100);
  7457. snd_soc_component_write(component, WCD9335_ANA_BIAS, 0xA0);
  7458. /* Wait 1 sec after enabling band gap bias */
  7459. usleep_range(1000000, 1000100);
  7460. snd_soc_component_write(component, WCD9335_VBADC_FE_CTRL, 0x1C);
  7461. snd_soc_component_write(component, WCD9335_VBADC_SUBBLOCK_EN, 0xFE);
  7462. snd_soc_component_write(component, WCD9335_VBADC_ADC_IO, 0x80);
  7463. snd_soc_component_write(component, WCD9335_ANA_VBADC, 0x00);
  7464. snd_soc_component_write(component, WCD9335_CDC_VBAT_VBAT_DEBUG1, 0x00);
  7465. snd_soc_component_write(component, WCD9335_CDC_VBAT_VBAT_PATH_CTL,
  7466. 0x00);
  7467. snd_soc_component_write(component, WCD9335_CDC_VBAT_VBAT_CFG, 0x0A);
  7468. }
  7469. static void wcd_vbat_adc_out_config(struct wcd_vbat *vbat,
  7470. struct snd_soc_component *component)
  7471. {
  7472. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  7473. if (!vbat->adc_config) {
  7474. tasha_cdc_mclk_enable(component, true, false);
  7475. if (TASHA_IS_2_0(wcd9xxx))
  7476. wcd_vbat_adc_out_config_2_0(vbat, component);
  7477. else
  7478. wcd_vbat_adc_out_config_1_x(vbat, component);
  7479. tasha_cdc_mclk_enable(component, false, false);
  7480. vbat->adc_config = true;
  7481. }
  7482. }
  7483. static int tasha_update_vbat_reg_config(struct snd_soc_component *component)
  7484. {
  7485. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7486. struct firmware_cal *hwdep_cal = NULL;
  7487. struct vbat_monitor_reg *vbat_reg_ptr = NULL;
  7488. const void *data;
  7489. size_t cal_size, vbat_size_remaining;
  7490. int ret = 0, i;
  7491. u32 vbat_writes_size = 0;
  7492. u16 reg;
  7493. u8 mask, val, old_val;
  7494. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_VBAT_CAL);
  7495. if (hwdep_cal) {
  7496. data = hwdep_cal->data;
  7497. cal_size = hwdep_cal->size;
  7498. dev_dbg(component->dev, "%s: using hwdep calibration\n",
  7499. __func__);
  7500. } else {
  7501. dev_err(component->dev, "%s: Vbat cal not received\n",
  7502. __func__);
  7503. ret = -EINVAL;
  7504. goto done;
  7505. }
  7506. if (cal_size < sizeof(*vbat_reg_ptr)) {
  7507. dev_err(component->dev,
  7508. "%s: Incorrect size %zd for Vbat Cal, expected %zd\n",
  7509. __func__, cal_size, sizeof(*vbat_reg_ptr));
  7510. ret = -EINVAL;
  7511. goto done;
  7512. }
  7513. vbat_reg_ptr = (struct vbat_monitor_reg *) (data);
  7514. if (!vbat_reg_ptr) {
  7515. dev_err(component->dev,
  7516. "%s: Invalid calibration data for Vbat\n",
  7517. __func__);
  7518. ret = -EINVAL;
  7519. goto done;
  7520. }
  7521. vbat_writes_size = vbat_reg_ptr->size;
  7522. vbat_size_remaining = cal_size - sizeof(u32);
  7523. dev_dbg(component->dev, "%s: vbat_writes_sz: %d, vbat_sz_remaining: %zd\n",
  7524. __func__, vbat_writes_size, vbat_size_remaining);
  7525. if ((vbat_writes_size * TASHA_PACKED_REG_SIZE)
  7526. > vbat_size_remaining) {
  7527. pr_err("%s: Incorrect Vbat calibration data\n", __func__);
  7528. ret = -EINVAL;
  7529. goto done;
  7530. }
  7531. for (i = 0 ; i < vbat_writes_size; i++) {
  7532. TASHA_CODEC_UNPACK_ENTRY(vbat_reg_ptr->writes[i],
  7533. reg, mask, val);
  7534. old_val = snd_soc_component_read32(component, reg);
  7535. snd_soc_component_write(component, reg, (old_val & ~mask) |
  7536. (val & mask));
  7537. }
  7538. done:
  7539. return ret;
  7540. }
  7541. static int tasha_vbat_adc_data_get(struct snd_kcontrol *kcontrol,
  7542. struct snd_ctl_elem_value *ucontrol)
  7543. {
  7544. struct snd_soc_component *component =
  7545. snd_soc_kcontrol_component(kcontrol);
  7546. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7547. wcd_vbat_adc_out_config(&tasha->vbat, component);
  7548. ucontrol->value.integer.value[0] = tasha->vbat.dcp1;
  7549. ucontrol->value.integer.value[1] = tasha->vbat.dcp2;
  7550. dev_dbg(component->dev,
  7551. "%s: Vbat ADC output values, Dcp1 : %lu, Dcp2: %lu\n",
  7552. __func__, ucontrol->value.integer.value[0],
  7553. ucontrol->value.integer.value[1]);
  7554. return 0;
  7555. }
  7556. static const char * const tasha_vbat_gsm_mode_text[] = {
  7557. "OFF", "ON"};
  7558. static const struct soc_enum tasha_vbat_gsm_mode_enum =
  7559. SOC_ENUM_SINGLE_EXT(2, tasha_vbat_gsm_mode_text);
  7560. static int tasha_vbat_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  7561. struct snd_ctl_elem_value *ucontrol)
  7562. {
  7563. struct snd_soc_component *component =
  7564. snd_soc_kcontrol_component(kcontrol);
  7565. ucontrol->value.integer.value[0] =
  7566. ((snd_soc_component_read32(
  7567. component, WCD9335_CDC_VBAT_VBAT_CFG) & 0x04) ? 1 : 0);
  7568. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  7569. ucontrol->value.integer.value[0]);
  7570. return 0;
  7571. }
  7572. static int tasha_vbat_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  7573. struct snd_ctl_elem_value *ucontrol)
  7574. {
  7575. struct snd_soc_component *component =
  7576. snd_soc_kcontrol_component(kcontrol);
  7577. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  7578. ucontrol->value.integer.value[0]);
  7579. /* Set Vbat register configuration for GSM mode bit based on value */
  7580. if (ucontrol->value.integer.value[0])
  7581. snd_soc_component_update_bits(component,
  7582. WCD9335_CDC_VBAT_VBAT_CFG,
  7583. 0x04, 0x04);
  7584. else
  7585. snd_soc_component_update_bits(component,
  7586. WCD9335_CDC_VBAT_VBAT_CFG,
  7587. 0x04, 0x00);
  7588. return 0;
  7589. }
  7590. static int tasha_codec_vbat_enable_event(struct snd_soc_dapm_widget *w,
  7591. struct snd_kcontrol *kcontrol,
  7592. int event)
  7593. {
  7594. int ret = 0;
  7595. struct snd_soc_component *component =
  7596. snd_soc_dapm_to_component(w->dapm);
  7597. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7598. u16 vbat_path_ctl, vbat_cfg, vbat_path_cfg;
  7599. vbat_path_ctl = WCD9335_CDC_VBAT_VBAT_PATH_CTL;
  7600. vbat_cfg = WCD9335_CDC_VBAT_VBAT_CFG;
  7601. vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
  7602. if (!strcmp(w->name, "RX INT8 VBAT"))
  7603. vbat_path_cfg = WCD9335_CDC_RX8_RX_PATH_CFG1;
  7604. else if (!strcmp(w->name, "RX INT7 VBAT"))
  7605. vbat_path_cfg = WCD9335_CDC_RX7_RX_PATH_CFG1;
  7606. else if (!strcmp(w->name, "RX INT6 VBAT"))
  7607. vbat_path_cfg = WCD9335_CDC_RX6_RX_PATH_CFG1;
  7608. else if (!strcmp(w->name, "RX INT5 VBAT"))
  7609. vbat_path_cfg = WCD9335_CDC_RX5_RX_PATH_CFG1;
  7610. switch (event) {
  7611. case SND_SOC_DAPM_PRE_PMU:
  7612. ret = tasha_update_vbat_reg_config(component);
  7613. if (ret) {
  7614. dev_dbg(component->dev,
  7615. "%s : VBAT isn't calibrated, So not enabling it\n",
  7616. __func__);
  7617. return 0;
  7618. }
  7619. snd_soc_component_write(component, WCD9335_ANA_VBADC, 0x80);
  7620. snd_soc_component_update_bits(component, vbat_path_cfg,
  7621. 0x02, 0x02);
  7622. snd_soc_component_update_bits(component, vbat_path_ctl,
  7623. 0x10, 0x10);
  7624. snd_soc_component_update_bits(component, vbat_cfg, 0x01, 0x01);
  7625. tasha->vbat.is_enabled = true;
  7626. break;
  7627. case SND_SOC_DAPM_POST_PMD:
  7628. if (tasha->vbat.is_enabled) {
  7629. snd_soc_component_update_bits(component, vbat_cfg,
  7630. 0x01, 0x00);
  7631. snd_soc_component_update_bits(component, vbat_path_ctl,
  7632. 0x10, 0x00);
  7633. snd_soc_component_update_bits(component, vbat_path_cfg,
  7634. 0x02, 0x00);
  7635. snd_soc_component_write(component, WCD9335_ANA_VBADC,
  7636. 0x00);
  7637. tasha->vbat.is_enabled = false;
  7638. }
  7639. break;
  7640. };
  7641. return ret;
  7642. }
  7643. static const char * const rx_hph_mode_mux_text[] = {
  7644. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI"
  7645. };
  7646. static const struct soc_enum rx_hph_mode_mux_enum =
  7647. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  7648. rx_hph_mode_mux_text);
  7649. static const char * const amic_pwr_lvl_text[] = {
  7650. "LOW_PWR", "DEFAULT", "HIGH_PERF"
  7651. };
  7652. static const struct soc_enum amic_pwr_lvl_enum =
  7653. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(amic_pwr_lvl_text),
  7654. amic_pwr_lvl_text);
  7655. static const struct snd_kcontrol_new tasha_snd_controls[] = {
  7656. SOC_SINGLE_SX_TLV("RX0 Digital Volume", WCD9335_CDC_RX0_RX_VOL_CTL,
  7657. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7658. SOC_SINGLE_SX_TLV("RX1 Digital Volume", WCD9335_CDC_RX1_RX_VOL_CTL,
  7659. 0, -84, 40, digital_gain),
  7660. SOC_SINGLE_SX_TLV("RX2 Digital Volume", WCD9335_CDC_RX2_RX_VOL_CTL,
  7661. 0, -84, 40, digital_gain),
  7662. SOC_SINGLE_SX_TLV("RX3 Digital Volume", WCD9335_CDC_RX3_RX_VOL_CTL,
  7663. 0, -84, 40, digital_gain),
  7664. SOC_SINGLE_SX_TLV("RX4 Digital Volume", WCD9335_CDC_RX4_RX_VOL_CTL,
  7665. 0, -84, 40, digital_gain),
  7666. SOC_SINGLE_SX_TLV("RX5 Digital Volume", WCD9335_CDC_RX5_RX_VOL_CTL,
  7667. 0, -84, 40, digital_gain),
  7668. SOC_SINGLE_SX_TLV("RX6 Digital Volume", WCD9335_CDC_RX6_RX_VOL_CTL,
  7669. 0, -84, 40, digital_gain),
  7670. SOC_SINGLE_SX_TLV("RX7 Digital Volume", WCD9335_CDC_RX7_RX_VOL_CTL,
  7671. 0, -84, 40, digital_gain),
  7672. SOC_SINGLE_SX_TLV("RX8 Digital Volume", WCD9335_CDC_RX8_RX_VOL_CTL,
  7673. 0, -84, 40, digital_gain),
  7674. SOC_SINGLE_SX_TLV("RX0 Mix Digital Volume",
  7675. WCD9335_CDC_RX0_RX_VOL_MIX_CTL,
  7676. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7677. SOC_SINGLE_SX_TLV("RX1 Mix Digital Volume",
  7678. WCD9335_CDC_RX1_RX_VOL_MIX_CTL,
  7679. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7680. SOC_SINGLE_SX_TLV("RX2 Mix Digital Volume",
  7681. WCD9335_CDC_RX2_RX_VOL_MIX_CTL,
  7682. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7683. SOC_SINGLE_SX_TLV("RX3 Mix Digital Volume",
  7684. WCD9335_CDC_RX3_RX_VOL_MIX_CTL,
  7685. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7686. SOC_SINGLE_SX_TLV("RX4 Mix Digital Volume",
  7687. WCD9335_CDC_RX4_RX_VOL_MIX_CTL,
  7688. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7689. SOC_SINGLE_SX_TLV("RX5 Mix Digital Volume",
  7690. WCD9335_CDC_RX5_RX_VOL_MIX_CTL,
  7691. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7692. SOC_SINGLE_SX_TLV("RX6 Mix Digital Volume",
  7693. WCD9335_CDC_RX6_RX_VOL_MIX_CTL,
  7694. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7695. SOC_SINGLE_SX_TLV("RX7 Mix Digital Volume",
  7696. WCD9335_CDC_RX7_RX_VOL_MIX_CTL,
  7697. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7698. SOC_SINGLE_SX_TLV("RX8 Mix Digital Volume",
  7699. WCD9335_CDC_RX8_RX_VOL_MIX_CTL,
  7700. 0, -84, 40, digital_gain), /* -84dB min - 40dB max */
  7701. SOC_SINGLE_SX_TLV("DEC0 Volume", WCD9335_CDC_TX0_TX_VOL_CTL, 0,
  7702. -84, 40, digital_gain),
  7703. SOC_SINGLE_SX_TLV("DEC1 Volume", WCD9335_CDC_TX1_TX_VOL_CTL, 0,
  7704. -84, 40, digital_gain),
  7705. SOC_SINGLE_SX_TLV("DEC2 Volume", WCD9335_CDC_TX2_TX_VOL_CTL, 0,
  7706. -84, 40, digital_gain),
  7707. SOC_SINGLE_SX_TLV("DEC3 Volume", WCD9335_CDC_TX3_TX_VOL_CTL, 0,
  7708. -84, 40, digital_gain),
  7709. SOC_SINGLE_SX_TLV("DEC4 Volume", WCD9335_CDC_TX4_TX_VOL_CTL, 0,
  7710. -84, 40, digital_gain),
  7711. SOC_SINGLE_SX_TLV("DEC5 Volume", WCD9335_CDC_TX5_TX_VOL_CTL, 0,
  7712. -84, 40, digital_gain),
  7713. SOC_SINGLE_SX_TLV("DEC6 Volume", WCD9335_CDC_TX6_TX_VOL_CTL, 0,
  7714. -84, 40, digital_gain),
  7715. SOC_SINGLE_SX_TLV("DEC7 Volume", WCD9335_CDC_TX7_TX_VOL_CTL, 0,
  7716. -84, 40, digital_gain),
  7717. SOC_SINGLE_SX_TLV("DEC8 Volume", WCD9335_CDC_TX8_TX_VOL_CTL, 0,
  7718. -84, 40, digital_gain),
  7719. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  7720. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84,
  7721. 40, digital_gain),
  7722. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  7723. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84,
  7724. 40, digital_gain),
  7725. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  7726. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84,
  7727. 40, digital_gain),
  7728. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  7729. WCD9335_CDC_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84,
  7730. 40, digital_gain),
  7731. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  7732. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84,
  7733. 40, digital_gain),
  7734. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  7735. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84,
  7736. 40, digital_gain),
  7737. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  7738. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84,
  7739. 40, digital_gain),
  7740. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  7741. WCD9335_CDC_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84,
  7742. 40, digital_gain),
  7743. SOC_SINGLE_EXT("ANC Slot", SND_SOC_NOPM, 0, 100, 0, tasha_get_anc_slot,
  7744. tasha_put_anc_slot),
  7745. SOC_ENUM_EXT("ANC Function", tasha_anc_func_enum, tasha_get_anc_func,
  7746. tasha_put_anc_func),
  7747. SOC_ENUM_EXT("CLK MODE", tasha_clkmode_enum, tasha_get_clkmode,
  7748. tasha_put_clkmode),
  7749. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  7750. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  7751. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  7752. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  7753. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  7754. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  7755. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  7756. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  7757. SOC_ENUM("TX8 HPF cut off", cf_dec8_enum),
  7758. SOC_ENUM("RX INT0_1 HPF cut off", cf_int0_1_enum),
  7759. SOC_ENUM("RX INT0_2 HPF cut off", cf_int0_2_enum),
  7760. SOC_ENUM("RX INT1_1 HPF cut off", cf_int1_1_enum),
  7761. SOC_ENUM("RX INT1_2 HPF cut off", cf_int1_2_enum),
  7762. SOC_ENUM("RX INT2_1 HPF cut off", cf_int2_1_enum),
  7763. SOC_ENUM("RX INT2_2 HPF cut off", cf_int2_2_enum),
  7764. SOC_ENUM("RX INT3_1 HPF cut off", cf_int3_1_enum),
  7765. SOC_ENUM("RX INT3_2 HPF cut off", cf_int3_2_enum),
  7766. SOC_ENUM("RX INT4_1 HPF cut off", cf_int4_1_enum),
  7767. SOC_ENUM("RX INT4_2 HPF cut off", cf_int4_2_enum),
  7768. SOC_ENUM("RX INT5_1 HPF cut off", cf_int5_1_enum),
  7769. SOC_ENUM("RX INT5_2 HPF cut off", cf_int5_2_enum),
  7770. SOC_ENUM("RX INT6_1 HPF cut off", cf_int6_1_enum),
  7771. SOC_ENUM("RX INT6_2 HPF cut off", cf_int6_2_enum),
  7772. SOC_ENUM("RX INT7_1 HPF cut off", cf_int7_1_enum),
  7773. SOC_ENUM("RX INT7_2 HPF cut off", cf_int7_2_enum),
  7774. SOC_ENUM("RX INT8_1 HPF cut off", cf_int8_1_enum),
  7775. SOC_ENUM("RX INT8_2 HPF cut off", cf_int8_2_enum),
  7776. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  7777. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7778. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  7779. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7780. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  7781. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7782. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  7783. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7784. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  7785. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7786. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  7787. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7788. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  7789. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7790. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  7791. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7792. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  7793. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7794. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  7795. tasha_get_iir_enable_audio_mixer, tasha_put_iir_enable_audio_mixer),
  7796. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  7797. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7798. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  7799. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7800. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  7801. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7802. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  7803. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7804. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  7805. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7806. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  7807. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7808. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  7809. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7810. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  7811. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7812. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  7813. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7814. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  7815. tasha_get_iir_band_audio_mixer, tasha_put_iir_band_audio_mixer),
  7816. SOC_SINGLE_EXT("COMP1 Switch", SND_SOC_NOPM, COMPANDER_1, 1, 0,
  7817. tasha_get_compander, tasha_set_compander),
  7818. SOC_SINGLE_EXT("COMP2 Switch", SND_SOC_NOPM, COMPANDER_2, 1, 0,
  7819. tasha_get_compander, tasha_set_compander),
  7820. SOC_SINGLE_EXT("COMP3 Switch", SND_SOC_NOPM, COMPANDER_3, 1, 0,
  7821. tasha_get_compander, tasha_set_compander),
  7822. SOC_SINGLE_EXT("COMP4 Switch", SND_SOC_NOPM, COMPANDER_4, 1, 0,
  7823. tasha_get_compander, tasha_set_compander),
  7824. SOC_SINGLE_EXT("COMP5 Switch", SND_SOC_NOPM, COMPANDER_5, 1, 0,
  7825. tasha_get_compander, tasha_set_compander),
  7826. SOC_SINGLE_EXT("COMP6 Switch", SND_SOC_NOPM, COMPANDER_6, 1, 0,
  7827. tasha_get_compander, tasha_set_compander),
  7828. SOC_SINGLE_EXT("COMP7 Switch", SND_SOC_NOPM, COMPANDER_7, 1, 0,
  7829. tasha_get_compander, tasha_set_compander),
  7830. SOC_SINGLE_EXT("COMP8 Switch", SND_SOC_NOPM, COMPANDER_8, 1, 0,
  7831. tasha_get_compander, tasha_set_compander),
  7832. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  7833. tasha_rx_hph_mode_get, tasha_rx_hph_mode_put),
  7834. SOC_ENUM_EXT("MAD Input", tasha_conn_mad_enum,
  7835. tasha_mad_input_get, tasha_mad_input_put),
  7836. SOC_SINGLE_EXT("LDO_H Enable", SND_SOC_NOPM, 0, 1, 0,
  7837. tasha_enable_ldo_h_get, tasha_enable_ldo_h_put),
  7838. SOC_SINGLE_EXT("DMIC1_CLK_PIN_MODE", SND_SOC_NOPM, 17, 1, 0,
  7839. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7840. SOC_SINGLE_EXT("DMIC1_DATA_PIN_MODE", SND_SOC_NOPM, 18, 1, 0,
  7841. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7842. SOC_SINGLE_EXT("DMIC2_CLK_PIN_MODE", SND_SOC_NOPM, 19, 1, 0,
  7843. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7844. SOC_SINGLE_EXT("DMIC2_DATA_PIN_MODE", SND_SOC_NOPM, 20, 1, 0,
  7845. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7846. SOC_SINGLE_EXT("DMIC3_CLK_PIN_MODE", SND_SOC_NOPM, 21, 1, 0,
  7847. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7848. SOC_SINGLE_EXT("DMIC3_DATA_PIN_MODE", SND_SOC_NOPM, 22, 1, 0,
  7849. tasha_pinctl_mode_get, tasha_pinctl_mode_put),
  7850. SOC_ENUM_EXT("AMIC_1_2 PWR MODE", amic_pwr_lvl_enum,
  7851. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7852. SOC_ENUM_EXT("AMIC_3_4 PWR MODE", amic_pwr_lvl_enum,
  7853. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7854. SOC_ENUM_EXT("AMIC_5_6 PWR MODE", amic_pwr_lvl_enum,
  7855. tasha_amic_pwr_lvl_get, tasha_amic_pwr_lvl_put),
  7856. SOC_SINGLE_MULTI_EXT("Vbat ADC data", SND_SOC_NOPM, 0, 0xFFFF, 0, 2,
  7857. tasha_vbat_adc_data_get, NULL),
  7858. SOC_ENUM_EXT("GSM mode Enable", tasha_vbat_gsm_mode_enum,
  7859. tasha_vbat_gsm_mode_func_get,
  7860. tasha_vbat_gsm_mode_func_put),
  7861. };
  7862. static int tasha_put_dec_enum(struct snd_kcontrol *kcontrol,
  7863. struct snd_ctl_elem_value *ucontrol)
  7864. {
  7865. struct snd_soc_dapm_widget *widget =
  7866. snd_soc_dapm_kcontrol_widget(kcontrol);
  7867. struct snd_soc_component *component =
  7868. snd_soc_dapm_to_component(widget->dapm);
  7869. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  7870. unsigned int val;
  7871. u16 mic_sel_reg;
  7872. u8 mic_sel;
  7873. val = ucontrol->value.enumerated.item[0];
  7874. if (val > e->items - 1)
  7875. return -EINVAL;
  7876. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  7877. widget->name, val);
  7878. switch (e->reg) {
  7879. case WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1:
  7880. mic_sel_reg = WCD9335_CDC_TX0_TX_PATH_CFG0;
  7881. break;
  7882. case WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1:
  7883. mic_sel_reg = WCD9335_CDC_TX1_TX_PATH_CFG0;
  7884. break;
  7885. case WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1:
  7886. mic_sel_reg = WCD9335_CDC_TX2_TX_PATH_CFG0;
  7887. break;
  7888. case WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1:
  7889. mic_sel_reg = WCD9335_CDC_TX3_TX_PATH_CFG0;
  7890. break;
  7891. case WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  7892. mic_sel_reg = WCD9335_CDC_TX4_TX_PATH_CFG0;
  7893. break;
  7894. case WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  7895. mic_sel_reg = WCD9335_CDC_TX5_TX_PATH_CFG0;
  7896. break;
  7897. case WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  7898. mic_sel_reg = WCD9335_CDC_TX6_TX_PATH_CFG0;
  7899. break;
  7900. case WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  7901. mic_sel_reg = WCD9335_CDC_TX7_TX_PATH_CFG0;
  7902. break;
  7903. case WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0:
  7904. mic_sel_reg = WCD9335_CDC_TX8_TX_PATH_CFG0;
  7905. break;
  7906. default:
  7907. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  7908. __func__, e->reg);
  7909. return -EINVAL;
  7910. }
  7911. /* ADC: 0, DMIC: 1 */
  7912. mic_sel = val ? 0x0 : 0x1;
  7913. snd_soc_component_update_bits(component, mic_sel_reg,
  7914. 1 << 7, mic_sel << 7);
  7915. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  7916. }
  7917. static int tasha_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  7918. struct snd_ctl_elem_value *ucontrol)
  7919. {
  7920. struct snd_soc_dapm_widget *widget =
  7921. snd_soc_dapm_kcontrol_widget(kcontrol);
  7922. struct snd_soc_component *component =
  7923. snd_soc_dapm_to_component(widget->dapm);
  7924. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  7925. unsigned int val;
  7926. unsigned short look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
  7927. val = ucontrol->value.enumerated.item[0];
  7928. if (val >= e->items)
  7929. return -EINVAL;
  7930. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  7931. widget->name, val);
  7932. if (e->reg == WCD9335_CDC_RX0_RX_PATH_SEC0)
  7933. look_ahead_dly_reg = WCD9335_CDC_RX0_RX_PATH_CFG0;
  7934. else if (e->reg == WCD9335_CDC_RX1_RX_PATH_SEC0)
  7935. look_ahead_dly_reg = WCD9335_CDC_RX1_RX_PATH_CFG0;
  7936. else if (e->reg == WCD9335_CDC_RX2_RX_PATH_SEC0)
  7937. look_ahead_dly_reg = WCD9335_CDC_RX2_RX_PATH_CFG0;
  7938. /* Set Look Ahead Delay */
  7939. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  7940. 0x08, (val ? 0x08 : 0x00));
  7941. /* Set DEM INP Select */
  7942. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  7943. }
  7944. static int tasha_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  7945. struct snd_ctl_elem_value *ucontrol)
  7946. {
  7947. u8 ear_pa_gain;
  7948. struct snd_soc_component *component =
  7949. snd_soc_kcontrol_component(kcontrol);
  7950. ear_pa_gain = snd_soc_component_read32(component, WCD9335_ANA_EAR);
  7951. ear_pa_gain = (ear_pa_gain & 0x70) >> 4;
  7952. ucontrol->value.integer.value[0] = ear_pa_gain;
  7953. dev_dbg(component->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  7954. ear_pa_gain);
  7955. return 0;
  7956. }
  7957. static int tasha_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  7958. struct snd_ctl_elem_value *ucontrol)
  7959. {
  7960. u8 ear_pa_gain;
  7961. struct snd_soc_component *component =
  7962. snd_soc_kcontrol_component(kcontrol);
  7963. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7964. __func__, ucontrol->value.integer.value[0]);
  7965. ear_pa_gain = ucontrol->value.integer.value[0] << 4;
  7966. snd_soc_component_update_bits(component, WCD9335_ANA_EAR,
  7967. 0x70, ear_pa_gain);
  7968. return 0;
  7969. }
  7970. static int tasha_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  7971. struct snd_ctl_elem_value *ucontrol)
  7972. {
  7973. struct snd_soc_component *component =
  7974. snd_soc_kcontrol_component(kcontrol);
  7975. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7976. ucontrol->value.integer.value[0] = tasha->ear_spkr_gain;
  7977. dev_dbg(component->dev, "%s: ear_spkr_gain = %ld\n", __func__,
  7978. ucontrol->value.integer.value[0]);
  7979. return 0;
  7980. }
  7981. static int tasha_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  7982. struct snd_ctl_elem_value *ucontrol)
  7983. {
  7984. struct snd_soc_component *component =
  7985. snd_soc_kcontrol_component(kcontrol);
  7986. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  7987. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  7988. __func__, ucontrol->value.integer.value[0]);
  7989. tasha->ear_spkr_gain = ucontrol->value.integer.value[0];
  7990. return 0;
  7991. }
  7992. static int tasha_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  7993. struct snd_ctl_elem_value *ucontrol)
  7994. {
  7995. u8 bst_state_max = 0;
  7996. struct snd_soc_component *component =
  7997. snd_soc_kcontrol_component(kcontrol);
  7998. bst_state_max = snd_soc_component_read32(
  7999. component, WCD9335_CDC_BOOST0_BOOST_CTL);
  8000. bst_state_max = (bst_state_max & 0x0c) >> 2;
  8001. ucontrol->value.integer.value[0] = bst_state_max;
  8002. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  8003. __func__, ucontrol->value.integer.value[0]);
  8004. return 0;
  8005. }
  8006. static int tasha_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  8007. struct snd_ctl_elem_value *ucontrol)
  8008. {
  8009. u8 bst_state_max;
  8010. struct snd_soc_component *component =
  8011. snd_soc_kcontrol_component(kcontrol);
  8012. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  8013. __func__, ucontrol->value.integer.value[0]);
  8014. bst_state_max = ucontrol->value.integer.value[0] << 2;
  8015. snd_soc_component_update_bits(component, WCD9335_CDC_BOOST0_BOOST_CTL,
  8016. 0x0c, bst_state_max);
  8017. return 0;
  8018. }
  8019. static int tasha_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  8020. struct snd_ctl_elem_value *ucontrol)
  8021. {
  8022. u8 bst_state_max = 0;
  8023. struct snd_soc_component *component =
  8024. snd_soc_kcontrol_component(kcontrol);
  8025. bst_state_max = snd_soc_component_read32(
  8026. component, WCD9335_CDC_BOOST1_BOOST_CTL);
  8027. bst_state_max = (bst_state_max & 0x0c) >> 2;
  8028. ucontrol->value.integer.value[0] = bst_state_max;
  8029. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  8030. __func__, ucontrol->value.integer.value[0]);
  8031. return 0;
  8032. }
  8033. static int tasha_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  8034. struct snd_ctl_elem_value *ucontrol)
  8035. {
  8036. u8 bst_state_max;
  8037. struct snd_soc_component *component =
  8038. snd_soc_kcontrol_component(kcontrol);
  8039. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  8040. __func__, ucontrol->value.integer.value[0]);
  8041. bst_state_max = ucontrol->value.integer.value[0] << 2;
  8042. snd_soc_component_update_bits(component, WCD9335_CDC_BOOST1_BOOST_CTL,
  8043. 0x0c, bst_state_max);
  8044. return 0;
  8045. }
  8046. static int tasha_config_compander(struct snd_soc_component *component,
  8047. int interp_n, int event)
  8048. {
  8049. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  8050. int comp;
  8051. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  8052. /* EAR does not have compander */
  8053. if (!interp_n)
  8054. return 0;
  8055. comp = interp_n - 1;
  8056. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  8057. __func__, event, comp + 1, tasha->comp_enabled[comp]);
  8058. if (!tasha->comp_enabled[comp])
  8059. return 0;
  8060. comp_ctl0_reg = WCD9335_CDC_COMPANDER1_CTL0 + (comp * 8);
  8061. rx_path_cfg0_reg = WCD9335_CDC_RX1_RX_PATH_CFG0 + (comp * 20);
  8062. if (SND_SOC_DAPM_EVENT_ON(event)) {
  8063. /* Enable Compander Clock */
  8064. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8065. 0x01, 0x01);
  8066. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8067. 0x02, 0x02);
  8068. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8069. 0x02, 0x00);
  8070. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  8071. 0x02, 0x02);
  8072. }
  8073. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  8074. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8075. 0x04, 0x04);
  8076. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  8077. 0x02, 0x00);
  8078. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8079. 0x02, 0x02);
  8080. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8081. 0x02, 0x00);
  8082. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8083. 0x01, 0x00);
  8084. snd_soc_component_update_bits(component, comp_ctl0_reg,
  8085. 0x04, 0x00);
  8086. }
  8087. return 0;
  8088. }
  8089. static int tasha_codec_config_mad(struct snd_soc_component *component)
  8090. {
  8091. int ret = 0;
  8092. int idx;
  8093. const struct firmware *fw;
  8094. struct firmware_cal *hwdep_cal = NULL;
  8095. struct wcd_mad_audio_cal *mad_cal = NULL;
  8096. const void *data;
  8097. const char *filename = TASHA_MAD_AUDIO_FIRMWARE_PATH;
  8098. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  8099. size_t cal_size;
  8100. hwdep_cal = wcdcal_get_fw_cal(tasha->fw_data, WCD9XXX_MAD_CAL);
  8101. if (hwdep_cal) {
  8102. data = hwdep_cal->data;
  8103. cal_size = hwdep_cal->size;
  8104. dev_dbg(component->dev, "%s: using hwdep calibration\n",
  8105. __func__);
  8106. } else {
  8107. ret = request_firmware(&fw, filename, component->dev);
  8108. if (ret || !fw) {
  8109. dev_err(component->dev,
  8110. "%s: MAD firmware acquire failed, err = %d\n",
  8111. __func__, ret);
  8112. return -ENODEV;
  8113. }
  8114. data = fw->data;
  8115. cal_size = fw->size;
  8116. dev_dbg(component->dev, "%s: using request_firmware calibration\n",
  8117. __func__);
  8118. }
  8119. if (cal_size < sizeof(*mad_cal)) {
  8120. dev_err(component->dev,
  8121. "%s: Incorrect size %zd for MAD Cal, expected %zd\n",
  8122. __func__, cal_size, sizeof(*mad_cal));
  8123. ret = -ENOMEM;
  8124. goto done;
  8125. }
  8126. mad_cal = (struct wcd_mad_audio_cal *) (data);
  8127. if (!mad_cal) {
  8128. dev_err(component->dev,
  8129. "%s: Invalid calibration data\n",
  8130. __func__);
  8131. ret = -EINVAL;
  8132. goto done;
  8133. }
  8134. snd_soc_component_write(component, WCD9335_SOC_MAD_MAIN_CTL_2,
  8135. mad_cal->microphone_info.cycle_time);
  8136. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_MAIN_CTL_1,
  8137. 0xFF << 3,
  8138. ((uint16_t)mad_cal->microphone_info.settle_time) << 3);
  8139. /* Audio */
  8140. snd_soc_component_write(component, WCD9335_SOC_MAD_AUDIO_CTL_8,
  8141. mad_cal->audio_info.rms_omit_samples);
  8142. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_AUDIO_CTL_1,
  8143. 0x07 << 4, mad_cal->audio_info.rms_comp_time << 4);
  8144. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_AUDIO_CTL_2,
  8145. 0x03 << 2,
  8146. mad_cal->audio_info.detection_mechanism << 2);
  8147. snd_soc_component_write(component, WCD9335_SOC_MAD_AUDIO_CTL_7,
  8148. mad_cal->audio_info.rms_diff_threshold & 0x3F);
  8149. snd_soc_component_write(component, WCD9335_SOC_MAD_AUDIO_CTL_5,
  8150. mad_cal->audio_info.rms_threshold_lsb);
  8151. snd_soc_component_write(component, WCD9335_SOC_MAD_AUDIO_CTL_6,
  8152. mad_cal->audio_info.rms_threshold_msb);
  8153. for (idx = 0; idx < ARRAY_SIZE(mad_cal->audio_info.iir_coefficients);
  8154. idx++) {
  8155. snd_soc_component_update_bits(component,
  8156. WCD9335_SOC_MAD_AUDIO_IIR_CTL_PTR, 0x3F, idx);
  8157. snd_soc_component_write(component,
  8158. WCD9335_SOC_MAD_AUDIO_IIR_CTL_VAL,
  8159. mad_cal->audio_info.iir_coefficients[idx]);
  8160. dev_dbg(component->dev, "%s:MAD Audio IIR Coef[%d] = 0X%x",
  8161. __func__, idx,
  8162. mad_cal->audio_info.iir_coefficients[idx]);
  8163. }
  8164. /* Beacon */
  8165. snd_soc_component_write(component, WCD9335_SOC_MAD_BEACON_CTL_8,
  8166. mad_cal->beacon_info.rms_omit_samples);
  8167. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_BEACON_CTL_1,
  8168. 0x07 << 4, mad_cal->beacon_info.rms_comp_time << 4);
  8169. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_BEACON_CTL_2,
  8170. 0x03 << 2,
  8171. mad_cal->beacon_info.detection_mechanism << 2);
  8172. snd_soc_component_write(component, WCD9335_SOC_MAD_BEACON_CTL_7,
  8173. mad_cal->beacon_info.rms_diff_threshold & 0x1F);
  8174. snd_soc_component_write(component, WCD9335_SOC_MAD_BEACON_CTL_5,
  8175. mad_cal->beacon_info.rms_threshold_lsb);
  8176. snd_soc_component_write(component, WCD9335_SOC_MAD_BEACON_CTL_6,
  8177. mad_cal->beacon_info.rms_threshold_msb);
  8178. for (idx = 0; idx < ARRAY_SIZE(mad_cal->beacon_info.iir_coefficients);
  8179. idx++) {
  8180. snd_soc_component_update_bits(component,
  8181. WCD9335_SOC_MAD_BEACON_IIR_CTL_PTR,
  8182. 0x3F, idx);
  8183. snd_soc_component_write(component,
  8184. WCD9335_SOC_MAD_BEACON_IIR_CTL_VAL,
  8185. mad_cal->beacon_info.iir_coefficients[idx]);
  8186. dev_dbg(component->dev, "%s:MAD Beacon IIR Coef[%d] = 0X%x",
  8187. __func__, idx,
  8188. mad_cal->beacon_info.iir_coefficients[idx]);
  8189. }
  8190. /* Ultrasound */
  8191. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_ULTR_CTL_1,
  8192. 0x07 << 4,
  8193. mad_cal->ultrasound_info.rms_comp_time << 4);
  8194. snd_soc_component_update_bits(component, WCD9335_SOC_MAD_ULTR_CTL_2,
  8195. 0x03 << 2,
  8196. mad_cal->ultrasound_info.detection_mechanism << 2);
  8197. snd_soc_component_write(component, WCD9335_SOC_MAD_ULTR_CTL_7,
  8198. mad_cal->ultrasound_info.rms_diff_threshold & 0x1F);
  8199. snd_soc_component_write(component, WCD9335_SOC_MAD_ULTR_CTL_5,
  8200. mad_cal->ultrasound_info.rms_threshold_lsb);
  8201. snd_soc_component_write(component, WCD9335_SOC_MAD_ULTR_CTL_6,
  8202. mad_cal->ultrasound_info.rms_threshold_msb);
  8203. done:
  8204. if (!hwdep_cal)
  8205. release_firmware(fw);
  8206. return ret;
  8207. }
  8208. static int tasha_codec_enable_mad(struct snd_soc_dapm_widget *w,
  8209. struct snd_kcontrol *kcontrol, int event)
  8210. {
  8211. struct snd_soc_component *component =
  8212. snd_soc_dapm_to_component(w->dapm);
  8213. int ret = 0;
  8214. dev_dbg(component->dev,
  8215. "%s: event = %d\n", __func__, event);
  8216. /* Return if CPE INPUT is DEC1 */
  8217. if (snd_soc_component_read32(component, WCD9335_CPE_SS_SVA_CFG) & 0x01)
  8218. return ret;
  8219. switch (event) {
  8220. case SND_SOC_DAPM_PRE_PMU:
  8221. /* Turn on MAD clk */
  8222. snd_soc_component_update_bits(component, WCD9335_CPE_SS_MAD_CTL,
  8223. 0x01, 0x01);
  8224. /* Undo reset for MAD */
  8225. snd_soc_component_update_bits(component, WCD9335_CPE_SS_MAD_CTL,
  8226. 0x02, 0x00);
  8227. ret = tasha_codec_config_mad(component);
  8228. if (ret)
  8229. dev_err(component->dev,
  8230. "%s: Failed to config MAD, err = %d\n",
  8231. __func__, ret);
  8232. break;
  8233. case SND_SOC_DAPM_POST_PMD:
  8234. /* Reset the MAD block */
  8235. snd_soc_component_update_bits(component, WCD9335_CPE_SS_MAD_CTL,
  8236. 0x02, 0x02);
  8237. /* Turn off MAD clk */
  8238. snd_soc_component_update_bits(component, WCD9335_CPE_SS_MAD_CTL,
  8239. 0x01, 0x00);
  8240. break;
  8241. }
  8242. return ret;
  8243. }
  8244. static int tasha_codec_configure_cpe_input(struct snd_soc_dapm_widget *w,
  8245. struct snd_kcontrol *kcontrol, int event)
  8246. {
  8247. struct snd_soc_component *component =
  8248. snd_soc_dapm_to_component(w->dapm);
  8249. dev_dbg(component->dev,
  8250. "%s: event = %d\n", __func__, event);
  8251. switch (event) {
  8252. case SND_SOC_DAPM_PRE_PMU:
  8253. /* Configure CPE input as DEC1 */
  8254. snd_soc_component_update_bits(component, WCD9335_CPE_SS_SVA_CFG,
  8255. 0x01, 0x01);
  8256. /* Configure DEC1 Tx out with sample rate as 16K */
  8257. snd_soc_component_update_bits(component,
  8258. WCD9335_CDC_TX1_TX_PATH_CTL,
  8259. 0x0F, 0x01);
  8260. break;
  8261. case SND_SOC_DAPM_POST_PMD:
  8262. /* Reset DEC1 Tx out sample rate */
  8263. snd_soc_component_update_bits(component,
  8264. WCD9335_CDC_TX1_TX_PATH_CTL,
  8265. 0x0F, 0x04);
  8266. snd_soc_component_update_bits(component, WCD9335_CPE_SS_SVA_CFG,
  8267. 0x01, 0x00);
  8268. break;
  8269. }
  8270. return 0;
  8271. }
  8272. static int tasha_codec_aif4_mixer_switch_get(struct snd_kcontrol *kcontrol,
  8273. struct snd_ctl_elem_value *ucontrol)
  8274. {
  8275. struct snd_soc_dapm_widget *widget =
  8276. snd_soc_dapm_kcontrol_widget(kcontrol);
  8277. struct snd_soc_component *component =
  8278. snd_soc_dapm_to_component(widget->dapm);
  8279. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  8280. if (test_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask))
  8281. ucontrol->value.integer.value[0] = 1;
  8282. else
  8283. ucontrol->value.integer.value[0] = 0;
  8284. dev_dbg(component->dev, "%s: AIF4 switch value = %ld\n",
  8285. __func__, ucontrol->value.integer.value[0]);
  8286. return 0;
  8287. }
  8288. static int tasha_codec_aif4_mixer_switch_put(struct snd_kcontrol *kcontrol,
  8289. struct snd_ctl_elem_value *ucontrol)
  8290. {
  8291. struct snd_soc_dapm_widget *widget =
  8292. snd_soc_dapm_kcontrol_widget(kcontrol);
  8293. struct snd_soc_dapm_update *update = NULL;
  8294. struct snd_soc_component *component =
  8295. snd_soc_dapm_to_component(widget->dapm);
  8296. struct tasha_priv *tasha_p = snd_soc_component_get_drvdata(component);
  8297. dev_dbg(component->dev, "%s: AIF4 switch value = %ld\n",
  8298. __func__, ucontrol->value.integer.value[0]);
  8299. if (ucontrol->value.integer.value[0]) {
  8300. snd_soc_dapm_mixer_update_power(widget->dapm,
  8301. kcontrol, 1, update);
  8302. set_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
  8303. } else {
  8304. snd_soc_dapm_mixer_update_power(widget->dapm,
  8305. kcontrol, 0, update);
  8306. clear_bit(AIF4_SWITCH_VALUE, &tasha_p->status_mask);
  8307. }
  8308. return 1;
  8309. }
  8310. static const char * const tasha_ear_pa_gain_text[] = {
  8311. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB",
  8312. "G_0_DB", "G_M2P5_DB", "UNDEFINED", "G_M12_DB"
  8313. };
  8314. static const char * const tasha_ear_spkr_pa_gain_text[] = {
  8315. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB", "G_4_DB",
  8316. "G_5_DB", "G_6_DB"
  8317. };
  8318. static const char * const tasha_speaker_boost_stage_text[] = {
  8319. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  8320. };
  8321. static const struct soc_enum tasha_ear_pa_gain_enum =
  8322. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_pa_gain_text),
  8323. tasha_ear_pa_gain_text);
  8324. static const struct soc_enum tasha_ear_spkr_pa_gain_enum =
  8325. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_ear_spkr_pa_gain_text),
  8326. tasha_ear_spkr_pa_gain_text);
  8327. static const struct soc_enum tasha_spkr_boost_stage_enum =
  8328. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tasha_speaker_boost_stage_text),
  8329. tasha_speaker_boost_stage_text);
  8330. static const struct snd_kcontrol_new tasha_analog_gain_controls[] = {
  8331. SOC_ENUM_EXT("EAR PA Gain", tasha_ear_pa_gain_enum,
  8332. tasha_ear_pa_gain_get, tasha_ear_pa_gain_put),
  8333. SOC_SINGLE_TLV("HPHL Volume", WCD9335_HPH_L_EN, 0, 20, 1,
  8334. line_gain),
  8335. SOC_SINGLE_TLV("HPHR Volume", WCD9335_HPH_R_EN, 0, 20, 1,
  8336. line_gain),
  8337. SOC_SINGLE_TLV("LINEOUT1 Volume", WCD9335_DIFF_LO_LO1_COMPANDER,
  8338. 3, 16, 1, line_gain),
  8339. SOC_SINGLE_TLV("LINEOUT2 Volume", WCD9335_DIFF_LO_LO2_COMPANDER,
  8340. 3, 16, 1, line_gain),
  8341. SOC_SINGLE_TLV("LINEOUT3 Volume", WCD9335_SE_LO_LO3_GAIN, 0, 20, 1,
  8342. line_gain),
  8343. SOC_SINGLE_TLV("LINEOUT4 Volume", WCD9335_SE_LO_LO4_GAIN, 0, 20, 1,
  8344. line_gain),
  8345. SOC_SINGLE_TLV("ADC1 Volume", WCD9335_ANA_AMIC1, 0, 20, 0,
  8346. analog_gain),
  8347. SOC_SINGLE_TLV("ADC2 Volume", WCD9335_ANA_AMIC2, 0, 20, 0,
  8348. analog_gain),
  8349. SOC_SINGLE_TLV("ADC3 Volume", WCD9335_ANA_AMIC3, 0, 20, 0,
  8350. analog_gain),
  8351. SOC_SINGLE_TLV("ADC4 Volume", WCD9335_ANA_AMIC4, 0, 20, 0,
  8352. analog_gain),
  8353. SOC_SINGLE_TLV("ADC5 Volume", WCD9335_ANA_AMIC5, 0, 20, 0,
  8354. analog_gain),
  8355. SOC_SINGLE_TLV("ADC6 Volume", WCD9335_ANA_AMIC6, 0, 20, 0,
  8356. analog_gain),
  8357. };
  8358. static const struct snd_kcontrol_new tasha_spkr_wsa_controls[] = {
  8359. SOC_ENUM_EXT("EAR SPKR PA Gain", tasha_ear_spkr_pa_gain_enum,
  8360. tasha_ear_spkr_pa_gain_get, tasha_ear_spkr_pa_gain_put),
  8361. SOC_ENUM_EXT("SPKR Left Boost Max State", tasha_spkr_boost_stage_enum,
  8362. tasha_spkr_left_boost_stage_get,
  8363. tasha_spkr_left_boost_stage_put),
  8364. SOC_ENUM_EXT("SPKR Right Boost Max State", tasha_spkr_boost_stage_enum,
  8365. tasha_spkr_right_boost_stage_get,
  8366. tasha_spkr_right_boost_stage_put),
  8367. };
  8368. static const char * const spl_src0_mux_text[] = {
  8369. "ZERO", "SRC_IN_HPHL", "SRC_IN_LO1",
  8370. };
  8371. static const char * const spl_src1_mux_text[] = {
  8372. "ZERO", "SRC_IN_HPHR", "SRC_IN_LO2",
  8373. };
  8374. static const char * const spl_src2_mux_text[] = {
  8375. "ZERO", "SRC_IN_LO3", "SRC_IN_SPKRL",
  8376. };
  8377. static const char * const spl_src3_mux_text[] = {
  8378. "ZERO", "SRC_IN_LO4", "SRC_IN_SPKRR",
  8379. };
  8380. static const char * const rx_int0_7_mix_mux_text[] = {
  8381. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  8382. "RX6", "RX7", "PROXIMITY"
  8383. };
  8384. static const char * const rx_int_mix_mux_text[] = {
  8385. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5",
  8386. "RX6", "RX7"
  8387. };
  8388. static const char * const rx_prim_mix_text[] = {
  8389. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  8390. "RX3", "RX4", "RX5", "RX6", "RX7"
  8391. };
  8392. static const char * const rx_sidetone_mix_text[] = {
  8393. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  8394. };
  8395. static const char * const sb_tx0_mux_text[] = {
  8396. "ZERO", "RX_MIX_TX0", "DEC0", "DEC0_192"
  8397. };
  8398. static const char * const sb_tx1_mux_text[] = {
  8399. "ZERO", "RX_MIX_TX1", "DEC1", "DEC1_192"
  8400. };
  8401. static const char * const sb_tx2_mux_text[] = {
  8402. "ZERO", "RX_MIX_TX2", "DEC2", "DEC2_192"
  8403. };
  8404. static const char * const sb_tx3_mux_text[] = {
  8405. "ZERO", "RX_MIX_TX3", "DEC3", "DEC3_192"
  8406. };
  8407. static const char * const sb_tx4_mux_text[] = {
  8408. "ZERO", "RX_MIX_TX4", "DEC4", "DEC4_192"
  8409. };
  8410. static const char * const sb_tx5_mux_text[] = {
  8411. "ZERO", "RX_MIX_TX5", "DEC5", "DEC5_192"
  8412. };
  8413. static const char * const sb_tx6_mux_text[] = {
  8414. "ZERO", "RX_MIX_TX6", "DEC6", "DEC6_192"
  8415. };
  8416. static const char * const sb_tx7_mux_text[] = {
  8417. "ZERO", "RX_MIX_TX7", "DEC7", "DEC7_192"
  8418. };
  8419. static const char * const sb_tx8_mux_text[] = {
  8420. "ZERO", "RX_MIX_TX8", "DEC8", "DEC8_192"
  8421. };
  8422. static const char * const sb_tx9_mux_text[] = {
  8423. "ZERO", "DEC7", "DEC7_192"
  8424. };
  8425. static const char * const sb_tx10_mux_text[] = {
  8426. "ZERO", "DEC6", "DEC6_192"
  8427. };
  8428. static const char * const sb_tx11_mux_text[] = {
  8429. "DEC_0_5", "DEC_9_12", "MAD_AUDIO", "MAD_BRDCST"
  8430. };
  8431. static const char * const sb_tx11_inp1_mux_text[] = {
  8432. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4",
  8433. "DEC5", "RX_MIX_TX5", "DEC9_10", "DEC11_12"
  8434. };
  8435. static const char * const sb_tx13_mux_text[] = {
  8436. "ZERO", "DEC5", "DEC5_192"
  8437. };
  8438. static const char * const tx13_inp_mux_text[] = {
  8439. "CDC_DEC_5", "MAD_BRDCST", "CPE_TX_PP"
  8440. };
  8441. static const char * const iir_inp_mux_text[] = {
  8442. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3", "DEC4", "DEC5", "DEC6",
  8443. "DEC7", "DEC8", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5", "RX6", "RX7"
  8444. };
  8445. static const char * const rx_int_dem_inp_mux_text[] = {
  8446. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  8447. };
  8448. static const char * const rx_int0_interp_mux_text[] = {
  8449. "ZERO", "RX INT0 MIX2",
  8450. };
  8451. static const char * const rx_int1_interp_mux_text[] = {
  8452. "ZERO", "RX INT1 MIX2",
  8453. };
  8454. static const char * const rx_int2_interp_mux_text[] = {
  8455. "ZERO", "RX INT2 MIX2",
  8456. };
  8457. static const char * const rx_int3_interp_mux_text[] = {
  8458. "ZERO", "RX INT3 MIX2",
  8459. };
  8460. static const char * const rx_int4_interp_mux_text[] = {
  8461. "ZERO", "RX INT4 MIX2",
  8462. };
  8463. static const char * const rx_int5_interp_mux_text[] = {
  8464. "ZERO", "RX INT5 MIX2",
  8465. };
  8466. static const char * const rx_int6_interp_mux_text[] = {
  8467. "ZERO", "RX INT6 MIX2",
  8468. };
  8469. static const char * const rx_int7_interp_mux_text[] = {
  8470. "ZERO", "RX INT7 MIX2",
  8471. };
  8472. static const char * const rx_int8_interp_mux_text[] = {
  8473. "ZERO", "RX INT8 SEC MIX"
  8474. };
  8475. static const char * const mad_sel_text[] = {
  8476. "SPE", "MSM"
  8477. };
  8478. static const char * const adc_mux_text[] = {
  8479. "DMIC", "AMIC", "ANC_FB_TUNE1", "ANC_FB_TUNE2"
  8480. };
  8481. static const char * const dmic_mux_text[] = {
  8482. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
  8483. "SMIC0", "SMIC1", "SMIC2", "SMIC3"
  8484. };
  8485. static const char * const dmic_mux_alt_text[] = {
  8486. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3", "DMIC4", "DMIC5",
  8487. };
  8488. static const char * const amic_mux_text[] = {
  8489. "ZERO", "ADC1", "ADC2", "ADC3", "ADC4", "ADC5", "ADC6"
  8490. };
  8491. static const char * const rx_echo_mux_text[] = {
  8492. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2", "RX_MIX3", "RX_MIX4",
  8493. "RX_MIX5", "RX_MIX6", "RX_MIX7", "RX_MIX8", "RX_MIX_VBAT5",
  8494. "RX_MIX_VBAT6", "RX_MIX_VBAT7", "RX_MIX_VBAT8"
  8495. };
  8496. static const char * const anc0_fb_mux_text[] = {
  8497. "ZERO", "ANC_IN_HPHL", "ANC_IN_EAR", "ANC_IN_EAR_SPKR",
  8498. "ANC_IN_LO1"
  8499. };
  8500. static const char * const anc1_fb_mux_text[] = {
  8501. "ZERO", "ANC_IN_HPHR", "ANC_IN_LO2"
  8502. };
  8503. static const char * const native_mux_text[] = {
  8504. "OFF", "ON",
  8505. };
  8506. static const struct soc_enum spl_src0_mux_chain_enum =
  8507. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 0, 3,
  8508. spl_src0_mux_text);
  8509. static const struct soc_enum spl_src1_mux_chain_enum =
  8510. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 2, 3,
  8511. spl_src1_mux_text);
  8512. static const struct soc_enum spl_src2_mux_chain_enum =
  8513. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 4, 3,
  8514. spl_src2_mux_text);
  8515. static const struct soc_enum spl_src3_mux_chain_enum =
  8516. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SPLINE_SRC_CFG0, 6, 3,
  8517. spl_src3_mux_text);
  8518. static const struct soc_enum rx_int0_2_mux_chain_enum =
  8519. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 0, 10,
  8520. rx_int0_7_mix_mux_text);
  8521. static const struct soc_enum rx_int1_2_mux_chain_enum =
  8522. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 0, 9,
  8523. rx_int_mix_mux_text);
  8524. static const struct soc_enum rx_int2_2_mux_chain_enum =
  8525. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 0, 9,
  8526. rx_int_mix_mux_text);
  8527. static const struct soc_enum rx_int3_2_mux_chain_enum =
  8528. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 0, 9,
  8529. rx_int_mix_mux_text);
  8530. static const struct soc_enum rx_int4_2_mux_chain_enum =
  8531. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 0, 9,
  8532. rx_int_mix_mux_text);
  8533. static const struct soc_enum rx_int5_2_mux_chain_enum =
  8534. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 0, 9,
  8535. rx_int_mix_mux_text);
  8536. static const struct soc_enum rx_int6_2_mux_chain_enum =
  8537. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 0, 9,
  8538. rx_int_mix_mux_text);
  8539. static const struct soc_enum rx_int7_2_mux_chain_enum =
  8540. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 0, 10,
  8541. rx_int0_7_mix_mux_text);
  8542. static const struct soc_enum rx_int8_2_mux_chain_enum =
  8543. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 0, 9,
  8544. rx_int_mix_mux_text);
  8545. static const struct soc_enum int1_1_native_enum =
  8546. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8547. native_mux_text);
  8548. static const struct soc_enum int2_1_native_enum =
  8549. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8550. native_mux_text);
  8551. static const struct soc_enum int3_1_native_enum =
  8552. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8553. native_mux_text);
  8554. static const struct soc_enum int4_1_native_enum =
  8555. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, ARRAY_SIZE(native_mux_text),
  8556. native_mux_text);
  8557. static const struct soc_enum rx_int0_1_mix_inp0_chain_enum =
  8558. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 0, 13,
  8559. rx_prim_mix_text);
  8560. static const struct soc_enum rx_int0_1_mix_inp1_chain_enum =
  8561. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0, 4, 13,
  8562. rx_prim_mix_text);
  8563. static const struct soc_enum rx_int0_1_mix_inp2_chain_enum =
  8564. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1, 4, 13,
  8565. rx_prim_mix_text);
  8566. static const struct soc_enum rx_int1_1_mix_inp0_chain_enum =
  8567. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 0, 13,
  8568. rx_prim_mix_text);
  8569. static const struct soc_enum rx_int1_1_mix_inp1_chain_enum =
  8570. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG0, 4, 13,
  8571. rx_prim_mix_text);
  8572. static const struct soc_enum rx_int1_1_mix_inp2_chain_enum =
  8573. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT1_CFG1, 4, 13,
  8574. rx_prim_mix_text);
  8575. static const struct soc_enum rx_int2_1_mix_inp0_chain_enum =
  8576. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 0, 13,
  8577. rx_prim_mix_text);
  8578. static const struct soc_enum rx_int2_1_mix_inp1_chain_enum =
  8579. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG0, 4, 13,
  8580. rx_prim_mix_text);
  8581. static const struct soc_enum rx_int2_1_mix_inp2_chain_enum =
  8582. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT2_CFG1, 4, 13,
  8583. rx_prim_mix_text);
  8584. static const struct soc_enum rx_int3_1_mix_inp0_chain_enum =
  8585. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 0, 13,
  8586. rx_prim_mix_text);
  8587. static const struct soc_enum rx_int3_1_mix_inp1_chain_enum =
  8588. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG0, 4, 13,
  8589. rx_prim_mix_text);
  8590. static const struct soc_enum rx_int3_1_mix_inp2_chain_enum =
  8591. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT3_CFG1, 4, 13,
  8592. rx_prim_mix_text);
  8593. static const struct soc_enum rx_int4_1_mix_inp0_chain_enum =
  8594. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 0, 13,
  8595. rx_prim_mix_text);
  8596. static const struct soc_enum rx_int4_1_mix_inp1_chain_enum =
  8597. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG0, 4, 13,
  8598. rx_prim_mix_text);
  8599. static const struct soc_enum rx_int4_1_mix_inp2_chain_enum =
  8600. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT4_CFG1, 4, 13,
  8601. rx_prim_mix_text);
  8602. static const struct soc_enum rx_int5_1_mix_inp0_chain_enum =
  8603. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 0, 13,
  8604. rx_prim_mix_text);
  8605. static const struct soc_enum rx_int5_1_mix_inp1_chain_enum =
  8606. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG0, 4, 13,
  8607. rx_prim_mix_text);
  8608. static const struct soc_enum rx_int5_1_mix_inp2_chain_enum =
  8609. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT5_CFG1, 4, 13,
  8610. rx_prim_mix_text);
  8611. static const struct soc_enum rx_int6_1_mix_inp0_chain_enum =
  8612. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 0, 13,
  8613. rx_prim_mix_text);
  8614. static const struct soc_enum rx_int6_1_mix_inp1_chain_enum =
  8615. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG0, 4, 13,
  8616. rx_prim_mix_text);
  8617. static const struct soc_enum rx_int6_1_mix_inp2_chain_enum =
  8618. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT6_CFG1, 4, 13,
  8619. rx_prim_mix_text);
  8620. static const struct soc_enum rx_int7_1_mix_inp0_chain_enum =
  8621. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 0, 13,
  8622. rx_prim_mix_text);
  8623. static const struct soc_enum rx_int7_1_mix_inp1_chain_enum =
  8624. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG0, 4, 13,
  8625. rx_prim_mix_text);
  8626. static const struct soc_enum rx_int7_1_mix_inp2_chain_enum =
  8627. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT7_CFG1, 4, 13,
  8628. rx_prim_mix_text);
  8629. static const struct soc_enum rx_int8_1_mix_inp0_chain_enum =
  8630. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 0, 13,
  8631. rx_prim_mix_text);
  8632. static const struct soc_enum rx_int8_1_mix_inp1_chain_enum =
  8633. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG0, 4, 13,
  8634. rx_prim_mix_text);
  8635. static const struct soc_enum rx_int8_1_mix_inp2_chain_enum =
  8636. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_INT8_CFG1, 4, 13,
  8637. rx_prim_mix_text);
  8638. static const struct soc_enum rx_int0_sidetone_mix_chain_enum =
  8639. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 0, 4,
  8640. rx_sidetone_mix_text);
  8641. static const struct soc_enum rx_int1_sidetone_mix_chain_enum =
  8642. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2, 4,
  8643. rx_sidetone_mix_text);
  8644. static const struct soc_enum rx_int2_sidetone_mix_chain_enum =
  8645. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4, 4,
  8646. rx_sidetone_mix_text);
  8647. static const struct soc_enum rx_int3_sidetone_mix_chain_enum =
  8648. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6, 4,
  8649. rx_sidetone_mix_text);
  8650. static const struct soc_enum rx_int4_sidetone_mix_chain_enum =
  8651. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 0, 4,
  8652. rx_sidetone_mix_text);
  8653. static const struct soc_enum rx_int7_sidetone_mix_chain_enum =
  8654. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_SIDETONE_SRC_CFG1, 2, 4,
  8655. rx_sidetone_mix_text);
  8656. static const struct soc_enum tx_adc_mux0_chain_enum =
  8657. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG1, 0, 4,
  8658. adc_mux_text);
  8659. static const struct soc_enum tx_adc_mux1_chain_enum =
  8660. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG1, 0, 4,
  8661. adc_mux_text);
  8662. static const struct soc_enum tx_adc_mux2_chain_enum =
  8663. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG1, 0, 4,
  8664. adc_mux_text);
  8665. static const struct soc_enum tx_adc_mux3_chain_enum =
  8666. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG1, 0, 4,
  8667. adc_mux_text);
  8668. static const struct soc_enum tx_adc_mux4_chain_enum =
  8669. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 6, 4,
  8670. adc_mux_text);
  8671. static const struct soc_enum tx_adc_mux5_chain_enum =
  8672. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 6, 4,
  8673. adc_mux_text);
  8674. static const struct soc_enum tx_adc_mux6_chain_enum =
  8675. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 6, 4,
  8676. adc_mux_text);
  8677. static const struct soc_enum tx_adc_mux7_chain_enum =
  8678. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 6, 4,
  8679. adc_mux_text);
  8680. static const struct soc_enum tx_adc_mux8_chain_enum =
  8681. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 6, 4,
  8682. adc_mux_text);
  8683. static const struct soc_enum tx_adc_mux10_chain_enum =
  8684. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 6, 4,
  8685. adc_mux_text);
  8686. static const struct soc_enum tx_adc_mux11_chain_enum =
  8687. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 6, 4,
  8688. adc_mux_text);
  8689. static const struct soc_enum tx_adc_mux12_chain_enum =
  8690. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 6, 4,
  8691. adc_mux_text);
  8692. static const struct soc_enum tx_adc_mux13_chain_enum =
  8693. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 6, 4,
  8694. adc_mux_text);
  8695. static const struct soc_enum tx_dmic_mux0_enum =
  8696. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 3, 11,
  8697. dmic_mux_text);
  8698. static const struct soc_enum tx_dmic_mux1_enum =
  8699. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 3, 11,
  8700. dmic_mux_text);
  8701. static const struct soc_enum tx_dmic_mux2_enum =
  8702. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 3, 11,
  8703. dmic_mux_text);
  8704. static const struct soc_enum tx_dmic_mux3_enum =
  8705. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 3, 11,
  8706. dmic_mux_text);
  8707. static const struct soc_enum tx_dmic_mux4_enum =
  8708. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 3, 7,
  8709. dmic_mux_alt_text);
  8710. static const struct soc_enum tx_dmic_mux5_enum =
  8711. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 3, 7,
  8712. dmic_mux_alt_text);
  8713. static const struct soc_enum tx_dmic_mux6_enum =
  8714. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 3, 7,
  8715. dmic_mux_alt_text);
  8716. static const struct soc_enum tx_dmic_mux7_enum =
  8717. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 3, 7,
  8718. dmic_mux_alt_text);
  8719. static const struct soc_enum tx_dmic_mux8_enum =
  8720. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 3, 7,
  8721. dmic_mux_alt_text);
  8722. static const struct soc_enum tx_dmic_mux10_enum =
  8723. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 3, 7,
  8724. dmic_mux_alt_text);
  8725. static const struct soc_enum tx_dmic_mux11_enum =
  8726. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 3, 7,
  8727. dmic_mux_alt_text);
  8728. static const struct soc_enum tx_dmic_mux12_enum =
  8729. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 3, 7,
  8730. dmic_mux_alt_text);
  8731. static const struct soc_enum tx_dmic_mux13_enum =
  8732. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 3, 7,
  8733. dmic_mux_alt_text);
  8734. static const struct soc_enum tx_amic_mux0_enum =
  8735. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX0_CFG0, 0, 7,
  8736. amic_mux_text);
  8737. static const struct soc_enum tx_amic_mux1_enum =
  8738. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX1_CFG0, 0, 7,
  8739. amic_mux_text);
  8740. static const struct soc_enum tx_amic_mux2_enum =
  8741. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX2_CFG0, 0, 7,
  8742. amic_mux_text);
  8743. static const struct soc_enum tx_amic_mux3_enum =
  8744. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX3_CFG0, 0, 7,
  8745. amic_mux_text);
  8746. static const struct soc_enum tx_amic_mux4_enum =
  8747. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX4_CFG0, 0, 7,
  8748. amic_mux_text);
  8749. static const struct soc_enum tx_amic_mux5_enum =
  8750. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX5_CFG0, 0, 7,
  8751. amic_mux_text);
  8752. static const struct soc_enum tx_amic_mux6_enum =
  8753. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX6_CFG0, 0, 7,
  8754. amic_mux_text);
  8755. static const struct soc_enum tx_amic_mux7_enum =
  8756. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX7_CFG0, 0, 7,
  8757. amic_mux_text);
  8758. static const struct soc_enum tx_amic_mux8_enum =
  8759. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX8_CFG0, 0, 7,
  8760. amic_mux_text);
  8761. static const struct soc_enum tx_amic_mux10_enum =
  8762. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX10_CFG0, 0, 7,
  8763. amic_mux_text);
  8764. static const struct soc_enum tx_amic_mux11_enum =
  8765. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX11_CFG0, 0, 7,
  8766. amic_mux_text);
  8767. static const struct soc_enum tx_amic_mux12_enum =
  8768. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX12_CFG0, 0, 7,
  8769. amic_mux_text);
  8770. static const struct soc_enum tx_amic_mux13_enum =
  8771. SOC_ENUM_SINGLE(WCD9335_CDC_TX_INP_MUX_ADC_MUX13_CFG0, 0, 7,
  8772. amic_mux_text);
  8773. static const struct soc_enum sb_tx0_mux_enum =
  8774. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 0, 4,
  8775. sb_tx0_mux_text);
  8776. static const struct soc_enum sb_tx1_mux_enum =
  8777. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 2, 4,
  8778. sb_tx1_mux_text);
  8779. static const struct soc_enum sb_tx2_mux_enum =
  8780. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 4, 4,
  8781. sb_tx2_mux_text);
  8782. static const struct soc_enum sb_tx3_mux_enum =
  8783. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 6, 4,
  8784. sb_tx3_mux_text);
  8785. static const struct soc_enum sb_tx4_mux_enum =
  8786. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 0, 4,
  8787. sb_tx4_mux_text);
  8788. static const struct soc_enum sb_tx5_mux_enum =
  8789. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 2, 4,
  8790. sb_tx5_mux_text);
  8791. static const struct soc_enum sb_tx6_mux_enum =
  8792. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 4, 4,
  8793. sb_tx6_mux_text);
  8794. static const struct soc_enum sb_tx7_mux_enum =
  8795. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1, 6, 4,
  8796. sb_tx7_mux_text);
  8797. static const struct soc_enum sb_tx8_mux_enum =
  8798. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 0, 4,
  8799. sb_tx8_mux_text);
  8800. static const struct soc_enum sb_tx9_mux_enum =
  8801. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 2, 3,
  8802. sb_tx9_mux_text);
  8803. static const struct soc_enum sb_tx10_mux_enum =
  8804. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2, 4, 3,
  8805. sb_tx10_mux_text);
  8806. static const struct soc_enum sb_tx11_mux_enum =
  8807. SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX11_INP_CFG, 0, 4,
  8808. sb_tx11_mux_text);
  8809. static const struct soc_enum sb_tx11_inp1_mux_enum =
  8810. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 0, 10,
  8811. sb_tx11_inp1_mux_text);
  8812. static const struct soc_enum sb_tx13_mux_enum =
  8813. SOC_ENUM_SINGLE(WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3, 4, 3,
  8814. sb_tx13_mux_text);
  8815. static const struct soc_enum tx13_inp_mux_enum =
  8816. SOC_ENUM_SINGLE(WCD9335_DATA_HUB_DATA_HUB_SB_TX13_INP_CFG, 0, 3,
  8817. tx13_inp_mux_text);
  8818. static const struct soc_enum rx_mix_tx0_mux_enum =
  8819. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 0, 14,
  8820. rx_echo_mux_text);
  8821. static const struct soc_enum rx_mix_tx1_mux_enum =
  8822. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG0, 4, 14,
  8823. rx_echo_mux_text);
  8824. static const struct soc_enum rx_mix_tx2_mux_enum =
  8825. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 0, 14,
  8826. rx_echo_mux_text);
  8827. static const struct soc_enum rx_mix_tx3_mux_enum =
  8828. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG1, 4, 14,
  8829. rx_echo_mux_text);
  8830. static const struct soc_enum rx_mix_tx4_mux_enum =
  8831. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 0, 14,
  8832. rx_echo_mux_text);
  8833. static const struct soc_enum rx_mix_tx5_mux_enum =
  8834. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG2, 4, 14,
  8835. rx_echo_mux_text);
  8836. static const struct soc_enum rx_mix_tx6_mux_enum =
  8837. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 0, 14,
  8838. rx_echo_mux_text);
  8839. static const struct soc_enum rx_mix_tx7_mux_enum =
  8840. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG3, 4, 14,
  8841. rx_echo_mux_text);
  8842. static const struct soc_enum rx_mix_tx8_mux_enum =
  8843. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 14,
  8844. rx_echo_mux_text);
  8845. static const struct soc_enum iir0_inp0_mux_enum =
  8846. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG0, 0, 18,
  8847. iir_inp_mux_text);
  8848. static const struct soc_enum iir0_inp1_mux_enum =
  8849. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG1, 0, 18,
  8850. iir_inp_mux_text);
  8851. static const struct soc_enum iir0_inp2_mux_enum =
  8852. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG2, 0, 18,
  8853. iir_inp_mux_text);
  8854. static const struct soc_enum iir0_inp3_mux_enum =
  8855. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR0_MIX_CFG3, 0, 18,
  8856. iir_inp_mux_text);
  8857. static const struct soc_enum iir1_inp0_mux_enum =
  8858. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG0, 0, 18,
  8859. iir_inp_mux_text);
  8860. static const struct soc_enum iir1_inp1_mux_enum =
  8861. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG1, 0, 18,
  8862. iir_inp_mux_text);
  8863. static const struct soc_enum iir1_inp2_mux_enum =
  8864. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG2, 0, 18,
  8865. iir_inp_mux_text);
  8866. static const struct soc_enum iir1_inp3_mux_enum =
  8867. SOC_ENUM_SINGLE(WCD9335_CDC_SIDETONE_IIR_INP_MUX_IIR1_MIX_CFG3, 0, 18,
  8868. iir_inp_mux_text);
  8869. static const struct soc_enum rx_int0_dem_inp_mux_enum =
  8870. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_SEC0, 0,
  8871. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8872. rx_int_dem_inp_mux_text);
  8873. static const struct soc_enum rx_int1_dem_inp_mux_enum =
  8874. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_SEC0, 0,
  8875. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8876. rx_int_dem_inp_mux_text);
  8877. static const struct soc_enum rx_int2_dem_inp_mux_enum =
  8878. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_SEC0, 0,
  8879. ARRAY_SIZE(rx_int_dem_inp_mux_text),
  8880. rx_int_dem_inp_mux_text);
  8881. static const struct soc_enum rx_int0_interp_mux_enum =
  8882. SOC_ENUM_SINGLE(WCD9335_CDC_RX0_RX_PATH_CTL, 5, 2,
  8883. rx_int0_interp_mux_text);
  8884. static const struct soc_enum rx_int1_interp_mux_enum =
  8885. SOC_ENUM_SINGLE(WCD9335_CDC_RX1_RX_PATH_CTL, 5, 2,
  8886. rx_int1_interp_mux_text);
  8887. static const struct soc_enum rx_int2_interp_mux_enum =
  8888. SOC_ENUM_SINGLE(WCD9335_CDC_RX2_RX_PATH_CTL, 5, 2,
  8889. rx_int2_interp_mux_text);
  8890. static const struct soc_enum rx_int3_interp_mux_enum =
  8891. SOC_ENUM_SINGLE(WCD9335_CDC_RX3_RX_PATH_CTL, 5, 2,
  8892. rx_int3_interp_mux_text);
  8893. static const struct soc_enum rx_int4_interp_mux_enum =
  8894. SOC_ENUM_SINGLE(WCD9335_CDC_RX4_RX_PATH_CTL, 5, 2,
  8895. rx_int4_interp_mux_text);
  8896. static const struct soc_enum rx_int5_interp_mux_enum =
  8897. SOC_ENUM_SINGLE(WCD9335_CDC_RX5_RX_PATH_CTL, 5, 2,
  8898. rx_int5_interp_mux_text);
  8899. static const struct soc_enum rx_int6_interp_mux_enum =
  8900. SOC_ENUM_SINGLE(WCD9335_CDC_RX6_RX_PATH_CTL, 5, 2,
  8901. rx_int6_interp_mux_text);
  8902. static const struct soc_enum rx_int7_interp_mux_enum =
  8903. SOC_ENUM_SINGLE(WCD9335_CDC_RX7_RX_PATH_CTL, 5, 2,
  8904. rx_int7_interp_mux_text);
  8905. static const struct soc_enum rx_int8_interp_mux_enum =
  8906. SOC_ENUM_SINGLE(WCD9335_CDC_RX8_RX_PATH_CTL, 5, 2,
  8907. rx_int8_interp_mux_text);
  8908. static const struct soc_enum mad_sel_enum =
  8909. SOC_ENUM_SINGLE(WCD9335_CPE_SS_CFG, 0, 2, mad_sel_text);
  8910. static const struct soc_enum anc0_fb_mux_enum =
  8911. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 0, 5,
  8912. anc0_fb_mux_text);
  8913. static const struct soc_enum anc1_fb_mux_enum =
  8914. SOC_ENUM_SINGLE(WCD9335_CDC_RX_INP_MUX_ANC_CFG0, 3, 3,
  8915. anc1_fb_mux_text);
  8916. static const struct snd_kcontrol_new rx_int0_dem_inp_mux =
  8917. SOC_DAPM_ENUM_EXT("RX INT0 DEM MUX Mux", rx_int0_dem_inp_mux_enum,
  8918. snd_soc_dapm_get_enum_double,
  8919. tasha_int_dem_inp_mux_put);
  8920. static const struct snd_kcontrol_new rx_int1_dem_inp_mux =
  8921. SOC_DAPM_ENUM_EXT("RX INT1 DEM MUX Mux", rx_int1_dem_inp_mux_enum,
  8922. snd_soc_dapm_get_enum_double,
  8923. tasha_int_dem_inp_mux_put);
  8924. static const struct snd_kcontrol_new rx_int2_dem_inp_mux =
  8925. SOC_DAPM_ENUM_EXT("RX INT2 DEM MUX Mux", rx_int2_dem_inp_mux_enum,
  8926. snd_soc_dapm_get_enum_double,
  8927. tasha_int_dem_inp_mux_put);
  8928. static const struct snd_kcontrol_new spl_src0_mux =
  8929. SOC_DAPM_ENUM("SPL SRC0 MUX Mux", spl_src0_mux_chain_enum);
  8930. static const struct snd_kcontrol_new spl_src1_mux =
  8931. SOC_DAPM_ENUM("SPL SRC1 MUX Mux", spl_src1_mux_chain_enum);
  8932. static const struct snd_kcontrol_new spl_src2_mux =
  8933. SOC_DAPM_ENUM("SPL SRC2 MUX Mux", spl_src2_mux_chain_enum);
  8934. static const struct snd_kcontrol_new spl_src3_mux =
  8935. SOC_DAPM_ENUM("SPL SRC3 MUX Mux", spl_src3_mux_chain_enum);
  8936. static const struct snd_kcontrol_new rx_int0_2_mux =
  8937. SOC_DAPM_ENUM("RX INT0_2 MUX Mux", rx_int0_2_mux_chain_enum);
  8938. static const struct snd_kcontrol_new rx_int1_2_mux =
  8939. SOC_DAPM_ENUM("RX INT1_2 MUX Mux", rx_int1_2_mux_chain_enum);
  8940. static const struct snd_kcontrol_new rx_int2_2_mux =
  8941. SOC_DAPM_ENUM("RX INT2_2 MUX Mux", rx_int2_2_mux_chain_enum);
  8942. static const struct snd_kcontrol_new rx_int3_2_mux =
  8943. SOC_DAPM_ENUM("RX INT3_2 MUX Mux", rx_int3_2_mux_chain_enum);
  8944. static const struct snd_kcontrol_new rx_int4_2_mux =
  8945. SOC_DAPM_ENUM("RX INT4_2 MUX Mux", rx_int4_2_mux_chain_enum);
  8946. static const struct snd_kcontrol_new rx_int5_2_mux =
  8947. SOC_DAPM_ENUM("RX INT5_2 MUX Mux", rx_int5_2_mux_chain_enum);
  8948. static const struct snd_kcontrol_new rx_int6_2_mux =
  8949. SOC_DAPM_ENUM("RX INT6_2 MUX Mux", rx_int6_2_mux_chain_enum);
  8950. static const struct snd_kcontrol_new rx_int7_2_mux =
  8951. SOC_DAPM_ENUM("RX INT7_2 MUX Mux", rx_int7_2_mux_chain_enum);
  8952. static const struct snd_kcontrol_new rx_int8_2_mux =
  8953. SOC_DAPM_ENUM("RX INT8_2 MUX Mux", rx_int8_2_mux_chain_enum);
  8954. static const struct snd_kcontrol_new int1_1_native_mux =
  8955. SOC_DAPM_ENUM("RX INT1_1 NATIVE MUX Mux", int1_1_native_enum);
  8956. static const struct snd_kcontrol_new int2_1_native_mux =
  8957. SOC_DAPM_ENUM("RX INT2_1 NATIVE MUX Mux", int2_1_native_enum);
  8958. static const struct snd_kcontrol_new int3_1_native_mux =
  8959. SOC_DAPM_ENUM("RX INT3_1 NATIVE MUX Mux", int3_1_native_enum);
  8960. static const struct snd_kcontrol_new int4_1_native_mux =
  8961. SOC_DAPM_ENUM("RX INT4_1 NATIVE MUX Mux", int4_1_native_enum);
  8962. static const struct snd_kcontrol_new rx_int0_1_mix_inp0_mux =
  8963. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP0 Mux", rx_int0_1_mix_inp0_chain_enum);
  8964. static const struct snd_kcontrol_new rx_int0_1_mix_inp1_mux =
  8965. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP1 Mux", rx_int0_1_mix_inp1_chain_enum);
  8966. static const struct snd_kcontrol_new rx_int0_1_mix_inp2_mux =
  8967. SOC_DAPM_ENUM("RX INT0_1 MIX1 INP2 Mux", rx_int0_1_mix_inp2_chain_enum);
  8968. static const struct snd_kcontrol_new rx_int1_1_mix_inp0_mux =
  8969. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP0 Mux", rx_int1_1_mix_inp0_chain_enum);
  8970. static const struct snd_kcontrol_new rx_int1_1_mix_inp1_mux =
  8971. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP1 Mux", rx_int1_1_mix_inp1_chain_enum);
  8972. static const struct snd_kcontrol_new rx_int1_1_mix_inp2_mux =
  8973. SOC_DAPM_ENUM("RX INT1_1 MIX1 INP2 Mux", rx_int1_1_mix_inp2_chain_enum);
  8974. static const struct snd_kcontrol_new rx_int2_1_mix_inp0_mux =
  8975. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP0 Mux", rx_int2_1_mix_inp0_chain_enum);
  8976. static const struct snd_kcontrol_new rx_int2_1_mix_inp1_mux =
  8977. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP1 Mux", rx_int2_1_mix_inp1_chain_enum);
  8978. static const struct snd_kcontrol_new rx_int2_1_mix_inp2_mux =
  8979. SOC_DAPM_ENUM("RX INT2_1 MIX1 INP2 Mux", rx_int2_1_mix_inp2_chain_enum);
  8980. static const struct snd_kcontrol_new rx_int3_1_mix_inp0_mux =
  8981. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP0 Mux", rx_int3_1_mix_inp0_chain_enum);
  8982. static const struct snd_kcontrol_new rx_int3_1_mix_inp1_mux =
  8983. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP1 Mux", rx_int3_1_mix_inp1_chain_enum);
  8984. static const struct snd_kcontrol_new rx_int3_1_mix_inp2_mux =
  8985. SOC_DAPM_ENUM("RX INT3_1 MIX1 INP2 Mux", rx_int3_1_mix_inp2_chain_enum);
  8986. static const struct snd_kcontrol_new rx_int4_1_mix_inp0_mux =
  8987. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP0 Mux", rx_int4_1_mix_inp0_chain_enum);
  8988. static const struct snd_kcontrol_new rx_int4_1_mix_inp1_mux =
  8989. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP1 Mux", rx_int4_1_mix_inp1_chain_enum);
  8990. static const struct snd_kcontrol_new rx_int4_1_mix_inp2_mux =
  8991. SOC_DAPM_ENUM("RX INT4_1 MIX1 INP2 Mux", rx_int4_1_mix_inp2_chain_enum);
  8992. static const struct snd_kcontrol_new rx_int5_1_mix_inp0_mux =
  8993. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP0 Mux", rx_int5_1_mix_inp0_chain_enum);
  8994. static const struct snd_kcontrol_new rx_int5_1_mix_inp1_mux =
  8995. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP1 Mux", rx_int5_1_mix_inp1_chain_enum);
  8996. static const struct snd_kcontrol_new rx_int5_1_mix_inp2_mux =
  8997. SOC_DAPM_ENUM("RX INT5_1 MIX1 INP2 Mux", rx_int5_1_mix_inp2_chain_enum);
  8998. static const struct snd_kcontrol_new rx_int6_1_mix_inp0_mux =
  8999. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP0 Mux", rx_int6_1_mix_inp0_chain_enum);
  9000. static const struct snd_kcontrol_new rx_int6_1_mix_inp1_mux =
  9001. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP1 Mux", rx_int6_1_mix_inp1_chain_enum);
  9002. static const struct snd_kcontrol_new rx_int6_1_mix_inp2_mux =
  9003. SOC_DAPM_ENUM("RX INT6_1 MIX1 INP2 Mux", rx_int6_1_mix_inp2_chain_enum);
  9004. static const struct snd_kcontrol_new rx_int7_1_mix_inp0_mux =
  9005. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP0 Mux", rx_int7_1_mix_inp0_chain_enum);
  9006. static const struct snd_kcontrol_new rx_int7_1_mix_inp1_mux =
  9007. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP1 Mux", rx_int7_1_mix_inp1_chain_enum);
  9008. static const struct snd_kcontrol_new rx_int7_1_mix_inp2_mux =
  9009. SOC_DAPM_ENUM("RX INT7_1 MIX1 INP2 Mux", rx_int7_1_mix_inp2_chain_enum);
  9010. static const struct snd_kcontrol_new rx_int8_1_mix_inp0_mux =
  9011. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP0 Mux", rx_int8_1_mix_inp0_chain_enum);
  9012. static const struct snd_kcontrol_new rx_int8_1_mix_inp1_mux =
  9013. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP1 Mux", rx_int8_1_mix_inp1_chain_enum);
  9014. static const struct snd_kcontrol_new rx_int8_1_mix_inp2_mux =
  9015. SOC_DAPM_ENUM("RX INT8_1 MIX1 INP2 Mux", rx_int8_1_mix_inp2_chain_enum);
  9016. static const struct snd_kcontrol_new rx_int0_mix2_inp_mux =
  9017. SOC_DAPM_ENUM("RX INT0 MIX2 INP Mux", rx_int0_sidetone_mix_chain_enum);
  9018. static const struct snd_kcontrol_new rx_int1_mix2_inp_mux =
  9019. SOC_DAPM_ENUM("RX INT1 MIX2 INP Mux", rx_int1_sidetone_mix_chain_enum);
  9020. static const struct snd_kcontrol_new rx_int2_mix2_inp_mux =
  9021. SOC_DAPM_ENUM("RX INT2 MIX2 INP Mux", rx_int2_sidetone_mix_chain_enum);
  9022. static const struct snd_kcontrol_new rx_int3_mix2_inp_mux =
  9023. SOC_DAPM_ENUM("RX INT3 MIX2 INP Mux", rx_int3_sidetone_mix_chain_enum);
  9024. static const struct snd_kcontrol_new rx_int4_mix2_inp_mux =
  9025. SOC_DAPM_ENUM("RX INT4 MIX2 INP Mux", rx_int4_sidetone_mix_chain_enum);
  9026. static const struct snd_kcontrol_new rx_int7_mix2_inp_mux =
  9027. SOC_DAPM_ENUM("RX INT7 MIX2 INP Mux", rx_int7_sidetone_mix_chain_enum);
  9028. static const struct snd_kcontrol_new tx_adc_mux0 =
  9029. SOC_DAPM_ENUM_EXT("ADC MUX0 Mux", tx_adc_mux0_chain_enum,
  9030. snd_soc_dapm_get_enum_double,
  9031. tasha_put_dec_enum);
  9032. static const struct snd_kcontrol_new tx_adc_mux1 =
  9033. SOC_DAPM_ENUM_EXT("ADC MUX1 Mux", tx_adc_mux1_chain_enum,
  9034. snd_soc_dapm_get_enum_double,
  9035. tasha_put_dec_enum);
  9036. static const struct snd_kcontrol_new tx_adc_mux2 =
  9037. SOC_DAPM_ENUM_EXT("ADC MUX2 Mux", tx_adc_mux2_chain_enum,
  9038. snd_soc_dapm_get_enum_double,
  9039. tasha_put_dec_enum);
  9040. static const struct snd_kcontrol_new tx_adc_mux3 =
  9041. SOC_DAPM_ENUM_EXT("ADC MUX3 Mux", tx_adc_mux3_chain_enum,
  9042. snd_soc_dapm_get_enum_double,
  9043. tasha_put_dec_enum);
  9044. static const struct snd_kcontrol_new tx_adc_mux4 =
  9045. SOC_DAPM_ENUM_EXT("ADC MUX4 Mux", tx_adc_mux4_chain_enum,
  9046. snd_soc_dapm_get_enum_double,
  9047. tasha_put_dec_enum);
  9048. static const struct snd_kcontrol_new tx_adc_mux5 =
  9049. SOC_DAPM_ENUM_EXT("ADC MUX5 Mux", tx_adc_mux5_chain_enum,
  9050. snd_soc_dapm_get_enum_double,
  9051. tasha_put_dec_enum);
  9052. static const struct snd_kcontrol_new tx_adc_mux6 =
  9053. SOC_DAPM_ENUM_EXT("ADC MUX6 Mux", tx_adc_mux6_chain_enum,
  9054. snd_soc_dapm_get_enum_double,
  9055. tasha_put_dec_enum);
  9056. static const struct snd_kcontrol_new tx_adc_mux7 =
  9057. SOC_DAPM_ENUM_EXT("ADC MUX7 Mux", tx_adc_mux7_chain_enum,
  9058. snd_soc_dapm_get_enum_double,
  9059. tasha_put_dec_enum);
  9060. static const struct snd_kcontrol_new tx_adc_mux8 =
  9061. SOC_DAPM_ENUM_EXT("ADC MUX8 Mux", tx_adc_mux8_chain_enum,
  9062. snd_soc_dapm_get_enum_double,
  9063. tasha_put_dec_enum);
  9064. static const struct snd_kcontrol_new tx_adc_mux10 =
  9065. SOC_DAPM_ENUM("ADC MUX10 Mux", tx_adc_mux10_chain_enum);
  9066. static const struct snd_kcontrol_new tx_adc_mux11 =
  9067. SOC_DAPM_ENUM("ADC MUX11 Mux", tx_adc_mux11_chain_enum);
  9068. static const struct snd_kcontrol_new tx_adc_mux12 =
  9069. SOC_DAPM_ENUM("ADC MUX12 Mux", tx_adc_mux12_chain_enum);
  9070. static const struct snd_kcontrol_new tx_adc_mux13 =
  9071. SOC_DAPM_ENUM("ADC MUX13 Mux", tx_adc_mux13_chain_enum);
  9072. static const struct snd_kcontrol_new tx_dmic_mux0 =
  9073. SOC_DAPM_ENUM("DMIC MUX0 Mux", tx_dmic_mux0_enum);
  9074. static const struct snd_kcontrol_new tx_dmic_mux1 =
  9075. SOC_DAPM_ENUM("DMIC MUX1 Mux", tx_dmic_mux1_enum);
  9076. static const struct snd_kcontrol_new tx_dmic_mux2 =
  9077. SOC_DAPM_ENUM("DMIC MUX2 Mux", tx_dmic_mux2_enum);
  9078. static const struct snd_kcontrol_new tx_dmic_mux3 =
  9079. SOC_DAPM_ENUM("DMIC MUX3 Mux", tx_dmic_mux3_enum);
  9080. static const struct snd_kcontrol_new tx_dmic_mux4 =
  9081. SOC_DAPM_ENUM("DMIC MUX4 Mux", tx_dmic_mux4_enum);
  9082. static const struct snd_kcontrol_new tx_dmic_mux5 =
  9083. SOC_DAPM_ENUM("DMIC MUX5 Mux", tx_dmic_mux5_enum);
  9084. static const struct snd_kcontrol_new tx_dmic_mux6 =
  9085. SOC_DAPM_ENUM("DMIC MUX6 Mux", tx_dmic_mux6_enum);
  9086. static const struct snd_kcontrol_new tx_dmic_mux7 =
  9087. SOC_DAPM_ENUM("DMIC MUX7 Mux", tx_dmic_mux7_enum);
  9088. static const struct snd_kcontrol_new tx_dmic_mux8 =
  9089. SOC_DAPM_ENUM("DMIC MUX8 Mux", tx_dmic_mux8_enum);
  9090. static const struct snd_kcontrol_new tx_dmic_mux10 =
  9091. SOC_DAPM_ENUM("DMIC MUX10 Mux", tx_dmic_mux10_enum);
  9092. static const struct snd_kcontrol_new tx_dmic_mux11 =
  9093. SOC_DAPM_ENUM("DMIC MUX11 Mux", tx_dmic_mux11_enum);
  9094. static const struct snd_kcontrol_new tx_dmic_mux12 =
  9095. SOC_DAPM_ENUM("DMIC MUX12 Mux", tx_dmic_mux12_enum);
  9096. static const struct snd_kcontrol_new tx_dmic_mux13 =
  9097. SOC_DAPM_ENUM("DMIC MUX13 Mux", tx_dmic_mux13_enum);
  9098. static const struct snd_kcontrol_new tx_amic_mux0 =
  9099. SOC_DAPM_ENUM("AMIC MUX0 Mux", tx_amic_mux0_enum);
  9100. static const struct snd_kcontrol_new tx_amic_mux1 =
  9101. SOC_DAPM_ENUM("AMIC MUX1 Mux", tx_amic_mux1_enum);
  9102. static const struct snd_kcontrol_new tx_amic_mux2 =
  9103. SOC_DAPM_ENUM("AMIC MUX2 Mux", tx_amic_mux2_enum);
  9104. static const struct snd_kcontrol_new tx_amic_mux3 =
  9105. SOC_DAPM_ENUM("AMIC MUX3 Mux", tx_amic_mux3_enum);
  9106. static const struct snd_kcontrol_new tx_amic_mux4 =
  9107. SOC_DAPM_ENUM("AMIC MUX4 Mux", tx_amic_mux4_enum);
  9108. static const struct snd_kcontrol_new tx_amic_mux5 =
  9109. SOC_DAPM_ENUM("AMIC MUX5 Mux", tx_amic_mux5_enum);
  9110. static const struct snd_kcontrol_new tx_amic_mux6 =
  9111. SOC_DAPM_ENUM("AMIC MUX6 Mux", tx_amic_mux6_enum);
  9112. static const struct snd_kcontrol_new tx_amic_mux7 =
  9113. SOC_DAPM_ENUM("AMIC MUX7 Mux", tx_amic_mux7_enum);
  9114. static const struct snd_kcontrol_new tx_amic_mux8 =
  9115. SOC_DAPM_ENUM("AMIC MUX8 Mux", tx_amic_mux8_enum);
  9116. static const struct snd_kcontrol_new tx_amic_mux10 =
  9117. SOC_DAPM_ENUM("AMIC MUX10 Mux", tx_amic_mux10_enum);
  9118. static const struct snd_kcontrol_new tx_amic_mux11 =
  9119. SOC_DAPM_ENUM("AMIC MUX11 Mux", tx_amic_mux11_enum);
  9120. static const struct snd_kcontrol_new tx_amic_mux12 =
  9121. SOC_DAPM_ENUM("AMIC MUX12 Mux", tx_amic_mux12_enum);
  9122. static const struct snd_kcontrol_new tx_amic_mux13 =
  9123. SOC_DAPM_ENUM("AMIC MUX13 Mux", tx_amic_mux13_enum);
  9124. static const struct snd_kcontrol_new sb_tx0_mux =
  9125. SOC_DAPM_ENUM("SLIM TX0 MUX Mux", sb_tx0_mux_enum);
  9126. static const struct snd_kcontrol_new sb_tx1_mux =
  9127. SOC_DAPM_ENUM("SLIM TX1 MUX Mux", sb_tx1_mux_enum);
  9128. static const struct snd_kcontrol_new sb_tx2_mux =
  9129. SOC_DAPM_ENUM("SLIM TX2 MUX Mux", sb_tx2_mux_enum);
  9130. static const struct snd_kcontrol_new sb_tx3_mux =
  9131. SOC_DAPM_ENUM("SLIM TX3 MUX Mux", sb_tx3_mux_enum);
  9132. static const struct snd_kcontrol_new sb_tx4_mux =
  9133. SOC_DAPM_ENUM("SLIM TX4 MUX Mux", sb_tx4_mux_enum);
  9134. static const struct snd_kcontrol_new sb_tx5_mux =
  9135. SOC_DAPM_ENUM("SLIM TX5 MUX Mux", sb_tx5_mux_enum);
  9136. static const struct snd_kcontrol_new sb_tx6_mux =
  9137. SOC_DAPM_ENUM("SLIM TX6 MUX Mux", sb_tx6_mux_enum);
  9138. static const struct snd_kcontrol_new sb_tx7_mux =
  9139. SOC_DAPM_ENUM("SLIM TX7 MUX Mux", sb_tx7_mux_enum);
  9140. static const struct snd_kcontrol_new sb_tx8_mux =
  9141. SOC_DAPM_ENUM("SLIM TX8 MUX Mux", sb_tx8_mux_enum);
  9142. static const struct snd_kcontrol_new sb_tx9_mux =
  9143. SOC_DAPM_ENUM("SLIM TX9 MUX Mux", sb_tx9_mux_enum);
  9144. static const struct snd_kcontrol_new sb_tx10_mux =
  9145. SOC_DAPM_ENUM("SLIM TX10 MUX Mux", sb_tx10_mux_enum);
  9146. static const struct snd_kcontrol_new sb_tx11_mux =
  9147. SOC_DAPM_ENUM("SLIM TX11 MUX Mux", sb_tx11_mux_enum);
  9148. static const struct snd_kcontrol_new sb_tx11_inp1_mux =
  9149. SOC_DAPM_ENUM("SLIM TX11 INP1 MUX Mux", sb_tx11_inp1_mux_enum);
  9150. static const struct snd_kcontrol_new sb_tx13_mux =
  9151. SOC_DAPM_ENUM("SLIM TX13 MUX Mux", sb_tx13_mux_enum);
  9152. static const struct snd_kcontrol_new tx13_inp_mux =
  9153. SOC_DAPM_ENUM("TX13 INP MUX Mux", tx13_inp_mux_enum);
  9154. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  9155. SOC_DAPM_ENUM("RX MIX TX0 MUX Mux", rx_mix_tx0_mux_enum);
  9156. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  9157. SOC_DAPM_ENUM("RX MIX TX1 MUX Mux", rx_mix_tx1_mux_enum);
  9158. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  9159. SOC_DAPM_ENUM("RX MIX TX2 MUX Mux", rx_mix_tx2_mux_enum);
  9160. static const struct snd_kcontrol_new rx_mix_tx3_mux =
  9161. SOC_DAPM_ENUM("RX MIX TX3 MUX Mux", rx_mix_tx3_mux_enum);
  9162. static const struct snd_kcontrol_new rx_mix_tx4_mux =
  9163. SOC_DAPM_ENUM("RX MIX TX4 MUX Mux", rx_mix_tx4_mux_enum);
  9164. static const struct snd_kcontrol_new rx_mix_tx5_mux =
  9165. SOC_DAPM_ENUM("RX MIX TX5 MUX Mux", rx_mix_tx5_mux_enum);
  9166. static const struct snd_kcontrol_new rx_mix_tx6_mux =
  9167. SOC_DAPM_ENUM("RX MIX TX6 MUX Mux", rx_mix_tx6_mux_enum);
  9168. static const struct snd_kcontrol_new rx_mix_tx7_mux =
  9169. SOC_DAPM_ENUM("RX MIX TX7 MUX Mux", rx_mix_tx7_mux_enum);
  9170. static const struct snd_kcontrol_new rx_mix_tx8_mux =
  9171. SOC_DAPM_ENUM("RX MIX TX8 MUX Mux", rx_mix_tx8_mux_enum);
  9172. static const struct snd_kcontrol_new iir0_inp0_mux =
  9173. SOC_DAPM_ENUM("IIR0 INP0 Mux", iir0_inp0_mux_enum);
  9174. static const struct snd_kcontrol_new iir0_inp1_mux =
  9175. SOC_DAPM_ENUM("IIR0 INP1 Mux", iir0_inp1_mux_enum);
  9176. static const struct snd_kcontrol_new iir0_inp2_mux =
  9177. SOC_DAPM_ENUM("IIR0 INP2 Mux", iir0_inp2_mux_enum);
  9178. static const struct snd_kcontrol_new iir0_inp3_mux =
  9179. SOC_DAPM_ENUM("IIR0 INP3 Mux", iir0_inp3_mux_enum);
  9180. static const struct snd_kcontrol_new iir1_inp0_mux =
  9181. SOC_DAPM_ENUM("IIR1 INP0 Mux", iir1_inp0_mux_enum);
  9182. static const struct snd_kcontrol_new iir1_inp1_mux =
  9183. SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
  9184. static const struct snd_kcontrol_new iir1_inp2_mux =
  9185. SOC_DAPM_ENUM("IIR1 INP2 Mux", iir1_inp2_mux_enum);
  9186. static const struct snd_kcontrol_new iir1_inp3_mux =
  9187. SOC_DAPM_ENUM("IIR1 INP3 Mux", iir1_inp3_mux_enum);
  9188. static const struct snd_kcontrol_new rx_int0_interp_mux =
  9189. SOC_DAPM_ENUM("RX INT0 INTERP Mux", rx_int0_interp_mux_enum);
  9190. static const struct snd_kcontrol_new rx_int1_interp_mux =
  9191. SOC_DAPM_ENUM("RX INT1 INTERP Mux", rx_int1_interp_mux_enum);
  9192. static const struct snd_kcontrol_new rx_int2_interp_mux =
  9193. SOC_DAPM_ENUM("RX INT2 INTERP Mux", rx_int2_interp_mux_enum);
  9194. static const struct snd_kcontrol_new rx_int3_interp_mux =
  9195. SOC_DAPM_ENUM("RX INT3 INTERP Mux", rx_int3_interp_mux_enum);
  9196. static const struct snd_kcontrol_new rx_int4_interp_mux =
  9197. SOC_DAPM_ENUM("RX INT4 INTERP Mux", rx_int4_interp_mux_enum);
  9198. static const struct snd_kcontrol_new rx_int5_interp_mux =
  9199. SOC_DAPM_ENUM("RX INT5 INTERP Mux", rx_int5_interp_mux_enum);
  9200. static const struct snd_kcontrol_new rx_int6_interp_mux =
  9201. SOC_DAPM_ENUM("RX INT6 INTERP Mux", rx_int6_interp_mux_enum);
  9202. static const struct snd_kcontrol_new rx_int7_interp_mux =
  9203. SOC_DAPM_ENUM("RX INT7 INTERP Mux", rx_int7_interp_mux_enum);
  9204. static const struct snd_kcontrol_new rx_int8_interp_mux =
  9205. SOC_DAPM_ENUM("RX INT8 INTERP Mux", rx_int8_interp_mux_enum);
  9206. static const struct snd_kcontrol_new mad_sel_mux =
  9207. SOC_DAPM_ENUM("MAD_SEL MUX Mux", mad_sel_enum);
  9208. static const struct snd_kcontrol_new aif4_mad_switch =
  9209. SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 5, 1, 0);
  9210. static const struct snd_kcontrol_new mad_brdcst_switch =
  9211. SOC_DAPM_SINGLE("Switch", WCD9335_CPE_SS_CFG, 6, 1, 0);
  9212. static const struct snd_kcontrol_new aif4_switch_mixer_controls =
  9213. SOC_SINGLE_EXT("Switch", SND_SOC_NOPM,
  9214. 0, 1, 0, tasha_codec_aif4_mixer_switch_get,
  9215. tasha_codec_aif4_mixer_switch_put);
  9216. static const struct snd_kcontrol_new anc_hphl_switch =
  9217. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9218. static const struct snd_kcontrol_new anc_hphr_switch =
  9219. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9220. static const struct snd_kcontrol_new anc_ear_switch =
  9221. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9222. static const struct snd_kcontrol_new anc_ear_spkr_switch =
  9223. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9224. static const struct snd_kcontrol_new anc_lineout1_switch =
  9225. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9226. static const struct snd_kcontrol_new anc_lineout2_switch =
  9227. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9228. static const struct snd_kcontrol_new anc_spkr_pa_switch =
  9229. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0);
  9230. static const struct snd_kcontrol_new adc_us_mux0_switch =
  9231. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9232. static const struct snd_kcontrol_new adc_us_mux1_switch =
  9233. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9234. static const struct snd_kcontrol_new adc_us_mux2_switch =
  9235. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9236. static const struct snd_kcontrol_new adc_us_mux3_switch =
  9237. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9238. static const struct snd_kcontrol_new adc_us_mux4_switch =
  9239. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9240. static const struct snd_kcontrol_new adc_us_mux5_switch =
  9241. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9242. static const struct snd_kcontrol_new adc_us_mux6_switch =
  9243. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9244. static const struct snd_kcontrol_new adc_us_mux7_switch =
  9245. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9246. static const struct snd_kcontrol_new adc_us_mux8_switch =
  9247. SOC_DAPM_SINGLE("US_Switch", SND_SOC_NOPM, 0, 1, 0);
  9248. static const struct snd_kcontrol_new anc0_fb_mux =
  9249. SOC_DAPM_ENUM("ANC0 FB MUX Mux", anc0_fb_mux_enum);
  9250. static const struct snd_kcontrol_new anc1_fb_mux =
  9251. SOC_DAPM_ENUM("ANC1 FB MUX Mux", anc1_fb_mux_enum);
  9252. static int tasha_codec_ec_buf_mux_enable(struct snd_soc_dapm_widget *w,
  9253. struct snd_kcontrol *kcontrol,
  9254. int event)
  9255. {
  9256. struct snd_soc_component *component =
  9257. snd_soc_dapm_to_component(w->dapm);
  9258. dev_dbg(component->dev, "%s: event = %d name = %s\n",
  9259. __func__, event, w->name);
  9260. switch (event) {
  9261. case SND_SOC_DAPM_POST_PMU:
  9262. snd_soc_component_write(component,
  9263. WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x3B);
  9264. snd_soc_component_update_bits(component,
  9265. WCD9335_CPE_SS_CFG, 0x08, 0x08);
  9266. snd_soc_component_update_bits(component,
  9267. WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0, 0x08, 0x08);
  9268. break;
  9269. case SND_SOC_DAPM_POST_PMD:
  9270. snd_soc_component_update_bits(component,
  9271. WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0,
  9272. 0x08, 0x00);
  9273. snd_soc_component_update_bits(component,
  9274. WCD9335_CPE_SS_CFG, 0x08, 0x00);
  9275. snd_soc_component_write(component,
  9276. WCD9335_CPE_SS_EC_BUF_INT_PERIOD, 0x00);
  9277. break;
  9278. }
  9279. return 0;
  9280. };
  9281. static const char * const ec_buf_mux_text[] = {
  9282. "ZERO", "RXMIXEC", "SB_RX0", "SB_RX1", "SB_RX2", "SB_RX3",
  9283. "I2S_RX_SD0_L", "I2S_RX_SD0_R", "I2S_RX_SD1_L", "I2S_RX_SD1_R",
  9284. "DEC1"
  9285. };
  9286. static SOC_ENUM_SINGLE_DECL(ec_buf_mux_enum, WCD9335_CPE_SS_US_EC_MUX_CFG,
  9287. 0, ec_buf_mux_text);
  9288. static const struct snd_kcontrol_new ec_buf_mux =
  9289. SOC_DAPM_ENUM("EC BUF Mux", ec_buf_mux_enum);
  9290. static const struct snd_soc_dapm_widget tasha_dapm_widgets[] = {
  9291. SND_SOC_DAPM_OUTPUT("EAR"),
  9292. SND_SOC_DAPM_OUTPUT("ANC EAR"),
  9293. SND_SOC_DAPM_AIF_IN_E("AIF1 PB", "AIF1 Playback", 0, SND_SOC_NOPM,
  9294. AIF1_PB, 0, tasha_codec_enable_slimrx,
  9295. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  9296. SND_SOC_DAPM_POST_PMD),
  9297. SND_SOC_DAPM_AIF_IN_E("AIF2 PB", "AIF2 Playback", 0, SND_SOC_NOPM,
  9298. AIF2_PB, 0, tasha_codec_enable_slimrx,
  9299. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  9300. SND_SOC_DAPM_POST_PMD),
  9301. SND_SOC_DAPM_AIF_IN_E("AIF3 PB", "AIF3 Playback", 0, SND_SOC_NOPM,
  9302. AIF3_PB, 0, tasha_codec_enable_slimrx,
  9303. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  9304. SND_SOC_DAPM_POST_PMD),
  9305. SND_SOC_DAPM_AIF_IN_E("AIF4 PB", "AIF4 Playback", 0, SND_SOC_NOPM,
  9306. AIF4_PB, 0, tasha_codec_enable_slimrx,
  9307. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  9308. SND_SOC_DAPM_POST_PMD),
  9309. SND_SOC_DAPM_AIF_IN_E("AIF MIX1 PB", "AIF Mix Playback", 0,
  9310. SND_SOC_NOPM, AIF_MIX1_PB, 0,
  9311. tasha_codec_enable_slimrx,
  9312. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD |
  9313. SND_SOC_DAPM_POST_PMD),
  9314. SND_SOC_DAPM_MUX("SLIM RX0 MUX", SND_SOC_NOPM, TASHA_RX0, 0,
  9315. &slim_rx_mux[TASHA_RX0]),
  9316. SND_SOC_DAPM_MUX("SLIM RX1 MUX", SND_SOC_NOPM, TASHA_RX1, 0,
  9317. &slim_rx_mux[TASHA_RX1]),
  9318. SND_SOC_DAPM_MUX("SLIM RX2 MUX", SND_SOC_NOPM, TASHA_RX2, 0,
  9319. &slim_rx_mux[TASHA_RX2]),
  9320. SND_SOC_DAPM_MUX("SLIM RX3 MUX", SND_SOC_NOPM, TASHA_RX3, 0,
  9321. &slim_rx_mux[TASHA_RX3]),
  9322. SND_SOC_DAPM_MUX("SLIM RX4 MUX", SND_SOC_NOPM, TASHA_RX4, 0,
  9323. &slim_rx_mux[TASHA_RX4]),
  9324. SND_SOC_DAPM_MUX("SLIM RX5 MUX", SND_SOC_NOPM, TASHA_RX5, 0,
  9325. &slim_rx_mux[TASHA_RX5]),
  9326. SND_SOC_DAPM_MUX("SLIM RX6 MUX", SND_SOC_NOPM, TASHA_RX6, 0,
  9327. &slim_rx_mux[TASHA_RX6]),
  9328. SND_SOC_DAPM_MUX("SLIM RX7 MUX", SND_SOC_NOPM, TASHA_RX7, 0,
  9329. &slim_rx_mux[TASHA_RX7]),
  9330. SND_SOC_DAPM_MIXER("SLIM RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  9331. SND_SOC_DAPM_MIXER("SLIM RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9332. SND_SOC_DAPM_MIXER("SLIM RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9333. SND_SOC_DAPM_MIXER("SLIM RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  9334. SND_SOC_DAPM_MIXER("SLIM RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  9335. SND_SOC_DAPM_MIXER("SLIM RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  9336. SND_SOC_DAPM_MIXER("SLIM RX6", SND_SOC_NOPM, 0, 0, NULL, 0),
  9337. SND_SOC_DAPM_MIXER("SLIM RX7", SND_SOC_NOPM, 0, 0, NULL, 0),
  9338. SND_SOC_DAPM_MUX_E("SPL SRC0 MUX", SND_SOC_NOPM, SPLINE_SRC0, 0,
  9339. &spl_src0_mux, tasha_codec_enable_spline_resampler,
  9340. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9341. SND_SOC_DAPM_MUX_E("SPL SRC1 MUX", SND_SOC_NOPM, SPLINE_SRC1, 0,
  9342. &spl_src1_mux, tasha_codec_enable_spline_resampler,
  9343. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9344. SND_SOC_DAPM_MUX_E("SPL SRC2 MUX", SND_SOC_NOPM, SPLINE_SRC2, 0,
  9345. &spl_src2_mux, tasha_codec_enable_spline_resampler,
  9346. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9347. SND_SOC_DAPM_MUX_E("SPL SRC3 MUX", SND_SOC_NOPM, SPLINE_SRC3, 0,
  9348. &spl_src3_mux, tasha_codec_enable_spline_resampler,
  9349. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9350. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", WCD9335_CDC_RX0_RX_PATH_MIX_CTL,
  9351. 5, 0, &rx_int0_2_mux, tasha_codec_enable_mix_path,
  9352. SND_SOC_DAPM_POST_PMU),
  9353. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", WCD9335_CDC_RX1_RX_PATH_MIX_CTL,
  9354. 5, 0, &rx_int1_2_mux, tasha_codec_enable_mix_path,
  9355. SND_SOC_DAPM_POST_PMU),
  9356. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", WCD9335_CDC_RX2_RX_PATH_MIX_CTL,
  9357. 5, 0, &rx_int2_2_mux, tasha_codec_enable_mix_path,
  9358. SND_SOC_DAPM_POST_PMU),
  9359. SND_SOC_DAPM_MUX_E("RX INT3_2 MUX", WCD9335_CDC_RX3_RX_PATH_MIX_CTL,
  9360. 5, 0, &rx_int3_2_mux, tasha_codec_enable_mix_path,
  9361. SND_SOC_DAPM_POST_PMU),
  9362. SND_SOC_DAPM_MUX_E("RX INT4_2 MUX", WCD9335_CDC_RX4_RX_PATH_MIX_CTL,
  9363. 5, 0, &rx_int4_2_mux, tasha_codec_enable_mix_path,
  9364. SND_SOC_DAPM_POST_PMU),
  9365. SND_SOC_DAPM_MUX_E("RX INT5_2 MUX", WCD9335_CDC_RX5_RX_PATH_MIX_CTL,
  9366. 5, 0, &rx_int5_2_mux, tasha_codec_enable_mix_path,
  9367. SND_SOC_DAPM_POST_PMU),
  9368. SND_SOC_DAPM_MUX_E("RX INT6_2 MUX", WCD9335_CDC_RX6_RX_PATH_MIX_CTL,
  9369. 5, 0, &rx_int6_2_mux, tasha_codec_enable_mix_path,
  9370. SND_SOC_DAPM_POST_PMU),
  9371. SND_SOC_DAPM_MUX_E("RX INT7_2 MUX", WCD9335_CDC_RX7_RX_PATH_MIX_CTL,
  9372. 5, 0, &rx_int7_2_mux, tasha_codec_enable_mix_path,
  9373. SND_SOC_DAPM_POST_PMU),
  9374. SND_SOC_DAPM_MUX_E("RX INT8_2 MUX", WCD9335_CDC_RX8_RX_PATH_MIX_CTL,
  9375. 5, 0, &rx_int8_2_mux, tasha_codec_enable_mix_path,
  9376. SND_SOC_DAPM_POST_PMU),
  9377. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9378. &rx_int0_1_mix_inp0_mux),
  9379. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9380. &rx_int0_1_mix_inp1_mux),
  9381. SND_SOC_DAPM_MUX("RX INT0_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9382. &rx_int0_1_mix_inp2_mux),
  9383. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9384. &rx_int1_1_mix_inp0_mux),
  9385. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9386. &rx_int1_1_mix_inp1_mux),
  9387. SND_SOC_DAPM_MUX("RX INT1_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9388. &rx_int1_1_mix_inp2_mux),
  9389. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9390. &rx_int2_1_mix_inp0_mux),
  9391. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9392. &rx_int2_1_mix_inp1_mux),
  9393. SND_SOC_DAPM_MUX("RX INT2_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9394. &rx_int2_1_mix_inp2_mux),
  9395. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9396. &rx_int3_1_mix_inp0_mux),
  9397. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9398. &rx_int3_1_mix_inp1_mux),
  9399. SND_SOC_DAPM_MUX("RX INT3_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9400. &rx_int3_1_mix_inp2_mux),
  9401. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9402. &rx_int4_1_mix_inp0_mux),
  9403. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9404. &rx_int4_1_mix_inp1_mux),
  9405. SND_SOC_DAPM_MUX("RX INT4_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9406. &rx_int4_1_mix_inp2_mux),
  9407. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9408. &rx_int5_1_mix_inp0_mux),
  9409. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9410. &rx_int5_1_mix_inp1_mux),
  9411. SND_SOC_DAPM_MUX("RX INT5_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9412. &rx_int5_1_mix_inp2_mux),
  9413. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9414. &rx_int6_1_mix_inp0_mux),
  9415. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9416. &rx_int6_1_mix_inp1_mux),
  9417. SND_SOC_DAPM_MUX("RX INT6_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9418. &rx_int6_1_mix_inp2_mux),
  9419. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9420. &rx_int7_1_mix_inp0_mux, tasha_codec_enable_swr,
  9421. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9422. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9423. &rx_int7_1_mix_inp1_mux, tasha_codec_enable_swr,
  9424. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9425. SND_SOC_DAPM_MUX_E("RX INT7_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9426. &rx_int7_1_mix_inp2_mux, tasha_codec_enable_swr,
  9427. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9428. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP0", SND_SOC_NOPM, 0, 0,
  9429. &rx_int8_1_mix_inp0_mux, tasha_codec_enable_swr,
  9430. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9431. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  9432. &rx_int8_1_mix_inp1_mux, tasha_codec_enable_swr,
  9433. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9434. SND_SOC_DAPM_MUX_E("RX INT8_1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  9435. &rx_int8_1_mix_inp2_mux, tasha_codec_enable_swr,
  9436. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9437. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9438. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9439. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9440. SND_SOC_DAPM_MIXER("RX INT1 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9441. rx_int1_spline_mix_switch,
  9442. ARRAY_SIZE(rx_int1_spline_mix_switch)),
  9443. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9444. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9445. SND_SOC_DAPM_MIXER("RX INT2 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9446. rx_int2_spline_mix_switch,
  9447. ARRAY_SIZE(rx_int2_spline_mix_switch)),
  9448. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9449. SND_SOC_DAPM_MIXER("RX INT3_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9450. SND_SOC_DAPM_MIXER("RX INT3 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9451. rx_int3_spline_mix_switch,
  9452. ARRAY_SIZE(rx_int3_spline_mix_switch)),
  9453. SND_SOC_DAPM_MIXER("RX INT3 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9454. SND_SOC_DAPM_MIXER("RX INT4_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9455. SND_SOC_DAPM_MIXER("RX INT4 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9456. rx_int4_spline_mix_switch,
  9457. ARRAY_SIZE(rx_int4_spline_mix_switch)),
  9458. SND_SOC_DAPM_MIXER("RX INT4 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9459. SND_SOC_DAPM_MIXER("RX INT5_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9460. SND_SOC_DAPM_MIXER("RX INT5 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9461. rx_int5_spline_mix_switch,
  9462. ARRAY_SIZE(rx_int5_spline_mix_switch)),
  9463. SND_SOC_DAPM_MIXER("RX INT5 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9464. SND_SOC_DAPM_MIXER("RX INT6_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9465. SND_SOC_DAPM_MIXER("RX INT6 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9466. rx_int6_spline_mix_switch,
  9467. ARRAY_SIZE(rx_int6_spline_mix_switch)),
  9468. SND_SOC_DAPM_MIXER("RX INT6 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9469. SND_SOC_DAPM_MIXER("RX INT7_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9470. SND_SOC_DAPM_MIXER("RX INT7 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9471. SND_SOC_DAPM_MIXER("RX INT7 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9472. rx_int7_spline_mix_switch,
  9473. ARRAY_SIZE(rx_int7_spline_mix_switch)),
  9474. SND_SOC_DAPM_MIXER("RX INT8_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  9475. SND_SOC_DAPM_MIXER("RX INT8 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  9476. SND_SOC_DAPM_MIXER("RX INT8 SPLINE MIX", SND_SOC_NOPM, 0, 0,
  9477. rx_int8_spline_mix_switch,
  9478. ARRAY_SIZE(rx_int8_spline_mix_switch)),
  9479. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9480. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9481. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9482. SND_SOC_DAPM_MIXER("RX INT3 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9483. SND_SOC_DAPM_MIXER("RX INT4 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9484. SND_SOC_DAPM_MIXER("RX INT5 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9485. SND_SOC_DAPM_MIXER("RX INT6 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9486. SND_SOC_DAPM_MIXER("RX INT7 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  9487. SND_SOC_DAPM_MIXER_E("RX INT7 CHAIN", SND_SOC_NOPM, 0, 0,
  9488. NULL, 0, tasha_codec_spk_boost_event,
  9489. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9490. SND_SOC_DAPM_MIXER_E("RX INT8 CHAIN", SND_SOC_NOPM, 0, 0,
  9491. NULL, 0, tasha_codec_spk_boost_event,
  9492. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9493. SND_SOC_DAPM_MIXER_E("RX INT5 VBAT", SND_SOC_NOPM, 0, 0,
  9494. rx_int5_vbat_mix_switch,
  9495. ARRAY_SIZE(rx_int5_vbat_mix_switch),
  9496. tasha_codec_vbat_enable_event,
  9497. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9498. SND_SOC_DAPM_MIXER_E("RX INT6 VBAT", SND_SOC_NOPM, 0, 0,
  9499. rx_int6_vbat_mix_switch,
  9500. ARRAY_SIZE(rx_int6_vbat_mix_switch),
  9501. tasha_codec_vbat_enable_event,
  9502. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9503. SND_SOC_DAPM_MIXER_E("RX INT7 VBAT", SND_SOC_NOPM, 0, 0,
  9504. rx_int7_vbat_mix_switch,
  9505. ARRAY_SIZE(rx_int7_vbat_mix_switch),
  9506. tasha_codec_vbat_enable_event,
  9507. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9508. SND_SOC_DAPM_MIXER_E("RX INT8 VBAT", SND_SOC_NOPM, 0, 0,
  9509. rx_int8_vbat_mix_switch,
  9510. ARRAY_SIZE(rx_int8_vbat_mix_switch),
  9511. tasha_codec_vbat_enable_event,
  9512. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9513. SND_SOC_DAPM_MUX("RX INT0 MIX2 INP", WCD9335_CDC_RX0_RX_PATH_CFG1, 4,
  9514. 0, &rx_int0_mix2_inp_mux),
  9515. SND_SOC_DAPM_MUX("RX INT1 MIX2 INP", WCD9335_CDC_RX1_RX_PATH_CFG1, 4,
  9516. 0, &rx_int1_mix2_inp_mux),
  9517. SND_SOC_DAPM_MUX("RX INT2 MIX2 INP", WCD9335_CDC_RX2_RX_PATH_CFG1, 4,
  9518. 0, &rx_int2_mix2_inp_mux),
  9519. SND_SOC_DAPM_MUX("RX INT3 MIX2 INP", WCD9335_CDC_RX3_RX_PATH_CFG1, 4,
  9520. 0, &rx_int3_mix2_inp_mux),
  9521. SND_SOC_DAPM_MUX("RX INT4 MIX2 INP", WCD9335_CDC_RX4_RX_PATH_CFG1, 4,
  9522. 0, &rx_int4_mix2_inp_mux),
  9523. SND_SOC_DAPM_MUX("RX INT7 MIX2 INP", WCD9335_CDC_RX7_RX_PATH_CFG1, 4,
  9524. 0, &rx_int7_mix2_inp_mux),
  9525. SND_SOC_DAPM_MUX("SLIM TX0 MUX", SND_SOC_NOPM, TASHA_TX0, 0,
  9526. &sb_tx0_mux),
  9527. SND_SOC_DAPM_MUX("SLIM TX1 MUX", SND_SOC_NOPM, TASHA_TX1, 0,
  9528. &sb_tx1_mux),
  9529. SND_SOC_DAPM_MUX("SLIM TX2 MUX", SND_SOC_NOPM, TASHA_TX2, 0,
  9530. &sb_tx2_mux),
  9531. SND_SOC_DAPM_MUX("SLIM TX3 MUX", SND_SOC_NOPM, TASHA_TX3, 0,
  9532. &sb_tx3_mux),
  9533. SND_SOC_DAPM_MUX("SLIM TX4 MUX", SND_SOC_NOPM, TASHA_TX4, 0,
  9534. &sb_tx4_mux),
  9535. SND_SOC_DAPM_MUX("SLIM TX5 MUX", SND_SOC_NOPM, TASHA_TX5, 0,
  9536. &sb_tx5_mux),
  9537. SND_SOC_DAPM_MUX("SLIM TX6 MUX", SND_SOC_NOPM, TASHA_TX6, 0,
  9538. &sb_tx6_mux),
  9539. SND_SOC_DAPM_MUX("SLIM TX7 MUX", SND_SOC_NOPM, TASHA_TX7, 0,
  9540. &sb_tx7_mux),
  9541. SND_SOC_DAPM_MUX("SLIM TX8 MUX", SND_SOC_NOPM, TASHA_TX8, 0,
  9542. &sb_tx8_mux),
  9543. SND_SOC_DAPM_MUX("SLIM TX9 MUX", SND_SOC_NOPM, TASHA_TX9, 0,
  9544. &sb_tx9_mux),
  9545. SND_SOC_DAPM_MUX("SLIM TX10 MUX", SND_SOC_NOPM, TASHA_TX10, 0,
  9546. &sb_tx10_mux),
  9547. SND_SOC_DAPM_MUX("SLIM TX11 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
  9548. &sb_tx11_mux),
  9549. SND_SOC_DAPM_MUX("SLIM TX11 INP1 MUX", SND_SOC_NOPM, TASHA_TX11, 0,
  9550. &sb_tx11_inp1_mux),
  9551. SND_SOC_DAPM_MUX("SLIM TX13 MUX", SND_SOC_NOPM, TASHA_TX13, 0,
  9552. &sb_tx13_mux),
  9553. SND_SOC_DAPM_MUX("TX13 INP MUX", SND_SOC_NOPM, 0, 0,
  9554. &tx13_inp_mux),
  9555. SND_SOC_DAPM_MUX_E("ADC MUX0", WCD9335_CDC_TX0_TX_PATH_CTL, 5, 0,
  9556. &tx_adc_mux0, tasha_codec_enable_dec,
  9557. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9558. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9559. SND_SOC_DAPM_MUX_E("ADC MUX1", WCD9335_CDC_TX1_TX_PATH_CTL, 5, 0,
  9560. &tx_adc_mux1, tasha_codec_enable_dec,
  9561. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9562. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9563. SND_SOC_DAPM_MUX_E("ADC MUX2", WCD9335_CDC_TX2_TX_PATH_CTL, 5, 0,
  9564. &tx_adc_mux2, tasha_codec_enable_dec,
  9565. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9566. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9567. SND_SOC_DAPM_MUX_E("ADC MUX3", WCD9335_CDC_TX3_TX_PATH_CTL, 5, 0,
  9568. &tx_adc_mux3, tasha_codec_enable_dec,
  9569. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9570. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9571. SND_SOC_DAPM_MUX_E("ADC MUX4", WCD9335_CDC_TX4_TX_PATH_CTL, 5, 0,
  9572. &tx_adc_mux4, tasha_codec_enable_dec,
  9573. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9574. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9575. SND_SOC_DAPM_MUX_E("ADC MUX5", WCD9335_CDC_TX5_TX_PATH_CTL, 5, 0,
  9576. &tx_adc_mux5, tasha_codec_enable_dec,
  9577. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9578. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9579. SND_SOC_DAPM_MUX_E("ADC MUX6", WCD9335_CDC_TX6_TX_PATH_CTL, 5, 0,
  9580. &tx_adc_mux6, tasha_codec_enable_dec,
  9581. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9582. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9583. SND_SOC_DAPM_MUX_E("ADC MUX7", WCD9335_CDC_TX7_TX_PATH_CTL, 5, 0,
  9584. &tx_adc_mux7, tasha_codec_enable_dec,
  9585. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9586. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9587. SND_SOC_DAPM_MUX_E("ADC MUX8", WCD9335_CDC_TX8_TX_PATH_CTL, 5, 0,
  9588. &tx_adc_mux8, tasha_codec_enable_dec,
  9589. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9590. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9591. SND_SOC_DAPM_MUX_E("ADC MUX10", SND_SOC_NOPM, 10, 0,
  9592. &tx_adc_mux10, tasha_codec_tx_adc_cfg,
  9593. SND_SOC_DAPM_POST_PMU),
  9594. SND_SOC_DAPM_MUX_E("ADC MUX11", SND_SOC_NOPM, 11, 0,
  9595. &tx_adc_mux11, tasha_codec_tx_adc_cfg,
  9596. SND_SOC_DAPM_POST_PMU),
  9597. SND_SOC_DAPM_MUX_E("ADC MUX12", SND_SOC_NOPM, 12, 0,
  9598. &tx_adc_mux12, tasha_codec_tx_adc_cfg,
  9599. SND_SOC_DAPM_POST_PMU),
  9600. SND_SOC_DAPM_MUX_E("ADC MUX13", SND_SOC_NOPM, 13, 0,
  9601. &tx_adc_mux13, tasha_codec_tx_adc_cfg,
  9602. SND_SOC_DAPM_POST_PMU),
  9603. SND_SOC_DAPM_MUX("DMIC MUX0", SND_SOC_NOPM, 0, 0,
  9604. &tx_dmic_mux0),
  9605. SND_SOC_DAPM_MUX("DMIC MUX1", SND_SOC_NOPM, 0, 0,
  9606. &tx_dmic_mux1),
  9607. SND_SOC_DAPM_MUX("DMIC MUX2", SND_SOC_NOPM, 0, 0,
  9608. &tx_dmic_mux2),
  9609. SND_SOC_DAPM_MUX("DMIC MUX3", SND_SOC_NOPM, 0, 0,
  9610. &tx_dmic_mux3),
  9611. SND_SOC_DAPM_MUX("DMIC MUX4", SND_SOC_NOPM, 0, 0,
  9612. &tx_dmic_mux4),
  9613. SND_SOC_DAPM_MUX("DMIC MUX5", SND_SOC_NOPM, 0, 0,
  9614. &tx_dmic_mux5),
  9615. SND_SOC_DAPM_MUX("DMIC MUX6", SND_SOC_NOPM, 0, 0,
  9616. &tx_dmic_mux6),
  9617. SND_SOC_DAPM_MUX("DMIC MUX7", SND_SOC_NOPM, 0, 0,
  9618. &tx_dmic_mux7),
  9619. SND_SOC_DAPM_MUX("DMIC MUX8", SND_SOC_NOPM, 0, 0,
  9620. &tx_dmic_mux8),
  9621. SND_SOC_DAPM_MUX("DMIC MUX10", SND_SOC_NOPM, 0, 0,
  9622. &tx_dmic_mux10),
  9623. SND_SOC_DAPM_MUX("DMIC MUX11", SND_SOC_NOPM, 0, 0,
  9624. &tx_dmic_mux11),
  9625. SND_SOC_DAPM_MUX("DMIC MUX12", SND_SOC_NOPM, 0, 0,
  9626. &tx_dmic_mux12),
  9627. SND_SOC_DAPM_MUX("DMIC MUX13", SND_SOC_NOPM, 0, 0,
  9628. &tx_dmic_mux13),
  9629. SND_SOC_DAPM_MUX("AMIC MUX0", SND_SOC_NOPM, 0, 0,
  9630. &tx_amic_mux0),
  9631. SND_SOC_DAPM_MUX("AMIC MUX1", SND_SOC_NOPM, 0, 0,
  9632. &tx_amic_mux1),
  9633. SND_SOC_DAPM_MUX("AMIC MUX2", SND_SOC_NOPM, 0, 0,
  9634. &tx_amic_mux2),
  9635. SND_SOC_DAPM_MUX("AMIC MUX3", SND_SOC_NOPM, 0, 0,
  9636. &tx_amic_mux3),
  9637. SND_SOC_DAPM_MUX("AMIC MUX4", SND_SOC_NOPM, 0, 0,
  9638. &tx_amic_mux4),
  9639. SND_SOC_DAPM_MUX("AMIC MUX5", SND_SOC_NOPM, 0, 0,
  9640. &tx_amic_mux5),
  9641. SND_SOC_DAPM_MUX("AMIC MUX6", SND_SOC_NOPM, 0, 0,
  9642. &tx_amic_mux6),
  9643. SND_SOC_DAPM_MUX("AMIC MUX7", SND_SOC_NOPM, 0, 0,
  9644. &tx_amic_mux7),
  9645. SND_SOC_DAPM_MUX("AMIC MUX8", SND_SOC_NOPM, 0, 0,
  9646. &tx_amic_mux8),
  9647. SND_SOC_DAPM_MUX("AMIC MUX10", SND_SOC_NOPM, 0, 0,
  9648. &tx_amic_mux10),
  9649. SND_SOC_DAPM_MUX("AMIC MUX11", SND_SOC_NOPM, 0, 0,
  9650. &tx_amic_mux11),
  9651. SND_SOC_DAPM_MUX("AMIC MUX12", SND_SOC_NOPM, 0, 0,
  9652. &tx_amic_mux12),
  9653. SND_SOC_DAPM_MUX("AMIC MUX13", SND_SOC_NOPM, 0, 0,
  9654. &tx_amic_mux13),
  9655. SND_SOC_DAPM_ADC_E("ADC1", NULL, WCD9335_ANA_AMIC1, 7, 0,
  9656. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9657. SND_SOC_DAPM_ADC_E("ADC2", NULL, WCD9335_ANA_AMIC2, 7, 0,
  9658. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9659. SND_SOC_DAPM_ADC_E("ADC3", NULL, WCD9335_ANA_AMIC3, 7, 0,
  9660. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9661. SND_SOC_DAPM_ADC_E("ADC4", NULL, WCD9335_ANA_AMIC4, 7, 0,
  9662. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9663. SND_SOC_DAPM_ADC_E("ADC5", NULL, WCD9335_ANA_AMIC5, 7, 0,
  9664. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9665. SND_SOC_DAPM_ADC_E("ADC6", NULL, WCD9335_ANA_AMIC6, 7, 0,
  9666. tasha_codec_enable_adc, SND_SOC_DAPM_PRE_PMU),
  9667. SND_SOC_DAPM_SUPPLY("RX INT1 NATIVE SUPPLY", SND_SOC_NOPM,
  9668. INTERP_HPHL, 0, tasha_enable_native_supply,
  9669. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9670. SND_SOC_DAPM_SUPPLY("RX INT2 NATIVE SUPPLY", SND_SOC_NOPM,
  9671. INTERP_HPHR, 0, tasha_enable_native_supply,
  9672. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9673. SND_SOC_DAPM_SUPPLY("RX INT3 NATIVE SUPPLY", SND_SOC_NOPM,
  9674. INTERP_LO1, 0, tasha_enable_native_supply,
  9675. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9676. SND_SOC_DAPM_SUPPLY("RX INT4 NATIVE SUPPLY", SND_SOC_NOPM,
  9677. INTERP_LO2, 0, tasha_enable_native_supply,
  9678. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  9679. SND_SOC_DAPM_INPUT("AMIC1"),
  9680. SND_SOC_DAPM_MICBIAS_E("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  9681. tasha_codec_enable_micbias,
  9682. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9683. SND_SOC_DAPM_POST_PMD),
  9684. SND_SOC_DAPM_MICBIAS_E("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  9685. tasha_codec_enable_micbias,
  9686. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9687. SND_SOC_DAPM_POST_PMD),
  9688. SND_SOC_DAPM_MICBIAS_E("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  9689. tasha_codec_enable_micbias,
  9690. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9691. SND_SOC_DAPM_POST_PMD),
  9692. SND_SOC_DAPM_MICBIAS_E("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  9693. tasha_codec_enable_micbias,
  9694. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9695. SND_SOC_DAPM_POST_PMD),
  9696. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  9697. tasha_codec_force_enable_micbias,
  9698. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9699. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  9700. tasha_codec_force_enable_micbias,
  9701. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9702. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  9703. tasha_codec_force_enable_micbias,
  9704. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9705. SND_SOC_DAPM_MICBIAS_E(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  9706. tasha_codec_force_enable_micbias,
  9707. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9708. SND_SOC_DAPM_SUPPLY(DAPM_LDO_H_STANDALONE, SND_SOC_NOPM, 0, 0,
  9709. tasha_codec_force_enable_ldo_h,
  9710. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9711. SND_SOC_DAPM_MUX("ANC0 FB MUX", SND_SOC_NOPM, 0, 0, &anc0_fb_mux),
  9712. SND_SOC_DAPM_MUX("ANC1 FB MUX", SND_SOC_NOPM, 0, 0, &anc1_fb_mux),
  9713. SND_SOC_DAPM_INPUT("AMIC2"),
  9714. SND_SOC_DAPM_INPUT("AMIC3"),
  9715. SND_SOC_DAPM_INPUT("AMIC4"),
  9716. SND_SOC_DAPM_INPUT("AMIC5"),
  9717. SND_SOC_DAPM_INPUT("AMIC6"),
  9718. SND_SOC_DAPM_AIF_OUT_E("AIF1 CAP", "AIF1 Capture", 0, SND_SOC_NOPM,
  9719. AIF1_CAP, 0, tasha_codec_enable_slimtx,
  9720. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9721. SND_SOC_DAPM_AIF_OUT_E("AIF2 CAP", "AIF2 Capture", 0, SND_SOC_NOPM,
  9722. AIF2_CAP, 0, tasha_codec_enable_slimtx,
  9723. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9724. SND_SOC_DAPM_AIF_OUT_E("AIF3 CAP", "AIF3 Capture", 0, SND_SOC_NOPM,
  9725. AIF3_CAP, 0, tasha_codec_enable_slimtx,
  9726. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9727. SND_SOC_DAPM_AIF_OUT_E("AIF4 VI", "VIfeed", 0, SND_SOC_NOPM,
  9728. AIF4_VIFEED, 0, tasha_codec_enable_slimvi_feedback,
  9729. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9730. SND_SOC_DAPM_MIXER("AIF4_VI Mixer", SND_SOC_NOPM, AIF4_VIFEED, 0,
  9731. aif4_vi_mixer, ARRAY_SIZE(aif4_vi_mixer)),
  9732. SND_SOC_DAPM_MIXER("AIF1_CAP Mixer", SND_SOC_NOPM, AIF1_CAP, 0,
  9733. aif1_cap_mixer, ARRAY_SIZE(aif1_cap_mixer)),
  9734. SND_SOC_DAPM_MIXER("AIF2_CAP Mixer", SND_SOC_NOPM, AIF2_CAP, 0,
  9735. aif2_cap_mixer, ARRAY_SIZE(aif2_cap_mixer)),
  9736. SND_SOC_DAPM_MIXER("AIF3_CAP Mixer", SND_SOC_NOPM, AIF3_CAP, 0,
  9737. aif3_cap_mixer, ARRAY_SIZE(aif3_cap_mixer)),
  9738. SND_SOC_DAPM_MIXER("AIF4_MAD Mixer", SND_SOC_NOPM, AIF4_MAD_TX, 0,
  9739. aif4_mad_mixer, ARRAY_SIZE(aif4_mad_mixer)),
  9740. SND_SOC_DAPM_INPUT("VIINPUT"),
  9741. SND_SOC_DAPM_AIF_OUT("AIF5 CPE", "AIF5 CPE TX", 0, SND_SOC_NOPM,
  9742. AIF5_CPE_TX, 0),
  9743. SND_SOC_DAPM_MUX_E("EC BUF MUX INP", SND_SOC_NOPM, 0, 0, &ec_buf_mux,
  9744. tasha_codec_ec_buf_mux_enable,
  9745. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  9746. /* Digital Mic Inputs */
  9747. SND_SOC_DAPM_ADC_E("DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  9748. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9749. SND_SOC_DAPM_POST_PMD),
  9750. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  9751. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9752. SND_SOC_DAPM_POST_PMD),
  9753. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  9754. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9755. SND_SOC_DAPM_POST_PMD),
  9756. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  9757. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9758. SND_SOC_DAPM_POST_PMD),
  9759. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  9760. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9761. SND_SOC_DAPM_POST_PMD),
  9762. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  9763. tasha_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  9764. SND_SOC_DAPM_POST_PMD),
  9765. SND_SOC_DAPM_MUX("IIR0 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp0_mux),
  9766. SND_SOC_DAPM_MUX("IIR0 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp1_mux),
  9767. SND_SOC_DAPM_MUX("IIR0 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp2_mux),
  9768. SND_SOC_DAPM_MUX("IIR0 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir0_inp3_mux),
  9769. SND_SOC_DAPM_MUX("IIR1 INP0 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp0_mux),
  9770. SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
  9771. SND_SOC_DAPM_MUX("IIR1 INP2 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp2_mux),
  9772. SND_SOC_DAPM_MUX("IIR1 INP3 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp3_mux),
  9773. SND_SOC_DAPM_MIXER_E("IIR0", WCD9335_CDC_SIDETONE_IIR0_IIR_PATH_CTL,
  9774. 4, 0, NULL, 0, tasha_codec_set_iir_gain,
  9775. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  9776. SND_SOC_DAPM_MIXER_E("IIR1", WCD9335_CDC_SIDETONE_IIR1_IIR_PATH_CTL,
  9777. 4, 0, NULL, 0, tasha_codec_set_iir_gain,
  9778. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  9779. SND_SOC_DAPM_MIXER("SRC0", WCD9335_CDC_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  9780. 4, 0, NULL, 0),
  9781. SND_SOC_DAPM_MIXER("SRC1", WCD9335_CDC_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  9782. 4, 0, NULL, 0),
  9783. SND_SOC_DAPM_MIXER_E("CPE IN Mixer", SND_SOC_NOPM, 0, 0,
  9784. cpe_in_mix_switch,
  9785. ARRAY_SIZE(cpe_in_mix_switch),
  9786. tasha_codec_configure_cpe_input,
  9787. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9788. SND_SOC_DAPM_MUX("RX INT1_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9789. &int1_1_native_mux),
  9790. SND_SOC_DAPM_MUX("RX INT2_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9791. &int2_1_native_mux),
  9792. SND_SOC_DAPM_MUX("RX INT3_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9793. &int3_1_native_mux),
  9794. SND_SOC_DAPM_MUX("RX INT4_1 NATIVE MUX", SND_SOC_NOPM, 0, 0,
  9795. &int4_1_native_mux),
  9796. SND_SOC_DAPM_MUX("RX MIX TX0 MUX", SND_SOC_NOPM, 0, 0,
  9797. &rx_mix_tx0_mux),
  9798. SND_SOC_DAPM_MUX("RX MIX TX1 MUX", SND_SOC_NOPM, 0, 0,
  9799. &rx_mix_tx1_mux),
  9800. SND_SOC_DAPM_MUX("RX MIX TX2 MUX", SND_SOC_NOPM, 0, 0,
  9801. &rx_mix_tx2_mux),
  9802. SND_SOC_DAPM_MUX("RX MIX TX3 MUX", SND_SOC_NOPM, 0, 0,
  9803. &rx_mix_tx3_mux),
  9804. SND_SOC_DAPM_MUX("RX MIX TX4 MUX", SND_SOC_NOPM, 0, 0,
  9805. &rx_mix_tx4_mux),
  9806. SND_SOC_DAPM_MUX("RX MIX TX5 MUX", SND_SOC_NOPM, 0, 0,
  9807. &rx_mix_tx5_mux),
  9808. SND_SOC_DAPM_MUX("RX MIX TX6 MUX", SND_SOC_NOPM, 0, 0,
  9809. &rx_mix_tx6_mux),
  9810. SND_SOC_DAPM_MUX("RX MIX TX7 MUX", SND_SOC_NOPM, 0, 0,
  9811. &rx_mix_tx7_mux),
  9812. SND_SOC_DAPM_MUX("RX MIX TX8 MUX", SND_SOC_NOPM, 0, 0,
  9813. &rx_mix_tx8_mux),
  9814. SND_SOC_DAPM_MUX("RX INT0 DEM MUX", SND_SOC_NOPM, 0, 0,
  9815. &rx_int0_dem_inp_mux),
  9816. SND_SOC_DAPM_MUX("RX INT1 DEM MUX", SND_SOC_NOPM, 0, 0,
  9817. &rx_int1_dem_inp_mux),
  9818. SND_SOC_DAPM_MUX("RX INT2 DEM MUX", SND_SOC_NOPM, 0, 0,
  9819. &rx_int2_dem_inp_mux),
  9820. SND_SOC_DAPM_MUX_E("RX INT0 INTERP", SND_SOC_NOPM,
  9821. INTERP_EAR, 0, &rx_int0_interp_mux,
  9822. tasha_codec_enable_interpolator,
  9823. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9824. SND_SOC_DAPM_POST_PMD),
  9825. SND_SOC_DAPM_MUX_E("RX INT1 INTERP", SND_SOC_NOPM,
  9826. INTERP_HPHL, 0, &rx_int1_interp_mux,
  9827. tasha_codec_enable_interpolator,
  9828. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9829. SND_SOC_DAPM_POST_PMD),
  9830. SND_SOC_DAPM_MUX_E("RX INT2 INTERP", SND_SOC_NOPM,
  9831. INTERP_HPHR, 0, &rx_int2_interp_mux,
  9832. tasha_codec_enable_interpolator,
  9833. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9834. SND_SOC_DAPM_POST_PMD),
  9835. SND_SOC_DAPM_MUX_E("RX INT3 INTERP", SND_SOC_NOPM,
  9836. INTERP_LO1, 0, &rx_int3_interp_mux,
  9837. tasha_codec_enable_interpolator,
  9838. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9839. SND_SOC_DAPM_POST_PMD),
  9840. SND_SOC_DAPM_MUX_E("RX INT4 INTERP", SND_SOC_NOPM,
  9841. INTERP_LO2, 0, &rx_int4_interp_mux,
  9842. tasha_codec_enable_interpolator,
  9843. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9844. SND_SOC_DAPM_POST_PMD),
  9845. SND_SOC_DAPM_MUX_E("RX INT5 INTERP", SND_SOC_NOPM,
  9846. INTERP_LO3, 0, &rx_int5_interp_mux,
  9847. tasha_codec_enable_interpolator,
  9848. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9849. SND_SOC_DAPM_POST_PMD),
  9850. SND_SOC_DAPM_MUX_E("RX INT6 INTERP", SND_SOC_NOPM,
  9851. INTERP_LO4, 0, &rx_int6_interp_mux,
  9852. tasha_codec_enable_interpolator,
  9853. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9854. SND_SOC_DAPM_POST_PMD),
  9855. SND_SOC_DAPM_MUX_E("RX INT7 INTERP", SND_SOC_NOPM,
  9856. INTERP_SPKR1, 0, &rx_int7_interp_mux,
  9857. tasha_codec_enable_interpolator,
  9858. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9859. SND_SOC_DAPM_POST_PMD),
  9860. SND_SOC_DAPM_MUX_E("RX INT8 INTERP", SND_SOC_NOPM,
  9861. INTERP_SPKR2, 0, &rx_int8_interp_mux,
  9862. tasha_codec_enable_interpolator,
  9863. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9864. SND_SOC_DAPM_POST_PMD),
  9865. SND_SOC_DAPM_DAC_E("RX INT0 DAC", NULL, SND_SOC_NOPM,
  9866. 0, 0, tasha_codec_ear_dac_event,
  9867. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9868. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9869. SND_SOC_DAPM_DAC_E("RX INT1 DAC", NULL, SND_SOC_NOPM,
  9870. 0, 0, tasha_codec_hphl_dac_event,
  9871. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9872. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9873. SND_SOC_DAPM_DAC_E("RX INT2 DAC", NULL, SND_SOC_NOPM,
  9874. 0, 0, tasha_codec_hphr_dac_event,
  9875. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9876. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9877. SND_SOC_DAPM_DAC_E("RX INT3 DAC", NULL, SND_SOC_NOPM,
  9878. 0, 0, tasha_codec_lineout_dac_event,
  9879. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9880. SND_SOC_DAPM_DAC_E("RX INT4 DAC", NULL, SND_SOC_NOPM,
  9881. 0, 0, tasha_codec_lineout_dac_event,
  9882. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9883. SND_SOC_DAPM_DAC_E("RX INT5 DAC", NULL, SND_SOC_NOPM,
  9884. 0, 0, tasha_codec_lineout_dac_event,
  9885. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9886. SND_SOC_DAPM_DAC_E("RX INT6 DAC", NULL, SND_SOC_NOPM,
  9887. 0, 0, tasha_codec_lineout_dac_event,
  9888. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9889. SND_SOC_DAPM_PGA_E("HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9890. tasha_codec_enable_hphl_pa,
  9891. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9892. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9893. SND_SOC_DAPM_PGA_E("HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9894. tasha_codec_enable_hphr_pa,
  9895. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9896. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9897. SND_SOC_DAPM_PGA_E("EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
  9898. tasha_codec_enable_ear_pa,
  9899. SND_SOC_DAPM_POST_PMU |
  9900. SND_SOC_DAPM_POST_PMD),
  9901. SND_SOC_DAPM_PGA_E("LINEOUT1 PA", WCD9335_ANA_LO_1_2, 7, 0, NULL, 0,
  9902. tasha_codec_enable_lineout_pa,
  9903. SND_SOC_DAPM_POST_PMU |
  9904. SND_SOC_DAPM_POST_PMD),
  9905. SND_SOC_DAPM_PGA_E("LINEOUT2 PA", WCD9335_ANA_LO_1_2, 6, 0, NULL, 0,
  9906. tasha_codec_enable_lineout_pa,
  9907. SND_SOC_DAPM_POST_PMU |
  9908. SND_SOC_DAPM_POST_PMD),
  9909. SND_SOC_DAPM_PGA_E("LINEOUT3 PA", WCD9335_ANA_LO_3_4, 7, 0, NULL, 0,
  9910. tasha_codec_enable_lineout_pa,
  9911. SND_SOC_DAPM_POST_PMU |
  9912. SND_SOC_DAPM_POST_PMD),
  9913. SND_SOC_DAPM_PGA_E("LINEOUT4 PA", WCD9335_ANA_LO_3_4, 6, 0, NULL, 0,
  9914. tasha_codec_enable_lineout_pa,
  9915. SND_SOC_DAPM_POST_PMU |
  9916. SND_SOC_DAPM_POST_PMD),
  9917. SND_SOC_DAPM_PGA_E("ANC EAR PA", WCD9335_ANA_EAR, 7, 0, NULL, 0,
  9918. tasha_codec_enable_ear_pa,
  9919. SND_SOC_DAPM_POST_PMU |
  9920. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9921. SND_SOC_DAPM_PGA_E("ANC HPHL PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9922. tasha_codec_enable_hphl_pa,
  9923. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9924. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9925. SND_SOC_DAPM_PGA_E("ANC HPHR PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9926. tasha_codec_enable_hphr_pa,
  9927. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  9928. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9929. SND_SOC_DAPM_PGA_E("ANC LINEOUT1 PA", WCD9335_ANA_LO_1_2,
  9930. 7, 0, NULL, 0,
  9931. tasha_codec_enable_lineout_pa,
  9932. SND_SOC_DAPM_POST_PMU |
  9933. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9934. SND_SOC_DAPM_PGA_E("ANC LINEOUT2 PA", WCD9335_ANA_LO_1_2,
  9935. 6, 0, NULL, 0,
  9936. tasha_codec_enable_lineout_pa,
  9937. SND_SOC_DAPM_POST_PMU |
  9938. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  9939. SND_SOC_DAPM_PGA_E("ANC SPK1 PA", SND_SOC_NOPM, 0, 0, NULL, 0,
  9940. tasha_codec_enable_spk_anc,
  9941. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9942. SND_SOC_DAPM_OUTPUT("HPHL"),
  9943. SND_SOC_DAPM_OUTPUT("HPHR"),
  9944. SND_SOC_DAPM_OUTPUT("ANC HPHL"),
  9945. SND_SOC_DAPM_OUTPUT("ANC HPHR"),
  9946. SND_SOC_DAPM_SUPPLY("RX_BIAS", SND_SOC_NOPM, 0, 0,
  9947. tasha_codec_enable_rx_bias, SND_SOC_DAPM_PRE_PMU |
  9948. SND_SOC_DAPM_POST_PMD),
  9949. SND_SOC_DAPM_OUTPUT("SPK1 OUT"),
  9950. SND_SOC_DAPM_OUTPUT("SPK2 OUT"),
  9951. SND_SOC_DAPM_OUTPUT("LINEOUT1"),
  9952. SND_SOC_DAPM_OUTPUT("LINEOUT2"),
  9953. SND_SOC_DAPM_OUTPUT("LINEOUT3"),
  9954. SND_SOC_DAPM_OUTPUT("LINEOUT4"),
  9955. SND_SOC_DAPM_OUTPUT("ANC LINEOUT1"),
  9956. SND_SOC_DAPM_OUTPUT("ANC LINEOUT2"),
  9957. SND_SOC_DAPM_SUPPLY("MICBIAS_REGULATOR", SND_SOC_NOPM,
  9958. ON_DEMAND_MICBIAS, 0,
  9959. tasha_codec_enable_on_demand_supply,
  9960. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9961. SND_SOC_DAPM_SWITCH("ADC US MUX0", WCD9335_CDC_TX0_TX_PATH_192_CTL, 0,
  9962. 0, &adc_us_mux0_switch),
  9963. SND_SOC_DAPM_SWITCH("ADC US MUX1", WCD9335_CDC_TX1_TX_PATH_192_CTL, 0,
  9964. 0, &adc_us_mux1_switch),
  9965. SND_SOC_DAPM_SWITCH("ADC US MUX2", WCD9335_CDC_TX2_TX_PATH_192_CTL, 0,
  9966. 0, &adc_us_mux2_switch),
  9967. SND_SOC_DAPM_SWITCH("ADC US MUX3", WCD9335_CDC_TX3_TX_PATH_192_CTL, 0,
  9968. 0, &adc_us_mux3_switch),
  9969. SND_SOC_DAPM_SWITCH("ADC US MUX4", WCD9335_CDC_TX4_TX_PATH_192_CTL, 0,
  9970. 0, &adc_us_mux4_switch),
  9971. SND_SOC_DAPM_SWITCH("ADC US MUX5", WCD9335_CDC_TX5_TX_PATH_192_CTL, 0,
  9972. 0, &adc_us_mux5_switch),
  9973. SND_SOC_DAPM_SWITCH("ADC US MUX6", WCD9335_CDC_TX6_TX_PATH_192_CTL, 0,
  9974. 0, &adc_us_mux6_switch),
  9975. SND_SOC_DAPM_SWITCH("ADC US MUX7", WCD9335_CDC_TX7_TX_PATH_192_CTL, 0,
  9976. 0, &adc_us_mux7_switch),
  9977. SND_SOC_DAPM_SWITCH("ADC US MUX8", WCD9335_CDC_TX8_TX_PATH_192_CTL, 0,
  9978. 0, &adc_us_mux8_switch),
  9979. /* MAD related widgets */
  9980. SND_SOC_DAPM_AIF_OUT_E("AIF4 MAD", "AIF4 MAD TX", 0,
  9981. SND_SOC_NOPM, 0, 0,
  9982. tasha_codec_enable_mad,
  9983. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  9984. SND_SOC_DAPM_MUX("MAD_SEL MUX", SND_SOC_NOPM, 0, 0,
  9985. &mad_sel_mux),
  9986. SND_SOC_DAPM_INPUT("MAD_CPE_INPUT"),
  9987. SND_SOC_DAPM_INPUT("MADINPUT"),
  9988. SND_SOC_DAPM_SWITCH("MADONOFF", SND_SOC_NOPM, 0, 0,
  9989. &aif4_mad_switch),
  9990. SND_SOC_DAPM_SWITCH("MAD_BROADCAST", SND_SOC_NOPM, 0, 0,
  9991. &mad_brdcst_switch),
  9992. SND_SOC_DAPM_SWITCH("AIF4", SND_SOC_NOPM, 0, 0,
  9993. &aif4_switch_mixer_controls),
  9994. SND_SOC_DAPM_SWITCH("ANC HPHL Enable", SND_SOC_NOPM, 0, 0,
  9995. &anc_hphl_switch),
  9996. SND_SOC_DAPM_SWITCH("ANC HPHR Enable", SND_SOC_NOPM, 0, 0,
  9997. &anc_hphr_switch),
  9998. SND_SOC_DAPM_SWITCH("ANC EAR Enable", SND_SOC_NOPM, 0, 0,
  9999. &anc_ear_switch),
  10000. SND_SOC_DAPM_SWITCH("ANC OUT EAR SPKR Enable", SND_SOC_NOPM, 0, 0,
  10001. &anc_ear_spkr_switch),
  10002. SND_SOC_DAPM_SWITCH("ANC LINEOUT1 Enable", SND_SOC_NOPM, 0, 0,
  10003. &anc_lineout1_switch),
  10004. SND_SOC_DAPM_SWITCH("ANC LINEOUT2 Enable", SND_SOC_NOPM, 0, 0,
  10005. &anc_lineout2_switch),
  10006. SND_SOC_DAPM_SWITCH("ANC SPKR PA Enable", SND_SOC_NOPM, 0, 0,
  10007. &anc_spkr_pa_switch),
  10008. };
  10009. static int tasha_get_channel_map(struct snd_soc_dai *dai,
  10010. unsigned int *tx_num, unsigned int *tx_slot,
  10011. unsigned int *rx_num, unsigned int *rx_slot)
  10012. {
  10013. struct tasha_priv *tasha_p =
  10014. snd_soc_component_get_drvdata(dai->component);
  10015. u32 i = 0;
  10016. struct wcd9xxx_ch *ch;
  10017. switch (dai->id) {
  10018. case AIF1_PB:
  10019. case AIF2_PB:
  10020. case AIF3_PB:
  10021. case AIF4_PB:
  10022. case AIF_MIX1_PB:
  10023. if (!rx_slot || !rx_num) {
  10024. pr_err("%s: Invalid rx_slot %pK or rx_num %pK\n",
  10025. __func__, rx_slot, rx_num);
  10026. return -EINVAL;
  10027. }
  10028. list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
  10029. list) {
  10030. pr_debug("%s: slot_num %u ch->ch_num %d\n",
  10031. __func__, i, ch->ch_num);
  10032. rx_slot[i++] = ch->ch_num;
  10033. }
  10034. pr_debug("%s: rx_num %d\n", __func__, i);
  10035. *rx_num = i;
  10036. break;
  10037. case AIF1_CAP:
  10038. case AIF2_CAP:
  10039. case AIF3_CAP:
  10040. case AIF4_MAD_TX:
  10041. case AIF4_VIFEED:
  10042. if (!tx_slot || !tx_num) {
  10043. pr_err("%s: Invalid tx_slot %pK or tx_num %pK\n",
  10044. __func__, tx_slot, tx_num);
  10045. return -EINVAL;
  10046. }
  10047. list_for_each_entry(ch, &tasha_p->dai[dai->id].wcd9xxx_ch_list,
  10048. list) {
  10049. pr_debug("%s: slot_num %u ch->ch_num %d\n",
  10050. __func__, i, ch->ch_num);
  10051. tx_slot[i++] = ch->ch_num;
  10052. }
  10053. pr_debug("%s: tx_num %d\n", __func__, i);
  10054. *tx_num = i;
  10055. break;
  10056. default:
  10057. pr_err("%s: Invalid DAI ID %x\n", __func__, dai->id);
  10058. break;
  10059. }
  10060. return 0;
  10061. }
  10062. static int tasha_set_channel_map(struct snd_soc_dai *dai,
  10063. unsigned int tx_num, unsigned int *tx_slot,
  10064. unsigned int rx_num, unsigned int *rx_slot)
  10065. {
  10066. struct tasha_priv *tasha;
  10067. struct wcd9xxx *core;
  10068. struct wcd9xxx_codec_dai_data *dai_data = NULL;
  10069. if (!dai) {
  10070. pr_err("%s: dai is empty\n", __func__);
  10071. return -EINVAL;
  10072. }
  10073. tasha = snd_soc_component_get_drvdata(dai->component);
  10074. core = dev_get_drvdata(dai->component->dev->parent);
  10075. if (!tx_slot || !rx_slot) {
  10076. pr_err("%s: Invalid tx_slot=%pK, rx_slot=%pK\n",
  10077. __func__, tx_slot, rx_slot);
  10078. return -EINVAL;
  10079. }
  10080. pr_debug("%s(): dai_name = %s DAI-ID %x tx_ch %d rx_ch %d\n"
  10081. "tasha->intf_type %d\n",
  10082. __func__, dai->name, dai->id, tx_num, rx_num,
  10083. tasha->intf_type);
  10084. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  10085. wcd9xxx_init_slimslave(core, core->slim->laddr,
  10086. tx_num, tx_slot, rx_num, rx_slot);
  10087. /* Reserve TX12/TX13 for MAD data channel */
  10088. dai_data = &tasha->dai[AIF4_MAD_TX];
  10089. if (dai_data) {
  10090. if (TASHA_IS_2_0(tasha->wcd9xxx))
  10091. list_add_tail(&core->tx_chs[TASHA_TX13].list,
  10092. &dai_data->wcd9xxx_ch_list);
  10093. else
  10094. list_add_tail(&core->tx_chs[TASHA_TX12].list,
  10095. &dai_data->wcd9xxx_ch_list);
  10096. }
  10097. }
  10098. return 0;
  10099. }
  10100. static int tasha_startup(struct snd_pcm_substream *substream,
  10101. struct snd_soc_dai *dai)
  10102. {
  10103. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  10104. substream->name, substream->stream);
  10105. return 0;
  10106. }
  10107. static void tasha_shutdown(struct snd_pcm_substream *substream,
  10108. struct snd_soc_dai *dai)
  10109. {
  10110. struct tasha_priv *tasha =
  10111. snd_soc_component_get_drvdata(dai->component);
  10112. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  10113. substream->name, substream->stream);
  10114. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  10115. return;
  10116. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  10117. tasha_codec_vote_max_bw(dai->component, false);
  10118. }
  10119. static int tasha_set_decimator_rate(struct snd_soc_dai *dai,
  10120. u8 tx_fs_rate_reg_val, u32 sample_rate)
  10121. {
  10122. struct snd_soc_component *component = dai->component;
  10123. struct wcd9xxx_ch *ch;
  10124. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  10125. u32 tx_port = 0;
  10126. u8 shift = 0, shift_val = 0, tx_mux_sel = 0;
  10127. int decimator = -1;
  10128. u16 tx_port_reg = 0, tx_fs_reg = 0;
  10129. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  10130. tx_port = ch->port;
  10131. dev_dbg(component->dev, "%s: dai->id = %d, tx_port = %d",
  10132. __func__, dai->id, tx_port);
  10133. if ((tx_port < 0) || (tx_port == 12) || (tx_port >= 14)) {
  10134. dev_err(component->dev, "%s: Invalid SLIM TX%u port. DAI ID: %d\n",
  10135. __func__, tx_port, dai->id);
  10136. return -EINVAL;
  10137. }
  10138. /* Find the SB TX MUX input - which decimator is connected */
  10139. if (tx_port < 4) {
  10140. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG0;
  10141. shift = (tx_port << 1);
  10142. shift_val = 0x03;
  10143. } else if ((tx_port >= 4) && (tx_port < 8)) {
  10144. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG1;
  10145. shift = ((tx_port - 4) << 1);
  10146. shift_val = 0x03;
  10147. } else if ((tx_port >= 8) && (tx_port < 11)) {
  10148. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG2;
  10149. shift = ((tx_port - 8) << 1);
  10150. shift_val = 0x03;
  10151. } else if (tx_port == 11) {
  10152. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
  10153. shift = 0;
  10154. shift_val = 0x0F;
  10155. } else if (tx_port == 13) {
  10156. tx_port_reg = WCD9335_CDC_IF_ROUTER_TX_MUX_CFG3;
  10157. shift = 4;
  10158. shift_val = 0x03;
  10159. }
  10160. tx_mux_sel = snd_soc_component_read32(component, tx_port_reg) &
  10161. (shift_val << shift);
  10162. tx_mux_sel = tx_mux_sel >> shift;
  10163. if (tx_port <= 8) {
  10164. if ((tx_mux_sel == 0x2) || (tx_mux_sel == 0x3))
  10165. decimator = tx_port;
  10166. } else if (tx_port <= 10) {
  10167. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  10168. decimator = ((tx_port == 9) ? 7 : 6);
  10169. } else if (tx_port == 11) {
  10170. if ((tx_mux_sel >= 1) && (tx_mux_sel < 7))
  10171. decimator = tx_mux_sel - 1;
  10172. } else if (tx_port == 13) {
  10173. if ((tx_mux_sel == 0x1) || (tx_mux_sel == 0x2))
  10174. decimator = 5;
  10175. }
  10176. if (decimator >= 0) {
  10177. tx_fs_reg = WCD9335_CDC_TX0_TX_PATH_CTL +
  10178. 16 * decimator;
  10179. dev_dbg(component->dev, "%s: set DEC%u (-> SLIM_TX%u) rate to %u\n",
  10180. __func__, decimator, tx_port, sample_rate);
  10181. snd_soc_component_update_bits(component, tx_fs_reg,
  10182. 0x0F, tx_fs_rate_reg_val);
  10183. } else if ((tx_port <= 8) && (tx_mux_sel == 0x01)) {
  10184. /* Check if the TX Mux input is RX MIX TXn */
  10185. dev_dbg(component->dev, "%s: RX_MIX_TX%u going to SLIM TX%u\n",
  10186. __func__, tx_port, tx_port);
  10187. } else {
  10188. dev_err(component->dev, "%s: ERROR: Invalid decimator: %d\n",
  10189. __func__, decimator);
  10190. return -EINVAL;
  10191. }
  10192. }
  10193. return 0;
  10194. }
  10195. static int tasha_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  10196. u8 int_mix_fs_rate_reg_val,
  10197. u32 sample_rate)
  10198. {
  10199. u8 int_2_inp;
  10200. u32 j;
  10201. u16 int_mux_cfg1, int_fs_reg;
  10202. u8 int_mux_cfg1_val;
  10203. struct snd_soc_component *component = dai->component;
  10204. struct wcd9xxx_ch *ch;
  10205. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  10206. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  10207. int_2_inp = ch->port + INTn_2_INP_SEL_RX0 -
  10208. TASHA_RX_PORT_START_NUMBER;
  10209. if ((int_2_inp < INTn_2_INP_SEL_RX0) ||
  10210. (int_2_inp > INTn_2_INP_SEL_RX7)) {
  10211. pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
  10212. __func__,
  10213. (ch->port - TASHA_RX_PORT_START_NUMBER),
  10214. dai->id);
  10215. return -EINVAL;
  10216. }
  10217. int_mux_cfg1 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG1;
  10218. for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
  10219. int_mux_cfg1_val = snd_soc_component_read32(
  10220. component, int_mux_cfg1) &
  10221. 0x0F;
  10222. if (int_mux_cfg1_val == int_2_inp) {
  10223. int_fs_reg = WCD9335_CDC_RX0_RX_PATH_MIX_CTL +
  10224. 20 * j;
  10225. pr_debug("%s: AIF_MIX_PB DAI(%d) connected to INT%u_2\n",
  10226. __func__, dai->id, j);
  10227. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  10228. __func__, j, sample_rate);
  10229. snd_soc_component_update_bits(component,
  10230. int_fs_reg,
  10231. 0x0F, int_mix_fs_rate_reg_val);
  10232. }
  10233. int_mux_cfg1 += 2;
  10234. }
  10235. }
  10236. return 0;
  10237. }
  10238. static int tasha_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  10239. u8 int_prim_fs_rate_reg_val,
  10240. u32 sample_rate)
  10241. {
  10242. u8 int_1_mix1_inp;
  10243. u32 j;
  10244. u16 int_mux_cfg0, int_mux_cfg1;
  10245. u16 int_fs_reg;
  10246. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  10247. u8 inp0_sel, inp1_sel, inp2_sel;
  10248. struct snd_soc_component *component = dai->component;
  10249. struct wcd9xxx_ch *ch;
  10250. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  10251. list_for_each_entry(ch, &tasha->dai[dai->id].wcd9xxx_ch_list, list) {
  10252. int_1_mix1_inp = ch->port + INTn_1_MIX_INP_SEL_RX0 -
  10253. TASHA_RX_PORT_START_NUMBER;
  10254. if ((int_1_mix1_inp < INTn_1_MIX_INP_SEL_RX0) ||
  10255. (int_1_mix1_inp > INTn_1_MIX_INP_SEL_RX7)) {
  10256. pr_err("%s: Invalid RX%u port, Dai ID is %d\n",
  10257. __func__,
  10258. (ch->port - TASHA_RX_PORT_START_NUMBER),
  10259. dai->id);
  10260. return -EINVAL;
  10261. }
  10262. int_mux_cfg0 = WCD9335_CDC_RX_INP_MUX_RX_INT0_CFG0;
  10263. /*
  10264. * Loop through all interpolator MUX inputs and find out
  10265. * to which interpolator input, the slim rx port
  10266. * is connected
  10267. */
  10268. for (j = 0; j < TASHA_NUM_INTERPOLATORS; j++) {
  10269. int_mux_cfg1 = int_mux_cfg0 + 1;
  10270. int_mux_cfg0_val = snd_soc_component_read32(component,
  10271. int_mux_cfg0);
  10272. int_mux_cfg1_val = snd_soc_component_read32(component,
  10273. int_mux_cfg1);
  10274. inp0_sel = int_mux_cfg0_val & 0x0F;
  10275. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  10276. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  10277. if ((inp0_sel == int_1_mix1_inp) ||
  10278. (inp1_sel == int_1_mix1_inp) ||
  10279. (inp2_sel == int_1_mix1_inp)) {
  10280. int_fs_reg = WCD9335_CDC_RX0_RX_PATH_CTL +
  10281. 20 * j;
  10282. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  10283. __func__, dai->id, j);
  10284. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  10285. __func__, j, sample_rate);
  10286. /* sample_rate is in Hz */
  10287. if ((j == 0) && (sample_rate == 44100)) {
  10288. pr_info("%s: Cannot set 44.1KHz on INT0\n",
  10289. __func__);
  10290. } else
  10291. snd_soc_component_update_bits(
  10292. component, int_fs_reg,
  10293. 0x0F, int_prim_fs_rate_reg_val);
  10294. }
  10295. int_mux_cfg0 += 2;
  10296. }
  10297. }
  10298. return 0;
  10299. }
  10300. static int tasha_set_interpolator_rate(struct snd_soc_dai *dai,
  10301. u32 sample_rate)
  10302. {
  10303. int rate_val = 0;
  10304. int i, ret;
  10305. /* set mixing path rate */
  10306. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  10307. if (sample_rate ==
  10308. int_mix_sample_rate_val[i].sample_rate) {
  10309. rate_val =
  10310. int_mix_sample_rate_val[i].rate_val;
  10311. break;
  10312. }
  10313. }
  10314. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  10315. (rate_val < 0))
  10316. goto prim_rate;
  10317. ret = tasha_set_mix_interpolator_rate(dai,
  10318. (u8) rate_val, sample_rate);
  10319. prim_rate:
  10320. /* set primary path sample rate */
  10321. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  10322. if (sample_rate ==
  10323. int_prim_sample_rate_val[i].sample_rate) {
  10324. rate_val =
  10325. int_prim_sample_rate_val[i].rate_val;
  10326. break;
  10327. }
  10328. }
  10329. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  10330. (rate_val < 0))
  10331. return -EINVAL;
  10332. ret = tasha_set_prim_interpolator_rate(dai,
  10333. (u8) rate_val, sample_rate);
  10334. return ret;
  10335. }
  10336. static int tasha_prepare(struct snd_pcm_substream *substream,
  10337. struct snd_soc_dai *dai)
  10338. {
  10339. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  10340. substream->name, substream->stream);
  10341. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  10342. tasha_codec_vote_max_bw(dai->component, false);
  10343. return 0;
  10344. }
  10345. static int tasha_hw_params(struct snd_pcm_substream *substream,
  10346. struct snd_pcm_hw_params *params,
  10347. struct snd_soc_dai *dai)
  10348. {
  10349. struct tasha_priv *tasha =
  10350. snd_soc_component_get_drvdata(dai->component);
  10351. int ret;
  10352. int tx_fs_rate = -EINVAL;
  10353. int rx_fs_rate = -EINVAL;
  10354. int i2s_bit_mode;
  10355. struct snd_soc_component *component = dai->component;
  10356. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  10357. dai->name, dai->id, params_rate(params),
  10358. params_channels(params));
  10359. switch (substream->stream) {
  10360. case SNDRV_PCM_STREAM_PLAYBACK:
  10361. ret = tasha_set_interpolator_rate(dai, params_rate(params));
  10362. if (ret) {
  10363. pr_err("%s: cannot set sample rate: %u\n",
  10364. __func__, params_rate(params));
  10365. return ret;
  10366. }
  10367. switch (params_width(params)) {
  10368. case 16:
  10369. tasha->dai[dai->id].bit_width = 16;
  10370. i2s_bit_mode = 0x01;
  10371. break;
  10372. case 24:
  10373. tasha->dai[dai->id].bit_width = 24;
  10374. i2s_bit_mode = 0x00;
  10375. break;
  10376. default:
  10377. return -EINVAL;
  10378. }
  10379. tasha->dai[dai->id].rate = params_rate(params);
  10380. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10381. switch (params_rate(params)) {
  10382. case 8000:
  10383. rx_fs_rate = 0;
  10384. break;
  10385. case 16000:
  10386. rx_fs_rate = 1;
  10387. break;
  10388. case 32000:
  10389. rx_fs_rate = 2;
  10390. break;
  10391. case 48000:
  10392. rx_fs_rate = 3;
  10393. break;
  10394. case 96000:
  10395. rx_fs_rate = 4;
  10396. break;
  10397. case 192000:
  10398. rx_fs_rate = 5;
  10399. break;
  10400. default:
  10401. dev_err(tasha->dev,
  10402. "%s: Invalid RX sample rate: %d\n",
  10403. __func__, params_rate(params));
  10404. return -EINVAL;
  10405. };
  10406. snd_soc_component_update_bits(component,
  10407. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10408. 0x20, i2s_bit_mode << 5);
  10409. snd_soc_component_update_bits(component,
  10410. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10411. 0x1c, (rx_fs_rate << 2));
  10412. }
  10413. break;
  10414. case SNDRV_PCM_STREAM_CAPTURE:
  10415. switch (params_rate(params)) {
  10416. case 8000:
  10417. tx_fs_rate = 0;
  10418. break;
  10419. case 16000:
  10420. tx_fs_rate = 1;
  10421. break;
  10422. case 32000:
  10423. tx_fs_rate = 3;
  10424. break;
  10425. case 48000:
  10426. tx_fs_rate = 4;
  10427. break;
  10428. case 96000:
  10429. tx_fs_rate = 5;
  10430. break;
  10431. case 192000:
  10432. tx_fs_rate = 6;
  10433. break;
  10434. case 384000:
  10435. tx_fs_rate = 7;
  10436. break;
  10437. default:
  10438. dev_err(tasha->dev, "%s: Invalid TX sample rate: %d\n",
  10439. __func__, params_rate(params));
  10440. return -EINVAL;
  10441. };
  10442. if (dai->id != AIF4_VIFEED &&
  10443. dai->id != AIF4_MAD_TX) {
  10444. ret = tasha_set_decimator_rate(dai, tx_fs_rate,
  10445. params_rate(params));
  10446. if (ret < 0) {
  10447. dev_err(tasha->dev, "%s: cannot set TX Decimator rate: %d\n",
  10448. __func__, tx_fs_rate);
  10449. return ret;
  10450. }
  10451. }
  10452. tasha->dai[dai->id].rate = params_rate(params);
  10453. switch (params_width(params)) {
  10454. case 16:
  10455. tasha->dai[dai->id].bit_width = 16;
  10456. i2s_bit_mode = 0x01;
  10457. break;
  10458. case 24:
  10459. tasha->dai[dai->id].bit_width = 24;
  10460. i2s_bit_mode = 0x00;
  10461. break;
  10462. case 32:
  10463. tasha->dai[dai->id].bit_width = 32;
  10464. i2s_bit_mode = 0x00;
  10465. break;
  10466. default:
  10467. dev_err(tasha->dev, "%s: Invalid format 0x%x\n",
  10468. __func__, params_width(params));
  10469. return -EINVAL;
  10470. };
  10471. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10472. snd_soc_component_update_bits(component,
  10473. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10474. 0x20, i2s_bit_mode << 5);
  10475. if (tx_fs_rate > 1)
  10476. tx_fs_rate--;
  10477. snd_soc_component_update_bits(component,
  10478. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10479. 0x1c, tx_fs_rate << 2);
  10480. snd_soc_component_update_bits(component,
  10481. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG,
  10482. 0x05, 0x05);
  10483. snd_soc_component_update_bits(component,
  10484. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG,
  10485. 0x05, 0x05);
  10486. snd_soc_component_update_bits(component,
  10487. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG,
  10488. 0x05, 0x05);
  10489. snd_soc_component_update_bits(component,
  10490. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG,
  10491. 0x05, 0x05);
  10492. }
  10493. break;
  10494. default:
  10495. pr_err("%s: Invalid stream type %d\n", __func__,
  10496. substream->stream);
  10497. return -EINVAL;
  10498. };
  10499. if (dai->id == AIF4_VIFEED)
  10500. tasha->dai[dai->id].bit_width = 32;
  10501. return 0;
  10502. }
  10503. static int tasha_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  10504. {
  10505. struct tasha_priv *tasha =
  10506. snd_soc_component_get_drvdata(dai->component);
  10507. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  10508. case SND_SOC_DAIFMT_CBS_CFS:
  10509. /* CPU is master */
  10510. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10511. if (dai->id == AIF1_CAP)
  10512. snd_soc_component_update_bits(dai->component,
  10513. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10514. 0x2, 0);
  10515. else if (dai->id == AIF1_PB)
  10516. snd_soc_component_update_bits(dai->component,
  10517. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10518. 0x2, 0);
  10519. }
  10520. break;
  10521. case SND_SOC_DAIFMT_CBM_CFM:
  10522. /* CPU is slave */
  10523. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  10524. if (dai->id == AIF1_CAP)
  10525. snd_soc_component_update_bits(dai->component,
  10526. WCD9335_DATA_HUB_DATA_HUB_TX_I2S_CTL,
  10527. 0x2, 0x2);
  10528. else if (dai->id == AIF1_PB)
  10529. snd_soc_component_update_bits(dai->component,
  10530. WCD9335_DATA_HUB_DATA_HUB_RX_I2S_CTL,
  10531. 0x2, 0x2);
  10532. }
  10533. break;
  10534. default:
  10535. return -EINVAL;
  10536. }
  10537. return 0;
  10538. }
  10539. static int tasha_set_dai_sysclk(struct snd_soc_dai *dai,
  10540. int clk_id, unsigned int freq, int dir)
  10541. {
  10542. pr_debug("%s\n", __func__);
  10543. return 0;
  10544. }
  10545. static struct snd_soc_dai_ops tasha_dai_ops = {
  10546. .startup = tasha_startup,
  10547. .shutdown = tasha_shutdown,
  10548. .hw_params = tasha_hw_params,
  10549. .prepare = tasha_prepare,
  10550. .set_sysclk = tasha_set_dai_sysclk,
  10551. .set_fmt = tasha_set_dai_fmt,
  10552. .set_channel_map = tasha_set_channel_map,
  10553. .get_channel_map = tasha_get_channel_map,
  10554. };
  10555. static struct snd_soc_dai_driver tasha_dai[] = {
  10556. {
  10557. .name = "tasha_rx1",
  10558. .id = AIF1_PB,
  10559. .playback = {
  10560. .stream_name = "AIF1 Playback",
  10561. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10562. .formats = TASHA_FORMATS_S16_S24_LE,
  10563. .rate_max = 192000,
  10564. .rate_min = 8000,
  10565. .channels_min = 1,
  10566. .channels_max = 2,
  10567. },
  10568. .ops = &tasha_dai_ops,
  10569. },
  10570. {
  10571. .name = "tasha_tx1",
  10572. .id = AIF1_CAP,
  10573. .capture = {
  10574. .stream_name = "AIF1 Capture",
  10575. .rates = WCD9335_RATES_MASK,
  10576. .formats = TASHA_FORMATS_S16_S24_LE,
  10577. .rate_max = 192000,
  10578. .rate_min = 8000,
  10579. .channels_min = 1,
  10580. .channels_max = 4,
  10581. },
  10582. .ops = &tasha_dai_ops,
  10583. },
  10584. {
  10585. .name = "tasha_rx2",
  10586. .id = AIF2_PB,
  10587. .playback = {
  10588. .stream_name = "AIF2 Playback",
  10589. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10590. .formats = TASHA_FORMATS_S16_S24_LE,
  10591. .rate_min = 8000,
  10592. .rate_max = 192000,
  10593. .channels_min = 1,
  10594. .channels_max = 2,
  10595. },
  10596. .ops = &tasha_dai_ops,
  10597. },
  10598. {
  10599. .name = "tasha_tx2",
  10600. .id = AIF2_CAP,
  10601. .capture = {
  10602. .stream_name = "AIF2 Capture",
  10603. .rates = WCD9335_RATES_MASK,
  10604. .formats = TASHA_FORMATS_S16_S24_LE,
  10605. .rate_max = 192000,
  10606. .rate_min = 8000,
  10607. .channels_min = 1,
  10608. .channels_max = 8,
  10609. },
  10610. .ops = &tasha_dai_ops,
  10611. },
  10612. {
  10613. .name = "tasha_rx3",
  10614. .id = AIF3_PB,
  10615. .playback = {
  10616. .stream_name = "AIF3 Playback",
  10617. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10618. .formats = TASHA_FORMATS_S16_S24_LE,
  10619. .rate_min = 8000,
  10620. .rate_max = 192000,
  10621. .channels_min = 1,
  10622. .channels_max = 2,
  10623. },
  10624. .ops = &tasha_dai_ops,
  10625. },
  10626. {
  10627. .name = "tasha_tx3",
  10628. .id = AIF3_CAP,
  10629. .capture = {
  10630. .stream_name = "AIF3 Capture",
  10631. .rates = WCD9335_RATES_MASK,
  10632. .formats = TASHA_FORMATS_S16_S24_LE,
  10633. .rate_max = 48000,
  10634. .rate_min = 8000,
  10635. .channels_min = 1,
  10636. .channels_max = 2,
  10637. },
  10638. .ops = &tasha_dai_ops,
  10639. },
  10640. {
  10641. .name = "tasha_rx4",
  10642. .id = AIF4_PB,
  10643. .playback = {
  10644. .stream_name = "AIF4 Playback",
  10645. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10646. .formats = TASHA_FORMATS_S16_S24_LE,
  10647. .rate_min = 8000,
  10648. .rate_max = 192000,
  10649. .channels_min = 1,
  10650. .channels_max = 2,
  10651. },
  10652. .ops = &tasha_dai_ops,
  10653. },
  10654. {
  10655. .name = "tasha_mix_rx1",
  10656. .id = AIF_MIX1_PB,
  10657. .playback = {
  10658. .stream_name = "AIF Mix Playback",
  10659. .rates = WCD9335_RATES_MASK | WCD9335_FRAC_RATES_MASK,
  10660. .formats = TASHA_FORMATS_S16_S24_LE,
  10661. .rate_min = 8000,
  10662. .rate_max = 192000,
  10663. .channels_min = 1,
  10664. .channels_max = 8,
  10665. },
  10666. .ops = &tasha_dai_ops,
  10667. },
  10668. {
  10669. .name = "tasha_mad1",
  10670. .id = AIF4_MAD_TX,
  10671. .capture = {
  10672. .stream_name = "AIF4 MAD TX",
  10673. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10674. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_384000,
  10675. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10676. .rate_min = 16000,
  10677. .rate_max = 384000,
  10678. .channels_min = 1,
  10679. .channels_max = 1,
  10680. },
  10681. .ops = &tasha_dai_ops,
  10682. },
  10683. {
  10684. .name = "tasha_vifeedback",
  10685. .id = AIF4_VIFEED,
  10686. .capture = {
  10687. .stream_name = "VIfeed",
  10688. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  10689. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10690. .rate_max = 48000,
  10691. .rate_min = 8000,
  10692. .channels_min = 1,
  10693. .channels_max = 4,
  10694. },
  10695. .ops = &tasha_dai_ops,
  10696. },
  10697. {
  10698. .name = "tasha_cpe",
  10699. .id = AIF5_CPE_TX,
  10700. .capture = {
  10701. .stream_name = "AIF5 CPE TX",
  10702. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000,
  10703. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10704. .rate_min = 16000,
  10705. .rate_max = 48000,
  10706. .channels_min = 1,
  10707. .channels_max = 1,
  10708. },
  10709. },
  10710. };
  10711. static struct snd_soc_dai_driver tasha_i2s_dai[] = {
  10712. {
  10713. .name = "tasha_i2s_rx1",
  10714. .id = AIF1_PB,
  10715. .playback = {
  10716. .stream_name = "AIF1 Playback",
  10717. .rates = WCD9335_RATES_MASK,
  10718. .formats = TASHA_FORMATS_S16_S24_LE,
  10719. .rate_max = 192000,
  10720. .rate_min = 8000,
  10721. .channels_min = 1,
  10722. .channels_max = 2,
  10723. },
  10724. .ops = &tasha_dai_ops,
  10725. },
  10726. {
  10727. .name = "tasha_i2s_tx1",
  10728. .id = AIF1_CAP,
  10729. .capture = {
  10730. .stream_name = "AIF1 Capture",
  10731. .rates = WCD9335_RATES_MASK,
  10732. .formats = TASHA_FORMATS_S16_S24_LE,
  10733. .rate_max = 192000,
  10734. .rate_min = 8000,
  10735. .channels_min = 1,
  10736. .channels_max = 4,
  10737. },
  10738. .ops = &tasha_dai_ops,
  10739. },
  10740. {
  10741. .name = "tasha_i2s_rx2",
  10742. .id = AIF2_PB,
  10743. .playback = {
  10744. .stream_name = "AIF2 Playback",
  10745. .rates = WCD9335_RATES_MASK,
  10746. .formats = TASHA_FORMATS_S16_S24_LE,
  10747. .rate_max = 192000,
  10748. .rate_min = 8000,
  10749. .channels_min = 1,
  10750. .channels_max = 2,
  10751. },
  10752. .ops = &tasha_dai_ops,
  10753. },
  10754. {
  10755. .name = "tasha_i2s_tx2",
  10756. .id = AIF2_CAP,
  10757. .capture = {
  10758. .stream_name = "AIF2 Capture",
  10759. .rates = WCD9335_RATES_MASK,
  10760. .formats = TASHA_FORMATS_S16_S24_LE,
  10761. .rate_max = 192000,
  10762. .rate_min = 8000,
  10763. .channels_min = 1,
  10764. .channels_max = 4,
  10765. },
  10766. .ops = &tasha_dai_ops,
  10767. },
  10768. {
  10769. .name = "tasha_mad1",
  10770. .id = AIF4_MAD_TX,
  10771. .capture = {
  10772. .stream_name = "AIF4 MAD TX",
  10773. .rates = SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10774. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_384000,
  10775. .formats = TASHA_FORMATS_S16_S24_S32_LE,
  10776. .rate_min = 16000,
  10777. .rate_max = 384000,
  10778. .channels_min = 1,
  10779. .channels_max = 1,
  10780. },
  10781. .ops = &tasha_dai_ops,
  10782. },
  10783. };
  10784. static void tasha_codec_power_gate_digital_core(struct tasha_priv *tasha)
  10785. {
  10786. struct snd_soc_component *component = tasha->component;
  10787. if (!component)
  10788. return;
  10789. mutex_lock(&tasha->power_lock);
  10790. dev_dbg(component->dev, "%s: Entering power gating function, %d\n",
  10791. __func__, tasha->power_active_ref);
  10792. if (tasha->power_active_ref > 0)
  10793. goto exit;
  10794. wcd9xxx_set_power_state(tasha->wcd9xxx,
  10795. WCD_REGION_POWER_COLLAPSE_BEGIN,
  10796. WCD9XXX_DIG_CORE_REGION_1);
  10797. snd_soc_component_update_bits(component,
  10798. WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10799. 0x04, 0x04);
  10800. snd_soc_component_update_bits(component,
  10801. WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10802. 0x01, 0x00);
  10803. snd_soc_component_update_bits(component,
  10804. WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL,
  10805. 0x02, 0x00);
  10806. clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10807. tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
  10808. wcd9xxx_set_power_state(tasha->wcd9xxx, WCD_REGION_POWER_DOWN,
  10809. WCD9XXX_DIG_CORE_REGION_1);
  10810. exit:
  10811. dev_dbg(component->dev, "%s: Exiting power gating function, %d\n",
  10812. __func__, tasha->power_active_ref);
  10813. mutex_unlock(&tasha->power_lock);
  10814. }
  10815. static void tasha_codec_power_gate_work(struct work_struct *work)
  10816. {
  10817. struct tasha_priv *tasha;
  10818. struct delayed_work *dwork;
  10819. struct snd_soc_component *component;
  10820. dwork = to_delayed_work(work);
  10821. tasha = container_of(dwork, struct tasha_priv, power_gate_work);
  10822. component = tasha->component;
  10823. if (!component)
  10824. return;
  10825. tasha_codec_power_gate_digital_core(tasha);
  10826. }
  10827. /* called under power_lock acquisition */
  10828. static int tasha_dig_core_remove_power_collapse(
  10829. struct snd_soc_component *component)
  10830. {
  10831. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  10832. tasha_codec_vote_max_bw(component, true);
  10833. snd_soc_component_write(component,
  10834. WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x5);
  10835. snd_soc_component_write(component,
  10836. WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x7);
  10837. snd_soc_component_write(component,
  10838. WCD9335_CODEC_RPM_PWR_CDC_DIG_HM_CTL, 0x3);
  10839. snd_soc_component_update_bits(component, WCD9335_CODEC_RPM_RST_CTL,
  10840. 0x02, 0x00);
  10841. snd_soc_component_update_bits(component, WCD9335_CODEC_RPM_RST_CTL,
  10842. 0x02, 0x02);
  10843. wcd9xxx_set_power_state(tasha->wcd9xxx,
  10844. WCD_REGION_POWER_COLLAPSE_REMOVE,
  10845. WCD9XXX_DIG_CORE_REGION_1);
  10846. regcache_mark_dirty(component->regmap);
  10847. regcache_sync_region(component->regmap,
  10848. TASHA_DIG_CORE_REG_MIN, TASHA_DIG_CORE_REG_MAX);
  10849. tasha_codec_vote_max_bw(component, false);
  10850. return 0;
  10851. }
  10852. static int tasha_dig_core_power_collapse(struct tasha_priv *tasha,
  10853. int req_state)
  10854. {
  10855. struct snd_soc_component *component;
  10856. int cur_state;
  10857. /* Exit if feature is disabled */
  10858. if (!dig_core_collapse_enable)
  10859. return 0;
  10860. mutex_lock(&tasha->power_lock);
  10861. if (req_state == POWER_COLLAPSE)
  10862. tasha->power_active_ref--;
  10863. else if (req_state == POWER_RESUME)
  10864. tasha->power_active_ref++;
  10865. else
  10866. goto unlock_mutex;
  10867. if (tasha->power_active_ref < 0) {
  10868. dev_dbg(tasha->dev, "%s: power_active_ref is negative\n",
  10869. __func__);
  10870. goto unlock_mutex;
  10871. }
  10872. component = tasha->component;
  10873. if (!component)
  10874. goto unlock_mutex;
  10875. if (req_state == POWER_COLLAPSE) {
  10876. if (tasha->power_active_ref == 0) {
  10877. schedule_delayed_work(&tasha->power_gate_work,
  10878. msecs_to_jiffies(dig_core_collapse_timer * 1000));
  10879. }
  10880. } else if (req_state == POWER_RESUME) {
  10881. if (tasha->power_active_ref == 1) {
  10882. /*
  10883. * At this point, there can be two cases:
  10884. * 1. Core already in power collapse state
  10885. * 2. Timer kicked in and still did not expire or
  10886. * waiting for the power_lock
  10887. */
  10888. cur_state = wcd9xxx_get_current_power_state(
  10889. tasha->wcd9xxx,
  10890. WCD9XXX_DIG_CORE_REGION_1);
  10891. if (cur_state == WCD_REGION_POWER_DOWN)
  10892. tasha_dig_core_remove_power_collapse(component);
  10893. else {
  10894. mutex_unlock(&tasha->power_lock);
  10895. cancel_delayed_work_sync(
  10896. &tasha->power_gate_work);
  10897. mutex_lock(&tasha->power_lock);
  10898. }
  10899. }
  10900. }
  10901. unlock_mutex:
  10902. mutex_unlock(&tasha->power_lock);
  10903. return 0;
  10904. }
  10905. static int __tasha_cdc_mclk_enable_locked(struct tasha_priv *tasha,
  10906. bool enable)
  10907. {
  10908. int ret = 0;
  10909. if (!tasha->wcd_ext_clk) {
  10910. dev_err(tasha->dev, "%s: wcd ext clock is NULL\n", __func__);
  10911. return -EINVAL;
  10912. }
  10913. dev_dbg(tasha->dev, "%s: mclk_enable = %u\n", __func__, enable);
  10914. if (enable) {
  10915. tasha_dig_core_power_collapse(tasha, POWER_RESUME);
  10916. ret = tasha_cdc_req_mclk_enable(tasha, true);
  10917. if (ret)
  10918. goto err;
  10919. set_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10920. tasha_codec_apply_sido_voltage(tasha,
  10921. SIDO_VOLTAGE_NOMINAL_MV);
  10922. } else {
  10923. if (!dig_core_collapse_enable) {
  10924. clear_bit(AUDIO_NOMINAL, &tasha->status_mask);
  10925. tasha_codec_update_sido_voltage(tasha,
  10926. sido_buck_svs_voltage);
  10927. }
  10928. tasha_cdc_req_mclk_enable(tasha, false);
  10929. tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
  10930. }
  10931. err:
  10932. return ret;
  10933. }
  10934. static int __tasha_cdc_mclk_enable(struct tasha_priv *tasha,
  10935. bool enable)
  10936. {
  10937. int ret;
  10938. WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
  10939. ret = __tasha_cdc_mclk_enable_locked(tasha, enable);
  10940. WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
  10941. return ret;
  10942. }
  10943. int tasha_cdc_mclk_enable(struct snd_soc_component *component,
  10944. int enable, bool dapm)
  10945. {
  10946. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  10947. return __tasha_cdc_mclk_enable(tasha, enable);
  10948. }
  10949. EXPORT_SYMBOL(tasha_cdc_mclk_enable);
  10950. int tasha_cdc_mclk_tx_enable(struct snd_soc_component *component,
  10951. int enable, bool dapm)
  10952. {
  10953. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  10954. int ret = 0;
  10955. dev_dbg(tasha->dev, "%s: clk_mode: %d, enable: %d, clk_internal: %d\n",
  10956. __func__, tasha->clk_mode, enable, tasha->clk_internal);
  10957. if (tasha->clk_mode || tasha->clk_internal) {
  10958. if (enable) {
  10959. tasha_cdc_sido_ccl_enable(tasha, true);
  10960. wcd_resmgr_enable_master_bias(tasha->resmgr);
  10961. tasha_dig_core_power_collapse(tasha, POWER_RESUME);
  10962. snd_soc_component_update_bits(component,
  10963. WCD9335_CDC_CLK_RST_CTRL_FS_CNT_CONTROL,
  10964. 0x01, 0x01);
  10965. snd_soc_component_update_bits(component,
  10966. WCD9335_CDC_CLK_RST_CTRL_MCLK_CONTROL,
  10967. 0x01, 0x01);
  10968. set_bit(CPE_NOMINAL, &tasha->status_mask);
  10969. tasha_codec_update_sido_voltage(tasha,
  10970. SIDO_VOLTAGE_NOMINAL_MV);
  10971. tasha->clk_internal = true;
  10972. } else {
  10973. tasha->clk_internal = false;
  10974. clear_bit(CPE_NOMINAL, &tasha->status_mask);
  10975. tasha_codec_update_sido_voltage(tasha,
  10976. sido_buck_svs_voltage);
  10977. tasha_dig_core_power_collapse(tasha, POWER_COLLAPSE);
  10978. wcd_resmgr_disable_master_bias(tasha->resmgr);
  10979. tasha_cdc_sido_ccl_enable(tasha, false);
  10980. }
  10981. } else {
  10982. ret = __tasha_cdc_mclk_enable(tasha, enable);
  10983. }
  10984. return ret;
  10985. }
  10986. EXPORT_SYMBOL(tasha_cdc_mclk_tx_enable);
  10987. static ssize_t tasha_codec_version_read(struct snd_info_entry *entry,
  10988. void *file_private_data, struct file *file,
  10989. char __user *buf, size_t count, loff_t pos)
  10990. {
  10991. struct tasha_priv *tasha;
  10992. struct wcd9xxx *wcd9xxx;
  10993. char buffer[TASHA_VERSION_ENTRY_SIZE];
  10994. int len = 0;
  10995. tasha = (struct tasha_priv *) entry->private_data;
  10996. if (!tasha) {
  10997. pr_err("%s: tasha priv is null\n", __func__);
  10998. return -EINVAL;
  10999. }
  11000. wcd9xxx = tasha->wcd9xxx;
  11001. if (wcd9xxx->codec_type->id_major == TASHA_MAJOR) {
  11002. if (TASHA_IS_1_0(wcd9xxx))
  11003. len = snprintf(buffer, sizeof(buffer), "WCD9335_1_0\n");
  11004. else if (TASHA_IS_1_1(wcd9xxx))
  11005. len = snprintf(buffer, sizeof(buffer), "WCD9335_1_1\n");
  11006. else
  11007. snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  11008. } else if (wcd9xxx->codec_type->id_major == TASHA2P0_MAJOR) {
  11009. len = snprintf(buffer, sizeof(buffer), "WCD9335_2_0\n");
  11010. } else
  11011. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  11012. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  11013. }
  11014. static struct snd_info_entry_ops tasha_codec_info_ops = {
  11015. .read = tasha_codec_version_read,
  11016. };
  11017. /*
  11018. * tasha_codec_info_create_codec_entry - creates wcd9335 module
  11019. * @codec_root: The parent directory
  11020. * @component: Codec instance
  11021. *
  11022. * Creates wcd9335 module and version entry under the given
  11023. * parent directory.
  11024. *
  11025. * Return: 0 on success or negative error code on failure.
  11026. */
  11027. int tasha_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  11028. struct snd_soc_component *component)
  11029. {
  11030. struct snd_info_entry *version_entry;
  11031. struct tasha_priv *tasha;
  11032. struct snd_soc_card *card;
  11033. if (!codec_root || !component)
  11034. return -EINVAL;
  11035. tasha = snd_soc_component_get_drvdata(component);
  11036. card = component->card;
  11037. tasha->entry = snd_info_create_subdir(codec_root->module,
  11038. "tasha", codec_root);
  11039. if (!tasha->entry) {
  11040. dev_dbg(component->dev, "%s: failed to create wcd9335 entry\n",
  11041. __func__);
  11042. return -ENOMEM;
  11043. }
  11044. version_entry = snd_info_create_card_entry(card->snd_card,
  11045. "version",
  11046. tasha->entry);
  11047. if (!version_entry) {
  11048. dev_dbg(component->dev, "%s: failed to create wcd9335 version entry\n",
  11049. __func__);
  11050. return -ENOMEM;
  11051. }
  11052. version_entry->private_data = tasha;
  11053. version_entry->size = TASHA_VERSION_ENTRY_SIZE;
  11054. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  11055. version_entry->c.ops = &tasha_codec_info_ops;
  11056. if (snd_info_register(version_entry) < 0) {
  11057. snd_info_free_entry(version_entry);
  11058. return -ENOMEM;
  11059. }
  11060. tasha->version_entry = version_entry;
  11061. return 0;
  11062. }
  11063. EXPORT_SYMBOL(tasha_codec_info_create_codec_entry);
  11064. static int __tasha_codec_internal_rco_ctrl(
  11065. struct snd_soc_component *component, bool enable)
  11066. {
  11067. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11068. int ret = 0;
  11069. if (enable) {
  11070. tasha_cdc_sido_ccl_enable(tasha, true);
  11071. if (wcd_resmgr_get_clk_type(tasha->resmgr) ==
  11072. WCD_CLK_RCO) {
  11073. ret = wcd_resmgr_enable_clk_block(tasha->resmgr,
  11074. WCD_CLK_RCO);
  11075. } else {
  11076. ret = tasha_cdc_req_mclk_enable(tasha, true);
  11077. ret |= wcd_resmgr_enable_clk_block(tasha->resmgr,
  11078. WCD_CLK_RCO);
  11079. ret |= tasha_cdc_req_mclk_enable(tasha, false);
  11080. }
  11081. } else {
  11082. ret = wcd_resmgr_disable_clk_block(tasha->resmgr,
  11083. WCD_CLK_RCO);
  11084. tasha_cdc_sido_ccl_enable(tasha, false);
  11085. }
  11086. if (ret) {
  11087. dev_err(component->dev, "%s: Error in %s RCO\n",
  11088. __func__, (enable ? "enabling" : "disabling"));
  11089. ret = -EINVAL;
  11090. }
  11091. return ret;
  11092. }
  11093. /*
  11094. * tasha_codec_internal_rco_ctrl()
  11095. * Make sure that the caller does not acquire
  11096. * BG_CLK_LOCK.
  11097. */
  11098. static int tasha_codec_internal_rco_ctrl(struct snd_soc_component *component,
  11099. bool enable)
  11100. {
  11101. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11102. int ret = 0;
  11103. WCD9XXX_V2_BG_CLK_LOCK(tasha->resmgr);
  11104. ret = __tasha_codec_internal_rco_ctrl(component, enable);
  11105. WCD9XXX_V2_BG_CLK_UNLOCK(tasha->resmgr);
  11106. return ret;
  11107. }
  11108. /*
  11109. * tasha_mbhc_hs_detect: starts mbhc insertion/removal functionality
  11110. * @component: handle to snd_soc_component *
  11111. * @mbhc_cfg: handle to mbhc configuration structure
  11112. * return 0 if mbhc_start is success or error code in case of failure
  11113. */
  11114. int tasha_mbhc_hs_detect(struct snd_soc_component *component,
  11115. struct wcd_mbhc_config *mbhc_cfg)
  11116. {
  11117. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11118. return wcd_mbhc_start(&tasha->mbhc, mbhc_cfg);
  11119. }
  11120. EXPORT_SYMBOL(tasha_mbhc_hs_detect);
  11121. /*
  11122. * tasha_mbhc_hs_detect_exit: stop mbhc insertion/removal functionality
  11123. * @component: handle to snd_soc_component *
  11124. */
  11125. void tasha_mbhc_hs_detect_exit(struct snd_soc_component *component)
  11126. {
  11127. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11128. wcd_mbhc_stop(&tasha->mbhc);
  11129. }
  11130. EXPORT_SYMBOL(tasha_mbhc_hs_detect_exit);
  11131. static int wcd9335_get_micb_vout_ctl_val(u32 micb_mv)
  11132. {
  11133. /* min micbias voltage is 1V and maximum is 2.85V */
  11134. if (micb_mv < 1000 || micb_mv > 2850) {
  11135. pr_err("%s: unsupported micbias voltage\n", __func__);
  11136. return -EINVAL;
  11137. }
  11138. return (micb_mv - 1000) / 50;
  11139. }
  11140. static const struct tasha_reg_mask_val tasha_reg_update_reset_val_1_1[] = {
  11141. {WCD9335_RCO_CTRL_2, 0xFF, 0x47},
  11142. {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
  11143. };
  11144. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_1[] = {
  11145. {WCD9335_FLYBACK_VNEG_DAC_CTRL_1, 0xFF, 0x65},
  11146. {WCD9335_FLYBACK_VNEG_DAC_CTRL_2, 0xFF, 0x52},
  11147. {WCD9335_FLYBACK_VNEG_DAC_CTRL_3, 0xFF, 0xAF},
  11148. {WCD9335_FLYBACK_VNEG_DAC_CTRL_4, 0xFF, 0x60},
  11149. {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0xF4},
  11150. {WCD9335_FLYBACK_VNEG_CTRL_9, 0xFF, 0x40},
  11151. {WCD9335_FLYBACK_VNEG_CTRL_2, 0xFF, 0x4F},
  11152. {WCD9335_FLYBACK_EN, 0xFF, 0x6E},
  11153. {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xF8, 0xF8},
  11154. {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xF8, 0xF8},
  11155. };
  11156. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_1_0[] = {
  11157. {WCD9335_FLYBACK_VNEG_CTRL_3, 0xFF, 0x54},
  11158. {WCD9335_CDC_RX2_RX_PATH_SEC0, 0xFC, 0xFC},
  11159. {WCD9335_CDC_RX1_RX_PATH_SEC0, 0xFC, 0xFC},
  11160. };
  11161. static const struct tasha_reg_mask_val tasha_codec_reg_init_val_2_0[] = {
  11162. {WCD9335_RCO_CTRL_2, 0x0F, 0x08},
  11163. {WCD9335_RX_BIAS_FLYB_MID_RST, 0xF0, 0x10},
  11164. {WCD9335_FLYBACK_CTRL_1, 0x20, 0x20},
  11165. {WCD9335_HPH_OCP_CTL, 0xFF, 0x7A},
  11166. {WCD9335_HPH_L_TEST, 0x01, 0x01},
  11167. {WCD9335_HPH_R_TEST, 0x01, 0x01},
  11168. {WCD9335_CDC_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  11169. {WCD9335_CDC_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  11170. {WCD9335_CDC_COMPANDER7_CTL7, 0x1E, 0x18},
  11171. {WCD9335_CDC_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  11172. {WCD9335_CDC_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  11173. {WCD9335_CDC_COMPANDER8_CTL7, 0x1E, 0x18},
  11174. {WCD9335_CDC_TX0_TX_PATH_SEC7, 0xFF, 0x45},
  11175. {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xFC, 0xF4},
  11176. {WCD9335_HPH_REFBUFF_LP_CTL, 0x08, 0x08},
  11177. {WCD9335_HPH_REFBUFF_LP_CTL, 0x06, 0x02},
  11178. {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xA0},
  11179. {WCD9335_SE_LO_COM1, 0xFF, 0xC0},
  11180. {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xFC, 0xF4},
  11181. {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xFC, 0xF4},
  11182. {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xFC, 0xF8},
  11183. {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xFC, 0xF8},
  11184. };
  11185. static const struct tasha_reg_mask_val tasha_codec_reg_defaults[] = {
  11186. {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x00},
  11187. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x01},
  11188. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x04, 0x04},
  11189. };
  11190. static const struct tasha_reg_mask_val tasha_codec_reg_i2c_defaults[] = {
  11191. {WCD9335_ANA_CLK_TOP, 0x20, 0x20},
  11192. {WCD9335_CODEC_RPM_CLK_GATE, 0x03, 0x01},
  11193. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x03, 0x00},
  11194. {WCD9335_CODEC_RPM_CLK_MCLK_CFG, 0x05, 0x05},
  11195. {WCD9335_DATA_HUB_DATA_HUB_RX0_INP_CFG, 0x01, 0x01},
  11196. {WCD9335_DATA_HUB_DATA_HUB_RX1_INP_CFG, 0x01, 0x01},
  11197. {WCD9335_DATA_HUB_DATA_HUB_RX2_INP_CFG, 0x01, 0x01},
  11198. {WCD9335_DATA_HUB_DATA_HUB_RX3_INP_CFG, 0x01, 0x01},
  11199. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_L_CFG, 0x05, 0x05},
  11200. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD0_R_CFG, 0x05, 0x05},
  11201. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_L_CFG, 0x05, 0x05},
  11202. {WCD9335_DATA_HUB_DATA_HUB_TX_I2S_SD1_R_CFG, 0x05, 0x05},
  11203. };
  11204. static const struct tasha_reg_mask_val tasha_codec_reg_init_common_val[] = {
  11205. /* Rbuckfly/R_EAR(32) */
  11206. {WCD9335_CDC_CLSH_K2_MSB, 0x0F, 0x00},
  11207. {WCD9335_CDC_CLSH_K2_LSB, 0xFF, 0x60},
  11208. {WCD9335_CPE_SS_DMIC_CFG, 0x80, 0x00},
  11209. {WCD9335_CDC_BOOST0_BOOST_CTL, 0x7C, 0x58},
  11210. {WCD9335_CDC_BOOST1_BOOST_CTL, 0x7C, 0x58},
  11211. {WCD9335_CDC_RX7_RX_PATH_CFG1, 0x08, 0x08},
  11212. {WCD9335_CDC_RX8_RX_PATH_CFG1, 0x08, 0x08},
  11213. {WCD9335_ANA_LO_1_2, 0x3C, 0X3C},
  11214. {WCD9335_DIFF_LO_COM_SWCAP_REFBUF_FREQ, 0x70, 0x00},
  11215. {WCD9335_SOC_MAD_AUDIO_CTL_2, 0x03, 0x03},
  11216. {WCD9335_CDC_TOP_TOP_CFG1, 0x02, 0x02},
  11217. {WCD9335_CDC_TOP_TOP_CFG1, 0x01, 0x01},
  11218. {WCD9335_EAR_CMBUFF, 0x08, 0x00},
  11219. {WCD9335_CDC_TX9_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  11220. {WCD9335_CDC_TX10_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  11221. {WCD9335_CDC_TX11_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  11222. {WCD9335_CDC_TX12_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  11223. {WCD9335_CDC_COMPANDER7_CTL3, 0x80, 0x80},
  11224. {WCD9335_CDC_COMPANDER8_CTL3, 0x80, 0x80},
  11225. {WCD9335_CDC_COMPANDER7_CTL7, 0x01, 0x01},
  11226. {WCD9335_CDC_COMPANDER8_CTL7, 0x01, 0x01},
  11227. {WCD9335_CDC_RX0_RX_PATH_CFG0, 0x01, 0x01},
  11228. {WCD9335_CDC_RX1_RX_PATH_CFG0, 0x01, 0x01},
  11229. {WCD9335_CDC_RX2_RX_PATH_CFG0, 0x01, 0x01},
  11230. {WCD9335_CDC_RX3_RX_PATH_CFG0, 0x01, 0x01},
  11231. {WCD9335_CDC_RX4_RX_PATH_CFG0, 0x01, 0x01},
  11232. {WCD9335_CDC_RX5_RX_PATH_CFG0, 0x01, 0x01},
  11233. {WCD9335_CDC_RX6_RX_PATH_CFG0, 0x01, 0x01},
  11234. {WCD9335_CDC_RX7_RX_PATH_CFG0, 0x01, 0x01},
  11235. {WCD9335_CDC_RX8_RX_PATH_CFG0, 0x01, 0x01},
  11236. {WCD9335_CDC_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  11237. {WCD9335_CDC_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  11238. {WCD9335_CDC_RX2_RX_PATH_MIX_CFG, 0x01, 0x01},
  11239. {WCD9335_CDC_RX3_RX_PATH_MIX_CFG, 0x01, 0x01},
  11240. {WCD9335_CDC_RX4_RX_PATH_MIX_CFG, 0x01, 0x01},
  11241. {WCD9335_CDC_RX5_RX_PATH_MIX_CFG, 0x01, 0x01},
  11242. {WCD9335_CDC_RX6_RX_PATH_MIX_CFG, 0x01, 0x01},
  11243. {WCD9335_CDC_RX7_RX_PATH_MIX_CFG, 0x01, 0x01},
  11244. {WCD9335_CDC_RX8_RX_PATH_MIX_CFG, 0x01, 0x01},
  11245. {WCD9335_VBADC_IBIAS_FE, 0x0C, 0x08},
  11246. };
  11247. static const struct tasha_reg_mask_val tasha_codec_reg_init_1_x_val[] = {
  11248. /* Enable TX HPF Filter & Linear Phase */
  11249. {WCD9335_CDC_TX0_TX_PATH_CFG0, 0x11, 0x11},
  11250. {WCD9335_CDC_TX1_TX_PATH_CFG0, 0x11, 0x11},
  11251. {WCD9335_CDC_TX2_TX_PATH_CFG0, 0x11, 0x11},
  11252. {WCD9335_CDC_TX3_TX_PATH_CFG0, 0x11, 0x11},
  11253. {WCD9335_CDC_TX4_TX_PATH_CFG0, 0x11, 0x11},
  11254. {WCD9335_CDC_TX5_TX_PATH_CFG0, 0x11, 0x11},
  11255. {WCD9335_CDC_TX6_TX_PATH_CFG0, 0x11, 0x11},
  11256. {WCD9335_CDC_TX7_TX_PATH_CFG0, 0x11, 0x11},
  11257. {WCD9335_CDC_TX8_TX_PATH_CFG0, 0x11, 0x11},
  11258. {WCD9335_CDC_RX0_RX_PATH_SEC0, 0xF8, 0xF8},
  11259. {WCD9335_CDC_RX0_RX_PATH_SEC1, 0x08, 0x08},
  11260. {WCD9335_CDC_RX1_RX_PATH_SEC1, 0x08, 0x08},
  11261. {WCD9335_CDC_RX2_RX_PATH_SEC1, 0x08, 0x08},
  11262. {WCD9335_CDC_RX3_RX_PATH_SEC1, 0x08, 0x08},
  11263. {WCD9335_CDC_RX4_RX_PATH_SEC1, 0x08, 0x08},
  11264. {WCD9335_CDC_RX5_RX_PATH_SEC1, 0x08, 0x08},
  11265. {WCD9335_CDC_RX6_RX_PATH_SEC1, 0x08, 0x08},
  11266. {WCD9335_CDC_RX7_RX_PATH_SEC1, 0x08, 0x08},
  11267. {WCD9335_CDC_RX8_RX_PATH_SEC1, 0x08, 0x08},
  11268. {WCD9335_CDC_RX0_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11269. {WCD9335_CDC_RX1_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11270. {WCD9335_CDC_RX2_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11271. {WCD9335_CDC_RX3_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11272. {WCD9335_CDC_RX4_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11273. {WCD9335_CDC_RX5_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11274. {WCD9335_CDC_RX6_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11275. {WCD9335_CDC_RX7_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11276. {WCD9335_CDC_RX8_RX_PATH_MIX_SEC0, 0x08, 0x08},
  11277. {WCD9335_CDC_TX0_TX_PATH_SEC2, 0x01, 0x01},
  11278. {WCD9335_CDC_TX1_TX_PATH_SEC2, 0x01, 0x01},
  11279. {WCD9335_CDC_TX2_TX_PATH_SEC2, 0x01, 0x01},
  11280. {WCD9335_CDC_TX3_TX_PATH_SEC2, 0x01, 0x01},
  11281. {WCD9335_CDC_TX4_TX_PATH_SEC2, 0x01, 0x01},
  11282. {WCD9335_CDC_TX5_TX_PATH_SEC2, 0x01, 0x01},
  11283. {WCD9335_CDC_TX6_TX_PATH_SEC2, 0x01, 0x01},
  11284. {WCD9335_CDC_TX7_TX_PATH_SEC2, 0x01, 0x01},
  11285. {WCD9335_CDC_TX8_TX_PATH_SEC2, 0x01, 0x01},
  11286. {WCD9335_CDC_RX3_RX_PATH_SEC0, 0xF8, 0xF0},
  11287. {WCD9335_CDC_RX4_RX_PATH_SEC0, 0xF8, 0xF0},
  11288. {WCD9335_CDC_RX5_RX_PATH_SEC0, 0xF8, 0xF8},
  11289. {WCD9335_CDC_RX6_RX_PATH_SEC0, 0xF8, 0xF8},
  11290. {WCD9335_RX_OCP_COUNT, 0xFF, 0xFF},
  11291. {WCD9335_HPH_OCP_CTL, 0xF0, 0x70},
  11292. {WCD9335_CPE_SS_CPAR_CFG, 0xFF, 0x00},
  11293. {WCD9335_FLYBACK_VNEG_CTRL_1, 0xFF, 0x63},
  11294. {WCD9335_FLYBACK_VNEG_CTRL_4, 0xFF, 0x7F},
  11295. {WCD9335_CLASSH_CTRL_VCL_1, 0xFF, 0x60},
  11296. {WCD9335_CLASSH_CTRL_CCL_5, 0xFF, 0x40},
  11297. {WCD9335_RX_TIMER_DIV, 0xFF, 0x32},
  11298. {WCD9335_SE_LO_COM2, 0xFF, 0x01},
  11299. {WCD9335_MBHC_ZDET_ANA_CTL, 0x0F, 0x07},
  11300. {WCD9335_RX_BIAS_HPH_PA, 0xF0, 0x60},
  11301. {WCD9335_HPH_RDAC_LDO_CTL, 0x88, 0x88},
  11302. {WCD9335_HPH_L_EN, 0x20, 0x20},
  11303. {WCD9335_HPH_R_EN, 0x20, 0x20},
  11304. {WCD9335_DIFF_LO_CORE_OUT_PROG, 0xFC, 0xD8},
  11305. {WCD9335_CDC_RX5_RX_PATH_SEC3, 0xBD, 0xBD},
  11306. {WCD9335_CDC_RX6_RX_PATH_SEC3, 0xBD, 0xBD},
  11307. {WCD9335_DIFF_LO_COM_PA_FREQ, 0x70, 0x40},
  11308. };
  11309. static void tasha_update_reg_reset_values(struct snd_soc_component *component)
  11310. {
  11311. u32 i;
  11312. struct wcd9xxx *tasha_core = dev_get_drvdata(component->dev->parent);
  11313. if (TASHA_IS_1_1(tasha_core)) {
  11314. for (i = 0; i < ARRAY_SIZE(tasha_reg_update_reset_val_1_1);
  11315. i++)
  11316. snd_soc_component_write(component,
  11317. tasha_reg_update_reset_val_1_1[i].reg,
  11318. tasha_reg_update_reset_val_1_1[i].val);
  11319. }
  11320. }
  11321. static void tasha_codec_init_reg(struct snd_soc_component *component)
  11322. {
  11323. u32 i;
  11324. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  11325. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_common_val); i++)
  11326. snd_soc_component_update_bits(component,
  11327. tasha_codec_reg_init_common_val[i].reg,
  11328. tasha_codec_reg_init_common_val[i].mask,
  11329. tasha_codec_reg_init_common_val[i].val);
  11330. if (TASHA_IS_1_1(wcd9xxx) ||
  11331. TASHA_IS_1_0(wcd9xxx))
  11332. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_1_x_val); i++)
  11333. snd_soc_component_update_bits(component,
  11334. tasha_codec_reg_init_1_x_val[i].reg,
  11335. tasha_codec_reg_init_1_x_val[i].mask,
  11336. tasha_codec_reg_init_1_x_val[i].val);
  11337. if (TASHA_IS_1_1(wcd9xxx)) {
  11338. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_1); i++)
  11339. snd_soc_component_update_bits(component,
  11340. tasha_codec_reg_init_val_1_1[i].reg,
  11341. tasha_codec_reg_init_val_1_1[i].mask,
  11342. tasha_codec_reg_init_val_1_1[i].val);
  11343. } else if (TASHA_IS_1_0(wcd9xxx)) {
  11344. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_1_0); i++)
  11345. snd_soc_component_update_bits(component,
  11346. tasha_codec_reg_init_val_1_0[i].reg,
  11347. tasha_codec_reg_init_val_1_0[i].mask,
  11348. tasha_codec_reg_init_val_1_0[i].val);
  11349. } else if (TASHA_IS_2_0(wcd9xxx)) {
  11350. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_init_val_2_0); i++)
  11351. snd_soc_component_update_bits(component,
  11352. tasha_codec_reg_init_val_2_0[i].reg,
  11353. tasha_codec_reg_init_val_2_0[i].mask,
  11354. tasha_codec_reg_init_val_2_0[i].val);
  11355. }
  11356. }
  11357. static void tasha_update_reg_defaults(struct tasha_priv *tasha)
  11358. {
  11359. u32 i;
  11360. struct wcd9xxx *wcd9xxx;
  11361. wcd9xxx = tasha->wcd9xxx;
  11362. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_defaults); i++)
  11363. regmap_update_bits(wcd9xxx->regmap,
  11364. tasha_codec_reg_defaults[i].reg,
  11365. tasha_codec_reg_defaults[i].mask,
  11366. tasha_codec_reg_defaults[i].val);
  11367. tasha->intf_type = wcd9xxx_get_intf_type();
  11368. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  11369. for (i = 0; i < ARRAY_SIZE(tasha_codec_reg_i2c_defaults); i++)
  11370. regmap_update_bits(wcd9xxx->regmap,
  11371. tasha_codec_reg_i2c_defaults[i].reg,
  11372. tasha_codec_reg_i2c_defaults[i].mask,
  11373. tasha_codec_reg_i2c_defaults[i].val);
  11374. }
  11375. static void tasha_slim_interface_init_reg(struct snd_soc_component *component)
  11376. {
  11377. int i;
  11378. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  11379. for (i = 0; i < WCD9XXX_SLIM_NUM_PORT_REG; i++)
  11380. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11381. TASHA_SLIM_PGD_PORT_INT_EN0 + i,
  11382. 0xFF);
  11383. }
  11384. static irqreturn_t tasha_slimbus_irq(int irq, void *data)
  11385. {
  11386. struct tasha_priv *priv = data;
  11387. unsigned long status = 0;
  11388. int i, j, port_id, k;
  11389. u32 bit;
  11390. u8 val, int_val = 0;
  11391. bool tx, cleared;
  11392. unsigned short reg = 0;
  11393. for (i = TASHA_SLIM_PGD_PORT_INT_STATUS_RX_0, j = 0;
  11394. i <= TASHA_SLIM_PGD_PORT_INT_STATUS_TX_1; i++, j++) {
  11395. val = wcd9xxx_interface_reg_read(priv->wcd9xxx, i);
  11396. status |= ((u32)val << (8 * j));
  11397. }
  11398. for_each_set_bit(j, &status, 32) {
  11399. tx = (j >= 16 ? true : false);
  11400. port_id = (tx ? j - 16 : j);
  11401. val = wcd9xxx_interface_reg_read(priv->wcd9xxx,
  11402. TASHA_SLIM_PGD_PORT_INT_RX_SOURCE0 + j);
  11403. if (val) {
  11404. if (!tx)
  11405. reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
  11406. (port_id / 8);
  11407. else
  11408. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
  11409. (port_id / 8);
  11410. int_val = wcd9xxx_interface_reg_read(
  11411. priv->wcd9xxx, reg);
  11412. /*
  11413. * Ignore interrupts for ports for which the
  11414. * interrupts are not specifically enabled.
  11415. */
  11416. if (!(int_val & (1 << (port_id % 8))))
  11417. continue;
  11418. }
  11419. if (val & TASHA_SLIM_IRQ_OVERFLOW)
  11420. pr_err_ratelimited(
  11421. "%s: overflow error on %s port %d, value %x\n",
  11422. __func__, (tx ? "TX" : "RX"), port_id, val);
  11423. if (val & TASHA_SLIM_IRQ_UNDERFLOW)
  11424. pr_err_ratelimited(
  11425. "%s: underflow error on %s port %d, value %x\n",
  11426. __func__, (tx ? "TX" : "RX"), port_id, val);
  11427. if ((val & TASHA_SLIM_IRQ_OVERFLOW) ||
  11428. (val & TASHA_SLIM_IRQ_UNDERFLOW)) {
  11429. if (!tx)
  11430. reg = TASHA_SLIM_PGD_PORT_INT_EN0 +
  11431. (port_id / 8);
  11432. else
  11433. reg = TASHA_SLIM_PGD_PORT_INT_TX_EN0 +
  11434. (port_id / 8);
  11435. int_val = wcd9xxx_interface_reg_read(
  11436. priv->wcd9xxx, reg);
  11437. if (int_val & (1 << (port_id % 8))) {
  11438. int_val = int_val ^ (1 << (port_id % 8));
  11439. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11440. reg, int_val);
  11441. }
  11442. }
  11443. if (val & TASHA_SLIM_IRQ_PORT_CLOSED) {
  11444. /*
  11445. * INT SOURCE register starts from RX to TX
  11446. * but port number in the ch_mask is in opposite way
  11447. */
  11448. bit = (tx ? j - 16 : j + 16);
  11449. pr_debug("%s: %s port %d closed value %x, bit %u\n",
  11450. __func__, (tx ? "TX" : "RX"), port_id, val,
  11451. bit);
  11452. for (k = 0, cleared = false; k < NUM_CODEC_DAIS; k++) {
  11453. pr_debug("%s: priv->dai[%d].ch_mask = 0x%lx\n",
  11454. __func__, k, priv->dai[k].ch_mask);
  11455. if (test_and_clear_bit(bit,
  11456. &priv->dai[k].ch_mask)) {
  11457. cleared = true;
  11458. if (!priv->dai[k].ch_mask)
  11459. wake_up(&priv->dai[k].dai_wait);
  11460. /*
  11461. * There are cases when multiple DAIs
  11462. * might be using the same slimbus
  11463. * channel. Hence don't break here.
  11464. */
  11465. }
  11466. }
  11467. WARN(!cleared,
  11468. "Couldn't find slimbus %s port %d for closing\n",
  11469. (tx ? "TX" : "RX"), port_id);
  11470. }
  11471. wcd9xxx_interface_reg_write(priv->wcd9xxx,
  11472. TASHA_SLIM_PGD_PORT_INT_CLR_RX_0 +
  11473. (j / 8),
  11474. 1 << (j % 8));
  11475. }
  11476. return IRQ_HANDLED;
  11477. }
  11478. static int tasha_setup_irqs(struct tasha_priv *tasha)
  11479. {
  11480. int ret = 0;
  11481. struct snd_soc_component *component = tasha->component;
  11482. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11483. struct wcd9xxx_core_resource *core_res =
  11484. &wcd9xxx->core_res;
  11485. ret = wcd9xxx_request_irq(core_res, WCD9XXX_IRQ_SLIMBUS,
  11486. tasha_slimbus_irq, "SLIMBUS Slave", tasha);
  11487. if (ret)
  11488. pr_err("%s: Failed to request irq %d\n", __func__,
  11489. WCD9XXX_IRQ_SLIMBUS);
  11490. else
  11491. tasha_slim_interface_init_reg(component);
  11492. return ret;
  11493. }
  11494. static void tasha_init_slim_slave_cfg(struct snd_soc_component *component)
  11495. {
  11496. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  11497. struct afe_param_cdc_slimbus_slave_cfg *cfg;
  11498. struct wcd9xxx *wcd9xxx = priv->wcd9xxx;
  11499. uint64_t eaddr = 0;
  11500. cfg = &priv->slimbus_slave_cfg;
  11501. cfg->minor_version = 1;
  11502. cfg->tx_slave_port_offset = 0;
  11503. cfg->rx_slave_port_offset = 16;
  11504. memcpy(&eaddr, &wcd9xxx->slim->e_addr, sizeof(wcd9xxx->slim->e_addr));
  11505. WARN_ON(sizeof(wcd9xxx->slim->e_addr) != 6);
  11506. cfg->device_enum_addr_lsw = eaddr & 0xFFFFFFFF;
  11507. cfg->device_enum_addr_msw = eaddr >> 32;
  11508. dev_dbg(component->dev, "%s: slimbus logical address 0x%llx\n",
  11509. __func__, eaddr);
  11510. }
  11511. static void tasha_cleanup_irqs(struct tasha_priv *tasha)
  11512. {
  11513. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  11514. struct wcd9xxx_core_resource *core_res =
  11515. &wcd9xxx->core_res;
  11516. wcd9xxx_free_irq(core_res, WCD9XXX_IRQ_SLIMBUS, tasha);
  11517. }
  11518. static int tasha_handle_pdata(struct tasha_priv *tasha,
  11519. struct wcd9xxx_pdata *pdata)
  11520. {
  11521. struct snd_soc_component *component = tasha->component;
  11522. u8 dmic_ctl_val, mad_dmic_ctl_val;
  11523. u8 anc_ctl_value;
  11524. u32 def_dmic_rate, dmic_clk_drv;
  11525. int vout_ctl_1, vout_ctl_2, vout_ctl_3, vout_ctl_4;
  11526. int rc = 0;
  11527. if (!pdata) {
  11528. dev_err(component->dev, "%s: NULL pdata\n", __func__);
  11529. return -ENODEV;
  11530. }
  11531. /* set micbias voltage */
  11532. vout_ctl_1 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  11533. vout_ctl_2 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  11534. vout_ctl_3 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  11535. vout_ctl_4 = wcd9335_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  11536. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 ||
  11537. vout_ctl_3 < 0 || vout_ctl_4 < 0) {
  11538. rc = -EINVAL;
  11539. goto done;
  11540. }
  11541. snd_soc_component_update_bits(component, WCD9335_ANA_MICB1,
  11542. 0x3F, vout_ctl_1);
  11543. snd_soc_component_update_bits(component, WCD9335_ANA_MICB2,
  11544. 0x3F, vout_ctl_2);
  11545. snd_soc_component_update_bits(component, WCD9335_ANA_MICB3,
  11546. 0x3F, vout_ctl_3);
  11547. snd_soc_component_update_bits(component, WCD9335_ANA_MICB4,
  11548. 0x3F, vout_ctl_4);
  11549. /* Set the DMIC sample rate */
  11550. switch (pdata->mclk_rate) {
  11551. case TASHA_MCLK_CLK_9P6MHZ:
  11552. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P8MHZ;
  11553. break;
  11554. case TASHA_MCLK_CLK_12P288MHZ:
  11555. def_dmic_rate = WCD9XXX_DMIC_SAMPLE_RATE_4P096MHZ;
  11556. break;
  11557. default:
  11558. /* should never happen */
  11559. dev_err(component->dev, "%s: Invalid mclk_rate %d\n",
  11560. __func__, pdata->mclk_rate);
  11561. rc = -EINVAL;
  11562. goto done;
  11563. };
  11564. if (pdata->dmic_sample_rate ==
  11565. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11566. dev_info(component->dev, "%s: dmic_rate invalid default = %d\n",
  11567. __func__, def_dmic_rate);
  11568. pdata->dmic_sample_rate = def_dmic_rate;
  11569. }
  11570. if (pdata->mad_dmic_sample_rate ==
  11571. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11572. dev_info(component->dev, "%s: mad_dmic_rate invalid default = %d\n",
  11573. __func__, def_dmic_rate);
  11574. /*
  11575. * use dmic_sample_rate as the default for MAD
  11576. * if mad dmic sample rate is undefined
  11577. */
  11578. pdata->mad_dmic_sample_rate = pdata->dmic_sample_rate;
  11579. }
  11580. if (pdata->ecpp_dmic_sample_rate ==
  11581. WCD9XXX_DMIC_SAMPLE_RATE_UNDEFINED) {
  11582. dev_info(component->dev,
  11583. "%s: ecpp_dmic_rate invalid default = %d\n",
  11584. __func__, def_dmic_rate);
  11585. /*
  11586. * use dmic_sample_rate as the default for ECPP DMIC
  11587. * if ecpp dmic sample rate is undefined
  11588. */
  11589. pdata->ecpp_dmic_sample_rate = pdata->dmic_sample_rate;
  11590. }
  11591. if (pdata->dmic_clk_drv ==
  11592. WCD9XXX_DMIC_CLK_DRIVE_UNDEFINED) {
  11593. pdata->dmic_clk_drv = WCD9335_DMIC_CLK_DRIVE_DEFAULT;
  11594. dev_info(component->dev,
  11595. "%s: dmic_clk_strength invalid, default = %d\n",
  11596. __func__, pdata->dmic_clk_drv);
  11597. }
  11598. switch (pdata->dmic_clk_drv) {
  11599. case 2:
  11600. dmic_clk_drv = 0;
  11601. break;
  11602. case 4:
  11603. dmic_clk_drv = 1;
  11604. break;
  11605. case 8:
  11606. dmic_clk_drv = 2;
  11607. break;
  11608. case 16:
  11609. dmic_clk_drv = 3;
  11610. break;
  11611. default:
  11612. dev_err(component->dev,
  11613. "%s: invalid dmic_clk_drv %d, using default\n",
  11614. __func__, pdata->dmic_clk_drv);
  11615. dmic_clk_drv = 0;
  11616. break;
  11617. }
  11618. snd_soc_component_update_bits(component, WCD9335_TEST_DEBUG_PAD_DRVCTL,
  11619. 0x0C, dmic_clk_drv << 2);
  11620. /*
  11621. * Default the DMIC clk rates to mad_dmic_sample_rate,
  11622. * whereas, the anc/txfe dmic rates to dmic_sample_rate
  11623. * since the anc/txfe are independent of mad block.
  11624. */
  11625. mad_dmic_ctl_val = tasha_get_dmic_clk_val(tasha->component,
  11626. pdata->mclk_rate,
  11627. pdata->mad_dmic_sample_rate);
  11628. snd_soc_component_update_bits(component, WCD9335_CPE_SS_DMIC0_CTL,
  11629. 0x0E, mad_dmic_ctl_val << 1);
  11630. snd_soc_component_update_bits(component, WCD9335_CPE_SS_DMIC1_CTL,
  11631. 0x0E, mad_dmic_ctl_val << 1);
  11632. snd_soc_component_update_bits(component, WCD9335_CPE_SS_DMIC2_CTL,
  11633. 0x0E, mad_dmic_ctl_val << 1);
  11634. dmic_ctl_val = tasha_get_dmic_clk_val(tasha->component,
  11635. pdata->mclk_rate,
  11636. pdata->dmic_sample_rate);
  11637. if (dmic_ctl_val == WCD9335_DMIC_CLK_DIV_2)
  11638. anc_ctl_value = WCD9335_ANC_DMIC_X2_FULL_RATE;
  11639. else
  11640. anc_ctl_value = WCD9335_ANC_DMIC_X2_HALF_RATE;
  11641. snd_soc_component_update_bits(component, WCD9335_CDC_ANC0_MODE_2_CTL,
  11642. 0x40, anc_ctl_value << 6);
  11643. snd_soc_component_update_bits(component, WCD9335_CDC_ANC0_MODE_2_CTL,
  11644. 0x20, anc_ctl_value << 5);
  11645. snd_soc_component_update_bits(component, WCD9335_CDC_ANC1_MODE_2_CTL,
  11646. 0x40, anc_ctl_value << 6);
  11647. snd_soc_component_update_bits(component, WCD9335_CDC_ANC1_MODE_2_CTL,
  11648. 0x20, anc_ctl_value << 5);
  11649. done:
  11650. return rc;
  11651. }
  11652. static struct wcd_cpe_core *tasha_codec_get_cpe_core(
  11653. struct snd_soc_component *component)
  11654. {
  11655. struct tasha_priv *priv = snd_soc_component_get_drvdata(component);
  11656. return priv->cpe_core;
  11657. }
  11658. static int tasha_codec_cpe_fll_update_divider(
  11659. struct snd_soc_component *component, u32 cpe_fll_rate)
  11660. {
  11661. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  11662. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11663. u32 div_val = 0, l_val = 0;
  11664. u32 computed_cpe_fll;
  11665. if (cpe_fll_rate != CPE_FLL_CLK_75MHZ &&
  11666. cpe_fll_rate != CPE_FLL_CLK_150MHZ) {
  11667. dev_err(component->dev,
  11668. "%s: Invalid CPE fll rate request %u\n",
  11669. __func__, cpe_fll_rate);
  11670. return -EINVAL;
  11671. }
  11672. if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_12P288MHZ) {
  11673. /* update divider to 10 and enable 5x divider */
  11674. snd_soc_component_write(component, WCD9335_CPE_FLL_USER_CTL_1,
  11675. 0x55);
  11676. div_val = 10;
  11677. } else if (wcd9xxx->mclk_rate == TASHA_MCLK_CLK_9P6MHZ) {
  11678. /* update divider to 8 and enable 2x divider */
  11679. snd_soc_component_update_bits(component,
  11680. WCD9335_CPE_FLL_USER_CTL_0,
  11681. 0x7C, 0x70);
  11682. snd_soc_component_update_bits(component,
  11683. WCD9335_CPE_FLL_USER_CTL_1,
  11684. 0xE0, 0x20);
  11685. div_val = 8;
  11686. } else {
  11687. dev_err(component->dev,
  11688. "%s: Invalid MCLK rate %u\n",
  11689. __func__, wcd9xxx->mclk_rate);
  11690. return -EINVAL;
  11691. }
  11692. l_val = ((cpe_fll_rate / 1000) * div_val) /
  11693. (wcd9xxx->mclk_rate / 1000);
  11694. /* If l_val was integer truncated, increment l_val once */
  11695. computed_cpe_fll = (wcd9xxx->mclk_rate / div_val) * l_val;
  11696. if (computed_cpe_fll < cpe_fll_rate)
  11697. l_val++;
  11698. /* update L value LSB and MSB */
  11699. snd_soc_component_write(component, WCD9335_CPE_FLL_L_VAL_CTL_0,
  11700. (l_val & 0xFF));
  11701. snd_soc_component_write(component, WCD9335_CPE_FLL_L_VAL_CTL_1,
  11702. ((l_val >> 8) & 0xFF));
  11703. tasha->current_cpe_clk_freq = cpe_fll_rate;
  11704. dev_dbg(component->dev,
  11705. "%s: updated l_val to %u for cpe_clk %u and mclk %u\n",
  11706. __func__, l_val, cpe_fll_rate, wcd9xxx->mclk_rate);
  11707. return 0;
  11708. }
  11709. static int __tasha_cdc_change_cpe_clk(struct snd_soc_component *component,
  11710. u32 clk_freq)
  11711. {
  11712. int ret = 0;
  11713. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11714. if (!tasha_cdc_is_svs_enabled(tasha)) {
  11715. dev_dbg(component->dev,
  11716. "%s: SVS not enabled or tasha is not 2p0, return\n",
  11717. __func__);
  11718. return 0;
  11719. }
  11720. dev_dbg(component->dev, "%s: clk_freq = %u\n", __func__, clk_freq);
  11721. if (clk_freq == CPE_FLL_CLK_75MHZ) {
  11722. /* Change to SVS */
  11723. snd_soc_component_update_bits(component,
  11724. WCD9335_CPE_FLL_FLL_MODE,
  11725. 0x08, 0x08);
  11726. if (tasha_codec_cpe_fll_update_divider(component, clk_freq)) {
  11727. ret = -EINVAL;
  11728. goto done;
  11729. }
  11730. snd_soc_component_update_bits(component,
  11731. WCD9335_CPE_FLL_FLL_MODE,
  11732. 0x10, 0x10);
  11733. clear_bit(CPE_NOMINAL, &tasha->status_mask);
  11734. tasha_codec_update_sido_voltage(tasha, sido_buck_svs_voltage);
  11735. } else if (clk_freq == CPE_FLL_CLK_150MHZ) {
  11736. /* change to nominal */
  11737. snd_soc_component_update_bits(component,
  11738. WCD9335_CPE_FLL_FLL_MODE,
  11739. 0x08, 0x08);
  11740. set_bit(CPE_NOMINAL, &tasha->status_mask);
  11741. tasha_codec_update_sido_voltage(tasha, SIDO_VOLTAGE_NOMINAL_MV);
  11742. if (tasha_codec_cpe_fll_update_divider(component, clk_freq)) {
  11743. ret = -EINVAL;
  11744. goto done;
  11745. }
  11746. snd_soc_component_update_bits(component,
  11747. WCD9335_CPE_FLL_FLL_MODE,
  11748. 0x10, 0x10);
  11749. } else {
  11750. dev_err(component->dev,
  11751. "%s: Invalid clk_freq request %d for CPE FLL\n",
  11752. __func__, clk_freq);
  11753. ret = -EINVAL;
  11754. }
  11755. done:
  11756. snd_soc_component_update_bits(component, WCD9335_CPE_FLL_FLL_MODE,
  11757. 0x10, 0x00);
  11758. snd_soc_component_update_bits(component, WCD9335_CPE_FLL_FLL_MODE,
  11759. 0x08, 0x00);
  11760. return ret;
  11761. }
  11762. static int tasha_codec_cpe_fll_enable(struct snd_soc_component *component,
  11763. bool enable)
  11764. {
  11765. struct wcd9xxx *wcd9xxx = dev_get_drvdata(component->dev->parent);
  11766. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11767. u8 clk_sel_reg_val = 0x00;
  11768. dev_dbg(component->dev, "%s: enable = %s\n",
  11769. __func__, enable ? "true" : "false");
  11770. if (enable) {
  11771. if (tasha_cdc_is_svs_enabled(tasha)) {
  11772. /* FLL enable is always at SVS */
  11773. if (__tasha_cdc_change_cpe_clk(component,
  11774. CPE_FLL_CLK_75MHZ)) {
  11775. dev_err(component->dev,
  11776. "%s: clk change to %d failed\n",
  11777. __func__, CPE_FLL_CLK_75MHZ);
  11778. return -EINVAL;
  11779. }
  11780. } else {
  11781. if (tasha_codec_cpe_fll_update_divider(component,
  11782. CPE_FLL_CLK_75MHZ)) {
  11783. dev_err(component->dev,
  11784. "%s: clk change to %d failed\n",
  11785. __func__, CPE_FLL_CLK_75MHZ);
  11786. return -EINVAL;
  11787. }
  11788. }
  11789. if (TASHA_IS_1_0(wcd9xxx)) {
  11790. tasha_cdc_mclk_enable(component, true, false);
  11791. clk_sel_reg_val = 0x02;
  11792. }
  11793. /* Setup CPE reference clk */
  11794. snd_soc_component_update_bits(component, WCD9335_ANA_CLK_TOP,
  11795. 0x02, clk_sel_reg_val);
  11796. /* enable CPE FLL reference clk */
  11797. snd_soc_component_update_bits(component, WCD9335_ANA_CLK_TOP,
  11798. 0x01, 0x01);
  11799. /* program the PLL */
  11800. snd_soc_component_update_bits(component,
  11801. WCD9335_CPE_FLL_USER_CTL_0,
  11802. 0x01, 0x01);
  11803. /* TEST clk setting */
  11804. snd_soc_component_update_bits(component,
  11805. WCD9335_CPE_FLL_TEST_CTL_0,
  11806. 0x80, 0x80);
  11807. /* set FLL mode to HW controlled */
  11808. snd_soc_component_update_bits(component,
  11809. WCD9335_CPE_FLL_FLL_MODE,
  11810. 0x60, 0x00);
  11811. snd_soc_component_write(component, WCD9335_CPE_FLL_FLL_MODE,
  11812. 0x80);
  11813. } else {
  11814. /* disable CPE FLL reference clk */
  11815. snd_soc_component_update_bits(component, WCD9335_ANA_CLK_TOP,
  11816. 0x01, 0x00);
  11817. /* undo TEST clk setting */
  11818. snd_soc_component_update_bits(component,
  11819. WCD9335_CPE_FLL_TEST_CTL_0,
  11820. 0x80, 0x00);
  11821. /* undo FLL mode to HW control */
  11822. snd_soc_component_write(component,
  11823. WCD9335_CPE_FLL_FLL_MODE, 0x00);
  11824. snd_soc_component_update_bits(component,
  11825. WCD9335_CPE_FLL_FLL_MODE,
  11826. 0x60, 0x20);
  11827. /* undo the PLL */
  11828. snd_soc_component_update_bits(component,
  11829. WCD9335_CPE_FLL_USER_CTL_0,
  11830. 0x01, 0x00);
  11831. if (TASHA_IS_1_0(wcd9xxx))
  11832. tasha_cdc_mclk_enable(component, false, false);
  11833. /*
  11834. * FLL could get disabled while at nominal,
  11835. * scale it back to SVS
  11836. */
  11837. if (tasha_cdc_is_svs_enabled(tasha))
  11838. __tasha_cdc_change_cpe_clk(component,
  11839. CPE_FLL_CLK_75MHZ);
  11840. }
  11841. return 0;
  11842. }
  11843. static void tasha_cdc_query_cpe_clk_plan(void *data,
  11844. struct cpe_svc_cfg_clk_plan *clk_freq)
  11845. {
  11846. struct snd_soc_component *component = data;
  11847. struct tasha_priv *tasha;
  11848. u32 cpe_clk_khz;
  11849. if (!component) {
  11850. pr_err("%s: Invalid component handle\n",
  11851. __func__);
  11852. return;
  11853. }
  11854. tasha = snd_soc_component_get_drvdata(component);
  11855. cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
  11856. dev_dbg(component->dev,
  11857. "%s: current_clk_freq = %u\n",
  11858. __func__, tasha->current_cpe_clk_freq);
  11859. clk_freq->current_clk_feq = cpe_clk_khz;
  11860. clk_freq->num_clk_freqs = 2;
  11861. if (tasha_cdc_is_svs_enabled(tasha)) {
  11862. clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ / 1000;
  11863. clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ / 1000;
  11864. } else {
  11865. clk_freq->clk_freqs[0] = CPE_FLL_CLK_75MHZ;
  11866. clk_freq->clk_freqs[1] = CPE_FLL_CLK_150MHZ;
  11867. }
  11868. }
  11869. static void tasha_cdc_change_cpe_clk(void *data,
  11870. u32 clk_freq)
  11871. {
  11872. struct snd_soc_component *component = data;
  11873. struct tasha_priv *tasha;
  11874. u32 cpe_clk_khz, req_freq = 0;
  11875. if (!component) {
  11876. pr_err("%s: Invalid codec handle\n",
  11877. __func__);
  11878. return;
  11879. }
  11880. tasha = snd_soc_component_get_drvdata(component);
  11881. cpe_clk_khz = tasha->current_cpe_clk_freq / 1000;
  11882. if (tasha_cdc_is_svs_enabled(tasha)) {
  11883. if ((clk_freq * 1000) <= CPE_FLL_CLK_75MHZ)
  11884. req_freq = CPE_FLL_CLK_75MHZ;
  11885. else
  11886. req_freq = CPE_FLL_CLK_150MHZ;
  11887. }
  11888. dev_dbg(component->dev,
  11889. "%s: requested clk_freq = %u, current clk_freq = %u\n",
  11890. __func__, clk_freq * 1000,
  11891. tasha->current_cpe_clk_freq);
  11892. if (tasha_cdc_is_svs_enabled(tasha)) {
  11893. if (__tasha_cdc_change_cpe_clk(component, req_freq))
  11894. dev_err(component->dev,
  11895. "%s: clock/voltage scaling failed\n",
  11896. __func__);
  11897. }
  11898. }
  11899. static int tasha_codec_slim_reserve_bw(struct snd_soc_component *component,
  11900. u32 bw_ops, bool commit)
  11901. {
  11902. struct wcd9xxx *wcd9xxx;
  11903. if (!component) {
  11904. pr_err("%s: Invalid handle to codec\n",
  11905. __func__);
  11906. return -EINVAL;
  11907. }
  11908. wcd9xxx = dev_get_drvdata(component->dev->parent);
  11909. if (!wcd9xxx) {
  11910. dev_err(component->dev, "%s: Invalid parent drv_data\n",
  11911. __func__);
  11912. return -EINVAL;
  11913. }
  11914. return wcd9xxx_slim_reserve_bw(wcd9xxx, bw_ops, commit);
  11915. }
  11916. static int tasha_codec_vote_max_bw(struct snd_soc_component *component,
  11917. bool vote)
  11918. {
  11919. u32 bw_ops;
  11920. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11921. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C)
  11922. return 0;
  11923. mutex_lock(&tasha->sb_clk_gear_lock);
  11924. if (vote) {
  11925. tasha->ref_count++;
  11926. if (tasha->ref_count == 1) {
  11927. bw_ops = SLIM_BW_CLK_GEAR_9;
  11928. tasha_codec_slim_reserve_bw(component,
  11929. bw_ops, true);
  11930. }
  11931. } else if (!vote && tasha->ref_count > 0) {
  11932. tasha->ref_count--;
  11933. if (tasha->ref_count == 0) {
  11934. bw_ops = SLIM_BW_UNVOTE;
  11935. tasha_codec_slim_reserve_bw(component,
  11936. bw_ops, true);
  11937. }
  11938. };
  11939. dev_dbg(component->dev, "%s Value of counter after vote or un-vote is %d\n",
  11940. __func__, tasha->ref_count);
  11941. mutex_unlock(&tasha->sb_clk_gear_lock);
  11942. return 0;
  11943. }
  11944. static int tasha_cpe_err_irq_control(struct snd_soc_component *component,
  11945. enum cpe_err_irq_cntl_type cntl_type, u8 *status)
  11946. {
  11947. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11948. u8 irq_bits;
  11949. if (TASHA_IS_2_0(tasha->wcd9xxx))
  11950. irq_bits = 0xFF;
  11951. else
  11952. irq_bits = 0x3F;
  11953. if (status)
  11954. irq_bits = (*status) & irq_bits;
  11955. switch (cntl_type) {
  11956. case CPE_ERR_IRQ_MASK:
  11957. snd_soc_component_update_bits(component,
  11958. WCD9335_CPE_SS_SS_ERROR_INT_MASK,
  11959. irq_bits, irq_bits);
  11960. break;
  11961. case CPE_ERR_IRQ_UNMASK:
  11962. snd_soc_component_update_bits(component,
  11963. WCD9335_CPE_SS_SS_ERROR_INT_MASK,
  11964. irq_bits, 0x00);
  11965. break;
  11966. case CPE_ERR_IRQ_CLEAR:
  11967. snd_soc_component_write(component,
  11968. WCD9335_CPE_SS_SS_ERROR_INT_CLEAR,
  11969. irq_bits);
  11970. break;
  11971. case CPE_ERR_IRQ_STATUS:
  11972. if (!status)
  11973. return -EINVAL;
  11974. *status = snd_soc_component_read32(component,
  11975. WCD9335_CPE_SS_SS_ERROR_INT_STATUS);
  11976. break;
  11977. }
  11978. return 0;
  11979. }
  11980. static const struct wcd_cpe_cdc_cb cpe_cb = {
  11981. .cdc_clk_en = tasha_codec_internal_rco_ctrl,
  11982. .cpe_clk_en = tasha_codec_cpe_fll_enable,
  11983. .get_afe_out_port_id = tasha_codec_get_mad_port_id,
  11984. .lab_cdc_ch_ctl = tasha_codec_enable_slimtx_mad,
  11985. .cdc_ext_clk = tasha_cdc_mclk_enable,
  11986. .bus_vote_bw = tasha_codec_vote_max_bw,
  11987. .cpe_err_irq_control = tasha_cpe_err_irq_control,
  11988. };
  11989. static struct cpe_svc_init_param cpe_svc_params = {
  11990. .version = CPE_SVC_INIT_PARAM_V1,
  11991. .query_freq_plans_cb = tasha_cdc_query_cpe_clk_plan,
  11992. .change_freq_plan_cb = tasha_cdc_change_cpe_clk,
  11993. };
  11994. static int tasha_cpe_initialize(struct snd_soc_component *component)
  11995. {
  11996. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  11997. struct wcd_cpe_params cpe_params;
  11998. memset(&cpe_params, 0,
  11999. sizeof(struct wcd_cpe_params));
  12000. cpe_params.component = component;
  12001. cpe_params.get_cpe_core = tasha_codec_get_cpe_core;
  12002. cpe_params.cdc_cb = &cpe_cb;
  12003. cpe_params.dbg_mode = cpe_debug_mode;
  12004. cpe_params.cdc_major_ver = CPE_SVC_CODEC_WCD9335;
  12005. cpe_params.cdc_minor_ver = CPE_SVC_CODEC_V1P0;
  12006. cpe_params.cdc_id = CPE_SVC_CODEC_WCD9335;
  12007. cpe_params.cdc_irq_info.cpe_engine_irq =
  12008. WCD9335_IRQ_SVA_OUTBOX1;
  12009. cpe_params.cdc_irq_info.cpe_err_irq =
  12010. WCD9335_IRQ_SVA_ERROR;
  12011. cpe_params.cdc_irq_info.cpe_fatal_irqs =
  12012. TASHA_CPE_FATAL_IRQS;
  12013. cpe_svc_params.context = component;
  12014. cpe_params.cpe_svc_params = &cpe_svc_params;
  12015. tasha->cpe_core = wcd_cpe_init("cpe_9335", component,
  12016. &cpe_params);
  12017. if (IS_ERR_OR_NULL(tasha->cpe_core)) {
  12018. dev_err(component->dev,
  12019. "%s: Failed to enable CPE\n",
  12020. __func__);
  12021. return -EINVAL;
  12022. }
  12023. return 0;
  12024. }
  12025. static const struct wcd_resmgr_cb tasha_resmgr_cb = {
  12026. .cdc_rco_ctrl = __tasha_codec_internal_rco_ctrl,
  12027. };
  12028. static int tasha_device_down(struct wcd9xxx *wcd9xxx)
  12029. {
  12030. struct snd_soc_component *component;
  12031. struct tasha_priv *priv;
  12032. int count;
  12033. int i = 0;
  12034. component = (struct snd_soc_component *)(wcd9xxx->ssr_priv);
  12035. priv = snd_soc_component_get_drvdata(component);
  12036. wcd_cpe_ssr_event(priv->cpe_core, WCD_CPE_BUS_DOWN_EVENT);
  12037. for (i = 0; i < priv->nr; i++)
  12038. swrm_wcd_notify(priv->swr_ctrl_data[i].swr_pdev,
  12039. SWR_DEVICE_DOWN, NULL);
  12040. snd_soc_card_change_online_state(component->card, 0);
  12041. for (count = 0; count < NUM_CODEC_DAIS; count++)
  12042. priv->dai[count].bus_down_in_recovery = true;
  12043. priv->resmgr->sido_input_src = SIDO_SOURCE_INTERNAL;
  12044. return 0;
  12045. }
  12046. static int tasha_post_reset_cb(struct wcd9xxx *wcd9xxx)
  12047. {
  12048. int i, ret = 0;
  12049. struct wcd9xxx *control;
  12050. struct snd_soc_component *component;
  12051. struct tasha_priv *tasha;
  12052. struct wcd9xxx_pdata *pdata;
  12053. component = (struct snd_soc_component *)(wcd9xxx->ssr_priv);
  12054. tasha = snd_soc_component_get_drvdata(component);
  12055. control = dev_get_drvdata(component->dev->parent);
  12056. wcd9xxx_set_power_state(tasha->wcd9xxx,
  12057. WCD_REGION_POWER_COLLAPSE_REMOVE,
  12058. WCD9XXX_DIG_CORE_REGION_1);
  12059. mutex_lock(&tasha->codec_mutex);
  12060. tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  12061. control->slim_slave->laddr;
  12062. tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
  12063. control->slim->laddr;
  12064. tasha_init_slim_slave_cfg(component);
  12065. if (tasha->machine_codec_event_cb)
  12066. tasha->machine_codec_event_cb(component,
  12067. WCD9335_CODEC_EVENT_CODEC_UP);
  12068. snd_soc_card_change_online_state(component->card, 1);
  12069. /* Class-H Init*/
  12070. wcd_clsh_init(&tasha->clsh_d);
  12071. for (i = 0; i < TASHA_MAX_MICBIAS; i++)
  12072. tasha->micb_ref[i] = 0;
  12073. tasha_update_reg_defaults(tasha);
  12074. tasha->component = component;
  12075. dev_dbg(component->dev, "%s: MCLK Rate = %x\n",
  12076. __func__, control->mclk_rate);
  12077. if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
  12078. snd_soc_component_update_bits(component,
  12079. WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  12080. 0x03, 0x00);
  12081. else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  12082. snd_soc_component_update_bits(component,
  12083. WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  12084. 0x03, 0x01);
  12085. tasha_codec_init_reg(component);
  12086. wcd_resmgr_post_ssr_v2(tasha->resmgr);
  12087. tasha_enable_efuse_sensing(component);
  12088. regcache_mark_dirty(component->regmap);
  12089. regcache_sync(component->regmap);
  12090. pdata = dev_get_platdata(component->dev->parent);
  12091. ret = tasha_handle_pdata(tasha, pdata);
  12092. if (ret < 0)
  12093. dev_err(component->dev, "%s: invalid pdata\n", __func__);
  12094. /* Reset reference counter for voting for max bw */
  12095. tasha->ref_count = 0;
  12096. /* MBHC Init */
  12097. wcd_mbhc_deinit(&tasha->mbhc);
  12098. tasha->mbhc_started = false;
  12099. /* Initialize MBHC module */
  12100. ret = wcd_mbhc_init(&tasha->mbhc, component, &mbhc_cb, &intr_ids,
  12101. wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
  12102. if (ret)
  12103. dev_err(component->dev, "%s: mbhc initialization failed\n",
  12104. __func__);
  12105. else
  12106. tasha_mbhc_hs_detect(component, tasha->mbhc.mbhc_cfg);
  12107. tasha_cleanup_irqs(tasha);
  12108. ret = tasha_setup_irqs(tasha);
  12109. if (ret) {
  12110. dev_err(component->dev, "%s: tasha irq setup failed %d\n",
  12111. __func__, ret);
  12112. goto err;
  12113. }
  12114. tasha_set_spkr_mode(component, tasha->spkr_mode);
  12115. wcd_cpe_ssr_event(tasha->cpe_core, WCD_CPE_BUS_UP_EVENT);
  12116. err:
  12117. mutex_unlock(&tasha->codec_mutex);
  12118. return ret;
  12119. }
  12120. static struct regulator *tasha_codec_find_ondemand_regulator(
  12121. struct snd_soc_component *component, const char *name)
  12122. {
  12123. int i;
  12124. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  12125. struct wcd9xxx *wcd9xxx = tasha->wcd9xxx;
  12126. struct wcd9xxx_pdata *pdata = dev_get_platdata(component->dev->parent);
  12127. for (i = 0; i < wcd9xxx->num_of_supplies; ++i) {
  12128. if (pdata->regulator[i].ondemand &&
  12129. wcd9xxx->supplies[i].supply &&
  12130. !strcmp(wcd9xxx->supplies[i].supply, name))
  12131. return wcd9xxx->supplies[i].consumer;
  12132. }
  12133. dev_dbg(tasha->dev, "Warning: regulator not found:%s\n",
  12134. name);
  12135. return NULL;
  12136. }
  12137. static int tasha_codec_probe(struct snd_soc_component *component)
  12138. {
  12139. struct wcd9xxx *control;
  12140. struct tasha_priv *tasha;
  12141. struct wcd9xxx_pdata *pdata;
  12142. struct snd_soc_dapm_context *dapm =
  12143. snd_soc_component_get_dapm(component);
  12144. int i, ret;
  12145. void *ptr = NULL;
  12146. struct regulator *supply;
  12147. control = dev_get_drvdata(component->dev->parent);
  12148. snd_soc_component_init_regmap(component, control->regmap);
  12149. dev_info(component->dev, "%s()\n", __func__);
  12150. tasha = snd_soc_component_get_drvdata(component);
  12151. tasha->intf_type = wcd9xxx_get_intf_type();
  12152. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  12153. control->dev_down = tasha_device_down;
  12154. control->post_reset = tasha_post_reset_cb;
  12155. control->ssr_priv = (void *)component;
  12156. }
  12157. /* Resource Manager post Init */
  12158. ret = wcd_resmgr_post_init(tasha->resmgr, &tasha_resmgr_cb, component);
  12159. if (ret) {
  12160. dev_err(component->dev, "%s: wcd resmgr post init failed\n",
  12161. __func__);
  12162. goto err;
  12163. }
  12164. /* Class-H Init*/
  12165. wcd_clsh_init(&tasha->clsh_d);
  12166. /* Default HPH Mode to Class-H HiFi */
  12167. tasha->hph_mode = CLS_H_HIFI;
  12168. tasha->component = component;
  12169. for (i = 0; i < COMPANDER_MAX; i++)
  12170. tasha->comp_enabled[i] = 0;
  12171. tasha->spkr_gain_offset = RX_GAIN_OFFSET_0_DB;
  12172. tasha->intf_type = wcd9xxx_get_intf_type();
  12173. tasha_update_reg_reset_values(component);
  12174. pr_debug("%s: MCLK Rate = %x\n", __func__, control->mclk_rate);
  12175. if (control->mclk_rate == TASHA_MCLK_CLK_12P288MHZ)
  12176. snd_soc_component_update_bits(component,
  12177. WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  12178. 0x03, 0x00);
  12179. else if (control->mclk_rate == TASHA_MCLK_CLK_9P6MHZ)
  12180. snd_soc_component_update_bits(component,
  12181. WCD9335_CODEC_RPM_CLK_MCLK_CFG,
  12182. 0x03, 0x01);
  12183. tasha_codec_init_reg(component);
  12184. tasha_enable_efuse_sensing(component);
  12185. pdata = dev_get_platdata(component->dev->parent);
  12186. ret = tasha_handle_pdata(tasha, pdata);
  12187. if (ret < 0) {
  12188. pr_err("%s: bad pdata\n", __func__);
  12189. goto err;
  12190. }
  12191. supply = tasha_codec_find_ondemand_regulator(component,
  12192. on_demand_supply_name[ON_DEMAND_MICBIAS]);
  12193. if (supply) {
  12194. tasha->on_demand_list[ON_DEMAND_MICBIAS].supply = supply;
  12195. tasha->on_demand_list[ON_DEMAND_MICBIAS].ondemand_supply_count =
  12196. 0;
  12197. }
  12198. tasha->fw_data = devm_kzalloc(component->dev,
  12199. sizeof(*(tasha->fw_data)), GFP_KERNEL);
  12200. if (!tasha->fw_data)
  12201. goto err;
  12202. set_bit(WCD9XXX_ANC_CAL, tasha->fw_data->cal_bit);
  12203. set_bit(WCD9XXX_MBHC_CAL, tasha->fw_data->cal_bit);
  12204. set_bit(WCD9XXX_MAD_CAL, tasha->fw_data->cal_bit);
  12205. set_bit(WCD9XXX_VBAT_CAL, tasha->fw_data->cal_bit);
  12206. ret = wcd_cal_create_hwdep(tasha->fw_data,
  12207. WCD9XXX_CODEC_HWDEP_NODE, component);
  12208. if (ret < 0) {
  12209. dev_err(component->dev, "%s hwdep failed %d\n", __func__, ret);
  12210. goto err_hwdep;
  12211. }
  12212. /* Initialize MBHC module */
  12213. if (TASHA_IS_2_0(tasha->wcd9xxx)) {
  12214. wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].reg =
  12215. WCD9335_MBHC_FSM_STATUS;
  12216. wcd_mbhc_registers[WCD_MBHC_FSM_STATUS].mask = 0x01;
  12217. }
  12218. ret = wcd_mbhc_init(&tasha->mbhc, component, &mbhc_cb, &intr_ids,
  12219. wcd_mbhc_registers, TASHA_ZDET_SUPPORTED);
  12220. if (ret) {
  12221. pr_err("%s: mbhc initialization failed\n", __func__);
  12222. goto err_hwdep;
  12223. }
  12224. ptr = devm_kzalloc(component->dev, (sizeof(tasha_rx_chs) +
  12225. sizeof(tasha_tx_chs)), GFP_KERNEL);
  12226. if (!ptr) {
  12227. ret = -ENOMEM;
  12228. goto err_hwdep;
  12229. }
  12230. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_I2C) {
  12231. snd_soc_dapm_new_controls(dapm, tasha_dapm_i2s_widgets,
  12232. ARRAY_SIZE(tasha_dapm_i2s_widgets));
  12233. snd_soc_dapm_add_routes(dapm, audio_i2s_map,
  12234. ARRAY_SIZE(audio_i2s_map));
  12235. for (i = 0; i < ARRAY_SIZE(tasha_i2s_dai); i++) {
  12236. INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
  12237. init_waitqueue_head(&tasha->dai[i].dai_wait);
  12238. }
  12239. } else if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  12240. for (i = 0; i < NUM_CODEC_DAIS; i++) {
  12241. INIT_LIST_HEAD(&tasha->dai[i].wcd9xxx_ch_list);
  12242. init_waitqueue_head(&tasha->dai[i].dai_wait);
  12243. }
  12244. tasha_slimbus_slave_port_cfg.slave_dev_intfdev_la =
  12245. control->slim_slave->laddr;
  12246. tasha_slimbus_slave_port_cfg.slave_dev_pgd_la =
  12247. control->slim->laddr;
  12248. tasha_slimbus_slave_port_cfg.slave_port_mapping[0] =
  12249. TASHA_TX13;
  12250. tasha_init_slim_slave_cfg(component);
  12251. }
  12252. snd_soc_add_component_controls(component, impedance_detect_controls,
  12253. ARRAY_SIZE(impedance_detect_controls));
  12254. snd_soc_add_component_controls(component, hph_type_detect_controls,
  12255. ARRAY_SIZE(hph_type_detect_controls));
  12256. snd_soc_add_component_controls(component,
  12257. tasha_analog_gain_controls,
  12258. ARRAY_SIZE(tasha_analog_gain_controls));
  12259. if (tasha->is_wsa_attach)
  12260. snd_soc_add_component_controls(component,
  12261. tasha_spkr_wsa_controls,
  12262. ARRAY_SIZE(tasha_spkr_wsa_controls));
  12263. control->num_rx_port = TASHA_RX_MAX;
  12264. control->rx_chs = ptr;
  12265. memcpy(control->rx_chs, tasha_rx_chs, sizeof(tasha_rx_chs));
  12266. control->num_tx_port = TASHA_TX_MAX;
  12267. control->tx_chs = ptr + sizeof(tasha_rx_chs);
  12268. memcpy(control->tx_chs, tasha_tx_chs, sizeof(tasha_tx_chs));
  12269. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  12270. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  12271. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Playback");
  12272. snd_soc_dapm_ignore_suspend(dapm, "AIF2 Capture");
  12273. if (tasha->intf_type == WCD9XXX_INTERFACE_TYPE_SLIMBUS) {
  12274. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Playback");
  12275. snd_soc_dapm_ignore_suspend(dapm, "AIF3 Capture");
  12276. snd_soc_dapm_ignore_suspend(dapm, "AIF4 Playback");
  12277. snd_soc_dapm_ignore_suspend(dapm, "AIF Mix Playback");
  12278. snd_soc_dapm_ignore_suspend(dapm, "AIF4 MAD TX");
  12279. snd_soc_dapm_ignore_suspend(dapm, "VIfeed");
  12280. snd_soc_dapm_ignore_suspend(dapm, "AIF5 CPE TX");
  12281. }
  12282. snd_soc_dapm_sync(dapm);
  12283. ret = tasha_setup_irqs(tasha);
  12284. if (ret) {
  12285. pr_err("%s: tasha irq setup failed %d\n", __func__, ret);
  12286. goto err_pdata;
  12287. }
  12288. ret = tasha_cpe_initialize(component);
  12289. if (ret) {
  12290. dev_err(component->dev,
  12291. "%s: cpe initialization failed, err = %d\n",
  12292. __func__, ret);
  12293. /* Do not fail probe if CPE failed */
  12294. ret = 0;
  12295. }
  12296. for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
  12297. tasha->tx_hpf_work[i].tasha = tasha;
  12298. tasha->tx_hpf_work[i].decimator = i;
  12299. INIT_DELAYED_WORK(&tasha->tx_hpf_work[i].dwork,
  12300. tasha_tx_hpf_corner_freq_callback);
  12301. }
  12302. for (i = 0; i < TASHA_NUM_DECIMATORS; i++) {
  12303. tasha->tx_mute_dwork[i].tasha = tasha;
  12304. tasha->tx_mute_dwork[i].decimator = i;
  12305. INIT_DELAYED_WORK(&tasha->tx_mute_dwork[i].dwork,
  12306. tasha_tx_mute_update_callback);
  12307. }
  12308. tasha->spk_anc_dwork.tasha = tasha;
  12309. INIT_DELAYED_WORK(&tasha->spk_anc_dwork.dwork,
  12310. tasha_spk_anc_update_callback);
  12311. mutex_lock(&tasha->codec_mutex);
  12312. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1");
  12313. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2");
  12314. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT1 PA");
  12315. snd_soc_dapm_disable_pin(dapm, "ANC LINEOUT2 PA");
  12316. snd_soc_dapm_disable_pin(dapm, "ANC HPHL");
  12317. snd_soc_dapm_disable_pin(dapm, "ANC HPHR");
  12318. snd_soc_dapm_disable_pin(dapm, "ANC HPHL PA");
  12319. snd_soc_dapm_disable_pin(dapm, "ANC HPHR PA");
  12320. snd_soc_dapm_disable_pin(dapm, "ANC EAR PA");
  12321. snd_soc_dapm_disable_pin(dapm, "ANC EAR");
  12322. snd_soc_dapm_disable_pin(dapm, "ANC SPK1 PA");
  12323. mutex_unlock(&tasha->codec_mutex);
  12324. snd_soc_dapm_sync(dapm);
  12325. return ret;
  12326. err_pdata:
  12327. devm_kfree(component->dev, ptr);
  12328. control->rx_chs = NULL;
  12329. control->tx_chs = NULL;
  12330. err_hwdep:
  12331. devm_kfree(component->dev, tasha->fw_data);
  12332. tasha->fw_data = NULL;
  12333. err:
  12334. return ret;
  12335. }
  12336. static void tasha_codec_remove(struct snd_soc_component *component)
  12337. {
  12338. struct tasha_priv *tasha = snd_soc_component_get_drvdata(component);
  12339. struct wcd9xxx *control;
  12340. control = dev_get_drvdata(component->dev->parent);
  12341. control->num_rx_port = 0;
  12342. control->num_tx_port = 0;
  12343. control->rx_chs = NULL;
  12344. control->tx_chs = NULL;
  12345. tasha_cleanup_irqs(tasha);
  12346. /* Cleanup MBHC */
  12347. wcd_mbhc_deinit(&tasha->mbhc);
  12348. /* Cleanup resmgr */
  12349. return;
  12350. }
  12351. static const struct snd_soc_component_driver soc_codec_dev_tasha = {
  12352. .name = DRV_NAME,
  12353. .probe = tasha_codec_probe,
  12354. .remove = tasha_codec_remove,
  12355. .controls = tasha_snd_controls,
  12356. .num_controls = ARRAY_SIZE(tasha_snd_controls),
  12357. .dapm_widgets = tasha_dapm_widgets,
  12358. .num_dapm_widgets = ARRAY_SIZE(tasha_dapm_widgets),
  12359. .dapm_routes = audio_map,
  12360. .num_dapm_routes = ARRAY_SIZE(audio_map),
  12361. };
  12362. #ifdef CONFIG_PM
  12363. static int tasha_suspend(struct device *dev)
  12364. {
  12365. struct platform_device *pdev = to_platform_device(dev);
  12366. struct tasha_priv *tasha = platform_get_drvdata(pdev);
  12367. dev_dbg(dev, "%s: system suspend\n", __func__);
  12368. if (cancel_delayed_work_sync(&tasha->power_gate_work))
  12369. tasha_codec_power_gate_digital_core(tasha);
  12370. return 0;
  12371. }
  12372. static int tasha_resume(struct device *dev)
  12373. {
  12374. struct platform_device *pdev = to_platform_device(dev);
  12375. struct tasha_priv *tasha = platform_get_drvdata(pdev);
  12376. if (!tasha) {
  12377. dev_err(dev, "%s: tasha private data is NULL\n", __func__);
  12378. return -EINVAL;
  12379. }
  12380. dev_dbg(dev, "%s: system resume\n", __func__);
  12381. return 0;
  12382. }
  12383. static const struct dev_pm_ops tasha_pm_ops = {
  12384. .suspend = tasha_suspend,
  12385. .resume = tasha_resume,
  12386. };
  12387. #endif
  12388. static int tasha_swrm_read(void *handle, int reg)
  12389. {
  12390. struct tasha_priv *tasha;
  12391. struct wcd9xxx *wcd9xxx;
  12392. unsigned short swr_rd_addr_base;
  12393. unsigned short swr_rd_data_base;
  12394. int val, ret;
  12395. if (!handle) {
  12396. pr_err("%s: NULL handle\n", __func__);
  12397. return -EINVAL;
  12398. }
  12399. tasha = (struct tasha_priv *)handle;
  12400. wcd9xxx = tasha->wcd9xxx;
  12401. dev_dbg(tasha->dev, "%s: Reading soundwire register, 0x%x\n",
  12402. __func__, reg);
  12403. swr_rd_addr_base = WCD9335_SWR_AHB_BRIDGE_RD_ADDR_0;
  12404. swr_rd_data_base = WCD9335_SWR_AHB_BRIDGE_RD_DATA_0;
  12405. /* read_lock */
  12406. mutex_lock(&tasha->swr_read_lock);
  12407. ret = regmap_bulk_write(wcd9xxx->regmap, swr_rd_addr_base,
  12408. (u8 *)&reg, 4);
  12409. if (ret < 0) {
  12410. pr_err("%s: RD Addr Failure\n", __func__);
  12411. goto err;
  12412. }
  12413. /* Check for RD status */
  12414. ret = regmap_bulk_read(wcd9xxx->regmap, swr_rd_data_base,
  12415. (u8 *)&val, 4);
  12416. if (ret < 0) {
  12417. pr_err("%s: RD Data Failure\n", __func__);
  12418. goto err;
  12419. }
  12420. ret = val;
  12421. err:
  12422. /* read_unlock */
  12423. mutex_unlock(&tasha->swr_read_lock);
  12424. return ret;
  12425. }
  12426. static int tasha_swrm_i2s_bulk_write(struct wcd9xxx *wcd9xxx,
  12427. struct wcd9xxx_reg_val *bulk_reg,
  12428. size_t len)
  12429. {
  12430. int i, ret = 0;
  12431. unsigned short swr_wr_addr_base;
  12432. unsigned short swr_wr_data_base;
  12433. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12434. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12435. for (i = 0; i < (len * 2); i += 2) {
  12436. /* First Write the Data to register */
  12437. ret = regmap_bulk_write(wcd9xxx->regmap,
  12438. swr_wr_data_base, bulk_reg[i].buf, 4);
  12439. if (ret < 0) {
  12440. dev_err(wcd9xxx->dev, "%s: WR Data Failure\n",
  12441. __func__);
  12442. break;
  12443. }
  12444. /* Next Write Address */
  12445. ret = regmap_bulk_write(wcd9xxx->regmap,
  12446. swr_wr_addr_base, bulk_reg[i+1].buf, 4);
  12447. if (ret < 0) {
  12448. dev_err(wcd9xxx->dev, "%s: WR Addr Failure\n",
  12449. __func__);
  12450. break;
  12451. }
  12452. }
  12453. return ret;
  12454. }
  12455. static int tasha_swrm_bulk_write(void *handle, u32 *reg, u32 *val, size_t len)
  12456. {
  12457. struct tasha_priv *tasha;
  12458. struct wcd9xxx *wcd9xxx;
  12459. struct wcd9xxx_reg_val *bulk_reg;
  12460. unsigned short swr_wr_addr_base;
  12461. unsigned short swr_wr_data_base;
  12462. int i, j, ret;
  12463. if (!handle) {
  12464. pr_err("%s: NULL handle\n", __func__);
  12465. return -EINVAL;
  12466. }
  12467. if (len <= 0) {
  12468. pr_err("%s: Invalid size: %zu\n", __func__, len);
  12469. return -EINVAL;
  12470. }
  12471. tasha = (struct tasha_priv *)handle;
  12472. wcd9xxx = tasha->wcd9xxx;
  12473. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12474. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12475. bulk_reg = kzalloc((2 * len * sizeof(struct wcd9xxx_reg_val)),
  12476. GFP_KERNEL);
  12477. if (!bulk_reg)
  12478. return -ENOMEM;
  12479. for (i = 0, j = 0; i < (len * 2); i += 2, j++) {
  12480. bulk_reg[i].reg = swr_wr_data_base;
  12481. bulk_reg[i].buf = (u8 *)(&val[j]);
  12482. bulk_reg[i].bytes = 4;
  12483. bulk_reg[i+1].reg = swr_wr_addr_base;
  12484. bulk_reg[i+1].buf = (u8 *)(&reg[j]);
  12485. bulk_reg[i+1].bytes = 4;
  12486. }
  12487. mutex_lock(&tasha->swr_write_lock);
  12488. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12489. ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, len);
  12490. if (ret) {
  12491. dev_err(tasha->dev, "%s: i2s bulk write failed, ret: %d\n",
  12492. __func__, ret);
  12493. }
  12494. } else {
  12495. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg,
  12496. (len * 2), false);
  12497. if (ret) {
  12498. dev_err(tasha->dev, "%s: swrm bulk write failed, ret: %d\n",
  12499. __func__, ret);
  12500. }
  12501. }
  12502. mutex_unlock(&tasha->swr_write_lock);
  12503. kfree(bulk_reg);
  12504. return ret;
  12505. }
  12506. static int tasha_swrm_write(void *handle, int reg, int val)
  12507. {
  12508. struct tasha_priv *tasha;
  12509. struct wcd9xxx *wcd9xxx;
  12510. unsigned short swr_wr_addr_base;
  12511. unsigned short swr_wr_data_base;
  12512. struct wcd9xxx_reg_val bulk_reg[2];
  12513. int ret;
  12514. if (!handle) {
  12515. pr_err("%s: NULL handle\n", __func__);
  12516. return -EINVAL;
  12517. }
  12518. tasha = (struct tasha_priv *)handle;
  12519. wcd9xxx = tasha->wcd9xxx;
  12520. swr_wr_addr_base = WCD9335_SWR_AHB_BRIDGE_WR_ADDR_0;
  12521. swr_wr_data_base = WCD9335_SWR_AHB_BRIDGE_WR_DATA_0;
  12522. /* First Write the Data to register */
  12523. bulk_reg[0].reg = swr_wr_data_base;
  12524. bulk_reg[0].buf = (u8 *)(&val);
  12525. bulk_reg[0].bytes = 4;
  12526. bulk_reg[1].reg = swr_wr_addr_base;
  12527. bulk_reg[1].buf = (u8 *)(&reg);
  12528. bulk_reg[1].bytes = 4;
  12529. mutex_lock(&tasha->swr_write_lock);
  12530. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12531. ret = tasha_swrm_i2s_bulk_write(wcd9xxx, bulk_reg, 1);
  12532. if (ret) {
  12533. dev_err(tasha->dev, "%s: i2s swrm write failed, ret: %d\n",
  12534. __func__, ret);
  12535. }
  12536. } else {
  12537. ret = wcd9xxx_slim_bulk_write(wcd9xxx, bulk_reg, 2, false);
  12538. if (ret < 0)
  12539. pr_err("%s: WR Data Failure\n", __func__);
  12540. }
  12541. mutex_unlock(&tasha->swr_write_lock);
  12542. return ret;
  12543. }
  12544. static int tasha_swrm_clock(void *handle, bool enable)
  12545. {
  12546. struct tasha_priv *tasha = (struct tasha_priv *) handle;
  12547. mutex_lock(&tasha->swr_clk_lock);
  12548. dev_dbg(tasha->dev, "%s: swrm clock %s\n",
  12549. __func__, (enable?"enable" : "disable"));
  12550. if (enable) {
  12551. tasha->swr_clk_users++;
  12552. if (tasha->swr_clk_users == 1) {
  12553. if (TASHA_IS_2_0(tasha->wcd9xxx))
  12554. regmap_update_bits(
  12555. tasha->wcd9xxx->regmap,
  12556. WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
  12557. 0x10, 0x00);
  12558. __tasha_cdc_mclk_enable(tasha, true);
  12559. regmap_update_bits(tasha->wcd9xxx->regmap,
  12560. WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
  12561. 0x01, 0x01);
  12562. }
  12563. } else {
  12564. tasha->swr_clk_users--;
  12565. if (tasha->swr_clk_users == 0) {
  12566. regmap_update_bits(tasha->wcd9xxx->regmap,
  12567. WCD9335_CDC_CLK_RST_CTRL_SWR_CONTROL,
  12568. 0x01, 0x00);
  12569. __tasha_cdc_mclk_enable(tasha, false);
  12570. if (TASHA_IS_2_0(tasha->wcd9xxx))
  12571. regmap_update_bits(
  12572. tasha->wcd9xxx->regmap,
  12573. WCD9335_TEST_DEBUG_NPL_DLY_TEST_1,
  12574. 0x10, 0x10);
  12575. }
  12576. }
  12577. dev_dbg(tasha->dev, "%s: swrm clock users %d\n",
  12578. __func__, tasha->swr_clk_users);
  12579. mutex_unlock(&tasha->swr_clk_lock);
  12580. return 0;
  12581. }
  12582. static int tasha_swrm_handle_irq(void *handle,
  12583. irqreturn_t (*swrm_irq_handler)(int irq,
  12584. void *data),
  12585. void *swrm_handle,
  12586. int action)
  12587. {
  12588. struct tasha_priv *tasha;
  12589. int ret = 0;
  12590. struct wcd9xxx *wcd9xxx;
  12591. if (!handle) {
  12592. pr_err("%s: null handle received\n", __func__);
  12593. return -EINVAL;
  12594. }
  12595. tasha = (struct tasha_priv *) handle;
  12596. wcd9xxx = tasha->wcd9xxx;
  12597. if (action) {
  12598. ret = wcd9xxx_request_irq(&wcd9xxx->core_res,
  12599. WCD9335_IRQ_SOUNDWIRE,
  12600. swrm_irq_handler,
  12601. "Tasha SWR Master", swrm_handle);
  12602. if (ret)
  12603. dev_err(tasha->dev, "%s: Failed to request irq %d\n",
  12604. __func__, WCD9335_IRQ_SOUNDWIRE);
  12605. } else
  12606. wcd9xxx_free_irq(&wcd9xxx->core_res, WCD9335_IRQ_SOUNDWIRE,
  12607. swrm_handle);
  12608. return ret;
  12609. }
  12610. static void tasha_add_child_devices(struct work_struct *work)
  12611. {
  12612. struct tasha_priv *tasha;
  12613. struct platform_device *pdev;
  12614. struct device_node *node;
  12615. struct wcd9xxx *wcd9xxx;
  12616. struct tasha_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  12617. int ret, ctrl_num = 0;
  12618. struct wcd_swr_ctrl_platform_data *platdata;
  12619. char plat_dev_name[WCD9335_STRING_LEN];
  12620. tasha = container_of(work, struct tasha_priv,
  12621. tasha_add_child_devices_work);
  12622. if (!tasha) {
  12623. pr_err("%s: Memory for WCD9335 does not exist\n",
  12624. __func__);
  12625. return;
  12626. }
  12627. wcd9xxx = tasha->wcd9xxx;
  12628. if (!wcd9xxx) {
  12629. pr_err("%s: Memory for WCD9XXX does not exist\n",
  12630. __func__);
  12631. return;
  12632. }
  12633. if (!wcd9xxx->dev->of_node) {
  12634. pr_err("%s: DT node for wcd9xxx does not exist\n",
  12635. __func__);
  12636. return;
  12637. }
  12638. platdata = &tasha->swr_plat_data;
  12639. tasha->child_count = 0;
  12640. for_each_child_of_node(wcd9xxx->dev->of_node, node) {
  12641. if (!strcmp(node->name, "swr_master"))
  12642. strlcpy(plat_dev_name, "tasha_swr_ctrl",
  12643. (WCD9335_STRING_LEN - 1));
  12644. else if (strnstr(node->name, "msm_cdc_pinctrl",
  12645. strlen("msm_cdc_pinctrl")) != NULL)
  12646. strlcpy(plat_dev_name, node->name,
  12647. (WCD9335_STRING_LEN - 1));
  12648. else
  12649. continue;
  12650. pdev = platform_device_alloc(plat_dev_name, -1);
  12651. if (!pdev) {
  12652. dev_err(wcd9xxx->dev, "%s: pdev memory alloc failed\n",
  12653. __func__);
  12654. ret = -ENOMEM;
  12655. goto err;
  12656. }
  12657. pdev->dev.parent = tasha->dev;
  12658. pdev->dev.of_node = node;
  12659. if (!strcmp(node->name, "swr_master")) {
  12660. ret = platform_device_add_data(pdev, platdata,
  12661. sizeof(*platdata));
  12662. if (ret) {
  12663. dev_err(&pdev->dev,
  12664. "%s: cannot add plat data ctrl:%d\n",
  12665. __func__, ctrl_num);
  12666. goto fail_pdev_add;
  12667. }
  12668. tasha->is_wsa_attach = true;
  12669. }
  12670. ret = platform_device_add(pdev);
  12671. if (ret) {
  12672. dev_err(&pdev->dev,
  12673. "%s: Cannot add platform device\n",
  12674. __func__);
  12675. goto fail_pdev_add;
  12676. }
  12677. if (!strcmp(node->name, "swr_master")) {
  12678. temp = krealloc(swr_ctrl_data,
  12679. (ctrl_num + 1) * sizeof(
  12680. struct tasha_swr_ctrl_data),
  12681. GFP_KERNEL);
  12682. if (!temp) {
  12683. dev_err(wcd9xxx->dev, "out of memory\n");
  12684. ret = -ENOMEM;
  12685. goto err;
  12686. }
  12687. swr_ctrl_data = temp;
  12688. swr_ctrl_data[ctrl_num].swr_pdev = pdev;
  12689. ctrl_num++;
  12690. dev_dbg(&pdev->dev,
  12691. "%s: Added soundwire ctrl device(s)\n",
  12692. __func__);
  12693. tasha->nr = ctrl_num;
  12694. tasha->swr_ctrl_data = swr_ctrl_data;
  12695. }
  12696. if (tasha->child_count < WCD9335_CHILD_DEVICES_MAX)
  12697. tasha->pdev_child_devices[tasha->child_count++] = pdev;
  12698. else
  12699. goto err;
  12700. }
  12701. return;
  12702. fail_pdev_add:
  12703. platform_device_put(pdev);
  12704. err:
  12705. return;
  12706. }
  12707. /*
  12708. * tasha_codec_ver: to get tasha codec version
  12709. * @codec: handle to snd_soc_component *
  12710. * return enum codec_variant - version
  12711. */
  12712. enum codec_variant tasha_codec_ver(void)
  12713. {
  12714. return codec_ver;
  12715. }
  12716. EXPORT_SYMBOL(tasha_codec_ver);
  12717. static int __tasha_enable_efuse_sensing(struct tasha_priv *tasha)
  12718. {
  12719. int val, rc;
  12720. __tasha_cdc_mclk_enable(tasha, true);
  12721. regmap_update_bits(tasha->wcd9xxx->regmap,
  12722. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x1E, 0x20);
  12723. regmap_update_bits(tasha->wcd9xxx->regmap,
  12724. WCD9335_CHIP_TIER_CTRL_EFUSE_CTL, 0x01, 0x01);
  12725. /*
  12726. * 5ms sleep required after enabling efuse control
  12727. * before checking the status.
  12728. */
  12729. usleep_range(5000, 5500);
  12730. rc = regmap_read(tasha->wcd9xxx->regmap,
  12731. WCD9335_CHIP_TIER_CTRL_EFUSE_STATUS, &val);
  12732. if (rc || (!(val & 0x01)))
  12733. WARN(1, "%s: Efuse sense is not complete\n", __func__);
  12734. __tasha_cdc_mclk_enable(tasha, false);
  12735. return rc;
  12736. }
  12737. void tasha_get_codec_ver(struct tasha_priv *tasha)
  12738. {
  12739. int i;
  12740. int val;
  12741. struct tasha_reg_mask_val codec_reg[] = {
  12742. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT10, 0xFF, 0xFF},
  12743. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT11, 0xFF, 0x83},
  12744. {WCD9335_CHIP_TIER_CTRL_EFUSE_VAL_OUT12, 0xFF, 0x0A},
  12745. };
  12746. __tasha_enable_efuse_sensing(tasha);
  12747. for (i = 0; i < ARRAY_SIZE(codec_reg); i++) {
  12748. regmap_read(tasha->wcd9xxx->regmap, codec_reg[i].reg, &val);
  12749. if (!(val && codec_reg[i].val)) {
  12750. codec_ver = WCD9335;
  12751. goto ret;
  12752. }
  12753. }
  12754. codec_ver = WCD9326;
  12755. ret:
  12756. pr_debug("%s: codec is %d\n", __func__, codec_ver);
  12757. }
  12758. EXPORT_SYMBOL(tasha_get_codec_ver);
  12759. static int tasha_probe(struct platform_device *pdev)
  12760. {
  12761. int ret = 0;
  12762. struct tasha_priv *tasha;
  12763. struct clk *wcd_ext_clk, *wcd_native_clk;
  12764. struct wcd9xxx_resmgr_v2 *resmgr;
  12765. struct wcd9xxx_power_region *cdc_pwr;
  12766. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C) {
  12767. if (apr_get_subsys_state() == APR_SUBSYS_DOWN) {
  12768. dev_err(&pdev->dev, "%s: dsp down\n", __func__);
  12769. return -EPROBE_DEFER;
  12770. }
  12771. }
  12772. tasha = devm_kzalloc(&pdev->dev, sizeof(struct tasha_priv),
  12773. GFP_KERNEL);
  12774. if (!tasha)
  12775. return -ENOMEM;
  12776. platform_set_drvdata(pdev, tasha);
  12777. tasha->wcd9xxx = dev_get_drvdata(pdev->dev.parent);
  12778. tasha->dev = &pdev->dev;
  12779. INIT_DELAYED_WORK(&tasha->power_gate_work, tasha_codec_power_gate_work);
  12780. mutex_init(&tasha->power_lock);
  12781. mutex_init(&tasha->sido_lock);
  12782. INIT_WORK(&tasha->tasha_add_child_devices_work,
  12783. tasha_add_child_devices);
  12784. BLOCKING_INIT_NOTIFIER_HEAD(&tasha->notifier);
  12785. mutex_init(&tasha->micb_lock);
  12786. mutex_init(&tasha->swr_read_lock);
  12787. mutex_init(&tasha->swr_write_lock);
  12788. mutex_init(&tasha->swr_clk_lock);
  12789. mutex_init(&tasha->sb_clk_gear_lock);
  12790. mutex_init(&tasha->mclk_lock);
  12791. cdc_pwr = devm_kzalloc(&pdev->dev, sizeof(struct wcd9xxx_power_region),
  12792. GFP_KERNEL);
  12793. if (!cdc_pwr) {
  12794. ret = -ENOMEM;
  12795. goto err_cdc_pwr;
  12796. }
  12797. tasha->wcd9xxx->wcd9xxx_pwr[WCD9XXX_DIG_CORE_REGION_1] = cdc_pwr;
  12798. cdc_pwr->pwr_collapse_reg_min = TASHA_DIG_CORE_REG_MIN;
  12799. cdc_pwr->pwr_collapse_reg_max = TASHA_DIG_CORE_REG_MAX;
  12800. wcd9xxx_set_power_state(tasha->wcd9xxx,
  12801. WCD_REGION_POWER_COLLAPSE_REMOVE,
  12802. WCD9XXX_DIG_CORE_REGION_1);
  12803. mutex_init(&tasha->codec_mutex);
  12804. /*
  12805. * Init resource manager so that if child nodes such as SoundWire
  12806. * requests for clock, resource manager can honor the request
  12807. */
  12808. resmgr = wcd_resmgr_init(&tasha->wcd9xxx->core_res, NULL);
  12809. if (IS_ERR(resmgr)) {
  12810. ret = PTR_ERR(resmgr);
  12811. dev_err(&pdev->dev, "%s: Failed to initialize wcd resmgr\n",
  12812. __func__);
  12813. goto err_resmgr;
  12814. }
  12815. tasha->resmgr = resmgr;
  12816. tasha->swr_plat_data.handle = (void *) tasha;
  12817. tasha->swr_plat_data.read = tasha_swrm_read;
  12818. tasha->swr_plat_data.write = tasha_swrm_write;
  12819. tasha->swr_plat_data.bulk_write = tasha_swrm_bulk_write;
  12820. tasha->swr_plat_data.clk = tasha_swrm_clock;
  12821. tasha->swr_plat_data.handle_irq = tasha_swrm_handle_irq;
  12822. /* Register for Clock */
  12823. wcd_ext_clk = clk_get(tasha->wcd9xxx->dev, "wcd_clk");
  12824. if (IS_ERR(wcd_ext_clk)) {
  12825. dev_err(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
  12826. __func__, "wcd_ext_clk");
  12827. goto err_clk;
  12828. }
  12829. tasha->wcd_ext_clk = wcd_ext_clk;
  12830. tasha->sido_voltage = SIDO_VOLTAGE_NOMINAL_MV;
  12831. set_bit(AUDIO_NOMINAL, &tasha->status_mask);
  12832. tasha->sido_ccl_cnt = 0;
  12833. /* Register native clk for 44.1 playback */
  12834. wcd_native_clk = clk_get(tasha->wcd9xxx->dev, "wcd_native_clk");
  12835. if (IS_ERR(wcd_native_clk))
  12836. dev_dbg(tasha->wcd9xxx->dev, "%s: clk get %s failed\n",
  12837. __func__, "wcd_native_clk");
  12838. else
  12839. tasha->wcd_native_clk = wcd_native_clk;
  12840. if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_SLIMBUS)
  12841. ret = snd_soc_register_component(&pdev->dev,
  12842. &soc_codec_dev_tasha,
  12843. tasha_dai, ARRAY_SIZE(tasha_dai));
  12844. else if (wcd9xxx_get_intf_type() == WCD9XXX_INTERFACE_TYPE_I2C)
  12845. ret = snd_soc_register_component(&pdev->dev,
  12846. &soc_codec_dev_tasha,
  12847. tasha_i2s_dai,
  12848. ARRAY_SIZE(tasha_i2s_dai));
  12849. else
  12850. ret = -EINVAL;
  12851. if (ret) {
  12852. dev_err(&pdev->dev, "%s: Codec registration failed, ret = %d\n",
  12853. __func__, ret);
  12854. goto err_cdc_reg;
  12855. }
  12856. /* Update codec register default values */
  12857. tasha_update_reg_defaults(tasha);
  12858. schedule_work(&tasha->tasha_add_child_devices_work);
  12859. tasha_get_codec_ver(tasha);
  12860. dev_info(&pdev->dev, "%s: Tasha driver probe done\n", __func__);
  12861. return ret;
  12862. err_cdc_reg:
  12863. clk_put(tasha->wcd_ext_clk);
  12864. if (tasha->wcd_native_clk)
  12865. clk_put(tasha->wcd_native_clk);
  12866. err_clk:
  12867. wcd_resmgr_remove(tasha->resmgr);
  12868. err_resmgr:
  12869. devm_kfree(&pdev->dev, cdc_pwr);
  12870. err_cdc_pwr:
  12871. mutex_destroy(&tasha->mclk_lock);
  12872. devm_kfree(&pdev->dev, tasha);
  12873. return ret;
  12874. }
  12875. static int tasha_remove(struct platform_device *pdev)
  12876. {
  12877. struct tasha_priv *tasha;
  12878. int count = 0;
  12879. tasha = platform_get_drvdata(pdev);
  12880. if (!tasha)
  12881. return -EINVAL;
  12882. for (count = 0; count < tasha->child_count &&
  12883. count < WCD9335_CHILD_DEVICES_MAX; count++)
  12884. platform_device_unregister(tasha->pdev_child_devices[count]);
  12885. mutex_destroy(&tasha->codec_mutex);
  12886. clk_put(tasha->wcd_ext_clk);
  12887. if (tasha->wcd_native_clk)
  12888. clk_put(tasha->wcd_native_clk);
  12889. mutex_destroy(&tasha->mclk_lock);
  12890. mutex_destroy(&tasha->sb_clk_gear_lock);
  12891. snd_soc_unregister_component(&pdev->dev);
  12892. devm_kfree(&pdev->dev, tasha);
  12893. return 0;
  12894. }
  12895. static struct platform_driver tasha_codec_driver = {
  12896. .probe = tasha_probe,
  12897. .remove = tasha_remove,
  12898. .driver = {
  12899. .name = "tasha_codec",
  12900. .owner = THIS_MODULE,
  12901. #ifdef CONFIG_PM
  12902. .pm = &tasha_pm_ops,
  12903. #endif
  12904. },
  12905. };
  12906. module_platform_driver(tasha_codec_driver);
  12907. MODULE_DESCRIPTION("Tasha Codec driver");
  12908. MODULE_LICENSE("GPL v2");