wsa-macro.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <sound/soc.h>
  10. #include <sound/soc-dapm.h>
  11. #include <sound/tlv.h>
  12. #include <soc/swr-wcd.h>
  13. #include "bolero-cdc.h"
  14. #include "bolero-cdc-registers.h"
  15. #include "wsa-macro.h"
  16. #include "../msm-cdc-pinctrl.h"
  17. #define WSA_MACRO_MAX_OFFSET 0x1000
  18. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  19. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  20. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  21. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  22. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  23. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  24. SNDRV_PCM_FMTBIT_S24_LE |\
  25. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  26. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_48000)
  28. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define NUM_INTERPOLATORS 2
  32. #define WSA_MACRO_MUX_INP_SHFT 0x3
  33. #define WSA_MACRO_MUX_INP_MASK1 0x38
  34. #define WSA_MACRO_MUX_INP_MASK2 0x38
  35. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  36. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  37. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  38. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  39. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  40. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  41. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  42. #define WSA_MACRO_FS_RATE_MASK 0x0F
  43. enum {
  44. WSA_MACRO_RX0 = 0,
  45. WSA_MACRO_RX1,
  46. WSA_MACRO_RX_MIX,
  47. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  48. WSA_MACRO_RX_MIX1,
  49. WSA_MACRO_RX_MAX,
  50. };
  51. enum {
  52. WSA_MACRO_TX0 = 0,
  53. WSA_MACRO_TX1,
  54. WSA_MACRO_TX_MAX,
  55. };
  56. enum {
  57. WSA_MACRO_EC0_MUX = 0,
  58. WSA_MACRO_EC1_MUX,
  59. WSA_MACRO_EC_MUX_MAX,
  60. };
  61. enum {
  62. WSA_MACRO_COMP1, /* SPK_L */
  63. WSA_MACRO_COMP2, /* SPK_R */
  64. WSA_MACRO_COMP_MAX
  65. };
  66. enum {
  67. WSA_MACRO_SOFTCLIP0, /* RX0 */
  68. WSA_MACRO_SOFTCLIP1, /* RX1 */
  69. WSA_MACRO_SOFTCLIP_MAX
  70. };
  71. struct interp_sample_rate {
  72. int sample_rate;
  73. int rate_val;
  74. };
  75. /*
  76. * Structure used to update codec
  77. * register defaults after reset
  78. */
  79. struct wsa_macro_reg_mask_val {
  80. u16 reg;
  81. u8 mask;
  82. u8 val;
  83. };
  84. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  85. {8000, 0x0}, /* 8K */
  86. {16000, 0x1}, /* 16K */
  87. {24000, -EINVAL},/* 24K */
  88. {32000, 0x3}, /* 32K */
  89. {48000, 0x4}, /* 48K */
  90. {96000, 0x5}, /* 96K */
  91. {192000, 0x6}, /* 192K */
  92. {384000, 0x7}, /* 384K */
  93. {44100, 0x8}, /* 44.1K */
  94. };
  95. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  96. {48000, 0x4}, /* 48K */
  97. {96000, 0x5}, /* 96K */
  98. {192000, 0x6}, /* 192K */
  99. };
  100. #define WSA_MACRO_SWR_STRING_LEN 80
  101. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  102. struct snd_pcm_hw_params *params,
  103. struct snd_soc_dai *dai);
  104. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  105. unsigned int *tx_num, unsigned int *tx_slot,
  106. unsigned int *rx_num, unsigned int *rx_slot);
  107. /* Hold instance to soundwire platform device */
  108. struct wsa_macro_swr_ctrl_data {
  109. struct platform_device *wsa_swr_pdev;
  110. };
  111. struct wsa_macro_swr_ctrl_platform_data {
  112. void *handle; /* holds codec private data */
  113. int (*read)(void *handle, int reg);
  114. int (*write)(void *handle, int reg, int val);
  115. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  116. int (*clk)(void *handle, bool enable);
  117. int (*handle_irq)(void *handle,
  118. irqreturn_t (*swrm_irq_handler)(int irq,
  119. void *data),
  120. void *swrm_handle,
  121. int action);
  122. };
  123. struct wsa_macro_bcl_pmic_params {
  124. u8 id;
  125. u8 sid;
  126. u8 ppid;
  127. };
  128. enum {
  129. WSA_MACRO_AIF_INVALID = 0,
  130. WSA_MACRO_AIF1_PB,
  131. WSA_MACRO_AIF_MIX1_PB,
  132. WSA_MACRO_AIF_VI,
  133. WSA_MACRO_AIF_ECHO,
  134. WSA_MACRO_MAX_DAIS,
  135. };
  136. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  137. /*
  138. * @dev: wsa macro device pointer
  139. * @comp_enabled: compander enable mixer value set
  140. * @ec_hq: echo HQ enable mixer value set
  141. * @prim_int_users: Users of interpolator
  142. * @wsa_mclk_users: WSA MCLK users count
  143. * @swr_clk_users: SWR clk users count
  144. * @vi_feed_value: VI sense mask
  145. * @mclk_lock: to lock mclk operations
  146. * @swr_clk_lock: to lock swr master clock operations
  147. * @swr_ctrl_data: SoundWire data structure
  148. * @swr_plat_data: Soundwire platform data
  149. * @wsa_macro_add_child_devices_work: work for adding child devices
  150. * @wsa_swr_gpio_p: used by pinctrl API
  151. * @wsa_core_clk: MCLK for wsa macro
  152. * @wsa_npl_clk: NPL clock for WSA soundwire
  153. * @component: codec handle
  154. * @rx_0_count: RX0 interpolation users
  155. * @rx_1_count: RX1 interpolation users
  156. * @active_ch_mask: channel mask for all AIF DAIs
  157. * @active_ch_cnt: channel count of all AIF DAIs
  158. * @rx_port_value: mixer ctl value of WSA RX MUXes
  159. * @wsa_io_base: Base address of WSA macro addr space
  160. */
  161. struct wsa_macro_priv {
  162. struct device *dev;
  163. int comp_enabled[WSA_MACRO_COMP_MAX];
  164. int ec_hq[WSA_MACRO_RX1 + 1];
  165. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  166. u16 wsa_mclk_users;
  167. u16 swr_clk_users;
  168. unsigned int vi_feed_value;
  169. struct mutex mclk_lock;
  170. struct mutex swr_clk_lock;
  171. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  172. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  173. struct work_struct wsa_macro_add_child_devices_work;
  174. struct device_node *wsa_swr_gpio_p;
  175. struct clk *wsa_core_clk;
  176. struct clk *wsa_npl_clk;
  177. struct snd_soc_component *component;
  178. int rx_0_count;
  179. int rx_1_count;
  180. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  181. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  182. int rx_port_value[WSA_MACRO_RX_MAX];
  183. char __iomem *wsa_io_base;
  184. struct platform_device *pdev_child_devices
  185. [WSA_MACRO_CHILD_DEVICES_MAX];
  186. int child_count;
  187. int ear_spkr_gain;
  188. int spkr_gain_offset;
  189. int spkr_mode;
  190. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  191. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  192. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  193. };
  194. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  195. struct wsa_macro_priv *wsa_priv,
  196. int event, int gain_reg);
  197. static struct snd_soc_dai_driver wsa_macro_dai[];
  198. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  199. static const char *const rx_text[] = {
  200. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  201. };
  202. static const char *const rx_mix_text[] = {
  203. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  204. };
  205. static const char *const rx_mix_ec_text[] = {
  206. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  207. };
  208. static const char *const rx_mux_text[] = {
  209. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  210. };
  211. static const char *const rx_sidetone_mix_text[] = {
  212. "ZERO", "SRC0"
  213. };
  214. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  215. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  216. "G_4_DB", "G_5_DB", "G_6_DB"
  217. };
  218. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  219. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  220. };
  221. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  222. "OFF", "ON"
  223. };
  224. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  225. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  226. };
  227. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  228. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  229. };
  230. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  231. wsa_macro_ear_spkr_pa_gain_text);
  232. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  233. wsa_macro_speaker_boost_stage_text);
  234. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  235. wsa_macro_vbat_bcl_gsm_mode_text);
  236. /* RX INT0 */
  237. static const struct soc_enum rx0_prim_inp0_chain_enum =
  238. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  239. 0, 7, rx_text);
  240. static const struct soc_enum rx0_prim_inp1_chain_enum =
  241. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  242. 3, 7, rx_text);
  243. static const struct soc_enum rx0_prim_inp2_chain_enum =
  244. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  245. 3, 7, rx_text);
  246. static const struct soc_enum rx0_mix_chain_enum =
  247. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  248. 0, 5, rx_mix_text);
  249. static const struct soc_enum rx0_sidetone_mix_enum =
  250. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  251. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  252. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  253. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  254. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  255. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  256. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  257. static const struct snd_kcontrol_new rx0_mix_mux =
  258. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  259. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  260. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  261. /* RX INT1 */
  262. static const struct soc_enum rx1_prim_inp0_chain_enum =
  263. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  264. 0, 7, rx_text);
  265. static const struct soc_enum rx1_prim_inp1_chain_enum =
  266. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  267. 3, 7, rx_text);
  268. static const struct soc_enum rx1_prim_inp2_chain_enum =
  269. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  270. 3, 7, rx_text);
  271. static const struct soc_enum rx1_mix_chain_enum =
  272. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  273. 0, 5, rx_mix_text);
  274. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  275. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  276. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  277. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  278. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  279. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  280. static const struct snd_kcontrol_new rx1_mix_mux =
  281. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  282. static const struct soc_enum rx_mix_ec0_enum =
  283. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  284. 0, 3, rx_mix_ec_text);
  285. static const struct soc_enum rx_mix_ec1_enum =
  286. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  287. 3, 3, rx_mix_ec_text);
  288. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  289. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  290. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  291. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  292. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  293. .hw_params = wsa_macro_hw_params,
  294. .get_channel_map = wsa_macro_get_channel_map,
  295. };
  296. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  297. {
  298. .name = "wsa_macro_rx1",
  299. .id = WSA_MACRO_AIF1_PB,
  300. .playback = {
  301. .stream_name = "WSA_AIF1 Playback",
  302. .rates = WSA_MACRO_RX_RATES,
  303. .formats = WSA_MACRO_RX_FORMATS,
  304. .rate_max = 384000,
  305. .rate_min = 8000,
  306. .channels_min = 1,
  307. .channels_max = 2,
  308. },
  309. .ops = &wsa_macro_dai_ops,
  310. },
  311. {
  312. .name = "wsa_macro_rx_mix",
  313. .id = WSA_MACRO_AIF_MIX1_PB,
  314. .playback = {
  315. .stream_name = "WSA_AIF_MIX1 Playback",
  316. .rates = WSA_MACRO_RX_MIX_RATES,
  317. .formats = WSA_MACRO_RX_FORMATS,
  318. .rate_max = 192000,
  319. .rate_min = 48000,
  320. .channels_min = 1,
  321. .channels_max = 2,
  322. },
  323. .ops = &wsa_macro_dai_ops,
  324. },
  325. {
  326. .name = "wsa_macro_vifeedback",
  327. .id = WSA_MACRO_AIF_VI,
  328. .capture = {
  329. .stream_name = "WSA_AIF_VI Capture",
  330. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  331. .formats = WSA_MACRO_RX_FORMATS,
  332. .rate_max = 48000,
  333. .rate_min = 8000,
  334. .channels_min = 1,
  335. .channels_max = 4,
  336. },
  337. .ops = &wsa_macro_dai_ops,
  338. },
  339. {
  340. .name = "wsa_macro_echo",
  341. .id = WSA_MACRO_AIF_ECHO,
  342. .capture = {
  343. .stream_name = "WSA_AIF_ECHO Capture",
  344. .rates = WSA_MACRO_ECHO_RATES,
  345. .formats = WSA_MACRO_ECHO_FORMATS,
  346. .rate_max = 48000,
  347. .rate_min = 8000,
  348. .channels_min = 1,
  349. .channels_max = 2,
  350. },
  351. .ops = &wsa_macro_dai_ops,
  352. },
  353. };
  354. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  355. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  356. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  357. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  358. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  359. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  360. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  361. };
  362. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  363. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  364. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  365. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  366. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  367. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  368. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  369. };
  370. static bool wsa_macro_get_data(struct snd_soc_component *component,
  371. struct device **wsa_dev,
  372. struct wsa_macro_priv **wsa_priv,
  373. const char *func_name)
  374. {
  375. *wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  376. if (!(*wsa_dev)) {
  377. dev_err(component->dev,
  378. "%s: null device for macro!\n", func_name);
  379. return false;
  380. }
  381. *wsa_priv = dev_get_drvdata((*wsa_dev));
  382. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  383. dev_err(component->dev,
  384. "%s: priv is null for macro!\n", func_name);
  385. return false;
  386. }
  387. return true;
  388. }
  389. /**
  390. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  391. * gain with the given offset value.
  392. *
  393. * @component: codec instance
  394. * @offset: Indicates speaker path gain offset value.
  395. *
  396. * Returns 0 on success or -EINVAL on error.
  397. */
  398. int wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  399. int offset)
  400. {
  401. struct device *wsa_dev = NULL;
  402. struct wsa_macro_priv *wsa_priv = NULL;
  403. if (!component) {
  404. pr_err("%s: NULL component pointer!\n", __func__);
  405. return -EINVAL;
  406. }
  407. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  408. return -EINVAL;
  409. wsa_priv->spkr_gain_offset = offset;
  410. return 0;
  411. }
  412. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  413. /**
  414. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  415. * settings based on speaker mode.
  416. *
  417. * @component: codec instance
  418. * @mode: Indicates speaker configuration mode.
  419. *
  420. * Returns 0 on success or -EINVAL on error.
  421. */
  422. int wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  423. {
  424. int i;
  425. const struct wsa_macro_reg_mask_val *regs;
  426. int size;
  427. struct device *wsa_dev = NULL;
  428. struct wsa_macro_priv *wsa_priv = NULL;
  429. if (!component) {
  430. pr_err("%s: NULL codec pointer!\n", __func__);
  431. return -EINVAL;
  432. }
  433. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  434. return -EINVAL;
  435. switch (mode) {
  436. case WSA_MACRO_SPKR_MODE_1:
  437. regs = wsa_macro_spkr_mode1;
  438. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  439. break;
  440. default:
  441. regs = wsa_macro_spkr_default;
  442. size = ARRAY_SIZE(wsa_macro_spkr_default);
  443. break;
  444. }
  445. wsa_priv->spkr_mode = mode;
  446. for (i = 0; i < size; i++)
  447. snd_soc_component_update_bits(component, regs[i].reg,
  448. regs[i].mask, regs[i].val);
  449. return 0;
  450. }
  451. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  452. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  453. u8 int_prim_fs_rate_reg_val,
  454. u32 sample_rate)
  455. {
  456. u8 int_1_mix1_inp;
  457. u32 j, port;
  458. u16 int_mux_cfg0, int_mux_cfg1;
  459. u16 int_fs_reg;
  460. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  461. u8 inp0_sel, inp1_sel, inp2_sel;
  462. struct snd_soc_component *component = dai->component;
  463. struct device *wsa_dev = NULL;
  464. struct wsa_macro_priv *wsa_priv = NULL;
  465. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  466. return -EINVAL;
  467. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  468. WSA_MACRO_RX_MAX) {
  469. int_1_mix1_inp = port;
  470. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  471. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  472. dev_err(wsa_dev,
  473. "%s: Invalid RX port, Dai ID is %d\n",
  474. __func__, dai->id);
  475. return -EINVAL;
  476. }
  477. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  478. /*
  479. * Loop through all interpolator MUX inputs and find out
  480. * to which interpolator input, the cdc_dma rx port
  481. * is connected
  482. */
  483. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  484. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  485. int_mux_cfg0_val = snd_soc_component_read32(component,
  486. int_mux_cfg0);
  487. int_mux_cfg1_val = snd_soc_component_read32(component,
  488. int_mux_cfg1);
  489. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  490. inp1_sel = (int_mux_cfg0_val >>
  491. WSA_MACRO_MUX_INP_SHFT) &
  492. WSA_MACRO_MUX_INP_MASK2;
  493. inp2_sel = (int_mux_cfg1_val >>
  494. WSA_MACRO_MUX_INP_SHFT) &
  495. WSA_MACRO_MUX_INP_MASK2;
  496. if ((inp0_sel == int_1_mix1_inp) ||
  497. (inp1_sel == int_1_mix1_inp) ||
  498. (inp2_sel == int_1_mix1_inp)) {
  499. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  500. WSA_MACRO_RX_PATH_OFFSET * j;
  501. dev_dbg(wsa_dev,
  502. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  503. __func__, dai->id, j);
  504. dev_dbg(wsa_dev,
  505. "%s: set INT%u_1 sample rate to %u\n",
  506. __func__, j, sample_rate);
  507. /* sample_rate is in Hz */
  508. snd_soc_component_update_bits(component,
  509. int_fs_reg,
  510. WSA_MACRO_FS_RATE_MASK,
  511. int_prim_fs_rate_reg_val);
  512. }
  513. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  514. }
  515. }
  516. return 0;
  517. }
  518. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  519. u8 int_mix_fs_rate_reg_val,
  520. u32 sample_rate)
  521. {
  522. u8 int_2_inp;
  523. u32 j, port;
  524. u16 int_mux_cfg1, int_fs_reg;
  525. u8 int_mux_cfg1_val;
  526. struct snd_soc_component *component = dai->component;
  527. struct device *wsa_dev = NULL;
  528. struct wsa_macro_priv *wsa_priv = NULL;
  529. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  530. return -EINVAL;
  531. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  532. WSA_MACRO_RX_MAX) {
  533. int_2_inp = port;
  534. if ((int_2_inp < WSA_MACRO_RX0) ||
  535. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  536. dev_err(wsa_dev,
  537. "%s: Invalid RX port, Dai ID is %d\n",
  538. __func__, dai->id);
  539. return -EINVAL;
  540. }
  541. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  542. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  543. int_mux_cfg1_val = snd_soc_component_read32(component,
  544. int_mux_cfg1) &
  545. WSA_MACRO_MUX_INP_MASK1;
  546. if (int_mux_cfg1_val == int_2_inp) {
  547. int_fs_reg =
  548. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  549. WSA_MACRO_RX_PATH_OFFSET * j;
  550. dev_dbg(wsa_dev,
  551. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  552. __func__, dai->id, j);
  553. dev_dbg(wsa_dev,
  554. "%s: set INT%u_2 sample rate to %u\n",
  555. __func__, j, sample_rate);
  556. snd_soc_component_update_bits(component,
  557. int_fs_reg,
  558. WSA_MACRO_FS_RATE_MASK,
  559. int_mix_fs_rate_reg_val);
  560. }
  561. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  562. }
  563. }
  564. return 0;
  565. }
  566. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  567. u32 sample_rate)
  568. {
  569. int rate_val = 0;
  570. int i, ret;
  571. /* set mixing path rate */
  572. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  573. if (sample_rate ==
  574. int_mix_sample_rate_val[i].sample_rate) {
  575. rate_val =
  576. int_mix_sample_rate_val[i].rate_val;
  577. break;
  578. }
  579. }
  580. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  581. (rate_val < 0))
  582. goto prim_rate;
  583. ret = wsa_macro_set_mix_interpolator_rate(dai,
  584. (u8) rate_val, sample_rate);
  585. prim_rate:
  586. /* set primary path sample rate */
  587. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  588. if (sample_rate ==
  589. int_prim_sample_rate_val[i].sample_rate) {
  590. rate_val =
  591. int_prim_sample_rate_val[i].rate_val;
  592. break;
  593. }
  594. }
  595. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  596. (rate_val < 0))
  597. return -EINVAL;
  598. ret = wsa_macro_set_prim_interpolator_rate(dai,
  599. (u8) rate_val, sample_rate);
  600. return ret;
  601. }
  602. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  603. struct snd_pcm_hw_params *params,
  604. struct snd_soc_dai *dai)
  605. {
  606. struct snd_soc_component *component = dai->component;
  607. int ret;
  608. dev_dbg(component->dev,
  609. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  610. dai->name, dai->id, params_rate(params),
  611. params_channels(params));
  612. switch (substream->stream) {
  613. case SNDRV_PCM_STREAM_PLAYBACK:
  614. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  615. if (ret) {
  616. dev_err(component->dev,
  617. "%s: cannot set sample rate: %u\n",
  618. __func__, params_rate(params));
  619. return ret;
  620. }
  621. break;
  622. case SNDRV_PCM_STREAM_CAPTURE:
  623. default:
  624. break;
  625. }
  626. return 0;
  627. }
  628. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  629. unsigned int *tx_num, unsigned int *tx_slot,
  630. unsigned int *rx_num, unsigned int *rx_slot)
  631. {
  632. struct snd_soc_component *component = dai->component;
  633. struct device *wsa_dev = NULL;
  634. struct wsa_macro_priv *wsa_priv = NULL;
  635. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  636. return -EINVAL;
  637. wsa_priv = dev_get_drvdata(wsa_dev);
  638. if (!wsa_priv)
  639. return -EINVAL;
  640. switch (dai->id) {
  641. case WSA_MACRO_AIF_VI:
  642. case WSA_MACRO_AIF_ECHO:
  643. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  644. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  645. break;
  646. case WSA_MACRO_AIF1_PB:
  647. case WSA_MACRO_AIF_MIX1_PB:
  648. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  649. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  650. break;
  651. default:
  652. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  653. break;
  654. }
  655. return 0;
  656. }
  657. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  658. bool mclk_enable, bool dapm)
  659. {
  660. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  661. int ret = 0;
  662. if (regmap == NULL) {
  663. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  664. return -EINVAL;
  665. }
  666. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  667. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  668. mutex_lock(&wsa_priv->mclk_lock);
  669. if (mclk_enable) {
  670. if (wsa_priv->wsa_mclk_users == 0) {
  671. ret = bolero_request_clock(wsa_priv->dev,
  672. WSA_MACRO, MCLK_MUX0, true);
  673. if (ret < 0) {
  674. dev_err(wsa_priv->dev,
  675. "%s: wsa request clock enable failed\n",
  676. __func__);
  677. goto exit;
  678. }
  679. regcache_mark_dirty(regmap);
  680. regcache_sync_region(regmap,
  681. WSA_START_OFFSET,
  682. WSA_MAX_OFFSET);
  683. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  684. regmap_update_bits(regmap,
  685. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  686. regmap_update_bits(regmap,
  687. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  688. 0x01, 0x01);
  689. regmap_update_bits(regmap,
  690. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  691. 0x01, 0x01);
  692. }
  693. wsa_priv->wsa_mclk_users++;
  694. } else {
  695. if (wsa_priv->wsa_mclk_users <= 0) {
  696. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  697. __func__);
  698. wsa_priv->wsa_mclk_users = 0;
  699. goto exit;
  700. }
  701. wsa_priv->wsa_mclk_users--;
  702. if (wsa_priv->wsa_mclk_users == 0) {
  703. regmap_update_bits(regmap,
  704. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  705. 0x01, 0x00);
  706. regmap_update_bits(regmap,
  707. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  708. 0x01, 0x00);
  709. bolero_request_clock(wsa_priv->dev,
  710. WSA_MACRO, MCLK_MUX0, false);
  711. }
  712. }
  713. exit:
  714. mutex_unlock(&wsa_priv->mclk_lock);
  715. return ret;
  716. }
  717. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  718. struct snd_kcontrol *kcontrol, int event)
  719. {
  720. struct snd_soc_component *component =
  721. snd_soc_dapm_to_component(w->dapm);
  722. int ret = 0;
  723. struct device *wsa_dev = NULL;
  724. struct wsa_macro_priv *wsa_priv = NULL;
  725. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  726. return -EINVAL;
  727. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  728. switch (event) {
  729. case SND_SOC_DAPM_PRE_PMU:
  730. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  731. break;
  732. case SND_SOC_DAPM_POST_PMD:
  733. wsa_macro_mclk_enable(wsa_priv, 0, true);
  734. break;
  735. default:
  736. dev_err(wsa_priv->dev,
  737. "%s: invalid DAPM event %d\n", __func__, event);
  738. ret = -EINVAL;
  739. }
  740. return ret;
  741. }
  742. static int wsa_macro_mclk_ctrl(struct device *dev, bool enable)
  743. {
  744. struct wsa_macro_priv *wsa_priv = dev_get_drvdata(dev);
  745. int ret = 0;
  746. if (!wsa_priv)
  747. return -EINVAL;
  748. if (enable) {
  749. ret = clk_prepare_enable(wsa_priv->wsa_core_clk);
  750. if (ret < 0) {
  751. dev_err(dev, "%s:wsa mclk enable failed\n", __func__);
  752. goto exit;
  753. }
  754. ret = clk_prepare_enable(wsa_priv->wsa_npl_clk);
  755. if (ret < 0) {
  756. dev_err(dev, "%s:wsa npl_clk enable failed\n",
  757. __func__);
  758. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  759. goto exit;
  760. }
  761. } else {
  762. clk_disable_unprepare(wsa_priv->wsa_npl_clk);
  763. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  764. }
  765. exit:
  766. return ret;
  767. }
  768. static int wsa_macro_event_handler(struct snd_soc_component *component,
  769. u16 event, u32 data)
  770. {
  771. struct device *wsa_dev = NULL;
  772. struct wsa_macro_priv *wsa_priv = NULL;
  773. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  774. return -EINVAL;
  775. switch (event) {
  776. case BOLERO_MACRO_EVT_SSR_DOWN:
  777. swrm_wcd_notify(
  778. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  779. SWR_DEVICE_SSR_DOWN, NULL);
  780. swrm_wcd_notify(
  781. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  782. SWR_DEVICE_DOWN, NULL);
  783. break;
  784. case BOLERO_MACRO_EVT_SSR_UP:
  785. swrm_wcd_notify(
  786. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  787. SWR_DEVICE_SSR_UP, NULL);
  788. break;
  789. }
  790. return 0;
  791. }
  792. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  793. struct snd_kcontrol *kcontrol,
  794. int event)
  795. {
  796. struct snd_soc_component *component =
  797. snd_soc_dapm_to_component(w->dapm);
  798. struct device *wsa_dev = NULL;
  799. struct wsa_macro_priv *wsa_priv = NULL;
  800. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  801. return -EINVAL;
  802. switch (event) {
  803. case SND_SOC_DAPM_POST_PMU:
  804. if (test_bit(WSA_MACRO_TX0,
  805. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  806. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  807. /* Enable V&I sensing */
  808. snd_soc_component_update_bits(component,
  809. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  810. 0x20, 0x20);
  811. snd_soc_component_update_bits(component,
  812. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  813. 0x20, 0x20);
  814. snd_soc_component_update_bits(component,
  815. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  816. 0x0F, 0x00);
  817. snd_soc_component_update_bits(component,
  818. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  819. 0x0F, 0x00);
  820. snd_soc_component_update_bits(component,
  821. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  822. 0x10, 0x10);
  823. snd_soc_component_update_bits(component,
  824. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  825. 0x10, 0x10);
  826. snd_soc_component_update_bits(component,
  827. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  828. 0x20, 0x00);
  829. snd_soc_component_update_bits(component,
  830. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  831. 0x20, 0x00);
  832. }
  833. if (test_bit(WSA_MACRO_TX1,
  834. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  835. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  836. /* Enable V&I sensing */
  837. snd_soc_component_update_bits(component,
  838. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  839. 0x20, 0x20);
  840. snd_soc_component_update_bits(component,
  841. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  842. 0x20, 0x20);
  843. snd_soc_component_update_bits(component,
  844. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  845. 0x0F, 0x00);
  846. snd_soc_component_update_bits(component,
  847. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  848. 0x0F, 0x00);
  849. snd_soc_component_update_bits(component,
  850. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  851. 0x10, 0x10);
  852. snd_soc_component_update_bits(component,
  853. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  854. 0x10, 0x10);
  855. snd_soc_component_update_bits(component,
  856. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  857. 0x20, 0x00);
  858. snd_soc_component_update_bits(component,
  859. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  860. 0x20, 0x00);
  861. }
  862. break;
  863. case SND_SOC_DAPM_POST_PMD:
  864. if (test_bit(WSA_MACRO_TX0,
  865. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  866. /* Disable V&I sensing */
  867. snd_soc_component_update_bits(component,
  868. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  869. 0x20, 0x20);
  870. snd_soc_component_update_bits(component,
  871. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  872. 0x20, 0x20);
  873. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  874. snd_soc_component_update_bits(component,
  875. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  876. 0x10, 0x00);
  877. snd_soc_component_update_bits(component,
  878. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  879. 0x10, 0x00);
  880. }
  881. if (test_bit(WSA_MACRO_TX1,
  882. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  883. /* Disable V&I sensing */
  884. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  885. snd_soc_component_update_bits(component,
  886. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  887. 0x20, 0x20);
  888. snd_soc_component_update_bits(component,
  889. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  890. 0x20, 0x20);
  891. snd_soc_component_update_bits(component,
  892. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  893. 0x10, 0x00);
  894. snd_soc_component_update_bits(component,
  895. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  896. 0x10, 0x00);
  897. }
  898. break;
  899. }
  900. return 0;
  901. }
  902. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  903. struct snd_kcontrol *kcontrol, int event)
  904. {
  905. struct snd_soc_component *component =
  906. snd_soc_dapm_to_component(w->dapm);
  907. u16 gain_reg;
  908. int offset_val = 0;
  909. int val = 0;
  910. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  911. switch (w->reg) {
  912. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  913. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  914. break;
  915. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  916. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  917. break;
  918. default:
  919. dev_err(component->dev, "%s: No gain register avail for %s\n",
  920. __func__, w->name);
  921. return 0;
  922. }
  923. switch (event) {
  924. case SND_SOC_DAPM_POST_PMU:
  925. val = snd_soc_component_read32(component, gain_reg);
  926. val += offset_val;
  927. snd_soc_component_write(component, gain_reg, val);
  928. break;
  929. case SND_SOC_DAPM_POST_PMD:
  930. break;
  931. }
  932. return 0;
  933. }
  934. static void wsa_macro_hd2_control(struct snd_soc_component *component,
  935. u16 reg, int event)
  936. {
  937. u16 hd2_scale_reg;
  938. u16 hd2_enable_reg = 0;
  939. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  940. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  941. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  942. }
  943. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  944. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  945. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  946. }
  947. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  948. snd_soc_component_update_bits(component, hd2_scale_reg,
  949. 0x3C, 0x10);
  950. snd_soc_component_update_bits(component, hd2_scale_reg,
  951. 0x03, 0x01);
  952. snd_soc_component_update_bits(component, hd2_enable_reg,
  953. 0x04, 0x04);
  954. }
  955. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  956. snd_soc_component_update_bits(component, hd2_enable_reg,
  957. 0x04, 0x00);
  958. snd_soc_component_update_bits(component, hd2_scale_reg,
  959. 0x03, 0x00);
  960. snd_soc_component_update_bits(component, hd2_scale_reg,
  961. 0x3C, 0x00);
  962. }
  963. }
  964. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  965. struct snd_kcontrol *kcontrol, int event)
  966. {
  967. struct snd_soc_component *component =
  968. snd_soc_dapm_to_component(w->dapm);
  969. int ch_cnt;
  970. struct device *wsa_dev = NULL;
  971. struct wsa_macro_priv *wsa_priv = NULL;
  972. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  973. return -EINVAL;
  974. switch (event) {
  975. case SND_SOC_DAPM_PRE_PMU:
  976. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  977. !wsa_priv->rx_0_count)
  978. wsa_priv->rx_0_count++;
  979. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  980. !wsa_priv->rx_1_count)
  981. wsa_priv->rx_1_count++;
  982. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  983. swrm_wcd_notify(
  984. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  985. SWR_DEVICE_UP, NULL);
  986. swrm_wcd_notify(
  987. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  988. SWR_SET_NUM_RX_CH, &ch_cnt);
  989. break;
  990. case SND_SOC_DAPM_POST_PMD:
  991. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  992. wsa_priv->rx_0_count)
  993. wsa_priv->rx_0_count--;
  994. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  995. wsa_priv->rx_1_count)
  996. wsa_priv->rx_1_count--;
  997. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  998. swrm_wcd_notify(
  999. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1000. SWR_SET_NUM_RX_CH, &ch_cnt);
  1001. break;
  1002. }
  1003. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1004. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1005. return 0;
  1006. }
  1007. static int wsa_macro_config_compander(struct snd_soc_component *component,
  1008. int comp, int event)
  1009. {
  1010. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  1011. struct device *wsa_dev = NULL;
  1012. struct wsa_macro_priv *wsa_priv = NULL;
  1013. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1014. return -EINVAL;
  1015. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1016. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1017. if (!wsa_priv->comp_enabled[comp])
  1018. return 0;
  1019. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1020. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1021. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1022. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1023. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1024. /* Enable Compander Clock */
  1025. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1026. 0x01, 0x01);
  1027. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1028. 0x02, 0x02);
  1029. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1030. 0x02, 0x00);
  1031. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1032. 0x02, 0x02);
  1033. }
  1034. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1035. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1036. 0x04, 0x04);
  1037. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1038. 0x02, 0x00);
  1039. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1040. 0x02, 0x02);
  1041. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1042. 0x02, 0x00);
  1043. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1044. 0x01, 0x00);
  1045. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1046. 0x04, 0x00);
  1047. }
  1048. return 0;
  1049. }
  1050. static void wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1051. struct wsa_macro_priv *wsa_priv,
  1052. int path,
  1053. bool enable)
  1054. {
  1055. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1056. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1057. u8 softclip_mux_mask = (1 << path);
  1058. u8 softclip_mux_value = (1 << path);
  1059. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1060. __func__, path, enable);
  1061. if (enable) {
  1062. if (wsa_priv->softclip_clk_users[path] == 0) {
  1063. snd_soc_component_update_bits(component,
  1064. softclip_clk_reg, 0x01, 0x01);
  1065. snd_soc_component_update_bits(component,
  1066. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1067. softclip_mux_mask, softclip_mux_value);
  1068. }
  1069. wsa_priv->softclip_clk_users[path]++;
  1070. } else {
  1071. wsa_priv->softclip_clk_users[path]--;
  1072. if (wsa_priv->softclip_clk_users[path] == 0) {
  1073. snd_soc_component_update_bits(component,
  1074. softclip_clk_reg, 0x01, 0x00);
  1075. snd_soc_component_update_bits(component,
  1076. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1077. softclip_mux_mask, 0x00);
  1078. }
  1079. }
  1080. }
  1081. static int wsa_macro_config_softclip(struct snd_soc_component *component,
  1082. int path, int event)
  1083. {
  1084. u16 softclip_ctrl_reg = 0;
  1085. struct device *wsa_dev = NULL;
  1086. struct wsa_macro_priv *wsa_priv = NULL;
  1087. int softclip_path = 0;
  1088. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1089. return -EINVAL;
  1090. if (path == WSA_MACRO_COMP1)
  1091. softclip_path = WSA_MACRO_SOFTCLIP0;
  1092. else if (path == WSA_MACRO_COMP2)
  1093. softclip_path = WSA_MACRO_SOFTCLIP1;
  1094. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1095. __func__, event, softclip_path,
  1096. wsa_priv->is_softclip_on[softclip_path]);
  1097. if (!wsa_priv->is_softclip_on[softclip_path])
  1098. return 0;
  1099. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1100. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1101. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1102. /* Enable Softclip clock and mux */
  1103. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1104. softclip_path, true);
  1105. /* Enable Softclip control */
  1106. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1107. 0x01, 0x01);
  1108. }
  1109. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1110. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1111. 0x01, 0x00);
  1112. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1113. softclip_path, false);
  1114. }
  1115. return 0;
  1116. }
  1117. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1118. {
  1119. u16 prim_int_reg = 0;
  1120. switch (reg) {
  1121. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1122. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1123. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1124. *ind = 0;
  1125. break;
  1126. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1127. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1128. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1129. *ind = 1;
  1130. break;
  1131. }
  1132. return prim_int_reg;
  1133. }
  1134. static int wsa_macro_enable_prim_interpolator(
  1135. struct snd_soc_component *component,
  1136. u16 reg, int event)
  1137. {
  1138. u16 prim_int_reg;
  1139. u16 ind = 0;
  1140. struct device *wsa_dev = NULL;
  1141. struct wsa_macro_priv *wsa_priv = NULL;
  1142. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1143. return -EINVAL;
  1144. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1145. switch (event) {
  1146. case SND_SOC_DAPM_PRE_PMU:
  1147. wsa_priv->prim_int_users[ind]++;
  1148. if (wsa_priv->prim_int_users[ind] == 1) {
  1149. snd_soc_component_update_bits(component,
  1150. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1151. 0x03, 0x03);
  1152. snd_soc_component_update_bits(component, prim_int_reg,
  1153. 0x10, 0x10);
  1154. wsa_macro_hd2_control(component, prim_int_reg, event);
  1155. snd_soc_component_update_bits(component,
  1156. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1157. 0x1, 0x1);
  1158. snd_soc_component_update_bits(component, prim_int_reg,
  1159. 1 << 0x5, 1 << 0x5);
  1160. }
  1161. if ((reg != prim_int_reg) &&
  1162. ((snd_soc_component_read32(
  1163. component, prim_int_reg)) & 0x10))
  1164. snd_soc_component_update_bits(component, reg,
  1165. 0x10, 0x10);
  1166. break;
  1167. case SND_SOC_DAPM_POST_PMD:
  1168. wsa_priv->prim_int_users[ind]--;
  1169. if (wsa_priv->prim_int_users[ind] == 0) {
  1170. snd_soc_component_update_bits(component, prim_int_reg,
  1171. 1 << 0x5, 0 << 0x5);
  1172. snd_soc_component_update_bits(component, prim_int_reg,
  1173. 0x40, 0x40);
  1174. snd_soc_component_update_bits(component, prim_int_reg,
  1175. 0x40, 0x00);
  1176. wsa_macro_hd2_control(component, prim_int_reg, event);
  1177. }
  1178. break;
  1179. }
  1180. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1181. __func__, ind, wsa_priv->prim_int_users[ind]);
  1182. return 0;
  1183. }
  1184. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1185. struct snd_kcontrol *kcontrol,
  1186. int event)
  1187. {
  1188. struct snd_soc_component *component =
  1189. snd_soc_dapm_to_component(w->dapm);
  1190. u16 gain_reg;
  1191. u16 reg;
  1192. int val;
  1193. int offset_val = 0;
  1194. struct device *wsa_dev = NULL;
  1195. struct wsa_macro_priv *wsa_priv = NULL;
  1196. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1197. return -EINVAL;
  1198. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1199. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1200. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1201. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1202. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1203. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1204. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1205. } else {
  1206. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1207. __func__);
  1208. return -EINVAL;
  1209. }
  1210. switch (event) {
  1211. case SND_SOC_DAPM_PRE_PMU:
  1212. /* Reset if needed */
  1213. wsa_macro_enable_prim_interpolator(component, reg, event);
  1214. break;
  1215. case SND_SOC_DAPM_POST_PMU:
  1216. wsa_macro_config_compander(component, w->shift, event);
  1217. wsa_macro_config_softclip(component, w->shift, event);
  1218. /* apply gain after int clk is enabled */
  1219. if ((wsa_priv->spkr_gain_offset ==
  1220. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1221. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1222. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1223. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1224. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1225. snd_soc_component_update_bits(component,
  1226. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1227. 0x01, 0x01);
  1228. snd_soc_component_update_bits(component,
  1229. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1230. 0x01, 0x01);
  1231. snd_soc_component_update_bits(component,
  1232. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1233. 0x01, 0x01);
  1234. snd_soc_component_update_bits(component,
  1235. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1236. 0x01, 0x01);
  1237. offset_val = -2;
  1238. }
  1239. val = snd_soc_component_read32(component, gain_reg);
  1240. val += offset_val;
  1241. snd_soc_component_write(component, gain_reg, val);
  1242. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1243. event, gain_reg);
  1244. break;
  1245. case SND_SOC_DAPM_POST_PMD:
  1246. wsa_macro_config_compander(component, w->shift, event);
  1247. wsa_macro_config_softclip(component, w->shift, event);
  1248. wsa_macro_enable_prim_interpolator(component, reg, event);
  1249. if ((wsa_priv->spkr_gain_offset ==
  1250. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1251. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1252. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1253. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1254. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1255. snd_soc_component_update_bits(component,
  1256. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1257. 0x01, 0x00);
  1258. snd_soc_component_update_bits(component,
  1259. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1260. 0x01, 0x00);
  1261. snd_soc_component_update_bits(component,
  1262. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1263. 0x01, 0x00);
  1264. snd_soc_component_update_bits(component,
  1265. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1266. 0x01, 0x00);
  1267. offset_val = 2;
  1268. val = snd_soc_component_read32(component, gain_reg);
  1269. val += offset_val;
  1270. snd_soc_component_write(component, gain_reg, val);
  1271. }
  1272. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1273. event, gain_reg);
  1274. break;
  1275. }
  1276. return 0;
  1277. }
  1278. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1279. struct wsa_macro_priv *wsa_priv,
  1280. int event, int gain_reg)
  1281. {
  1282. int comp_gain_offset, val;
  1283. switch (wsa_priv->spkr_mode) {
  1284. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1285. case WSA_MACRO_SPKR_MODE_1:
  1286. comp_gain_offset = -12;
  1287. break;
  1288. /* Default case compander gain is 15 dB */
  1289. default:
  1290. comp_gain_offset = -15;
  1291. break;
  1292. }
  1293. switch (event) {
  1294. case SND_SOC_DAPM_POST_PMU:
  1295. /* Apply ear spkr gain only if compander is enabled */
  1296. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1297. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1298. (wsa_priv->ear_spkr_gain != 0)) {
  1299. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1300. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1301. snd_soc_component_write(component, gain_reg, val);
  1302. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1303. __func__, val);
  1304. }
  1305. break;
  1306. case SND_SOC_DAPM_POST_PMD:
  1307. /*
  1308. * Reset RX0 volume to 0 dB if compander is enabled and
  1309. * ear_spkr_gain is non-zero.
  1310. */
  1311. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1312. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1313. (wsa_priv->ear_spkr_gain != 0)) {
  1314. snd_soc_component_write(component, gain_reg, 0x0);
  1315. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1316. __func__);
  1317. }
  1318. break;
  1319. }
  1320. return 0;
  1321. }
  1322. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1323. struct snd_kcontrol *kcontrol,
  1324. int event)
  1325. {
  1326. struct snd_soc_component *component =
  1327. snd_soc_dapm_to_component(w->dapm);
  1328. u16 boost_path_ctl, boost_path_cfg1;
  1329. u16 reg, reg_mix;
  1330. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1331. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1332. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1333. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1334. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1335. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1336. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1337. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1338. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1339. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1340. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1341. } else {
  1342. dev_err(component->dev, "%s: unknown widget: %s\n",
  1343. __func__, w->name);
  1344. return -EINVAL;
  1345. }
  1346. switch (event) {
  1347. case SND_SOC_DAPM_PRE_PMU:
  1348. snd_soc_component_update_bits(component, boost_path_cfg1,
  1349. 0x01, 0x01);
  1350. snd_soc_component_update_bits(component, boost_path_ctl,
  1351. 0x10, 0x10);
  1352. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  1353. snd_soc_component_update_bits(component, reg_mix,
  1354. 0x10, 0x00);
  1355. break;
  1356. case SND_SOC_DAPM_POST_PMU:
  1357. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1358. break;
  1359. case SND_SOC_DAPM_POST_PMD:
  1360. snd_soc_component_update_bits(component, boost_path_ctl,
  1361. 0x10, 0x00);
  1362. snd_soc_component_update_bits(component, boost_path_cfg1,
  1363. 0x01, 0x00);
  1364. break;
  1365. }
  1366. return 0;
  1367. }
  1368. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1369. struct snd_kcontrol *kcontrol,
  1370. int event)
  1371. {
  1372. struct snd_soc_component *component =
  1373. snd_soc_dapm_to_component(w->dapm);
  1374. struct device *wsa_dev = NULL;
  1375. struct wsa_macro_priv *wsa_priv = NULL;
  1376. u16 vbat_path_cfg = 0;
  1377. int softclip_path = 0;
  1378. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1379. return -EINVAL;
  1380. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1381. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1382. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1383. softclip_path = WSA_MACRO_SOFTCLIP0;
  1384. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1385. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1386. softclip_path = WSA_MACRO_SOFTCLIP1;
  1387. }
  1388. switch (event) {
  1389. case SND_SOC_DAPM_PRE_PMU:
  1390. /* Enable clock for VBAT block */
  1391. snd_soc_component_update_bits(component,
  1392. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1393. /* Enable VBAT block */
  1394. snd_soc_component_update_bits(component,
  1395. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1396. /* Update interpolator with 384K path */
  1397. snd_soc_component_update_bits(component, vbat_path_cfg,
  1398. 0x80, 0x80);
  1399. /* Use attenuation mode */
  1400. snd_soc_component_update_bits(component,
  1401. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1402. /*
  1403. * BCL block needs softclip clock and mux config to be enabled
  1404. */
  1405. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1406. softclip_path, true);
  1407. /* Enable VBAT at channel level */
  1408. snd_soc_component_update_bits(component, vbat_path_cfg,
  1409. 0x02, 0x02);
  1410. /* Set the ATTK1 gain */
  1411. snd_soc_component_update_bits(component,
  1412. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1413. 0xFF, 0xFF);
  1414. snd_soc_component_update_bits(component,
  1415. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1416. 0xFF, 0x03);
  1417. snd_soc_component_update_bits(component,
  1418. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1419. 0xFF, 0x00);
  1420. /* Set the ATTK2 gain */
  1421. snd_soc_component_update_bits(component,
  1422. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1423. 0xFF, 0xFF);
  1424. snd_soc_component_update_bits(component,
  1425. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1426. 0xFF, 0x03);
  1427. snd_soc_component_update_bits(component,
  1428. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1429. 0xFF, 0x00);
  1430. /* Set the ATTK3 gain */
  1431. snd_soc_component_update_bits(component,
  1432. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1433. 0xFF, 0xFF);
  1434. snd_soc_component_update_bits(component,
  1435. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1436. 0xFF, 0x03);
  1437. snd_soc_component_update_bits(component,
  1438. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1439. 0xFF, 0x00);
  1440. break;
  1441. case SND_SOC_DAPM_POST_PMD:
  1442. snd_soc_component_update_bits(component, vbat_path_cfg,
  1443. 0x80, 0x00);
  1444. snd_soc_component_update_bits(component,
  1445. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1446. 0x02, 0x02);
  1447. snd_soc_component_update_bits(component, vbat_path_cfg,
  1448. 0x02, 0x00);
  1449. snd_soc_component_update_bits(component,
  1450. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1451. 0xFF, 0x00);
  1452. snd_soc_component_update_bits(component,
  1453. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1454. 0xFF, 0x00);
  1455. snd_soc_component_update_bits(component,
  1456. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1457. 0xFF, 0x00);
  1458. snd_soc_component_update_bits(component,
  1459. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1460. 0xFF, 0x00);
  1461. snd_soc_component_update_bits(component,
  1462. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1463. 0xFF, 0x00);
  1464. snd_soc_component_update_bits(component,
  1465. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1466. 0xFF, 0x00);
  1467. snd_soc_component_update_bits(component,
  1468. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1469. 0xFF, 0x00);
  1470. snd_soc_component_update_bits(component,
  1471. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1472. 0xFF, 0x00);
  1473. snd_soc_component_update_bits(component,
  1474. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1475. 0xFF, 0x00);
  1476. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1477. softclip_path, false);
  1478. snd_soc_component_update_bits(component,
  1479. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1480. snd_soc_component_update_bits(component,
  1481. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1482. break;
  1483. default:
  1484. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1485. break;
  1486. }
  1487. return 0;
  1488. }
  1489. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1490. struct snd_kcontrol *kcontrol,
  1491. int event)
  1492. {
  1493. struct snd_soc_component *component =
  1494. snd_soc_dapm_to_component(w->dapm);
  1495. struct device *wsa_dev = NULL;
  1496. struct wsa_macro_priv *wsa_priv = NULL;
  1497. u16 val, ec_tx = 0, ec_hq_reg;
  1498. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1499. return -EINVAL;
  1500. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1501. val = snd_soc_component_read32(component,
  1502. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1503. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1504. ec_tx = (val & 0x07) - 1;
  1505. else
  1506. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1507. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1508. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1509. __func__);
  1510. return -EINVAL;
  1511. }
  1512. if (wsa_priv->ec_hq[ec_tx]) {
  1513. snd_soc_component_update_bits(component,
  1514. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1515. 0x1 << ec_tx, 0x1 << ec_tx);
  1516. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1517. 0x20 * ec_tx;
  1518. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1519. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1520. 0x20 * ec_tx;
  1521. /* default set to 48k */
  1522. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1523. }
  1524. return 0;
  1525. }
  1526. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1527. struct snd_ctl_elem_value *ucontrol)
  1528. {
  1529. struct snd_soc_component *component =
  1530. snd_soc_kcontrol_component(kcontrol);
  1531. int ec_tx = ((struct soc_multi_mixer_control *)
  1532. kcontrol->private_value)->shift;
  1533. struct device *wsa_dev = NULL;
  1534. struct wsa_macro_priv *wsa_priv = NULL;
  1535. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1536. return -EINVAL;
  1537. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1538. return 0;
  1539. }
  1540. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1541. struct snd_ctl_elem_value *ucontrol)
  1542. {
  1543. struct snd_soc_component *component =
  1544. snd_soc_kcontrol_component(kcontrol);
  1545. int ec_tx = ((struct soc_multi_mixer_control *)
  1546. kcontrol->private_value)->shift;
  1547. int value = ucontrol->value.integer.value[0];
  1548. struct device *wsa_dev = NULL;
  1549. struct wsa_macro_priv *wsa_priv = NULL;
  1550. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1551. return -EINVAL;
  1552. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1553. __func__, wsa_priv->ec_hq[ec_tx], value);
  1554. wsa_priv->ec_hq[ec_tx] = value;
  1555. return 0;
  1556. }
  1557. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1558. struct snd_ctl_elem_value *ucontrol)
  1559. {
  1560. struct snd_soc_component *component =
  1561. snd_soc_kcontrol_component(kcontrol);
  1562. int comp = ((struct soc_multi_mixer_control *)
  1563. kcontrol->private_value)->shift;
  1564. struct device *wsa_dev = NULL;
  1565. struct wsa_macro_priv *wsa_priv = NULL;
  1566. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1567. return -EINVAL;
  1568. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1569. return 0;
  1570. }
  1571. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1572. struct snd_ctl_elem_value *ucontrol)
  1573. {
  1574. struct snd_soc_component *component =
  1575. snd_soc_kcontrol_component(kcontrol);
  1576. int comp = ((struct soc_multi_mixer_control *)
  1577. kcontrol->private_value)->shift;
  1578. int value = ucontrol->value.integer.value[0];
  1579. struct device *wsa_dev = NULL;
  1580. struct wsa_macro_priv *wsa_priv = NULL;
  1581. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1582. return -EINVAL;
  1583. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1584. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1585. wsa_priv->comp_enabled[comp] = value;
  1586. return 0;
  1587. }
  1588. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1589. struct snd_ctl_elem_value *ucontrol)
  1590. {
  1591. struct snd_soc_component *component =
  1592. snd_soc_kcontrol_component(kcontrol);
  1593. struct device *wsa_dev = NULL;
  1594. struct wsa_macro_priv *wsa_priv = NULL;
  1595. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1596. return -EINVAL;
  1597. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1598. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1599. __func__, ucontrol->value.integer.value[0]);
  1600. return 0;
  1601. }
  1602. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1603. struct snd_ctl_elem_value *ucontrol)
  1604. {
  1605. struct snd_soc_component *component =
  1606. snd_soc_kcontrol_component(kcontrol);
  1607. struct device *wsa_dev = NULL;
  1608. struct wsa_macro_priv *wsa_priv = NULL;
  1609. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1610. return -EINVAL;
  1611. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1612. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1613. wsa_priv->ear_spkr_gain);
  1614. return 0;
  1615. }
  1616. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1617. struct snd_ctl_elem_value *ucontrol)
  1618. {
  1619. u8 bst_state_max = 0;
  1620. struct snd_soc_component *component =
  1621. snd_soc_kcontrol_component(kcontrol);
  1622. bst_state_max = snd_soc_component_read32(component,
  1623. BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1624. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1625. ucontrol->value.integer.value[0] = bst_state_max;
  1626. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1627. __func__, ucontrol->value.integer.value[0]);
  1628. return 0;
  1629. }
  1630. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1631. struct snd_ctl_elem_value *ucontrol)
  1632. {
  1633. u8 bst_state_max;
  1634. struct snd_soc_component *component =
  1635. snd_soc_kcontrol_component(kcontrol);
  1636. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1637. __func__, ucontrol->value.integer.value[0]);
  1638. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1639. snd_soc_component_update_bits(component,
  1640. BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1641. 0x0c, bst_state_max);
  1642. return 0;
  1643. }
  1644. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1645. struct snd_ctl_elem_value *ucontrol)
  1646. {
  1647. u8 bst_state_max = 0;
  1648. struct snd_soc_component *component =
  1649. snd_soc_kcontrol_component(kcontrol);
  1650. bst_state_max = snd_soc_component_read32(component,
  1651. BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1652. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1653. ucontrol->value.integer.value[0] = bst_state_max;
  1654. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1655. __func__, ucontrol->value.integer.value[0]);
  1656. return 0;
  1657. }
  1658. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1659. struct snd_ctl_elem_value *ucontrol)
  1660. {
  1661. u8 bst_state_max;
  1662. struct snd_soc_component *component =
  1663. snd_soc_kcontrol_component(kcontrol);
  1664. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1665. __func__, ucontrol->value.integer.value[0]);
  1666. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1667. snd_soc_component_update_bits(component,
  1668. BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1669. 0x0c, bst_state_max);
  1670. return 0;
  1671. }
  1672. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1673. struct snd_ctl_elem_value *ucontrol)
  1674. {
  1675. struct snd_soc_dapm_widget *widget =
  1676. snd_soc_dapm_kcontrol_widget(kcontrol);
  1677. struct snd_soc_component *component =
  1678. snd_soc_dapm_to_component(widget->dapm);
  1679. struct device *wsa_dev = NULL;
  1680. struct wsa_macro_priv *wsa_priv = NULL;
  1681. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1682. return -EINVAL;
  1683. ucontrol->value.integer.value[0] =
  1684. wsa_priv->rx_port_value[widget->shift];
  1685. return 0;
  1686. }
  1687. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1688. struct snd_ctl_elem_value *ucontrol)
  1689. {
  1690. struct snd_soc_dapm_widget *widget =
  1691. snd_soc_dapm_kcontrol_widget(kcontrol);
  1692. struct snd_soc_component *component =
  1693. snd_soc_dapm_to_component(widget->dapm);
  1694. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1695. struct snd_soc_dapm_update *update = NULL;
  1696. u32 rx_port_value = ucontrol->value.integer.value[0];
  1697. u32 bit_input = 0;
  1698. u32 aif_rst;
  1699. struct device *wsa_dev = NULL;
  1700. struct wsa_macro_priv *wsa_priv = NULL;
  1701. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1702. return -EINVAL;
  1703. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1704. if (!rx_port_value) {
  1705. if (aif_rst == 0) {
  1706. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1707. return 0;
  1708. }
  1709. }
  1710. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1711. bit_input = widget->shift;
  1712. if (widget->shift >= WSA_MACRO_RX_MIX)
  1713. bit_input %= WSA_MACRO_RX_MIX;
  1714. switch (rx_port_value) {
  1715. case 0:
  1716. clear_bit(bit_input,
  1717. &wsa_priv->active_ch_mask[aif_rst]);
  1718. wsa_priv->active_ch_cnt[aif_rst]--;
  1719. break;
  1720. case 1:
  1721. case 2:
  1722. set_bit(bit_input,
  1723. &wsa_priv->active_ch_mask[rx_port_value]);
  1724. wsa_priv->active_ch_cnt[rx_port_value]++;
  1725. break;
  1726. default:
  1727. dev_err(wsa_dev,
  1728. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1729. return -EINVAL;
  1730. }
  1731. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1732. rx_port_value, e, update);
  1733. return 0;
  1734. }
  1735. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1736. struct snd_ctl_elem_value *ucontrol)
  1737. {
  1738. struct snd_soc_component *component =
  1739. snd_soc_kcontrol_component(kcontrol);
  1740. ucontrol->value.integer.value[0] =
  1741. ((snd_soc_component_read32(
  1742. component, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1743. 1 : 0);
  1744. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1745. ucontrol->value.integer.value[0]);
  1746. return 0;
  1747. }
  1748. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1749. struct snd_ctl_elem_value *ucontrol)
  1750. {
  1751. struct snd_soc_component *component =
  1752. snd_soc_kcontrol_component(kcontrol);
  1753. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1754. ucontrol->value.integer.value[0]);
  1755. /* Set Vbat register configuration for GSM mode bit based on value */
  1756. if (ucontrol->value.integer.value[0])
  1757. snd_soc_component_update_bits(component,
  1758. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1759. 0x04, 0x04);
  1760. else
  1761. snd_soc_component_update_bits(component,
  1762. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1763. 0x04, 0x00);
  1764. return 0;
  1765. }
  1766. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1767. struct snd_ctl_elem_value *ucontrol)
  1768. {
  1769. struct snd_soc_component *component =
  1770. snd_soc_kcontrol_component(kcontrol);
  1771. struct device *wsa_dev = NULL;
  1772. struct wsa_macro_priv *wsa_priv = NULL;
  1773. int path = ((struct soc_multi_mixer_control *)
  1774. kcontrol->private_value)->shift;
  1775. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1776. return -EINVAL;
  1777. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1778. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1779. __func__, ucontrol->value.integer.value[0]);
  1780. return 0;
  1781. }
  1782. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1783. struct snd_ctl_elem_value *ucontrol)
  1784. {
  1785. struct snd_soc_component *component =
  1786. snd_soc_kcontrol_component(kcontrol);
  1787. struct device *wsa_dev = NULL;
  1788. struct wsa_macro_priv *wsa_priv = NULL;
  1789. int path = ((struct soc_multi_mixer_control *)
  1790. kcontrol->private_value)->shift;
  1791. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1792. return -EINVAL;
  1793. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1794. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1795. path, wsa_priv->is_softclip_on[path]);
  1796. return 0;
  1797. }
  1798. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1799. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1800. wsa_macro_ear_spkr_pa_gain_get,
  1801. wsa_macro_ear_spkr_pa_gain_put),
  1802. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1803. wsa_macro_spkr_boost_stage_enum,
  1804. wsa_macro_spkr_left_boost_stage_get,
  1805. wsa_macro_spkr_left_boost_stage_put),
  1806. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1807. wsa_macro_spkr_boost_stage_enum,
  1808. wsa_macro_spkr_right_boost_stage_get,
  1809. wsa_macro_spkr_right_boost_stage_put),
  1810. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1811. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1812. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1813. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1814. WSA_MACRO_SOFTCLIP0, 1, 0,
  1815. wsa_macro_soft_clip_enable_get,
  1816. wsa_macro_soft_clip_enable_put),
  1817. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1818. WSA_MACRO_SOFTCLIP1, 1, 0,
  1819. wsa_macro_soft_clip_enable_get,
  1820. wsa_macro_soft_clip_enable_put),
  1821. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1822. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1823. 0, -84, 40, digital_gain),
  1824. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1825. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1826. 0, -84, 40, digital_gain),
  1827. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1828. wsa_macro_get_compander, wsa_macro_set_compander),
  1829. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1830. wsa_macro_get_compander, wsa_macro_set_compander),
  1831. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1832. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1833. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1834. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1835. };
  1836. static const struct soc_enum rx_mux_enum =
  1837. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1838. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1839. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1840. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1841. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1842. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1843. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1844. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1845. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1846. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1847. };
  1848. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1849. struct snd_ctl_elem_value *ucontrol)
  1850. {
  1851. struct snd_soc_dapm_widget *widget =
  1852. snd_soc_dapm_kcontrol_widget(kcontrol);
  1853. struct snd_soc_component *component =
  1854. snd_soc_dapm_to_component(widget->dapm);
  1855. struct soc_multi_mixer_control *mixer =
  1856. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1857. u32 dai_id = widget->shift;
  1858. u32 spk_tx_id = mixer->shift;
  1859. struct device *wsa_dev = NULL;
  1860. struct wsa_macro_priv *wsa_priv = NULL;
  1861. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1862. return -EINVAL;
  1863. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1864. ucontrol->value.integer.value[0] = 1;
  1865. else
  1866. ucontrol->value.integer.value[0] = 0;
  1867. return 0;
  1868. }
  1869. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1870. struct snd_ctl_elem_value *ucontrol)
  1871. {
  1872. struct snd_soc_dapm_widget *widget =
  1873. snd_soc_dapm_kcontrol_widget(kcontrol);
  1874. struct snd_soc_component *component =
  1875. snd_soc_dapm_to_component(widget->dapm);
  1876. struct soc_multi_mixer_control *mixer =
  1877. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1878. u32 spk_tx_id = mixer->shift;
  1879. u32 enable = ucontrol->value.integer.value[0];
  1880. struct device *wsa_dev = NULL;
  1881. struct wsa_macro_priv *wsa_priv = NULL;
  1882. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1883. return -EINVAL;
  1884. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1885. if (enable) {
  1886. if (spk_tx_id == WSA_MACRO_TX0 &&
  1887. !test_bit(WSA_MACRO_TX0,
  1888. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1889. set_bit(WSA_MACRO_TX0,
  1890. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1891. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1892. }
  1893. if (spk_tx_id == WSA_MACRO_TX1 &&
  1894. !test_bit(WSA_MACRO_TX1,
  1895. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1896. set_bit(WSA_MACRO_TX1,
  1897. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1898. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1899. }
  1900. } else {
  1901. if (spk_tx_id == WSA_MACRO_TX0 &&
  1902. test_bit(WSA_MACRO_TX0,
  1903. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1904. clear_bit(WSA_MACRO_TX0,
  1905. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1906. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1907. }
  1908. if (spk_tx_id == WSA_MACRO_TX1 &&
  1909. test_bit(WSA_MACRO_TX1,
  1910. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1911. clear_bit(WSA_MACRO_TX1,
  1912. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1913. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1914. }
  1915. }
  1916. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1917. return 0;
  1918. }
  1919. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1920. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1921. wsa_macro_vi_feed_mixer_get,
  1922. wsa_macro_vi_feed_mixer_put),
  1923. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1924. wsa_macro_vi_feed_mixer_get,
  1925. wsa_macro_vi_feed_mixer_put),
  1926. };
  1927. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1928. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1929. SND_SOC_NOPM, 0, 0),
  1930. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1931. SND_SOC_NOPM, 0, 0),
  1932. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1933. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1934. wsa_macro_enable_vi_feedback,
  1935. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1936. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1937. SND_SOC_NOPM, 0, 0),
  1938. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1939. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1940. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1941. WSA_MACRO_EC0_MUX, 0,
  1942. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1943. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1944. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1945. WSA_MACRO_EC1_MUX, 0,
  1946. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1947. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1948. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1949. &rx_mux[WSA_MACRO_RX0]),
  1950. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1951. &rx_mux[WSA_MACRO_RX1]),
  1952. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1953. &rx_mux[WSA_MACRO_RX_MIX0]),
  1954. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1955. &rx_mux[WSA_MACRO_RX_MIX1]),
  1956. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1957. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1958. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1959. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1960. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1961. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1963. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1964. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  1965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1966. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  1967. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  1968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1969. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  1970. &rx0_mix_mux, wsa_macro_enable_mix_path,
  1971. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1972. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  1973. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  1974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1975. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  1976. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  1977. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1978. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  1979. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  1980. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1981. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  1982. &rx1_mix_mux, wsa_macro_enable_mix_path,
  1983. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1984. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1985. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1986. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1987. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1988. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  1989. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  1990. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  1991. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1992. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  1993. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  1994. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  1995. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  1996. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  1997. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1998. SND_SOC_DAPM_POST_PMD),
  1999. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2000. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  2001. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2002. SND_SOC_DAPM_POST_PMD),
  2003. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2004. NULL, 0, wsa_macro_spk_boost_event,
  2005. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2006. SND_SOC_DAPM_POST_PMD),
  2007. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2008. NULL, 0, wsa_macro_spk_boost_event,
  2009. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2010. SND_SOC_DAPM_POST_PMD),
  2011. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2012. 0, 0, wsa_int0_vbat_mix_switch,
  2013. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2014. wsa_macro_enable_vbat,
  2015. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2016. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2017. 0, 0, wsa_int1_vbat_mix_switch,
  2018. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2019. wsa_macro_enable_vbat,
  2020. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2021. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2022. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2023. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2024. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2025. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2026. };
  2027. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2028. /* VI Feedback */
  2029. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2030. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2031. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2032. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2033. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2034. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2035. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2036. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2037. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2038. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2039. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2040. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2041. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2042. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2043. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2044. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2045. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2046. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2047. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2048. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2049. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2050. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2051. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2052. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2053. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2054. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2055. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2056. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2057. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2058. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2059. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2060. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2061. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2062. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2063. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2064. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2065. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2066. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2067. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2068. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2069. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2070. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2071. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2072. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2073. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2074. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2075. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2076. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2077. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2078. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2079. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2080. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2081. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2082. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2083. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2084. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2085. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2086. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2087. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2088. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2089. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2090. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2091. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2092. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2093. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2094. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2095. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2096. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2097. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2098. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2099. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2100. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2101. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2102. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2103. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2104. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2105. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2106. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2107. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2108. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2109. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2110. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2111. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2112. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2113. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2114. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2115. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2116. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2117. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2118. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2119. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2120. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2121. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2122. };
  2123. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2124. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2125. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2126. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2127. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2128. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2129. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2130. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2131. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2132. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2133. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2134. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2135. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2136. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2137. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2138. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2139. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2140. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2141. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2142. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2143. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2144. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2145. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2146. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2147. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2148. };
  2149. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2150. {
  2151. struct device *wsa_dev = NULL;
  2152. struct wsa_macro_priv *wsa_priv = NULL;
  2153. if (!component) {
  2154. pr_err("%s: NULL component pointer!\n", __func__);
  2155. return;
  2156. }
  2157. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2158. return;
  2159. switch (wsa_priv->bcl_pmic_params.id) {
  2160. case 0:
  2161. /* Enable ID0 to listen to respective PMIC group interrupts */
  2162. snd_soc_component_update_bits(component,
  2163. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2164. /* Update MC_SID0 */
  2165. snd_soc_component_update_bits(component,
  2166. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2167. wsa_priv->bcl_pmic_params.sid);
  2168. /* Update MC_PPID0 */
  2169. snd_soc_component_update_bits(component,
  2170. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2171. wsa_priv->bcl_pmic_params.ppid);
  2172. break;
  2173. case 1:
  2174. /* Enable ID1 to listen to respective PMIC group interrupts */
  2175. snd_soc_component_update_bits(component,
  2176. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2177. /* Update MC_SID1 */
  2178. snd_soc_component_update_bits(component,
  2179. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2180. wsa_priv->bcl_pmic_params.sid);
  2181. /* Update MC_PPID1 */
  2182. snd_soc_component_update_bits(component,
  2183. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2184. wsa_priv->bcl_pmic_params.ppid);
  2185. break;
  2186. default:
  2187. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2188. __func__, wsa_priv->bcl_pmic_params.id);
  2189. break;
  2190. }
  2191. }
  2192. static void wsa_macro_init_reg(struct snd_soc_component *component)
  2193. {
  2194. int i;
  2195. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2196. snd_soc_component_update_bits(component,
  2197. wsa_macro_reg_init[i].reg,
  2198. wsa_macro_reg_init[i].mask,
  2199. wsa_macro_reg_init[i].val);
  2200. wsa_macro_init_bcl_pmic_reg(component);
  2201. }
  2202. static int wsa_swrm_clock(void *handle, bool enable)
  2203. {
  2204. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2205. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2206. int ret = 0;
  2207. if (regmap == NULL) {
  2208. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2209. return -EINVAL;
  2210. }
  2211. mutex_lock(&wsa_priv->swr_clk_lock);
  2212. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2213. __func__, (enable ? "enable" : "disable"));
  2214. if (enable) {
  2215. if (wsa_priv->swr_clk_users == 0) {
  2216. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2217. if (ret < 0) {
  2218. dev_err(wsa_priv->dev,
  2219. "%s: wsa request clock enable failed\n",
  2220. __func__);
  2221. goto exit;
  2222. }
  2223. regmap_update_bits(regmap,
  2224. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2225. 0x01, 0x01);
  2226. regmap_update_bits(regmap,
  2227. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2228. 0x1C, 0x0C);
  2229. msm_cdc_pinctrl_select_active_state(
  2230. wsa_priv->wsa_swr_gpio_p);
  2231. }
  2232. wsa_priv->swr_clk_users++;
  2233. } else {
  2234. if (wsa_priv->swr_clk_users <= 0) {
  2235. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2236. __func__);
  2237. wsa_priv->swr_clk_users = 0;
  2238. goto exit;
  2239. }
  2240. wsa_priv->swr_clk_users--;
  2241. if (wsa_priv->swr_clk_users == 0) {
  2242. regmap_update_bits(regmap,
  2243. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2244. 0x01, 0x00);
  2245. msm_cdc_pinctrl_select_sleep_state(
  2246. wsa_priv->wsa_swr_gpio_p);
  2247. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2248. }
  2249. }
  2250. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2251. __func__, wsa_priv->swr_clk_users);
  2252. exit:
  2253. mutex_unlock(&wsa_priv->swr_clk_lock);
  2254. return ret;
  2255. }
  2256. static int wsa_macro_init(struct snd_soc_component *component)
  2257. {
  2258. struct snd_soc_dapm_context *dapm =
  2259. snd_soc_component_get_dapm(component);
  2260. int ret;
  2261. struct device *wsa_dev = NULL;
  2262. struct wsa_macro_priv *wsa_priv = NULL;
  2263. wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  2264. if (!wsa_dev) {
  2265. dev_err(component->dev,
  2266. "%s: null device for macro!\n", __func__);
  2267. return -EINVAL;
  2268. }
  2269. wsa_priv = dev_get_drvdata(wsa_dev);
  2270. if (!wsa_priv) {
  2271. dev_err(component->dev,
  2272. "%s: priv is null for macro!\n", __func__);
  2273. return -EINVAL;
  2274. }
  2275. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2276. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2277. if (ret < 0) {
  2278. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2279. return ret;
  2280. }
  2281. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2282. ARRAY_SIZE(wsa_audio_map));
  2283. if (ret < 0) {
  2284. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2285. return ret;
  2286. }
  2287. ret = snd_soc_dapm_new_widgets(dapm->card);
  2288. if (ret < 0) {
  2289. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2290. return ret;
  2291. }
  2292. ret = snd_soc_add_component_controls(component, wsa_macro_snd_controls,
  2293. ARRAY_SIZE(wsa_macro_snd_controls));
  2294. if (ret < 0) {
  2295. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2296. return ret;
  2297. }
  2298. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2299. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2300. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2301. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2302. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2303. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2304. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2305. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2306. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2307. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2308. snd_soc_dapm_sync(dapm);
  2309. wsa_priv->component = component;
  2310. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2311. wsa_macro_init_reg(component);
  2312. return 0;
  2313. }
  2314. static int wsa_macro_deinit(struct snd_soc_component *component)
  2315. {
  2316. struct device *wsa_dev = NULL;
  2317. struct wsa_macro_priv *wsa_priv = NULL;
  2318. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2319. return -EINVAL;
  2320. wsa_priv->component = NULL;
  2321. return 0;
  2322. }
  2323. static void wsa_macro_add_child_devices(struct work_struct *work)
  2324. {
  2325. struct wsa_macro_priv *wsa_priv;
  2326. struct platform_device *pdev;
  2327. struct device_node *node;
  2328. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2329. int ret;
  2330. u16 count = 0, ctrl_num = 0;
  2331. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2332. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2333. wsa_priv = container_of(work, struct wsa_macro_priv,
  2334. wsa_macro_add_child_devices_work);
  2335. if (!wsa_priv) {
  2336. pr_err("%s: Memory for wsa_priv does not exist\n",
  2337. __func__);
  2338. return;
  2339. }
  2340. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2341. dev_err(wsa_priv->dev,
  2342. "%s: DT node for wsa_priv does not exist\n", __func__);
  2343. return;
  2344. }
  2345. platdata = &wsa_priv->swr_plat_data;
  2346. wsa_priv->child_count = 0;
  2347. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2348. if (strnstr(node->name, "wsa_swr_master",
  2349. strlen("wsa_swr_master")) != NULL)
  2350. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2351. (WSA_MACRO_SWR_STRING_LEN - 1));
  2352. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2353. strlen("msm_cdc_pinctrl")) != NULL)
  2354. strlcpy(plat_dev_name, node->name,
  2355. (WSA_MACRO_SWR_STRING_LEN - 1));
  2356. else
  2357. continue;
  2358. pdev = platform_device_alloc(plat_dev_name, -1);
  2359. if (!pdev) {
  2360. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2361. __func__);
  2362. ret = -ENOMEM;
  2363. goto err;
  2364. }
  2365. pdev->dev.parent = wsa_priv->dev;
  2366. pdev->dev.of_node = node;
  2367. if (strnstr(node->name, "wsa_swr_master",
  2368. strlen("wsa_swr_master")) != NULL) {
  2369. ret = platform_device_add_data(pdev, platdata,
  2370. sizeof(*platdata));
  2371. if (ret) {
  2372. dev_err(&pdev->dev,
  2373. "%s: cannot add plat data ctrl:%d\n",
  2374. __func__, ctrl_num);
  2375. goto fail_pdev_add;
  2376. }
  2377. }
  2378. ret = platform_device_add(pdev);
  2379. if (ret) {
  2380. dev_err(&pdev->dev,
  2381. "%s: Cannot add platform device\n",
  2382. __func__);
  2383. goto fail_pdev_add;
  2384. }
  2385. if (!strcmp(node->name, "wsa_swr_master")) {
  2386. temp = krealloc(swr_ctrl_data,
  2387. (ctrl_num + 1) * sizeof(
  2388. struct wsa_macro_swr_ctrl_data),
  2389. GFP_KERNEL);
  2390. if (!temp) {
  2391. dev_err(&pdev->dev, "out of memory\n");
  2392. ret = -ENOMEM;
  2393. goto err;
  2394. }
  2395. swr_ctrl_data = temp;
  2396. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2397. ctrl_num++;
  2398. dev_dbg(&pdev->dev,
  2399. "%s: Added soundwire ctrl device(s)\n",
  2400. __func__);
  2401. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2402. }
  2403. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2404. wsa_priv->pdev_child_devices[
  2405. wsa_priv->child_count++] = pdev;
  2406. else
  2407. goto err;
  2408. }
  2409. return;
  2410. fail_pdev_add:
  2411. for (count = 0; count < wsa_priv->child_count; count++)
  2412. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2413. err:
  2414. return;
  2415. }
  2416. static void wsa_macro_init_ops(struct macro_ops *ops,
  2417. char __iomem *wsa_io_base)
  2418. {
  2419. memset(ops, 0, sizeof(struct macro_ops));
  2420. ops->init = wsa_macro_init;
  2421. ops->exit = wsa_macro_deinit;
  2422. ops->io_base = wsa_io_base;
  2423. ops->dai_ptr = wsa_macro_dai;
  2424. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2425. ops->mclk_fn = wsa_macro_mclk_ctrl;
  2426. ops->event_handler = wsa_macro_event_handler;
  2427. }
  2428. static int wsa_macro_probe(struct platform_device *pdev)
  2429. {
  2430. struct macro_ops ops;
  2431. struct wsa_macro_priv *wsa_priv;
  2432. u32 wsa_base_addr;
  2433. char __iomem *wsa_io_base;
  2434. int ret = 0;
  2435. struct clk *wsa_core_clk, *wsa_npl_clk;
  2436. u8 bcl_pmic_params[3];
  2437. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2438. GFP_KERNEL);
  2439. if (!wsa_priv)
  2440. return -ENOMEM;
  2441. wsa_priv->dev = &pdev->dev;
  2442. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2443. &wsa_base_addr);
  2444. if (ret) {
  2445. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2446. __func__, "reg");
  2447. return ret;
  2448. }
  2449. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2450. "qcom,wsa-swr-gpios", 0);
  2451. if (!wsa_priv->wsa_swr_gpio_p) {
  2452. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2453. __func__);
  2454. return -EINVAL;
  2455. }
  2456. wsa_io_base = devm_ioremap(&pdev->dev,
  2457. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2458. if (!wsa_io_base) {
  2459. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2460. return -EINVAL;
  2461. }
  2462. wsa_priv->wsa_io_base = wsa_io_base;
  2463. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2464. wsa_macro_add_child_devices);
  2465. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2466. wsa_priv->swr_plat_data.read = NULL;
  2467. wsa_priv->swr_plat_data.write = NULL;
  2468. wsa_priv->swr_plat_data.bulk_write = NULL;
  2469. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2470. wsa_priv->swr_plat_data.handle_irq = NULL;
  2471. /* Register MCLK for wsa macro */
  2472. wsa_core_clk = devm_clk_get(&pdev->dev, "wsa_core_clk");
  2473. if (IS_ERR(wsa_core_clk)) {
  2474. ret = PTR_ERR(wsa_core_clk);
  2475. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2476. __func__, "wsa_core_clk");
  2477. return ret;
  2478. }
  2479. wsa_priv->wsa_core_clk = wsa_core_clk;
  2480. /* Register npl clk for soundwire */
  2481. wsa_npl_clk = devm_clk_get(&pdev->dev, "wsa_npl_clk");
  2482. if (IS_ERR(wsa_npl_clk)) {
  2483. ret = PTR_ERR(wsa_npl_clk);
  2484. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2485. __func__, "wsa_npl_clk");
  2486. return ret;
  2487. }
  2488. wsa_priv->wsa_npl_clk = wsa_npl_clk;
  2489. ret = of_property_read_u8_array(pdev->dev.of_node,
  2490. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2491. sizeof(bcl_pmic_params));
  2492. if (ret) {
  2493. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2494. __func__, "qcom,wsa-bcl-pmic-params");
  2495. } else {
  2496. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2497. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2498. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2499. }
  2500. dev_set_drvdata(&pdev->dev, wsa_priv);
  2501. mutex_init(&wsa_priv->mclk_lock);
  2502. mutex_init(&wsa_priv->swr_clk_lock);
  2503. wsa_macro_init_ops(&ops, wsa_io_base);
  2504. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2505. if (ret < 0) {
  2506. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2507. goto reg_macro_fail;
  2508. }
  2509. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2510. return ret;
  2511. reg_macro_fail:
  2512. mutex_destroy(&wsa_priv->mclk_lock);
  2513. mutex_destroy(&wsa_priv->swr_clk_lock);
  2514. return ret;
  2515. }
  2516. static int wsa_macro_remove(struct platform_device *pdev)
  2517. {
  2518. struct wsa_macro_priv *wsa_priv;
  2519. u16 count = 0;
  2520. wsa_priv = dev_get_drvdata(&pdev->dev);
  2521. if (!wsa_priv)
  2522. return -EINVAL;
  2523. for (count = 0; count < wsa_priv->child_count &&
  2524. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2525. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2526. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2527. mutex_destroy(&wsa_priv->mclk_lock);
  2528. mutex_destroy(&wsa_priv->swr_clk_lock);
  2529. return 0;
  2530. }
  2531. static const struct of_device_id wsa_macro_dt_match[] = {
  2532. {.compatible = "qcom,wsa-macro"},
  2533. {}
  2534. };
  2535. static struct platform_driver wsa_macro_driver = {
  2536. .driver = {
  2537. .name = "wsa_macro",
  2538. .owner = THIS_MODULE,
  2539. .of_match_table = wsa_macro_dt_match,
  2540. },
  2541. .probe = wsa_macro_probe,
  2542. .remove = wsa_macro_remove,
  2543. };
  2544. module_platform_driver(wsa_macro_driver);
  2545. MODULE_DESCRIPTION("WSA macro driver");
  2546. MODULE_LICENSE("GPL v2");