va-macro.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. /* pm runtime auto suspend timer in msecs */
  18. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  19. #define VA_MACRO_MAX_OFFSET 0x1000
  20. #define VA_MACRO_NUM_DECIMATORS 8
  21. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define VA_MACRO_MCLK_FREQ 9600000
  33. #define VA_MACRO_TX_PATH_OFFSET 0x80
  34. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  36. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  37. #define MAX_RETRY_ATTEMPTS 250
  38. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  39. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  40. module_param(va_tx_unmute_delay, int, 0664);
  41. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  42. enum {
  43. VA_MACRO_AIF_INVALID = 0,
  44. VA_MACRO_AIF1_CAP,
  45. VA_MACRO_AIF2_CAP,
  46. VA_MACRO_MAX_DAIS,
  47. };
  48. enum {
  49. VA_MACRO_DEC0,
  50. VA_MACRO_DEC1,
  51. VA_MACRO_DEC2,
  52. VA_MACRO_DEC3,
  53. VA_MACRO_DEC4,
  54. VA_MACRO_DEC5,
  55. VA_MACRO_DEC6,
  56. VA_MACRO_DEC7,
  57. VA_MACRO_DEC_MAX,
  58. };
  59. enum {
  60. VA_MACRO_CLK_DIV_2,
  61. VA_MACRO_CLK_DIV_3,
  62. VA_MACRO_CLK_DIV_4,
  63. VA_MACRO_CLK_DIV_6,
  64. VA_MACRO_CLK_DIV_8,
  65. VA_MACRO_CLK_DIV_16,
  66. };
  67. struct va_mute_work {
  68. struct va_macro_priv *va_priv;
  69. u32 decimator;
  70. struct delayed_work dwork;
  71. };
  72. struct hpf_work {
  73. struct va_macro_priv *va_priv;
  74. u8 decimator;
  75. u8 hpf_cut_off_freq;
  76. struct delayed_work dwork;
  77. };
  78. struct va_macro_priv {
  79. struct device *dev;
  80. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  81. bool va_without_decimation;
  82. struct clk *va_core_clk;
  83. struct mutex mclk_lock;
  84. struct snd_soc_component *component;
  85. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  86. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  87. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  88. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  89. s32 dmic_0_1_clk_cnt;
  90. s32 dmic_2_3_clk_cnt;
  91. s32 dmic_4_5_clk_cnt;
  92. s32 dmic_6_7_clk_cnt;
  93. u16 dmic_clk_div;
  94. u16 va_mclk_users;
  95. char __iomem *va_io_base;
  96. struct regulator *micb_supply;
  97. u32 micb_voltage;
  98. u32 micb_current;
  99. int micb_users;
  100. };
  101. static bool va_macro_get_data(struct snd_soc_component *component,
  102. struct device **va_dev,
  103. struct va_macro_priv **va_priv,
  104. const char *func_name)
  105. {
  106. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  107. if (!(*va_dev)) {
  108. dev_err(component->dev,
  109. "%s: null device for macro!\n", func_name);
  110. return false;
  111. }
  112. *va_priv = dev_get_drvdata((*va_dev));
  113. if (!(*va_priv) || !(*va_priv)->component) {
  114. dev_err(component->dev,
  115. "%s: priv is null for macro!\n", func_name);
  116. return false;
  117. }
  118. return true;
  119. }
  120. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  121. bool mclk_enable, bool dapm)
  122. {
  123. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  124. int ret = 0;
  125. if (regmap == NULL) {
  126. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  127. return -EINVAL;
  128. }
  129. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  130. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  131. mutex_lock(&va_priv->mclk_lock);
  132. if (mclk_enable) {
  133. if (va_priv->va_mclk_users == 0) {
  134. ret = bolero_request_clock(va_priv->dev,
  135. VA_MACRO, MCLK_MUX0, true);
  136. if (ret < 0) {
  137. dev_err(va_priv->dev,
  138. "%s: va request clock en failed\n",
  139. __func__);
  140. goto exit;
  141. }
  142. regcache_mark_dirty(regmap);
  143. regcache_sync_region(regmap,
  144. VA_START_OFFSET,
  145. VA_MAX_OFFSET);
  146. regmap_update_bits(regmap,
  147. BOLERO_CDC_VA_CLK_RST_CTRL_MCLK_CONTROL,
  148. 0x01, 0x01);
  149. regmap_update_bits(regmap,
  150. BOLERO_CDC_VA_CLK_RST_CTRL_FS_CNT_CONTROL,
  151. 0x01, 0x01);
  152. regmap_update_bits(regmap,
  153. BOLERO_CDC_VA_TOP_CSR_TOP_CFG0,
  154. 0x02, 0x02);
  155. }
  156. va_priv->va_mclk_users++;
  157. } else {
  158. if (va_priv->va_mclk_users <= 0) {
  159. dev_err(va_priv->dev, "%s: clock already disabled\n",
  160. __func__);
  161. va_priv->va_mclk_users = 0;
  162. goto exit;
  163. }
  164. va_priv->va_mclk_users--;
  165. if (va_priv->va_mclk_users == 0) {
  166. regmap_update_bits(regmap,
  167. BOLERO_CDC_VA_TOP_CSR_TOP_CFG0,
  168. 0x02, 0x00);
  169. regmap_update_bits(regmap,
  170. BOLERO_CDC_VA_CLK_RST_CTRL_FS_CNT_CONTROL,
  171. 0x01, 0x00);
  172. regmap_update_bits(regmap,
  173. BOLERO_CDC_VA_CLK_RST_CTRL_MCLK_CONTROL,
  174. 0x01, 0x00);
  175. bolero_request_clock(va_priv->dev,
  176. VA_MACRO, MCLK_MUX0, false);
  177. }
  178. }
  179. exit:
  180. mutex_unlock(&va_priv->mclk_lock);
  181. return ret;
  182. }
  183. static int va_macro_event_handler(struct snd_soc_component *component,
  184. u16 event, u32 data)
  185. {
  186. struct device *va_dev = NULL;
  187. struct va_macro_priv *va_priv = NULL;
  188. int retry_cnt = MAX_RETRY_ATTEMPTS;
  189. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  190. return -EINVAL;
  191. switch (event) {
  192. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  193. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  194. dev_dbg(va_dev, "%s:retry_cnt: %d\n",
  195. __func__, retry_cnt);
  196. /*
  197. * loop and check every 20ms for va_mclk user count
  198. * to get reset to 0 which ensures userspace teardown
  199. * is done and SSR powerup seq can proceed.
  200. */
  201. msleep(20);
  202. retry_cnt--;
  203. }
  204. if (retry_cnt == 0)
  205. dev_err(va_dev,
  206. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  207. __func__);
  208. break;
  209. default:
  210. break;
  211. }
  212. return 0;
  213. }
  214. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  215. struct snd_kcontrol *kcontrol, int event)
  216. {
  217. struct snd_soc_component *component =
  218. snd_soc_dapm_to_component(w->dapm);
  219. int ret = 0;
  220. struct device *va_dev = NULL;
  221. struct va_macro_priv *va_priv = NULL;
  222. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  223. return -EINVAL;
  224. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  225. switch (event) {
  226. case SND_SOC_DAPM_PRE_PMU:
  227. ret = va_macro_mclk_enable(va_priv, 1, true);
  228. break;
  229. case SND_SOC_DAPM_POST_PMD:
  230. va_macro_mclk_enable(va_priv, 0, true);
  231. break;
  232. default:
  233. dev_err(va_priv->dev,
  234. "%s: invalid DAPM event %d\n", __func__, event);
  235. ret = -EINVAL;
  236. }
  237. return ret;
  238. }
  239. static int va_macro_mclk_ctrl(struct device *dev, bool enable)
  240. {
  241. struct va_macro_priv *va_priv = dev_get_drvdata(dev);
  242. int ret = 0;
  243. if (enable) {
  244. ret = clk_prepare_enable(va_priv->va_core_clk);
  245. if (ret < 0) {
  246. dev_err(dev, "%s:va mclk enable failed\n", __func__);
  247. goto exit;
  248. }
  249. } else {
  250. clk_disable_unprepare(va_priv->va_core_clk);
  251. }
  252. exit:
  253. return ret;
  254. }
  255. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  256. {
  257. struct delayed_work *hpf_delayed_work;
  258. struct hpf_work *hpf_work;
  259. struct va_macro_priv *va_priv;
  260. struct snd_soc_component *component;
  261. u16 dec_cfg_reg, hpf_gate_reg;
  262. u8 hpf_cut_off_freq;
  263. hpf_delayed_work = to_delayed_work(work);
  264. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  265. va_priv = hpf_work->va_priv;
  266. component = va_priv->component;
  267. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  268. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  269. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  270. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  271. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  272. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  273. __func__, hpf_work->decimator, hpf_cut_off_freq);
  274. snd_soc_component_update_bits(component,
  275. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  276. hpf_cut_off_freq << 5);
  277. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  278. /* Minimum 1 clk cycle delay is required as per HW spec */
  279. usleep_range(1000, 1010);
  280. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  281. }
  282. static void va_macro_mute_update_callback(struct work_struct *work)
  283. {
  284. struct va_mute_work *va_mute_dwork;
  285. struct snd_soc_component *component = NULL;
  286. struct va_macro_priv *va_priv;
  287. struct delayed_work *delayed_work;
  288. u16 tx_vol_ctl_reg, decimator;
  289. delayed_work = to_delayed_work(work);
  290. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  291. va_priv = va_mute_dwork->va_priv;
  292. component = va_priv->component;
  293. decimator = va_mute_dwork->decimator;
  294. tx_vol_ctl_reg =
  295. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  296. VA_MACRO_TX_PATH_OFFSET * decimator;
  297. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  298. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  299. __func__, decimator);
  300. }
  301. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  302. struct snd_ctl_elem_value *ucontrol)
  303. {
  304. struct snd_soc_dapm_widget *widget =
  305. snd_soc_dapm_kcontrol_widget(kcontrol);
  306. struct snd_soc_component *component =
  307. snd_soc_dapm_to_component(widget->dapm);
  308. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  309. unsigned int val;
  310. u16 mic_sel_reg;
  311. val = ucontrol->value.enumerated.item[0];
  312. if (val > e->items - 1)
  313. return -EINVAL;
  314. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  315. widget->name, val);
  316. switch (e->reg) {
  317. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  318. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  319. break;
  320. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  321. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  322. break;
  323. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  324. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  325. break;
  326. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  327. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  328. break;
  329. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  330. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  331. break;
  332. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  333. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  334. break;
  335. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  336. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  337. break;
  338. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  339. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  340. break;
  341. default:
  342. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  343. __func__, e->reg);
  344. return -EINVAL;
  345. }
  346. /* DMIC selected */
  347. if (val != 0)
  348. snd_soc_component_update_bits(component, mic_sel_reg,
  349. 1 << 7, 1 << 7);
  350. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  351. }
  352. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  353. struct snd_ctl_elem_value *ucontrol)
  354. {
  355. struct snd_soc_dapm_widget *widget =
  356. snd_soc_dapm_kcontrol_widget(kcontrol);
  357. struct snd_soc_component *component =
  358. snd_soc_dapm_to_component(widget->dapm);
  359. struct soc_multi_mixer_control *mixer =
  360. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  361. u32 dai_id = widget->shift;
  362. u32 dec_id = mixer->shift;
  363. struct device *va_dev = NULL;
  364. struct va_macro_priv *va_priv = NULL;
  365. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  366. return -EINVAL;
  367. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  368. ucontrol->value.integer.value[0] = 1;
  369. else
  370. ucontrol->value.integer.value[0] = 0;
  371. return 0;
  372. }
  373. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_dapm_widget *widget =
  377. snd_soc_dapm_kcontrol_widget(kcontrol);
  378. struct snd_soc_component *component =
  379. snd_soc_dapm_to_component(widget->dapm);
  380. struct snd_soc_dapm_update *update = NULL;
  381. struct soc_multi_mixer_control *mixer =
  382. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  383. u32 dai_id = widget->shift;
  384. u32 dec_id = mixer->shift;
  385. u32 enable = ucontrol->value.integer.value[0];
  386. struct device *va_dev = NULL;
  387. struct va_macro_priv *va_priv = NULL;
  388. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  389. return -EINVAL;
  390. if (enable) {
  391. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  392. va_priv->active_ch_cnt[dai_id]++;
  393. } else {
  394. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  395. va_priv->active_ch_cnt[dai_id]--;
  396. }
  397. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  398. return 0;
  399. }
  400. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  401. struct snd_kcontrol *kcontrol, int event)
  402. {
  403. struct snd_soc_component *component =
  404. snd_soc_dapm_to_component(w->dapm);
  405. u8 dmic_clk_en = 0x01;
  406. u16 dmic_clk_reg;
  407. s32 *dmic_clk_cnt;
  408. unsigned int dmic;
  409. int ret;
  410. char *wname;
  411. struct device *va_dev = NULL;
  412. struct va_macro_priv *va_priv = NULL;
  413. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  414. return -EINVAL;
  415. wname = strpbrk(w->name, "01234567");
  416. if (!wname) {
  417. dev_err(va_dev, "%s: widget not found\n", __func__);
  418. return -EINVAL;
  419. }
  420. ret = kstrtouint(wname, 10, &dmic);
  421. if (ret < 0) {
  422. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  423. __func__);
  424. return -EINVAL;
  425. }
  426. switch (dmic) {
  427. case 0:
  428. case 1:
  429. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  430. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  431. break;
  432. case 2:
  433. case 3:
  434. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  435. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  436. break;
  437. case 4:
  438. case 5:
  439. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  440. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  441. break;
  442. case 6:
  443. case 7:
  444. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  445. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  446. break;
  447. default:
  448. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  449. __func__);
  450. return -EINVAL;
  451. }
  452. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  453. __func__, event, dmic, *dmic_clk_cnt);
  454. switch (event) {
  455. case SND_SOC_DAPM_PRE_PMU:
  456. (*dmic_clk_cnt)++;
  457. if (*dmic_clk_cnt == 1) {
  458. snd_soc_component_update_bits(component,
  459. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  460. 0x80, 0x00);
  461. snd_soc_component_update_bits(component, dmic_clk_reg,
  462. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  463. va_priv->dmic_clk_div <<
  464. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  465. snd_soc_component_update_bits(component, dmic_clk_reg,
  466. dmic_clk_en, dmic_clk_en);
  467. }
  468. break;
  469. case SND_SOC_DAPM_POST_PMD:
  470. (*dmic_clk_cnt)--;
  471. if (*dmic_clk_cnt == 0) {
  472. snd_soc_component_update_bits(component, dmic_clk_reg,
  473. dmic_clk_en, 0);
  474. }
  475. break;
  476. }
  477. return 0;
  478. }
  479. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  480. struct snd_kcontrol *kcontrol, int event)
  481. {
  482. struct snd_soc_component *component =
  483. snd_soc_dapm_to_component(w->dapm);
  484. unsigned int decimator;
  485. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  486. u16 tx_gain_ctl_reg;
  487. u8 hpf_cut_off_freq;
  488. struct device *va_dev = NULL;
  489. struct va_macro_priv *va_priv = NULL;
  490. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  491. return -EINVAL;
  492. decimator = w->shift;
  493. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  494. w->name, decimator);
  495. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  496. VA_MACRO_TX_PATH_OFFSET * decimator;
  497. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  498. VA_MACRO_TX_PATH_OFFSET * decimator;
  499. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  500. VA_MACRO_TX_PATH_OFFSET * decimator;
  501. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  502. VA_MACRO_TX_PATH_OFFSET * decimator;
  503. switch (event) {
  504. case SND_SOC_DAPM_PRE_PMU:
  505. /* Enable TX PGA Mute */
  506. snd_soc_component_update_bits(component,
  507. tx_vol_ctl_reg, 0x10, 0x10);
  508. break;
  509. case SND_SOC_DAPM_POST_PMU:
  510. /* Enable TX CLK */
  511. snd_soc_component_update_bits(component,
  512. tx_vol_ctl_reg, 0x20, 0x20);
  513. snd_soc_component_update_bits(component,
  514. hpf_gate_reg, 0x01, 0x00);
  515. hpf_cut_off_freq = (snd_soc_component_read32(
  516. component, dec_cfg_reg) &
  517. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  518. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  519. hpf_cut_off_freq;
  520. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  521. snd_soc_component_update_bits(component, dec_cfg_reg,
  522. TX_HPF_CUT_OFF_FREQ_MASK,
  523. CF_MIN_3DB_150HZ << 5);
  524. snd_soc_component_update_bits(component,
  525. hpf_gate_reg, 0x02, 0x02);
  526. /*
  527. * Minimum 1 clk cycle delay is required as per HW spec
  528. */
  529. usleep_range(1000, 1010);
  530. snd_soc_component_update_bits(component,
  531. hpf_gate_reg, 0x02, 0x00);
  532. }
  533. /* schedule work queue to Remove Mute */
  534. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  535. msecs_to_jiffies(va_tx_unmute_delay));
  536. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  537. CF_MIN_3DB_150HZ)
  538. schedule_delayed_work(
  539. &va_priv->va_hpf_work[decimator].dwork,
  540. msecs_to_jiffies(300));
  541. /* apply gain after decimator is enabled */
  542. snd_soc_component_write(component, tx_gain_ctl_reg,
  543. snd_soc_component_read32(component, tx_gain_ctl_reg));
  544. break;
  545. case SND_SOC_DAPM_PRE_PMD:
  546. hpf_cut_off_freq =
  547. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  548. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  549. 0x10, 0x10);
  550. if (cancel_delayed_work_sync(
  551. &va_priv->va_hpf_work[decimator].dwork)) {
  552. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  553. snd_soc_component_update_bits(component,
  554. dec_cfg_reg,
  555. TX_HPF_CUT_OFF_FREQ_MASK,
  556. hpf_cut_off_freq << 5);
  557. snd_soc_component_update_bits(component,
  558. hpf_gate_reg,
  559. 0x02, 0x02);
  560. /*
  561. * Minimum 1 clk cycle delay is required
  562. * as per HW spec
  563. */
  564. usleep_range(1000, 1010);
  565. snd_soc_component_update_bits(component,
  566. hpf_gate_reg,
  567. 0x02, 0x00);
  568. }
  569. }
  570. cancel_delayed_work_sync(
  571. &va_priv->va_mute_dwork[decimator].dwork);
  572. break;
  573. case SND_SOC_DAPM_POST_PMD:
  574. /* Disable TX CLK */
  575. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  576. 0x20, 0x00);
  577. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  578. 0x10, 0x00);
  579. break;
  580. }
  581. return 0;
  582. }
  583. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  584. struct snd_kcontrol *kcontrol, int event)
  585. {
  586. struct snd_soc_component *component =
  587. snd_soc_dapm_to_component(w->dapm);
  588. struct device *va_dev = NULL;
  589. struct va_macro_priv *va_priv = NULL;
  590. int ret = 0;
  591. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  592. return -EINVAL;
  593. if (!va_priv->micb_supply) {
  594. dev_err(va_dev,
  595. "%s:regulator not provided in dtsi\n", __func__);
  596. return -EINVAL;
  597. }
  598. switch (event) {
  599. case SND_SOC_DAPM_PRE_PMU:
  600. if (va_priv->micb_users++ > 0)
  601. return 0;
  602. ret = regulator_set_voltage(va_priv->micb_supply,
  603. va_priv->micb_voltage,
  604. va_priv->micb_voltage);
  605. if (ret) {
  606. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  607. __func__, ret);
  608. return ret;
  609. }
  610. ret = regulator_set_load(va_priv->micb_supply,
  611. va_priv->micb_current);
  612. if (ret) {
  613. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  614. __func__, ret);
  615. return ret;
  616. }
  617. ret = regulator_enable(va_priv->micb_supply);
  618. if (ret) {
  619. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  620. __func__, ret);
  621. return ret;
  622. }
  623. break;
  624. case SND_SOC_DAPM_POST_PMD:
  625. if (--va_priv->micb_users > 0)
  626. return 0;
  627. if (va_priv->micb_users < 0) {
  628. va_priv->micb_users = 0;
  629. dev_dbg(va_dev, "%s: regulator already disabled\n",
  630. __func__);
  631. return 0;
  632. }
  633. ret = regulator_disable(va_priv->micb_supply);
  634. if (ret) {
  635. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  636. __func__, ret);
  637. return ret;
  638. }
  639. regulator_set_voltage(va_priv->micb_supply, 0,
  640. va_priv->micb_voltage);
  641. regulator_set_load(va_priv->micb_supply, 0);
  642. break;
  643. }
  644. return 0;
  645. }
  646. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  647. struct snd_pcm_hw_params *params,
  648. struct snd_soc_dai *dai)
  649. {
  650. int tx_fs_rate = -EINVAL;
  651. struct snd_soc_component *component = dai->component;
  652. u32 decimator, sample_rate;
  653. u16 tx_fs_reg = 0;
  654. struct device *va_dev = NULL;
  655. struct va_macro_priv *va_priv = NULL;
  656. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  657. return -EINVAL;
  658. dev_dbg(va_dev,
  659. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  660. dai->name, dai->id, params_rate(params),
  661. params_channels(params));
  662. sample_rate = params_rate(params);
  663. switch (sample_rate) {
  664. case 8000:
  665. tx_fs_rate = 0;
  666. break;
  667. case 16000:
  668. tx_fs_rate = 1;
  669. break;
  670. case 32000:
  671. tx_fs_rate = 3;
  672. break;
  673. case 48000:
  674. tx_fs_rate = 4;
  675. break;
  676. case 96000:
  677. tx_fs_rate = 5;
  678. break;
  679. case 192000:
  680. tx_fs_rate = 6;
  681. break;
  682. case 384000:
  683. tx_fs_rate = 7;
  684. break;
  685. default:
  686. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  687. __func__, params_rate(params));
  688. return -EINVAL;
  689. }
  690. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  691. VA_MACRO_DEC_MAX) {
  692. if (decimator >= 0) {
  693. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  694. VA_MACRO_TX_PATH_OFFSET * decimator;
  695. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  696. __func__, decimator, sample_rate);
  697. snd_soc_component_update_bits(component, tx_fs_reg,
  698. 0x0F, tx_fs_rate);
  699. } else {
  700. dev_err(va_dev,
  701. "%s: ERROR: Invalid decimator: %d\n",
  702. __func__, decimator);
  703. return -EINVAL;
  704. }
  705. }
  706. return 0;
  707. }
  708. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  709. unsigned int *tx_num, unsigned int *tx_slot,
  710. unsigned int *rx_num, unsigned int *rx_slot)
  711. {
  712. struct snd_soc_component *component = dai->component;
  713. struct device *va_dev = NULL;
  714. struct va_macro_priv *va_priv = NULL;
  715. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  716. return -EINVAL;
  717. switch (dai->id) {
  718. case VA_MACRO_AIF1_CAP:
  719. case VA_MACRO_AIF2_CAP:
  720. *tx_slot = va_priv->active_ch_mask[dai->id];
  721. *tx_num = va_priv->active_ch_cnt[dai->id];
  722. break;
  723. default:
  724. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  725. break;
  726. }
  727. return 0;
  728. }
  729. static struct snd_soc_dai_ops va_macro_dai_ops = {
  730. .hw_params = va_macro_hw_params,
  731. .get_channel_map = va_macro_get_channel_map,
  732. };
  733. static struct snd_soc_dai_driver va_macro_dai[] = {
  734. {
  735. .name = "va_macro_tx1",
  736. .id = VA_MACRO_AIF1_CAP,
  737. .capture = {
  738. .stream_name = "VA_AIF1 Capture",
  739. .rates = VA_MACRO_RATES,
  740. .formats = VA_MACRO_FORMATS,
  741. .rate_max = 192000,
  742. .rate_min = 8000,
  743. .channels_min = 1,
  744. .channels_max = 8,
  745. },
  746. .ops = &va_macro_dai_ops,
  747. },
  748. {
  749. .name = "va_macro_tx2",
  750. .id = VA_MACRO_AIF2_CAP,
  751. .capture = {
  752. .stream_name = "VA_AIF2 Capture",
  753. .rates = VA_MACRO_RATES,
  754. .formats = VA_MACRO_FORMATS,
  755. .rate_max = 192000,
  756. .rate_min = 8000,
  757. .channels_min = 1,
  758. .channels_max = 8,
  759. },
  760. .ops = &va_macro_dai_ops,
  761. },
  762. };
  763. #define STRING(name) #name
  764. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  765. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  766. static const struct snd_kcontrol_new name##_mux = \
  767. SOC_DAPM_ENUM(STRING(name), name##_enum)
  768. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  769. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  770. static const struct snd_kcontrol_new name##_mux = \
  771. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  772. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  773. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  774. static const char * const adc_mux_text[] = {
  775. "MSM_DMIC", "SWR_MIC"
  776. };
  777. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  778. 0, adc_mux_text);
  779. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  780. 0, adc_mux_text);
  781. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  782. 0, adc_mux_text);
  783. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  784. 0, adc_mux_text);
  785. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  786. 0, adc_mux_text);
  787. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  788. 0, adc_mux_text);
  789. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  790. 0, adc_mux_text);
  791. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  792. 0, adc_mux_text);
  793. static const char * const dmic_mux_text[] = {
  794. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  795. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  796. };
  797. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  798. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  799. va_macro_put_dec_enum);
  800. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  801. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  802. va_macro_put_dec_enum);
  803. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  804. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  805. va_macro_put_dec_enum);
  806. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  807. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  808. va_macro_put_dec_enum);
  809. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  810. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  811. va_macro_put_dec_enum);
  812. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  813. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  814. va_macro_put_dec_enum);
  815. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  816. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  817. va_macro_put_dec_enum);
  818. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  819. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  820. va_macro_put_dec_enum);
  821. static const char * const smic_mux_text[] = {
  822. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  823. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  824. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  825. };
  826. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  827. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  828. va_macro_put_dec_enum);
  829. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  830. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  831. va_macro_put_dec_enum);
  832. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  833. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  834. va_macro_put_dec_enum);
  835. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  836. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  837. va_macro_put_dec_enum);
  838. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  839. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  840. va_macro_put_dec_enum);
  841. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  842. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  843. va_macro_put_dec_enum);
  844. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  845. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  846. va_macro_put_dec_enum);
  847. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  848. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  849. va_macro_put_dec_enum);
  850. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  851. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  852. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  853. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  854. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  855. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  856. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  857. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  858. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  859. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  860. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  861. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  862. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  863. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  864. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  865. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  866. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  867. };
  868. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  869. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  870. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  871. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  872. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  873. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  874. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  875. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  876. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  877. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  878. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  879. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  880. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  881. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  882. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  883. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  884. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  885. };
  886. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  887. SND_SOC_DAPM_AIF_OUT("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  888. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0),
  889. SND_SOC_DAPM_AIF_OUT("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  890. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0),
  891. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  892. VA_MACRO_AIF1_CAP, 0,
  893. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  894. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  895. VA_MACRO_AIF2_CAP, 0,
  896. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  897. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  898. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  899. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  900. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  901. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  902. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  903. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  904. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  905. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  906. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  907. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  908. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  909. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  910. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  911. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  912. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  913. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  914. va_macro_enable_micbias,
  915. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  916. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  917. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  918. SND_SOC_DAPM_POST_PMD),
  919. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  920. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  921. SND_SOC_DAPM_POST_PMD),
  922. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  923. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  924. SND_SOC_DAPM_POST_PMD),
  925. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  926. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  927. SND_SOC_DAPM_POST_PMD),
  928. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  929. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  930. SND_SOC_DAPM_POST_PMD),
  931. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  932. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  933. SND_SOC_DAPM_POST_PMD),
  934. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  935. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  936. SND_SOC_DAPM_POST_PMD),
  937. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  938. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  939. SND_SOC_DAPM_POST_PMD),
  940. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  941. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  942. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  943. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  944. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  945. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  946. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  947. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  948. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  949. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  950. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  951. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  952. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  953. &va_dec0_mux, va_macro_enable_dec,
  954. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  955. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  956. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  957. &va_dec1_mux, va_macro_enable_dec,
  958. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  959. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  960. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  961. &va_dec2_mux, va_macro_enable_dec,
  962. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  963. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  964. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  965. &va_dec3_mux, va_macro_enable_dec,
  966. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  967. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  968. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  969. &va_dec4_mux, va_macro_enable_dec,
  970. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  971. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  972. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  973. &va_dec5_mux, va_macro_enable_dec,
  974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  975. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  976. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  977. &va_dec6_mux, va_macro_enable_dec,
  978. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  979. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  980. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  981. &va_dec7_mux, va_macro_enable_dec,
  982. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  983. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  984. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  985. va_macro_mclk_event,
  986. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  987. };
  988. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  989. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  990. va_macro_mclk_event,
  991. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  992. };
  993. static const struct snd_soc_dapm_route va_audio_map[] = {
  994. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  995. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  996. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  997. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  998. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  999. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1000. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1001. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1002. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1003. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1004. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1005. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1006. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1007. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1008. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1009. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1010. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1011. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1012. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1013. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1014. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1015. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1016. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1017. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1018. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1019. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1020. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1021. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1022. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1023. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1024. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1025. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1026. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1027. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1028. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1029. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1030. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1031. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1032. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1033. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1034. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1035. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1036. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1037. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1038. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1039. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1040. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1041. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1042. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1043. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1044. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1045. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1046. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1047. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1048. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1049. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1050. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1051. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1052. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1053. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1054. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1055. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1056. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1057. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1058. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1059. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1060. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1061. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1062. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1063. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1064. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1065. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1066. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1067. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1068. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1069. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1070. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1071. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1072. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1073. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1074. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1075. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1076. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1077. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1078. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1079. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1080. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1081. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1082. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1083. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1084. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1085. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1086. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1087. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1088. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1089. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1090. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1091. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1092. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1093. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1094. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1095. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1096. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1097. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1098. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1099. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1100. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1101. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1102. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1103. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1104. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1105. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1106. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1107. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1108. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1109. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1110. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1111. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1112. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1113. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1114. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1115. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1116. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1117. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1118. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1119. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1120. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1121. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1122. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1123. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1124. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1125. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1126. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1127. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1128. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1129. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1130. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1131. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1132. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1133. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1134. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1135. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1136. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1137. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1138. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1139. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1140. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1141. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1142. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1143. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1144. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1145. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1146. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1147. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1148. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1149. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1150. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1151. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1152. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1153. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1154. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1155. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1156. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1157. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1158. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1159. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1160. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1161. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1162. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1163. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1164. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1165. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1166. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1167. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1168. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1169. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1170. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1171. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1172. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1173. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1174. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1175. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1176. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1177. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1178. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1179. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1180. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1181. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1182. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1183. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1184. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1185. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1186. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1187. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1188. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1189. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1190. };
  1191. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1192. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1193. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1194. 0, -84, 40, digital_gain),
  1195. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1196. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1197. 0, -84, 40, digital_gain),
  1198. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1199. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1200. 0, -84, 40, digital_gain),
  1201. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1202. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1203. 0, -84, 40, digital_gain),
  1204. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1205. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1206. 0, -84, 40, digital_gain),
  1207. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1208. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1209. 0, -84, 40, digital_gain),
  1210. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1211. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1212. 0, -84, 40, digital_gain),
  1213. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1214. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1215. 0, -84, 40, digital_gain),
  1216. };
  1217. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1218. struct va_macro_priv *va_priv)
  1219. {
  1220. u32 div_factor;
  1221. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1222. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1223. mclk_rate % dmic_sample_rate != 0)
  1224. goto undefined_rate;
  1225. div_factor = mclk_rate / dmic_sample_rate;
  1226. switch (div_factor) {
  1227. case 2:
  1228. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1229. break;
  1230. case 3:
  1231. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1232. break;
  1233. case 4:
  1234. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1235. break;
  1236. case 6:
  1237. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1238. break;
  1239. case 8:
  1240. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1241. break;
  1242. case 16:
  1243. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1244. break;
  1245. default:
  1246. /* Any other DIV factor is invalid */
  1247. goto undefined_rate;
  1248. }
  1249. /* Valid dmic DIV factors */
  1250. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1251. __func__, div_factor, mclk_rate);
  1252. return dmic_sample_rate;
  1253. undefined_rate:
  1254. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1255. __func__, dmic_sample_rate, mclk_rate);
  1256. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1257. return dmic_sample_rate;
  1258. }
  1259. static int va_macro_init(struct snd_soc_component *component)
  1260. {
  1261. struct snd_soc_dapm_context *dapm =
  1262. snd_soc_component_get_dapm(component);
  1263. int ret, i;
  1264. struct device *va_dev = NULL;
  1265. struct va_macro_priv *va_priv = NULL;
  1266. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  1267. if (!va_dev) {
  1268. dev_err(component->dev,
  1269. "%s: null device for macro!\n", __func__);
  1270. return -EINVAL;
  1271. }
  1272. va_priv = dev_get_drvdata(va_dev);
  1273. if (!va_priv) {
  1274. dev_err(component->dev,
  1275. "%s: priv is null for macro!\n", __func__);
  1276. return -EINVAL;
  1277. }
  1278. if (va_priv->va_without_decimation) {
  1279. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1280. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1281. if (ret < 0) {
  1282. dev_err(va_dev,
  1283. "%s: Failed to add without dec controls\n",
  1284. __func__);
  1285. return ret;
  1286. }
  1287. va_priv->component = component;
  1288. return 0;
  1289. }
  1290. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1291. ARRAY_SIZE(va_macro_dapm_widgets));
  1292. if (ret < 0) {
  1293. dev_err(va_dev, "%s: Failed to add controls\n", __func__);
  1294. return ret;
  1295. }
  1296. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1297. ARRAY_SIZE(va_audio_map));
  1298. if (ret < 0) {
  1299. dev_err(va_dev, "%s: Failed to add routes\n", __func__);
  1300. return ret;
  1301. }
  1302. ret = snd_soc_dapm_new_widgets(dapm->card);
  1303. if (ret < 0) {
  1304. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1305. return ret;
  1306. }
  1307. ret = snd_soc_add_component_controls(component, va_macro_snd_controls,
  1308. ARRAY_SIZE(va_macro_snd_controls));
  1309. if (ret < 0) {
  1310. dev_err(va_dev, "%s: Failed to add snd_ctls\n", __func__);
  1311. return ret;
  1312. }
  1313. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1314. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1315. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1316. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1317. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1318. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1319. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1320. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1321. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1322. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1323. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1324. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1325. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1326. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1327. snd_soc_dapm_sync(dapm);
  1328. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1329. va_priv->va_hpf_work[i].va_priv = va_priv;
  1330. va_priv->va_hpf_work[i].decimator = i;
  1331. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1332. va_macro_tx_hpf_corner_freq_callback);
  1333. }
  1334. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1335. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1336. va_priv->va_mute_dwork[i].decimator = i;
  1337. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1338. va_macro_mute_update_callback);
  1339. }
  1340. va_priv->component = component;
  1341. return 0;
  1342. }
  1343. static int va_macro_deinit(struct snd_soc_component *component)
  1344. {
  1345. struct device *va_dev = NULL;
  1346. struct va_macro_priv *va_priv = NULL;
  1347. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1348. return -EINVAL;
  1349. va_priv->component = NULL;
  1350. return 0;
  1351. }
  1352. static void va_macro_init_ops(struct macro_ops *ops,
  1353. char __iomem *va_io_base,
  1354. bool va_without_decimation)
  1355. {
  1356. memset(ops, 0, sizeof(struct macro_ops));
  1357. if (!va_without_decimation) {
  1358. ops->dai_ptr = va_macro_dai;
  1359. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1360. } else {
  1361. ops->dai_ptr = NULL;
  1362. ops->num_dais = 0;
  1363. }
  1364. ops->init = va_macro_init;
  1365. ops->exit = va_macro_deinit;
  1366. ops->io_base = va_io_base;
  1367. ops->mclk_fn = va_macro_mclk_ctrl;
  1368. ops->event_handler = va_macro_event_handler;
  1369. }
  1370. static int va_macro_probe(struct platform_device *pdev)
  1371. {
  1372. struct macro_ops ops;
  1373. struct va_macro_priv *va_priv;
  1374. u32 va_base_addr, sample_rate = 0;
  1375. char __iomem *va_io_base;
  1376. struct clk *va_core_clk;
  1377. bool va_without_decimation = false;
  1378. const char *micb_supply_str = "va-vdd-micb-supply";
  1379. const char *micb_supply_str1 = "va-vdd-micb";
  1380. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1381. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1382. int ret = 0;
  1383. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1384. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1385. GFP_KERNEL);
  1386. if (!va_priv)
  1387. return -ENOMEM;
  1388. va_priv->dev = &pdev->dev;
  1389. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1390. &va_base_addr);
  1391. if (ret) {
  1392. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1393. __func__, "reg");
  1394. return ret;
  1395. }
  1396. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  1397. "qcom,va-without-decimation");
  1398. va_priv->va_without_decimation = va_without_decimation;
  1399. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1400. &sample_rate);
  1401. if (ret) {
  1402. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  1403. __func__, sample_rate);
  1404. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1405. } else {
  1406. if (va_macro_validate_dmic_sample_rate(
  1407. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1408. return -EINVAL;
  1409. }
  1410. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  1411. VA_MAX_OFFSET);
  1412. if (!va_io_base) {
  1413. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1414. return -EINVAL;
  1415. }
  1416. va_priv->va_io_base = va_io_base;
  1417. /* Register MCLK for va macro */
  1418. va_core_clk = devm_clk_get(&pdev->dev, "va_core_clk");
  1419. if (IS_ERR(va_core_clk)) {
  1420. ret = PTR_ERR(va_core_clk);
  1421. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  1422. __func__, "va_core_clk");
  1423. return ret;
  1424. }
  1425. va_priv->va_core_clk = va_core_clk;
  1426. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  1427. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  1428. micb_supply_str1);
  1429. if (IS_ERR(va_priv->micb_supply)) {
  1430. ret = PTR_ERR(va_priv->micb_supply);
  1431. dev_err(&pdev->dev,
  1432. "%s:Failed to get micbias supply for VA Mic %d\n",
  1433. __func__, ret);
  1434. return ret;
  1435. }
  1436. ret = of_property_read_u32(pdev->dev.of_node,
  1437. micb_voltage_str,
  1438. &va_priv->micb_voltage);
  1439. if (ret) {
  1440. dev_err(&pdev->dev,
  1441. "%s:Looking up %s property in node %s failed\n",
  1442. __func__, micb_voltage_str,
  1443. pdev->dev.of_node->full_name);
  1444. return ret;
  1445. }
  1446. ret = of_property_read_u32(pdev->dev.of_node,
  1447. micb_current_str,
  1448. &va_priv->micb_current);
  1449. if (ret) {
  1450. dev_err(&pdev->dev,
  1451. "%s:Looking up %s property in node %s failed\n",
  1452. __func__, micb_current_str,
  1453. pdev->dev.of_node->full_name);
  1454. return ret;
  1455. }
  1456. }
  1457. mutex_init(&va_priv->mclk_lock);
  1458. dev_set_drvdata(&pdev->dev, va_priv);
  1459. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  1460. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  1461. if (ret < 0) {
  1462. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1463. goto reg_macro_fail;
  1464. }
  1465. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  1466. pm_runtime_use_autosuspend(&pdev->dev);
  1467. pm_runtime_set_suspended(&pdev->dev);
  1468. pm_runtime_enable(&pdev->dev);
  1469. return ret;
  1470. reg_macro_fail:
  1471. mutex_destroy(&va_priv->mclk_lock);
  1472. return ret;
  1473. }
  1474. static int va_macro_remove(struct platform_device *pdev)
  1475. {
  1476. struct va_macro_priv *va_priv;
  1477. va_priv = dev_get_drvdata(&pdev->dev);
  1478. if (!va_priv)
  1479. return -EINVAL;
  1480. pm_runtime_disable(&pdev->dev);
  1481. pm_runtime_set_suspended(&pdev->dev);
  1482. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  1483. mutex_destroy(&va_priv->mclk_lock);
  1484. return 0;
  1485. }
  1486. static const struct of_device_id va_macro_dt_match[] = {
  1487. {.compatible = "qcom,va-macro"},
  1488. {}
  1489. };
  1490. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1491. SET_RUNTIME_PM_OPS(
  1492. bolero_runtime_suspend,
  1493. bolero_runtime_resume,
  1494. NULL
  1495. )
  1496. };
  1497. static struct platform_driver va_macro_driver = {
  1498. .driver = {
  1499. .name = "va_macro",
  1500. .owner = THIS_MODULE,
  1501. .pm = &bolero_dev_pm_ops,
  1502. .of_match_table = va_macro_dt_match,
  1503. },
  1504. .probe = va_macro_probe,
  1505. .remove = va_macro_remove,
  1506. };
  1507. module_platform_driver(va_macro_driver);
  1508. MODULE_DESCRIPTION("VA macro driver");
  1509. MODULE_LICENSE("GPL v2");