tx-macro.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <soc/swr-wcd.h>
  14. #include "bolero-cdc.h"
  15. #include "bolero-cdc-registers.h"
  16. #include "../msm-cdc-pinctrl.h"
  17. #define TX_MACRO_MAX_OFFSET 0x1000
  18. #define NUM_DECIMATORS 8
  19. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  20. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  21. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  22. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  23. SNDRV_PCM_FMTBIT_S24_LE |\
  24. SNDRV_PCM_FMTBIT_S24_3LE)
  25. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  26. #define CF_MIN_3DB_4HZ 0x0
  27. #define CF_MIN_3DB_75HZ 0x1
  28. #define CF_MIN_3DB_150HZ 0x2
  29. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  30. #define TX_MACRO_MCLK_FREQ 9600000
  31. #define TX_MACRO_TX_PATH_OFFSET 0x80
  32. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  33. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  34. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  35. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  36. module_param(tx_unmute_delay, int, 0664);
  37. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  38. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  39. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  40. struct snd_pcm_hw_params *params,
  41. struct snd_soc_dai *dai);
  42. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  43. unsigned int *tx_num, unsigned int *tx_slot,
  44. unsigned int *rx_num, unsigned int *rx_slot);
  45. #define TX_MACRO_SWR_STRING_LEN 80
  46. #define TX_MACRO_CHILD_DEVICES_MAX 3
  47. /* Hold instance to soundwire platform device */
  48. struct tx_macro_swr_ctrl_data {
  49. struct platform_device *tx_swr_pdev;
  50. };
  51. struct tx_macro_swr_ctrl_platform_data {
  52. void *handle; /* holds codec private data */
  53. int (*read)(void *handle, int reg);
  54. int (*write)(void *handle, int reg, int val);
  55. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  56. int (*clk)(void *handle, bool enable);
  57. int (*handle_irq)(void *handle,
  58. irqreturn_t (*swrm_irq_handler)(int irq,
  59. void *data),
  60. void *swrm_handle,
  61. int action);
  62. };
  63. enum {
  64. TX_MACRO_AIF_INVALID = 0,
  65. TX_MACRO_AIF1_CAP,
  66. TX_MACRO_AIF2_CAP,
  67. TX_MACRO_MAX_DAIS
  68. };
  69. enum {
  70. TX_MACRO_DEC0,
  71. TX_MACRO_DEC1,
  72. TX_MACRO_DEC2,
  73. TX_MACRO_DEC3,
  74. TX_MACRO_DEC4,
  75. TX_MACRO_DEC5,
  76. TX_MACRO_DEC6,
  77. TX_MACRO_DEC7,
  78. TX_MACRO_DEC_MAX,
  79. };
  80. enum {
  81. TX_MACRO_CLK_DIV_2,
  82. TX_MACRO_CLK_DIV_3,
  83. TX_MACRO_CLK_DIV_4,
  84. TX_MACRO_CLK_DIV_6,
  85. TX_MACRO_CLK_DIV_8,
  86. TX_MACRO_CLK_DIV_16,
  87. };
  88. enum {
  89. MSM_DMIC,
  90. SWR_MIC,
  91. ANC_FB_TUNE1
  92. };
  93. struct tx_mute_work {
  94. struct tx_macro_priv *tx_priv;
  95. u32 decimator;
  96. struct delayed_work dwork;
  97. };
  98. struct hpf_work {
  99. struct tx_macro_priv *tx_priv;
  100. u8 decimator;
  101. u8 hpf_cut_off_freq;
  102. struct delayed_work dwork;
  103. };
  104. struct tx_macro_priv {
  105. struct device *dev;
  106. bool dec_active[NUM_DECIMATORS];
  107. int tx_mclk_users;
  108. int swr_clk_users;
  109. struct clk *tx_core_clk;
  110. struct clk *tx_npl_clk;
  111. struct mutex mclk_lock;
  112. struct mutex swr_clk_lock;
  113. struct snd_soc_component *component;
  114. struct device_node *tx_swr_gpio_p;
  115. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  116. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  117. struct work_struct tx_macro_add_child_devices_work;
  118. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  119. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  120. s32 dmic_0_1_clk_cnt;
  121. s32 dmic_2_3_clk_cnt;
  122. s32 dmic_4_5_clk_cnt;
  123. s32 dmic_6_7_clk_cnt;
  124. u16 dmic_clk_div;
  125. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  127. char __iomem *tx_io_base;
  128. struct platform_device *pdev_child_devices
  129. [TX_MACRO_CHILD_DEVICES_MAX];
  130. int child_count;
  131. };
  132. static bool tx_macro_get_data(struct snd_soc_component *component,
  133. struct device **tx_dev,
  134. struct tx_macro_priv **tx_priv,
  135. const char *func_name)
  136. {
  137. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  138. if (!(*tx_dev)) {
  139. dev_err(component->dev,
  140. "%s: null device for macro!\n", func_name);
  141. return false;
  142. }
  143. *tx_priv = dev_get_drvdata((*tx_dev));
  144. if (!(*tx_priv)) {
  145. dev_err(component->dev,
  146. "%s: priv is null for macro!\n", func_name);
  147. return false;
  148. }
  149. if (!(*tx_priv)->component) {
  150. dev_err(component->dev,
  151. "%s: tx_priv->component not initialized!\n", func_name);
  152. return false;
  153. }
  154. return true;
  155. }
  156. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  157. bool mclk_enable)
  158. {
  159. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  160. int ret = 0;
  161. if (regmap == NULL) {
  162. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  163. return -EINVAL;
  164. }
  165. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  166. __func__, mclk_enable, tx_priv->tx_mclk_users);
  167. mutex_lock(&tx_priv->mclk_lock);
  168. if (mclk_enable) {
  169. if (tx_priv->tx_mclk_users == 0) {
  170. ret = bolero_request_clock(tx_priv->dev,
  171. TX_MACRO, MCLK_MUX0, true);
  172. if (ret < 0) {
  173. dev_err(tx_priv->dev,
  174. "%s: request clock enable failed\n",
  175. __func__);
  176. goto exit;
  177. }
  178. regcache_mark_dirty(regmap);
  179. regcache_sync_region(regmap,
  180. TX_START_OFFSET,
  181. TX_MAX_OFFSET);
  182. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  183. regmap_update_bits(regmap,
  184. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  185. regmap_update_bits(regmap,
  186. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  187. 0x01, 0x01);
  188. regmap_update_bits(regmap,
  189. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  190. 0x01, 0x01);
  191. }
  192. tx_priv->tx_mclk_users++;
  193. } else {
  194. if (tx_priv->tx_mclk_users <= 0) {
  195. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  196. __func__);
  197. tx_priv->tx_mclk_users = 0;
  198. goto exit;
  199. }
  200. tx_priv->tx_mclk_users--;
  201. if (tx_priv->tx_mclk_users == 0) {
  202. regmap_update_bits(regmap,
  203. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  204. 0x01, 0x00);
  205. regmap_update_bits(regmap,
  206. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  207. 0x01, 0x00);
  208. bolero_request_clock(tx_priv->dev,
  209. TX_MACRO, MCLK_MUX0, false);
  210. }
  211. }
  212. exit:
  213. mutex_unlock(&tx_priv->mclk_lock);
  214. return ret;
  215. }
  216. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  217. struct snd_kcontrol *kcontrol, int event)
  218. {
  219. struct snd_soc_component *component =
  220. snd_soc_dapm_to_component(w->dapm);
  221. int ret = 0;
  222. struct device *tx_dev = NULL;
  223. struct tx_macro_priv *tx_priv = NULL;
  224. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  225. return -EINVAL;
  226. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  227. switch (event) {
  228. case SND_SOC_DAPM_PRE_PMU:
  229. ret = tx_macro_mclk_enable(tx_priv, 1);
  230. break;
  231. case SND_SOC_DAPM_POST_PMD:
  232. ret = tx_macro_mclk_enable(tx_priv, 0);
  233. break;
  234. default:
  235. dev_err(tx_priv->dev,
  236. "%s: invalid DAPM event %d\n", __func__, event);
  237. ret = -EINVAL;
  238. }
  239. return ret;
  240. }
  241. static int tx_macro_mclk_ctrl(struct device *dev, bool enable)
  242. {
  243. struct tx_macro_priv *tx_priv = dev_get_drvdata(dev);
  244. int ret = 0;
  245. if (enable) {
  246. ret = clk_prepare_enable(tx_priv->tx_core_clk);
  247. if (ret < 0) {
  248. dev_err(dev, "%s:tx mclk enable failed\n", __func__);
  249. goto exit;
  250. }
  251. ret = clk_prepare_enable(tx_priv->tx_npl_clk);
  252. if (ret < 0) {
  253. dev_err(dev, "%s:tx npl_clk enable failed\n",
  254. __func__);
  255. clk_disable_unprepare(tx_priv->tx_core_clk);
  256. goto exit;
  257. }
  258. } else {
  259. clk_disable_unprepare(tx_priv->tx_npl_clk);
  260. clk_disable_unprepare(tx_priv->tx_core_clk);
  261. }
  262. exit:
  263. return ret;
  264. }
  265. static int tx_macro_event_handler(struct snd_soc_component *component,
  266. u16 event, u32 data)
  267. {
  268. struct device *tx_dev = NULL;
  269. struct tx_macro_priv *tx_priv = NULL;
  270. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  271. return -EINVAL;
  272. switch (event) {
  273. case BOLERO_MACRO_EVT_SSR_DOWN:
  274. swrm_wcd_notify(
  275. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  276. SWR_DEVICE_SSR_DOWN, NULL);
  277. swrm_wcd_notify(
  278. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  279. SWR_DEVICE_DOWN, NULL);
  280. break;
  281. case BOLERO_MACRO_EVT_SSR_UP:
  282. swrm_wcd_notify(
  283. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  284. SWR_DEVICE_SSR_UP, NULL);
  285. break;
  286. }
  287. return 0;
  288. }
  289. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  290. u32 data)
  291. {
  292. struct device *tx_dev = NULL;
  293. struct tx_macro_priv *tx_priv = NULL;
  294. u32 ipc_wakeup = data;
  295. int ret = 0;
  296. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  297. return -EINVAL;
  298. ret = swrm_wcd_notify(
  299. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  300. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  301. return ret;
  302. }
  303. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  304. {
  305. struct delayed_work *hpf_delayed_work = NULL;
  306. struct hpf_work *hpf_work = NULL;
  307. struct tx_macro_priv *tx_priv = NULL;
  308. struct snd_soc_component *component = NULL;
  309. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  310. u8 hpf_cut_off_freq = 0;
  311. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  312. hpf_delayed_work = to_delayed_work(work);
  313. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  314. tx_priv = hpf_work->tx_priv;
  315. component = tx_priv->component;
  316. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  317. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  318. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  319. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  320. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  321. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  322. __func__, hpf_work->decimator, hpf_cut_off_freq);
  323. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  324. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  325. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  326. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  327. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  328. adc_n = snd_soc_component_read32(component, adc_reg) &
  329. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  330. if (adc_n >= BOLERO_ADC_MAX)
  331. goto tx_hpf_set;
  332. /* analog mic clear TX hold */
  333. bolero_clear_amic_tx_hold(component->dev, adc_n);
  334. }
  335. tx_hpf_set:
  336. snd_soc_component_update_bits(component,
  337. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  338. hpf_cut_off_freq << 5);
  339. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  340. /* Minimum 1 clk cycle delay is required as per HW spec */
  341. usleep_range(1000, 1010);
  342. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  343. }
  344. static void tx_macro_mute_update_callback(struct work_struct *work)
  345. {
  346. struct tx_mute_work *tx_mute_dwork = NULL;
  347. struct snd_soc_component *component = NULL;
  348. struct tx_macro_priv *tx_priv = NULL;
  349. struct delayed_work *delayed_work = NULL;
  350. u16 tx_vol_ctl_reg = 0;
  351. u8 decimator = 0;
  352. delayed_work = to_delayed_work(work);
  353. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  354. tx_priv = tx_mute_dwork->tx_priv;
  355. component = tx_priv->component;
  356. decimator = tx_mute_dwork->decimator;
  357. tx_vol_ctl_reg =
  358. BOLERO_CDC_TX0_TX_PATH_CTL +
  359. TX_MACRO_TX_PATH_OFFSET * decimator;
  360. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  361. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  362. __func__, decimator);
  363. }
  364. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_dapm_widget *widget =
  368. snd_soc_dapm_kcontrol_widget(kcontrol);
  369. struct snd_soc_component *component =
  370. snd_soc_dapm_to_component(widget->dapm);
  371. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  372. unsigned int val = 0;
  373. u16 mic_sel_reg = 0;
  374. val = ucontrol->value.enumerated.item[0];
  375. if (val > e->items - 1)
  376. return -EINVAL;
  377. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  378. widget->name, val);
  379. switch (e->reg) {
  380. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  381. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  382. break;
  383. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  384. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  385. break;
  386. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  387. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  388. break;
  389. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  390. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  391. break;
  392. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  393. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  394. break;
  395. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  396. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  397. break;
  398. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  399. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  400. break;
  401. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  402. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  403. break;
  404. default:
  405. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  406. __func__, e->reg);
  407. return -EINVAL;
  408. }
  409. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  410. if (val != 0) {
  411. if (val < 5)
  412. snd_soc_component_update_bits(component,
  413. mic_sel_reg,
  414. 1 << 7, 0x0 << 7);
  415. else
  416. snd_soc_component_update_bits(component,
  417. mic_sel_reg,
  418. 1 << 7, 0x1 << 7);
  419. }
  420. } else {
  421. /* DMIC selected */
  422. if (val != 0)
  423. snd_soc_component_update_bits(component, mic_sel_reg,
  424. 1 << 7, 1 << 7);
  425. }
  426. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  427. }
  428. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  429. struct snd_ctl_elem_value *ucontrol)
  430. {
  431. struct snd_soc_dapm_widget *widget =
  432. snd_soc_dapm_kcontrol_widget(kcontrol);
  433. struct snd_soc_component *component =
  434. snd_soc_dapm_to_component(widget->dapm);
  435. struct soc_multi_mixer_control *mixer =
  436. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  437. u32 dai_id = widget->shift;
  438. u32 dec_id = mixer->shift;
  439. struct device *tx_dev = NULL;
  440. struct tx_macro_priv *tx_priv = NULL;
  441. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  442. return -EINVAL;
  443. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  444. ucontrol->value.integer.value[0] = 1;
  445. else
  446. ucontrol->value.integer.value[0] = 0;
  447. return 0;
  448. }
  449. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  450. struct snd_ctl_elem_value *ucontrol)
  451. {
  452. struct snd_soc_dapm_widget *widget =
  453. snd_soc_dapm_kcontrol_widget(kcontrol);
  454. struct snd_soc_component *component =
  455. snd_soc_dapm_to_component(widget->dapm);
  456. struct snd_soc_dapm_update *update = NULL;
  457. struct soc_multi_mixer_control *mixer =
  458. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  459. u32 dai_id = widget->shift;
  460. u32 dec_id = mixer->shift;
  461. u32 enable = ucontrol->value.integer.value[0];
  462. struct device *tx_dev = NULL;
  463. struct tx_macro_priv *tx_priv = NULL;
  464. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  465. return -EINVAL;
  466. if (enable) {
  467. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  468. tx_priv->active_ch_cnt[dai_id]++;
  469. } else {
  470. tx_priv->active_ch_cnt[dai_id]--;
  471. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  472. }
  473. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  474. return 0;
  475. }
  476. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  477. struct snd_kcontrol *kcontrol, int event)
  478. {
  479. struct snd_soc_component *component =
  480. snd_soc_dapm_to_component(w->dapm);
  481. u8 dmic_clk_en = 0x01;
  482. u16 dmic_clk_reg = 0;
  483. s32 *dmic_clk_cnt = NULL;
  484. unsigned int dmic = 0;
  485. int ret = 0;
  486. char *wname = NULL;
  487. struct device *tx_dev = NULL;
  488. struct tx_macro_priv *tx_priv = NULL;
  489. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  490. return -EINVAL;
  491. wname = strpbrk(w->name, "01234567");
  492. if (!wname) {
  493. dev_err(component->dev, "%s: widget not found\n", __func__);
  494. return -EINVAL;
  495. }
  496. ret = kstrtouint(wname, 10, &dmic);
  497. if (ret < 0) {
  498. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  499. __func__);
  500. return -EINVAL;
  501. }
  502. switch (dmic) {
  503. case 0:
  504. case 1:
  505. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  506. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  507. break;
  508. case 2:
  509. case 3:
  510. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  511. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  512. break;
  513. case 4:
  514. case 5:
  515. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  516. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  517. break;
  518. case 6:
  519. case 7:
  520. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  521. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  522. break;
  523. default:
  524. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  525. __func__);
  526. return -EINVAL;
  527. }
  528. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  529. __func__, event, dmic, *dmic_clk_cnt);
  530. switch (event) {
  531. case SND_SOC_DAPM_PRE_PMU:
  532. (*dmic_clk_cnt)++;
  533. if (*dmic_clk_cnt == 1) {
  534. snd_soc_component_update_bits(component,
  535. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  536. 0x80, 0x00);
  537. snd_soc_component_update_bits(component, dmic_clk_reg,
  538. 0x0E, tx_priv->dmic_clk_div << 0x1);
  539. snd_soc_component_update_bits(component, dmic_clk_reg,
  540. dmic_clk_en, dmic_clk_en);
  541. }
  542. break;
  543. case SND_SOC_DAPM_POST_PMD:
  544. (*dmic_clk_cnt)--;
  545. if (*dmic_clk_cnt == 0)
  546. snd_soc_component_update_bits(component, dmic_clk_reg,
  547. dmic_clk_en, 0);
  548. break;
  549. }
  550. return 0;
  551. }
  552. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  553. struct snd_kcontrol *kcontrol, int event)
  554. {
  555. struct snd_soc_component *component =
  556. snd_soc_dapm_to_component(w->dapm);
  557. unsigned int decimator = 0;
  558. u16 tx_vol_ctl_reg = 0;
  559. u16 dec_cfg_reg = 0;
  560. u16 hpf_gate_reg = 0;
  561. u16 tx_gain_ctl_reg = 0;
  562. u8 hpf_cut_off_freq = 0;
  563. struct device *tx_dev = NULL;
  564. struct tx_macro_priv *tx_priv = NULL;
  565. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  566. return -EINVAL;
  567. decimator = w->shift;
  568. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  569. w->name, decimator);
  570. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  571. TX_MACRO_TX_PATH_OFFSET * decimator;
  572. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  573. TX_MACRO_TX_PATH_OFFSET * decimator;
  574. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  575. TX_MACRO_TX_PATH_OFFSET * decimator;
  576. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  577. TX_MACRO_TX_PATH_OFFSET * decimator;
  578. switch (event) {
  579. case SND_SOC_DAPM_PRE_PMU:
  580. /* Enable TX PGA Mute */
  581. snd_soc_component_update_bits(component,
  582. tx_vol_ctl_reg, 0x10, 0x10);
  583. break;
  584. case SND_SOC_DAPM_POST_PMU:
  585. snd_soc_component_update_bits(component,
  586. tx_vol_ctl_reg, 0x20, 0x20);
  587. snd_soc_component_update_bits(component,
  588. hpf_gate_reg, 0x01, 0x00);
  589. hpf_cut_off_freq = (
  590. snd_soc_component_read32(component, dec_cfg_reg) &
  591. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  592. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  593. hpf_cut_off_freq;
  594. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  595. snd_soc_component_update_bits(component, dec_cfg_reg,
  596. TX_HPF_CUT_OFF_FREQ_MASK,
  597. CF_MIN_3DB_150HZ << 5);
  598. /* schedule work queue to Remove Mute */
  599. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  600. msecs_to_jiffies(tx_unmute_delay));
  601. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  602. CF_MIN_3DB_150HZ) {
  603. schedule_delayed_work(
  604. &tx_priv->tx_hpf_work[decimator].dwork,
  605. msecs_to_jiffies(300));
  606. snd_soc_component_update_bits(component,
  607. hpf_gate_reg, 0x02, 0x02);
  608. /*
  609. * Minimum 1 clk cycle delay is required as per HW spec
  610. */
  611. usleep_range(1000, 1010);
  612. snd_soc_component_update_bits(component,
  613. hpf_gate_reg, 0x02, 0x00);
  614. }
  615. /* apply gain after decimator is enabled */
  616. snd_soc_component_write(component, tx_gain_ctl_reg,
  617. snd_soc_component_read32(component,
  618. tx_gain_ctl_reg));
  619. break;
  620. case SND_SOC_DAPM_PRE_PMD:
  621. hpf_cut_off_freq =
  622. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  623. snd_soc_component_update_bits(component,
  624. tx_vol_ctl_reg, 0x10, 0x10);
  625. if (cancel_delayed_work_sync(
  626. &tx_priv->tx_hpf_work[decimator].dwork)) {
  627. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  628. snd_soc_component_update_bits(
  629. component, dec_cfg_reg,
  630. TX_HPF_CUT_OFF_FREQ_MASK,
  631. hpf_cut_off_freq << 5);
  632. snd_soc_component_update_bits(component,
  633. hpf_gate_reg,
  634. 0x02, 0x02);
  635. /*
  636. * Minimum 1 clk cycle delay is required
  637. * as per HW spec
  638. */
  639. usleep_range(1000, 1010);
  640. snd_soc_component_update_bits(component,
  641. hpf_gate_reg,
  642. 0x02, 0x00);
  643. }
  644. }
  645. cancel_delayed_work_sync(
  646. &tx_priv->tx_mute_dwork[decimator].dwork);
  647. break;
  648. case SND_SOC_DAPM_POST_PMD:
  649. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  650. 0x20, 0x00);
  651. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  652. 0x10, 0x00);
  653. break;
  654. }
  655. return 0;
  656. }
  657. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  658. struct snd_kcontrol *kcontrol, int event)
  659. {
  660. return 0;
  661. }
  662. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  663. struct snd_pcm_hw_params *params,
  664. struct snd_soc_dai *dai)
  665. {
  666. int tx_fs_rate = -EINVAL;
  667. struct snd_soc_component *component = dai->component;
  668. u32 decimator = 0;
  669. u32 sample_rate = 0;
  670. u16 tx_fs_reg = 0;
  671. struct device *tx_dev = NULL;
  672. struct tx_macro_priv *tx_priv = NULL;
  673. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  674. return -EINVAL;
  675. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  676. dai->name, dai->id, params_rate(params),
  677. params_channels(params));
  678. sample_rate = params_rate(params);
  679. switch (sample_rate) {
  680. case 8000:
  681. tx_fs_rate = 0;
  682. break;
  683. case 16000:
  684. tx_fs_rate = 1;
  685. break;
  686. case 32000:
  687. tx_fs_rate = 3;
  688. break;
  689. case 48000:
  690. tx_fs_rate = 4;
  691. break;
  692. case 96000:
  693. tx_fs_rate = 5;
  694. break;
  695. case 192000:
  696. tx_fs_rate = 6;
  697. break;
  698. case 384000:
  699. tx_fs_rate = 7;
  700. break;
  701. default:
  702. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  703. __func__, params_rate(params));
  704. return -EINVAL;
  705. }
  706. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  707. TX_MACRO_DEC_MAX) {
  708. if (decimator >= 0) {
  709. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  710. TX_MACRO_TX_PATH_OFFSET * decimator;
  711. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  712. __func__, decimator, sample_rate);
  713. snd_soc_component_update_bits(component, tx_fs_reg,
  714. 0x0F, tx_fs_rate);
  715. } else {
  716. dev_err(component->dev,
  717. "%s: ERROR: Invalid decimator: %d\n",
  718. __func__, decimator);
  719. return -EINVAL;
  720. }
  721. }
  722. return 0;
  723. }
  724. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  725. unsigned int *tx_num, unsigned int *tx_slot,
  726. unsigned int *rx_num, unsigned int *rx_slot)
  727. {
  728. struct snd_soc_component *component = dai->component;
  729. struct device *tx_dev = NULL;
  730. struct tx_macro_priv *tx_priv = NULL;
  731. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  732. return -EINVAL;
  733. switch (dai->id) {
  734. case TX_MACRO_AIF1_CAP:
  735. case TX_MACRO_AIF2_CAP:
  736. *tx_slot = tx_priv->active_ch_mask[dai->id];
  737. *tx_num = tx_priv->active_ch_cnt[dai->id];
  738. break;
  739. default:
  740. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  741. break;
  742. }
  743. return 0;
  744. }
  745. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  746. .hw_params = tx_macro_hw_params,
  747. .get_channel_map = tx_macro_get_channel_map,
  748. };
  749. static struct snd_soc_dai_driver tx_macro_dai[] = {
  750. {
  751. .name = "tx_macro_tx1",
  752. .id = TX_MACRO_AIF1_CAP,
  753. .capture = {
  754. .stream_name = "TX_AIF1 Capture",
  755. .rates = TX_MACRO_RATES,
  756. .formats = TX_MACRO_FORMATS,
  757. .rate_max = 192000,
  758. .rate_min = 8000,
  759. .channels_min = 1,
  760. .channels_max = 8,
  761. },
  762. .ops = &tx_macro_dai_ops,
  763. },
  764. {
  765. .name = "tx_macro_tx2",
  766. .id = TX_MACRO_AIF2_CAP,
  767. .capture = {
  768. .stream_name = "TX_AIF2 Capture",
  769. .rates = TX_MACRO_RATES,
  770. .formats = TX_MACRO_FORMATS,
  771. .rate_max = 192000,
  772. .rate_min = 8000,
  773. .channels_min = 1,
  774. .channels_max = 8,
  775. },
  776. .ops = &tx_macro_dai_ops,
  777. },
  778. };
  779. #define STRING(name) #name
  780. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  781. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  782. static const struct snd_kcontrol_new name##_mux = \
  783. SOC_DAPM_ENUM(STRING(name), name##_enum)
  784. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  785. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  786. static const struct snd_kcontrol_new name##_mux = \
  787. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  788. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  789. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  790. static const char * const adc_mux_text[] = {
  791. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  792. };
  793. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  794. 0, adc_mux_text);
  795. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  796. 0, adc_mux_text);
  797. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  798. 0, adc_mux_text);
  799. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  800. 0, adc_mux_text);
  801. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  802. 0, adc_mux_text);
  803. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  804. 0, adc_mux_text);
  805. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  806. 0, adc_mux_text);
  807. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  808. 0, adc_mux_text);
  809. static const char * const dmic_mux_text[] = {
  810. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  811. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  812. };
  813. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  814. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  815. tx_macro_put_dec_enum);
  816. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  817. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  818. tx_macro_put_dec_enum);
  819. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  820. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  821. tx_macro_put_dec_enum);
  822. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  823. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  824. tx_macro_put_dec_enum);
  825. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  826. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  827. tx_macro_put_dec_enum);
  828. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  829. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  830. tx_macro_put_dec_enum);
  831. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  832. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  833. tx_macro_put_dec_enum);
  834. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  835. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  836. tx_macro_put_dec_enum);
  837. static const char * const smic_mux_text[] = {
  838. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  839. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  840. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  841. };
  842. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  843. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  844. tx_macro_put_dec_enum);
  845. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  846. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  847. tx_macro_put_dec_enum);
  848. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  849. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  850. tx_macro_put_dec_enum);
  851. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  852. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  853. tx_macro_put_dec_enum);
  854. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  855. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  856. tx_macro_put_dec_enum);
  857. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  858. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  859. tx_macro_put_dec_enum);
  860. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  861. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  862. tx_macro_put_dec_enum);
  863. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  864. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  865. tx_macro_put_dec_enum);
  866. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  867. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  868. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  869. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  870. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  871. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  872. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  873. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  874. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  875. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  876. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  877. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  878. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  879. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  880. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  881. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  882. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  883. };
  884. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  885. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  886. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  887. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  888. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  889. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  890. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  891. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  892. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  893. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  894. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  895. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  896. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  897. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  898. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  899. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  900. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  901. };
  902. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  903. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  904. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  905. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  906. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  907. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  908. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  909. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  910. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  911. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  912. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  913. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  914. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  915. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  916. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  917. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  918. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  919. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  920. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  921. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  922. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  923. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  924. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  925. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  926. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  927. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  928. tx_macro_enable_micbias,
  929. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  930. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  931. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  932. SND_SOC_DAPM_POST_PMD),
  933. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  934. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  935. SND_SOC_DAPM_POST_PMD),
  936. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  937. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  938. SND_SOC_DAPM_POST_PMD),
  939. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  940. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  941. SND_SOC_DAPM_POST_PMD),
  942. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  943. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  944. SND_SOC_DAPM_POST_PMD),
  945. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  946. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  947. SND_SOC_DAPM_POST_PMD),
  948. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  949. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  950. SND_SOC_DAPM_POST_PMD),
  951. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  952. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  953. SND_SOC_DAPM_POST_PMD),
  954. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  955. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  956. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  957. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  958. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  959. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  960. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  961. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  962. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  963. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  964. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  965. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  966. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  967. TX_MACRO_DEC0, 0,
  968. &tx_dec0_mux, tx_macro_enable_dec,
  969. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  970. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  971. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  972. TX_MACRO_DEC1, 0,
  973. &tx_dec1_mux, tx_macro_enable_dec,
  974. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  975. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  976. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  977. TX_MACRO_DEC2, 0,
  978. &tx_dec2_mux, tx_macro_enable_dec,
  979. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  980. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  981. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  982. TX_MACRO_DEC3, 0,
  983. &tx_dec3_mux, tx_macro_enable_dec,
  984. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  985. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  986. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  987. TX_MACRO_DEC4, 0,
  988. &tx_dec4_mux, tx_macro_enable_dec,
  989. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  990. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  991. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  992. TX_MACRO_DEC5, 0,
  993. &tx_dec5_mux, tx_macro_enable_dec,
  994. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  995. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  996. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  997. TX_MACRO_DEC6, 0,
  998. &tx_dec6_mux, tx_macro_enable_dec,
  999. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1000. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1001. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1002. TX_MACRO_DEC7, 0,
  1003. &tx_dec7_mux, tx_macro_enable_dec,
  1004. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1005. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1006. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1007. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1008. };
  1009. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1010. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1011. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1012. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1013. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1014. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1015. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1016. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1017. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1018. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1019. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1020. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1021. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1022. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1023. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1024. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1025. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1026. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1027. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1028. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1029. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1030. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1031. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1032. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1033. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1034. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1035. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1036. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1037. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1038. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1039. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1040. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1041. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1042. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1043. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1044. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1045. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1046. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1047. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1048. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1049. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1050. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1051. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1052. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1053. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1054. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1055. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1056. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1057. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1058. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1059. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1060. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1061. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1062. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1063. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1064. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1065. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1066. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1067. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1068. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1069. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1070. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1071. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1072. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1073. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1074. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1075. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1076. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1077. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1078. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1079. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1080. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1081. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1082. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1083. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1084. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1085. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1086. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1087. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1088. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1089. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1090. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1091. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1092. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1093. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1094. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1095. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1096. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1097. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1098. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1099. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1100. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1101. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1102. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1103. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1104. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1105. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1106. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1107. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1108. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1109. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1110. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1111. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1112. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1113. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1114. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1115. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1116. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1117. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1118. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1119. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1120. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1121. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1122. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1123. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1124. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1125. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1126. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1127. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1128. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1129. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1130. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1131. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1132. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1133. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1134. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1135. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1136. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1137. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1138. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1139. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1140. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1141. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1142. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1143. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1144. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1145. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1146. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1147. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1148. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1149. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1150. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1151. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1152. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1153. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1154. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1155. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1156. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1157. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1158. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1159. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1160. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1161. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1162. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1163. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1164. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1165. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1166. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1167. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1168. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1169. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1170. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1171. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1172. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1173. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1174. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1175. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1176. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1177. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1178. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1179. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1180. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1181. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1182. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1183. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1184. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1185. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1186. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1187. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1188. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1189. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1190. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1191. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1192. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1193. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1194. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1195. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1196. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1197. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1198. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1199. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1200. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1201. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1202. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1203. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1204. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1205. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1206. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1207. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1208. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1209. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1210. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1211. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1212. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1213. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1214. };
  1215. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1216. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1217. BOLERO_CDC_TX0_TX_VOL_CTL,
  1218. 0, -84, 40, digital_gain),
  1219. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1220. BOLERO_CDC_TX1_TX_VOL_CTL,
  1221. 0, -84, 40, digital_gain),
  1222. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1223. BOLERO_CDC_TX2_TX_VOL_CTL,
  1224. 0, -84, 40, digital_gain),
  1225. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1226. BOLERO_CDC_TX3_TX_VOL_CTL,
  1227. 0, -84, 40, digital_gain),
  1228. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1229. BOLERO_CDC_TX4_TX_VOL_CTL,
  1230. 0, -84, 40, digital_gain),
  1231. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1232. BOLERO_CDC_TX5_TX_VOL_CTL,
  1233. 0, -84, 40, digital_gain),
  1234. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1235. BOLERO_CDC_TX6_TX_VOL_CTL,
  1236. 0, -84, 40, digital_gain),
  1237. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1238. BOLERO_CDC_TX7_TX_VOL_CTL,
  1239. 0, -84, 40, digital_gain),
  1240. };
  1241. static int tx_macro_swrm_clock(void *handle, bool enable)
  1242. {
  1243. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1244. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1245. int ret = 0;
  1246. if (regmap == NULL) {
  1247. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1248. return -EINVAL;
  1249. }
  1250. mutex_lock(&tx_priv->swr_clk_lock);
  1251. dev_dbg(tx_priv->dev, "%s: swrm clock %s\n",
  1252. __func__, (enable ? "enable" : "disable"));
  1253. if (enable) {
  1254. if (tx_priv->swr_clk_users == 0) {
  1255. ret = tx_macro_mclk_enable(tx_priv, 1);
  1256. if (ret < 0) {
  1257. dev_err(tx_priv->dev,
  1258. "%s: request clock enable failed\n",
  1259. __func__);
  1260. goto exit;
  1261. }
  1262. regmap_update_bits(regmap,
  1263. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1264. 0x01, 0x01);
  1265. regmap_update_bits(regmap,
  1266. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1267. 0x1C, 0x0C);
  1268. msm_cdc_pinctrl_select_active_state(
  1269. tx_priv->tx_swr_gpio_p);
  1270. }
  1271. tx_priv->swr_clk_users++;
  1272. } else {
  1273. if (tx_priv->swr_clk_users <= 0) {
  1274. dev_err(tx_priv->dev,
  1275. "tx swrm clock users already 0\n");
  1276. tx_priv->swr_clk_users = 0;
  1277. goto exit;
  1278. }
  1279. tx_priv->swr_clk_users--;
  1280. if (tx_priv->swr_clk_users == 0) {
  1281. regmap_update_bits(regmap,
  1282. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1283. 0x01, 0x00);
  1284. msm_cdc_pinctrl_select_sleep_state(
  1285. tx_priv->tx_swr_gpio_p);
  1286. tx_macro_mclk_enable(tx_priv, 0);
  1287. }
  1288. }
  1289. dev_dbg(tx_priv->dev, "%s: swrm clock users %d\n",
  1290. __func__, tx_priv->swr_clk_users);
  1291. exit:
  1292. mutex_unlock(&tx_priv->swr_clk_lock);
  1293. return ret;
  1294. }
  1295. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1296. struct tx_macro_priv *tx_priv)
  1297. {
  1298. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1299. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1300. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1301. mclk_rate % dmic_sample_rate != 0)
  1302. goto undefined_rate;
  1303. div_factor = mclk_rate / dmic_sample_rate;
  1304. switch (div_factor) {
  1305. case 2:
  1306. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1307. break;
  1308. case 3:
  1309. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1310. break;
  1311. case 4:
  1312. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1313. break;
  1314. case 6:
  1315. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1316. break;
  1317. case 8:
  1318. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1319. break;
  1320. case 16:
  1321. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1322. break;
  1323. default:
  1324. /* Any other DIV factor is invalid */
  1325. goto undefined_rate;
  1326. }
  1327. /* Valid dmic DIV factors */
  1328. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1329. __func__, div_factor, mclk_rate);
  1330. return dmic_sample_rate;
  1331. undefined_rate:
  1332. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1333. __func__, dmic_sample_rate, mclk_rate);
  1334. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1335. return dmic_sample_rate;
  1336. }
  1337. static int tx_macro_init(struct snd_soc_component *component)
  1338. {
  1339. struct snd_soc_dapm_context *dapm =
  1340. snd_soc_component_get_dapm(component);
  1341. int ret = 0, i = 0;
  1342. struct device *tx_dev = NULL;
  1343. struct tx_macro_priv *tx_priv = NULL;
  1344. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1345. if (!tx_dev) {
  1346. dev_err(component->dev,
  1347. "%s: null device for macro!\n", __func__);
  1348. return -EINVAL;
  1349. }
  1350. tx_priv = dev_get_drvdata(tx_dev);
  1351. if (!tx_priv) {
  1352. dev_err(component->dev,
  1353. "%s: priv is null for macro!\n", __func__);
  1354. return -EINVAL;
  1355. }
  1356. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1357. ARRAY_SIZE(tx_macro_dapm_widgets));
  1358. if (ret < 0) {
  1359. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1360. return ret;
  1361. }
  1362. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1363. ARRAY_SIZE(tx_audio_map));
  1364. if (ret < 0) {
  1365. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1366. return ret;
  1367. }
  1368. ret = snd_soc_dapm_new_widgets(dapm->card);
  1369. if (ret < 0) {
  1370. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1371. return ret;
  1372. }
  1373. ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
  1374. ARRAY_SIZE(tx_macro_snd_controls));
  1375. if (ret < 0) {
  1376. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1377. return ret;
  1378. }
  1379. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1380. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1381. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1382. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1383. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1384. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1385. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC0");
  1386. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC1");
  1387. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC2");
  1388. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC3");
  1389. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC4");
  1390. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC5");
  1391. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC6");
  1392. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_MIC7");
  1393. snd_soc_dapm_sync(dapm);
  1394. for (i = 0; i < NUM_DECIMATORS; i++) {
  1395. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1396. tx_priv->tx_hpf_work[i].decimator = i;
  1397. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1398. tx_macro_tx_hpf_corner_freq_callback);
  1399. }
  1400. for (i = 0; i < NUM_DECIMATORS; i++) {
  1401. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1402. tx_priv->tx_mute_dwork[i].decimator = i;
  1403. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1404. tx_macro_mute_update_callback);
  1405. }
  1406. tx_priv->component = component;
  1407. return 0;
  1408. }
  1409. static int tx_macro_deinit(struct snd_soc_component *component)
  1410. {
  1411. struct device *tx_dev = NULL;
  1412. struct tx_macro_priv *tx_priv = NULL;
  1413. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1414. return -EINVAL;
  1415. tx_priv->component = NULL;
  1416. return 0;
  1417. }
  1418. static void tx_macro_add_child_devices(struct work_struct *work)
  1419. {
  1420. struct tx_macro_priv *tx_priv = NULL;
  1421. struct platform_device *pdev = NULL;
  1422. struct device_node *node = NULL;
  1423. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1424. int ret = 0;
  1425. u16 count = 0, ctrl_num = 0;
  1426. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1427. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1428. bool tx_swr_master_node = false;
  1429. tx_priv = container_of(work, struct tx_macro_priv,
  1430. tx_macro_add_child_devices_work);
  1431. if (!tx_priv) {
  1432. pr_err("%s: Memory for tx_priv does not exist\n",
  1433. __func__);
  1434. return;
  1435. }
  1436. if (!tx_priv->dev) {
  1437. pr_err("%s: tx dev does not exist\n", __func__);
  1438. return;
  1439. }
  1440. if (!tx_priv->dev->of_node) {
  1441. dev_err(tx_priv->dev,
  1442. "%s: DT node for tx_priv does not exist\n", __func__);
  1443. return;
  1444. }
  1445. platdata = &tx_priv->swr_plat_data;
  1446. tx_priv->child_count = 0;
  1447. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1448. tx_swr_master_node = false;
  1449. if (strnstr(node->name, "tx_swr_master",
  1450. strlen("tx_swr_master")) != NULL)
  1451. tx_swr_master_node = true;
  1452. if (tx_swr_master_node)
  1453. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1454. (TX_MACRO_SWR_STRING_LEN - 1));
  1455. else
  1456. strlcpy(plat_dev_name, node->name,
  1457. (TX_MACRO_SWR_STRING_LEN - 1));
  1458. pdev = platform_device_alloc(plat_dev_name, -1);
  1459. if (!pdev) {
  1460. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1461. __func__);
  1462. ret = -ENOMEM;
  1463. goto err;
  1464. }
  1465. pdev->dev.parent = tx_priv->dev;
  1466. pdev->dev.of_node = node;
  1467. if (tx_swr_master_node) {
  1468. ret = platform_device_add_data(pdev, platdata,
  1469. sizeof(*platdata));
  1470. if (ret) {
  1471. dev_err(&pdev->dev,
  1472. "%s: cannot add plat data ctrl:%d\n",
  1473. __func__, ctrl_num);
  1474. goto fail_pdev_add;
  1475. }
  1476. }
  1477. ret = platform_device_add(pdev);
  1478. if (ret) {
  1479. dev_err(&pdev->dev,
  1480. "%s: Cannot add platform device\n",
  1481. __func__);
  1482. goto fail_pdev_add;
  1483. }
  1484. if (tx_swr_master_node) {
  1485. temp = krealloc(swr_ctrl_data,
  1486. (ctrl_num + 1) * sizeof(
  1487. struct tx_macro_swr_ctrl_data),
  1488. GFP_KERNEL);
  1489. if (!temp) {
  1490. ret = -ENOMEM;
  1491. goto fail_pdev_add;
  1492. }
  1493. swr_ctrl_data = temp;
  1494. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  1495. ctrl_num++;
  1496. dev_dbg(&pdev->dev,
  1497. "%s: Added soundwire ctrl device(s)\n",
  1498. __func__);
  1499. tx_priv->swr_ctrl_data = swr_ctrl_data;
  1500. }
  1501. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  1502. tx_priv->pdev_child_devices[
  1503. tx_priv->child_count++] = pdev;
  1504. else
  1505. goto err;
  1506. }
  1507. return;
  1508. fail_pdev_add:
  1509. for (count = 0; count < tx_priv->child_count; count++)
  1510. platform_device_put(tx_priv->pdev_child_devices[count]);
  1511. err:
  1512. return;
  1513. }
  1514. static void tx_macro_init_ops(struct macro_ops *ops,
  1515. char __iomem *tx_io_base)
  1516. {
  1517. memset(ops, 0, sizeof(struct macro_ops));
  1518. ops->init = tx_macro_init;
  1519. ops->exit = tx_macro_deinit;
  1520. ops->io_base = tx_io_base;
  1521. ops->dai_ptr = tx_macro_dai;
  1522. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  1523. ops->mclk_fn = tx_macro_mclk_ctrl;
  1524. ops->event_handler = tx_macro_event_handler;
  1525. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  1526. }
  1527. static int tx_macro_probe(struct platform_device *pdev)
  1528. {
  1529. struct macro_ops ops = {0};
  1530. struct tx_macro_priv *tx_priv = NULL;
  1531. u32 tx_base_addr = 0, sample_rate = 0;
  1532. char __iomem *tx_io_base = NULL;
  1533. struct clk *tx_core_clk = NULL, *tx_npl_clk = NULL;
  1534. int ret = 0;
  1535. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1536. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  1537. GFP_KERNEL);
  1538. if (!tx_priv)
  1539. return -ENOMEM;
  1540. platform_set_drvdata(pdev, tx_priv);
  1541. tx_priv->dev = &pdev->dev;
  1542. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1543. &tx_base_addr);
  1544. if (ret) {
  1545. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1546. __func__, "reg");
  1547. return ret;
  1548. }
  1549. dev_set_drvdata(&pdev->dev, tx_priv);
  1550. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1551. "qcom,tx-swr-gpios", 0);
  1552. if (!tx_priv->tx_swr_gpio_p) {
  1553. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1554. __func__);
  1555. return -EINVAL;
  1556. }
  1557. tx_io_base = devm_ioremap(&pdev->dev,
  1558. tx_base_addr, TX_MACRO_MAX_OFFSET);
  1559. if (!tx_io_base) {
  1560. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1561. return -ENOMEM;
  1562. }
  1563. tx_priv->tx_io_base = tx_io_base;
  1564. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1565. &sample_rate);
  1566. if (ret) {
  1567. dev_err(&pdev->dev,
  1568. "%s: could not find sample_rate entry in dt\n",
  1569. __func__);
  1570. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1571. } else {
  1572. if (tx_macro_validate_dmic_sample_rate(
  1573. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1574. return -EINVAL;
  1575. }
  1576. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  1577. tx_macro_add_child_devices);
  1578. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  1579. tx_priv->swr_plat_data.read = NULL;
  1580. tx_priv->swr_plat_data.write = NULL;
  1581. tx_priv->swr_plat_data.bulk_write = NULL;
  1582. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  1583. tx_priv->swr_plat_data.handle_irq = NULL;
  1584. /* Register MCLK for tx macro */
  1585. tx_core_clk = devm_clk_get(&pdev->dev, "tx_core_clk");
  1586. if (IS_ERR(tx_core_clk)) {
  1587. ret = PTR_ERR(tx_core_clk);
  1588. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  1589. __func__, "tx_core_clk", ret);
  1590. return ret;
  1591. }
  1592. tx_priv->tx_core_clk = tx_core_clk;
  1593. /* Register npl clk for soundwire */
  1594. tx_npl_clk = devm_clk_get(&pdev->dev, "tx_npl_clk");
  1595. if (IS_ERR(tx_npl_clk)) {
  1596. ret = PTR_ERR(tx_npl_clk);
  1597. dev_err(&pdev->dev, "%s: clk get %s failed %d\n",
  1598. __func__, "tx_npl_clk", ret);
  1599. return ret;
  1600. }
  1601. tx_priv->tx_npl_clk = tx_npl_clk;
  1602. mutex_init(&tx_priv->mclk_lock);
  1603. mutex_init(&tx_priv->swr_clk_lock);
  1604. tx_macro_init_ops(&ops, tx_io_base);
  1605. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  1606. if (ret) {
  1607. dev_err(&pdev->dev,
  1608. "%s: register macro failed\n", __func__);
  1609. goto err_reg_macro;
  1610. }
  1611. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  1612. return 0;
  1613. err_reg_macro:
  1614. mutex_destroy(&tx_priv->mclk_lock);
  1615. mutex_destroy(&tx_priv->swr_clk_lock);
  1616. return ret;
  1617. }
  1618. static int tx_macro_remove(struct platform_device *pdev)
  1619. {
  1620. struct tx_macro_priv *tx_priv = NULL;
  1621. u16 count = 0;
  1622. tx_priv = platform_get_drvdata(pdev);
  1623. if (!tx_priv)
  1624. return -EINVAL;
  1625. kfree(tx_priv->swr_ctrl_data);
  1626. for (count = 0; count < tx_priv->child_count &&
  1627. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  1628. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  1629. mutex_destroy(&tx_priv->mclk_lock);
  1630. mutex_destroy(&tx_priv->swr_clk_lock);
  1631. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  1632. return 0;
  1633. }
  1634. static const struct of_device_id tx_macro_dt_match[] = {
  1635. {.compatible = "qcom,tx-macro"},
  1636. {}
  1637. };
  1638. static struct platform_driver tx_macro_driver = {
  1639. .driver = {
  1640. .name = "tx_macro",
  1641. .owner = THIS_MODULE,
  1642. .of_match_table = tx_macro_dt_match,
  1643. },
  1644. .probe = tx_macro_probe,
  1645. .remove = tx_macro_remove,
  1646. };
  1647. module_platform_driver(tx_macro_driver);
  1648. MODULE_DESCRIPTION("TX macro driver");
  1649. MODULE_LICENSE("GPL v2");