rx_rxpcu_classification_overview.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. // DO NOT EDIT! This file is automatically generated
  19. // These definitions are tied to a particular hardware layout
  20. #ifndef _RX_RXPCU_CLASSIFICATION_OVERVIEW_H_
  21. #define _RX_RXPCU_CLASSIFICATION_OVERVIEW_H_
  22. #if !defined(__ASSEMBLER__)
  23. #endif
  24. // ################ START SUMMARY #################
  25. //
  26. // Dword Fields
  27. // 0 filter_pass_mpdus[0], filter_pass_mpdus_fcs_ok[1], monitor_direct_mpdus[2], monitor_direct_mpdus_fcs_ok[3], monitor_other_mpdus[4], monitor_other_mpdus_fcs_ok[5], reserved_0[15:6], phy_ppdu_id[31:16]
  28. //
  29. // ################ END SUMMARY #################
  30. #define NUM_OF_DWORDS_RX_RXPCU_CLASSIFICATION_OVERVIEW 1
  31. struct rx_rxpcu_classification_overview {
  32. uint32_t filter_pass_mpdus : 1, //[0]
  33. filter_pass_mpdus_fcs_ok : 1, //[1]
  34. monitor_direct_mpdus : 1, //[2]
  35. monitor_direct_mpdus_fcs_ok : 1, //[3]
  36. monitor_other_mpdus : 1, //[4]
  37. monitor_other_mpdus_fcs_ok : 1, //[5]
  38. reserved_0 : 10, //[15:6]
  39. phy_ppdu_id : 16; //[31:16]
  40. };
  41. /*
  42. filter_pass_mpdus
  43. When set, at least one Filter Pass MPDU has been
  44. received. FCS might or might not have been passing
  45. <legal all>
  46. filter_pass_mpdus_fcs_ok
  47. When set, at least one Filter Pass MPDU has been
  48. received that has a correct FCS.
  49. <legal all>
  50. monitor_direct_mpdus
  51. When set, at least one Monitor Direct MPDU has been
  52. received. FCS might or might not have been passing
  53. <legal all>
  54. monitor_direct_mpdus_fcs_ok
  55. When set, at least one Monitor Direct MPDU has been
  56. received that has a correct FCS.
  57. <legal all>
  58. monitor_other_mpdus
  59. When set, at least one Monitor Direct MPDU has been
  60. received. FCS might or might not have been passing
  61. <legal all>
  62. monitor_other_mpdus_fcs_ok
  63. When set, at least one Monitor Direct MPDU has been
  64. received that has a correct FCS.
  65. <legal all>
  66. reserved_0
  67. <legal 0>
  68. phy_ppdu_id
  69. A ppdu counter value that PHY increments for every PPDU
  70. received. The counter value wraps around
  71. <legal all>
  72. */
  73. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS
  74. When set, at least one Filter Pass MPDU has been
  75. received. FCS might or might not have been passing
  76. <legal all>
  77. */
  78. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_OFFSET 0x00000000
  79. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_LSB 0
  80. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_MASK 0x00000001
  81. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK
  82. When set, at least one Filter Pass MPDU has been
  83. received that has a correct FCS.
  84. <legal all>
  85. */
  86. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK_OFFSET 0x00000000
  87. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK_LSB 1
  88. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK_MASK 0x00000002
  89. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS
  90. When set, at least one Monitor Direct MPDU has been
  91. received. FCS might or might not have been passing
  92. <legal all>
  93. */
  94. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_OFFSET 0x00000000
  95. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_LSB 2
  96. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_MASK 0x00000004
  97. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK
  98. When set, at least one Monitor Direct MPDU has been
  99. received that has a correct FCS.
  100. <legal all>
  101. */
  102. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK_OFFSET 0x00000000
  103. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK_LSB 3
  104. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK_MASK 0x00000008
  105. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS
  106. When set, at least one Monitor Direct MPDU has been
  107. received. FCS might or might not have been passing
  108. <legal all>
  109. */
  110. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_OFFSET 0x00000000
  111. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_LSB 4
  112. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_MASK 0x00000010
  113. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK
  114. When set, at least one Monitor Direct MPDU has been
  115. received that has a correct FCS.
  116. <legal all>
  117. */
  118. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK_OFFSET 0x00000000
  119. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK_LSB 5
  120. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK_MASK 0x00000020
  121. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0
  122. <legal 0>
  123. */
  124. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0_OFFSET 0x00000000
  125. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0_LSB 6
  126. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0_MASK 0x0000ffc0
  127. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID
  128. A ppdu counter value that PHY increments for every PPDU
  129. received. The counter value wraps around
  130. <legal all>
  131. */
  132. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID_OFFSET 0x00000000
  133. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID_LSB 16
  134. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID_MASK 0xffff0000
  135. #endif // _RX_RXPCU_CLASSIFICATION_OVERVIEW_H_