tx_peer_entry.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _TX_PEER_ENTRY_H_
  6. #define _TX_PEER_ENTRY_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #define NUM_OF_DWORDS_TX_PEER_ENTRY 18
  10. #define NUM_OF_QWORDS_TX_PEER_ENTRY 9
  11. struct tx_peer_entry {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t mac_addr_a_31_0 : 32;
  14. uint32_t mac_addr_a_47_32 : 16,
  15. mac_addr_b_15_0 : 16;
  16. uint32_t mac_addr_b_47_16 : 32;
  17. uint32_t use_ad_b : 1,
  18. strip_insert_vlan_inner : 1,
  19. strip_insert_vlan_outer : 1,
  20. vlan_llc_mode : 1,
  21. key_type : 4,
  22. a_msdu_wds_ad3_ad4 : 3,
  23. ignore_hard_filters : 1,
  24. ignore_soft_filters : 1,
  25. epd_output : 1,
  26. wds : 1,
  27. insert_or_strip : 1,
  28. sw_filter_id : 16;
  29. uint32_t temporal_key_31_0 : 32;
  30. uint32_t temporal_key_63_32 : 32;
  31. uint32_t temporal_key_95_64 : 32;
  32. uint32_t temporal_key_127_96 : 32;
  33. uint32_t temporal_key_159_128 : 32;
  34. uint32_t temporal_key_191_160 : 32;
  35. uint32_t temporal_key_223_192 : 32;
  36. uint32_t temporal_key_255_224 : 32;
  37. uint32_t sta_partial_aid : 11,
  38. transmit_vif : 4,
  39. block_this_user : 1,
  40. mesh_amsdu_mode : 2,
  41. use_qos_alt_mute_mask : 1,
  42. dl_ul_direction : 1,
  43. reserved_12 : 12;
  44. uint32_t insert_vlan_outer_tci : 16,
  45. insert_vlan_inner_tci : 16;
  46. uint32_t multi_link_addr_ad1_31_0 : 32;
  47. uint32_t multi_link_addr_ad1_47_32 : 16,
  48. multi_link_addr_ad2_15_0 : 16;
  49. uint32_t multi_link_addr_ad2_47_16 : 32;
  50. uint32_t multi_link_addr_crypto_enable : 1,
  51. reserved_17a : 15,
  52. sw_peer_id : 16;
  53. #else
  54. uint32_t mac_addr_a_31_0 : 32;
  55. uint32_t mac_addr_b_15_0 : 16,
  56. mac_addr_a_47_32 : 16;
  57. uint32_t mac_addr_b_47_16 : 32;
  58. uint32_t sw_filter_id : 16,
  59. insert_or_strip : 1,
  60. wds : 1,
  61. epd_output : 1,
  62. ignore_soft_filters : 1,
  63. ignore_hard_filters : 1,
  64. a_msdu_wds_ad3_ad4 : 3,
  65. key_type : 4,
  66. vlan_llc_mode : 1,
  67. strip_insert_vlan_outer : 1,
  68. strip_insert_vlan_inner : 1,
  69. use_ad_b : 1;
  70. uint32_t temporal_key_31_0 : 32;
  71. uint32_t temporal_key_63_32 : 32;
  72. uint32_t temporal_key_95_64 : 32;
  73. uint32_t temporal_key_127_96 : 32;
  74. uint32_t temporal_key_159_128 : 32;
  75. uint32_t temporal_key_191_160 : 32;
  76. uint32_t temporal_key_223_192 : 32;
  77. uint32_t temporal_key_255_224 : 32;
  78. uint32_t reserved_12 : 12,
  79. dl_ul_direction : 1,
  80. use_qos_alt_mute_mask : 1,
  81. mesh_amsdu_mode : 2,
  82. block_this_user : 1,
  83. transmit_vif : 4,
  84. sta_partial_aid : 11;
  85. uint32_t insert_vlan_inner_tci : 16,
  86. insert_vlan_outer_tci : 16;
  87. uint32_t multi_link_addr_ad1_31_0 : 32;
  88. uint32_t multi_link_addr_ad2_15_0 : 16,
  89. multi_link_addr_ad1_47_32 : 16;
  90. uint32_t multi_link_addr_ad2_47_16 : 32;
  91. uint32_t sw_peer_id : 16,
  92. reserved_17a : 15,
  93. multi_link_addr_crypto_enable : 1;
  94. #endif
  95. };
  96. #define TX_PEER_ENTRY_MAC_ADDR_A_31_0_OFFSET 0x0000000000000000
  97. #define TX_PEER_ENTRY_MAC_ADDR_A_31_0_LSB 0
  98. #define TX_PEER_ENTRY_MAC_ADDR_A_31_0_MSB 31
  99. #define TX_PEER_ENTRY_MAC_ADDR_A_31_0_MASK 0x00000000ffffffff
  100. #define TX_PEER_ENTRY_MAC_ADDR_A_47_32_OFFSET 0x0000000000000000
  101. #define TX_PEER_ENTRY_MAC_ADDR_A_47_32_LSB 32
  102. #define TX_PEER_ENTRY_MAC_ADDR_A_47_32_MSB 47
  103. #define TX_PEER_ENTRY_MAC_ADDR_A_47_32_MASK 0x0000ffff00000000
  104. #define TX_PEER_ENTRY_MAC_ADDR_B_15_0_OFFSET 0x0000000000000000
  105. #define TX_PEER_ENTRY_MAC_ADDR_B_15_0_LSB 48
  106. #define TX_PEER_ENTRY_MAC_ADDR_B_15_0_MSB 63
  107. #define TX_PEER_ENTRY_MAC_ADDR_B_15_0_MASK 0xffff000000000000
  108. #define TX_PEER_ENTRY_MAC_ADDR_B_47_16_OFFSET 0x0000000000000008
  109. #define TX_PEER_ENTRY_MAC_ADDR_B_47_16_LSB 0
  110. #define TX_PEER_ENTRY_MAC_ADDR_B_47_16_MSB 31
  111. #define TX_PEER_ENTRY_MAC_ADDR_B_47_16_MASK 0x00000000ffffffff
  112. #define TX_PEER_ENTRY_USE_AD_B_OFFSET 0x0000000000000008
  113. #define TX_PEER_ENTRY_USE_AD_B_LSB 32
  114. #define TX_PEER_ENTRY_USE_AD_B_MSB 32
  115. #define TX_PEER_ENTRY_USE_AD_B_MASK 0x0000000100000000
  116. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_INNER_OFFSET 0x0000000000000008
  117. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_INNER_LSB 33
  118. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_INNER_MSB 33
  119. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_INNER_MASK 0x0000000200000000
  120. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_OUTER_OFFSET 0x0000000000000008
  121. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_OUTER_LSB 34
  122. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_OUTER_MSB 34
  123. #define TX_PEER_ENTRY_STRIP_INSERT_VLAN_OUTER_MASK 0x0000000400000000
  124. #define TX_PEER_ENTRY_VLAN_LLC_MODE_OFFSET 0x0000000000000008
  125. #define TX_PEER_ENTRY_VLAN_LLC_MODE_LSB 35
  126. #define TX_PEER_ENTRY_VLAN_LLC_MODE_MSB 35
  127. #define TX_PEER_ENTRY_VLAN_LLC_MODE_MASK 0x0000000800000000
  128. #define TX_PEER_ENTRY_KEY_TYPE_OFFSET 0x0000000000000008
  129. #define TX_PEER_ENTRY_KEY_TYPE_LSB 36
  130. #define TX_PEER_ENTRY_KEY_TYPE_MSB 39
  131. #define TX_PEER_ENTRY_KEY_TYPE_MASK 0x000000f000000000
  132. #define TX_PEER_ENTRY_A_MSDU_WDS_AD3_AD4_OFFSET 0x0000000000000008
  133. #define TX_PEER_ENTRY_A_MSDU_WDS_AD3_AD4_LSB 40
  134. #define TX_PEER_ENTRY_A_MSDU_WDS_AD3_AD4_MSB 42
  135. #define TX_PEER_ENTRY_A_MSDU_WDS_AD3_AD4_MASK 0x0000070000000000
  136. #define TX_PEER_ENTRY_IGNORE_HARD_FILTERS_OFFSET 0x0000000000000008
  137. #define TX_PEER_ENTRY_IGNORE_HARD_FILTERS_LSB 43
  138. #define TX_PEER_ENTRY_IGNORE_HARD_FILTERS_MSB 43
  139. #define TX_PEER_ENTRY_IGNORE_HARD_FILTERS_MASK 0x0000080000000000
  140. #define TX_PEER_ENTRY_IGNORE_SOFT_FILTERS_OFFSET 0x0000000000000008
  141. #define TX_PEER_ENTRY_IGNORE_SOFT_FILTERS_LSB 44
  142. #define TX_PEER_ENTRY_IGNORE_SOFT_FILTERS_MSB 44
  143. #define TX_PEER_ENTRY_IGNORE_SOFT_FILTERS_MASK 0x0000100000000000
  144. #define TX_PEER_ENTRY_EPD_OUTPUT_OFFSET 0x0000000000000008
  145. #define TX_PEER_ENTRY_EPD_OUTPUT_LSB 45
  146. #define TX_PEER_ENTRY_EPD_OUTPUT_MSB 45
  147. #define TX_PEER_ENTRY_EPD_OUTPUT_MASK 0x0000200000000000
  148. #define TX_PEER_ENTRY_WDS_OFFSET 0x0000000000000008
  149. #define TX_PEER_ENTRY_WDS_LSB 46
  150. #define TX_PEER_ENTRY_WDS_MSB 46
  151. #define TX_PEER_ENTRY_WDS_MASK 0x0000400000000000
  152. #define TX_PEER_ENTRY_INSERT_OR_STRIP_OFFSET 0x0000000000000008
  153. #define TX_PEER_ENTRY_INSERT_OR_STRIP_LSB 47
  154. #define TX_PEER_ENTRY_INSERT_OR_STRIP_MSB 47
  155. #define TX_PEER_ENTRY_INSERT_OR_STRIP_MASK 0x0000800000000000
  156. #define TX_PEER_ENTRY_SW_FILTER_ID_OFFSET 0x0000000000000008
  157. #define TX_PEER_ENTRY_SW_FILTER_ID_LSB 48
  158. #define TX_PEER_ENTRY_SW_FILTER_ID_MSB 63
  159. #define TX_PEER_ENTRY_SW_FILTER_ID_MASK 0xffff000000000000
  160. #define TX_PEER_ENTRY_TEMPORAL_KEY_31_0_OFFSET 0x0000000000000010
  161. #define TX_PEER_ENTRY_TEMPORAL_KEY_31_0_LSB 0
  162. #define TX_PEER_ENTRY_TEMPORAL_KEY_31_0_MSB 31
  163. #define TX_PEER_ENTRY_TEMPORAL_KEY_31_0_MASK 0x00000000ffffffff
  164. #define TX_PEER_ENTRY_TEMPORAL_KEY_63_32_OFFSET 0x0000000000000010
  165. #define TX_PEER_ENTRY_TEMPORAL_KEY_63_32_LSB 32
  166. #define TX_PEER_ENTRY_TEMPORAL_KEY_63_32_MSB 63
  167. #define TX_PEER_ENTRY_TEMPORAL_KEY_63_32_MASK 0xffffffff00000000
  168. #define TX_PEER_ENTRY_TEMPORAL_KEY_95_64_OFFSET 0x0000000000000018
  169. #define TX_PEER_ENTRY_TEMPORAL_KEY_95_64_LSB 0
  170. #define TX_PEER_ENTRY_TEMPORAL_KEY_95_64_MSB 31
  171. #define TX_PEER_ENTRY_TEMPORAL_KEY_95_64_MASK 0x00000000ffffffff
  172. #define TX_PEER_ENTRY_TEMPORAL_KEY_127_96_OFFSET 0x0000000000000018
  173. #define TX_PEER_ENTRY_TEMPORAL_KEY_127_96_LSB 32
  174. #define TX_PEER_ENTRY_TEMPORAL_KEY_127_96_MSB 63
  175. #define TX_PEER_ENTRY_TEMPORAL_KEY_127_96_MASK 0xffffffff00000000
  176. #define TX_PEER_ENTRY_TEMPORAL_KEY_159_128_OFFSET 0x0000000000000020
  177. #define TX_PEER_ENTRY_TEMPORAL_KEY_159_128_LSB 0
  178. #define TX_PEER_ENTRY_TEMPORAL_KEY_159_128_MSB 31
  179. #define TX_PEER_ENTRY_TEMPORAL_KEY_159_128_MASK 0x00000000ffffffff
  180. #define TX_PEER_ENTRY_TEMPORAL_KEY_191_160_OFFSET 0x0000000000000020
  181. #define TX_PEER_ENTRY_TEMPORAL_KEY_191_160_LSB 32
  182. #define TX_PEER_ENTRY_TEMPORAL_KEY_191_160_MSB 63
  183. #define TX_PEER_ENTRY_TEMPORAL_KEY_191_160_MASK 0xffffffff00000000
  184. #define TX_PEER_ENTRY_TEMPORAL_KEY_223_192_OFFSET 0x0000000000000028
  185. #define TX_PEER_ENTRY_TEMPORAL_KEY_223_192_LSB 0
  186. #define TX_PEER_ENTRY_TEMPORAL_KEY_223_192_MSB 31
  187. #define TX_PEER_ENTRY_TEMPORAL_KEY_223_192_MASK 0x00000000ffffffff
  188. #define TX_PEER_ENTRY_TEMPORAL_KEY_255_224_OFFSET 0x0000000000000028
  189. #define TX_PEER_ENTRY_TEMPORAL_KEY_255_224_LSB 32
  190. #define TX_PEER_ENTRY_TEMPORAL_KEY_255_224_MSB 63
  191. #define TX_PEER_ENTRY_TEMPORAL_KEY_255_224_MASK 0xffffffff00000000
  192. #define TX_PEER_ENTRY_STA_PARTIAL_AID_OFFSET 0x0000000000000030
  193. #define TX_PEER_ENTRY_STA_PARTIAL_AID_LSB 0
  194. #define TX_PEER_ENTRY_STA_PARTIAL_AID_MSB 10
  195. #define TX_PEER_ENTRY_STA_PARTIAL_AID_MASK 0x00000000000007ff
  196. #define TX_PEER_ENTRY_TRANSMIT_VIF_OFFSET 0x0000000000000030
  197. #define TX_PEER_ENTRY_TRANSMIT_VIF_LSB 11
  198. #define TX_PEER_ENTRY_TRANSMIT_VIF_MSB 14
  199. #define TX_PEER_ENTRY_TRANSMIT_VIF_MASK 0x0000000000007800
  200. #define TX_PEER_ENTRY_BLOCK_THIS_USER_OFFSET 0x0000000000000030
  201. #define TX_PEER_ENTRY_BLOCK_THIS_USER_LSB 15
  202. #define TX_PEER_ENTRY_BLOCK_THIS_USER_MSB 15
  203. #define TX_PEER_ENTRY_BLOCK_THIS_USER_MASK 0x0000000000008000
  204. #define TX_PEER_ENTRY_MESH_AMSDU_MODE_OFFSET 0x0000000000000030
  205. #define TX_PEER_ENTRY_MESH_AMSDU_MODE_LSB 16
  206. #define TX_PEER_ENTRY_MESH_AMSDU_MODE_MSB 17
  207. #define TX_PEER_ENTRY_MESH_AMSDU_MODE_MASK 0x0000000000030000
  208. #define TX_PEER_ENTRY_USE_QOS_ALT_MUTE_MASK_OFFSET 0x0000000000000030
  209. #define TX_PEER_ENTRY_USE_QOS_ALT_MUTE_MASK_LSB 18
  210. #define TX_PEER_ENTRY_USE_QOS_ALT_MUTE_MASK_MSB 18
  211. #define TX_PEER_ENTRY_USE_QOS_ALT_MUTE_MASK_MASK 0x0000000000040000
  212. #define TX_PEER_ENTRY_DL_UL_DIRECTION_OFFSET 0x0000000000000030
  213. #define TX_PEER_ENTRY_DL_UL_DIRECTION_LSB 19
  214. #define TX_PEER_ENTRY_DL_UL_DIRECTION_MSB 19
  215. #define TX_PEER_ENTRY_DL_UL_DIRECTION_MASK 0x0000000000080000
  216. #define TX_PEER_ENTRY_RESERVED_12_OFFSET 0x0000000000000030
  217. #define TX_PEER_ENTRY_RESERVED_12_LSB 20
  218. #define TX_PEER_ENTRY_RESERVED_12_MSB 31
  219. #define TX_PEER_ENTRY_RESERVED_12_MASK 0x00000000fff00000
  220. #define TX_PEER_ENTRY_INSERT_VLAN_OUTER_TCI_OFFSET 0x0000000000000030
  221. #define TX_PEER_ENTRY_INSERT_VLAN_OUTER_TCI_LSB 32
  222. #define TX_PEER_ENTRY_INSERT_VLAN_OUTER_TCI_MSB 47
  223. #define TX_PEER_ENTRY_INSERT_VLAN_OUTER_TCI_MASK 0x0000ffff00000000
  224. #define TX_PEER_ENTRY_INSERT_VLAN_INNER_TCI_OFFSET 0x0000000000000030
  225. #define TX_PEER_ENTRY_INSERT_VLAN_INNER_TCI_LSB 48
  226. #define TX_PEER_ENTRY_INSERT_VLAN_INNER_TCI_MSB 63
  227. #define TX_PEER_ENTRY_INSERT_VLAN_INNER_TCI_MASK 0xffff000000000000
  228. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_31_0_OFFSET 0x0000000000000038
  229. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_31_0_LSB 0
  230. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_31_0_MSB 31
  231. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_31_0_MASK 0x00000000ffffffff
  232. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_47_32_OFFSET 0x0000000000000038
  233. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_47_32_LSB 32
  234. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_47_32_MSB 47
  235. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD1_47_32_MASK 0x0000ffff00000000
  236. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_15_0_OFFSET 0x0000000000000038
  237. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_15_0_LSB 48
  238. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_15_0_MSB 63
  239. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_15_0_MASK 0xffff000000000000
  240. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_47_16_OFFSET 0x0000000000000040
  241. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_47_16_LSB 0
  242. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_47_16_MSB 31
  243. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_AD2_47_16_MASK 0x00000000ffffffff
  244. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_CRYPTO_ENABLE_OFFSET 0x0000000000000040
  245. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_CRYPTO_ENABLE_LSB 32
  246. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_CRYPTO_ENABLE_MSB 32
  247. #define TX_PEER_ENTRY_MULTI_LINK_ADDR_CRYPTO_ENABLE_MASK 0x0000000100000000
  248. #define TX_PEER_ENTRY_RESERVED_17A_OFFSET 0x0000000000000040
  249. #define TX_PEER_ENTRY_RESERVED_17A_LSB 33
  250. #define TX_PEER_ENTRY_RESERVED_17A_MSB 47
  251. #define TX_PEER_ENTRY_RESERVED_17A_MASK 0x0000fffe00000000
  252. #define TX_PEER_ENTRY_SW_PEER_ID_OFFSET 0x0000000000000040
  253. #define TX_PEER_ENTRY_SW_PEER_ID_LSB 48
  254. #define TX_PEER_ENTRY_SW_PEER_ID_MSB 63
  255. #define TX_PEER_ENTRY_SW_PEER_ID_MASK 0xffff000000000000
  256. #endif