tx_fes_status_user_ppdu.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _TX_FES_STATUS_USER_PPDU_H_
  6. #define _TX_FES_STATUS_USER_PPDU_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #define NUM_OF_DWORDS_TX_FES_STATUS_USER_PPDU 6
  10. #define NUM_OF_QWORDS_TX_FES_STATUS_USER_PPDU 3
  11. struct tx_fes_status_user_ppdu {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t underflow_mpdu_count : 9,
  14. data_underflow_warning : 2,
  15. bw_drop_underflow_warning : 1,
  16. qc_eosp_setting : 1,
  17. fc_more_data_setting : 1,
  18. fc_pwr_mgt_setting : 1,
  19. mpdu_tx_count : 9,
  20. user_blocked : 1,
  21. pre_trig_response_delim_count : 7;
  22. uint32_t underflow_byte_count : 16,
  23. coex_abort_mpdu_count_valid : 1,
  24. coex_abort_mpdu_count : 9,
  25. transmitted_tid : 4,
  26. txdma_dropped_mpdu_warning : 1,
  27. reserved_1 : 1;
  28. uint32_t duration : 16,
  29. num_eof_delim_added : 16;
  30. uint32_t psdu_octet : 24,
  31. qos_buf_state : 8;
  32. uint32_t num_null_delim_added : 22,
  33. reserved_4a : 2,
  34. cv_corr_user_valid_in_phy : 1,
  35. nss : 3,
  36. mcs : 4;
  37. uint32_t ht_control : 32;
  38. #else
  39. uint32_t pre_trig_response_delim_count : 7,
  40. user_blocked : 1,
  41. mpdu_tx_count : 9,
  42. fc_pwr_mgt_setting : 1,
  43. fc_more_data_setting : 1,
  44. qc_eosp_setting : 1,
  45. bw_drop_underflow_warning : 1,
  46. data_underflow_warning : 2,
  47. underflow_mpdu_count : 9;
  48. uint32_t reserved_1 : 1,
  49. txdma_dropped_mpdu_warning : 1,
  50. transmitted_tid : 4,
  51. coex_abort_mpdu_count : 9,
  52. coex_abort_mpdu_count_valid : 1,
  53. underflow_byte_count : 16;
  54. uint32_t num_eof_delim_added : 16,
  55. duration : 16;
  56. uint32_t qos_buf_state : 8,
  57. psdu_octet : 24;
  58. uint32_t mcs : 4,
  59. nss : 3,
  60. cv_corr_user_valid_in_phy : 1,
  61. reserved_4a : 2,
  62. num_null_delim_added : 22;
  63. uint32_t ht_control : 32;
  64. #endif
  65. };
  66. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_MPDU_COUNT_OFFSET 0x0000000000000000
  67. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_MPDU_COUNT_LSB 0
  68. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_MPDU_COUNT_MSB 8
  69. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_MPDU_COUNT_MASK 0x00000000000001ff
  70. #define TX_FES_STATUS_USER_PPDU_DATA_UNDERFLOW_WARNING_OFFSET 0x0000000000000000
  71. #define TX_FES_STATUS_USER_PPDU_DATA_UNDERFLOW_WARNING_LSB 9
  72. #define TX_FES_STATUS_USER_PPDU_DATA_UNDERFLOW_WARNING_MSB 10
  73. #define TX_FES_STATUS_USER_PPDU_DATA_UNDERFLOW_WARNING_MASK 0x0000000000000600
  74. #define TX_FES_STATUS_USER_PPDU_BW_DROP_UNDERFLOW_WARNING_OFFSET 0x0000000000000000
  75. #define TX_FES_STATUS_USER_PPDU_BW_DROP_UNDERFLOW_WARNING_LSB 11
  76. #define TX_FES_STATUS_USER_PPDU_BW_DROP_UNDERFLOW_WARNING_MSB 11
  77. #define TX_FES_STATUS_USER_PPDU_BW_DROP_UNDERFLOW_WARNING_MASK 0x0000000000000800
  78. #define TX_FES_STATUS_USER_PPDU_QC_EOSP_SETTING_OFFSET 0x0000000000000000
  79. #define TX_FES_STATUS_USER_PPDU_QC_EOSP_SETTING_LSB 12
  80. #define TX_FES_STATUS_USER_PPDU_QC_EOSP_SETTING_MSB 12
  81. #define TX_FES_STATUS_USER_PPDU_QC_EOSP_SETTING_MASK 0x0000000000001000
  82. #define TX_FES_STATUS_USER_PPDU_FC_MORE_DATA_SETTING_OFFSET 0x0000000000000000
  83. #define TX_FES_STATUS_USER_PPDU_FC_MORE_DATA_SETTING_LSB 13
  84. #define TX_FES_STATUS_USER_PPDU_FC_MORE_DATA_SETTING_MSB 13
  85. #define TX_FES_STATUS_USER_PPDU_FC_MORE_DATA_SETTING_MASK 0x0000000000002000
  86. #define TX_FES_STATUS_USER_PPDU_FC_PWR_MGT_SETTING_OFFSET 0x0000000000000000
  87. #define TX_FES_STATUS_USER_PPDU_FC_PWR_MGT_SETTING_LSB 14
  88. #define TX_FES_STATUS_USER_PPDU_FC_PWR_MGT_SETTING_MSB 14
  89. #define TX_FES_STATUS_USER_PPDU_FC_PWR_MGT_SETTING_MASK 0x0000000000004000
  90. #define TX_FES_STATUS_USER_PPDU_MPDU_TX_COUNT_OFFSET 0x0000000000000000
  91. #define TX_FES_STATUS_USER_PPDU_MPDU_TX_COUNT_LSB 15
  92. #define TX_FES_STATUS_USER_PPDU_MPDU_TX_COUNT_MSB 23
  93. #define TX_FES_STATUS_USER_PPDU_MPDU_TX_COUNT_MASK 0x0000000000ff8000
  94. #define TX_FES_STATUS_USER_PPDU_USER_BLOCKED_OFFSET 0x0000000000000000
  95. #define TX_FES_STATUS_USER_PPDU_USER_BLOCKED_LSB 24
  96. #define TX_FES_STATUS_USER_PPDU_USER_BLOCKED_MSB 24
  97. #define TX_FES_STATUS_USER_PPDU_USER_BLOCKED_MASK 0x0000000001000000
  98. #define TX_FES_STATUS_USER_PPDU_PRE_TRIG_RESPONSE_DELIM_COUNT_OFFSET 0x0000000000000000
  99. #define TX_FES_STATUS_USER_PPDU_PRE_TRIG_RESPONSE_DELIM_COUNT_LSB 25
  100. #define TX_FES_STATUS_USER_PPDU_PRE_TRIG_RESPONSE_DELIM_COUNT_MSB 31
  101. #define TX_FES_STATUS_USER_PPDU_PRE_TRIG_RESPONSE_DELIM_COUNT_MASK 0x00000000fe000000
  102. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_BYTE_COUNT_OFFSET 0x0000000000000000
  103. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_BYTE_COUNT_LSB 32
  104. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_BYTE_COUNT_MSB 47
  105. #define TX_FES_STATUS_USER_PPDU_UNDERFLOW_BYTE_COUNT_MASK 0x0000ffff00000000
  106. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_VALID_OFFSET 0x0000000000000000
  107. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_VALID_LSB 48
  108. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_VALID_MSB 48
  109. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_VALID_MASK 0x0001000000000000
  110. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_OFFSET 0x0000000000000000
  111. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_LSB 49
  112. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_MSB 57
  113. #define TX_FES_STATUS_USER_PPDU_COEX_ABORT_MPDU_COUNT_MASK 0x03fe000000000000
  114. #define TX_FES_STATUS_USER_PPDU_TRANSMITTED_TID_OFFSET 0x0000000000000000
  115. #define TX_FES_STATUS_USER_PPDU_TRANSMITTED_TID_LSB 58
  116. #define TX_FES_STATUS_USER_PPDU_TRANSMITTED_TID_MSB 61
  117. #define TX_FES_STATUS_USER_PPDU_TRANSMITTED_TID_MASK 0x3c00000000000000
  118. #define TX_FES_STATUS_USER_PPDU_TXDMA_DROPPED_MPDU_WARNING_OFFSET 0x0000000000000000
  119. #define TX_FES_STATUS_USER_PPDU_TXDMA_DROPPED_MPDU_WARNING_LSB 62
  120. #define TX_FES_STATUS_USER_PPDU_TXDMA_DROPPED_MPDU_WARNING_MSB 62
  121. #define TX_FES_STATUS_USER_PPDU_TXDMA_DROPPED_MPDU_WARNING_MASK 0x4000000000000000
  122. #define TX_FES_STATUS_USER_PPDU_RESERVED_1_OFFSET 0x0000000000000000
  123. #define TX_FES_STATUS_USER_PPDU_RESERVED_1_LSB 63
  124. #define TX_FES_STATUS_USER_PPDU_RESERVED_1_MSB 63
  125. #define TX_FES_STATUS_USER_PPDU_RESERVED_1_MASK 0x8000000000000000
  126. #define TX_FES_STATUS_USER_PPDU_DURATION_OFFSET 0x0000000000000008
  127. #define TX_FES_STATUS_USER_PPDU_DURATION_LSB 0
  128. #define TX_FES_STATUS_USER_PPDU_DURATION_MSB 15
  129. #define TX_FES_STATUS_USER_PPDU_DURATION_MASK 0x000000000000ffff
  130. #define TX_FES_STATUS_USER_PPDU_NUM_EOF_DELIM_ADDED_OFFSET 0x0000000000000008
  131. #define TX_FES_STATUS_USER_PPDU_NUM_EOF_DELIM_ADDED_LSB 16
  132. #define TX_FES_STATUS_USER_PPDU_NUM_EOF_DELIM_ADDED_MSB 31
  133. #define TX_FES_STATUS_USER_PPDU_NUM_EOF_DELIM_ADDED_MASK 0x00000000ffff0000
  134. #define TX_FES_STATUS_USER_PPDU_PSDU_OCTET_OFFSET 0x0000000000000008
  135. #define TX_FES_STATUS_USER_PPDU_PSDU_OCTET_LSB 32
  136. #define TX_FES_STATUS_USER_PPDU_PSDU_OCTET_MSB 55
  137. #define TX_FES_STATUS_USER_PPDU_PSDU_OCTET_MASK 0x00ffffff00000000
  138. #define TX_FES_STATUS_USER_PPDU_QOS_BUF_STATE_OFFSET 0x0000000000000008
  139. #define TX_FES_STATUS_USER_PPDU_QOS_BUF_STATE_LSB 56
  140. #define TX_FES_STATUS_USER_PPDU_QOS_BUF_STATE_MSB 63
  141. #define TX_FES_STATUS_USER_PPDU_QOS_BUF_STATE_MASK 0xff00000000000000
  142. #define TX_FES_STATUS_USER_PPDU_NUM_NULL_DELIM_ADDED_OFFSET 0x0000000000000010
  143. #define TX_FES_STATUS_USER_PPDU_NUM_NULL_DELIM_ADDED_LSB 0
  144. #define TX_FES_STATUS_USER_PPDU_NUM_NULL_DELIM_ADDED_MSB 21
  145. #define TX_FES_STATUS_USER_PPDU_NUM_NULL_DELIM_ADDED_MASK 0x00000000003fffff
  146. #define TX_FES_STATUS_USER_PPDU_RESERVED_4A_OFFSET 0x0000000000000010
  147. #define TX_FES_STATUS_USER_PPDU_RESERVED_4A_LSB 22
  148. #define TX_FES_STATUS_USER_PPDU_RESERVED_4A_MSB 23
  149. #define TX_FES_STATUS_USER_PPDU_RESERVED_4A_MASK 0x0000000000c00000
  150. #define TX_FES_STATUS_USER_PPDU_CV_CORR_USER_VALID_IN_PHY_OFFSET 0x0000000000000010
  151. #define TX_FES_STATUS_USER_PPDU_CV_CORR_USER_VALID_IN_PHY_LSB 24
  152. #define TX_FES_STATUS_USER_PPDU_CV_CORR_USER_VALID_IN_PHY_MSB 24
  153. #define TX_FES_STATUS_USER_PPDU_CV_CORR_USER_VALID_IN_PHY_MASK 0x0000000001000000
  154. #define TX_FES_STATUS_USER_PPDU_NSS_OFFSET 0x0000000000000010
  155. #define TX_FES_STATUS_USER_PPDU_NSS_LSB 25
  156. #define TX_FES_STATUS_USER_PPDU_NSS_MSB 27
  157. #define TX_FES_STATUS_USER_PPDU_NSS_MASK 0x000000000e000000
  158. #define TX_FES_STATUS_USER_PPDU_MCS_OFFSET 0x0000000000000010
  159. #define TX_FES_STATUS_USER_PPDU_MCS_LSB 28
  160. #define TX_FES_STATUS_USER_PPDU_MCS_MSB 31
  161. #define TX_FES_STATUS_USER_PPDU_MCS_MASK 0x00000000f0000000
  162. #define TX_FES_STATUS_USER_PPDU_HT_CONTROL_OFFSET 0x0000000000000010
  163. #define TX_FES_STATUS_USER_PPDU_HT_CONTROL_LSB 32
  164. #define TX_FES_STATUS_USER_PPDU_HT_CONTROL_MSB 63
  165. #define TX_FES_STATUS_USER_PPDU_HT_CONTROL_MASK 0xffffffff00000000
  166. #endif