rx_ppdu_start.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _RX_PPDU_START_H_
  6. #define _RX_PPDU_START_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #define NUM_OF_DWORDS_RX_PPDU_START 6
  10. #define NUM_OF_QWORDS_RX_PPDU_START 3
  11. struct rx_ppdu_start {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t phy_ppdu_id : 16,
  14. preamble_time_to_rxframe : 8,
  15. reserved_0a : 8;
  16. uint32_t sw_phy_meta_data : 32;
  17. uint32_t ppdu_start_timestamp_31_0 : 32;
  18. uint32_t ppdu_start_timestamp_63_32 : 32;
  19. uint32_t rxframe_assert_timestamp : 32;
  20. uint32_t tlv64_padding : 32;
  21. #else
  22. uint32_t reserved_0a : 8,
  23. preamble_time_to_rxframe : 8,
  24. phy_ppdu_id : 16;
  25. uint32_t sw_phy_meta_data : 32;
  26. uint32_t ppdu_start_timestamp_31_0 : 32;
  27. uint32_t ppdu_start_timestamp_63_32 : 32;
  28. uint32_t rxframe_assert_timestamp : 32;
  29. uint32_t tlv64_padding : 32;
  30. #endif
  31. };
  32. #define RX_PPDU_START_PHY_PPDU_ID_OFFSET 0x0000000000000000
  33. #define RX_PPDU_START_PHY_PPDU_ID_LSB 0
  34. #define RX_PPDU_START_PHY_PPDU_ID_MSB 15
  35. #define RX_PPDU_START_PHY_PPDU_ID_MASK 0x000000000000ffff
  36. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_OFFSET 0x0000000000000000
  37. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_LSB 16
  38. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_MSB 23
  39. #define RX_PPDU_START_PREAMBLE_TIME_TO_RXFRAME_MASK 0x0000000000ff0000
  40. #define RX_PPDU_START_RESERVED_0A_OFFSET 0x0000000000000000
  41. #define RX_PPDU_START_RESERVED_0A_LSB 24
  42. #define RX_PPDU_START_RESERVED_0A_MSB 31
  43. #define RX_PPDU_START_RESERVED_0A_MASK 0x00000000ff000000
  44. #define RX_PPDU_START_SW_PHY_META_DATA_OFFSET 0x0000000000000000
  45. #define RX_PPDU_START_SW_PHY_META_DATA_LSB 32
  46. #define RX_PPDU_START_SW_PHY_META_DATA_MSB 63
  47. #define RX_PPDU_START_SW_PHY_META_DATA_MASK 0xffffffff00000000
  48. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_OFFSET 0x0000000000000008
  49. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_LSB 0
  50. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_MSB 31
  51. #define RX_PPDU_START_PPDU_START_TIMESTAMP_31_0_MASK 0x00000000ffffffff
  52. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_OFFSET 0x0000000000000008
  53. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_LSB 32
  54. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_MSB 63
  55. #define RX_PPDU_START_PPDU_START_TIMESTAMP_63_32_MASK 0xffffffff00000000
  56. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_OFFSET 0x0000000000000010
  57. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_LSB 0
  58. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_MSB 31
  59. #define RX_PPDU_START_RXFRAME_ASSERT_TIMESTAMP_MASK 0x00000000ffffffff
  60. #define RX_PPDU_START_TLV64_PADDING_OFFSET 0x0000000000000010
  61. #define RX_PPDU_START_TLV64_PADDING_LSB 32
  62. #define RX_PPDU_START_TLV64_PADDING_MSB 63
  63. #define RX_PPDU_START_TLV64_PADDING_MASK 0xffffffff00000000
  64. #endif