1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243 |
- /*
- * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
- * SPDX-License-Identifier: ISC
- */
-
-
-
-
-
-
-
-
-
- #ifndef _RX_MPDU_INFO_H_
- #define _RX_MPDU_INFO_H_
- #if !defined(__ASSEMBLER__)
- #endif
- #include "rxpt_classify_info.h"
- #define NUM_OF_DWORDS_RX_MPDU_INFO 30
- struct rx_mpdu_info {
- #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
- struct rxpt_classify_info rxpt_classify_info_details;
- uint32_t rx_reo_queue_desc_addr_31_0 : 32;
- uint32_t rx_reo_queue_desc_addr_39_32 : 8,
- receive_queue_number : 16,
- pre_delim_err_warning : 1,
- first_delim_err : 1,
- reserved_2a : 6;
- uint32_t pn_31_0 : 32;
- uint32_t pn_63_32 : 32;
- uint32_t pn_95_64 : 32;
- uint32_t pn_127_96 : 32;
- uint32_t epd_en : 1,
- all_frames_shall_be_encrypted : 1,
- encrypt_type : 4,
- wep_key_width_for_variable_key : 2,
- mesh_sta : 2,
- bssid_hit : 1,
- bssid_number : 4,
- tid : 4,
- reserved_7a : 13;
- uint32_t peer_meta_data : 32;
- uint32_t rxpcu_mpdu_filter_in_category : 2,
- sw_frame_group_id : 7,
- ndp_frame : 1,
- phy_err : 1,
- phy_err_during_mpdu_header : 1,
- protocol_version_err : 1,
- ast_based_lookup_valid : 1,
- ranging : 1,
- reserved_9a : 1,
- phy_ppdu_id : 16;
- uint32_t ast_index : 16,
- sw_peer_id : 16;
- uint32_t mpdu_frame_control_valid : 1,
- mpdu_duration_valid : 1,
- mac_addr_ad1_valid : 1,
- mac_addr_ad2_valid : 1,
- mac_addr_ad3_valid : 1,
- mac_addr_ad4_valid : 1,
- mpdu_sequence_control_valid : 1,
- mpdu_qos_control_valid : 1,
- mpdu_ht_control_valid : 1,
- frame_encryption_info_valid : 1,
- mpdu_fragment_number : 4,
- more_fragment_flag : 1,
- reserved_11a : 1,
- fr_ds : 1,
- to_ds : 1,
- encrypted : 1,
- mpdu_retry : 1,
- mpdu_sequence_number : 12;
- uint32_t key_id_octet : 8,
- new_peer_entry : 1,
- decrypt_needed : 1,
- decap_type : 2,
- rx_insert_vlan_c_tag_padding : 1,
- rx_insert_vlan_s_tag_padding : 1,
- strip_vlan_c_tag_decap : 1,
- strip_vlan_s_tag_decap : 1,
- pre_delim_count : 12,
- ampdu_flag : 1,
- bar_frame : 1,
- raw_mpdu : 1,
- reserved_12 : 1;
- uint32_t mpdu_length : 14,
- first_mpdu : 1,
- mcast_bcast : 1,
- ast_index_not_found : 1,
- ast_index_timeout : 1,
- power_mgmt : 1,
- non_qos : 1,
- null_data : 1,
- mgmt_type : 1,
- ctrl_type : 1,
- more_data : 1,
- eosp : 1,
- fragment_flag : 1,
- order : 1,
- u_apsd_trigger : 1,
- encrypt_required : 1,
- directed : 1,
- amsdu_present : 1,
- reserved_13 : 1;
- uint32_t mpdu_frame_control_field : 16,
- mpdu_duration_field : 16;
- uint32_t mac_addr_ad1_31_0 : 32;
- uint32_t mac_addr_ad1_47_32 : 16,
- mac_addr_ad2_15_0 : 16;
- uint32_t mac_addr_ad2_47_16 : 32;
- uint32_t mac_addr_ad3_31_0 : 32;
- uint32_t mac_addr_ad3_47_32 : 16,
- mpdu_sequence_control_field : 16;
- uint32_t mac_addr_ad4_31_0 : 32;
- uint32_t mac_addr_ad4_47_32 : 16,
- mpdu_qos_control_field : 16;
- uint32_t mpdu_ht_control_field : 32;
- uint32_t vdev_id : 8,
- service_code : 9,
- priority_valid : 1,
- src_info : 12,
- reserved_23a : 1,
- multi_link_addr_ad1_ad2_valid : 1;
- uint32_t multi_link_addr_ad1_31_0 : 32;
- uint32_t multi_link_addr_ad1_47_32 : 16,
- multi_link_addr_ad2_15_0 : 16;
- uint32_t multi_link_addr_ad2_47_16 : 32;
- uint32_t authorized_to_send_wds : 1,
- reserved_27a : 31;
- uint32_t reserved_28a : 32;
- uint32_t reserved_29a : 32;
- #else
- struct rxpt_classify_info rxpt_classify_info_details;
- uint32_t rx_reo_queue_desc_addr_31_0 : 32;
- uint32_t reserved_2a : 6,
- first_delim_err : 1,
- pre_delim_err_warning : 1,
- receive_queue_number : 16,
- rx_reo_queue_desc_addr_39_32 : 8;
- uint32_t pn_31_0 : 32;
- uint32_t pn_63_32 : 32;
- uint32_t pn_95_64 : 32;
- uint32_t pn_127_96 : 32;
- uint32_t reserved_7a : 13,
- tid : 4,
- bssid_number : 4,
- bssid_hit : 1,
- mesh_sta : 2,
- wep_key_width_for_variable_key : 2,
- encrypt_type : 4,
- all_frames_shall_be_encrypted : 1,
- epd_en : 1;
- uint32_t peer_meta_data : 32;
- uint32_t phy_ppdu_id : 16,
- reserved_9a : 1,
- ranging : 1,
- ast_based_lookup_valid : 1,
- protocol_version_err : 1,
- phy_err_during_mpdu_header : 1,
- phy_err : 1,
- ndp_frame : 1,
- sw_frame_group_id : 7,
- rxpcu_mpdu_filter_in_category : 2;
- uint32_t sw_peer_id : 16,
- ast_index : 16;
- uint32_t mpdu_sequence_number : 12,
- mpdu_retry : 1,
- encrypted : 1,
- to_ds : 1,
- fr_ds : 1,
- reserved_11a : 1,
- more_fragment_flag : 1,
- mpdu_fragment_number : 4,
- frame_encryption_info_valid : 1,
- mpdu_ht_control_valid : 1,
- mpdu_qos_control_valid : 1,
- mpdu_sequence_control_valid : 1,
- mac_addr_ad4_valid : 1,
- mac_addr_ad3_valid : 1,
- mac_addr_ad2_valid : 1,
- mac_addr_ad1_valid : 1,
- mpdu_duration_valid : 1,
- mpdu_frame_control_valid : 1;
- uint32_t reserved_12 : 1,
- raw_mpdu : 1,
- bar_frame : 1,
- ampdu_flag : 1,
- pre_delim_count : 12,
- strip_vlan_s_tag_decap : 1,
- strip_vlan_c_tag_decap : 1,
- rx_insert_vlan_s_tag_padding : 1,
- rx_insert_vlan_c_tag_padding : 1,
- decap_type : 2,
- decrypt_needed : 1,
- new_peer_entry : 1,
- key_id_octet : 8;
- uint32_t reserved_13 : 1,
- amsdu_present : 1,
- directed : 1,
- encrypt_required : 1,
- u_apsd_trigger : 1,
- order : 1,
- fragment_flag : 1,
- eosp : 1,
- more_data : 1,
- ctrl_type : 1,
- mgmt_type : 1,
- null_data : 1,
- non_qos : 1,
- power_mgmt : 1,
- ast_index_timeout : 1,
- ast_index_not_found : 1,
- mcast_bcast : 1,
- first_mpdu : 1,
- mpdu_length : 14;
- uint32_t mpdu_duration_field : 16,
- mpdu_frame_control_field : 16;
- uint32_t mac_addr_ad1_31_0 : 32;
- uint32_t mac_addr_ad2_15_0 : 16,
- mac_addr_ad1_47_32 : 16;
- uint32_t mac_addr_ad2_47_16 : 32;
- uint32_t mac_addr_ad3_31_0 : 32;
- uint32_t mpdu_sequence_control_field : 16,
- mac_addr_ad3_47_32 : 16;
- uint32_t mac_addr_ad4_31_0 : 32;
- uint32_t mpdu_qos_control_field : 16,
- mac_addr_ad4_47_32 : 16;
- uint32_t mpdu_ht_control_field : 32;
- uint32_t multi_link_addr_ad1_ad2_valid : 1,
- reserved_23a : 1,
- src_info : 12,
- priority_valid : 1,
- service_code : 9,
- vdev_id : 8;
- uint32_t multi_link_addr_ad1_31_0 : 32;
- uint32_t multi_link_addr_ad2_15_0 : 16,
- multi_link_addr_ad1_47_32 : 16;
- uint32_t multi_link_addr_ad2_47_16 : 32;
- uint32_t reserved_27a : 31,
- authorized_to_send_wds : 1;
- uint32_t reserved_28a : 32;
- uint32_t reserved_29a : 32;
- #endif
- };
-
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_LSB 0
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_MSB 4
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_MASK 0x0000001f
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_LSB 5
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_MSB 6
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_MASK 0x00000060
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_LSB 7
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_MSB 7
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_MASK 0x00000080
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_LSB 8
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_MSB 8
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_MASK 0x00000100
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_LSB 9
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_MSB 9
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_MASK 0x00000200
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_LSB 10
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_MSB 10
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_MASK 0x00000400
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_LSB 11
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_MSB 13
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_MASK 0x00003800
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_LSB 14
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_MSB 16
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_MASK 0x0001c000
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_LSB 17
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_MSB 17
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_MASK 0x00020000
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_LSB 18
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_MSB 18
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_MASK 0x00040000
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_LSB 19
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_MSB 19
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_MASK 0x00080000
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_LSB 20
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_MSB 20
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_MASK 0x00100000
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_LSB 21
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_MSB 21
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_MASK 0x00200000
-
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_OFFSET 0x00000000
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_LSB 22
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_MSB 31
- #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_MASK 0xffc00000
-
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x00000004
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 0
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_MSB 31
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff
-
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x00000008
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_MSB 7
- #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x000000ff
-
- #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_OFFSET 0x00000008
- #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_LSB 8
- #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_MSB 23
- #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_MASK 0x00ffff00
-
- #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_OFFSET 0x00000008
- #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_LSB 24
- #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_MSB 24
- #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_MASK 0x01000000
-
- #define RX_MPDU_INFO_FIRST_DELIM_ERR_OFFSET 0x00000008
- #define RX_MPDU_INFO_FIRST_DELIM_ERR_LSB 25
- #define RX_MPDU_INFO_FIRST_DELIM_ERR_MSB 25
- #define RX_MPDU_INFO_FIRST_DELIM_ERR_MASK 0x02000000
-
- #define RX_MPDU_INFO_RESERVED_2A_OFFSET 0x00000008
- #define RX_MPDU_INFO_RESERVED_2A_LSB 26
- #define RX_MPDU_INFO_RESERVED_2A_MSB 31
- #define RX_MPDU_INFO_RESERVED_2A_MASK 0xfc000000
-
- #define RX_MPDU_INFO_PN_31_0_OFFSET 0x0000000c
- #define RX_MPDU_INFO_PN_31_0_LSB 0
- #define RX_MPDU_INFO_PN_31_0_MSB 31
- #define RX_MPDU_INFO_PN_31_0_MASK 0xffffffff
-
- #define RX_MPDU_INFO_PN_63_32_OFFSET 0x00000010
- #define RX_MPDU_INFO_PN_63_32_LSB 0
- #define RX_MPDU_INFO_PN_63_32_MSB 31
- #define RX_MPDU_INFO_PN_63_32_MASK 0xffffffff
-
- #define RX_MPDU_INFO_PN_95_64_OFFSET 0x00000014
- #define RX_MPDU_INFO_PN_95_64_LSB 0
- #define RX_MPDU_INFO_PN_95_64_MSB 31
- #define RX_MPDU_INFO_PN_95_64_MASK 0xffffffff
-
- #define RX_MPDU_INFO_PN_127_96_OFFSET 0x00000018
- #define RX_MPDU_INFO_PN_127_96_LSB 0
- #define RX_MPDU_INFO_PN_127_96_MSB 31
- #define RX_MPDU_INFO_PN_127_96_MASK 0xffffffff
-
- #define RX_MPDU_INFO_EPD_EN_OFFSET 0x0000001c
- #define RX_MPDU_INFO_EPD_EN_LSB 0
- #define RX_MPDU_INFO_EPD_EN_MSB 0
- #define RX_MPDU_INFO_EPD_EN_MASK 0x00000001
-
- #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_OFFSET 0x0000001c
- #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_LSB 1
- #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_MSB 1
- #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_MASK 0x00000002
-
- #define RX_MPDU_INFO_ENCRYPT_TYPE_OFFSET 0x0000001c
- #define RX_MPDU_INFO_ENCRYPT_TYPE_LSB 2
- #define RX_MPDU_INFO_ENCRYPT_TYPE_MSB 5
- #define RX_MPDU_INFO_ENCRYPT_TYPE_MASK 0x0000003c
-
- #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_OFFSET 0x0000001c
- #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_LSB 6
- #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_MSB 7
- #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_MASK 0x000000c0
-
- #define RX_MPDU_INFO_MESH_STA_OFFSET 0x0000001c
- #define RX_MPDU_INFO_MESH_STA_LSB 8
- #define RX_MPDU_INFO_MESH_STA_MSB 9
- #define RX_MPDU_INFO_MESH_STA_MASK 0x00000300
-
- #define RX_MPDU_INFO_BSSID_HIT_OFFSET 0x0000001c
- #define RX_MPDU_INFO_BSSID_HIT_LSB 10
- #define RX_MPDU_INFO_BSSID_HIT_MSB 10
- #define RX_MPDU_INFO_BSSID_HIT_MASK 0x00000400
-
- #define RX_MPDU_INFO_BSSID_NUMBER_OFFSET 0x0000001c
- #define RX_MPDU_INFO_BSSID_NUMBER_LSB 11
- #define RX_MPDU_INFO_BSSID_NUMBER_MSB 14
- #define RX_MPDU_INFO_BSSID_NUMBER_MASK 0x00007800
-
- #define RX_MPDU_INFO_TID_OFFSET 0x0000001c
- #define RX_MPDU_INFO_TID_LSB 15
- #define RX_MPDU_INFO_TID_MSB 18
- #define RX_MPDU_INFO_TID_MASK 0x00078000
-
- #define RX_MPDU_INFO_RESERVED_7A_OFFSET 0x0000001c
- #define RX_MPDU_INFO_RESERVED_7A_LSB 19
- #define RX_MPDU_INFO_RESERVED_7A_MSB 31
- #define RX_MPDU_INFO_RESERVED_7A_MASK 0xfff80000
-
- #define RX_MPDU_INFO_PEER_META_DATA_OFFSET 0x00000020
- #define RX_MPDU_INFO_PEER_META_DATA_LSB 0
- #define RX_MPDU_INFO_PEER_META_DATA_MSB 31
- #define RX_MPDU_INFO_PEER_META_DATA_MASK 0xffffffff
-
- #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x00000024
- #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
- #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_MSB 1
- #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x00000003
-
- #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_OFFSET 0x00000024
- #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_LSB 2
- #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_MSB 8
- #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_MASK 0x000001fc
-
- #define RX_MPDU_INFO_NDP_FRAME_OFFSET 0x00000024
- #define RX_MPDU_INFO_NDP_FRAME_LSB 9
- #define RX_MPDU_INFO_NDP_FRAME_MSB 9
- #define RX_MPDU_INFO_NDP_FRAME_MASK 0x00000200
-
- #define RX_MPDU_INFO_PHY_ERR_OFFSET 0x00000024
- #define RX_MPDU_INFO_PHY_ERR_LSB 10
- #define RX_MPDU_INFO_PHY_ERR_MSB 10
- #define RX_MPDU_INFO_PHY_ERR_MASK 0x00000400
-
- #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_OFFSET 0x00000024
- #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_LSB 11
- #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_MSB 11
- #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_MASK 0x00000800
-
- #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_OFFSET 0x00000024
- #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_LSB 12
- #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_MSB 12
- #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_MASK 0x00001000
-
- #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_OFFSET 0x00000024
- #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_LSB 13
- #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_MSB 13
- #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_MASK 0x00002000
-
- #define RX_MPDU_INFO_RANGING_OFFSET 0x00000024
- #define RX_MPDU_INFO_RANGING_LSB 14
- #define RX_MPDU_INFO_RANGING_MSB 14
- #define RX_MPDU_INFO_RANGING_MASK 0x00004000
-
- #define RX_MPDU_INFO_RESERVED_9A_OFFSET 0x00000024
- #define RX_MPDU_INFO_RESERVED_9A_LSB 15
- #define RX_MPDU_INFO_RESERVED_9A_MSB 15
- #define RX_MPDU_INFO_RESERVED_9A_MASK 0x00008000
-
- #define RX_MPDU_INFO_PHY_PPDU_ID_OFFSET 0x00000024
- #define RX_MPDU_INFO_PHY_PPDU_ID_LSB 16
- #define RX_MPDU_INFO_PHY_PPDU_ID_MSB 31
- #define RX_MPDU_INFO_PHY_PPDU_ID_MASK 0xffff0000
-
- #define RX_MPDU_INFO_AST_INDEX_OFFSET 0x00000028
- #define RX_MPDU_INFO_AST_INDEX_LSB 0
- #define RX_MPDU_INFO_AST_INDEX_MSB 15
- #define RX_MPDU_INFO_AST_INDEX_MASK 0x0000ffff
-
- #define RX_MPDU_INFO_SW_PEER_ID_OFFSET 0x00000028
- #define RX_MPDU_INFO_SW_PEER_ID_LSB 16
- #define RX_MPDU_INFO_SW_PEER_ID_MSB 31
- #define RX_MPDU_INFO_SW_PEER_ID_MASK 0xffff0000
-
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_LSB 0
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_MSB 0
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_MASK 0x00000001
-
- #define RX_MPDU_INFO_MPDU_DURATION_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_DURATION_VALID_LSB 1
- #define RX_MPDU_INFO_MPDU_DURATION_VALID_MSB 1
- #define RX_MPDU_INFO_MPDU_DURATION_VALID_MASK 0x00000002
-
- #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_LSB 2
- #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_MSB 2
- #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_MASK 0x00000004
-
- #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_LSB 3
- #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_MSB 3
- #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_MASK 0x00000008
-
- #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_LSB 4
- #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_MSB 4
- #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_MASK 0x00000010
-
- #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_LSB 5
- #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_MSB 5
- #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_MASK 0x00000020
-
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_LSB 6
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_MSB 6
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_MASK 0x00000040
-
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_LSB 7
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_MSB 7
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_MASK 0x00000080
-
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_LSB 8
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_MSB 8
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_MASK 0x00000100
-
- #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_OFFSET 0x0000002c
- #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_LSB 9
- #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_MSB 9
- #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_MASK 0x00000200
-
- #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_LSB 10
- #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_MSB 13
- #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_MASK 0x00003c00
-
- #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_LSB 14
- #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_MSB 14
- #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_MASK 0x00004000
-
- #define RX_MPDU_INFO_RESERVED_11A_OFFSET 0x0000002c
- #define RX_MPDU_INFO_RESERVED_11A_LSB 15
- #define RX_MPDU_INFO_RESERVED_11A_MSB 15
- #define RX_MPDU_INFO_RESERVED_11A_MASK 0x00008000
-
- #define RX_MPDU_INFO_FR_DS_OFFSET 0x0000002c
- #define RX_MPDU_INFO_FR_DS_LSB 16
- #define RX_MPDU_INFO_FR_DS_MSB 16
- #define RX_MPDU_INFO_FR_DS_MASK 0x00010000
-
- #define RX_MPDU_INFO_TO_DS_OFFSET 0x0000002c
- #define RX_MPDU_INFO_TO_DS_LSB 17
- #define RX_MPDU_INFO_TO_DS_MSB 17
- #define RX_MPDU_INFO_TO_DS_MASK 0x00020000
-
- #define RX_MPDU_INFO_ENCRYPTED_OFFSET 0x0000002c
- #define RX_MPDU_INFO_ENCRYPTED_LSB 18
- #define RX_MPDU_INFO_ENCRYPTED_MSB 18
- #define RX_MPDU_INFO_ENCRYPTED_MASK 0x00040000
-
- #define RX_MPDU_INFO_MPDU_RETRY_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_RETRY_LSB 19
- #define RX_MPDU_INFO_MPDU_RETRY_MSB 19
- #define RX_MPDU_INFO_MPDU_RETRY_MASK 0x00080000
-
- #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_OFFSET 0x0000002c
- #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_LSB 20
- #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_MSB 31
- #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_MASK 0xfff00000
-
- #define RX_MPDU_INFO_KEY_ID_OCTET_OFFSET 0x00000030
- #define RX_MPDU_INFO_KEY_ID_OCTET_LSB 0
- #define RX_MPDU_INFO_KEY_ID_OCTET_MSB 7
- #define RX_MPDU_INFO_KEY_ID_OCTET_MASK 0x000000ff
-
- #define RX_MPDU_INFO_NEW_PEER_ENTRY_OFFSET 0x00000030
- #define RX_MPDU_INFO_NEW_PEER_ENTRY_LSB 8
- #define RX_MPDU_INFO_NEW_PEER_ENTRY_MSB 8
- #define RX_MPDU_INFO_NEW_PEER_ENTRY_MASK 0x00000100
-
- #define RX_MPDU_INFO_DECRYPT_NEEDED_OFFSET 0x00000030
- #define RX_MPDU_INFO_DECRYPT_NEEDED_LSB 9
- #define RX_MPDU_INFO_DECRYPT_NEEDED_MSB 9
- #define RX_MPDU_INFO_DECRYPT_NEEDED_MASK 0x00000200
-
- #define RX_MPDU_INFO_DECAP_TYPE_OFFSET 0x00000030
- #define RX_MPDU_INFO_DECAP_TYPE_LSB 10
- #define RX_MPDU_INFO_DECAP_TYPE_MSB 11
- #define RX_MPDU_INFO_DECAP_TYPE_MASK 0x00000c00
-
- #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_OFFSET 0x00000030
- #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_LSB 12
- #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_MSB 12
- #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_MASK 0x00001000
-
- #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_OFFSET 0x00000030
- #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_LSB 13
- #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_MSB 13
- #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_MASK 0x00002000
-
- #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_OFFSET 0x00000030
- #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_LSB 14
- #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_MSB 14
- #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_MASK 0x00004000
-
- #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_OFFSET 0x00000030
- #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_LSB 15
- #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_MSB 15
- #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_MASK 0x00008000
-
- #define RX_MPDU_INFO_PRE_DELIM_COUNT_OFFSET 0x00000030
- #define RX_MPDU_INFO_PRE_DELIM_COUNT_LSB 16
- #define RX_MPDU_INFO_PRE_DELIM_COUNT_MSB 27
- #define RX_MPDU_INFO_PRE_DELIM_COUNT_MASK 0x0fff0000
-
- #define RX_MPDU_INFO_AMPDU_FLAG_OFFSET 0x00000030
- #define RX_MPDU_INFO_AMPDU_FLAG_LSB 28
- #define RX_MPDU_INFO_AMPDU_FLAG_MSB 28
- #define RX_MPDU_INFO_AMPDU_FLAG_MASK 0x10000000
-
- #define RX_MPDU_INFO_BAR_FRAME_OFFSET 0x00000030
- #define RX_MPDU_INFO_BAR_FRAME_LSB 29
- #define RX_MPDU_INFO_BAR_FRAME_MSB 29
- #define RX_MPDU_INFO_BAR_FRAME_MASK 0x20000000
-
- #define RX_MPDU_INFO_RAW_MPDU_OFFSET 0x00000030
- #define RX_MPDU_INFO_RAW_MPDU_LSB 30
- #define RX_MPDU_INFO_RAW_MPDU_MSB 30
- #define RX_MPDU_INFO_RAW_MPDU_MASK 0x40000000
-
- #define RX_MPDU_INFO_RESERVED_12_OFFSET 0x00000030
- #define RX_MPDU_INFO_RESERVED_12_LSB 31
- #define RX_MPDU_INFO_RESERVED_12_MSB 31
- #define RX_MPDU_INFO_RESERVED_12_MASK 0x80000000
-
- #define RX_MPDU_INFO_MPDU_LENGTH_OFFSET 0x00000034
- #define RX_MPDU_INFO_MPDU_LENGTH_LSB 0
- #define RX_MPDU_INFO_MPDU_LENGTH_MSB 13
- #define RX_MPDU_INFO_MPDU_LENGTH_MASK 0x00003fff
-
- #define RX_MPDU_INFO_FIRST_MPDU_OFFSET 0x00000034
- #define RX_MPDU_INFO_FIRST_MPDU_LSB 14
- #define RX_MPDU_INFO_FIRST_MPDU_MSB 14
- #define RX_MPDU_INFO_FIRST_MPDU_MASK 0x00004000
-
- #define RX_MPDU_INFO_MCAST_BCAST_OFFSET 0x00000034
- #define RX_MPDU_INFO_MCAST_BCAST_LSB 15
- #define RX_MPDU_INFO_MCAST_BCAST_MSB 15
- #define RX_MPDU_INFO_MCAST_BCAST_MASK 0x00008000
-
- #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_OFFSET 0x00000034
- #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_LSB 16
- #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_MSB 16
- #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_MASK 0x00010000
-
- #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_OFFSET 0x00000034
- #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_LSB 17
- #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_MSB 17
- #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_MASK 0x00020000
-
- #define RX_MPDU_INFO_POWER_MGMT_OFFSET 0x00000034
- #define RX_MPDU_INFO_POWER_MGMT_LSB 18
- #define RX_MPDU_INFO_POWER_MGMT_MSB 18
- #define RX_MPDU_INFO_POWER_MGMT_MASK 0x00040000
-
- #define RX_MPDU_INFO_NON_QOS_OFFSET 0x00000034
- #define RX_MPDU_INFO_NON_QOS_LSB 19
- #define RX_MPDU_INFO_NON_QOS_MSB 19
- #define RX_MPDU_INFO_NON_QOS_MASK 0x00080000
-
- #define RX_MPDU_INFO_NULL_DATA_OFFSET 0x00000034
- #define RX_MPDU_INFO_NULL_DATA_LSB 20
- #define RX_MPDU_INFO_NULL_DATA_MSB 20
- #define RX_MPDU_INFO_NULL_DATA_MASK 0x00100000
-
- #define RX_MPDU_INFO_MGMT_TYPE_OFFSET 0x00000034
- #define RX_MPDU_INFO_MGMT_TYPE_LSB 21
- #define RX_MPDU_INFO_MGMT_TYPE_MSB 21
- #define RX_MPDU_INFO_MGMT_TYPE_MASK 0x00200000
-
- #define RX_MPDU_INFO_CTRL_TYPE_OFFSET 0x00000034
- #define RX_MPDU_INFO_CTRL_TYPE_LSB 22
- #define RX_MPDU_INFO_CTRL_TYPE_MSB 22
- #define RX_MPDU_INFO_CTRL_TYPE_MASK 0x00400000
-
- #define RX_MPDU_INFO_MORE_DATA_OFFSET 0x00000034
- #define RX_MPDU_INFO_MORE_DATA_LSB 23
- #define RX_MPDU_INFO_MORE_DATA_MSB 23
- #define RX_MPDU_INFO_MORE_DATA_MASK 0x00800000
-
- #define RX_MPDU_INFO_EOSP_OFFSET 0x00000034
- #define RX_MPDU_INFO_EOSP_LSB 24
- #define RX_MPDU_INFO_EOSP_MSB 24
- #define RX_MPDU_INFO_EOSP_MASK 0x01000000
-
- #define RX_MPDU_INFO_FRAGMENT_FLAG_OFFSET 0x00000034
- #define RX_MPDU_INFO_FRAGMENT_FLAG_LSB 25
- #define RX_MPDU_INFO_FRAGMENT_FLAG_MSB 25
- #define RX_MPDU_INFO_FRAGMENT_FLAG_MASK 0x02000000
-
- #define RX_MPDU_INFO_ORDER_OFFSET 0x00000034
- #define RX_MPDU_INFO_ORDER_LSB 26
- #define RX_MPDU_INFO_ORDER_MSB 26
- #define RX_MPDU_INFO_ORDER_MASK 0x04000000
-
- #define RX_MPDU_INFO_U_APSD_TRIGGER_OFFSET 0x00000034
- #define RX_MPDU_INFO_U_APSD_TRIGGER_LSB 27
- #define RX_MPDU_INFO_U_APSD_TRIGGER_MSB 27
- #define RX_MPDU_INFO_U_APSD_TRIGGER_MASK 0x08000000
-
- #define RX_MPDU_INFO_ENCRYPT_REQUIRED_OFFSET 0x00000034
- #define RX_MPDU_INFO_ENCRYPT_REQUIRED_LSB 28
- #define RX_MPDU_INFO_ENCRYPT_REQUIRED_MSB 28
- #define RX_MPDU_INFO_ENCRYPT_REQUIRED_MASK 0x10000000
-
- #define RX_MPDU_INFO_DIRECTED_OFFSET 0x00000034
- #define RX_MPDU_INFO_DIRECTED_LSB 29
- #define RX_MPDU_INFO_DIRECTED_MSB 29
- #define RX_MPDU_INFO_DIRECTED_MASK 0x20000000
-
- #define RX_MPDU_INFO_AMSDU_PRESENT_OFFSET 0x00000034
- #define RX_MPDU_INFO_AMSDU_PRESENT_LSB 30
- #define RX_MPDU_INFO_AMSDU_PRESENT_MSB 30
- #define RX_MPDU_INFO_AMSDU_PRESENT_MASK 0x40000000
-
- #define RX_MPDU_INFO_RESERVED_13_OFFSET 0x00000034
- #define RX_MPDU_INFO_RESERVED_13_LSB 31
- #define RX_MPDU_INFO_RESERVED_13_MSB 31
- #define RX_MPDU_INFO_RESERVED_13_MASK 0x80000000
-
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_OFFSET 0x00000038
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_LSB 0
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_MSB 15
- #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_MASK 0x0000ffff
-
- #define RX_MPDU_INFO_MPDU_DURATION_FIELD_OFFSET 0x00000038
- #define RX_MPDU_INFO_MPDU_DURATION_FIELD_LSB 16
- #define RX_MPDU_INFO_MPDU_DURATION_FIELD_MSB 31
- #define RX_MPDU_INFO_MPDU_DURATION_FIELD_MASK 0xffff0000
-
- #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_OFFSET 0x0000003c
- #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_MSB 31
- #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_MASK 0xffffffff
-
- #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_OFFSET 0x00000040
- #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_MSB 15
- #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_MASK 0x0000ffff
-
- #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_OFFSET 0x00000040
- #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_LSB 16
- #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_MSB 31
- #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_MASK 0xffff0000
-
- #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_OFFSET 0x00000044
- #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_MSB 31
- #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_MASK 0xffffffff
-
- #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_OFFSET 0x00000048
- #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_MSB 31
- #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_MASK 0xffffffff
-
- #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_OFFSET 0x0000004c
- #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_MSB 15
- #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_MASK 0x0000ffff
-
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_OFFSET 0x0000004c
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_LSB 16
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_MSB 31
- #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_MASK 0xffff0000
-
- #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_OFFSET 0x00000050
- #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_MSB 31
- #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_MASK 0xffffffff
-
- #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_OFFSET 0x00000054
- #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_LSB 0
- #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_MSB 15
- #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_MASK 0x0000ffff
-
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_OFFSET 0x00000054
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_LSB 16
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_MSB 31
- #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_MASK 0xffff0000
-
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_OFFSET 0x00000058
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_LSB 0
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_MSB 31
- #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_MASK 0xffffffff
-
- #define RX_MPDU_INFO_VDEV_ID_OFFSET 0x0000005c
- #define RX_MPDU_INFO_VDEV_ID_LSB 0
- #define RX_MPDU_INFO_VDEV_ID_MSB 7
- #define RX_MPDU_INFO_VDEV_ID_MASK 0x000000ff
-
- #define RX_MPDU_INFO_SERVICE_CODE_OFFSET 0x0000005c
- #define RX_MPDU_INFO_SERVICE_CODE_LSB 8
- #define RX_MPDU_INFO_SERVICE_CODE_MSB 16
- #define RX_MPDU_INFO_SERVICE_CODE_MASK 0x0001ff00
-
- #define RX_MPDU_INFO_PRIORITY_VALID_OFFSET 0x0000005c
- #define RX_MPDU_INFO_PRIORITY_VALID_LSB 17
- #define RX_MPDU_INFO_PRIORITY_VALID_MSB 17
- #define RX_MPDU_INFO_PRIORITY_VALID_MASK 0x00020000
-
- #define RX_MPDU_INFO_SRC_INFO_OFFSET 0x0000005c
- #define RX_MPDU_INFO_SRC_INFO_LSB 18
- #define RX_MPDU_INFO_SRC_INFO_MSB 29
- #define RX_MPDU_INFO_SRC_INFO_MASK 0x3ffc0000
-
- #define RX_MPDU_INFO_RESERVED_23A_OFFSET 0x0000005c
- #define RX_MPDU_INFO_RESERVED_23A_LSB 30
- #define RX_MPDU_INFO_RESERVED_23A_MSB 30
- #define RX_MPDU_INFO_RESERVED_23A_MASK 0x40000000
-
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_OFFSET 0x0000005c
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_LSB 31
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_MSB 31
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_MASK 0x80000000
-
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_OFFSET 0x00000060
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_LSB 0
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_MSB 31
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_MASK 0xffffffff
-
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_OFFSET 0x00000064
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_LSB 0
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_MSB 15
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_MASK 0x0000ffff
-
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_OFFSET 0x00000064
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_LSB 16
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_MSB 31
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_MASK 0xffff0000
-
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_OFFSET 0x00000068
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_LSB 0
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_MSB 31
- #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_MASK 0xffffffff
-
- #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_OFFSET 0x0000006c
- #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_LSB 0
- #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_MSB 0
- #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_MASK 0x00000001
-
- #define RX_MPDU_INFO_RESERVED_27A_OFFSET 0x0000006c
- #define RX_MPDU_INFO_RESERVED_27A_LSB 1
- #define RX_MPDU_INFO_RESERVED_27A_MSB 31
- #define RX_MPDU_INFO_RESERVED_27A_MASK 0xfffffffe
-
- #define RX_MPDU_INFO_RESERVED_28A_OFFSET 0x00000070
- #define RX_MPDU_INFO_RESERVED_28A_LSB 0
- #define RX_MPDU_INFO_RESERVED_28A_MSB 31
- #define RX_MPDU_INFO_RESERVED_28A_MASK 0xffffffff
-
- #define RX_MPDU_INFO_RESERVED_29A_OFFSET 0x00000074
- #define RX_MPDU_INFO_RESERVED_29A_LSB 0
- #define RX_MPDU_INFO_RESERVED_29A_MSB 31
- #define RX_MPDU_INFO_RESERVED_29A_MASK 0xffffffff
- #endif
|