123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177 |
- /*
- * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
- * SPDX-License-Identifier: ISC
- */
-
-
-
-
-
-
-
-
-
- #ifndef _REO_UNBLOCK_CACHE_H_
- #define _REO_UNBLOCK_CACHE_H_
- #if !defined(__ASSEMBLER__)
- #endif
- #include "uniform_reo_cmd_header.h"
- #define NUM_OF_DWORDS_REO_UNBLOCK_CACHE 10
- #define NUM_OF_QWORDS_REO_UNBLOCK_CACHE 5
- struct reo_unblock_cache {
- #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
- struct uniform_reo_cmd_header cmd_header;
- uint32_t unblock_type : 1,
- cache_block_resource_index : 2,
- reserved_1a : 29;
- uint32_t reserved_2a : 32;
- uint32_t reserved_3a : 32;
- uint32_t reserved_4a : 32;
- uint32_t reserved_5a : 32;
- uint32_t reserved_6a : 32;
- uint32_t reserved_7a : 32;
- uint32_t reserved_8a : 32;
- uint32_t tlv64_padding : 32;
- #else
- struct uniform_reo_cmd_header cmd_header;
- uint32_t reserved_1a : 29,
- cache_block_resource_index : 2,
- unblock_type : 1;
- uint32_t reserved_2a : 32;
- uint32_t reserved_3a : 32;
- uint32_t reserved_4a : 32;
- uint32_t reserved_5a : 32;
- uint32_t reserved_6a : 32;
- uint32_t reserved_7a : 32;
- uint32_t reserved_8a : 32;
- uint32_t tlv64_padding : 32;
- #endif
- };
-
-
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff
-
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
- #define REO_UNBLOCK_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000
-
- #define REO_UNBLOCK_CACHE_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
- #define REO_UNBLOCK_CACHE_CMD_HEADER_RESERVED_0A_LSB 17
- #define REO_UNBLOCK_CACHE_CMD_HEADER_RESERVED_0A_MSB 31
- #define REO_UNBLOCK_CACHE_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000
-
- #define REO_UNBLOCK_CACHE_UNBLOCK_TYPE_OFFSET 0x0000000000000000
- #define REO_UNBLOCK_CACHE_UNBLOCK_TYPE_LSB 32
- #define REO_UNBLOCK_CACHE_UNBLOCK_TYPE_MSB 32
- #define REO_UNBLOCK_CACHE_UNBLOCK_TYPE_MASK 0x0000000100000000
-
- #define REO_UNBLOCK_CACHE_CACHE_BLOCK_RESOURCE_INDEX_OFFSET 0x0000000000000000
- #define REO_UNBLOCK_CACHE_CACHE_BLOCK_RESOURCE_INDEX_LSB 33
- #define REO_UNBLOCK_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MSB 34
- #define REO_UNBLOCK_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MASK 0x0000000600000000
-
- #define REO_UNBLOCK_CACHE_RESERVED_1A_OFFSET 0x0000000000000000
- #define REO_UNBLOCK_CACHE_RESERVED_1A_LSB 35
- #define REO_UNBLOCK_CACHE_RESERVED_1A_MSB 63
- #define REO_UNBLOCK_CACHE_RESERVED_1A_MASK 0xfffffff800000000
-
- #define REO_UNBLOCK_CACHE_RESERVED_2A_OFFSET 0x0000000000000008
- #define REO_UNBLOCK_CACHE_RESERVED_2A_LSB 0
- #define REO_UNBLOCK_CACHE_RESERVED_2A_MSB 31
- #define REO_UNBLOCK_CACHE_RESERVED_2A_MASK 0x00000000ffffffff
-
- #define REO_UNBLOCK_CACHE_RESERVED_3A_OFFSET 0x0000000000000008
- #define REO_UNBLOCK_CACHE_RESERVED_3A_LSB 32
- #define REO_UNBLOCK_CACHE_RESERVED_3A_MSB 63
- #define REO_UNBLOCK_CACHE_RESERVED_3A_MASK 0xffffffff00000000
-
- #define REO_UNBLOCK_CACHE_RESERVED_4A_OFFSET 0x0000000000000010
- #define REO_UNBLOCK_CACHE_RESERVED_4A_LSB 0
- #define REO_UNBLOCK_CACHE_RESERVED_4A_MSB 31
- #define REO_UNBLOCK_CACHE_RESERVED_4A_MASK 0x00000000ffffffff
-
- #define REO_UNBLOCK_CACHE_RESERVED_5A_OFFSET 0x0000000000000010
- #define REO_UNBLOCK_CACHE_RESERVED_5A_LSB 32
- #define REO_UNBLOCK_CACHE_RESERVED_5A_MSB 63
- #define REO_UNBLOCK_CACHE_RESERVED_5A_MASK 0xffffffff00000000
-
- #define REO_UNBLOCK_CACHE_RESERVED_6A_OFFSET 0x0000000000000018
- #define REO_UNBLOCK_CACHE_RESERVED_6A_LSB 0
- #define REO_UNBLOCK_CACHE_RESERVED_6A_MSB 31
- #define REO_UNBLOCK_CACHE_RESERVED_6A_MASK 0x00000000ffffffff
-
- #define REO_UNBLOCK_CACHE_RESERVED_7A_OFFSET 0x0000000000000018
- #define REO_UNBLOCK_CACHE_RESERVED_7A_LSB 32
- #define REO_UNBLOCK_CACHE_RESERVED_7A_MSB 63
- #define REO_UNBLOCK_CACHE_RESERVED_7A_MASK 0xffffffff00000000
-
- #define REO_UNBLOCK_CACHE_RESERVED_8A_OFFSET 0x0000000000000020
- #define REO_UNBLOCK_CACHE_RESERVED_8A_LSB 0
- #define REO_UNBLOCK_CACHE_RESERVED_8A_MSB 31
- #define REO_UNBLOCK_CACHE_RESERVED_8A_MASK 0x00000000ffffffff
-
- #define REO_UNBLOCK_CACHE_TLV64_PADDING_OFFSET 0x0000000000000020
- #define REO_UNBLOCK_CACHE_TLV64_PADDING_LSB 32
- #define REO_UNBLOCK_CACHE_TLV64_PADDING_MSB 63
- #define REO_UNBLOCK_CACHE_TLV64_PADDING_MASK 0xffffffff00000000
- #endif
|