123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267 |
- /*
- * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
- * SPDX-License-Identifier: ISC
- */
-
-
-
-
-
-
-
-
-
- #ifndef _MACTX_USER_DESC_PER_USER_H_
- #define _MACTX_USER_DESC_PER_USER_H_
- #if !defined(__ASSEMBLER__)
- #endif
- #define NUM_OF_DWORDS_MACTX_USER_DESC_PER_USER 4
- #define NUM_OF_QWORDS_MACTX_USER_DESC_PER_USER 2
- struct mactx_user_desc_per_user {
- #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
- uint32_t psdu_length : 24,
- reserved_0a : 8;
- uint32_t ru_start_index : 8,
- ru_size : 4,
- reserved_1b : 4,
- ofdma_mu_mimo_enabled : 1,
- nss : 3,
- stream_offset : 3,
- reserved_1c : 1,
- mcs : 4,
- dcm : 1,
- reserved_1d : 3;
- uint32_t fec_type : 1,
- reserved_2a : 7,
- user_bf_type : 2,
- reserved_2b : 6,
- drop_user_cbf : 1,
- reserved_2c : 7,
- ldpc_extra_symbol : 1,
- force_extra_symbol : 1,
- reserved_2d : 6;
- uint32_t sw_peer_id : 16,
- per_user_subband_mask : 16;
- #else
- uint32_t reserved_0a : 8,
- psdu_length : 24;
- uint32_t reserved_1d : 3,
- dcm : 1,
- mcs : 4,
- reserved_1c : 1,
- stream_offset : 3,
- nss : 3,
- ofdma_mu_mimo_enabled : 1,
- reserved_1b : 4,
- ru_size : 4,
- ru_start_index : 8;
- uint32_t reserved_2d : 6,
- force_extra_symbol : 1,
- ldpc_extra_symbol : 1,
- reserved_2c : 7,
- drop_user_cbf : 1,
- reserved_2b : 6,
- user_bf_type : 2,
- reserved_2a : 7,
- fec_type : 1;
- uint32_t per_user_subband_mask : 16,
- sw_peer_id : 16;
- #endif
- };
-
- #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_LSB 0
- #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_MSB 23
- #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_MASK 0x0000000000ffffff
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_0A_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_RESERVED_0A_LSB 24
- #define MACTX_USER_DESC_PER_USER_RESERVED_0A_MSB 31
- #define MACTX_USER_DESC_PER_USER_RESERVED_0A_MASK 0x00000000ff000000
-
- #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_LSB 32
- #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_MSB 39
- #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_MASK 0x000000ff00000000
-
- #define MACTX_USER_DESC_PER_USER_RU_SIZE_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_RU_SIZE_LSB 40
- #define MACTX_USER_DESC_PER_USER_RU_SIZE_MSB 43
- #define MACTX_USER_DESC_PER_USER_RU_SIZE_MASK 0x00000f0000000000
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_1B_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_RESERVED_1B_LSB 44
- #define MACTX_USER_DESC_PER_USER_RESERVED_1B_MSB 47
- #define MACTX_USER_DESC_PER_USER_RESERVED_1B_MASK 0x0000f00000000000
-
- #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_LSB 48
- #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_MSB 48
- #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_MASK 0x0001000000000000
-
- #define MACTX_USER_DESC_PER_USER_NSS_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_NSS_LSB 49
- #define MACTX_USER_DESC_PER_USER_NSS_MSB 51
- #define MACTX_USER_DESC_PER_USER_NSS_MASK 0x000e000000000000
-
- #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_LSB 52
- #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_MSB 54
- #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_MASK 0x0070000000000000
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_1C_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_RESERVED_1C_LSB 55
- #define MACTX_USER_DESC_PER_USER_RESERVED_1C_MSB 55
- #define MACTX_USER_DESC_PER_USER_RESERVED_1C_MASK 0x0080000000000000
-
- #define MACTX_USER_DESC_PER_USER_MCS_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_MCS_LSB 56
- #define MACTX_USER_DESC_PER_USER_MCS_MSB 59
- #define MACTX_USER_DESC_PER_USER_MCS_MASK 0x0f00000000000000
-
- #define MACTX_USER_DESC_PER_USER_DCM_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_DCM_LSB 60
- #define MACTX_USER_DESC_PER_USER_DCM_MSB 60
- #define MACTX_USER_DESC_PER_USER_DCM_MASK 0x1000000000000000
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_1D_OFFSET 0x0000000000000000
- #define MACTX_USER_DESC_PER_USER_RESERVED_1D_LSB 61
- #define MACTX_USER_DESC_PER_USER_RESERVED_1D_MSB 63
- #define MACTX_USER_DESC_PER_USER_RESERVED_1D_MASK 0xe000000000000000
-
- #define MACTX_USER_DESC_PER_USER_FEC_TYPE_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_FEC_TYPE_LSB 0
- #define MACTX_USER_DESC_PER_USER_FEC_TYPE_MSB 0
- #define MACTX_USER_DESC_PER_USER_FEC_TYPE_MASK 0x0000000000000001
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_2A_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_RESERVED_2A_LSB 1
- #define MACTX_USER_DESC_PER_USER_RESERVED_2A_MSB 7
- #define MACTX_USER_DESC_PER_USER_RESERVED_2A_MASK 0x00000000000000fe
-
- #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_LSB 8
- #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_MSB 9
- #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_MASK 0x0000000000000300
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_2B_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_RESERVED_2B_LSB 10
- #define MACTX_USER_DESC_PER_USER_RESERVED_2B_MSB 15
- #define MACTX_USER_DESC_PER_USER_RESERVED_2B_MASK 0x000000000000fc00
-
- #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_LSB 16
- #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_MSB 16
- #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_MASK 0x0000000000010000
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_2C_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_RESERVED_2C_LSB 17
- #define MACTX_USER_DESC_PER_USER_RESERVED_2C_MSB 23
- #define MACTX_USER_DESC_PER_USER_RESERVED_2C_MASK 0x0000000000fe0000
-
- #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_LSB 24
- #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_MSB 24
- #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_MASK 0x0000000001000000
-
- #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_LSB 25
- #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_MSB 25
- #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_MASK 0x0000000002000000
-
- #define MACTX_USER_DESC_PER_USER_RESERVED_2D_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_RESERVED_2D_LSB 26
- #define MACTX_USER_DESC_PER_USER_RESERVED_2D_MSB 31
- #define MACTX_USER_DESC_PER_USER_RESERVED_2D_MASK 0x00000000fc000000
-
- #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_LSB 32
- #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_MSB 47
- #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_MASK 0x0000ffff00000000
-
- #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_OFFSET 0x0000000000000008
- #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_LSB 48
- #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_MSB 63
- #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_MASK 0xffff000000000000
- #endif
|