mactx_user_desc_per_user.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _MACTX_USER_DESC_PER_USER_H_
  6. #define _MACTX_USER_DESC_PER_USER_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #define NUM_OF_DWORDS_MACTX_USER_DESC_PER_USER 4
  10. #define NUM_OF_QWORDS_MACTX_USER_DESC_PER_USER 2
  11. struct mactx_user_desc_per_user {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t psdu_length : 24,
  14. reserved_0a : 8;
  15. uint32_t ru_start_index : 8,
  16. ru_size : 4,
  17. reserved_1b : 4,
  18. ofdma_mu_mimo_enabled : 1,
  19. nss : 3,
  20. stream_offset : 3,
  21. reserved_1c : 1,
  22. mcs : 4,
  23. dcm : 1,
  24. reserved_1d : 3;
  25. uint32_t fec_type : 1,
  26. reserved_2a : 7,
  27. user_bf_type : 2,
  28. reserved_2b : 6,
  29. drop_user_cbf : 1,
  30. reserved_2c : 7,
  31. ldpc_extra_symbol : 1,
  32. force_extra_symbol : 1,
  33. reserved_2d : 6;
  34. uint32_t sw_peer_id : 16,
  35. per_user_subband_mask : 16;
  36. #else
  37. uint32_t reserved_0a : 8,
  38. psdu_length : 24;
  39. uint32_t reserved_1d : 3,
  40. dcm : 1,
  41. mcs : 4,
  42. reserved_1c : 1,
  43. stream_offset : 3,
  44. nss : 3,
  45. ofdma_mu_mimo_enabled : 1,
  46. reserved_1b : 4,
  47. ru_size : 4,
  48. ru_start_index : 8;
  49. uint32_t reserved_2d : 6,
  50. force_extra_symbol : 1,
  51. ldpc_extra_symbol : 1,
  52. reserved_2c : 7,
  53. drop_user_cbf : 1,
  54. reserved_2b : 6,
  55. user_bf_type : 2,
  56. reserved_2a : 7,
  57. fec_type : 1;
  58. uint32_t per_user_subband_mask : 16,
  59. sw_peer_id : 16;
  60. #endif
  61. };
  62. #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_OFFSET 0x0000000000000000
  63. #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_LSB 0
  64. #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_MSB 23
  65. #define MACTX_USER_DESC_PER_USER_PSDU_LENGTH_MASK 0x0000000000ffffff
  66. #define MACTX_USER_DESC_PER_USER_RESERVED_0A_OFFSET 0x0000000000000000
  67. #define MACTX_USER_DESC_PER_USER_RESERVED_0A_LSB 24
  68. #define MACTX_USER_DESC_PER_USER_RESERVED_0A_MSB 31
  69. #define MACTX_USER_DESC_PER_USER_RESERVED_0A_MASK 0x00000000ff000000
  70. #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_OFFSET 0x0000000000000000
  71. #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_LSB 32
  72. #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_MSB 39
  73. #define MACTX_USER_DESC_PER_USER_RU_START_INDEX_MASK 0x000000ff00000000
  74. #define MACTX_USER_DESC_PER_USER_RU_SIZE_OFFSET 0x0000000000000000
  75. #define MACTX_USER_DESC_PER_USER_RU_SIZE_LSB 40
  76. #define MACTX_USER_DESC_PER_USER_RU_SIZE_MSB 43
  77. #define MACTX_USER_DESC_PER_USER_RU_SIZE_MASK 0x00000f0000000000
  78. #define MACTX_USER_DESC_PER_USER_RESERVED_1B_OFFSET 0x0000000000000000
  79. #define MACTX_USER_DESC_PER_USER_RESERVED_1B_LSB 44
  80. #define MACTX_USER_DESC_PER_USER_RESERVED_1B_MSB 47
  81. #define MACTX_USER_DESC_PER_USER_RESERVED_1B_MASK 0x0000f00000000000
  82. #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_OFFSET 0x0000000000000000
  83. #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_LSB 48
  84. #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_MSB 48
  85. #define MACTX_USER_DESC_PER_USER_OFDMA_MU_MIMO_ENABLED_MASK 0x0001000000000000
  86. #define MACTX_USER_DESC_PER_USER_NSS_OFFSET 0x0000000000000000
  87. #define MACTX_USER_DESC_PER_USER_NSS_LSB 49
  88. #define MACTX_USER_DESC_PER_USER_NSS_MSB 51
  89. #define MACTX_USER_DESC_PER_USER_NSS_MASK 0x000e000000000000
  90. #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_OFFSET 0x0000000000000000
  91. #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_LSB 52
  92. #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_MSB 54
  93. #define MACTX_USER_DESC_PER_USER_STREAM_OFFSET_MASK 0x0070000000000000
  94. #define MACTX_USER_DESC_PER_USER_RESERVED_1C_OFFSET 0x0000000000000000
  95. #define MACTX_USER_DESC_PER_USER_RESERVED_1C_LSB 55
  96. #define MACTX_USER_DESC_PER_USER_RESERVED_1C_MSB 55
  97. #define MACTX_USER_DESC_PER_USER_RESERVED_1C_MASK 0x0080000000000000
  98. #define MACTX_USER_DESC_PER_USER_MCS_OFFSET 0x0000000000000000
  99. #define MACTX_USER_DESC_PER_USER_MCS_LSB 56
  100. #define MACTX_USER_DESC_PER_USER_MCS_MSB 59
  101. #define MACTX_USER_DESC_PER_USER_MCS_MASK 0x0f00000000000000
  102. #define MACTX_USER_DESC_PER_USER_DCM_OFFSET 0x0000000000000000
  103. #define MACTX_USER_DESC_PER_USER_DCM_LSB 60
  104. #define MACTX_USER_DESC_PER_USER_DCM_MSB 60
  105. #define MACTX_USER_DESC_PER_USER_DCM_MASK 0x1000000000000000
  106. #define MACTX_USER_DESC_PER_USER_RESERVED_1D_OFFSET 0x0000000000000000
  107. #define MACTX_USER_DESC_PER_USER_RESERVED_1D_LSB 61
  108. #define MACTX_USER_DESC_PER_USER_RESERVED_1D_MSB 63
  109. #define MACTX_USER_DESC_PER_USER_RESERVED_1D_MASK 0xe000000000000000
  110. #define MACTX_USER_DESC_PER_USER_FEC_TYPE_OFFSET 0x0000000000000008
  111. #define MACTX_USER_DESC_PER_USER_FEC_TYPE_LSB 0
  112. #define MACTX_USER_DESC_PER_USER_FEC_TYPE_MSB 0
  113. #define MACTX_USER_DESC_PER_USER_FEC_TYPE_MASK 0x0000000000000001
  114. #define MACTX_USER_DESC_PER_USER_RESERVED_2A_OFFSET 0x0000000000000008
  115. #define MACTX_USER_DESC_PER_USER_RESERVED_2A_LSB 1
  116. #define MACTX_USER_DESC_PER_USER_RESERVED_2A_MSB 7
  117. #define MACTX_USER_DESC_PER_USER_RESERVED_2A_MASK 0x00000000000000fe
  118. #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_OFFSET 0x0000000000000008
  119. #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_LSB 8
  120. #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_MSB 9
  121. #define MACTX_USER_DESC_PER_USER_USER_BF_TYPE_MASK 0x0000000000000300
  122. #define MACTX_USER_DESC_PER_USER_RESERVED_2B_OFFSET 0x0000000000000008
  123. #define MACTX_USER_DESC_PER_USER_RESERVED_2B_LSB 10
  124. #define MACTX_USER_DESC_PER_USER_RESERVED_2B_MSB 15
  125. #define MACTX_USER_DESC_PER_USER_RESERVED_2B_MASK 0x000000000000fc00
  126. #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_OFFSET 0x0000000000000008
  127. #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_LSB 16
  128. #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_MSB 16
  129. #define MACTX_USER_DESC_PER_USER_DROP_USER_CBF_MASK 0x0000000000010000
  130. #define MACTX_USER_DESC_PER_USER_RESERVED_2C_OFFSET 0x0000000000000008
  131. #define MACTX_USER_DESC_PER_USER_RESERVED_2C_LSB 17
  132. #define MACTX_USER_DESC_PER_USER_RESERVED_2C_MSB 23
  133. #define MACTX_USER_DESC_PER_USER_RESERVED_2C_MASK 0x0000000000fe0000
  134. #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_OFFSET 0x0000000000000008
  135. #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_LSB 24
  136. #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_MSB 24
  137. #define MACTX_USER_DESC_PER_USER_LDPC_EXTRA_SYMBOL_MASK 0x0000000001000000
  138. #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_OFFSET 0x0000000000000008
  139. #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_LSB 25
  140. #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_MSB 25
  141. #define MACTX_USER_DESC_PER_USER_FORCE_EXTRA_SYMBOL_MASK 0x0000000002000000
  142. #define MACTX_USER_DESC_PER_USER_RESERVED_2D_OFFSET 0x0000000000000008
  143. #define MACTX_USER_DESC_PER_USER_RESERVED_2D_LSB 26
  144. #define MACTX_USER_DESC_PER_USER_RESERVED_2D_MSB 31
  145. #define MACTX_USER_DESC_PER_USER_RESERVED_2D_MASK 0x00000000fc000000
  146. #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_OFFSET 0x0000000000000008
  147. #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_LSB 32
  148. #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_MSB 47
  149. #define MACTX_USER_DESC_PER_USER_SW_PEER_ID_MASK 0x0000ffff00000000
  150. #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_OFFSET 0x0000000000000008
  151. #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_LSB 48
  152. #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_MSB 63
  153. #define MACTX_USER_DESC_PER_USER_PER_USER_SUBBAND_MASK_MASK 0xffff000000000000
  154. #endif