buffer_addr_info.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _BUFFER_ADDR_INFO_H_
  16. #define _BUFFER_ADDR_INFO_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_BUFFER_ADDR_INFO 2
  20. struct buffer_addr_info {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. uint32_t buffer_addr_31_0 : 32; // [31:0]
  23. uint32_t buffer_addr_39_32 : 8, // [7:0]
  24. return_buffer_manager : 4, // [11:8]
  25. sw_buffer_cookie : 20; // [31:12]
  26. #else
  27. uint32_t buffer_addr_31_0 : 32; // [31:0]
  28. uint32_t sw_buffer_cookie : 20, // [31:12]
  29. return_buffer_manager : 4, // [11:8]
  30. buffer_addr_39_32 : 8; // [7:0]
  31. #endif
  32. };
  33. /* Description BUFFER_ADDR_31_0
  34. Address (lower 32 bits) of the MSDU buffer OR MSDU_EXTENSION
  35. descriptor OR Link Descriptor
  36. In case of 'NULL' pointer, this field is set to 0
  37. <legal all>
  38. */
  39. #define BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET 0x00000000
  40. #define BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB 0
  41. #define BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MSB 31
  42. #define BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK 0xffffffff
  43. /* Description BUFFER_ADDR_39_32
  44. Address (upper 8 bits) of the MSDU buffer OR MSDU_EXTENSION
  45. descriptor OR Link Descriptor
  46. In case of 'NULL' pointer, this field is set to 0
  47. <legal all>
  48. */
  49. #define BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET 0x00000004
  50. #define BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB 0
  51. #define BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MSB 7
  52. #define BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK 0x000000ff
  53. /* Description RETURN_BUFFER_MANAGER
  54. Consumer: WBM
  55. Producer: SW/FW
  56. In case of 'NULL' pointer, this field is set to 0
  57. Indicates to which buffer manager the buffer OR MSDU_EXTENSION
  58. descriptor OR link descriptor that is being pointed to
  59. shall be returned after the frame has been processed. It
  60. is used by WBM for routing purposes.
  61. <enum 0 WBM_IDLE_BUF_LIST> This buffer shall be returned
  62. to the WMB buffer idle list
  63. <enum 1 WBM_CHIP0_IDLE_DESC_LIST> This buffer shall be returned
  64. to the WBM idle link descriptor idle list, where the chip
  65. 0 WBM is chosen in case of a multi-chip config
  66. <enum 2 WBM_CHIP1_IDLE_DESC_LIST> This buffer shall be returned
  67. to the chip 1 WBM idle link descriptor idle list
  68. <enum 3 WBM_CHIP2_IDLE_DESC_LIST> This buffer shall be returned
  69. to the chip 2 WBM idle link descriptor idle list
  70. <enum 12 WBM_CHIP3_IDLE_DESC_LIST> This buffer shall be
  71. returned to chip 3 WBM idle link descriptor idle list
  72. <enum 4 FW_BM> This buffer shall be returned to the FW
  73. <enum 5 SW0_BM> This buffer shall be returned to the SW,
  74. ring 0
  75. <enum 6 SW1_BM> This buffer shall be returned to the SW,
  76. ring 1
  77. <enum 7 SW2_BM> This buffer shall be returned to the SW,
  78. ring 2
  79. <enum 8 SW3_BM> This buffer shall be returned to the SW,
  80. ring 3
  81. <enum 9 SW4_BM> This buffer shall be returned to the SW,
  82. ring 4
  83. <enum 10 SW5_BM> This buffer shall be returned to the SW,
  84. ring 5
  85. <enum 11 SW6_BM> This buffer shall be returned to the SW,
  86. ring 6
  87. <legal 0-12>
  88. */
  89. #define BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_OFFSET 0x00000004
  90. #define BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB 8
  91. #define BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MSB 11
  92. #define BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK 0x00000f00
  93. /* Description SW_BUFFER_COOKIE
  94. Cookie field exclusively used by SW.
  95. In case of 'NULL' pointer, this field is set to 0
  96. HW ignores the contents, accept that it passes the programmed
  97. value on to other descriptors together with the physical
  98. address
  99. Field can be used by SW to for example associate the buffers
  100. physical address with the virtual address
  101. The bit definitions as used by SW are within SW HLD specification
  102. NOTE1:
  103. The three most significant bits can have a special meaning
  104. in case this struct is embedded in a TX_MPDU_DETAILS STRUCT,
  105. and field transmit_bw_restriction is set
  106. In case of NON punctured transmission:
  107. Sw_buffer_cookie[19:17] = 3'b000: 20 MHz TX only
  108. Sw_buffer_cookie[19:17] = 3'b001: 40 MHz TX only
  109. Sw_buffer_cookie[19:17] = 3'b010: 80 MHz TX only
  110. Sw_buffer_cookie[19:17] = 3'b011: 160 MHz TX only
  111. Sw_buffer_cookie[19:17] = 3'b101: 240 MHz TX only
  112. Sw_buffer_cookie[19:17] = 3'b100: 320 MHz TX only
  113. Sw_buffer_cookie[19:18] = 2'b11: reserved
  114. In case of punctured transmission:
  115. Sw_buffer_cookie[19:16] = 4'b0000: pattern 0 only
  116. Sw_buffer_cookie[19:16] = 4'b0001: pattern 1 only
  117. Sw_buffer_cookie[19:16] = 4'b0010: pattern 2 only
  118. Sw_buffer_cookie[19:16] = 4'b0011: pattern 3 only
  119. Sw_buffer_cookie[19:16] = 4'b0100: pattern 4 only
  120. Sw_buffer_cookie[19:16] = 4'b0101: pattern 5 only
  121. Sw_buffer_cookie[19:16] = 4'b0110: pattern 6 only
  122. Sw_buffer_cookie[19:16] = 4'b0111: pattern 7 only
  123. Sw_buffer_cookie[19:16] = 4'b1000: pattern 8 only
  124. Sw_buffer_cookie[19:16] = 4'b1001: pattern 9 only
  125. Sw_buffer_cookie[19:16] = 4'b1010: pattern 10 only
  126. Sw_buffer_cookie[19:16] = 4'b1011: pattern 11 only
  127. Sw_buffer_cookie[19:18] = 2'b11: reserved
  128. Note: a punctured transmission is indicated by the presence
  129. of TLV TX_PUNCTURE_SETUP embedded in the scheduler TLV
  130. <legal all>
  131. */
  132. #define BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_OFFSET 0x00000004
  133. #define BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB 12
  134. #define BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MSB 31
  135. #define BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK 0xfffff000
  136. #endif // BUFFER_ADDR_INFO