msm-dai-q6-v2.c 262 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949
  1. /* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/device.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/bitops.h>
  17. #include <linux/slab.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/soc.h>
  23. #include <sound/pcm_params.h>
  24. #include <dsp/apr_audio-v2.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include "msm-dai-q6-v2.h"
  27. #include "codecs/core.h"
  28. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  29. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  30. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  31. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  32. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  33. #define spdif_clock_value(rate) (2*rate*32*2)
  34. #define CHANNEL_STATUS_SIZE 24
  35. #define CHANNEL_STATUS_MASK_INIT 0x0
  36. #define CHANNEL_STATUS_MASK 0x4
  37. #define AFE_API_VERSION_CLOCK_SET 1
  38. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  39. SNDRV_PCM_FMTBIT_S24_LE | \
  40. SNDRV_PCM_FMTBIT_S32_LE)
  41. enum {
  42. ENC_FMT_NONE,
  43. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  44. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  45. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  46. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  47. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  48. };
  49. enum {
  50. SPKR_1,
  51. SPKR_2,
  52. };
  53. static const struct afe_clk_set lpass_clk_set_default = {
  54. AFE_API_VERSION_CLOCK_SET,
  55. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  56. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  57. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  58. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  59. 0,
  60. };
  61. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  62. AFE_API_VERSION_I2S_CONFIG,
  63. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  64. 0,
  65. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  66. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  67. Q6AFE_LPASS_MODE_CLK1_VALID,
  68. 0,
  69. };
  70. enum {
  71. STATUS_PORT_STARTED, /* track if AFE port has started */
  72. /* track AFE Tx port status for bi-directional transfers */
  73. STATUS_TX_PORT,
  74. /* track AFE Rx port status for bi-directional transfers */
  75. STATUS_RX_PORT,
  76. STATUS_MAX
  77. };
  78. enum {
  79. RATE_8KHZ,
  80. RATE_16KHZ,
  81. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  82. };
  83. enum {
  84. IDX_PRIMARY_TDM_RX_0,
  85. IDX_PRIMARY_TDM_RX_1,
  86. IDX_PRIMARY_TDM_RX_2,
  87. IDX_PRIMARY_TDM_RX_3,
  88. IDX_PRIMARY_TDM_RX_4,
  89. IDX_PRIMARY_TDM_RX_5,
  90. IDX_PRIMARY_TDM_RX_6,
  91. IDX_PRIMARY_TDM_RX_7,
  92. IDX_PRIMARY_TDM_TX_0,
  93. IDX_PRIMARY_TDM_TX_1,
  94. IDX_PRIMARY_TDM_TX_2,
  95. IDX_PRIMARY_TDM_TX_3,
  96. IDX_PRIMARY_TDM_TX_4,
  97. IDX_PRIMARY_TDM_TX_5,
  98. IDX_PRIMARY_TDM_TX_6,
  99. IDX_PRIMARY_TDM_TX_7,
  100. IDX_SECONDARY_TDM_RX_0,
  101. IDX_SECONDARY_TDM_RX_1,
  102. IDX_SECONDARY_TDM_RX_2,
  103. IDX_SECONDARY_TDM_RX_3,
  104. IDX_SECONDARY_TDM_RX_4,
  105. IDX_SECONDARY_TDM_RX_5,
  106. IDX_SECONDARY_TDM_RX_6,
  107. IDX_SECONDARY_TDM_RX_7,
  108. IDX_SECONDARY_TDM_TX_0,
  109. IDX_SECONDARY_TDM_TX_1,
  110. IDX_SECONDARY_TDM_TX_2,
  111. IDX_SECONDARY_TDM_TX_3,
  112. IDX_SECONDARY_TDM_TX_4,
  113. IDX_SECONDARY_TDM_TX_5,
  114. IDX_SECONDARY_TDM_TX_6,
  115. IDX_SECONDARY_TDM_TX_7,
  116. IDX_TERTIARY_TDM_RX_0,
  117. IDX_TERTIARY_TDM_RX_1,
  118. IDX_TERTIARY_TDM_RX_2,
  119. IDX_TERTIARY_TDM_RX_3,
  120. IDX_TERTIARY_TDM_RX_4,
  121. IDX_TERTIARY_TDM_RX_5,
  122. IDX_TERTIARY_TDM_RX_6,
  123. IDX_TERTIARY_TDM_RX_7,
  124. IDX_TERTIARY_TDM_TX_0,
  125. IDX_TERTIARY_TDM_TX_1,
  126. IDX_TERTIARY_TDM_TX_2,
  127. IDX_TERTIARY_TDM_TX_3,
  128. IDX_TERTIARY_TDM_TX_4,
  129. IDX_TERTIARY_TDM_TX_5,
  130. IDX_TERTIARY_TDM_TX_6,
  131. IDX_TERTIARY_TDM_TX_7,
  132. IDX_QUATERNARY_TDM_RX_0,
  133. IDX_QUATERNARY_TDM_RX_1,
  134. IDX_QUATERNARY_TDM_RX_2,
  135. IDX_QUATERNARY_TDM_RX_3,
  136. IDX_QUATERNARY_TDM_RX_4,
  137. IDX_QUATERNARY_TDM_RX_5,
  138. IDX_QUATERNARY_TDM_RX_6,
  139. IDX_QUATERNARY_TDM_RX_7,
  140. IDX_QUATERNARY_TDM_TX_0,
  141. IDX_QUATERNARY_TDM_TX_1,
  142. IDX_QUATERNARY_TDM_TX_2,
  143. IDX_QUATERNARY_TDM_TX_3,
  144. IDX_QUATERNARY_TDM_TX_4,
  145. IDX_QUATERNARY_TDM_TX_5,
  146. IDX_QUATERNARY_TDM_TX_6,
  147. IDX_QUATERNARY_TDM_TX_7,
  148. IDX_QUINARY_TDM_RX_0,
  149. IDX_QUINARY_TDM_RX_1,
  150. IDX_QUINARY_TDM_RX_2,
  151. IDX_QUINARY_TDM_RX_3,
  152. IDX_QUINARY_TDM_RX_4,
  153. IDX_QUINARY_TDM_RX_5,
  154. IDX_QUINARY_TDM_RX_6,
  155. IDX_QUINARY_TDM_RX_7,
  156. IDX_QUINARY_TDM_TX_0,
  157. IDX_QUINARY_TDM_TX_1,
  158. IDX_QUINARY_TDM_TX_2,
  159. IDX_QUINARY_TDM_TX_3,
  160. IDX_QUINARY_TDM_TX_4,
  161. IDX_QUINARY_TDM_TX_5,
  162. IDX_QUINARY_TDM_TX_6,
  163. IDX_QUINARY_TDM_TX_7,
  164. IDX_TDM_MAX,
  165. };
  166. enum {
  167. IDX_GROUP_PRIMARY_TDM_RX,
  168. IDX_GROUP_PRIMARY_TDM_TX,
  169. IDX_GROUP_SECONDARY_TDM_RX,
  170. IDX_GROUP_SECONDARY_TDM_TX,
  171. IDX_GROUP_TERTIARY_TDM_RX,
  172. IDX_GROUP_TERTIARY_TDM_TX,
  173. IDX_GROUP_QUATERNARY_TDM_RX,
  174. IDX_GROUP_QUATERNARY_TDM_TX,
  175. IDX_GROUP_QUINARY_TDM_RX,
  176. IDX_GROUP_QUINARY_TDM_TX,
  177. IDX_GROUP_TDM_MAX,
  178. };
  179. struct msm_dai_q6_dai_data {
  180. DECLARE_BITMAP(status_mask, STATUS_MAX);
  181. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  182. u32 rate;
  183. u32 channels;
  184. u32 bitwidth;
  185. u32 cal_mode;
  186. u32 afe_in_channels;
  187. u16 afe_in_bitformat;
  188. struct afe_enc_config enc_config;
  189. union afe_port_config port_config;
  190. u16 vi_feed_mono;
  191. };
  192. struct msm_dai_q6_spdif_dai_data {
  193. DECLARE_BITMAP(status_mask, STATUS_MAX);
  194. u32 rate;
  195. u32 channels;
  196. u32 bitwidth;
  197. struct afe_spdif_port_config spdif_port;
  198. };
  199. struct msm_dai_q6_mi2s_dai_config {
  200. u16 pdata_mi2s_lines;
  201. struct msm_dai_q6_dai_data mi2s_dai_data;
  202. };
  203. struct msm_dai_q6_mi2s_dai_data {
  204. struct msm_dai_q6_mi2s_dai_config tx_dai;
  205. struct msm_dai_q6_mi2s_dai_config rx_dai;
  206. };
  207. struct msm_dai_q6_auxpcm_dai_data {
  208. /* BITMAP to track Rx and Tx port usage count */
  209. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  210. struct mutex rlock; /* auxpcm dev resource lock */
  211. u16 rx_pid; /* AUXPCM RX AFE port ID */
  212. u16 tx_pid; /* AUXPCM TX AFE port ID */
  213. u16 afe_clk_ver;
  214. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  215. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  216. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  217. };
  218. struct msm_dai_q6_tdm_dai_data {
  219. DECLARE_BITMAP(status_mask, STATUS_MAX);
  220. u32 rate;
  221. u32 channels;
  222. u32 bitwidth;
  223. u32 num_group_ports;
  224. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  225. union afe_port_group_config group_cfg; /* hold tdm group config */
  226. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  227. };
  228. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  229. * 0: linear PCM
  230. * 1: non-linear PCM
  231. * 2: PCM data in IEC 60968 container
  232. * 3: compressed data in IEC 60958 container
  233. */
  234. static const char *const mi2s_format[] = {
  235. "LPCM",
  236. "Compr",
  237. "LPCM-60958",
  238. "Compr-60958"
  239. };
  240. static const char *const mi2s_vi_feed_mono[] = {
  241. "Left",
  242. "Right",
  243. };
  244. static const struct soc_enum mi2s_config_enum[] = {
  245. SOC_ENUM_SINGLE_EXT(4, mi2s_format),
  246. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  247. };
  248. static const char *const sb_format[] = {
  249. "UNPACKED",
  250. "PACKED_16B",
  251. "DSD_DOP",
  252. };
  253. static const struct soc_enum sb_config_enum[] = {
  254. SOC_ENUM_SINGLE_EXT(3, sb_format),
  255. };
  256. static const char *const tdm_data_format[] = {
  257. "LPCM",
  258. "Compr",
  259. "Gen Compr"
  260. };
  261. static const char *const tdm_header_type[] = {
  262. "Invalid",
  263. "Default",
  264. "Entertainment",
  265. };
  266. static const struct soc_enum tdm_config_enum[] = {
  267. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  268. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  269. };
  270. static DEFINE_MUTEX(tdm_mutex);
  271. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  272. /* cache of group cfg per parent node */
  273. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  274. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  275. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  276. 0,
  277. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  278. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  279. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  280. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  281. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  282. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  283. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  284. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  285. 8,
  286. 48000,
  287. 32,
  288. 8,
  289. 32,
  290. 0xFF,
  291. };
  292. static u32 num_tdm_group_ports;
  293. static struct afe_clk_set tdm_clk_set = {
  294. AFE_API_VERSION_CLOCK_SET,
  295. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  296. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  297. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  298. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  299. 0,
  300. };
  301. int msm_dai_q6_get_group_idx(u16 id)
  302. {
  303. switch (id) {
  304. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  305. case AFE_PORT_ID_PRIMARY_TDM_RX:
  306. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  307. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  308. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  309. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  310. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  311. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  312. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  313. return IDX_GROUP_PRIMARY_TDM_RX;
  314. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  315. case AFE_PORT_ID_PRIMARY_TDM_TX:
  316. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  317. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  318. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  319. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  320. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  321. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  322. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  323. return IDX_GROUP_PRIMARY_TDM_TX;
  324. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  325. case AFE_PORT_ID_SECONDARY_TDM_RX:
  326. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  327. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  328. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  329. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  330. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  331. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  332. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  333. return IDX_GROUP_SECONDARY_TDM_RX;
  334. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  335. case AFE_PORT_ID_SECONDARY_TDM_TX:
  336. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  337. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  338. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  339. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  340. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  341. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  342. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  343. return IDX_GROUP_SECONDARY_TDM_TX;
  344. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  345. case AFE_PORT_ID_TERTIARY_TDM_RX:
  346. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  347. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  348. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  349. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  350. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  351. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  352. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  353. return IDX_GROUP_TERTIARY_TDM_RX;
  354. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  355. case AFE_PORT_ID_TERTIARY_TDM_TX:
  356. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  357. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  358. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  359. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  360. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  361. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  362. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  363. return IDX_GROUP_TERTIARY_TDM_TX;
  364. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  365. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  366. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  367. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  368. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  369. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  370. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  371. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  372. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  373. return IDX_GROUP_QUATERNARY_TDM_RX;
  374. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  375. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  376. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  377. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  378. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  379. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  380. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  381. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  382. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  383. return IDX_GROUP_QUATERNARY_TDM_TX;
  384. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  385. case AFE_PORT_ID_QUINARY_TDM_RX:
  386. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  387. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  388. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  389. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  390. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  391. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  392. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  393. return IDX_GROUP_QUINARY_TDM_RX;
  394. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  395. case AFE_PORT_ID_QUINARY_TDM_TX:
  396. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  397. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  398. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  399. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  400. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  401. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  402. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  403. return IDX_GROUP_QUINARY_TDM_TX;
  404. default: return -EINVAL;
  405. }
  406. }
  407. int msm_dai_q6_get_port_idx(u16 id)
  408. {
  409. switch (id) {
  410. case AFE_PORT_ID_PRIMARY_TDM_RX:
  411. return IDX_PRIMARY_TDM_RX_0;
  412. case AFE_PORT_ID_PRIMARY_TDM_TX:
  413. return IDX_PRIMARY_TDM_TX_0;
  414. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  415. return IDX_PRIMARY_TDM_RX_1;
  416. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  417. return IDX_PRIMARY_TDM_TX_1;
  418. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  419. return IDX_PRIMARY_TDM_RX_2;
  420. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  421. return IDX_PRIMARY_TDM_TX_2;
  422. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  423. return IDX_PRIMARY_TDM_RX_3;
  424. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  425. return IDX_PRIMARY_TDM_TX_3;
  426. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  427. return IDX_PRIMARY_TDM_RX_4;
  428. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  429. return IDX_PRIMARY_TDM_TX_4;
  430. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  431. return IDX_PRIMARY_TDM_RX_5;
  432. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  433. return IDX_PRIMARY_TDM_TX_5;
  434. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  435. return IDX_PRIMARY_TDM_RX_6;
  436. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  437. return IDX_PRIMARY_TDM_TX_6;
  438. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  439. return IDX_PRIMARY_TDM_RX_7;
  440. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  441. return IDX_PRIMARY_TDM_TX_7;
  442. case AFE_PORT_ID_SECONDARY_TDM_RX:
  443. return IDX_SECONDARY_TDM_RX_0;
  444. case AFE_PORT_ID_SECONDARY_TDM_TX:
  445. return IDX_SECONDARY_TDM_TX_0;
  446. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  447. return IDX_SECONDARY_TDM_RX_1;
  448. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  449. return IDX_SECONDARY_TDM_TX_1;
  450. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  451. return IDX_SECONDARY_TDM_RX_2;
  452. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  453. return IDX_SECONDARY_TDM_TX_2;
  454. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  455. return IDX_SECONDARY_TDM_RX_3;
  456. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  457. return IDX_SECONDARY_TDM_TX_3;
  458. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  459. return IDX_SECONDARY_TDM_RX_4;
  460. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  461. return IDX_SECONDARY_TDM_TX_4;
  462. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  463. return IDX_SECONDARY_TDM_RX_5;
  464. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  465. return IDX_SECONDARY_TDM_TX_5;
  466. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  467. return IDX_SECONDARY_TDM_RX_6;
  468. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  469. return IDX_SECONDARY_TDM_TX_6;
  470. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  471. return IDX_SECONDARY_TDM_RX_7;
  472. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  473. return IDX_SECONDARY_TDM_TX_7;
  474. case AFE_PORT_ID_TERTIARY_TDM_RX:
  475. return IDX_TERTIARY_TDM_RX_0;
  476. case AFE_PORT_ID_TERTIARY_TDM_TX:
  477. return IDX_TERTIARY_TDM_TX_0;
  478. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  479. return IDX_TERTIARY_TDM_RX_1;
  480. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  481. return IDX_TERTIARY_TDM_TX_1;
  482. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  483. return IDX_TERTIARY_TDM_RX_2;
  484. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  485. return IDX_TERTIARY_TDM_TX_2;
  486. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  487. return IDX_TERTIARY_TDM_RX_3;
  488. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  489. return IDX_TERTIARY_TDM_TX_3;
  490. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  491. return IDX_TERTIARY_TDM_RX_4;
  492. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  493. return IDX_TERTIARY_TDM_TX_4;
  494. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  495. return IDX_TERTIARY_TDM_RX_5;
  496. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  497. return IDX_TERTIARY_TDM_TX_5;
  498. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  499. return IDX_TERTIARY_TDM_RX_6;
  500. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  501. return IDX_TERTIARY_TDM_TX_6;
  502. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  503. return IDX_TERTIARY_TDM_RX_7;
  504. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  505. return IDX_TERTIARY_TDM_TX_7;
  506. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  507. return IDX_QUATERNARY_TDM_RX_0;
  508. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  509. return IDX_QUATERNARY_TDM_TX_0;
  510. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  511. return IDX_QUATERNARY_TDM_RX_1;
  512. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  513. return IDX_QUATERNARY_TDM_TX_1;
  514. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  515. return IDX_QUATERNARY_TDM_RX_2;
  516. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  517. return IDX_QUATERNARY_TDM_TX_2;
  518. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  519. return IDX_QUATERNARY_TDM_RX_3;
  520. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  521. return IDX_QUATERNARY_TDM_TX_3;
  522. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  523. return IDX_QUATERNARY_TDM_RX_4;
  524. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  525. return IDX_QUATERNARY_TDM_TX_4;
  526. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  527. return IDX_QUATERNARY_TDM_RX_5;
  528. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  529. return IDX_QUATERNARY_TDM_TX_5;
  530. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  531. return IDX_QUATERNARY_TDM_RX_6;
  532. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  533. return IDX_QUATERNARY_TDM_TX_6;
  534. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  535. return IDX_QUATERNARY_TDM_RX_7;
  536. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  537. return IDX_QUATERNARY_TDM_TX_7;
  538. case AFE_PORT_ID_QUINARY_TDM_RX:
  539. return IDX_QUINARY_TDM_RX_0;
  540. case AFE_PORT_ID_QUINARY_TDM_TX:
  541. return IDX_QUINARY_TDM_TX_0;
  542. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  543. return IDX_QUINARY_TDM_RX_1;
  544. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  545. return IDX_QUINARY_TDM_TX_1;
  546. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  547. return IDX_QUINARY_TDM_RX_2;
  548. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  549. return IDX_QUINARY_TDM_TX_2;
  550. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  551. return IDX_QUINARY_TDM_RX_3;
  552. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  553. return IDX_QUINARY_TDM_TX_3;
  554. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  555. return IDX_QUINARY_TDM_RX_4;
  556. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  557. return IDX_QUINARY_TDM_TX_4;
  558. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  559. return IDX_QUINARY_TDM_RX_5;
  560. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  561. return IDX_QUINARY_TDM_TX_5;
  562. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  563. return IDX_QUINARY_TDM_RX_6;
  564. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  565. return IDX_QUINARY_TDM_TX_6;
  566. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  567. return IDX_QUINARY_TDM_RX_7;
  568. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  569. return IDX_QUINARY_TDM_TX_7;
  570. default: return -EINVAL;
  571. }
  572. }
  573. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  574. {
  575. /* Max num of slots is bits per frame divided
  576. * by bits per sample which is 16
  577. */
  578. switch (frame_rate) {
  579. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  580. return 0;
  581. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  582. return 1;
  583. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  584. return 2;
  585. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  586. return 4;
  587. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  588. return 8;
  589. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  590. return 16;
  591. default:
  592. pr_err("%s Invalid bits per frame %d\n",
  593. __func__, frame_rate);
  594. return 0;
  595. }
  596. }
  597. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  598. {
  599. struct snd_soc_dapm_route intercon;
  600. struct snd_soc_dapm_context *dapm;
  601. if (!dai) {
  602. pr_err("%s: Invalid params dai\n", __func__);
  603. return -EINVAL;
  604. }
  605. if (!dai->driver) {
  606. pr_err("%s: Invalid params dai driver\n", __func__);
  607. return -EINVAL;
  608. }
  609. dapm = snd_soc_component_get_dapm(dai->component);
  610. memset(&intercon, 0, sizeof(intercon));
  611. if (dai->driver->playback.stream_name &&
  612. dai->driver->playback.aif_name) {
  613. dev_dbg(dai->dev, "%s: add route for widget %s",
  614. __func__, dai->driver->playback.stream_name);
  615. intercon.source = dai->driver->playback.aif_name;
  616. intercon.sink = dai->driver->playback.stream_name;
  617. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  618. __func__, intercon.source, intercon.sink);
  619. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  620. }
  621. if (dai->driver->capture.stream_name &&
  622. dai->driver->capture.aif_name) {
  623. dev_dbg(dai->dev, "%s: add route for widget %s",
  624. __func__, dai->driver->capture.stream_name);
  625. intercon.sink = dai->driver->capture.aif_name;
  626. intercon.source = dai->driver->capture.stream_name;
  627. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  628. __func__, intercon.source, intercon.sink);
  629. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  630. }
  631. return 0;
  632. }
  633. static int msm_dai_q6_auxpcm_hw_params(
  634. struct snd_pcm_substream *substream,
  635. struct snd_pcm_hw_params *params,
  636. struct snd_soc_dai *dai)
  637. {
  638. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  639. dev_get_drvdata(dai->dev);
  640. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  641. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  642. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  643. int rc = 0, slot_mapping_copy_len = 0;
  644. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  645. params_rate(params) != 16000)) {
  646. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  647. __func__, params_channels(params), params_rate(params));
  648. return -EINVAL;
  649. }
  650. mutex_lock(&aux_dai_data->rlock);
  651. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  652. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  653. /* AUXPCM DAI in use */
  654. if (dai_data->rate != params_rate(params)) {
  655. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  656. __func__);
  657. rc = -EINVAL;
  658. }
  659. mutex_unlock(&aux_dai_data->rlock);
  660. return rc;
  661. }
  662. dai_data->channels = params_channels(params);
  663. dai_data->rate = params_rate(params);
  664. if (dai_data->rate == 8000) {
  665. dai_data->port_config.pcm.pcm_cfg_minor_version =
  666. AFE_API_VERSION_PCM_CONFIG;
  667. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  668. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  669. dai_data->port_config.pcm.frame_setting =
  670. auxpcm_pdata->mode_8k.frame;
  671. dai_data->port_config.pcm.quantype =
  672. auxpcm_pdata->mode_8k.quant;
  673. dai_data->port_config.pcm.ctrl_data_out_enable =
  674. auxpcm_pdata->mode_8k.data;
  675. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  676. dai_data->port_config.pcm.num_channels = dai_data->channels;
  677. dai_data->port_config.pcm.bit_width = 16;
  678. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  679. auxpcm_pdata->mode_8k.num_slots)
  680. slot_mapping_copy_len =
  681. ARRAY_SIZE(
  682. dai_data->port_config.pcm.slot_number_mapping)
  683. * sizeof(uint16_t);
  684. else
  685. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  686. * sizeof(uint16_t);
  687. if (auxpcm_pdata->mode_8k.slot_mapping) {
  688. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  689. auxpcm_pdata->mode_8k.slot_mapping,
  690. slot_mapping_copy_len);
  691. } else {
  692. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  693. __func__);
  694. mutex_unlock(&aux_dai_data->rlock);
  695. return -EINVAL;
  696. }
  697. } else {
  698. dai_data->port_config.pcm.pcm_cfg_minor_version =
  699. AFE_API_VERSION_PCM_CONFIG;
  700. dai_data->port_config.pcm.aux_mode =
  701. auxpcm_pdata->mode_16k.mode;
  702. dai_data->port_config.pcm.sync_src =
  703. auxpcm_pdata->mode_16k.sync;
  704. dai_data->port_config.pcm.frame_setting =
  705. auxpcm_pdata->mode_16k.frame;
  706. dai_data->port_config.pcm.quantype =
  707. auxpcm_pdata->mode_16k.quant;
  708. dai_data->port_config.pcm.ctrl_data_out_enable =
  709. auxpcm_pdata->mode_16k.data;
  710. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  711. dai_data->port_config.pcm.num_channels = dai_data->channels;
  712. dai_data->port_config.pcm.bit_width = 16;
  713. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  714. auxpcm_pdata->mode_16k.num_slots)
  715. slot_mapping_copy_len =
  716. ARRAY_SIZE(
  717. dai_data->port_config.pcm.slot_number_mapping)
  718. * sizeof(uint16_t);
  719. else
  720. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  721. * sizeof(uint16_t);
  722. if (auxpcm_pdata->mode_16k.slot_mapping) {
  723. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  724. auxpcm_pdata->mode_16k.slot_mapping,
  725. slot_mapping_copy_len);
  726. } else {
  727. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  728. __func__);
  729. mutex_unlock(&aux_dai_data->rlock);
  730. return -EINVAL;
  731. }
  732. }
  733. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  734. __func__, dai_data->port_config.pcm.aux_mode,
  735. dai_data->port_config.pcm.sync_src,
  736. dai_data->port_config.pcm.frame_setting);
  737. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  738. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  739. __func__, dai_data->port_config.pcm.quantype,
  740. dai_data->port_config.pcm.ctrl_data_out_enable,
  741. dai_data->port_config.pcm.slot_number_mapping[0],
  742. dai_data->port_config.pcm.slot_number_mapping[1],
  743. dai_data->port_config.pcm.slot_number_mapping[2],
  744. dai_data->port_config.pcm.slot_number_mapping[3]);
  745. mutex_unlock(&aux_dai_data->rlock);
  746. return rc;
  747. }
  748. static int msm_dai_q6_auxpcm_set_clk(
  749. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  750. u16 port_id, bool enable)
  751. {
  752. int rc;
  753. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  754. aux_dai_data->afe_clk_ver, port_id, enable);
  755. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  756. aux_dai_data->clk_set.enable = enable;
  757. rc = afe_set_lpass_clock_v2(port_id,
  758. &aux_dai_data->clk_set);
  759. } else {
  760. if (!enable)
  761. aux_dai_data->clk_cfg.clk_val1 = 0;
  762. rc = afe_set_lpass_clock(port_id,
  763. &aux_dai_data->clk_cfg);
  764. }
  765. return rc;
  766. }
  767. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  768. struct snd_soc_dai *dai)
  769. {
  770. int rc = 0;
  771. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  772. dev_get_drvdata(dai->dev);
  773. mutex_lock(&aux_dai_data->rlock);
  774. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  775. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  776. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  777. __func__, dai->id);
  778. goto exit;
  779. }
  780. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  781. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  782. clear_bit(STATUS_TX_PORT,
  783. aux_dai_data->auxpcm_port_status);
  784. else {
  785. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  786. __func__);
  787. goto exit;
  788. }
  789. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  790. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  791. clear_bit(STATUS_RX_PORT,
  792. aux_dai_data->auxpcm_port_status);
  793. else {
  794. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  795. __func__);
  796. goto exit;
  797. }
  798. }
  799. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  800. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  801. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  802. __func__);
  803. goto exit;
  804. }
  805. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  806. __func__, dai->id);
  807. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  808. if (rc < 0)
  809. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  810. rc = afe_close(aux_dai_data->tx_pid);
  811. if (rc < 0)
  812. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  813. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  814. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  815. exit:
  816. mutex_unlock(&aux_dai_data->rlock);
  817. }
  818. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  819. struct snd_soc_dai *dai)
  820. {
  821. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  822. dev_get_drvdata(dai->dev);
  823. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  824. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  825. int rc = 0;
  826. u32 pcm_clk_rate;
  827. auxpcm_pdata = dai->dev->platform_data;
  828. mutex_lock(&aux_dai_data->rlock);
  829. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  830. if (test_bit(STATUS_TX_PORT,
  831. aux_dai_data->auxpcm_port_status)) {
  832. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  833. __func__);
  834. goto exit;
  835. } else
  836. set_bit(STATUS_TX_PORT,
  837. aux_dai_data->auxpcm_port_status);
  838. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  839. if (test_bit(STATUS_RX_PORT,
  840. aux_dai_data->auxpcm_port_status)) {
  841. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  842. __func__);
  843. goto exit;
  844. } else
  845. set_bit(STATUS_RX_PORT,
  846. aux_dai_data->auxpcm_port_status);
  847. }
  848. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  849. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  850. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  851. goto exit;
  852. }
  853. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  854. __func__, dai->id);
  855. rc = afe_q6_interface_prepare();
  856. if (rc < 0) {
  857. dev_err(dai->dev, "fail to open AFE APR\n");
  858. goto fail;
  859. }
  860. /*
  861. * For AUX PCM Interface the below sequence of clk
  862. * settings and afe_open is a strict requirement.
  863. *
  864. * Also using afe_open instead of afe_port_start_nowait
  865. * to make sure the port is open before deasserting the
  866. * clock line. This is required because pcm register is
  867. * not written before clock deassert. Hence the hw does
  868. * not get updated with new setting if the below clock
  869. * assert/deasset and afe_open sequence is not followed.
  870. */
  871. if (dai_data->rate == 8000) {
  872. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  873. } else if (dai_data->rate == 16000) {
  874. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  875. } else {
  876. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  877. dai_data->rate);
  878. rc = -EINVAL;
  879. goto fail;
  880. }
  881. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  882. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  883. sizeof(struct afe_clk_set));
  884. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  885. switch (dai->id) {
  886. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  887. if (pcm_clk_rate)
  888. aux_dai_data->clk_set.clk_id =
  889. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  890. else
  891. aux_dai_data->clk_set.clk_id =
  892. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  893. break;
  894. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  895. if (pcm_clk_rate)
  896. aux_dai_data->clk_set.clk_id =
  897. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  898. else
  899. aux_dai_data->clk_set.clk_id =
  900. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  901. break;
  902. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  903. if (pcm_clk_rate)
  904. aux_dai_data->clk_set.clk_id =
  905. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  906. else
  907. aux_dai_data->clk_set.clk_id =
  908. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  909. break;
  910. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  911. if (pcm_clk_rate)
  912. aux_dai_data->clk_set.clk_id =
  913. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  914. else
  915. aux_dai_data->clk_set.clk_id =
  916. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  917. break;
  918. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  919. if (pcm_clk_rate)
  920. aux_dai_data->clk_set.clk_id =
  921. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  922. else
  923. aux_dai_data->clk_set.clk_id =
  924. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  925. break;
  926. default:
  927. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  928. __func__, dai->id);
  929. break;
  930. }
  931. } else {
  932. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  933. sizeof(struct afe_clk_cfg));
  934. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  935. }
  936. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  937. aux_dai_data->rx_pid, true);
  938. if (rc < 0) {
  939. dev_err(dai->dev,
  940. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  941. __func__);
  942. goto fail;
  943. }
  944. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  945. aux_dai_data->tx_pid, true);
  946. if (rc < 0) {
  947. dev_err(dai->dev,
  948. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  949. __func__);
  950. goto fail;
  951. }
  952. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  953. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  954. goto exit;
  955. fail:
  956. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  957. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  958. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  959. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  960. exit:
  961. mutex_unlock(&aux_dai_data->rlock);
  962. return rc;
  963. }
  964. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  965. int cmd, struct snd_soc_dai *dai)
  966. {
  967. int rc = 0;
  968. pr_debug("%s:port:%d cmd:%d\n",
  969. __func__, dai->id, cmd);
  970. switch (cmd) {
  971. case SNDRV_PCM_TRIGGER_START:
  972. case SNDRV_PCM_TRIGGER_RESUME:
  973. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  974. /* afe_open will be called from prepare */
  975. return 0;
  976. case SNDRV_PCM_TRIGGER_STOP:
  977. case SNDRV_PCM_TRIGGER_SUSPEND:
  978. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  979. return 0;
  980. default:
  981. pr_err("%s: cmd %d\n", __func__, cmd);
  982. rc = -EINVAL;
  983. }
  984. return rc;
  985. }
  986. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  987. {
  988. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  989. int rc;
  990. aux_dai_data = dev_get_drvdata(dai->dev);
  991. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  992. __func__, dai->id);
  993. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  994. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  995. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  996. if (rc < 0)
  997. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  998. rc = afe_close(aux_dai_data->tx_pid);
  999. if (rc < 0)
  1000. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1001. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1002. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1003. }
  1004. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1005. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1006. return 0;
  1007. }
  1008. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1009. {
  1010. int rc = 0;
  1011. if (!dai) {
  1012. pr_err("%s: Invalid params dai\n", __func__);
  1013. return -EINVAL;
  1014. }
  1015. if (!dai->dev) {
  1016. pr_err("%s: Invalid params dai dev\n", __func__);
  1017. return -EINVAL;
  1018. }
  1019. if (!dai->driver->id) {
  1020. dev_warn(dai->dev, "DAI driver id is not set\n");
  1021. return -EINVAL;
  1022. }
  1023. dai->id = dai->driver->id;
  1024. rc = msm_dai_q6_dai_add_route(dai);
  1025. return rc;
  1026. }
  1027. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1028. .prepare = msm_dai_q6_auxpcm_prepare,
  1029. .trigger = msm_dai_q6_auxpcm_trigger,
  1030. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1031. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1032. };
  1033. static const struct snd_soc_component_driver
  1034. msm_dai_q6_aux_pcm_dai_component = {
  1035. .name = "msm-auxpcm-dev",
  1036. };
  1037. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1038. {
  1039. .playback = {
  1040. .stream_name = "AUX PCM Playback",
  1041. .aif_name = "AUX_PCM_RX",
  1042. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1043. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1044. .channels_min = 1,
  1045. .channels_max = 1,
  1046. .rate_max = 16000,
  1047. .rate_min = 8000,
  1048. },
  1049. .capture = {
  1050. .stream_name = "AUX PCM Capture",
  1051. .aif_name = "AUX_PCM_TX",
  1052. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1053. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1054. .channels_min = 1,
  1055. .channels_max = 1,
  1056. .rate_max = 16000,
  1057. .rate_min = 8000,
  1058. },
  1059. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1060. .ops = &msm_dai_q6_auxpcm_ops,
  1061. .probe = msm_dai_q6_aux_pcm_probe,
  1062. .remove = msm_dai_q6_dai_auxpcm_remove,
  1063. },
  1064. {
  1065. .playback = {
  1066. .stream_name = "Sec AUX PCM Playback",
  1067. .aif_name = "SEC_AUX_PCM_RX",
  1068. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1069. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1070. .channels_min = 1,
  1071. .channels_max = 1,
  1072. .rate_max = 16000,
  1073. .rate_min = 8000,
  1074. },
  1075. .capture = {
  1076. .stream_name = "Sec AUX PCM Capture",
  1077. .aif_name = "SEC_AUX_PCM_TX",
  1078. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1079. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1080. .channels_min = 1,
  1081. .channels_max = 1,
  1082. .rate_max = 16000,
  1083. .rate_min = 8000,
  1084. },
  1085. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1086. .ops = &msm_dai_q6_auxpcm_ops,
  1087. .probe = msm_dai_q6_aux_pcm_probe,
  1088. .remove = msm_dai_q6_dai_auxpcm_remove,
  1089. },
  1090. {
  1091. .playback = {
  1092. .stream_name = "Tert AUX PCM Playback",
  1093. .aif_name = "TERT_AUX_PCM_RX",
  1094. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1095. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1096. .channels_min = 1,
  1097. .channels_max = 1,
  1098. .rate_max = 16000,
  1099. .rate_min = 8000,
  1100. },
  1101. .capture = {
  1102. .stream_name = "Tert AUX PCM Capture",
  1103. .aif_name = "TERT_AUX_PCM_TX",
  1104. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1105. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1106. .channels_min = 1,
  1107. .channels_max = 1,
  1108. .rate_max = 16000,
  1109. .rate_min = 8000,
  1110. },
  1111. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1112. .ops = &msm_dai_q6_auxpcm_ops,
  1113. .probe = msm_dai_q6_aux_pcm_probe,
  1114. .remove = msm_dai_q6_dai_auxpcm_remove,
  1115. },
  1116. {
  1117. .playback = {
  1118. .stream_name = "Quat AUX PCM Playback",
  1119. .aif_name = "QUAT_AUX_PCM_RX",
  1120. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1121. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1122. .channels_min = 1,
  1123. .channels_max = 1,
  1124. .rate_max = 16000,
  1125. .rate_min = 8000,
  1126. },
  1127. .capture = {
  1128. .stream_name = "Quat AUX PCM Capture",
  1129. .aif_name = "QUAT_AUX_PCM_TX",
  1130. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1131. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1132. .channels_min = 1,
  1133. .channels_max = 1,
  1134. .rate_max = 16000,
  1135. .rate_min = 8000,
  1136. },
  1137. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1138. .ops = &msm_dai_q6_auxpcm_ops,
  1139. .probe = msm_dai_q6_aux_pcm_probe,
  1140. .remove = msm_dai_q6_dai_auxpcm_remove,
  1141. },
  1142. {
  1143. .playback = {
  1144. .stream_name = "Quin AUX PCM Playback",
  1145. .aif_name = "QUIN_AUX_PCM_RX",
  1146. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1147. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1148. .channels_min = 1,
  1149. .channels_max = 1,
  1150. .rate_max = 16000,
  1151. .rate_min = 8000,
  1152. },
  1153. .capture = {
  1154. .stream_name = "Quin AUX PCM Capture",
  1155. .aif_name = "QUIN_AUX_PCM_TX",
  1156. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1157. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1158. .channels_min = 1,
  1159. .channels_max = 1,
  1160. .rate_max = 16000,
  1161. .rate_min = 8000,
  1162. },
  1163. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1164. .ops = &msm_dai_q6_auxpcm_ops,
  1165. .probe = msm_dai_q6_aux_pcm_probe,
  1166. .remove = msm_dai_q6_dai_auxpcm_remove,
  1167. },
  1168. };
  1169. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1170. struct snd_ctl_elem_value *ucontrol)
  1171. {
  1172. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1173. int value = ucontrol->value.integer.value[0];
  1174. dai_data->spdif_port.cfg.data_format = value;
  1175. pr_debug("%s: value = %d\n", __func__, value);
  1176. return 0;
  1177. }
  1178. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1179. struct snd_ctl_elem_value *ucontrol)
  1180. {
  1181. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1182. ucontrol->value.integer.value[0] =
  1183. dai_data->spdif_port.cfg.data_format;
  1184. return 0;
  1185. }
  1186. static const char * const spdif_format[] = {
  1187. "LPCM",
  1188. "Compr"
  1189. };
  1190. static const struct soc_enum spdif_config_enum[] = {
  1191. SOC_ENUM_SINGLE_EXT(2, spdif_format),
  1192. };
  1193. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1194. struct snd_ctl_elem_value *ucontrol)
  1195. {
  1196. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1197. int ret = 0;
  1198. dai_data->spdif_port.ch_status.status_type =
  1199. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1200. memset(dai_data->spdif_port.ch_status.status_mask,
  1201. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1202. dai_data->spdif_port.ch_status.status_mask[0] =
  1203. CHANNEL_STATUS_MASK;
  1204. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1205. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1206. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1207. pr_debug("%s: Port already started. Dynamic update\n",
  1208. __func__);
  1209. ret = afe_send_spdif_ch_status_cfg(
  1210. &dai_data->spdif_port.ch_status,
  1211. AFE_PORT_ID_SPDIF_RX);
  1212. }
  1213. return ret;
  1214. }
  1215. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1216. struct snd_ctl_elem_value *ucontrol)
  1217. {
  1218. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1219. memcpy(ucontrol->value.iec958.status,
  1220. dai_data->spdif_port.ch_status.status_bits,
  1221. CHANNEL_STATUS_SIZE);
  1222. return 0;
  1223. }
  1224. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1225. struct snd_ctl_elem_info *uinfo)
  1226. {
  1227. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1228. uinfo->count = 1;
  1229. return 0;
  1230. }
  1231. static const struct snd_kcontrol_new spdif_config_controls[] = {
  1232. {
  1233. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1234. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1235. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1236. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1237. .info = msm_dai_q6_spdif_chstatus_info,
  1238. .get = msm_dai_q6_spdif_chstatus_get,
  1239. .put = msm_dai_q6_spdif_chstatus_put,
  1240. },
  1241. SOC_ENUM_EXT("SPDIF RX Format", spdif_config_enum[0],
  1242. msm_dai_q6_spdif_format_get,
  1243. msm_dai_q6_spdif_format_put)
  1244. };
  1245. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1246. struct snd_pcm_hw_params *params,
  1247. struct snd_soc_dai *dai)
  1248. {
  1249. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1250. dai->id = AFE_PORT_ID_SPDIF_RX;
  1251. dai_data->channels = params_channels(params);
  1252. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1253. switch (params_format(params)) {
  1254. case SNDRV_PCM_FORMAT_S16_LE:
  1255. dai_data->spdif_port.cfg.bit_width = 16;
  1256. break;
  1257. case SNDRV_PCM_FORMAT_S24_LE:
  1258. case SNDRV_PCM_FORMAT_S24_3LE:
  1259. dai_data->spdif_port.cfg.bit_width = 24;
  1260. break;
  1261. default:
  1262. pr_err("%s: format %d\n",
  1263. __func__, params_format(params));
  1264. return -EINVAL;
  1265. }
  1266. dai_data->rate = params_rate(params);
  1267. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1268. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1269. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1270. AFE_API_VERSION_SPDIF_CONFIG;
  1271. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1272. dai_data->channels, dai_data->rate,
  1273. dai_data->spdif_port.cfg.bit_width);
  1274. dai_data->spdif_port.cfg.reserved = 0;
  1275. return 0;
  1276. }
  1277. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1278. struct snd_soc_dai *dai)
  1279. {
  1280. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1281. int rc = 0;
  1282. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1283. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1284. __func__, *dai_data->status_mask);
  1285. return;
  1286. }
  1287. rc = afe_close(dai->id);
  1288. if (rc < 0)
  1289. dev_err(dai->dev, "fail to close AFE port\n");
  1290. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1291. *dai_data->status_mask);
  1292. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1293. }
  1294. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1295. struct snd_soc_dai *dai)
  1296. {
  1297. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1298. int rc = 0;
  1299. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1300. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1301. dai_data->rate);
  1302. if (rc < 0)
  1303. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1304. dai->id);
  1305. else
  1306. set_bit(STATUS_PORT_STARTED,
  1307. dai_data->status_mask);
  1308. }
  1309. return rc;
  1310. }
  1311. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1312. {
  1313. struct msm_dai_q6_spdif_dai_data *dai_data;
  1314. const struct snd_kcontrol_new *kcontrol;
  1315. int rc = 0;
  1316. struct snd_soc_dapm_route intercon;
  1317. struct snd_soc_dapm_context *dapm;
  1318. if (!dai) {
  1319. pr_err("%s: dai not found!!\n", __func__);
  1320. return -EINVAL;
  1321. }
  1322. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1323. GFP_KERNEL);
  1324. if (!dai_data) {
  1325. dev_err(dai->dev, "DAI-%d: fail to allocate dai data\n",
  1326. AFE_PORT_ID_SPDIF_RX);
  1327. rc = -ENOMEM;
  1328. } else
  1329. dev_set_drvdata(dai->dev, dai_data);
  1330. kcontrol = &spdif_config_controls[1];
  1331. dapm = snd_soc_component_get_dapm(dai->component);
  1332. rc = snd_ctl_add(dai->component->card->snd_card,
  1333. snd_ctl_new1(kcontrol, dai_data));
  1334. memset(&intercon, 0, sizeof(intercon));
  1335. if (!rc && dai && dai->driver) {
  1336. if (dai->driver->playback.stream_name &&
  1337. dai->driver->playback.aif_name) {
  1338. dev_dbg(dai->dev, "%s: add route for widget %s",
  1339. __func__, dai->driver->playback.stream_name);
  1340. intercon.source = dai->driver->playback.aif_name;
  1341. intercon.sink = dai->driver->playback.stream_name;
  1342. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1343. __func__, intercon.source, intercon.sink);
  1344. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1345. }
  1346. if (dai->driver->capture.stream_name &&
  1347. dai->driver->capture.aif_name) {
  1348. dev_dbg(dai->dev, "%s: add route for widget %s",
  1349. __func__, dai->driver->capture.stream_name);
  1350. intercon.sink = dai->driver->capture.aif_name;
  1351. intercon.source = dai->driver->capture.stream_name;
  1352. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1353. __func__, intercon.source, intercon.sink);
  1354. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1355. }
  1356. }
  1357. return rc;
  1358. }
  1359. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1360. {
  1361. struct msm_dai_q6_spdif_dai_data *dai_data;
  1362. int rc;
  1363. dai_data = dev_get_drvdata(dai->dev);
  1364. /* If AFE port is still up, close it */
  1365. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1366. rc = afe_close(dai->id); /* can block */
  1367. if (rc < 0)
  1368. dev_err(dai->dev, "fail to close AFE port\n");
  1369. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1370. }
  1371. kfree(dai_data);
  1372. return 0;
  1373. }
  1374. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  1375. .prepare = msm_dai_q6_spdif_prepare,
  1376. .hw_params = msm_dai_q6_spdif_hw_params,
  1377. .shutdown = msm_dai_q6_spdif_shutdown,
  1378. };
  1379. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai = {
  1380. .playback = {
  1381. .stream_name = "SPDIF Playback",
  1382. .aif_name = "SPDIF_RX",
  1383. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  1384. SNDRV_PCM_RATE_16000,
  1385. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  1386. .channels_min = 1,
  1387. .channels_max = 4,
  1388. .rate_min = 8000,
  1389. .rate_max = 48000,
  1390. },
  1391. .ops = &msm_dai_q6_spdif_ops,
  1392. .probe = msm_dai_q6_spdif_dai_probe,
  1393. .remove = msm_dai_q6_spdif_dai_remove,
  1394. };
  1395. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  1396. .name = "msm-dai-q6-spdif",
  1397. };
  1398. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  1399. struct snd_soc_dai *dai)
  1400. {
  1401. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1402. int rc = 0;
  1403. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1404. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  1405. int bitwidth = 0;
  1406. if (dai_data->afe_in_bitformat ==
  1407. SNDRV_PCM_FORMAT_S24_LE)
  1408. bitwidth = 24;
  1409. else if (dai_data->afe_in_bitformat ==
  1410. SNDRV_PCM_FORMAT_S16_LE)
  1411. bitwidth = 16;
  1412. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  1413. __func__, dai_data->enc_config.format);
  1414. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  1415. dai_data->rate,
  1416. dai_data->afe_in_channels,
  1417. bitwidth,
  1418. &dai_data->enc_config);
  1419. if (rc < 0)
  1420. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  1421. __func__, rc);
  1422. } else {
  1423. rc = afe_port_start(dai->id, &dai_data->port_config,
  1424. dai_data->rate);
  1425. }
  1426. if (rc < 0)
  1427. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1428. dai->id);
  1429. else
  1430. set_bit(STATUS_PORT_STARTED,
  1431. dai_data->status_mask);
  1432. }
  1433. return rc;
  1434. }
  1435. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  1436. struct snd_soc_dai *dai, int stream)
  1437. {
  1438. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1439. dai_data->channels = params_channels(params);
  1440. switch (dai_data->channels) {
  1441. case 2:
  1442. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1443. break;
  1444. case 1:
  1445. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1446. break;
  1447. default:
  1448. return -EINVAL;
  1449. pr_err("%s: err channels %d\n",
  1450. __func__, dai_data->channels);
  1451. break;
  1452. }
  1453. switch (params_format(params)) {
  1454. case SNDRV_PCM_FORMAT_S16_LE:
  1455. case SNDRV_PCM_FORMAT_SPECIAL:
  1456. dai_data->port_config.i2s.bit_width = 16;
  1457. break;
  1458. case SNDRV_PCM_FORMAT_S24_LE:
  1459. case SNDRV_PCM_FORMAT_S24_3LE:
  1460. dai_data->port_config.i2s.bit_width = 24;
  1461. break;
  1462. default:
  1463. pr_err("%s: format %d\n",
  1464. __func__, params_format(params));
  1465. return -EINVAL;
  1466. }
  1467. dai_data->rate = params_rate(params);
  1468. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1469. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1470. AFE_API_VERSION_I2S_CONFIG;
  1471. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  1472. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  1473. dai_data->channels, dai_data->rate);
  1474. dai_data->port_config.i2s.channel_mode = 1;
  1475. return 0;
  1476. }
  1477. static u8 num_of_bits_set(u8 sd_line_mask)
  1478. {
  1479. u8 num_bits_set = 0;
  1480. while (sd_line_mask) {
  1481. num_bits_set++;
  1482. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  1483. }
  1484. return num_bits_set;
  1485. }
  1486. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  1487. struct snd_soc_dai *dai, int stream)
  1488. {
  1489. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1490. struct msm_i2s_data *i2s_pdata =
  1491. (struct msm_i2s_data *) dai->dev->platform_data;
  1492. dai_data->channels = params_channels(params);
  1493. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  1494. switch (dai_data->channels) {
  1495. case 2:
  1496. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  1497. break;
  1498. case 1:
  1499. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  1500. break;
  1501. default:
  1502. pr_warn("%s: greater than stereo has not been validated %d",
  1503. __func__, dai_data->channels);
  1504. break;
  1505. }
  1506. }
  1507. dai_data->rate = params_rate(params);
  1508. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  1509. dai_data->port_config.i2s.i2s_cfg_minor_version =
  1510. AFE_API_VERSION_I2S_CONFIG;
  1511. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  1512. /* Q6 only supports 16 as now */
  1513. dai_data->port_config.i2s.bit_width = 16;
  1514. dai_data->port_config.i2s.channel_mode = 1;
  1515. return 0;
  1516. }
  1517. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  1518. struct snd_soc_dai *dai, int stream)
  1519. {
  1520. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1521. dai_data->channels = params_channels(params);
  1522. dai_data->rate = params_rate(params);
  1523. switch (params_format(params)) {
  1524. case SNDRV_PCM_FORMAT_S16_LE:
  1525. case SNDRV_PCM_FORMAT_SPECIAL:
  1526. dai_data->port_config.slim_sch.bit_width = 16;
  1527. break;
  1528. case SNDRV_PCM_FORMAT_S24_LE:
  1529. case SNDRV_PCM_FORMAT_S24_3LE:
  1530. dai_data->port_config.slim_sch.bit_width = 24;
  1531. break;
  1532. case SNDRV_PCM_FORMAT_S32_LE:
  1533. dai_data->port_config.slim_sch.bit_width = 32;
  1534. break;
  1535. default:
  1536. pr_err("%s: format %d\n",
  1537. __func__, params_format(params));
  1538. return -EINVAL;
  1539. }
  1540. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  1541. AFE_API_VERSION_SLIMBUS_CONFIG;
  1542. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  1543. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  1544. switch (dai->id) {
  1545. case SLIMBUS_7_RX:
  1546. case SLIMBUS_7_TX:
  1547. case SLIMBUS_8_RX:
  1548. case SLIMBUS_8_TX:
  1549. dai_data->port_config.slim_sch.slimbus_dev_id =
  1550. AFE_SLIMBUS_DEVICE_2;
  1551. break;
  1552. default:
  1553. dai_data->port_config.slim_sch.slimbus_dev_id =
  1554. AFE_SLIMBUS_DEVICE_1;
  1555. break;
  1556. }
  1557. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  1558. "num_channel %hu shared_ch_mapping[0] %hu\n"
  1559. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  1560. "sample_rate %d\n", __func__,
  1561. dai_data->port_config.slim_sch.slimbus_dev_id,
  1562. dai_data->port_config.slim_sch.bit_width,
  1563. dai_data->port_config.slim_sch.data_format,
  1564. dai_data->port_config.slim_sch.num_channels,
  1565. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  1566. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  1567. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  1568. dai_data->rate);
  1569. return 0;
  1570. }
  1571. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  1572. struct snd_soc_dai *dai, int stream)
  1573. {
  1574. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1575. dai_data->channels = params_channels(params);
  1576. dai_data->rate = params_rate(params);
  1577. switch (params_format(params)) {
  1578. case SNDRV_PCM_FORMAT_S16_LE:
  1579. case SNDRV_PCM_FORMAT_SPECIAL:
  1580. dai_data->port_config.usb_audio.bit_width = 16;
  1581. break;
  1582. case SNDRV_PCM_FORMAT_S24_LE:
  1583. case SNDRV_PCM_FORMAT_S24_3LE:
  1584. dai_data->port_config.usb_audio.bit_width = 24;
  1585. break;
  1586. case SNDRV_PCM_FORMAT_S32_LE:
  1587. dai_data->port_config.usb_audio.bit_width = 32;
  1588. break;
  1589. default:
  1590. dev_err(dai->dev, "%s: invalid format %d\n",
  1591. __func__, params_format(params));
  1592. return -EINVAL;
  1593. }
  1594. dai_data->port_config.usb_audio.cfg_minor_version =
  1595. AFE_API_MINIOR_VERSION_USB_AUDIO_CONFIG;
  1596. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  1597. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  1598. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  1599. "num_channel %hu sample_rate %d\n", __func__,
  1600. dai_data->port_config.usb_audio.dev_token,
  1601. dai_data->port_config.usb_audio.bit_width,
  1602. dai_data->port_config.usb_audio.data_format,
  1603. dai_data->port_config.usb_audio.num_channels,
  1604. dai_data->port_config.usb_audio.sample_rate);
  1605. return 0;
  1606. }
  1607. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  1608. struct snd_soc_dai *dai, int stream)
  1609. {
  1610. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1611. dai_data->channels = params_channels(params);
  1612. dai_data->rate = params_rate(params);
  1613. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  1614. dai_data->channels, dai_data->rate);
  1615. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  1616. pr_debug("%s: setting bt_fm parameters\n", __func__);
  1617. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  1618. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  1619. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  1620. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  1621. dai_data->port_config.int_bt_fm.bit_width = 16;
  1622. return 0;
  1623. }
  1624. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  1625. struct snd_soc_dai *dai)
  1626. {
  1627. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1628. dai_data->rate = params_rate(params);
  1629. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  1630. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  1631. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  1632. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  1633. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  1634. AFE_API_VERSION_RT_PROXY_CONFIG;
  1635. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  1636. dai_data->port_config.rtproxy.interleaved = 1;
  1637. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  1638. dai_data->port_config.rtproxy.jitter_allowance =
  1639. dai_data->port_config.rtproxy.frame_size/2;
  1640. dai_data->port_config.rtproxy.low_water_mark = 0;
  1641. dai_data->port_config.rtproxy.high_water_mark = 0;
  1642. return 0;
  1643. }
  1644. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  1645. struct snd_soc_dai *dai, int stream)
  1646. {
  1647. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1648. dai_data->channels = params_channels(params);
  1649. dai_data->rate = params_rate(params);
  1650. /* Q6 only supports 16 as now */
  1651. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  1652. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  1653. dai_data->port_config.pseudo_port.num_channels =
  1654. params_channels(params);
  1655. dai_data->port_config.pseudo_port.bit_width = 16;
  1656. dai_data->port_config.pseudo_port.data_format = 0;
  1657. dai_data->port_config.pseudo_port.timing_mode =
  1658. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  1659. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  1660. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  1661. "timing Mode %hu sample_rate %d\n", __func__,
  1662. dai_data->port_config.pseudo_port.bit_width,
  1663. dai_data->port_config.pseudo_port.num_channels,
  1664. dai_data->port_config.pseudo_port.data_format,
  1665. dai_data->port_config.pseudo_port.timing_mode,
  1666. dai_data->port_config.pseudo_port.sample_rate);
  1667. return 0;
  1668. }
  1669. /* Current implementation assumes hw_param is called once
  1670. * This may not be the case but what to do when ADM and AFE
  1671. * port are already opened and parameter changes
  1672. */
  1673. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  1674. struct snd_pcm_hw_params *params,
  1675. struct snd_soc_dai *dai)
  1676. {
  1677. int rc = 0;
  1678. switch (dai->id) {
  1679. case PRIMARY_I2S_TX:
  1680. case PRIMARY_I2S_RX:
  1681. case SECONDARY_I2S_RX:
  1682. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  1683. break;
  1684. case MI2S_RX:
  1685. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  1686. break;
  1687. case SLIMBUS_0_RX:
  1688. case SLIMBUS_1_RX:
  1689. case SLIMBUS_2_RX:
  1690. case SLIMBUS_3_RX:
  1691. case SLIMBUS_4_RX:
  1692. case SLIMBUS_5_RX:
  1693. case SLIMBUS_6_RX:
  1694. case SLIMBUS_7_RX:
  1695. case SLIMBUS_8_RX:
  1696. case SLIMBUS_0_TX:
  1697. case SLIMBUS_1_TX:
  1698. case SLIMBUS_2_TX:
  1699. case SLIMBUS_3_TX:
  1700. case SLIMBUS_4_TX:
  1701. case SLIMBUS_5_TX:
  1702. case SLIMBUS_6_TX:
  1703. case SLIMBUS_7_TX:
  1704. case SLIMBUS_8_TX:
  1705. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  1706. substream->stream);
  1707. break;
  1708. case INT_BT_SCO_RX:
  1709. case INT_BT_SCO_TX:
  1710. case INT_BT_A2DP_RX:
  1711. case INT_FM_RX:
  1712. case INT_FM_TX:
  1713. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  1714. break;
  1715. case AFE_PORT_ID_USB_RX:
  1716. case AFE_PORT_ID_USB_TX:
  1717. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  1718. substream->stream);
  1719. break;
  1720. case RT_PROXY_DAI_001_TX:
  1721. case RT_PROXY_DAI_001_RX:
  1722. case RT_PROXY_DAI_002_TX:
  1723. case RT_PROXY_DAI_002_RX:
  1724. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  1725. break;
  1726. case VOICE_PLAYBACK_TX:
  1727. case VOICE2_PLAYBACK_TX:
  1728. case VOICE_RECORD_RX:
  1729. case VOICE_RECORD_TX:
  1730. rc = msm_dai_q6_pseudo_port_hw_params(params,
  1731. dai, substream->stream);
  1732. break;
  1733. default:
  1734. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  1735. rc = -EINVAL;
  1736. break;
  1737. }
  1738. return rc;
  1739. }
  1740. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  1741. struct snd_soc_dai *dai)
  1742. {
  1743. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1744. int rc = 0;
  1745. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1746. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  1747. rc = afe_close(dai->id); /* can block */
  1748. if (rc < 0)
  1749. dev_err(dai->dev, "fail to close AFE port\n");
  1750. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1751. *dai_data->status_mask);
  1752. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1753. }
  1754. }
  1755. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1756. {
  1757. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1758. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1759. case SND_SOC_DAIFMT_CBS_CFS:
  1760. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  1761. break;
  1762. case SND_SOC_DAIFMT_CBM_CFM:
  1763. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  1764. break;
  1765. default:
  1766. pr_err("%s: fmt 0x%x\n",
  1767. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  1768. return -EINVAL;
  1769. }
  1770. return 0;
  1771. }
  1772. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1773. {
  1774. int rc = 0;
  1775. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  1776. dai->id, fmt);
  1777. switch (dai->id) {
  1778. case PRIMARY_I2S_TX:
  1779. case PRIMARY_I2S_RX:
  1780. case MI2S_RX:
  1781. case SECONDARY_I2S_RX:
  1782. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  1783. break;
  1784. default:
  1785. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  1786. rc = -EINVAL;
  1787. break;
  1788. }
  1789. return rc;
  1790. }
  1791. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  1792. unsigned int tx_num, unsigned int *tx_slot,
  1793. unsigned int rx_num, unsigned int *rx_slot)
  1794. {
  1795. int rc = 0;
  1796. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1797. unsigned int i = 0;
  1798. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  1799. switch (dai->id) {
  1800. case SLIMBUS_0_RX:
  1801. case SLIMBUS_1_RX:
  1802. case SLIMBUS_2_RX:
  1803. case SLIMBUS_3_RX:
  1804. case SLIMBUS_4_RX:
  1805. case SLIMBUS_5_RX:
  1806. case SLIMBUS_6_RX:
  1807. case SLIMBUS_7_RX:
  1808. case SLIMBUS_8_RX:
  1809. /*
  1810. * channel number to be between 128 and 255.
  1811. * For RX port use channel numbers
  1812. * from 138 to 144 for pre-Taiko
  1813. * from 144 to 159 for Taiko
  1814. */
  1815. if (!rx_slot) {
  1816. pr_err("%s: rx slot not found\n", __func__);
  1817. return -EINVAL;
  1818. }
  1819. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  1820. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  1821. return -EINVAL;
  1822. }
  1823. for (i = 0; i < rx_num; i++) {
  1824. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  1825. rx_slot[i];
  1826. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  1827. __func__, i, rx_slot[i]);
  1828. }
  1829. dai_data->port_config.slim_sch.num_channels = rx_num;
  1830. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  1831. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  1832. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  1833. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  1834. break;
  1835. case SLIMBUS_0_TX:
  1836. case SLIMBUS_1_TX:
  1837. case SLIMBUS_2_TX:
  1838. case SLIMBUS_3_TX:
  1839. case SLIMBUS_4_TX:
  1840. case SLIMBUS_5_TX:
  1841. case SLIMBUS_6_TX:
  1842. case SLIMBUS_7_TX:
  1843. case SLIMBUS_8_TX:
  1844. /*
  1845. * channel number to be between 128 and 255.
  1846. * For TX port use channel numbers
  1847. * from 128 to 137 for pre-Taiko
  1848. * from 128 to 143 for Taiko
  1849. */
  1850. if (!tx_slot) {
  1851. pr_err("%s: tx slot not found\n", __func__);
  1852. return -EINVAL;
  1853. }
  1854. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  1855. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  1856. return -EINVAL;
  1857. }
  1858. for (i = 0; i < tx_num; i++) {
  1859. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  1860. tx_slot[i];
  1861. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  1862. __func__, i, tx_slot[i]);
  1863. }
  1864. dai_data->port_config.slim_sch.num_channels = tx_num;
  1865. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  1866. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  1867. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  1868. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  1869. break;
  1870. default:
  1871. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  1872. rc = -EINVAL;
  1873. break;
  1874. }
  1875. return rc;
  1876. }
  1877. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  1878. .prepare = msm_dai_q6_prepare,
  1879. .hw_params = msm_dai_q6_hw_params,
  1880. .shutdown = msm_dai_q6_shutdown,
  1881. .set_fmt = msm_dai_q6_set_fmt,
  1882. .set_channel_map = msm_dai_q6_set_channel_map,
  1883. };
  1884. /*
  1885. * For single CPU DAI registration, the dai id needs to be
  1886. * set explicitly in the dai probe as ASoC does not read
  1887. * the cpu->driver->id field rather it assigns the dai id
  1888. * from the device name that is in the form %s.%d. This dai
  1889. * id should be assigned to back-end AFE port id and used
  1890. * during dai prepare. For multiple dai registration, it
  1891. * is not required to call this function, however the dai->
  1892. * driver->id field must be defined and set to corresponding
  1893. * AFE Port id.
  1894. */
  1895. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1896. {
  1897. if (!dai->driver->id) {
  1898. dev_warn(dai->dev, "DAI driver id is not set\n");
  1899. return;
  1900. }
  1901. dai->id = dai->driver->id;
  1902. }
  1903. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  1904. struct snd_ctl_elem_value *ucontrol)
  1905. {
  1906. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1907. u16 port_id = ((struct soc_enum *)
  1908. kcontrol->private_value)->reg;
  1909. dai_data->cal_mode = ucontrol->value.integer.value[0];
  1910. pr_debug("%s: setting cal_mode to %d\n",
  1911. __func__, dai_data->cal_mode);
  1912. afe_set_cal_mode(port_id, dai_data->cal_mode);
  1913. return 0;
  1914. }
  1915. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  1916. struct snd_ctl_elem_value *ucontrol)
  1917. {
  1918. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1919. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  1920. return 0;
  1921. }
  1922. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  1923. struct snd_ctl_elem_value *ucontrol)
  1924. {
  1925. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1926. int value = ucontrol->value.integer.value[0];
  1927. if (dai_data) {
  1928. dai_data->port_config.slim_sch.data_format = value;
  1929. pr_debug("%s: format = %d\n", __func__, value);
  1930. }
  1931. return 0;
  1932. }
  1933. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  1934. struct snd_ctl_elem_value *ucontrol)
  1935. {
  1936. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1937. if (dai_data)
  1938. ucontrol->value.integer.value[0] =
  1939. dai_data->port_config.slim_sch.data_format;
  1940. return 0;
  1941. }
  1942. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  1943. struct snd_ctl_elem_value *ucontrol)
  1944. {
  1945. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1946. u32 val = ucontrol->value.integer.value[0];
  1947. if (dai_data) {
  1948. dai_data->port_config.usb_audio.dev_token = val;
  1949. pr_debug("%s: dev_token = 0x%x\n", __func__,
  1950. dai_data->port_config.usb_audio.dev_token);
  1951. } else {
  1952. pr_err("%s: dai_data is NULL\n", __func__);
  1953. }
  1954. return 0;
  1955. }
  1956. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  1957. struct snd_ctl_elem_value *ucontrol)
  1958. {
  1959. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1960. if (dai_data) {
  1961. ucontrol->value.integer.value[0] =
  1962. dai_data->port_config.usb_audio.dev_token;
  1963. pr_debug("%s: dev_token = 0x%x\n", __func__,
  1964. dai_data->port_config.usb_audio.dev_token);
  1965. } else {
  1966. pr_err("%s: dai_data is NULL\n", __func__);
  1967. }
  1968. return 0;
  1969. }
  1970. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  1971. struct snd_ctl_elem_value *ucontrol)
  1972. {
  1973. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1974. u32 val = ucontrol->value.integer.value[0];
  1975. if (dai_data) {
  1976. dai_data->port_config.usb_audio.endian = val;
  1977. pr_debug("%s: endian = 0x%x\n", __func__,
  1978. dai_data->port_config.usb_audio.endian);
  1979. } else {
  1980. pr_err("%s: dai_data is NULL\n", __func__);
  1981. return -EINVAL;
  1982. }
  1983. return 0;
  1984. }
  1985. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  1986. struct snd_ctl_elem_value *ucontrol)
  1987. {
  1988. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  1989. if (dai_data) {
  1990. ucontrol->value.integer.value[0] =
  1991. dai_data->port_config.usb_audio.endian;
  1992. pr_debug("%s: endian = 0x%x\n", __func__,
  1993. dai_data->port_config.usb_audio.endian);
  1994. } else {
  1995. pr_err("%s: dai_data is NULL\n", __func__);
  1996. return -EINVAL;
  1997. }
  1998. return 0;
  1999. }
  2000. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2001. struct snd_ctl_elem_info *uinfo)
  2002. {
  2003. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2004. uinfo->count = sizeof(struct afe_enc_config);
  2005. return 0;
  2006. }
  2007. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2008. struct snd_ctl_elem_value *ucontrol)
  2009. {
  2010. int ret = 0;
  2011. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2012. if (dai_data) {
  2013. int format_size = sizeof(dai_data->enc_config.format);
  2014. pr_debug("%s:encoder config for %d format\n",
  2015. __func__, dai_data->enc_config.format);
  2016. memcpy(ucontrol->value.bytes.data,
  2017. &dai_data->enc_config.format,
  2018. format_size);
  2019. switch (dai_data->enc_config.format) {
  2020. case ENC_FMT_SBC:
  2021. memcpy(ucontrol->value.bytes.data + format_size,
  2022. &dai_data->enc_config.data,
  2023. sizeof(struct asm_sbc_enc_cfg_t));
  2024. break;
  2025. case ENC_FMT_AAC_V2:
  2026. memcpy(ucontrol->value.bytes.data + format_size,
  2027. &dai_data->enc_config.data,
  2028. sizeof(struct asm_aac_enc_cfg_v2_t));
  2029. break;
  2030. case ENC_FMT_APTX:
  2031. case ENC_FMT_APTX_HD:
  2032. memcpy(ucontrol->value.bytes.data + format_size,
  2033. &dai_data->enc_config.data,
  2034. sizeof(struct asm_custom_enc_cfg_t));
  2035. break;
  2036. case ENC_FMT_CELT:
  2037. memcpy(ucontrol->value.bytes.data + format_size,
  2038. &dai_data->enc_config.data,
  2039. sizeof(struct asm_celt_enc_cfg_t));
  2040. break;
  2041. default:
  2042. pr_debug("%s: unknown format = %d\n",
  2043. __func__, dai_data->enc_config.format);
  2044. ret = -EINVAL;
  2045. break;
  2046. }
  2047. }
  2048. return ret;
  2049. }
  2050. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2051. struct snd_ctl_elem_value *ucontrol)
  2052. {
  2053. int ret = 0;
  2054. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2055. if (dai_data) {
  2056. int format_size = sizeof(dai_data->enc_config.format);
  2057. memset(&dai_data->enc_config, 0x0,
  2058. sizeof(struct afe_enc_config));
  2059. memcpy(&dai_data->enc_config.format,
  2060. ucontrol->value.bytes.data,
  2061. format_size);
  2062. pr_debug("%s: Received encoder config for %d format\n",
  2063. __func__, dai_data->enc_config.format);
  2064. switch (dai_data->enc_config.format) {
  2065. case ENC_FMT_SBC:
  2066. memcpy(&dai_data->enc_config.data,
  2067. ucontrol->value.bytes.data + format_size,
  2068. sizeof(struct asm_sbc_enc_cfg_t));
  2069. break;
  2070. case ENC_FMT_AAC_V2:
  2071. memcpy(&dai_data->enc_config.data,
  2072. ucontrol->value.bytes.data + format_size,
  2073. sizeof(struct asm_aac_enc_cfg_v2_t));
  2074. break;
  2075. case ENC_FMT_APTX:
  2076. case ENC_FMT_APTX_HD:
  2077. memcpy(&dai_data->enc_config.data,
  2078. ucontrol->value.bytes.data + format_size,
  2079. sizeof(struct asm_custom_enc_cfg_t));
  2080. break;
  2081. case ENC_FMT_CELT:
  2082. memcpy(&dai_data->enc_config.data,
  2083. ucontrol->value.bytes.data + format_size,
  2084. sizeof(struct asm_celt_enc_cfg_t));
  2085. break;
  2086. default:
  2087. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2088. __func__, dai_data->enc_config.format);
  2089. ret = -EINVAL;
  2090. break;
  2091. }
  2092. } else
  2093. ret = -EINVAL;
  2094. return ret;
  2095. }
  2096. static const char *const afe_input_chs_text[] = {"Zero", "One", "Two"};
  2097. static const struct soc_enum afe_input_chs_enum[] = {
  2098. SOC_ENUM_SINGLE_EXT(3, afe_input_chs_text),
  2099. };
  2100. static const char *const afe_input_bit_format_text[] = {"S16_LE", "S24_LE"};
  2101. static const struct soc_enum afe_input_bit_format_enum[] = {
  2102. SOC_ENUM_SINGLE_EXT(2, afe_input_bit_format_text),
  2103. };
  2104. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2105. struct snd_ctl_elem_value *ucontrol)
  2106. {
  2107. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2108. if (dai_data) {
  2109. ucontrol->value.integer.value[0] = dai_data->afe_in_channels;
  2110. pr_debug("%s:afe input channel = %d\n",
  2111. __func__, dai_data->afe_in_channels);
  2112. }
  2113. return 0;
  2114. }
  2115. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2116. struct snd_ctl_elem_value *ucontrol)
  2117. {
  2118. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2119. if (dai_data) {
  2120. dai_data->afe_in_channels = ucontrol->value.integer.value[0];
  2121. pr_debug("%s: updating afe input channel : %d\n",
  2122. __func__, dai_data->afe_in_channels);
  2123. }
  2124. return 0;
  2125. }
  2126. static int msm_dai_q6_afe_input_bit_format_get(
  2127. struct snd_kcontrol *kcontrol,
  2128. struct snd_ctl_elem_value *ucontrol)
  2129. {
  2130. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2131. if (!dai_data) {
  2132. pr_err("%s: Invalid dai data\n", __func__);
  2133. return -EINVAL;
  2134. }
  2135. switch (dai_data->afe_in_bitformat) {
  2136. case SNDRV_PCM_FORMAT_S24_LE:
  2137. ucontrol->value.integer.value[0] = 1;
  2138. break;
  2139. case SNDRV_PCM_FORMAT_S16_LE:
  2140. default:
  2141. ucontrol->value.integer.value[0] = 0;
  2142. break;
  2143. }
  2144. pr_debug("%s: afe input bit format : %ld\n",
  2145. __func__, ucontrol->value.integer.value[0]);
  2146. return 0;
  2147. }
  2148. static int msm_dai_q6_afe_input_bit_format_put(
  2149. struct snd_kcontrol *kcontrol,
  2150. struct snd_ctl_elem_value *ucontrol)
  2151. {
  2152. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2153. if (!dai_data) {
  2154. pr_err("%s: Invalid dai data\n", __func__);
  2155. return -EINVAL;
  2156. }
  2157. switch (ucontrol->value.integer.value[0]) {
  2158. case 1:
  2159. dai_data->afe_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  2160. break;
  2161. case 0:
  2162. default:
  2163. dai_data->afe_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  2164. break;
  2165. }
  2166. pr_debug("%s: updating afe input bit format : %d\n",
  2167. __func__, dai_data->afe_in_bitformat);
  2168. return 0;
  2169. }
  2170. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  2171. {
  2172. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  2173. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  2174. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2175. .name = "SLIM_7_RX Encoder Config",
  2176. .info = msm_dai_q6_afe_enc_cfg_info,
  2177. .get = msm_dai_q6_afe_enc_cfg_get,
  2178. .put = msm_dai_q6_afe_enc_cfg_put,
  2179. },
  2180. SOC_ENUM_EXT("AFE Input Channels", afe_input_chs_enum[0],
  2181. msm_dai_q6_afe_input_channel_get,
  2182. msm_dai_q6_afe_input_channel_put),
  2183. SOC_ENUM_EXT("AFE Input Bit Format", afe_input_bit_format_enum[0],
  2184. msm_dai_q6_afe_input_bit_format_get,
  2185. msm_dai_q6_afe_input_bit_format_put),
  2186. };
  2187. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  2188. struct snd_ctl_elem_info *uinfo)
  2189. {
  2190. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2191. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  2192. return 0;
  2193. }
  2194. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  2195. struct snd_ctl_elem_value *ucontrol)
  2196. {
  2197. int ret = -EINVAL;
  2198. struct afe_param_id_dev_timing_stats timing_stats;
  2199. struct snd_soc_dai *dai = kcontrol->private_data;
  2200. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2201. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2202. pr_err("%s: afe port not started. dai_data->status_mask = %ld\n",
  2203. __func__, *dai_data->status_mask);
  2204. goto done;
  2205. }
  2206. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  2207. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  2208. if (ret) {
  2209. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  2210. __func__, dai->id, ret);
  2211. goto done;
  2212. }
  2213. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  2214. sizeof(struct afe_param_id_dev_timing_stats));
  2215. done:
  2216. return ret;
  2217. }
  2218. static const char * const afe_cal_mode_text[] = {
  2219. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  2220. };
  2221. static const struct soc_enum slim_2_rx_enum =
  2222. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  2223. afe_cal_mode_text);
  2224. static const struct soc_enum rt_proxy_1_rx_enum =
  2225. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  2226. afe_cal_mode_text);
  2227. static const struct soc_enum rt_proxy_1_tx_enum =
  2228. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  2229. afe_cal_mode_text);
  2230. static const struct snd_kcontrol_new sb_config_controls[] = {
  2231. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  2232. msm_dai_q6_sb_format_get,
  2233. msm_dai_q6_sb_format_put),
  2234. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  2235. msm_dai_q6_cal_info_get,
  2236. msm_dai_q6_cal_info_put),
  2237. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  2238. msm_dai_q6_sb_format_get,
  2239. msm_dai_q6_sb_format_put)
  2240. };
  2241. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  2242. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  2243. msm_dai_q6_cal_info_get,
  2244. msm_dai_q6_cal_info_put),
  2245. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  2246. msm_dai_q6_cal_info_get,
  2247. msm_dai_q6_cal_info_put),
  2248. };
  2249. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  2250. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  2251. msm_dai_q6_usb_audio_cfg_get,
  2252. msm_dai_q6_usb_audio_cfg_put),
  2253. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  2254. msm_dai_q6_usb_audio_endian_cfg_get,
  2255. msm_dai_q6_usb_audio_endian_cfg_put),
  2256. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  2257. msm_dai_q6_usb_audio_cfg_get,
  2258. msm_dai_q6_usb_audio_cfg_put),
  2259. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  2260. msm_dai_q6_usb_audio_endian_cfg_get,
  2261. msm_dai_q6_usb_audio_endian_cfg_put),
  2262. };
  2263. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  2264. {
  2265. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2266. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2267. .name = "SLIMBUS_0_RX DRIFT",
  2268. .info = msm_dai_q6_slim_rx_drift_info,
  2269. .get = msm_dai_q6_slim_rx_drift_get,
  2270. },
  2271. {
  2272. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2273. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2274. .name = "SLIMBUS_6_RX DRIFT",
  2275. .info = msm_dai_q6_slim_rx_drift_info,
  2276. .get = msm_dai_q6_slim_rx_drift_get,
  2277. },
  2278. {
  2279. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2280. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2281. .name = "SLIMBUS_7_RX DRIFT",
  2282. .info = msm_dai_q6_slim_rx_drift_info,
  2283. .get = msm_dai_q6_slim_rx_drift_get,
  2284. },
  2285. };
  2286. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  2287. {
  2288. struct msm_dai_q6_dai_data *dai_data;
  2289. int rc = 0;
  2290. if (!dai) {
  2291. pr_err("%s: Invalid params dai\n", __func__);
  2292. return -EINVAL;
  2293. }
  2294. if (!dai->dev) {
  2295. pr_err("%s: Invalid params dai dev\n", __func__);
  2296. return -EINVAL;
  2297. }
  2298. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  2299. if (!dai_data)
  2300. rc = -ENOMEM;
  2301. else
  2302. dev_set_drvdata(dai->dev, dai_data);
  2303. msm_dai_q6_set_dai_id(dai);
  2304. switch (dai->id) {
  2305. case SLIMBUS_4_TX:
  2306. rc = snd_ctl_add(dai->component->card->snd_card,
  2307. snd_ctl_new1(&sb_config_controls[0],
  2308. dai_data));
  2309. break;
  2310. case SLIMBUS_2_RX:
  2311. rc = snd_ctl_add(dai->component->card->snd_card,
  2312. snd_ctl_new1(&sb_config_controls[1],
  2313. dai_data));
  2314. rc = snd_ctl_add(dai->component->card->snd_card,
  2315. snd_ctl_new1(&sb_config_controls[2],
  2316. dai_data));
  2317. break;
  2318. case SLIMBUS_7_RX:
  2319. rc = snd_ctl_add(dai->component->card->snd_card,
  2320. snd_ctl_new1(&afe_enc_config_controls[0],
  2321. dai_data));
  2322. rc = snd_ctl_add(dai->component->card->snd_card,
  2323. snd_ctl_new1(&afe_enc_config_controls[1],
  2324. dai_data));
  2325. rc = snd_ctl_add(dai->component->card->snd_card,
  2326. snd_ctl_new1(&afe_enc_config_controls[2],
  2327. dai_data));
  2328. rc = snd_ctl_add(dai->component->card->snd_card,
  2329. snd_ctl_new1(&avd_drift_config_controls[2],
  2330. dai));
  2331. break;
  2332. case RT_PROXY_DAI_001_RX:
  2333. rc = snd_ctl_add(dai->component->card->snd_card,
  2334. snd_ctl_new1(&rt_proxy_config_controls[0],
  2335. dai_data));
  2336. break;
  2337. case RT_PROXY_DAI_001_TX:
  2338. rc = snd_ctl_add(dai->component->card->snd_card,
  2339. snd_ctl_new1(&rt_proxy_config_controls[1],
  2340. dai_data));
  2341. break;
  2342. case AFE_PORT_ID_USB_RX:
  2343. rc = snd_ctl_add(dai->component->card->snd_card,
  2344. snd_ctl_new1(&usb_audio_cfg_controls[0],
  2345. dai_data));
  2346. rc = snd_ctl_add(dai->component->card->snd_card,
  2347. snd_ctl_new1(&usb_audio_cfg_controls[1],
  2348. dai_data));
  2349. break;
  2350. case AFE_PORT_ID_USB_TX:
  2351. rc = snd_ctl_add(dai->component->card->snd_card,
  2352. snd_ctl_new1(&usb_audio_cfg_controls[2],
  2353. dai_data));
  2354. rc = snd_ctl_add(dai->component->card->snd_card,
  2355. snd_ctl_new1(&usb_audio_cfg_controls[3],
  2356. dai_data));
  2357. break;
  2358. case SLIMBUS_0_RX:
  2359. rc = snd_ctl_add(dai->component->card->snd_card,
  2360. snd_ctl_new1(&avd_drift_config_controls[0],
  2361. dai));
  2362. break;
  2363. case SLIMBUS_6_RX:
  2364. rc = snd_ctl_add(dai->component->card->snd_card,
  2365. snd_ctl_new1(&avd_drift_config_controls[1],
  2366. dai));
  2367. break;
  2368. }
  2369. if (rc < 0)
  2370. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  2371. __func__, dai->name);
  2372. rc = msm_dai_q6_dai_add_route(dai);
  2373. return rc;
  2374. }
  2375. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  2376. {
  2377. struct msm_dai_q6_dai_data *dai_data;
  2378. int rc;
  2379. dai_data = dev_get_drvdata(dai->dev);
  2380. /* If AFE port is still up, close it */
  2381. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2382. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2383. rc = afe_close(dai->id); /* can block */
  2384. if (rc < 0)
  2385. dev_err(dai->dev, "fail to close AFE port\n");
  2386. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2387. }
  2388. kfree(dai_data);
  2389. return 0;
  2390. }
  2391. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  2392. {
  2393. .playback = {
  2394. .stream_name = "AFE Playback",
  2395. .aif_name = "PCM_RX",
  2396. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2397. SNDRV_PCM_RATE_16000,
  2398. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2399. SNDRV_PCM_FMTBIT_S24_LE,
  2400. .channels_min = 1,
  2401. .channels_max = 2,
  2402. .rate_min = 8000,
  2403. .rate_max = 48000,
  2404. },
  2405. .ops = &msm_dai_q6_ops,
  2406. .id = RT_PROXY_DAI_001_RX,
  2407. .probe = msm_dai_q6_dai_probe,
  2408. .remove = msm_dai_q6_dai_remove,
  2409. },
  2410. {
  2411. .playback = {
  2412. .stream_name = "AFE-PROXY RX",
  2413. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2414. SNDRV_PCM_RATE_16000,
  2415. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2416. SNDRV_PCM_FMTBIT_S24_LE,
  2417. .channels_min = 1,
  2418. .channels_max = 2,
  2419. .rate_min = 8000,
  2420. .rate_max = 48000,
  2421. },
  2422. .ops = &msm_dai_q6_ops,
  2423. .id = RT_PROXY_DAI_002_RX,
  2424. .probe = msm_dai_q6_dai_probe,
  2425. .remove = msm_dai_q6_dai_remove,
  2426. },
  2427. };
  2428. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  2429. {
  2430. .capture = {
  2431. .stream_name = "AFE Capture",
  2432. .aif_name = "PCM_TX",
  2433. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2434. SNDRV_PCM_RATE_16000,
  2435. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2436. .channels_min = 1,
  2437. .channels_max = 8,
  2438. .rate_min = 8000,
  2439. .rate_max = 48000,
  2440. },
  2441. .ops = &msm_dai_q6_ops,
  2442. .id = RT_PROXY_DAI_002_TX,
  2443. .probe = msm_dai_q6_dai_probe,
  2444. .remove = msm_dai_q6_dai_remove,
  2445. },
  2446. {
  2447. .capture = {
  2448. .stream_name = "AFE-PROXY TX",
  2449. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2450. SNDRV_PCM_RATE_16000,
  2451. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2452. .channels_min = 1,
  2453. .channels_max = 8,
  2454. .rate_min = 8000,
  2455. .rate_max = 48000,
  2456. },
  2457. .ops = &msm_dai_q6_ops,
  2458. .id = RT_PROXY_DAI_001_TX,
  2459. .probe = msm_dai_q6_dai_probe,
  2460. .remove = msm_dai_q6_dai_remove,
  2461. },
  2462. };
  2463. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  2464. .playback = {
  2465. .stream_name = "Internal BT-SCO Playback",
  2466. .aif_name = "INT_BT_SCO_RX",
  2467. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  2468. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2469. .channels_min = 1,
  2470. .channels_max = 1,
  2471. .rate_max = 16000,
  2472. .rate_min = 8000,
  2473. },
  2474. .ops = &msm_dai_q6_ops,
  2475. .id = INT_BT_SCO_RX,
  2476. .probe = msm_dai_q6_dai_probe,
  2477. .remove = msm_dai_q6_dai_remove,
  2478. };
  2479. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  2480. .playback = {
  2481. .stream_name = "Internal BT-A2DP Playback",
  2482. .aif_name = "INT_BT_A2DP_RX",
  2483. .rates = SNDRV_PCM_RATE_48000,
  2484. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2485. .channels_min = 1,
  2486. .channels_max = 2,
  2487. .rate_max = 48000,
  2488. .rate_min = 48000,
  2489. },
  2490. .ops = &msm_dai_q6_ops,
  2491. .id = INT_BT_A2DP_RX,
  2492. .probe = msm_dai_q6_dai_probe,
  2493. .remove = msm_dai_q6_dai_remove,
  2494. };
  2495. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  2496. .capture = {
  2497. .stream_name = "Internal BT-SCO Capture",
  2498. .aif_name = "INT_BT_SCO_TX",
  2499. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  2500. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2501. .channels_min = 1,
  2502. .channels_max = 1,
  2503. .rate_max = 16000,
  2504. .rate_min = 8000,
  2505. },
  2506. .ops = &msm_dai_q6_ops,
  2507. .id = INT_BT_SCO_TX,
  2508. .probe = msm_dai_q6_dai_probe,
  2509. .remove = msm_dai_q6_dai_remove,
  2510. };
  2511. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  2512. .playback = {
  2513. .stream_name = "Internal FM Playback",
  2514. .aif_name = "INT_FM_RX",
  2515. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2516. SNDRV_PCM_RATE_16000,
  2517. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2518. .channels_min = 2,
  2519. .channels_max = 2,
  2520. .rate_max = 48000,
  2521. .rate_min = 8000,
  2522. },
  2523. .ops = &msm_dai_q6_ops,
  2524. .id = INT_FM_RX,
  2525. .probe = msm_dai_q6_dai_probe,
  2526. .remove = msm_dai_q6_dai_remove,
  2527. };
  2528. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  2529. .capture = {
  2530. .stream_name = "Internal FM Capture",
  2531. .aif_name = "INT_FM_TX",
  2532. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2533. SNDRV_PCM_RATE_16000,
  2534. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2535. .channels_min = 2,
  2536. .channels_max = 2,
  2537. .rate_max = 48000,
  2538. .rate_min = 8000,
  2539. },
  2540. .ops = &msm_dai_q6_ops,
  2541. .id = INT_FM_TX,
  2542. .probe = msm_dai_q6_dai_probe,
  2543. .remove = msm_dai_q6_dai_remove,
  2544. };
  2545. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  2546. {
  2547. .playback = {
  2548. .stream_name = "Voice Farend Playback",
  2549. .aif_name = "VOICE_PLAYBACK_TX",
  2550. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2551. SNDRV_PCM_RATE_16000,
  2552. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2553. .channels_min = 1,
  2554. .channels_max = 2,
  2555. .rate_min = 8000,
  2556. .rate_max = 48000,
  2557. },
  2558. .ops = &msm_dai_q6_ops,
  2559. .id = VOICE_PLAYBACK_TX,
  2560. .probe = msm_dai_q6_dai_probe,
  2561. .remove = msm_dai_q6_dai_remove,
  2562. },
  2563. {
  2564. .playback = {
  2565. .stream_name = "Voice2 Farend Playback",
  2566. .aif_name = "VOICE2_PLAYBACK_TX",
  2567. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2568. SNDRV_PCM_RATE_16000,
  2569. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2570. .channels_min = 1,
  2571. .channels_max = 2,
  2572. .rate_min = 8000,
  2573. .rate_max = 48000,
  2574. },
  2575. .ops = &msm_dai_q6_ops,
  2576. .id = VOICE2_PLAYBACK_TX,
  2577. .probe = msm_dai_q6_dai_probe,
  2578. .remove = msm_dai_q6_dai_remove,
  2579. },
  2580. };
  2581. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  2582. {
  2583. .capture = {
  2584. .stream_name = "Voice Uplink Capture",
  2585. .aif_name = "INCALL_RECORD_TX",
  2586. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2587. SNDRV_PCM_RATE_16000,
  2588. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2589. .channels_min = 1,
  2590. .channels_max = 2,
  2591. .rate_min = 8000,
  2592. .rate_max = 48000,
  2593. },
  2594. .ops = &msm_dai_q6_ops,
  2595. .id = VOICE_RECORD_TX,
  2596. .probe = msm_dai_q6_dai_probe,
  2597. .remove = msm_dai_q6_dai_remove,
  2598. },
  2599. {
  2600. .capture = {
  2601. .stream_name = "Voice Downlink Capture",
  2602. .aif_name = "INCALL_RECORD_RX",
  2603. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  2604. SNDRV_PCM_RATE_16000,
  2605. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  2606. .channels_min = 1,
  2607. .channels_max = 2,
  2608. .rate_min = 8000,
  2609. .rate_max = 48000,
  2610. },
  2611. .ops = &msm_dai_q6_ops,
  2612. .id = VOICE_RECORD_RX,
  2613. .probe = msm_dai_q6_dai_probe,
  2614. .remove = msm_dai_q6_dai_remove,
  2615. },
  2616. };
  2617. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  2618. .playback = {
  2619. .stream_name = "USB Audio Playback",
  2620. .aif_name = "USB_AUDIO_RX",
  2621. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  2622. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  2623. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  2624. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  2625. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  2626. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  2627. SNDRV_PCM_RATE_384000,
  2628. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  2629. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  2630. .channels_min = 1,
  2631. .channels_max = 8,
  2632. .rate_max = 384000,
  2633. .rate_min = 8000,
  2634. },
  2635. .ops = &msm_dai_q6_ops,
  2636. .id = AFE_PORT_ID_USB_RX,
  2637. .probe = msm_dai_q6_dai_probe,
  2638. .remove = msm_dai_q6_dai_remove,
  2639. };
  2640. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  2641. .capture = {
  2642. .stream_name = "USB Audio Capture",
  2643. .aif_name = "USB_AUDIO_TX",
  2644. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  2645. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  2646. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  2647. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  2648. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  2649. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  2650. SNDRV_PCM_RATE_384000,
  2651. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  2652. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  2653. .channels_min = 1,
  2654. .channels_max = 8,
  2655. .rate_max = 384000,
  2656. .rate_min = 8000,
  2657. },
  2658. .ops = &msm_dai_q6_ops,
  2659. .id = AFE_PORT_ID_USB_TX,
  2660. .probe = msm_dai_q6_dai_probe,
  2661. .remove = msm_dai_q6_dai_remove,
  2662. };
  2663. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  2664. {
  2665. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  2666. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  2667. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  2668. uint32_t val = 0;
  2669. const char *intf_name;
  2670. int rc = 0, i = 0, len = 0;
  2671. const uint32_t *slot_mapping_array = NULL;
  2672. u32 array_length = 0;
  2673. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  2674. GFP_KERNEL);
  2675. if (!dai_data)
  2676. return -ENOMEM;
  2677. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  2678. GFP_KERNEL);
  2679. if (!auxpcm_pdata) {
  2680. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  2681. goto fail_pdata_nomem;
  2682. }
  2683. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  2684. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  2685. rc = of_property_read_u32_array(pdev->dev.of_node,
  2686. "qcom,msm-cpudai-auxpcm-mode",
  2687. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2688. if (rc) {
  2689. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  2690. __func__);
  2691. goto fail_invalid_dt;
  2692. }
  2693. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  2694. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  2695. rc = of_property_read_u32_array(pdev->dev.of_node,
  2696. "qcom,msm-cpudai-auxpcm-sync",
  2697. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2698. if (rc) {
  2699. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  2700. __func__);
  2701. goto fail_invalid_dt;
  2702. }
  2703. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  2704. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  2705. rc = of_property_read_u32_array(pdev->dev.of_node,
  2706. "qcom,msm-cpudai-auxpcm-frame",
  2707. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2708. if (rc) {
  2709. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  2710. __func__);
  2711. goto fail_invalid_dt;
  2712. }
  2713. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  2714. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  2715. rc = of_property_read_u32_array(pdev->dev.of_node,
  2716. "qcom,msm-cpudai-auxpcm-quant",
  2717. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2718. if (rc) {
  2719. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  2720. __func__);
  2721. goto fail_invalid_dt;
  2722. }
  2723. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  2724. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  2725. rc = of_property_read_u32_array(pdev->dev.of_node,
  2726. "qcom,msm-cpudai-auxpcm-num-slots",
  2727. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2728. if (rc) {
  2729. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  2730. __func__);
  2731. goto fail_invalid_dt;
  2732. }
  2733. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  2734. if (auxpcm_pdata->mode_8k.num_slots >
  2735. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  2736. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  2737. __func__,
  2738. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  2739. auxpcm_pdata->mode_8k.num_slots);
  2740. rc = -EINVAL;
  2741. goto fail_invalid_dt;
  2742. }
  2743. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  2744. if (auxpcm_pdata->mode_16k.num_slots >
  2745. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  2746. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  2747. __func__,
  2748. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  2749. auxpcm_pdata->mode_16k.num_slots);
  2750. rc = -EINVAL;
  2751. goto fail_invalid_dt;
  2752. }
  2753. slot_mapping_array = of_get_property(pdev->dev.of_node,
  2754. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  2755. if (slot_mapping_array == NULL) {
  2756. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  2757. __func__);
  2758. rc = -EINVAL;
  2759. goto fail_invalid_dt;
  2760. }
  2761. array_length = auxpcm_pdata->mode_8k.num_slots +
  2762. auxpcm_pdata->mode_16k.num_slots;
  2763. if (len != sizeof(uint32_t) * array_length) {
  2764. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  2765. __func__, len, sizeof(uint32_t) * array_length);
  2766. rc = -EINVAL;
  2767. goto fail_invalid_dt;
  2768. }
  2769. auxpcm_pdata->mode_8k.slot_mapping =
  2770. kzalloc(sizeof(uint16_t) *
  2771. auxpcm_pdata->mode_8k.num_slots,
  2772. GFP_KERNEL);
  2773. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  2774. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  2775. __func__);
  2776. rc = -ENOMEM;
  2777. goto fail_invalid_dt;
  2778. }
  2779. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  2780. auxpcm_pdata->mode_8k.slot_mapping[i] =
  2781. (u16)be32_to_cpu(slot_mapping_array[i]);
  2782. auxpcm_pdata->mode_16k.slot_mapping =
  2783. kzalloc(sizeof(uint16_t) *
  2784. auxpcm_pdata->mode_16k.num_slots,
  2785. GFP_KERNEL);
  2786. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  2787. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  2788. __func__);
  2789. rc = -ENOMEM;
  2790. goto fail_invalid_16k_slot_mapping;
  2791. }
  2792. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  2793. auxpcm_pdata->mode_16k.slot_mapping[i] =
  2794. (u16)be32_to_cpu(slot_mapping_array[i +
  2795. auxpcm_pdata->mode_8k.num_slots]);
  2796. rc = of_property_read_u32_array(pdev->dev.of_node,
  2797. "qcom,msm-cpudai-auxpcm-data",
  2798. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2799. if (rc) {
  2800. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  2801. __func__);
  2802. goto fail_invalid_dt1;
  2803. }
  2804. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  2805. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  2806. rc = of_property_read_u32_array(pdev->dev.of_node,
  2807. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  2808. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  2809. if (rc) {
  2810. dev_err(&pdev->dev,
  2811. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  2812. __func__);
  2813. goto fail_invalid_dt1;
  2814. }
  2815. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  2816. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  2817. rc = of_property_read_string(pdev->dev.of_node,
  2818. "qcom,msm-auxpcm-interface", &intf_name);
  2819. if (rc) {
  2820. dev_err(&pdev->dev,
  2821. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  2822. __func__);
  2823. goto fail_nodev_intf;
  2824. }
  2825. if (!strcmp(intf_name, "primary")) {
  2826. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  2827. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  2828. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  2829. i = 0;
  2830. } else if (!strcmp(intf_name, "secondary")) {
  2831. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  2832. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  2833. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  2834. i = 1;
  2835. } else if (!strcmp(intf_name, "tertiary")) {
  2836. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  2837. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  2838. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  2839. i = 2;
  2840. } else if (!strcmp(intf_name, "quaternary")) {
  2841. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  2842. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  2843. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  2844. i = 3;
  2845. } else if (!strcmp(intf_name, "quinary")) {
  2846. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  2847. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  2848. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  2849. i = 4;
  2850. } else {
  2851. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  2852. __func__, intf_name);
  2853. goto fail_invalid_intf;
  2854. }
  2855. rc = of_property_read_u32(pdev->dev.of_node,
  2856. "qcom,msm-cpudai-afe-clk-ver", &val);
  2857. if (rc)
  2858. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  2859. else
  2860. dai_data->afe_clk_ver = val;
  2861. mutex_init(&dai_data->rlock);
  2862. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  2863. dev_set_drvdata(&pdev->dev, dai_data);
  2864. pdev->dev.platform_data = (void *) auxpcm_pdata;
  2865. rc = snd_soc_register_component(&pdev->dev,
  2866. &msm_dai_q6_aux_pcm_dai_component,
  2867. &msm_dai_q6_aux_pcm_dai[i], 1);
  2868. if (rc) {
  2869. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  2870. __func__, rc);
  2871. goto fail_reg_dai;
  2872. }
  2873. return rc;
  2874. fail_reg_dai:
  2875. fail_invalid_intf:
  2876. fail_nodev_intf:
  2877. fail_invalid_dt1:
  2878. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  2879. fail_invalid_16k_slot_mapping:
  2880. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  2881. fail_invalid_dt:
  2882. kfree(auxpcm_pdata);
  2883. fail_pdata_nomem:
  2884. kfree(dai_data);
  2885. return rc;
  2886. }
  2887. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  2888. {
  2889. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  2890. dai_data = dev_get_drvdata(&pdev->dev);
  2891. snd_soc_unregister_component(&pdev->dev);
  2892. mutex_destroy(&dai_data->rlock);
  2893. kfree(dai_data);
  2894. kfree(pdev->dev.platform_data);
  2895. return 0;
  2896. }
  2897. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  2898. { .compatible = "qcom,msm-auxpcm-dev", },
  2899. {}
  2900. };
  2901. static struct platform_driver msm_auxpcm_dev_driver = {
  2902. .probe = msm_auxpcm_dev_probe,
  2903. .remove = msm_auxpcm_dev_remove,
  2904. .driver = {
  2905. .name = "msm-auxpcm-dev",
  2906. .owner = THIS_MODULE,
  2907. .of_match_table = msm_auxpcm_dev_dt_match,
  2908. },
  2909. };
  2910. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  2911. {
  2912. .playback = {
  2913. .stream_name = "Slimbus Playback",
  2914. .aif_name = "SLIMBUS_0_RX",
  2915. .rates = SNDRV_PCM_RATE_8000_384000,
  2916. .formats = DAI_FORMATS_S16_S24_S32_LE,
  2917. .channels_min = 1,
  2918. .channels_max = 8,
  2919. .rate_min = 8000,
  2920. .rate_max = 384000,
  2921. },
  2922. .ops = &msm_dai_q6_ops,
  2923. .id = SLIMBUS_0_RX,
  2924. .probe = msm_dai_q6_dai_probe,
  2925. .remove = msm_dai_q6_dai_remove,
  2926. },
  2927. {
  2928. .playback = {
  2929. .stream_name = "Slimbus1 Playback",
  2930. .aif_name = "SLIMBUS_1_RX",
  2931. .rates = SNDRV_PCM_RATE_8000_384000,
  2932. .formats = DAI_FORMATS_S16_S24_S32_LE,
  2933. .channels_min = 1,
  2934. .channels_max = 2,
  2935. .rate_min = 8000,
  2936. .rate_max = 384000,
  2937. },
  2938. .ops = &msm_dai_q6_ops,
  2939. .id = SLIMBUS_1_RX,
  2940. .probe = msm_dai_q6_dai_probe,
  2941. .remove = msm_dai_q6_dai_remove,
  2942. },
  2943. {
  2944. .playback = {
  2945. .stream_name = "Slimbus2 Playback",
  2946. .aif_name = "SLIMBUS_2_RX",
  2947. .rates = SNDRV_PCM_RATE_8000_384000,
  2948. .formats = DAI_FORMATS_S16_S24_S32_LE,
  2949. .channels_min = 1,
  2950. .channels_max = 8,
  2951. .rate_min = 8000,
  2952. .rate_max = 384000,
  2953. },
  2954. .ops = &msm_dai_q6_ops,
  2955. .id = SLIMBUS_2_RX,
  2956. .probe = msm_dai_q6_dai_probe,
  2957. .remove = msm_dai_q6_dai_remove,
  2958. },
  2959. {
  2960. .playback = {
  2961. .stream_name = "Slimbus3 Playback",
  2962. .aif_name = "SLIMBUS_3_RX",
  2963. .rates = SNDRV_PCM_RATE_8000_384000,
  2964. .formats = DAI_FORMATS_S16_S24_S32_LE,
  2965. .channels_min = 1,
  2966. .channels_max = 2,
  2967. .rate_min = 8000,
  2968. .rate_max = 384000,
  2969. },
  2970. .ops = &msm_dai_q6_ops,
  2971. .id = SLIMBUS_3_RX,
  2972. .probe = msm_dai_q6_dai_probe,
  2973. .remove = msm_dai_q6_dai_remove,
  2974. },
  2975. {
  2976. .playback = {
  2977. .stream_name = "Slimbus4 Playback",
  2978. .aif_name = "SLIMBUS_4_RX",
  2979. .rates = SNDRV_PCM_RATE_8000_384000,
  2980. .formats = DAI_FORMATS_S16_S24_S32_LE,
  2981. .channels_min = 1,
  2982. .channels_max = 2,
  2983. .rate_min = 8000,
  2984. .rate_max = 384000,
  2985. },
  2986. .ops = &msm_dai_q6_ops,
  2987. .id = SLIMBUS_4_RX,
  2988. .probe = msm_dai_q6_dai_probe,
  2989. .remove = msm_dai_q6_dai_remove,
  2990. },
  2991. {
  2992. .playback = {
  2993. .stream_name = "Slimbus6 Playback",
  2994. .aif_name = "SLIMBUS_6_RX",
  2995. .rates = SNDRV_PCM_RATE_8000_384000,
  2996. .formats = DAI_FORMATS_S16_S24_S32_LE,
  2997. .channels_min = 1,
  2998. .channels_max = 2,
  2999. .rate_min = 8000,
  3000. .rate_max = 384000,
  3001. },
  3002. .ops = &msm_dai_q6_ops,
  3003. .id = SLIMBUS_6_RX,
  3004. .probe = msm_dai_q6_dai_probe,
  3005. .remove = msm_dai_q6_dai_remove,
  3006. },
  3007. {
  3008. .playback = {
  3009. .stream_name = "Slimbus5 Playback",
  3010. .aif_name = "SLIMBUS_5_RX",
  3011. .rates = SNDRV_PCM_RATE_8000_384000,
  3012. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3013. .channels_min = 1,
  3014. .channels_max = 2,
  3015. .rate_min = 8000,
  3016. .rate_max = 384000,
  3017. },
  3018. .ops = &msm_dai_q6_ops,
  3019. .id = SLIMBUS_5_RX,
  3020. .probe = msm_dai_q6_dai_probe,
  3021. .remove = msm_dai_q6_dai_remove,
  3022. },
  3023. {
  3024. .playback = {
  3025. .stream_name = "Slimbus7 Playback",
  3026. .aif_name = "SLIMBUS_7_RX",
  3027. .rates = SNDRV_PCM_RATE_8000_384000,
  3028. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3029. .channels_min = 1,
  3030. .channels_max = 8,
  3031. .rate_min = 8000,
  3032. .rate_max = 384000,
  3033. },
  3034. .ops = &msm_dai_q6_ops,
  3035. .id = SLIMBUS_7_RX,
  3036. .probe = msm_dai_q6_dai_probe,
  3037. .remove = msm_dai_q6_dai_remove,
  3038. },
  3039. {
  3040. .playback = {
  3041. .stream_name = "Slimbus8 Playback",
  3042. .aif_name = "SLIMBUS_8_RX",
  3043. .rates = SNDRV_PCM_RATE_8000_384000,
  3044. .formats = DAI_FORMATS_S16_S24_S32_LE,
  3045. .channels_min = 1,
  3046. .channels_max = 8,
  3047. .rate_min = 8000,
  3048. .rate_max = 384000,
  3049. },
  3050. .ops = &msm_dai_q6_ops,
  3051. .id = SLIMBUS_8_RX,
  3052. .probe = msm_dai_q6_dai_probe,
  3053. .remove = msm_dai_q6_dai_remove,
  3054. },
  3055. };
  3056. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  3057. {
  3058. .capture = {
  3059. .stream_name = "Slimbus Capture",
  3060. .aif_name = "SLIMBUS_0_TX",
  3061. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3062. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3063. SNDRV_PCM_RATE_192000,
  3064. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3065. SNDRV_PCM_FMTBIT_S24_LE |
  3066. SNDRV_PCM_FMTBIT_S24_3LE,
  3067. .channels_min = 1,
  3068. .channels_max = 8,
  3069. .rate_min = 8000,
  3070. .rate_max = 192000,
  3071. },
  3072. .ops = &msm_dai_q6_ops,
  3073. .id = SLIMBUS_0_TX,
  3074. .probe = msm_dai_q6_dai_probe,
  3075. .remove = msm_dai_q6_dai_remove,
  3076. },
  3077. {
  3078. .capture = {
  3079. .stream_name = "Slimbus1 Capture",
  3080. .aif_name = "SLIMBUS_1_TX",
  3081. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3082. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3083. SNDRV_PCM_RATE_192000,
  3084. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3085. SNDRV_PCM_FMTBIT_S24_LE |
  3086. SNDRV_PCM_FMTBIT_S24_3LE,
  3087. .channels_min = 1,
  3088. .channels_max = 2,
  3089. .rate_min = 8000,
  3090. .rate_max = 192000,
  3091. },
  3092. .ops = &msm_dai_q6_ops,
  3093. .id = SLIMBUS_1_TX,
  3094. .probe = msm_dai_q6_dai_probe,
  3095. .remove = msm_dai_q6_dai_remove,
  3096. },
  3097. {
  3098. .capture = {
  3099. .stream_name = "Slimbus2 Capture",
  3100. .aif_name = "SLIMBUS_2_TX",
  3101. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3102. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3103. SNDRV_PCM_RATE_192000,
  3104. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3105. SNDRV_PCM_FMTBIT_S24_LE,
  3106. .channels_min = 1,
  3107. .channels_max = 8,
  3108. .rate_min = 8000,
  3109. .rate_max = 192000,
  3110. },
  3111. .ops = &msm_dai_q6_ops,
  3112. .id = SLIMBUS_2_TX,
  3113. .probe = msm_dai_q6_dai_probe,
  3114. .remove = msm_dai_q6_dai_remove,
  3115. },
  3116. {
  3117. .capture = {
  3118. .stream_name = "Slimbus3 Capture",
  3119. .aif_name = "SLIMBUS_3_TX",
  3120. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3121. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3122. SNDRV_PCM_RATE_192000,
  3123. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3124. SNDRV_PCM_FMTBIT_S24_LE,
  3125. .channels_min = 2,
  3126. .channels_max = 4,
  3127. .rate_min = 8000,
  3128. .rate_max = 192000,
  3129. },
  3130. .ops = &msm_dai_q6_ops,
  3131. .id = SLIMBUS_3_TX,
  3132. .probe = msm_dai_q6_dai_probe,
  3133. .remove = msm_dai_q6_dai_remove,
  3134. },
  3135. {
  3136. .capture = {
  3137. .stream_name = "Slimbus4 Capture",
  3138. .aif_name = "SLIMBUS_4_TX",
  3139. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3140. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3141. SNDRV_PCM_RATE_192000,
  3142. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3143. SNDRV_PCM_FMTBIT_S24_LE |
  3144. SNDRV_PCM_FMTBIT_S32_LE,
  3145. .channels_min = 2,
  3146. .channels_max = 4,
  3147. .rate_min = 8000,
  3148. .rate_max = 192000,
  3149. },
  3150. .ops = &msm_dai_q6_ops,
  3151. .id = SLIMBUS_4_TX,
  3152. .probe = msm_dai_q6_dai_probe,
  3153. .remove = msm_dai_q6_dai_remove,
  3154. },
  3155. {
  3156. .capture = {
  3157. .stream_name = "Slimbus5 Capture",
  3158. .aif_name = "SLIMBUS_5_TX",
  3159. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3160. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3161. SNDRV_PCM_RATE_192000,
  3162. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3163. SNDRV_PCM_FMTBIT_S24_LE,
  3164. .channels_min = 1,
  3165. .channels_max = 8,
  3166. .rate_min = 8000,
  3167. .rate_max = 192000,
  3168. },
  3169. .ops = &msm_dai_q6_ops,
  3170. .id = SLIMBUS_5_TX,
  3171. .probe = msm_dai_q6_dai_probe,
  3172. .remove = msm_dai_q6_dai_remove,
  3173. },
  3174. {
  3175. .capture = {
  3176. .stream_name = "Slimbus6 Capture",
  3177. .aif_name = "SLIMBUS_6_TX",
  3178. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3179. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3180. SNDRV_PCM_RATE_192000,
  3181. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3182. SNDRV_PCM_FMTBIT_S24_LE,
  3183. .channels_min = 1,
  3184. .channels_max = 2,
  3185. .rate_min = 8000,
  3186. .rate_max = 192000,
  3187. },
  3188. .ops = &msm_dai_q6_ops,
  3189. .id = SLIMBUS_6_TX,
  3190. .probe = msm_dai_q6_dai_probe,
  3191. .remove = msm_dai_q6_dai_remove,
  3192. },
  3193. {
  3194. .capture = {
  3195. .stream_name = "Slimbus7 Capture",
  3196. .aif_name = "SLIMBUS_7_TX",
  3197. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3198. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3199. SNDRV_PCM_RATE_192000,
  3200. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3201. SNDRV_PCM_FMTBIT_S24_LE |
  3202. SNDRV_PCM_FMTBIT_S32_LE,
  3203. .channels_min = 1,
  3204. .channels_max = 8,
  3205. .rate_min = 8000,
  3206. .rate_max = 192000,
  3207. },
  3208. .ops = &msm_dai_q6_ops,
  3209. .id = SLIMBUS_7_TX,
  3210. .probe = msm_dai_q6_dai_probe,
  3211. .remove = msm_dai_q6_dai_remove,
  3212. },
  3213. {
  3214. .capture = {
  3215. .stream_name = "Slimbus8 Capture",
  3216. .aif_name = "SLIMBUS_8_TX",
  3217. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  3218. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3219. SNDRV_PCM_RATE_192000,
  3220. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3221. SNDRV_PCM_FMTBIT_S24_LE |
  3222. SNDRV_PCM_FMTBIT_S32_LE,
  3223. .channels_min = 1,
  3224. .channels_max = 8,
  3225. .rate_min = 8000,
  3226. .rate_max = 192000,
  3227. },
  3228. .ops = &msm_dai_q6_ops,
  3229. .id = SLIMBUS_8_TX,
  3230. .probe = msm_dai_q6_dai_probe,
  3231. .remove = msm_dai_q6_dai_remove,
  3232. },
  3233. };
  3234. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  3235. struct snd_ctl_elem_value *ucontrol)
  3236. {
  3237. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3238. int value = ucontrol->value.integer.value[0];
  3239. dai_data->port_config.i2s.data_format = value;
  3240. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  3241. __func__, value, dai_data->port_config.i2s.mono_stereo,
  3242. dai_data->port_config.i2s.channel_mode);
  3243. return 0;
  3244. }
  3245. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  3246. struct snd_ctl_elem_value *ucontrol)
  3247. {
  3248. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3249. ucontrol->value.integer.value[0] =
  3250. dai_data->port_config.i2s.data_format;
  3251. return 0;
  3252. }
  3253. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  3254. struct snd_ctl_elem_value *ucontrol)
  3255. {
  3256. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3257. int value = ucontrol->value.integer.value[0];
  3258. dai_data->vi_feed_mono = value;
  3259. pr_debug("%s: value = %d\n", __func__, value);
  3260. return 0;
  3261. }
  3262. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  3263. struct snd_ctl_elem_value *ucontrol)
  3264. {
  3265. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3266. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  3267. return 0;
  3268. }
  3269. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  3270. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  3271. msm_dai_q6_mi2s_format_get,
  3272. msm_dai_q6_mi2s_format_put),
  3273. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  3274. msm_dai_q6_mi2s_format_get,
  3275. msm_dai_q6_mi2s_format_put),
  3276. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  3277. msm_dai_q6_mi2s_format_get,
  3278. msm_dai_q6_mi2s_format_put),
  3279. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  3280. msm_dai_q6_mi2s_format_get,
  3281. msm_dai_q6_mi2s_format_put),
  3282. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  3283. msm_dai_q6_mi2s_format_get,
  3284. msm_dai_q6_mi2s_format_put),
  3285. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  3286. msm_dai_q6_mi2s_format_get,
  3287. msm_dai_q6_mi2s_format_put),
  3288. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  3289. msm_dai_q6_mi2s_format_get,
  3290. msm_dai_q6_mi2s_format_put),
  3291. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  3292. msm_dai_q6_mi2s_format_get,
  3293. msm_dai_q6_mi2s_format_put),
  3294. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  3295. msm_dai_q6_mi2s_format_get,
  3296. msm_dai_q6_mi2s_format_put),
  3297. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  3298. msm_dai_q6_mi2s_format_get,
  3299. msm_dai_q6_mi2s_format_put),
  3300. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  3301. msm_dai_q6_mi2s_format_get,
  3302. msm_dai_q6_mi2s_format_put),
  3303. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  3304. msm_dai_q6_mi2s_format_get,
  3305. msm_dai_q6_mi2s_format_put),
  3306. };
  3307. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  3308. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  3309. msm_dai_q6_mi2s_vi_feed_mono_get,
  3310. msm_dai_q6_mi2s_vi_feed_mono_put),
  3311. };
  3312. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  3313. {
  3314. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3315. dev_get_drvdata(dai->dev);
  3316. struct msm_mi2s_pdata *mi2s_pdata =
  3317. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  3318. struct snd_kcontrol *kcontrol = NULL;
  3319. int rc = 0;
  3320. const struct snd_kcontrol_new *ctrl = NULL;
  3321. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  3322. dai->id = mi2s_pdata->intf_id;
  3323. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  3324. if (dai->id == MSM_PRIM_MI2S)
  3325. ctrl = &mi2s_config_controls[0];
  3326. if (dai->id == MSM_SEC_MI2S)
  3327. ctrl = &mi2s_config_controls[1];
  3328. if (dai->id == MSM_TERT_MI2S)
  3329. ctrl = &mi2s_config_controls[2];
  3330. if (dai->id == MSM_QUAT_MI2S)
  3331. ctrl = &mi2s_config_controls[3];
  3332. if (dai->id == MSM_QUIN_MI2S)
  3333. ctrl = &mi2s_config_controls[4];
  3334. }
  3335. if (ctrl) {
  3336. kcontrol = snd_ctl_new1(ctrl,
  3337. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  3338. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  3339. if (rc < 0) {
  3340. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  3341. __func__, dai->name);
  3342. goto rtn;
  3343. }
  3344. }
  3345. ctrl = NULL;
  3346. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  3347. if (dai->id == MSM_PRIM_MI2S)
  3348. ctrl = &mi2s_config_controls[4];
  3349. if (dai->id == MSM_SEC_MI2S)
  3350. ctrl = &mi2s_config_controls[5];
  3351. if (dai->id == MSM_TERT_MI2S)
  3352. ctrl = &mi2s_config_controls[6];
  3353. if (dai->id == MSM_QUAT_MI2S)
  3354. ctrl = &mi2s_config_controls[7];
  3355. if (dai->id == MSM_QUIN_MI2S)
  3356. ctrl = &mi2s_config_controls[9];
  3357. if (dai->id == MSM_SENARY_MI2S)
  3358. ctrl = &mi2s_config_controls[10];
  3359. if (dai->id == MSM_INT5_MI2S)
  3360. ctrl = &mi2s_config_controls[11];
  3361. }
  3362. if (ctrl) {
  3363. rc = snd_ctl_add(dai->component->card->snd_card,
  3364. snd_ctl_new1(ctrl,
  3365. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  3366. if (rc < 0) {
  3367. if (kcontrol)
  3368. snd_ctl_remove(dai->component->card->snd_card,
  3369. kcontrol);
  3370. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  3371. __func__, dai->name);
  3372. }
  3373. }
  3374. if (dai->id == MSM_INT5_MI2S)
  3375. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  3376. if (vi_feed_ctrl) {
  3377. rc = snd_ctl_add(dai->component->card->snd_card,
  3378. snd_ctl_new1(vi_feed_ctrl,
  3379. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  3380. if (rc < 0) {
  3381. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  3382. __func__, dai->name);
  3383. }
  3384. }
  3385. rc = msm_dai_q6_dai_add_route(dai);
  3386. rtn:
  3387. return rc;
  3388. }
  3389. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  3390. {
  3391. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3392. dev_get_drvdata(dai->dev);
  3393. int rc;
  3394. /* If AFE port is still up, close it */
  3395. if (test_bit(STATUS_PORT_STARTED,
  3396. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  3397. rc = afe_close(MI2S_RX); /* can block */
  3398. if (rc < 0)
  3399. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  3400. clear_bit(STATUS_PORT_STARTED,
  3401. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  3402. }
  3403. if (test_bit(STATUS_PORT_STARTED,
  3404. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  3405. rc = afe_close(MI2S_TX); /* can block */
  3406. if (rc < 0)
  3407. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  3408. clear_bit(STATUS_PORT_STARTED,
  3409. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  3410. }
  3411. return 0;
  3412. }
  3413. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  3414. struct snd_soc_dai *dai)
  3415. {
  3416. return 0;
  3417. }
  3418. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  3419. {
  3420. int ret = 0;
  3421. switch (stream) {
  3422. case SNDRV_PCM_STREAM_PLAYBACK:
  3423. switch (mi2s_id) {
  3424. case MSM_PRIM_MI2S:
  3425. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  3426. break;
  3427. case MSM_SEC_MI2S:
  3428. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  3429. break;
  3430. case MSM_TERT_MI2S:
  3431. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  3432. break;
  3433. case MSM_QUAT_MI2S:
  3434. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  3435. break;
  3436. case MSM_SEC_MI2S_SD1:
  3437. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  3438. break;
  3439. case MSM_QUIN_MI2S:
  3440. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  3441. break;
  3442. case MSM_INT0_MI2S:
  3443. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  3444. break;
  3445. case MSM_INT1_MI2S:
  3446. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  3447. break;
  3448. case MSM_INT2_MI2S:
  3449. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  3450. break;
  3451. case MSM_INT3_MI2S:
  3452. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  3453. break;
  3454. case MSM_INT4_MI2S:
  3455. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  3456. break;
  3457. case MSM_INT5_MI2S:
  3458. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  3459. break;
  3460. case MSM_INT6_MI2S:
  3461. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  3462. break;
  3463. default:
  3464. pr_err("%s: playback err id 0x%x\n",
  3465. __func__, mi2s_id);
  3466. ret = -1;
  3467. break;
  3468. }
  3469. break;
  3470. case SNDRV_PCM_STREAM_CAPTURE:
  3471. switch (mi2s_id) {
  3472. case MSM_PRIM_MI2S:
  3473. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  3474. break;
  3475. case MSM_SEC_MI2S:
  3476. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  3477. break;
  3478. case MSM_TERT_MI2S:
  3479. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  3480. break;
  3481. case MSM_QUAT_MI2S:
  3482. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  3483. break;
  3484. case MSM_QUIN_MI2S:
  3485. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  3486. break;
  3487. case MSM_SENARY_MI2S:
  3488. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  3489. break;
  3490. case MSM_INT0_MI2S:
  3491. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  3492. break;
  3493. case MSM_INT1_MI2S:
  3494. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  3495. break;
  3496. case MSM_INT2_MI2S:
  3497. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  3498. break;
  3499. case MSM_INT3_MI2S:
  3500. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  3501. break;
  3502. case MSM_INT4_MI2S:
  3503. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  3504. break;
  3505. case MSM_INT5_MI2S:
  3506. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  3507. break;
  3508. case MSM_INT6_MI2S:
  3509. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  3510. break;
  3511. default:
  3512. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  3513. ret = -1;
  3514. break;
  3515. }
  3516. break;
  3517. default:
  3518. pr_err("%s: default err %d\n", __func__, stream);
  3519. ret = -1;
  3520. break;
  3521. }
  3522. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  3523. return ret;
  3524. }
  3525. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  3526. struct snd_soc_dai *dai)
  3527. {
  3528. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3529. dev_get_drvdata(dai->dev);
  3530. struct msm_dai_q6_dai_data *dai_data =
  3531. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  3532. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  3533. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  3534. u16 port_id = 0;
  3535. int rc = 0;
  3536. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  3537. &port_id) != 0) {
  3538. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  3539. __func__, port_id);
  3540. return -EINVAL;
  3541. }
  3542. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  3543. "dai_data->channels = %u sample_rate = %u\n", __func__,
  3544. dai->id, port_id, dai_data->channels, dai_data->rate);
  3545. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3546. /* PORT START should be set if prepare called
  3547. * in active state.
  3548. */
  3549. rc = afe_port_start(port_id, &dai_data->port_config,
  3550. dai_data->rate);
  3551. if (rc < 0)
  3552. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  3553. dai->id);
  3554. else
  3555. set_bit(STATUS_PORT_STARTED,
  3556. dai_data->status_mask);
  3557. }
  3558. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  3559. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  3560. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  3561. __func__);
  3562. }
  3563. return rc;
  3564. }
  3565. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  3566. struct snd_pcm_hw_params *params,
  3567. struct snd_soc_dai *dai)
  3568. {
  3569. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3570. dev_get_drvdata(dai->dev);
  3571. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  3572. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  3573. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  3574. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  3575. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  3576. dai_data->channels = params_channels(params);
  3577. switch (dai_data->channels) {
  3578. case 8:
  3579. case 7:
  3580. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  3581. goto error_invalid_data;
  3582. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_8CHS;
  3583. break;
  3584. case 6:
  3585. case 5:
  3586. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  3587. goto error_invalid_data;
  3588. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  3589. break;
  3590. case 4:
  3591. case 3:
  3592. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_QUAD01)
  3593. goto error_invalid_data;
  3594. if (mi2s_dai_config->pdata_mi2s_lines == AFE_PORT_I2S_QUAD23)
  3595. dai_data->port_config.i2s.channel_mode =
  3596. mi2s_dai_config->pdata_mi2s_lines;
  3597. else
  3598. dai_data->port_config.i2s.channel_mode =
  3599. AFE_PORT_I2S_QUAD01;
  3600. break;
  3601. case 2:
  3602. case 1:
  3603. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  3604. goto error_invalid_data;
  3605. switch (mi2s_dai_config->pdata_mi2s_lines) {
  3606. case AFE_PORT_I2S_SD0:
  3607. case AFE_PORT_I2S_SD1:
  3608. case AFE_PORT_I2S_SD2:
  3609. case AFE_PORT_I2S_SD3:
  3610. dai_data->port_config.i2s.channel_mode =
  3611. mi2s_dai_config->pdata_mi2s_lines;
  3612. break;
  3613. case AFE_PORT_I2S_QUAD01:
  3614. case AFE_PORT_I2S_6CHS:
  3615. case AFE_PORT_I2S_8CHS:
  3616. if (dai_data->vi_feed_mono == SPKR_1)
  3617. dai_data->port_config.i2s.channel_mode =
  3618. AFE_PORT_I2S_SD0;
  3619. else
  3620. dai_data->port_config.i2s.channel_mode =
  3621. AFE_PORT_I2S_SD1;
  3622. break;
  3623. case AFE_PORT_I2S_QUAD23:
  3624. dai_data->port_config.i2s.channel_mode =
  3625. AFE_PORT_I2S_SD2;
  3626. break;
  3627. }
  3628. if (dai_data->channels == 2)
  3629. dai_data->port_config.i2s.mono_stereo =
  3630. MSM_AFE_CH_STEREO;
  3631. else
  3632. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  3633. break;
  3634. default:
  3635. pr_err("%s: default err channels %d\n",
  3636. __func__, dai_data->channels);
  3637. goto error_invalid_data;
  3638. }
  3639. dai_data->rate = params_rate(params);
  3640. switch (params_format(params)) {
  3641. case SNDRV_PCM_FORMAT_S16_LE:
  3642. case SNDRV_PCM_FORMAT_SPECIAL:
  3643. dai_data->port_config.i2s.bit_width = 16;
  3644. dai_data->bitwidth = 16;
  3645. break;
  3646. case SNDRV_PCM_FORMAT_S24_LE:
  3647. case SNDRV_PCM_FORMAT_S24_3LE:
  3648. dai_data->port_config.i2s.bit_width = 24;
  3649. dai_data->bitwidth = 24;
  3650. break;
  3651. default:
  3652. pr_err("%s: format %d\n",
  3653. __func__, params_format(params));
  3654. return -EINVAL;
  3655. }
  3656. dai_data->port_config.i2s.i2s_cfg_minor_version =
  3657. AFE_API_VERSION_I2S_CONFIG;
  3658. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  3659. if ((test_bit(STATUS_PORT_STARTED,
  3660. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  3661. test_bit(STATUS_PORT_STARTED,
  3662. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  3663. (test_bit(STATUS_PORT_STARTED,
  3664. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  3665. test_bit(STATUS_PORT_STARTED,
  3666. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  3667. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  3668. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  3669. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  3670. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  3671. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  3672. "Tx sample_rate = %u bit_width = %hu\n"
  3673. "Rx sample_rate = %u bit_width = %hu\n"
  3674. , __func__,
  3675. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  3676. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  3677. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  3678. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  3679. return -EINVAL;
  3680. }
  3681. }
  3682. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  3683. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  3684. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  3685. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  3686. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  3687. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  3688. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  3689. i2s->sample_rate, i2s->data_format, i2s->reserved);
  3690. return 0;
  3691. error_invalid_data:
  3692. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  3693. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  3694. return -EINVAL;
  3695. }
  3696. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  3697. {
  3698. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3699. dev_get_drvdata(dai->dev);
  3700. if (test_bit(STATUS_PORT_STARTED,
  3701. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  3702. test_bit(STATUS_PORT_STARTED,
  3703. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  3704. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  3705. __func__);
  3706. return -EPERM;
  3707. }
  3708. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  3709. case SND_SOC_DAIFMT_CBS_CFS:
  3710. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  3711. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  3712. break;
  3713. case SND_SOC_DAIFMT_CBM_CFM:
  3714. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  3715. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  3716. break;
  3717. default:
  3718. pr_err("%s: fmt %d\n",
  3719. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  3720. return -EINVAL;
  3721. }
  3722. return 0;
  3723. }
  3724. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  3725. struct snd_soc_dai *dai)
  3726. {
  3727. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3728. dev_get_drvdata(dai->dev);
  3729. struct msm_dai_q6_dai_data *dai_data =
  3730. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  3731. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  3732. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  3733. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  3734. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  3735. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  3736. }
  3737. return 0;
  3738. }
  3739. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  3740. struct snd_soc_dai *dai)
  3741. {
  3742. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  3743. dev_get_drvdata(dai->dev);
  3744. struct msm_dai_q6_dai_data *dai_data =
  3745. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  3746. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  3747. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  3748. u16 port_id = 0;
  3749. int rc = 0;
  3750. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  3751. &port_id) != 0) {
  3752. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  3753. __func__, port_id);
  3754. }
  3755. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  3756. __func__, port_id);
  3757. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3758. rc = afe_close(port_id);
  3759. if (rc < 0)
  3760. dev_err(dai->dev, "fail to close AFE port\n");
  3761. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3762. }
  3763. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  3764. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  3765. }
  3766. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  3767. .startup = msm_dai_q6_mi2s_startup,
  3768. .prepare = msm_dai_q6_mi2s_prepare,
  3769. .hw_params = msm_dai_q6_mi2s_hw_params,
  3770. .hw_free = msm_dai_q6_mi2s_hw_free,
  3771. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  3772. .shutdown = msm_dai_q6_mi2s_shutdown,
  3773. };
  3774. /* Channel min and max are initialized base on platform data */
  3775. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  3776. {
  3777. .playback = {
  3778. .stream_name = "Primary MI2S Playback",
  3779. .aif_name = "PRI_MI2S_RX",
  3780. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3781. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3782. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3783. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3784. SNDRV_PCM_RATE_192000,
  3785. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3786. SNDRV_PCM_FMTBIT_S24_LE |
  3787. SNDRV_PCM_FMTBIT_S24_3LE,
  3788. .rate_min = 8000,
  3789. .rate_max = 192000,
  3790. },
  3791. .capture = {
  3792. .stream_name = "Primary MI2S Capture",
  3793. .aif_name = "PRI_MI2S_TX",
  3794. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3795. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3796. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3797. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3798. SNDRV_PCM_RATE_192000,
  3799. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3800. .rate_min = 8000,
  3801. .rate_max = 192000,
  3802. },
  3803. .ops = &msm_dai_q6_mi2s_ops,
  3804. .id = MSM_PRIM_MI2S,
  3805. .probe = msm_dai_q6_dai_mi2s_probe,
  3806. .remove = msm_dai_q6_dai_mi2s_remove,
  3807. },
  3808. {
  3809. .playback = {
  3810. .stream_name = "Secondary MI2S Playback",
  3811. .aif_name = "SEC_MI2S_RX",
  3812. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3813. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3814. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3815. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3816. SNDRV_PCM_RATE_192000,
  3817. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3818. .rate_min = 8000,
  3819. .rate_max = 192000,
  3820. },
  3821. .capture = {
  3822. .stream_name = "Secondary MI2S Capture",
  3823. .aif_name = "SEC_MI2S_TX",
  3824. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3825. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3826. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3827. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3828. SNDRV_PCM_RATE_192000,
  3829. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3830. .rate_min = 8000,
  3831. .rate_max = 192000,
  3832. },
  3833. .ops = &msm_dai_q6_mi2s_ops,
  3834. .id = MSM_SEC_MI2S,
  3835. .probe = msm_dai_q6_dai_mi2s_probe,
  3836. .remove = msm_dai_q6_dai_mi2s_remove,
  3837. },
  3838. {
  3839. .playback = {
  3840. .stream_name = "Tertiary MI2S Playback",
  3841. .aif_name = "TERT_MI2S_RX",
  3842. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3843. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3844. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3845. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3846. SNDRV_PCM_RATE_192000,
  3847. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3848. .rate_min = 8000,
  3849. .rate_max = 192000,
  3850. },
  3851. .capture = {
  3852. .stream_name = "Tertiary MI2S Capture",
  3853. .aif_name = "TERT_MI2S_TX",
  3854. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3855. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3856. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3857. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3858. SNDRV_PCM_RATE_192000,
  3859. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3860. .rate_min = 8000,
  3861. .rate_max = 192000,
  3862. },
  3863. .ops = &msm_dai_q6_mi2s_ops,
  3864. .id = MSM_TERT_MI2S,
  3865. .probe = msm_dai_q6_dai_mi2s_probe,
  3866. .remove = msm_dai_q6_dai_mi2s_remove,
  3867. },
  3868. {
  3869. .playback = {
  3870. .stream_name = "Quaternary MI2S Playback",
  3871. .aif_name = "QUAT_MI2S_RX",
  3872. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3873. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3874. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3875. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3876. SNDRV_PCM_RATE_192000,
  3877. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3878. .rate_min = 8000,
  3879. .rate_max = 192000,
  3880. },
  3881. .capture = {
  3882. .stream_name = "Quaternary MI2S Capture",
  3883. .aif_name = "QUAT_MI2S_TX",
  3884. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3885. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3886. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3887. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3888. SNDRV_PCM_RATE_192000,
  3889. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3890. .rate_min = 8000,
  3891. .rate_max = 192000,
  3892. },
  3893. .ops = &msm_dai_q6_mi2s_ops,
  3894. .id = MSM_QUAT_MI2S,
  3895. .probe = msm_dai_q6_dai_mi2s_probe,
  3896. .remove = msm_dai_q6_dai_mi2s_remove,
  3897. },
  3898. {
  3899. .playback = {
  3900. .stream_name = "Secondary MI2S Playback SD1",
  3901. .aif_name = "SEC_MI2S_RX_SD1",
  3902. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3903. SNDRV_PCM_RATE_16000,
  3904. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3905. .rate_min = 8000,
  3906. .rate_max = 48000,
  3907. },
  3908. .id = MSM_SEC_MI2S_SD1,
  3909. },
  3910. {
  3911. .playback = {
  3912. .stream_name = "Quinary MI2S Playback",
  3913. .aif_name = "QUIN_MI2S_RX",
  3914. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3915. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  3916. SNDRV_PCM_RATE_192000,
  3917. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3918. .rate_min = 8000,
  3919. .rate_max = 192000,
  3920. },
  3921. .capture = {
  3922. .stream_name = "Quinary MI2S Capture",
  3923. .aif_name = "QUIN_MI2S_TX",
  3924. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3925. SNDRV_PCM_RATE_16000,
  3926. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3927. .rate_min = 8000,
  3928. .rate_max = 48000,
  3929. },
  3930. .ops = &msm_dai_q6_mi2s_ops,
  3931. .id = MSM_QUIN_MI2S,
  3932. .probe = msm_dai_q6_dai_mi2s_probe,
  3933. .remove = msm_dai_q6_dai_mi2s_remove,
  3934. },
  3935. {
  3936. .capture = {
  3937. .stream_name = "Senary_mi2s Capture",
  3938. .aif_name = "SENARY_TX",
  3939. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3940. SNDRV_PCM_RATE_16000,
  3941. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3942. .rate_min = 8000,
  3943. .rate_max = 48000,
  3944. },
  3945. .ops = &msm_dai_q6_mi2s_ops,
  3946. .id = MSM_SENARY_MI2S,
  3947. .probe = msm_dai_q6_dai_mi2s_probe,
  3948. .remove = msm_dai_q6_dai_mi2s_remove,
  3949. },
  3950. {
  3951. .playback = {
  3952. .stream_name = "INT0 MI2S Playback",
  3953. .aif_name = "INT0_MI2S_RX",
  3954. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3955. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  3956. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  3957. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3958. SNDRV_PCM_FMTBIT_S24_LE |
  3959. SNDRV_PCM_FMTBIT_S24_3LE,
  3960. .rate_min = 8000,
  3961. .rate_max = 192000,
  3962. },
  3963. .capture = {
  3964. .stream_name = "INT0 MI2S Capture",
  3965. .aif_name = "INT0_MI2S_TX",
  3966. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3967. SNDRV_PCM_RATE_16000,
  3968. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3969. .rate_min = 8000,
  3970. .rate_max = 48000,
  3971. },
  3972. .ops = &msm_dai_q6_mi2s_ops,
  3973. .id = MSM_INT0_MI2S,
  3974. .probe = msm_dai_q6_dai_mi2s_probe,
  3975. .remove = msm_dai_q6_dai_mi2s_remove,
  3976. },
  3977. {
  3978. .playback = {
  3979. .stream_name = "INT1 MI2S Playback",
  3980. .aif_name = "INT1_MI2S_RX",
  3981. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3982. SNDRV_PCM_RATE_16000,
  3983. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3984. SNDRV_PCM_FMTBIT_S24_LE |
  3985. SNDRV_PCM_FMTBIT_S24_3LE,
  3986. .rate_min = 8000,
  3987. .rate_max = 48000,
  3988. },
  3989. .capture = {
  3990. .stream_name = "INT1 MI2S Capture",
  3991. .aif_name = "INT1_MI2S_TX",
  3992. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3993. SNDRV_PCM_RATE_16000,
  3994. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3995. .rate_min = 8000,
  3996. .rate_max = 48000,
  3997. },
  3998. .ops = &msm_dai_q6_mi2s_ops,
  3999. .id = MSM_INT1_MI2S,
  4000. .probe = msm_dai_q6_dai_mi2s_probe,
  4001. .remove = msm_dai_q6_dai_mi2s_remove,
  4002. },
  4003. {
  4004. .playback = {
  4005. .stream_name = "INT2 MI2S Playback",
  4006. .aif_name = "INT2_MI2S_RX",
  4007. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4008. SNDRV_PCM_RATE_16000,
  4009. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4010. SNDRV_PCM_FMTBIT_S24_LE |
  4011. SNDRV_PCM_FMTBIT_S24_3LE,
  4012. .rate_min = 8000,
  4013. .rate_max = 48000,
  4014. },
  4015. .capture = {
  4016. .stream_name = "INT2 MI2S Capture",
  4017. .aif_name = "INT2_MI2S_TX",
  4018. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4019. SNDRV_PCM_RATE_16000,
  4020. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4021. .rate_min = 8000,
  4022. .rate_max = 48000,
  4023. },
  4024. .ops = &msm_dai_q6_mi2s_ops,
  4025. .id = MSM_INT2_MI2S,
  4026. .probe = msm_dai_q6_dai_mi2s_probe,
  4027. .remove = msm_dai_q6_dai_mi2s_remove,
  4028. },
  4029. {
  4030. .playback = {
  4031. .stream_name = "INT3 MI2S Playback",
  4032. .aif_name = "INT3_MI2S_RX",
  4033. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4034. SNDRV_PCM_RATE_16000,
  4035. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4036. SNDRV_PCM_FMTBIT_S24_LE |
  4037. SNDRV_PCM_FMTBIT_S24_3LE,
  4038. .rate_min = 8000,
  4039. .rate_max = 48000,
  4040. },
  4041. .capture = {
  4042. .stream_name = "INT3 MI2S Capture",
  4043. .aif_name = "INT3_MI2S_TX",
  4044. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4045. SNDRV_PCM_RATE_16000,
  4046. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4047. .rate_min = 8000,
  4048. .rate_max = 48000,
  4049. },
  4050. .ops = &msm_dai_q6_mi2s_ops,
  4051. .id = MSM_INT3_MI2S,
  4052. .probe = msm_dai_q6_dai_mi2s_probe,
  4053. .remove = msm_dai_q6_dai_mi2s_remove,
  4054. },
  4055. {
  4056. .playback = {
  4057. .stream_name = "INT4 MI2S Playback",
  4058. .aif_name = "INT4_MI2S_RX",
  4059. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4060. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4061. SNDRV_PCM_RATE_192000,
  4062. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4063. SNDRV_PCM_FMTBIT_S24_LE |
  4064. SNDRV_PCM_FMTBIT_S24_3LE,
  4065. .rate_min = 8000,
  4066. .rate_max = 192000,
  4067. },
  4068. .capture = {
  4069. .stream_name = "INT4 MI2S Capture",
  4070. .aif_name = "INT4_MI2S_TX",
  4071. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4072. SNDRV_PCM_RATE_16000,
  4073. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4074. .rate_min = 8000,
  4075. .rate_max = 48000,
  4076. },
  4077. .ops = &msm_dai_q6_mi2s_ops,
  4078. .id = MSM_INT4_MI2S,
  4079. .probe = msm_dai_q6_dai_mi2s_probe,
  4080. .remove = msm_dai_q6_dai_mi2s_remove,
  4081. },
  4082. {
  4083. .playback = {
  4084. .stream_name = "INT5 MI2S Playback",
  4085. .aif_name = "INT5_MI2S_RX",
  4086. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4087. SNDRV_PCM_RATE_16000,
  4088. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4089. SNDRV_PCM_FMTBIT_S24_LE |
  4090. SNDRV_PCM_FMTBIT_S24_3LE,
  4091. .rate_min = 8000,
  4092. .rate_max = 48000,
  4093. },
  4094. .capture = {
  4095. .stream_name = "INT5 MI2S Capture",
  4096. .aif_name = "INT5_MI2S_TX",
  4097. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4098. SNDRV_PCM_RATE_16000,
  4099. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4100. .rate_min = 8000,
  4101. .rate_max = 48000,
  4102. },
  4103. .ops = &msm_dai_q6_mi2s_ops,
  4104. .id = MSM_INT5_MI2S,
  4105. .probe = msm_dai_q6_dai_mi2s_probe,
  4106. .remove = msm_dai_q6_dai_mi2s_remove,
  4107. },
  4108. {
  4109. .playback = {
  4110. .stream_name = "INT6 MI2S Playback",
  4111. .aif_name = "INT6_MI2S_RX",
  4112. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4113. SNDRV_PCM_RATE_16000,
  4114. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4115. SNDRV_PCM_FMTBIT_S24_LE |
  4116. SNDRV_PCM_FMTBIT_S24_3LE,
  4117. .rate_min = 8000,
  4118. .rate_max = 48000,
  4119. },
  4120. .capture = {
  4121. .stream_name = "INT6 MI2S Capture",
  4122. .aif_name = "INT6_MI2S_TX",
  4123. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4124. SNDRV_PCM_RATE_16000,
  4125. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  4126. .rate_min = 8000,
  4127. .rate_max = 48000,
  4128. },
  4129. .ops = &msm_dai_q6_mi2s_ops,
  4130. .id = MSM_INT6_MI2S,
  4131. .probe = msm_dai_q6_dai_mi2s_probe,
  4132. .remove = msm_dai_q6_dai_mi2s_remove,
  4133. },
  4134. };
  4135. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  4136. unsigned int *ch_cnt)
  4137. {
  4138. u8 num_of_sd_lines;
  4139. num_of_sd_lines = num_of_bits_set(sd_lines);
  4140. switch (num_of_sd_lines) {
  4141. case 0:
  4142. pr_debug("%s: no line is assigned\n", __func__);
  4143. break;
  4144. case 1:
  4145. switch (sd_lines) {
  4146. case MSM_MI2S_SD0:
  4147. *config_ptr = AFE_PORT_I2S_SD0;
  4148. break;
  4149. case MSM_MI2S_SD1:
  4150. *config_ptr = AFE_PORT_I2S_SD1;
  4151. break;
  4152. case MSM_MI2S_SD2:
  4153. *config_ptr = AFE_PORT_I2S_SD2;
  4154. break;
  4155. case MSM_MI2S_SD3:
  4156. *config_ptr = AFE_PORT_I2S_SD3;
  4157. break;
  4158. default:
  4159. pr_err("%s: invalid SD lines %d\n",
  4160. __func__, sd_lines);
  4161. goto error_invalid_data;
  4162. }
  4163. break;
  4164. case 2:
  4165. switch (sd_lines) {
  4166. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  4167. *config_ptr = AFE_PORT_I2S_QUAD01;
  4168. break;
  4169. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  4170. *config_ptr = AFE_PORT_I2S_QUAD23;
  4171. break;
  4172. default:
  4173. pr_err("%s: invalid SD lines %d\n",
  4174. __func__, sd_lines);
  4175. goto error_invalid_data;
  4176. }
  4177. break;
  4178. case 3:
  4179. switch (sd_lines) {
  4180. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  4181. *config_ptr = AFE_PORT_I2S_6CHS;
  4182. break;
  4183. default:
  4184. pr_err("%s: invalid SD lines %d\n",
  4185. __func__, sd_lines);
  4186. goto error_invalid_data;
  4187. }
  4188. break;
  4189. case 4:
  4190. switch (sd_lines) {
  4191. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  4192. *config_ptr = AFE_PORT_I2S_8CHS;
  4193. break;
  4194. default:
  4195. pr_err("%s: invalid SD lines %d\n",
  4196. __func__, sd_lines);
  4197. goto error_invalid_data;
  4198. }
  4199. break;
  4200. default:
  4201. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  4202. goto error_invalid_data;
  4203. }
  4204. *ch_cnt = num_of_sd_lines;
  4205. return 0;
  4206. error_invalid_data:
  4207. pr_err("%s: invalid data\n", __func__);
  4208. return -EINVAL;
  4209. }
  4210. static int msm_dai_q6_mi2s_platform_data_validation(
  4211. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  4212. {
  4213. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  4214. struct msm_mi2s_pdata *mi2s_pdata =
  4215. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  4216. unsigned int ch_cnt;
  4217. int rc = 0;
  4218. u16 sd_line;
  4219. if (mi2s_pdata == NULL) {
  4220. pr_err("%s: mi2s_pdata NULL", __func__);
  4221. return -EINVAL;
  4222. }
  4223. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  4224. &sd_line, &ch_cnt);
  4225. if (rc < 0) {
  4226. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  4227. goto rtn;
  4228. }
  4229. if (ch_cnt) {
  4230. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  4231. sd_line;
  4232. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  4233. dai_driver->playback.channels_min = 1;
  4234. dai_driver->playback.channels_max = ch_cnt << 1;
  4235. } else {
  4236. dai_driver->playback.channels_min = 0;
  4237. dai_driver->playback.channels_max = 0;
  4238. }
  4239. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  4240. &sd_line, &ch_cnt);
  4241. if (rc < 0) {
  4242. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  4243. goto rtn;
  4244. }
  4245. if (ch_cnt) {
  4246. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  4247. sd_line;
  4248. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  4249. dai_driver->capture.channels_min = 1;
  4250. dai_driver->capture.channels_max = ch_cnt << 1;
  4251. } else {
  4252. dai_driver->capture.channels_min = 0;
  4253. dai_driver->capture.channels_max = 0;
  4254. }
  4255. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  4256. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  4257. dai_data->tx_dai.pdata_mi2s_lines);
  4258. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  4259. __func__, dai_driver->playback.channels_max,
  4260. dai_driver->capture.channels_max);
  4261. rtn:
  4262. return rc;
  4263. }
  4264. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  4265. .name = "msm-dai-q6-mi2s",
  4266. };
  4267. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  4268. {
  4269. struct msm_dai_q6_mi2s_dai_data *dai_data;
  4270. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  4271. u32 tx_line = 0;
  4272. u32 rx_line = 0;
  4273. u32 mi2s_intf = 0;
  4274. struct msm_mi2s_pdata *mi2s_pdata;
  4275. int rc;
  4276. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  4277. &mi2s_intf);
  4278. if (rc) {
  4279. dev_err(&pdev->dev,
  4280. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  4281. goto rtn;
  4282. }
  4283. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  4284. mi2s_intf);
  4285. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  4286. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  4287. dev_err(&pdev->dev,
  4288. "%s: Invalid MI2S ID %u from Device Tree\n",
  4289. __func__, mi2s_intf);
  4290. rc = -ENXIO;
  4291. goto rtn;
  4292. }
  4293. pdev->id = mi2s_intf;
  4294. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  4295. if (!mi2s_pdata) {
  4296. rc = -ENOMEM;
  4297. goto rtn;
  4298. }
  4299. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  4300. &rx_line);
  4301. if (rc) {
  4302. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  4303. "qcom,msm-mi2s-rx-lines");
  4304. goto free_pdata;
  4305. }
  4306. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  4307. &tx_line);
  4308. if (rc) {
  4309. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  4310. "qcom,msm-mi2s-tx-lines");
  4311. goto free_pdata;
  4312. }
  4313. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  4314. dev_name(&pdev->dev), rx_line, tx_line);
  4315. mi2s_pdata->rx_sd_lines = rx_line;
  4316. mi2s_pdata->tx_sd_lines = tx_line;
  4317. mi2s_pdata->intf_id = mi2s_intf;
  4318. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  4319. GFP_KERNEL);
  4320. if (!dai_data) {
  4321. rc = -ENOMEM;
  4322. goto free_pdata;
  4323. } else
  4324. dev_set_drvdata(&pdev->dev, dai_data);
  4325. pdev->dev.platform_data = mi2s_pdata;
  4326. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  4327. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  4328. if (rc < 0)
  4329. goto free_dai_data;
  4330. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  4331. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  4332. if (rc < 0)
  4333. goto err_register;
  4334. return 0;
  4335. err_register:
  4336. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  4337. free_dai_data:
  4338. kfree(dai_data);
  4339. free_pdata:
  4340. kfree(mi2s_pdata);
  4341. rtn:
  4342. return rc;
  4343. }
  4344. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  4345. {
  4346. snd_soc_unregister_component(&pdev->dev);
  4347. return 0;
  4348. }
  4349. static const struct snd_soc_component_driver msm_dai_q6_component = {
  4350. .name = "msm-dai-q6-dev",
  4351. };
  4352. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  4353. {
  4354. int rc, id, i, len;
  4355. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  4356. char stream_name[80];
  4357. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  4358. if (rc) {
  4359. dev_err(&pdev->dev,
  4360. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  4361. return rc;
  4362. }
  4363. pdev->id = id;
  4364. pr_debug("%s: dev name %s, id:%d\n", __func__,
  4365. dev_name(&pdev->dev), pdev->id);
  4366. switch (id) {
  4367. case SLIMBUS_0_RX:
  4368. strlcpy(stream_name, "Slimbus Playback", 80);
  4369. goto register_slim_playback;
  4370. case SLIMBUS_2_RX:
  4371. strlcpy(stream_name, "Slimbus2 Playback", 80);
  4372. goto register_slim_playback;
  4373. case SLIMBUS_1_RX:
  4374. strlcpy(stream_name, "Slimbus1 Playback", 80);
  4375. goto register_slim_playback;
  4376. case SLIMBUS_3_RX:
  4377. strlcpy(stream_name, "Slimbus3 Playback", 80);
  4378. goto register_slim_playback;
  4379. case SLIMBUS_4_RX:
  4380. strlcpy(stream_name, "Slimbus4 Playback", 80);
  4381. goto register_slim_playback;
  4382. case SLIMBUS_5_RX:
  4383. strlcpy(stream_name, "Slimbus5 Playback", 80);
  4384. goto register_slim_playback;
  4385. case SLIMBUS_6_RX:
  4386. strlcpy(stream_name, "Slimbus6 Playback", 80);
  4387. goto register_slim_playback;
  4388. case SLIMBUS_7_RX:
  4389. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  4390. goto register_slim_playback;
  4391. case SLIMBUS_8_RX:
  4392. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  4393. goto register_slim_playback;
  4394. register_slim_playback:
  4395. rc = -ENODEV;
  4396. len = strnlen(stream_name, 80);
  4397. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  4398. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  4399. !strcmp(stream_name,
  4400. msm_dai_q6_slimbus_rx_dai[i]
  4401. .playback.stream_name)) {
  4402. rc = snd_soc_register_component(&pdev->dev,
  4403. &msm_dai_q6_component,
  4404. &msm_dai_q6_slimbus_rx_dai[i], 1);
  4405. break;
  4406. }
  4407. }
  4408. if (rc)
  4409. pr_err("%s: Device not found stream name %s\n",
  4410. __func__, stream_name);
  4411. break;
  4412. case SLIMBUS_0_TX:
  4413. strlcpy(stream_name, "Slimbus Capture", 80);
  4414. goto register_slim_capture;
  4415. case SLIMBUS_1_TX:
  4416. strlcpy(stream_name, "Slimbus1 Capture", 80);
  4417. goto register_slim_capture;
  4418. case SLIMBUS_2_TX:
  4419. strlcpy(stream_name, "Slimbus2 Capture", 80);
  4420. goto register_slim_capture;
  4421. case SLIMBUS_3_TX:
  4422. strlcpy(stream_name, "Slimbus3 Capture", 80);
  4423. goto register_slim_capture;
  4424. case SLIMBUS_4_TX:
  4425. strlcpy(stream_name, "Slimbus4 Capture", 80);
  4426. goto register_slim_capture;
  4427. case SLIMBUS_5_TX:
  4428. strlcpy(stream_name, "Slimbus5 Capture", 80);
  4429. goto register_slim_capture;
  4430. case SLIMBUS_6_TX:
  4431. strlcpy(stream_name, "Slimbus6 Capture", 80);
  4432. goto register_slim_capture;
  4433. case SLIMBUS_7_TX:
  4434. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  4435. goto register_slim_capture;
  4436. case SLIMBUS_8_TX:
  4437. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  4438. goto register_slim_capture;
  4439. register_slim_capture:
  4440. rc = -ENODEV;
  4441. len = strnlen(stream_name, 80);
  4442. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  4443. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  4444. !strcmp(stream_name,
  4445. msm_dai_q6_slimbus_tx_dai[i]
  4446. .capture.stream_name)) {
  4447. rc = snd_soc_register_component(&pdev->dev,
  4448. &msm_dai_q6_component,
  4449. &msm_dai_q6_slimbus_tx_dai[i], 1);
  4450. break;
  4451. }
  4452. }
  4453. if (rc)
  4454. pr_err("%s: Device not found stream name %s\n",
  4455. __func__, stream_name);
  4456. break;
  4457. case INT_BT_SCO_RX:
  4458. rc = snd_soc_register_component(&pdev->dev,
  4459. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  4460. break;
  4461. case INT_BT_SCO_TX:
  4462. rc = snd_soc_register_component(&pdev->dev,
  4463. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  4464. break;
  4465. case INT_BT_A2DP_RX:
  4466. rc = snd_soc_register_component(&pdev->dev,
  4467. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  4468. break;
  4469. case INT_FM_RX:
  4470. rc = snd_soc_register_component(&pdev->dev,
  4471. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  4472. break;
  4473. case INT_FM_TX:
  4474. rc = snd_soc_register_component(&pdev->dev,
  4475. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  4476. break;
  4477. case AFE_PORT_ID_USB_RX:
  4478. rc = snd_soc_register_component(&pdev->dev,
  4479. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  4480. break;
  4481. case AFE_PORT_ID_USB_TX:
  4482. rc = snd_soc_register_component(&pdev->dev,
  4483. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  4484. break;
  4485. case RT_PROXY_DAI_001_RX:
  4486. strlcpy(stream_name, "AFE Playback", 80);
  4487. goto register_afe_playback;
  4488. case RT_PROXY_DAI_002_RX:
  4489. strlcpy(stream_name, "AFE-PROXY RX", 80);
  4490. register_afe_playback:
  4491. rc = -ENODEV;
  4492. len = strnlen(stream_name, 80);
  4493. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  4494. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  4495. !strcmp(stream_name,
  4496. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  4497. rc = snd_soc_register_component(&pdev->dev,
  4498. &msm_dai_q6_component,
  4499. &msm_dai_q6_afe_rx_dai[i], 1);
  4500. break;
  4501. }
  4502. }
  4503. if (rc)
  4504. pr_err("%s: Device not found stream name %s\n",
  4505. __func__, stream_name);
  4506. break;
  4507. case RT_PROXY_DAI_001_TX:
  4508. strlcpy(stream_name, "AFE-PROXY TX", 80);
  4509. goto register_afe_capture;
  4510. case RT_PROXY_DAI_002_TX:
  4511. strlcpy(stream_name, "AFE Capture", 80);
  4512. register_afe_capture:
  4513. rc = -ENODEV;
  4514. len = strnlen(stream_name, 80);
  4515. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  4516. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  4517. !strcmp(stream_name,
  4518. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  4519. rc = snd_soc_register_component(&pdev->dev,
  4520. &msm_dai_q6_component,
  4521. &msm_dai_q6_afe_tx_dai[i], 1);
  4522. break;
  4523. }
  4524. }
  4525. if (rc)
  4526. pr_err("%s: Device not found stream name %s\n",
  4527. __func__, stream_name);
  4528. break;
  4529. case VOICE_PLAYBACK_TX:
  4530. strlcpy(stream_name, "Voice Farend Playback", 80);
  4531. goto register_voice_playback;
  4532. case VOICE2_PLAYBACK_TX:
  4533. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  4534. register_voice_playback:
  4535. rc = -ENODEV;
  4536. len = strnlen(stream_name, 80);
  4537. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  4538. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  4539. && !strcmp(stream_name,
  4540. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  4541. rc = snd_soc_register_component(&pdev->dev,
  4542. &msm_dai_q6_component,
  4543. &msm_dai_q6_voc_playback_dai[i], 1);
  4544. break;
  4545. }
  4546. }
  4547. if (rc)
  4548. pr_err("%s Device not found stream name %s\n",
  4549. __func__, stream_name);
  4550. break;
  4551. case VOICE_RECORD_RX:
  4552. strlcpy(stream_name, "Voice Downlink Capture", 80);
  4553. goto register_uplink_capture;
  4554. case VOICE_RECORD_TX:
  4555. strlcpy(stream_name, "Voice Uplink Capture", 80);
  4556. register_uplink_capture:
  4557. rc = -ENODEV;
  4558. len = strnlen(stream_name, 80);
  4559. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  4560. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  4561. && !strcmp(stream_name,
  4562. msm_dai_q6_incall_record_dai[i].
  4563. capture.stream_name)) {
  4564. rc = snd_soc_register_component(&pdev->dev,
  4565. &msm_dai_q6_component,
  4566. &msm_dai_q6_incall_record_dai[i], 1);
  4567. break;
  4568. }
  4569. }
  4570. if (rc)
  4571. pr_err("%s: Device not found stream name %s\n",
  4572. __func__, stream_name);
  4573. break;
  4574. default:
  4575. rc = -ENODEV;
  4576. break;
  4577. }
  4578. return rc;
  4579. }
  4580. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  4581. {
  4582. snd_soc_unregister_component(&pdev->dev);
  4583. return 0;
  4584. }
  4585. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  4586. { .compatible = "qcom,msm-dai-q6-dev", },
  4587. { }
  4588. };
  4589. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  4590. static struct platform_driver msm_dai_q6_dev = {
  4591. .probe = msm_dai_q6_dev_probe,
  4592. .remove = msm_dai_q6_dev_remove,
  4593. .driver = {
  4594. .name = "msm-dai-q6-dev",
  4595. .owner = THIS_MODULE,
  4596. .of_match_table = msm_dai_q6_dev_dt_match,
  4597. },
  4598. };
  4599. static int msm_dai_q6_probe(struct platform_device *pdev)
  4600. {
  4601. int rc;
  4602. pr_debug("%s: dev name %s, id:%d\n", __func__,
  4603. dev_name(&pdev->dev), pdev->id);
  4604. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  4605. if (rc) {
  4606. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  4607. __func__, rc);
  4608. } else
  4609. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  4610. return rc;
  4611. }
  4612. static int msm_dai_q6_remove(struct platform_device *pdev)
  4613. {
  4614. return 0;
  4615. }
  4616. static const struct of_device_id msm_dai_q6_dt_match[] = {
  4617. { .compatible = "qcom,msm-dai-q6", },
  4618. { }
  4619. };
  4620. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  4621. static struct platform_driver msm_dai_q6 = {
  4622. .probe = msm_dai_q6_probe,
  4623. .remove = msm_dai_q6_remove,
  4624. .driver = {
  4625. .name = "msm-dai-q6",
  4626. .owner = THIS_MODULE,
  4627. .of_match_table = msm_dai_q6_dt_match,
  4628. },
  4629. };
  4630. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  4631. {
  4632. int rc;
  4633. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  4634. if (rc) {
  4635. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  4636. __func__, rc);
  4637. } else
  4638. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  4639. return rc;
  4640. }
  4641. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  4642. {
  4643. return 0;
  4644. }
  4645. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  4646. { .compatible = "qcom,msm-dai-mi2s", },
  4647. { }
  4648. };
  4649. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  4650. static struct platform_driver msm_dai_mi2s_q6 = {
  4651. .probe = msm_dai_mi2s_q6_probe,
  4652. .remove = msm_dai_mi2s_q6_remove,
  4653. .driver = {
  4654. .name = "msm-dai-mi2s",
  4655. .owner = THIS_MODULE,
  4656. .of_match_table = msm_dai_mi2s_dt_match,
  4657. },
  4658. };
  4659. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  4660. { .compatible = "qcom,msm-dai-q6-mi2s", },
  4661. { }
  4662. };
  4663. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  4664. static struct platform_driver msm_dai_q6_mi2s_driver = {
  4665. .probe = msm_dai_q6_mi2s_dev_probe,
  4666. .remove = msm_dai_q6_mi2s_dev_remove,
  4667. .driver = {
  4668. .name = "msm-dai-q6-mi2s",
  4669. .owner = THIS_MODULE,
  4670. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  4671. },
  4672. };
  4673. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  4674. {
  4675. int rc;
  4676. pdev->id = AFE_PORT_ID_SPDIF_RX;
  4677. pr_debug("%s: dev name %s, id:%d\n", __func__,
  4678. dev_name(&pdev->dev), pdev->id);
  4679. rc = snd_soc_register_component(&pdev->dev,
  4680. &msm_dai_spdif_q6_component,
  4681. &msm_dai_q6_spdif_spdif_rx_dai, 1);
  4682. return rc;
  4683. }
  4684. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  4685. {
  4686. snd_soc_unregister_component(&pdev->dev);
  4687. return 0;
  4688. }
  4689. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  4690. {.compatible = "qcom,msm-dai-q6-spdif"},
  4691. {}
  4692. };
  4693. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  4694. static struct platform_driver msm_dai_q6_spdif_driver = {
  4695. .probe = msm_dai_q6_spdif_dev_probe,
  4696. .remove = msm_dai_q6_spdif_dev_remove,
  4697. .driver = {
  4698. .name = "msm-dai-q6-spdif",
  4699. .owner = THIS_MODULE,
  4700. .of_match_table = msm_dai_q6_spdif_dt_match,
  4701. },
  4702. };
  4703. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  4704. struct afe_clk_set *clk_set, u32 mode)
  4705. {
  4706. switch (group_id) {
  4707. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  4708. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  4709. if (mode)
  4710. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  4711. else
  4712. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  4713. break;
  4714. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  4715. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  4716. if (mode)
  4717. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  4718. else
  4719. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  4720. break;
  4721. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  4722. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  4723. if (mode)
  4724. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  4725. else
  4726. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  4727. break;
  4728. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  4729. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  4730. if (mode)
  4731. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  4732. else
  4733. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  4734. break;
  4735. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  4736. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  4737. if (mode)
  4738. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  4739. else
  4740. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  4741. break;
  4742. default:
  4743. return -EINVAL;
  4744. }
  4745. return 0;
  4746. }
  4747. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  4748. {
  4749. int rc = 0;
  4750. const uint32_t *port_id_array = NULL;
  4751. uint32_t array_length = 0;
  4752. int i = 0;
  4753. int group_idx = 0;
  4754. u32 clk_mode = 0;
  4755. /* extract tdm group info into static */
  4756. rc = of_property_read_u32(pdev->dev.of_node,
  4757. "qcom,msm-cpudai-tdm-group-id",
  4758. (u32 *)&tdm_group_cfg.group_id);
  4759. if (rc) {
  4760. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  4761. __func__, "qcom,msm-cpudai-tdm-group-id");
  4762. goto rtn;
  4763. }
  4764. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  4765. __func__, tdm_group_cfg.group_id);
  4766. dev_info(&pdev->dev, "%s: dev_name: %s group_id: 0x%x\n",
  4767. __func__, dev_name(&pdev->dev), tdm_group_cfg.group_id);
  4768. rc = of_property_read_u32(pdev->dev.of_node,
  4769. "qcom,msm-cpudai-tdm-group-num-ports",
  4770. &num_tdm_group_ports);
  4771. if (rc) {
  4772. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  4773. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  4774. goto rtn;
  4775. }
  4776. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  4777. __func__, num_tdm_group_ports);
  4778. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  4779. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  4780. __func__, num_tdm_group_ports,
  4781. AFE_GROUP_DEVICE_NUM_PORTS);
  4782. rc = -EINVAL;
  4783. goto rtn;
  4784. }
  4785. port_id_array = of_get_property(pdev->dev.of_node,
  4786. "qcom,msm-cpudai-tdm-group-port-id",
  4787. &array_length);
  4788. if (port_id_array == NULL) {
  4789. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  4790. __func__);
  4791. rc = -EINVAL;
  4792. goto rtn;
  4793. }
  4794. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  4795. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  4796. __func__, array_length,
  4797. sizeof(uint32_t) * num_tdm_group_ports);
  4798. rc = -EINVAL;
  4799. goto rtn;
  4800. }
  4801. for (i = 0; i < num_tdm_group_ports; i++)
  4802. tdm_group_cfg.port_id[i] =
  4803. (u16)be32_to_cpu(port_id_array[i]);
  4804. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  4805. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  4806. tdm_group_cfg.port_id[i] =
  4807. AFE_PORT_INVALID;
  4808. /* extract tdm clk info into static */
  4809. rc = of_property_read_u32(pdev->dev.of_node,
  4810. "qcom,msm-cpudai-tdm-clk-rate",
  4811. &tdm_clk_set.clk_freq_in_hz);
  4812. if (rc) {
  4813. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  4814. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  4815. goto rtn;
  4816. }
  4817. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  4818. __func__, tdm_clk_set.clk_freq_in_hz);
  4819. /* initialize static tdm clk attribute to default value */
  4820. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  4821. /* extract tdm clk attribute into static */
  4822. if (of_find_property(pdev->dev.of_node,
  4823. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  4824. rc = of_property_read_u16(pdev->dev.of_node,
  4825. "qcom,msm-cpudai-tdm-clk-attribute",
  4826. &tdm_clk_set.clk_attri);
  4827. if (rc) {
  4828. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  4829. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  4830. goto rtn;
  4831. }
  4832. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  4833. __func__, tdm_clk_set.clk_attri);
  4834. } else
  4835. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  4836. /* extract tdm clk src master/slave info into static */
  4837. rc = of_property_read_u32(pdev->dev.of_node,
  4838. "qcom,msm-cpudai-tdm-clk-internal",
  4839. &clk_mode);
  4840. if (rc) {
  4841. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  4842. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  4843. goto rtn;
  4844. }
  4845. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  4846. __func__, clk_mode);
  4847. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  4848. &tdm_clk_set, clk_mode);
  4849. if (rc) {
  4850. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  4851. __func__, tdm_group_cfg.group_id);
  4852. goto rtn;
  4853. }
  4854. /* other initializations within device group */
  4855. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  4856. if (group_idx < 0) {
  4857. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  4858. __func__, tdm_group_cfg.group_id);
  4859. rc = -EINVAL;
  4860. goto rtn;
  4861. }
  4862. atomic_set(&tdm_group_ref[group_idx], 0);
  4863. /* probe child node info */
  4864. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  4865. if (rc) {
  4866. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  4867. __func__, rc);
  4868. goto rtn;
  4869. } else
  4870. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  4871. rtn:
  4872. return rc;
  4873. }
  4874. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  4875. {
  4876. return 0;
  4877. }
  4878. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  4879. { .compatible = "qcom,msm-dai-tdm", },
  4880. {}
  4881. };
  4882. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  4883. static struct platform_driver msm_dai_tdm_q6 = {
  4884. .probe = msm_dai_tdm_q6_probe,
  4885. .remove = msm_dai_tdm_q6_remove,
  4886. .driver = {
  4887. .name = "msm-dai-tdm",
  4888. .owner = THIS_MODULE,
  4889. .of_match_table = msm_dai_tdm_dt_match,
  4890. },
  4891. };
  4892. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  4893. struct snd_ctl_elem_value *ucontrol)
  4894. {
  4895. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  4896. int value = ucontrol->value.integer.value[0];
  4897. switch (value) {
  4898. case 0:
  4899. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  4900. break;
  4901. case 1:
  4902. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  4903. break;
  4904. case 2:
  4905. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  4906. break;
  4907. default:
  4908. pr_err("%s: data_format invalid\n", __func__);
  4909. break;
  4910. }
  4911. pr_debug("%s: data_format = %d\n",
  4912. __func__, dai_data->port_cfg.tdm.data_format);
  4913. return 0;
  4914. }
  4915. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  4916. struct snd_ctl_elem_value *ucontrol)
  4917. {
  4918. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  4919. ucontrol->value.integer.value[0] =
  4920. dai_data->port_cfg.tdm.data_format;
  4921. pr_debug("%s: data_format = %d\n",
  4922. __func__, dai_data->port_cfg.tdm.data_format);
  4923. return 0;
  4924. }
  4925. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  4926. struct snd_ctl_elem_value *ucontrol)
  4927. {
  4928. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  4929. int value = ucontrol->value.integer.value[0];
  4930. dai_data->port_cfg.custom_tdm_header.header_type = value;
  4931. pr_debug("%s: header_type = %d\n",
  4932. __func__,
  4933. dai_data->port_cfg.custom_tdm_header.header_type);
  4934. return 0;
  4935. }
  4936. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  4937. struct snd_ctl_elem_value *ucontrol)
  4938. {
  4939. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  4940. ucontrol->value.integer.value[0] =
  4941. dai_data->port_cfg.custom_tdm_header.header_type;
  4942. pr_debug("%s: header_type = %d\n",
  4943. __func__,
  4944. dai_data->port_cfg.custom_tdm_header.header_type);
  4945. return 0;
  4946. }
  4947. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  4948. struct snd_ctl_elem_value *ucontrol)
  4949. {
  4950. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  4951. int i = 0;
  4952. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  4953. dai_data->port_cfg.custom_tdm_header.header[i] =
  4954. (u16)ucontrol->value.integer.value[i];
  4955. pr_debug("%s: header #%d = 0x%x\n",
  4956. __func__, i,
  4957. dai_data->port_cfg.custom_tdm_header.header[i]);
  4958. }
  4959. return 0;
  4960. }
  4961. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  4962. struct snd_ctl_elem_value *ucontrol)
  4963. {
  4964. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  4965. int i = 0;
  4966. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  4967. ucontrol->value.integer.value[i] =
  4968. dai_data->port_cfg.custom_tdm_header.header[i];
  4969. pr_debug("%s: header #%d = 0x%x\n",
  4970. __func__, i,
  4971. dai_data->port_cfg.custom_tdm_header.header[i]);
  4972. }
  4973. return 0;
  4974. }
  4975. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  4976. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  4977. msm_dai_q6_tdm_data_format_get,
  4978. msm_dai_q6_tdm_data_format_put),
  4979. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  4980. msm_dai_q6_tdm_data_format_get,
  4981. msm_dai_q6_tdm_data_format_put),
  4982. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  4983. msm_dai_q6_tdm_data_format_get,
  4984. msm_dai_q6_tdm_data_format_put),
  4985. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  4986. msm_dai_q6_tdm_data_format_get,
  4987. msm_dai_q6_tdm_data_format_put),
  4988. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  4989. msm_dai_q6_tdm_data_format_get,
  4990. msm_dai_q6_tdm_data_format_put),
  4991. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  4992. msm_dai_q6_tdm_data_format_get,
  4993. msm_dai_q6_tdm_data_format_put),
  4994. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  4995. msm_dai_q6_tdm_data_format_get,
  4996. msm_dai_q6_tdm_data_format_put),
  4997. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  4998. msm_dai_q6_tdm_data_format_get,
  4999. msm_dai_q6_tdm_data_format_put),
  5000. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  5001. msm_dai_q6_tdm_data_format_get,
  5002. msm_dai_q6_tdm_data_format_put),
  5003. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  5004. msm_dai_q6_tdm_data_format_get,
  5005. msm_dai_q6_tdm_data_format_put),
  5006. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  5007. msm_dai_q6_tdm_data_format_get,
  5008. msm_dai_q6_tdm_data_format_put),
  5009. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  5010. msm_dai_q6_tdm_data_format_get,
  5011. msm_dai_q6_tdm_data_format_put),
  5012. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  5013. msm_dai_q6_tdm_data_format_get,
  5014. msm_dai_q6_tdm_data_format_put),
  5015. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  5016. msm_dai_q6_tdm_data_format_get,
  5017. msm_dai_q6_tdm_data_format_put),
  5018. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  5019. msm_dai_q6_tdm_data_format_get,
  5020. msm_dai_q6_tdm_data_format_put),
  5021. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  5022. msm_dai_q6_tdm_data_format_get,
  5023. msm_dai_q6_tdm_data_format_put),
  5024. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  5025. msm_dai_q6_tdm_data_format_get,
  5026. msm_dai_q6_tdm_data_format_put),
  5027. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  5028. msm_dai_q6_tdm_data_format_get,
  5029. msm_dai_q6_tdm_data_format_put),
  5030. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  5031. msm_dai_q6_tdm_data_format_get,
  5032. msm_dai_q6_tdm_data_format_put),
  5033. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  5034. msm_dai_q6_tdm_data_format_get,
  5035. msm_dai_q6_tdm_data_format_put),
  5036. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  5037. msm_dai_q6_tdm_data_format_get,
  5038. msm_dai_q6_tdm_data_format_put),
  5039. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  5040. msm_dai_q6_tdm_data_format_get,
  5041. msm_dai_q6_tdm_data_format_put),
  5042. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  5043. msm_dai_q6_tdm_data_format_get,
  5044. msm_dai_q6_tdm_data_format_put),
  5045. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  5046. msm_dai_q6_tdm_data_format_get,
  5047. msm_dai_q6_tdm_data_format_put),
  5048. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  5049. msm_dai_q6_tdm_data_format_get,
  5050. msm_dai_q6_tdm_data_format_put),
  5051. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  5052. msm_dai_q6_tdm_data_format_get,
  5053. msm_dai_q6_tdm_data_format_put),
  5054. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  5055. msm_dai_q6_tdm_data_format_get,
  5056. msm_dai_q6_tdm_data_format_put),
  5057. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  5058. msm_dai_q6_tdm_data_format_get,
  5059. msm_dai_q6_tdm_data_format_put),
  5060. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  5061. msm_dai_q6_tdm_data_format_get,
  5062. msm_dai_q6_tdm_data_format_put),
  5063. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  5064. msm_dai_q6_tdm_data_format_get,
  5065. msm_dai_q6_tdm_data_format_put),
  5066. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  5067. msm_dai_q6_tdm_data_format_get,
  5068. msm_dai_q6_tdm_data_format_put),
  5069. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  5070. msm_dai_q6_tdm_data_format_get,
  5071. msm_dai_q6_tdm_data_format_put),
  5072. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  5073. msm_dai_q6_tdm_data_format_get,
  5074. msm_dai_q6_tdm_data_format_put),
  5075. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  5076. msm_dai_q6_tdm_data_format_get,
  5077. msm_dai_q6_tdm_data_format_put),
  5078. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  5079. msm_dai_q6_tdm_data_format_get,
  5080. msm_dai_q6_tdm_data_format_put),
  5081. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  5082. msm_dai_q6_tdm_data_format_get,
  5083. msm_dai_q6_tdm_data_format_put),
  5084. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  5085. msm_dai_q6_tdm_data_format_get,
  5086. msm_dai_q6_tdm_data_format_put),
  5087. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  5088. msm_dai_q6_tdm_data_format_get,
  5089. msm_dai_q6_tdm_data_format_put),
  5090. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  5091. msm_dai_q6_tdm_data_format_get,
  5092. msm_dai_q6_tdm_data_format_put),
  5093. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  5094. msm_dai_q6_tdm_data_format_get,
  5095. msm_dai_q6_tdm_data_format_put),
  5096. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  5097. msm_dai_q6_tdm_data_format_get,
  5098. msm_dai_q6_tdm_data_format_put),
  5099. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  5100. msm_dai_q6_tdm_data_format_get,
  5101. msm_dai_q6_tdm_data_format_put),
  5102. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  5103. msm_dai_q6_tdm_data_format_get,
  5104. msm_dai_q6_tdm_data_format_put),
  5105. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  5106. msm_dai_q6_tdm_data_format_get,
  5107. msm_dai_q6_tdm_data_format_put),
  5108. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  5109. msm_dai_q6_tdm_data_format_get,
  5110. msm_dai_q6_tdm_data_format_put),
  5111. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  5112. msm_dai_q6_tdm_data_format_get,
  5113. msm_dai_q6_tdm_data_format_put),
  5114. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  5115. msm_dai_q6_tdm_data_format_get,
  5116. msm_dai_q6_tdm_data_format_put),
  5117. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  5118. msm_dai_q6_tdm_data_format_get,
  5119. msm_dai_q6_tdm_data_format_put),
  5120. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  5121. msm_dai_q6_tdm_data_format_get,
  5122. msm_dai_q6_tdm_data_format_put),
  5123. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  5124. msm_dai_q6_tdm_data_format_get,
  5125. msm_dai_q6_tdm_data_format_put),
  5126. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  5127. msm_dai_q6_tdm_data_format_get,
  5128. msm_dai_q6_tdm_data_format_put),
  5129. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  5130. msm_dai_q6_tdm_data_format_get,
  5131. msm_dai_q6_tdm_data_format_put),
  5132. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  5133. msm_dai_q6_tdm_data_format_get,
  5134. msm_dai_q6_tdm_data_format_put),
  5135. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  5136. msm_dai_q6_tdm_data_format_get,
  5137. msm_dai_q6_tdm_data_format_put),
  5138. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  5139. msm_dai_q6_tdm_data_format_get,
  5140. msm_dai_q6_tdm_data_format_put),
  5141. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  5142. msm_dai_q6_tdm_data_format_get,
  5143. msm_dai_q6_tdm_data_format_put),
  5144. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  5145. msm_dai_q6_tdm_data_format_get,
  5146. msm_dai_q6_tdm_data_format_put),
  5147. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  5148. msm_dai_q6_tdm_data_format_get,
  5149. msm_dai_q6_tdm_data_format_put),
  5150. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  5151. msm_dai_q6_tdm_data_format_get,
  5152. msm_dai_q6_tdm_data_format_put),
  5153. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  5154. msm_dai_q6_tdm_data_format_get,
  5155. msm_dai_q6_tdm_data_format_put),
  5156. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  5157. msm_dai_q6_tdm_data_format_get,
  5158. msm_dai_q6_tdm_data_format_put),
  5159. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  5160. msm_dai_q6_tdm_data_format_get,
  5161. msm_dai_q6_tdm_data_format_put),
  5162. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  5163. msm_dai_q6_tdm_data_format_get,
  5164. msm_dai_q6_tdm_data_format_put),
  5165. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  5166. msm_dai_q6_tdm_data_format_get,
  5167. msm_dai_q6_tdm_data_format_put),
  5168. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  5169. msm_dai_q6_tdm_data_format_get,
  5170. msm_dai_q6_tdm_data_format_put),
  5171. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  5172. msm_dai_q6_tdm_data_format_get,
  5173. msm_dai_q6_tdm_data_format_put),
  5174. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  5175. msm_dai_q6_tdm_data_format_get,
  5176. msm_dai_q6_tdm_data_format_put),
  5177. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  5178. msm_dai_q6_tdm_data_format_get,
  5179. msm_dai_q6_tdm_data_format_put),
  5180. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  5181. msm_dai_q6_tdm_data_format_get,
  5182. msm_dai_q6_tdm_data_format_put),
  5183. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  5184. msm_dai_q6_tdm_data_format_get,
  5185. msm_dai_q6_tdm_data_format_put),
  5186. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  5187. msm_dai_q6_tdm_data_format_get,
  5188. msm_dai_q6_tdm_data_format_put),
  5189. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  5190. msm_dai_q6_tdm_data_format_get,
  5191. msm_dai_q6_tdm_data_format_put),
  5192. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  5193. msm_dai_q6_tdm_data_format_get,
  5194. msm_dai_q6_tdm_data_format_put),
  5195. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  5196. msm_dai_q6_tdm_data_format_get,
  5197. msm_dai_q6_tdm_data_format_put),
  5198. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  5199. msm_dai_q6_tdm_data_format_get,
  5200. msm_dai_q6_tdm_data_format_put),
  5201. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  5202. msm_dai_q6_tdm_data_format_get,
  5203. msm_dai_q6_tdm_data_format_put),
  5204. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  5205. msm_dai_q6_tdm_data_format_get,
  5206. msm_dai_q6_tdm_data_format_put),
  5207. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  5208. msm_dai_q6_tdm_data_format_get,
  5209. msm_dai_q6_tdm_data_format_put),
  5210. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  5211. msm_dai_q6_tdm_data_format_get,
  5212. msm_dai_q6_tdm_data_format_put),
  5213. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  5214. msm_dai_q6_tdm_data_format_get,
  5215. msm_dai_q6_tdm_data_format_put),
  5216. };
  5217. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  5218. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  5219. msm_dai_q6_tdm_header_type_get,
  5220. msm_dai_q6_tdm_header_type_put),
  5221. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  5222. msm_dai_q6_tdm_header_type_get,
  5223. msm_dai_q6_tdm_header_type_put),
  5224. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  5225. msm_dai_q6_tdm_header_type_get,
  5226. msm_dai_q6_tdm_header_type_put),
  5227. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  5228. msm_dai_q6_tdm_header_type_get,
  5229. msm_dai_q6_tdm_header_type_put),
  5230. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  5231. msm_dai_q6_tdm_header_type_get,
  5232. msm_dai_q6_tdm_header_type_put),
  5233. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  5234. msm_dai_q6_tdm_header_type_get,
  5235. msm_dai_q6_tdm_header_type_put),
  5236. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  5237. msm_dai_q6_tdm_header_type_get,
  5238. msm_dai_q6_tdm_header_type_put),
  5239. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  5240. msm_dai_q6_tdm_header_type_get,
  5241. msm_dai_q6_tdm_header_type_put),
  5242. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  5243. msm_dai_q6_tdm_header_type_get,
  5244. msm_dai_q6_tdm_header_type_put),
  5245. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  5246. msm_dai_q6_tdm_header_type_get,
  5247. msm_dai_q6_tdm_header_type_put),
  5248. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  5249. msm_dai_q6_tdm_header_type_get,
  5250. msm_dai_q6_tdm_header_type_put),
  5251. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  5252. msm_dai_q6_tdm_header_type_get,
  5253. msm_dai_q6_tdm_header_type_put),
  5254. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  5255. msm_dai_q6_tdm_header_type_get,
  5256. msm_dai_q6_tdm_header_type_put),
  5257. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  5258. msm_dai_q6_tdm_header_type_get,
  5259. msm_dai_q6_tdm_header_type_put),
  5260. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  5261. msm_dai_q6_tdm_header_type_get,
  5262. msm_dai_q6_tdm_header_type_put),
  5263. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  5264. msm_dai_q6_tdm_header_type_get,
  5265. msm_dai_q6_tdm_header_type_put),
  5266. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  5267. msm_dai_q6_tdm_header_type_get,
  5268. msm_dai_q6_tdm_header_type_put),
  5269. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  5270. msm_dai_q6_tdm_header_type_get,
  5271. msm_dai_q6_tdm_header_type_put),
  5272. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  5273. msm_dai_q6_tdm_header_type_get,
  5274. msm_dai_q6_tdm_header_type_put),
  5275. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  5276. msm_dai_q6_tdm_header_type_get,
  5277. msm_dai_q6_tdm_header_type_put),
  5278. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  5279. msm_dai_q6_tdm_header_type_get,
  5280. msm_dai_q6_tdm_header_type_put),
  5281. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  5282. msm_dai_q6_tdm_header_type_get,
  5283. msm_dai_q6_tdm_header_type_put),
  5284. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  5285. msm_dai_q6_tdm_header_type_get,
  5286. msm_dai_q6_tdm_header_type_put),
  5287. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  5288. msm_dai_q6_tdm_header_type_get,
  5289. msm_dai_q6_tdm_header_type_put),
  5290. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  5291. msm_dai_q6_tdm_header_type_get,
  5292. msm_dai_q6_tdm_header_type_put),
  5293. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  5294. msm_dai_q6_tdm_header_type_get,
  5295. msm_dai_q6_tdm_header_type_put),
  5296. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  5297. msm_dai_q6_tdm_header_type_get,
  5298. msm_dai_q6_tdm_header_type_put),
  5299. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  5300. msm_dai_q6_tdm_header_type_get,
  5301. msm_dai_q6_tdm_header_type_put),
  5302. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  5303. msm_dai_q6_tdm_header_type_get,
  5304. msm_dai_q6_tdm_header_type_put),
  5305. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  5306. msm_dai_q6_tdm_header_type_get,
  5307. msm_dai_q6_tdm_header_type_put),
  5308. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  5309. msm_dai_q6_tdm_header_type_get,
  5310. msm_dai_q6_tdm_header_type_put),
  5311. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  5312. msm_dai_q6_tdm_header_type_get,
  5313. msm_dai_q6_tdm_header_type_put),
  5314. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  5315. msm_dai_q6_tdm_header_type_get,
  5316. msm_dai_q6_tdm_header_type_put),
  5317. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  5318. msm_dai_q6_tdm_header_type_get,
  5319. msm_dai_q6_tdm_header_type_put),
  5320. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  5321. msm_dai_q6_tdm_header_type_get,
  5322. msm_dai_q6_tdm_header_type_put),
  5323. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  5324. msm_dai_q6_tdm_header_type_get,
  5325. msm_dai_q6_tdm_header_type_put),
  5326. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  5327. msm_dai_q6_tdm_header_type_get,
  5328. msm_dai_q6_tdm_header_type_put),
  5329. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  5330. msm_dai_q6_tdm_header_type_get,
  5331. msm_dai_q6_tdm_header_type_put),
  5332. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  5333. msm_dai_q6_tdm_header_type_get,
  5334. msm_dai_q6_tdm_header_type_put),
  5335. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  5336. msm_dai_q6_tdm_header_type_get,
  5337. msm_dai_q6_tdm_header_type_put),
  5338. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  5339. msm_dai_q6_tdm_header_type_get,
  5340. msm_dai_q6_tdm_header_type_put),
  5341. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  5342. msm_dai_q6_tdm_header_type_get,
  5343. msm_dai_q6_tdm_header_type_put),
  5344. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  5345. msm_dai_q6_tdm_header_type_get,
  5346. msm_dai_q6_tdm_header_type_put),
  5347. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  5348. msm_dai_q6_tdm_header_type_get,
  5349. msm_dai_q6_tdm_header_type_put),
  5350. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  5351. msm_dai_q6_tdm_header_type_get,
  5352. msm_dai_q6_tdm_header_type_put),
  5353. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  5354. msm_dai_q6_tdm_header_type_get,
  5355. msm_dai_q6_tdm_header_type_put),
  5356. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  5357. msm_dai_q6_tdm_header_type_get,
  5358. msm_dai_q6_tdm_header_type_put),
  5359. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  5360. msm_dai_q6_tdm_header_type_get,
  5361. msm_dai_q6_tdm_header_type_put),
  5362. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  5363. msm_dai_q6_tdm_header_type_get,
  5364. msm_dai_q6_tdm_header_type_put),
  5365. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  5366. msm_dai_q6_tdm_header_type_get,
  5367. msm_dai_q6_tdm_header_type_put),
  5368. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  5369. msm_dai_q6_tdm_header_type_get,
  5370. msm_dai_q6_tdm_header_type_put),
  5371. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  5372. msm_dai_q6_tdm_header_type_get,
  5373. msm_dai_q6_tdm_header_type_put),
  5374. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  5375. msm_dai_q6_tdm_header_type_get,
  5376. msm_dai_q6_tdm_header_type_put),
  5377. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  5378. msm_dai_q6_tdm_header_type_get,
  5379. msm_dai_q6_tdm_header_type_put),
  5380. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  5381. msm_dai_q6_tdm_header_type_get,
  5382. msm_dai_q6_tdm_header_type_put),
  5383. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  5384. msm_dai_q6_tdm_header_type_get,
  5385. msm_dai_q6_tdm_header_type_put),
  5386. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  5387. msm_dai_q6_tdm_header_type_get,
  5388. msm_dai_q6_tdm_header_type_put),
  5389. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  5390. msm_dai_q6_tdm_header_type_get,
  5391. msm_dai_q6_tdm_header_type_put),
  5392. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  5393. msm_dai_q6_tdm_header_type_get,
  5394. msm_dai_q6_tdm_header_type_put),
  5395. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  5396. msm_dai_q6_tdm_header_type_get,
  5397. msm_dai_q6_tdm_header_type_put),
  5398. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  5399. msm_dai_q6_tdm_header_type_get,
  5400. msm_dai_q6_tdm_header_type_put),
  5401. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  5402. msm_dai_q6_tdm_header_type_get,
  5403. msm_dai_q6_tdm_header_type_put),
  5404. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  5405. msm_dai_q6_tdm_header_type_get,
  5406. msm_dai_q6_tdm_header_type_put),
  5407. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  5408. msm_dai_q6_tdm_header_type_get,
  5409. msm_dai_q6_tdm_header_type_put),
  5410. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  5411. msm_dai_q6_tdm_header_type_get,
  5412. msm_dai_q6_tdm_header_type_put),
  5413. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  5414. msm_dai_q6_tdm_header_type_get,
  5415. msm_dai_q6_tdm_header_type_put),
  5416. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  5417. msm_dai_q6_tdm_header_type_get,
  5418. msm_dai_q6_tdm_header_type_put),
  5419. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  5420. msm_dai_q6_tdm_header_type_get,
  5421. msm_dai_q6_tdm_header_type_put),
  5422. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  5423. msm_dai_q6_tdm_header_type_get,
  5424. msm_dai_q6_tdm_header_type_put),
  5425. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  5426. msm_dai_q6_tdm_header_type_get,
  5427. msm_dai_q6_tdm_header_type_put),
  5428. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  5429. msm_dai_q6_tdm_header_type_get,
  5430. msm_dai_q6_tdm_header_type_put),
  5431. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  5432. msm_dai_q6_tdm_header_type_get,
  5433. msm_dai_q6_tdm_header_type_put),
  5434. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  5435. msm_dai_q6_tdm_header_type_get,
  5436. msm_dai_q6_tdm_header_type_put),
  5437. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  5438. msm_dai_q6_tdm_header_type_get,
  5439. msm_dai_q6_tdm_header_type_put),
  5440. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  5441. msm_dai_q6_tdm_header_type_get,
  5442. msm_dai_q6_tdm_header_type_put),
  5443. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  5444. msm_dai_q6_tdm_header_type_get,
  5445. msm_dai_q6_tdm_header_type_put),
  5446. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  5447. msm_dai_q6_tdm_header_type_get,
  5448. msm_dai_q6_tdm_header_type_put),
  5449. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  5450. msm_dai_q6_tdm_header_type_get,
  5451. msm_dai_q6_tdm_header_type_put),
  5452. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  5453. msm_dai_q6_tdm_header_type_get,
  5454. msm_dai_q6_tdm_header_type_put),
  5455. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  5456. msm_dai_q6_tdm_header_type_get,
  5457. msm_dai_q6_tdm_header_type_put),
  5458. };
  5459. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  5460. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  5461. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5462. msm_dai_q6_tdm_header_get,
  5463. msm_dai_q6_tdm_header_put),
  5464. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  5465. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5466. msm_dai_q6_tdm_header_get,
  5467. msm_dai_q6_tdm_header_put),
  5468. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  5469. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5470. msm_dai_q6_tdm_header_get,
  5471. msm_dai_q6_tdm_header_put),
  5472. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  5473. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5474. msm_dai_q6_tdm_header_get,
  5475. msm_dai_q6_tdm_header_put),
  5476. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  5477. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5478. msm_dai_q6_tdm_header_get,
  5479. msm_dai_q6_tdm_header_put),
  5480. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  5481. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5482. msm_dai_q6_tdm_header_get,
  5483. msm_dai_q6_tdm_header_put),
  5484. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  5485. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5486. msm_dai_q6_tdm_header_get,
  5487. msm_dai_q6_tdm_header_put),
  5488. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  5489. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5490. msm_dai_q6_tdm_header_get,
  5491. msm_dai_q6_tdm_header_put),
  5492. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  5493. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5494. msm_dai_q6_tdm_header_get,
  5495. msm_dai_q6_tdm_header_put),
  5496. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  5497. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5498. msm_dai_q6_tdm_header_get,
  5499. msm_dai_q6_tdm_header_put),
  5500. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  5501. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5502. msm_dai_q6_tdm_header_get,
  5503. msm_dai_q6_tdm_header_put),
  5504. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  5505. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5506. msm_dai_q6_tdm_header_get,
  5507. msm_dai_q6_tdm_header_put),
  5508. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  5509. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5510. msm_dai_q6_tdm_header_get,
  5511. msm_dai_q6_tdm_header_put),
  5512. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  5513. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5514. msm_dai_q6_tdm_header_get,
  5515. msm_dai_q6_tdm_header_put),
  5516. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  5517. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5518. msm_dai_q6_tdm_header_get,
  5519. msm_dai_q6_tdm_header_put),
  5520. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  5521. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5522. msm_dai_q6_tdm_header_get,
  5523. msm_dai_q6_tdm_header_put),
  5524. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  5525. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5526. msm_dai_q6_tdm_header_get,
  5527. msm_dai_q6_tdm_header_put),
  5528. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  5529. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5530. msm_dai_q6_tdm_header_get,
  5531. msm_dai_q6_tdm_header_put),
  5532. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  5533. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5534. msm_dai_q6_tdm_header_get,
  5535. msm_dai_q6_tdm_header_put),
  5536. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  5537. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5538. msm_dai_q6_tdm_header_get,
  5539. msm_dai_q6_tdm_header_put),
  5540. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  5541. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5542. msm_dai_q6_tdm_header_get,
  5543. msm_dai_q6_tdm_header_put),
  5544. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  5545. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5546. msm_dai_q6_tdm_header_get,
  5547. msm_dai_q6_tdm_header_put),
  5548. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  5549. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5550. msm_dai_q6_tdm_header_get,
  5551. msm_dai_q6_tdm_header_put),
  5552. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  5553. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5554. msm_dai_q6_tdm_header_get,
  5555. msm_dai_q6_tdm_header_put),
  5556. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  5557. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5558. msm_dai_q6_tdm_header_get,
  5559. msm_dai_q6_tdm_header_put),
  5560. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  5561. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5562. msm_dai_q6_tdm_header_get,
  5563. msm_dai_q6_tdm_header_put),
  5564. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  5565. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5566. msm_dai_q6_tdm_header_get,
  5567. msm_dai_q6_tdm_header_put),
  5568. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  5569. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5570. msm_dai_q6_tdm_header_get,
  5571. msm_dai_q6_tdm_header_put),
  5572. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  5573. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5574. msm_dai_q6_tdm_header_get,
  5575. msm_dai_q6_tdm_header_put),
  5576. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  5577. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5578. msm_dai_q6_tdm_header_get,
  5579. msm_dai_q6_tdm_header_put),
  5580. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  5581. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5582. msm_dai_q6_tdm_header_get,
  5583. msm_dai_q6_tdm_header_put),
  5584. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  5585. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5586. msm_dai_q6_tdm_header_get,
  5587. msm_dai_q6_tdm_header_put),
  5588. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  5589. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5590. msm_dai_q6_tdm_header_get,
  5591. msm_dai_q6_tdm_header_put),
  5592. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  5593. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5594. msm_dai_q6_tdm_header_get,
  5595. msm_dai_q6_tdm_header_put),
  5596. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  5597. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5598. msm_dai_q6_tdm_header_get,
  5599. msm_dai_q6_tdm_header_put),
  5600. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  5601. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5602. msm_dai_q6_tdm_header_get,
  5603. msm_dai_q6_tdm_header_put),
  5604. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  5605. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5606. msm_dai_q6_tdm_header_get,
  5607. msm_dai_q6_tdm_header_put),
  5608. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  5609. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5610. msm_dai_q6_tdm_header_get,
  5611. msm_dai_q6_tdm_header_put),
  5612. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  5613. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5614. msm_dai_q6_tdm_header_get,
  5615. msm_dai_q6_tdm_header_put),
  5616. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  5617. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5618. msm_dai_q6_tdm_header_get,
  5619. msm_dai_q6_tdm_header_put),
  5620. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  5621. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5622. msm_dai_q6_tdm_header_get,
  5623. msm_dai_q6_tdm_header_put),
  5624. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  5625. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5626. msm_dai_q6_tdm_header_get,
  5627. msm_dai_q6_tdm_header_put),
  5628. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  5629. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5630. msm_dai_q6_tdm_header_get,
  5631. msm_dai_q6_tdm_header_put),
  5632. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  5633. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5634. msm_dai_q6_tdm_header_get,
  5635. msm_dai_q6_tdm_header_put),
  5636. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  5637. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5638. msm_dai_q6_tdm_header_get,
  5639. msm_dai_q6_tdm_header_put),
  5640. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  5641. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5642. msm_dai_q6_tdm_header_get,
  5643. msm_dai_q6_tdm_header_put),
  5644. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  5645. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5646. msm_dai_q6_tdm_header_get,
  5647. msm_dai_q6_tdm_header_put),
  5648. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  5649. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5650. msm_dai_q6_tdm_header_get,
  5651. msm_dai_q6_tdm_header_put),
  5652. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  5653. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5654. msm_dai_q6_tdm_header_get,
  5655. msm_dai_q6_tdm_header_put),
  5656. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  5657. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5658. msm_dai_q6_tdm_header_get,
  5659. msm_dai_q6_tdm_header_put),
  5660. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  5661. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5662. msm_dai_q6_tdm_header_get,
  5663. msm_dai_q6_tdm_header_put),
  5664. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  5665. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5666. msm_dai_q6_tdm_header_get,
  5667. msm_dai_q6_tdm_header_put),
  5668. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  5669. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5670. msm_dai_q6_tdm_header_get,
  5671. msm_dai_q6_tdm_header_put),
  5672. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  5673. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5674. msm_dai_q6_tdm_header_get,
  5675. msm_dai_q6_tdm_header_put),
  5676. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  5677. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5678. msm_dai_q6_tdm_header_get,
  5679. msm_dai_q6_tdm_header_put),
  5680. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  5681. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5682. msm_dai_q6_tdm_header_get,
  5683. msm_dai_q6_tdm_header_put),
  5684. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  5685. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5686. msm_dai_q6_tdm_header_get,
  5687. msm_dai_q6_tdm_header_put),
  5688. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  5689. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5690. msm_dai_q6_tdm_header_get,
  5691. msm_dai_q6_tdm_header_put),
  5692. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  5693. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5694. msm_dai_q6_tdm_header_get,
  5695. msm_dai_q6_tdm_header_put),
  5696. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  5697. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5698. msm_dai_q6_tdm_header_get,
  5699. msm_dai_q6_tdm_header_put),
  5700. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  5701. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5702. msm_dai_q6_tdm_header_get,
  5703. msm_dai_q6_tdm_header_put),
  5704. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  5705. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5706. msm_dai_q6_tdm_header_get,
  5707. msm_dai_q6_tdm_header_put),
  5708. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  5709. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5710. msm_dai_q6_tdm_header_get,
  5711. msm_dai_q6_tdm_header_put),
  5712. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  5713. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5714. msm_dai_q6_tdm_header_get,
  5715. msm_dai_q6_tdm_header_put),
  5716. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  5717. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5718. msm_dai_q6_tdm_header_get,
  5719. msm_dai_q6_tdm_header_put),
  5720. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  5721. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5722. msm_dai_q6_tdm_header_get,
  5723. msm_dai_q6_tdm_header_put),
  5724. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  5725. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5726. msm_dai_q6_tdm_header_get,
  5727. msm_dai_q6_tdm_header_put),
  5728. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  5729. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5730. msm_dai_q6_tdm_header_get,
  5731. msm_dai_q6_tdm_header_put),
  5732. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  5733. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5734. msm_dai_q6_tdm_header_get,
  5735. msm_dai_q6_tdm_header_put),
  5736. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  5737. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5738. msm_dai_q6_tdm_header_get,
  5739. msm_dai_q6_tdm_header_put),
  5740. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  5741. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5742. msm_dai_q6_tdm_header_get,
  5743. msm_dai_q6_tdm_header_put),
  5744. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  5745. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5746. msm_dai_q6_tdm_header_get,
  5747. msm_dai_q6_tdm_header_put),
  5748. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  5749. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5750. msm_dai_q6_tdm_header_get,
  5751. msm_dai_q6_tdm_header_put),
  5752. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  5753. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5754. msm_dai_q6_tdm_header_get,
  5755. msm_dai_q6_tdm_header_put),
  5756. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  5757. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5758. msm_dai_q6_tdm_header_get,
  5759. msm_dai_q6_tdm_header_put),
  5760. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  5761. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5762. msm_dai_q6_tdm_header_get,
  5763. msm_dai_q6_tdm_header_put),
  5764. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  5765. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5766. msm_dai_q6_tdm_header_get,
  5767. msm_dai_q6_tdm_header_put),
  5768. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  5769. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5770. msm_dai_q6_tdm_header_get,
  5771. msm_dai_q6_tdm_header_put),
  5772. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  5773. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5774. msm_dai_q6_tdm_header_get,
  5775. msm_dai_q6_tdm_header_put),
  5776. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  5777. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  5778. msm_dai_q6_tdm_header_get,
  5779. msm_dai_q6_tdm_header_put),
  5780. };
  5781. static int msm_dai_q6_tdm_set_clk(
  5782. struct msm_dai_q6_tdm_dai_data *dai_data,
  5783. u16 port_id, bool enable)
  5784. {
  5785. int rc = 0;
  5786. dai_data->clk_set.enable = enable;
  5787. rc = afe_set_lpass_clock_v2(port_id,
  5788. &dai_data->clk_set);
  5789. if (rc < 0)
  5790. pr_err("%s: afe lpass clock failed, err:%d\n",
  5791. __func__, rc);
  5792. return rc;
  5793. }
  5794. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  5795. {
  5796. int rc = 0;
  5797. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  5798. dev_get_drvdata(dai->dev);
  5799. struct snd_kcontrol *data_format_kcontrol = NULL;
  5800. struct snd_kcontrol *header_type_kcontrol = NULL;
  5801. struct snd_kcontrol *header_kcontrol = NULL;
  5802. int port_idx = 0;
  5803. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  5804. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  5805. const struct snd_kcontrol_new *header_ctrl = NULL;
  5806. msm_dai_q6_set_dai_id(dai);
  5807. port_idx = msm_dai_q6_get_port_idx(dai->id);
  5808. if (port_idx < 0) {
  5809. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  5810. __func__, dai->id);
  5811. rc = -EINVAL;
  5812. goto rtn;
  5813. }
  5814. data_format_ctrl =
  5815. &tdm_config_controls_data_format[port_idx];
  5816. header_type_ctrl =
  5817. &tdm_config_controls_header_type[port_idx];
  5818. header_ctrl =
  5819. &tdm_config_controls_header[port_idx];
  5820. if (data_format_ctrl) {
  5821. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  5822. tdm_dai_data);
  5823. rc = snd_ctl_add(dai->component->card->snd_card,
  5824. data_format_kcontrol);
  5825. if (rc < 0) {
  5826. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  5827. __func__, dai->name);
  5828. goto rtn;
  5829. }
  5830. }
  5831. if (header_type_ctrl) {
  5832. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  5833. tdm_dai_data);
  5834. rc = snd_ctl_add(dai->component->card->snd_card,
  5835. header_type_kcontrol);
  5836. if (rc < 0) {
  5837. if (data_format_kcontrol)
  5838. snd_ctl_remove(dai->component->card->snd_card,
  5839. data_format_kcontrol);
  5840. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  5841. __func__, dai->name);
  5842. goto rtn;
  5843. }
  5844. }
  5845. if (header_ctrl) {
  5846. header_kcontrol = snd_ctl_new1(header_ctrl,
  5847. tdm_dai_data);
  5848. rc = snd_ctl_add(dai->component->card->snd_card,
  5849. header_kcontrol);
  5850. if (rc < 0) {
  5851. if (header_type_kcontrol)
  5852. snd_ctl_remove(dai->component->card->snd_card,
  5853. header_type_kcontrol);
  5854. if (data_format_kcontrol)
  5855. snd_ctl_remove(dai->component->card->snd_card,
  5856. data_format_kcontrol);
  5857. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  5858. __func__, dai->name);
  5859. goto rtn;
  5860. }
  5861. }
  5862. rc = msm_dai_q6_dai_add_route(dai);
  5863. rtn:
  5864. return rc;
  5865. }
  5866. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  5867. {
  5868. int rc = 0;
  5869. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  5870. dev_get_drvdata(dai->dev);
  5871. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  5872. int group_idx = 0;
  5873. atomic_t *group_ref = NULL;
  5874. group_idx = msm_dai_q6_get_group_idx(dai->id);
  5875. if (group_idx < 0) {
  5876. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  5877. __func__, dai->id);
  5878. return -EINVAL;
  5879. }
  5880. group_ref = &tdm_group_ref[group_idx];
  5881. /* If AFE port is still up, close it */
  5882. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  5883. rc = afe_close(dai->id); /* can block */
  5884. if (rc < 0) {
  5885. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  5886. __func__, dai->id);
  5887. }
  5888. atomic_dec(group_ref);
  5889. clear_bit(STATUS_PORT_STARTED,
  5890. tdm_dai_data->status_mask);
  5891. if (atomic_read(group_ref) == 0) {
  5892. rc = afe_port_group_enable(group_id,
  5893. NULL, false);
  5894. if (rc < 0) {
  5895. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  5896. group_id);
  5897. }
  5898. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  5899. dai->id, false);
  5900. if (rc < 0) {
  5901. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  5902. __func__, dai->id);
  5903. }
  5904. }
  5905. }
  5906. return 0;
  5907. }
  5908. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  5909. unsigned int tx_mask,
  5910. unsigned int rx_mask,
  5911. int slots, int slot_width)
  5912. {
  5913. int rc = 0;
  5914. struct msm_dai_q6_tdm_dai_data *dai_data =
  5915. dev_get_drvdata(dai->dev);
  5916. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  5917. &dai_data->group_cfg.tdm_cfg;
  5918. unsigned int cap_mask;
  5919. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  5920. /* HW only supports 16 and 32 bit slot width configuration */
  5921. if ((slot_width != 16) && (slot_width != 32)) {
  5922. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  5923. __func__, slot_width);
  5924. return -EINVAL;
  5925. }
  5926. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  5927. switch (slots) {
  5928. case 2:
  5929. cap_mask = 0x03;
  5930. break;
  5931. case 4:
  5932. cap_mask = 0x0F;
  5933. break;
  5934. case 8:
  5935. cap_mask = 0xFF;
  5936. break;
  5937. case 16:
  5938. cap_mask = 0xFFFF;
  5939. break;
  5940. default:
  5941. dev_err(dai->dev, "%s: invalid slots %d\n",
  5942. __func__, slots);
  5943. return -EINVAL;
  5944. }
  5945. switch (dai->id) {
  5946. case AFE_PORT_ID_PRIMARY_TDM_RX:
  5947. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  5948. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  5949. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  5950. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  5951. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  5952. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  5953. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  5954. case AFE_PORT_ID_SECONDARY_TDM_RX:
  5955. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  5956. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  5957. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  5958. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  5959. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  5960. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  5961. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  5962. case AFE_PORT_ID_TERTIARY_TDM_RX:
  5963. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  5964. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  5965. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  5966. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  5967. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  5968. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  5969. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  5970. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  5971. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  5972. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  5973. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  5974. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  5975. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  5976. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  5977. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  5978. case AFE_PORT_ID_QUINARY_TDM_RX:
  5979. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  5980. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  5981. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  5982. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  5983. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  5984. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  5985. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  5986. tdm_group->nslots_per_frame = slots;
  5987. tdm_group->slot_width = slot_width;
  5988. tdm_group->slot_mask = rx_mask & cap_mask;
  5989. break;
  5990. case AFE_PORT_ID_PRIMARY_TDM_TX:
  5991. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  5992. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  5993. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  5994. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  5995. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  5996. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  5997. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  5998. case AFE_PORT_ID_SECONDARY_TDM_TX:
  5999. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  6000. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  6001. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  6002. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  6003. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  6004. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  6005. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  6006. case AFE_PORT_ID_TERTIARY_TDM_TX:
  6007. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  6008. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  6009. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  6010. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  6011. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  6012. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  6013. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  6014. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  6015. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  6016. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  6017. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  6018. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  6019. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  6020. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  6021. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  6022. case AFE_PORT_ID_QUINARY_TDM_TX:
  6023. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  6024. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  6025. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  6026. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  6027. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  6028. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  6029. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  6030. tdm_group->nslots_per_frame = slots;
  6031. tdm_group->slot_width = slot_width;
  6032. tdm_group->slot_mask = tx_mask & cap_mask;
  6033. break;
  6034. default:
  6035. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  6036. __func__, dai->id);
  6037. return -EINVAL;
  6038. }
  6039. return rc;
  6040. }
  6041. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  6042. int clk_id, unsigned int freq, int dir)
  6043. {
  6044. struct msm_dai_q6_tdm_dai_data *dai_data =
  6045. dev_get_drvdata(dai->dev);
  6046. switch (dai->id) {
  6047. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  6048. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  6049. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  6050. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  6051. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  6052. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  6053. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  6054. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  6055. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  6056. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  6057. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  6058. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  6059. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  6060. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  6061. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  6062. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  6063. dai_data->clk_set.clk_freq_in_hz = freq;
  6064. break;
  6065. default:
  6066. return -EINVAL;
  6067. }
  6068. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  6069. __func__, dai->id, freq);
  6070. return 0;
  6071. }
  6072. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  6073. unsigned int tx_num, unsigned int *tx_slot,
  6074. unsigned int rx_num, unsigned int *rx_slot)
  6075. {
  6076. int rc = 0;
  6077. struct msm_dai_q6_tdm_dai_data *dai_data =
  6078. dev_get_drvdata(dai->dev);
  6079. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  6080. &dai_data->port_cfg.slot_mapping;
  6081. int i = 0;
  6082. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  6083. switch (dai->id) {
  6084. case AFE_PORT_ID_PRIMARY_TDM_RX:
  6085. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  6086. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  6087. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  6088. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  6089. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  6090. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  6091. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  6092. case AFE_PORT_ID_SECONDARY_TDM_RX:
  6093. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  6094. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  6095. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  6096. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  6097. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  6098. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  6099. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  6100. case AFE_PORT_ID_TERTIARY_TDM_RX:
  6101. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  6102. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  6103. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  6104. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  6105. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  6106. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  6107. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  6108. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  6109. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  6110. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  6111. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  6112. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  6113. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  6114. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  6115. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  6116. case AFE_PORT_ID_QUINARY_TDM_RX:
  6117. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  6118. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  6119. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  6120. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  6121. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  6122. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  6123. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  6124. if (!rx_slot) {
  6125. dev_err(dai->dev, "%s: rx slot not found\n", __func__);
  6126. return -EINVAL;
  6127. }
  6128. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  6129. dev_err(dai->dev, "%s: invalid rx num %d\n", __func__,
  6130. rx_num);
  6131. return -EINVAL;
  6132. }
  6133. for (i = 0; i < rx_num; i++)
  6134. slot_mapping->offset[i] = rx_slot[i];
  6135. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  6136. slot_mapping->offset[i] =
  6137. AFE_SLOT_MAPPING_OFFSET_INVALID;
  6138. slot_mapping->num_channel = rx_num;
  6139. break;
  6140. case AFE_PORT_ID_PRIMARY_TDM_TX:
  6141. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  6142. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  6143. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  6144. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  6145. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  6146. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  6147. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  6148. case AFE_PORT_ID_SECONDARY_TDM_TX:
  6149. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  6150. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  6151. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  6152. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  6153. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  6154. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  6155. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  6156. case AFE_PORT_ID_TERTIARY_TDM_TX:
  6157. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  6158. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  6159. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  6160. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  6161. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  6162. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  6163. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  6164. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  6165. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  6166. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  6167. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  6168. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  6169. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  6170. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  6171. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  6172. case AFE_PORT_ID_QUINARY_TDM_TX:
  6173. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  6174. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  6175. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  6176. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  6177. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  6178. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  6179. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  6180. if (!tx_slot) {
  6181. dev_err(dai->dev, "%s: tx slot not found\n", __func__);
  6182. return -EINVAL;
  6183. }
  6184. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  6185. dev_err(dai->dev, "%s: invalid tx num %d\n", __func__,
  6186. tx_num);
  6187. return -EINVAL;
  6188. }
  6189. for (i = 0; i < tx_num; i++)
  6190. slot_mapping->offset[i] = tx_slot[i];
  6191. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  6192. slot_mapping->offset[i] =
  6193. AFE_SLOT_MAPPING_OFFSET_INVALID;
  6194. slot_mapping->num_channel = tx_num;
  6195. break;
  6196. default:
  6197. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  6198. __func__, dai->id);
  6199. return -EINVAL;
  6200. }
  6201. return rc;
  6202. }
  6203. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  6204. struct snd_pcm_hw_params *params,
  6205. struct snd_soc_dai *dai)
  6206. {
  6207. struct msm_dai_q6_tdm_dai_data *dai_data =
  6208. dev_get_drvdata(dai->dev);
  6209. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  6210. &dai_data->group_cfg.tdm_cfg;
  6211. struct afe_param_id_tdm_cfg *tdm =
  6212. &dai_data->port_cfg.tdm;
  6213. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  6214. &dai_data->port_cfg.slot_mapping;
  6215. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  6216. &dai_data->port_cfg.custom_tdm_header;
  6217. pr_debug("%s: dev_name: %s\n",
  6218. __func__, dev_name(dai->dev));
  6219. if ((params_channels(params) == 0) ||
  6220. (params_channels(params) > 8)) {
  6221. dev_err(dai->dev, "%s: invalid param channels %d\n",
  6222. __func__, params_channels(params));
  6223. return -EINVAL;
  6224. }
  6225. switch (params_format(params)) {
  6226. case SNDRV_PCM_FORMAT_S16_LE:
  6227. dai_data->bitwidth = 16;
  6228. break;
  6229. case SNDRV_PCM_FORMAT_S24_LE:
  6230. case SNDRV_PCM_FORMAT_S24_3LE:
  6231. dai_data->bitwidth = 24;
  6232. break;
  6233. case SNDRV_PCM_FORMAT_S32_LE:
  6234. dai_data->bitwidth = 32;
  6235. break;
  6236. default:
  6237. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  6238. __func__, params_format(params));
  6239. return -EINVAL;
  6240. }
  6241. dai_data->channels = params_channels(params);
  6242. dai_data->rate = params_rate(params);
  6243. /*
  6244. * update tdm group config param
  6245. * NOTE: group config is set to the same as slot config.
  6246. */
  6247. tdm_group->bit_width = tdm_group->slot_width;
  6248. tdm_group->num_channels = tdm_group->nslots_per_frame;
  6249. tdm_group->sample_rate = dai_data->rate;
  6250. pr_debug("%s: TDM GROUP:\n"
  6251. "num_channels=%d sample_rate=%d bit_width=%d\n"
  6252. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  6253. __func__,
  6254. tdm_group->num_channels,
  6255. tdm_group->sample_rate,
  6256. tdm_group->bit_width,
  6257. tdm_group->nslots_per_frame,
  6258. tdm_group->slot_width,
  6259. tdm_group->slot_mask);
  6260. pr_debug("%s: TDM GROUP:\n"
  6261. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  6262. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  6263. __func__,
  6264. tdm_group->port_id[0],
  6265. tdm_group->port_id[1],
  6266. tdm_group->port_id[2],
  6267. tdm_group->port_id[3],
  6268. tdm_group->port_id[4],
  6269. tdm_group->port_id[5],
  6270. tdm_group->port_id[6],
  6271. tdm_group->port_id[7]);
  6272. /*
  6273. * update tdm config param
  6274. * NOTE: channels/rate/bitwidth are per stream property
  6275. */
  6276. tdm->num_channels = dai_data->channels;
  6277. tdm->sample_rate = dai_data->rate;
  6278. tdm->bit_width = dai_data->bitwidth;
  6279. /*
  6280. * port slot config is the same as group slot config
  6281. * port slot mask should be set according to offset
  6282. */
  6283. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  6284. tdm->slot_width = tdm_group->slot_width;
  6285. tdm->slot_mask = tdm_group->slot_mask;
  6286. pr_debug("%s: TDM:\n"
  6287. "num_channels=%d sample_rate=%d bit_width=%d\n"
  6288. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  6289. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  6290. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  6291. __func__,
  6292. tdm->num_channels,
  6293. tdm->sample_rate,
  6294. tdm->bit_width,
  6295. tdm->nslots_per_frame,
  6296. tdm->slot_width,
  6297. tdm->slot_mask,
  6298. tdm->data_format,
  6299. tdm->sync_mode,
  6300. tdm->sync_src,
  6301. tdm->ctrl_data_out_enable,
  6302. tdm->ctrl_invert_sync_pulse,
  6303. tdm->ctrl_sync_data_delay);
  6304. /*
  6305. * update slot mapping config param
  6306. * NOTE: channels/rate/bitwidth are per stream property
  6307. */
  6308. slot_mapping->bitwidth = dai_data->bitwidth;
  6309. pr_debug("%s: SLOT MAPPING:\n"
  6310. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  6311. __func__,
  6312. slot_mapping->num_channel,
  6313. slot_mapping->bitwidth,
  6314. slot_mapping->data_align_type);
  6315. pr_debug("%s: SLOT MAPPING:\n"
  6316. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  6317. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  6318. __func__,
  6319. slot_mapping->offset[0],
  6320. slot_mapping->offset[1],
  6321. slot_mapping->offset[2],
  6322. slot_mapping->offset[3],
  6323. slot_mapping->offset[4],
  6324. slot_mapping->offset[5],
  6325. slot_mapping->offset[6],
  6326. slot_mapping->offset[7]);
  6327. /*
  6328. * update custom header config param
  6329. * NOTE: channels/rate/bitwidth are per playback stream property.
  6330. * custom tdm header only applicable to playback stream.
  6331. */
  6332. if (custom_tdm_header->header_type !=
  6333. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  6334. pr_debug("%s: CUSTOM TDM HEADER:\n"
  6335. "start_offset=0x%x header_width=%d\n"
  6336. "num_frame_repeat=%d header_type=0x%x\n",
  6337. __func__,
  6338. custom_tdm_header->start_offset,
  6339. custom_tdm_header->header_width,
  6340. custom_tdm_header->num_frame_repeat,
  6341. custom_tdm_header->header_type);
  6342. pr_debug("%s: CUSTOM TDM HEADER:\n"
  6343. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  6344. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  6345. __func__,
  6346. custom_tdm_header->header[0],
  6347. custom_tdm_header->header[1],
  6348. custom_tdm_header->header[2],
  6349. custom_tdm_header->header[3],
  6350. custom_tdm_header->header[4],
  6351. custom_tdm_header->header[5],
  6352. custom_tdm_header->header[6],
  6353. custom_tdm_header->header[7]);
  6354. }
  6355. return 0;
  6356. }
  6357. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  6358. struct snd_soc_dai *dai)
  6359. {
  6360. int rc = 0;
  6361. struct msm_dai_q6_tdm_dai_data *dai_data =
  6362. dev_get_drvdata(dai->dev);
  6363. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  6364. int group_idx = 0;
  6365. atomic_t *group_ref = NULL;
  6366. group_idx = msm_dai_q6_get_group_idx(dai->id);
  6367. if (group_idx < 0) {
  6368. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  6369. __func__, dai->id);
  6370. return -EINVAL;
  6371. }
  6372. mutex_lock(&tdm_mutex);
  6373. group_ref = &tdm_group_ref[group_idx];
  6374. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6375. /* PORT START should be set if prepare called
  6376. * in active state.
  6377. */
  6378. if (atomic_read(group_ref) == 0) {
  6379. /* TX and RX share the same clk.
  6380. * AFE clk is enabled per group to simplify the logic.
  6381. * DSP will monitor the clk count.
  6382. */
  6383. rc = msm_dai_q6_tdm_set_clk(dai_data,
  6384. dai->id, true);
  6385. if (rc < 0) {
  6386. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  6387. __func__, dai->id);
  6388. goto rtn;
  6389. }
  6390. /*
  6391. * if only one port, don't do group enable as there
  6392. * is no group need for only one port
  6393. */
  6394. if (dai_data->num_group_ports > 1) {
  6395. rc = afe_port_group_enable(group_id,
  6396. &dai_data->group_cfg, true);
  6397. if (rc < 0) {
  6398. dev_err(dai->dev,
  6399. "%s: fail to enable AFE group 0x%x\n",
  6400. __func__, group_id);
  6401. goto rtn;
  6402. }
  6403. }
  6404. }
  6405. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  6406. dai_data->rate, dai_data->num_group_ports);
  6407. if (rc < 0) {
  6408. if (atomic_read(group_ref) == 0) {
  6409. afe_port_group_enable(group_id,
  6410. NULL, false);
  6411. msm_dai_q6_tdm_set_clk(dai_data,
  6412. dai->id, false);
  6413. }
  6414. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  6415. __func__, dai->id);
  6416. } else {
  6417. set_bit(STATUS_PORT_STARTED,
  6418. dai_data->status_mask);
  6419. atomic_inc(group_ref);
  6420. }
  6421. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  6422. /* NOTE: AFE should error out if HW resource contention */
  6423. }
  6424. rtn:
  6425. mutex_unlock(&tdm_mutex);
  6426. return rc;
  6427. }
  6428. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  6429. struct snd_soc_dai *dai)
  6430. {
  6431. int rc = 0;
  6432. struct msm_dai_q6_tdm_dai_data *dai_data =
  6433. dev_get_drvdata(dai->dev);
  6434. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  6435. int group_idx = 0;
  6436. atomic_t *group_ref = NULL;
  6437. group_idx = msm_dai_q6_get_group_idx(dai->id);
  6438. if (group_idx < 0) {
  6439. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  6440. __func__, dai->id);
  6441. return;
  6442. }
  6443. mutex_lock(&tdm_mutex);
  6444. group_ref = &tdm_group_ref[group_idx];
  6445. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6446. rc = afe_close(dai->id);
  6447. if (rc < 0) {
  6448. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  6449. __func__, dai->id);
  6450. }
  6451. atomic_dec(group_ref);
  6452. clear_bit(STATUS_PORT_STARTED,
  6453. dai_data->status_mask);
  6454. if (atomic_read(group_ref) == 0) {
  6455. rc = afe_port_group_enable(group_id,
  6456. NULL, false);
  6457. if (rc < 0) {
  6458. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  6459. __func__, group_id);
  6460. }
  6461. rc = msm_dai_q6_tdm_set_clk(dai_data,
  6462. dai->id, false);
  6463. if (rc < 0) {
  6464. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  6465. __func__, dai->id);
  6466. }
  6467. }
  6468. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  6469. /* NOTE: AFE should error out if HW resource contention */
  6470. }
  6471. mutex_unlock(&tdm_mutex);
  6472. }
  6473. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  6474. .prepare = msm_dai_q6_tdm_prepare,
  6475. .hw_params = msm_dai_q6_tdm_hw_params,
  6476. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  6477. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  6478. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  6479. .shutdown = msm_dai_q6_tdm_shutdown,
  6480. };
  6481. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  6482. {
  6483. .playback = {
  6484. .stream_name = "Primary TDM0 Playback",
  6485. .aif_name = "PRI_TDM_RX_0",
  6486. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6487. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6488. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6489. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6490. SNDRV_PCM_FMTBIT_S24_LE |
  6491. SNDRV_PCM_FMTBIT_S32_LE,
  6492. .channels_min = 1,
  6493. .channels_max = 8,
  6494. .rate_min = 8000,
  6495. .rate_max = 352800,
  6496. },
  6497. .ops = &msm_dai_q6_tdm_ops,
  6498. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  6499. .probe = msm_dai_q6_dai_tdm_probe,
  6500. .remove = msm_dai_q6_dai_tdm_remove,
  6501. },
  6502. {
  6503. .playback = {
  6504. .stream_name = "Primary TDM1 Playback",
  6505. .aif_name = "PRI_TDM_RX_1",
  6506. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6507. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6508. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6509. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6510. SNDRV_PCM_FMTBIT_S24_LE |
  6511. SNDRV_PCM_FMTBIT_S32_LE,
  6512. .channels_min = 1,
  6513. .channels_max = 8,
  6514. .rate_min = 8000,
  6515. .rate_max = 352800,
  6516. },
  6517. .ops = &msm_dai_q6_tdm_ops,
  6518. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  6519. .probe = msm_dai_q6_dai_tdm_probe,
  6520. .remove = msm_dai_q6_dai_tdm_remove,
  6521. },
  6522. {
  6523. .playback = {
  6524. .stream_name = "Primary TDM2 Playback",
  6525. .aif_name = "PRI_TDM_RX_2",
  6526. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6527. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6528. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6529. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6530. SNDRV_PCM_FMTBIT_S24_LE |
  6531. SNDRV_PCM_FMTBIT_S32_LE,
  6532. .channels_min = 1,
  6533. .channels_max = 8,
  6534. .rate_min = 8000,
  6535. .rate_max = 352800,
  6536. },
  6537. .ops = &msm_dai_q6_tdm_ops,
  6538. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  6539. .probe = msm_dai_q6_dai_tdm_probe,
  6540. .remove = msm_dai_q6_dai_tdm_remove,
  6541. },
  6542. {
  6543. .playback = {
  6544. .stream_name = "Primary TDM3 Playback",
  6545. .aif_name = "PRI_TDM_RX_3",
  6546. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6547. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6548. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6549. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6550. SNDRV_PCM_FMTBIT_S24_LE |
  6551. SNDRV_PCM_FMTBIT_S32_LE,
  6552. .channels_min = 1,
  6553. .channels_max = 8,
  6554. .rate_min = 8000,
  6555. .rate_max = 352800,
  6556. },
  6557. .ops = &msm_dai_q6_tdm_ops,
  6558. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  6559. .probe = msm_dai_q6_dai_tdm_probe,
  6560. .remove = msm_dai_q6_dai_tdm_remove,
  6561. },
  6562. {
  6563. .playback = {
  6564. .stream_name = "Primary TDM4 Playback",
  6565. .aif_name = "PRI_TDM_RX_4",
  6566. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6567. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6568. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6569. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6570. SNDRV_PCM_FMTBIT_S24_LE |
  6571. SNDRV_PCM_FMTBIT_S32_LE,
  6572. .channels_min = 1,
  6573. .channels_max = 8,
  6574. .rate_min = 8000,
  6575. .rate_max = 352800,
  6576. },
  6577. .ops = &msm_dai_q6_tdm_ops,
  6578. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  6579. .probe = msm_dai_q6_dai_tdm_probe,
  6580. .remove = msm_dai_q6_dai_tdm_remove,
  6581. },
  6582. {
  6583. .playback = {
  6584. .stream_name = "Primary TDM5 Playback",
  6585. .aif_name = "PRI_TDM_RX_5",
  6586. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6587. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6588. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6589. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6590. SNDRV_PCM_FMTBIT_S24_LE |
  6591. SNDRV_PCM_FMTBIT_S32_LE,
  6592. .channels_min = 1,
  6593. .channels_max = 8,
  6594. .rate_min = 8000,
  6595. .rate_max = 352800,
  6596. },
  6597. .ops = &msm_dai_q6_tdm_ops,
  6598. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  6599. .probe = msm_dai_q6_dai_tdm_probe,
  6600. .remove = msm_dai_q6_dai_tdm_remove,
  6601. },
  6602. {
  6603. .playback = {
  6604. .stream_name = "Primary TDM6 Playback",
  6605. .aif_name = "PRI_TDM_RX_6",
  6606. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6607. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6608. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6609. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6610. SNDRV_PCM_FMTBIT_S24_LE |
  6611. SNDRV_PCM_FMTBIT_S32_LE,
  6612. .channels_min = 1,
  6613. .channels_max = 8,
  6614. .rate_min = 8000,
  6615. .rate_max = 352800,
  6616. },
  6617. .ops = &msm_dai_q6_tdm_ops,
  6618. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  6619. .probe = msm_dai_q6_dai_tdm_probe,
  6620. .remove = msm_dai_q6_dai_tdm_remove,
  6621. },
  6622. {
  6623. .playback = {
  6624. .stream_name = "Primary TDM7 Playback",
  6625. .aif_name = "PRI_TDM_RX_7",
  6626. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6627. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6628. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6629. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6630. SNDRV_PCM_FMTBIT_S24_LE |
  6631. SNDRV_PCM_FMTBIT_S32_LE,
  6632. .channels_min = 1,
  6633. .channels_max = 8,
  6634. .rate_min = 8000,
  6635. .rate_max = 352800,
  6636. },
  6637. .ops = &msm_dai_q6_tdm_ops,
  6638. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  6639. .probe = msm_dai_q6_dai_tdm_probe,
  6640. .remove = msm_dai_q6_dai_tdm_remove,
  6641. },
  6642. {
  6643. .capture = {
  6644. .stream_name = "Primary TDM0 Capture",
  6645. .aif_name = "PRI_TDM_TX_0",
  6646. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6647. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6648. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6649. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6650. SNDRV_PCM_FMTBIT_S24_LE |
  6651. SNDRV_PCM_FMTBIT_S32_LE,
  6652. .channels_min = 1,
  6653. .channels_max = 8,
  6654. .rate_min = 8000,
  6655. .rate_max = 352800,
  6656. },
  6657. .ops = &msm_dai_q6_tdm_ops,
  6658. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  6659. .probe = msm_dai_q6_dai_tdm_probe,
  6660. .remove = msm_dai_q6_dai_tdm_remove,
  6661. },
  6662. {
  6663. .capture = {
  6664. .stream_name = "Primary TDM1 Capture",
  6665. .aif_name = "PRI_TDM_TX_1",
  6666. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6667. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6668. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6669. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6670. SNDRV_PCM_FMTBIT_S24_LE |
  6671. SNDRV_PCM_FMTBIT_S32_LE,
  6672. .channels_min = 1,
  6673. .channels_max = 8,
  6674. .rate_min = 8000,
  6675. .rate_max = 352800,
  6676. },
  6677. .ops = &msm_dai_q6_tdm_ops,
  6678. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  6679. .probe = msm_dai_q6_dai_tdm_probe,
  6680. .remove = msm_dai_q6_dai_tdm_remove,
  6681. },
  6682. {
  6683. .capture = {
  6684. .stream_name = "Primary TDM2 Capture",
  6685. .aif_name = "PRI_TDM_TX_2",
  6686. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6687. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6688. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6689. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6690. SNDRV_PCM_FMTBIT_S24_LE |
  6691. SNDRV_PCM_FMTBIT_S32_LE,
  6692. .channels_min = 1,
  6693. .channels_max = 8,
  6694. .rate_min = 8000,
  6695. .rate_max = 352800,
  6696. },
  6697. .ops = &msm_dai_q6_tdm_ops,
  6698. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  6699. .probe = msm_dai_q6_dai_tdm_probe,
  6700. .remove = msm_dai_q6_dai_tdm_remove,
  6701. },
  6702. {
  6703. .capture = {
  6704. .stream_name = "Primary TDM3 Capture",
  6705. .aif_name = "PRI_TDM_TX_3",
  6706. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6707. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6708. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6709. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6710. SNDRV_PCM_FMTBIT_S24_LE |
  6711. SNDRV_PCM_FMTBIT_S32_LE,
  6712. .channels_min = 1,
  6713. .channels_max = 8,
  6714. .rate_min = 8000,
  6715. .rate_max = 352800,
  6716. },
  6717. .ops = &msm_dai_q6_tdm_ops,
  6718. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  6719. .probe = msm_dai_q6_dai_tdm_probe,
  6720. .remove = msm_dai_q6_dai_tdm_remove,
  6721. },
  6722. {
  6723. .capture = {
  6724. .stream_name = "Primary TDM4 Capture",
  6725. .aif_name = "PRI_TDM_TX_4",
  6726. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6727. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6728. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6729. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6730. SNDRV_PCM_FMTBIT_S24_LE |
  6731. SNDRV_PCM_FMTBIT_S32_LE,
  6732. .channels_min = 1,
  6733. .channels_max = 8,
  6734. .rate_min = 8000,
  6735. .rate_max = 352800,
  6736. },
  6737. .ops = &msm_dai_q6_tdm_ops,
  6738. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  6739. .probe = msm_dai_q6_dai_tdm_probe,
  6740. .remove = msm_dai_q6_dai_tdm_remove,
  6741. },
  6742. {
  6743. .capture = {
  6744. .stream_name = "Primary TDM5 Capture",
  6745. .aif_name = "PRI_TDM_TX_5",
  6746. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6747. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6748. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6749. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6750. SNDRV_PCM_FMTBIT_S24_LE |
  6751. SNDRV_PCM_FMTBIT_S32_LE,
  6752. .channels_min = 1,
  6753. .channels_max = 8,
  6754. .rate_min = 8000,
  6755. .rate_max = 352800,
  6756. },
  6757. .ops = &msm_dai_q6_tdm_ops,
  6758. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  6759. .probe = msm_dai_q6_dai_tdm_probe,
  6760. .remove = msm_dai_q6_dai_tdm_remove,
  6761. },
  6762. {
  6763. .capture = {
  6764. .stream_name = "Primary TDM6 Capture",
  6765. .aif_name = "PRI_TDM_TX_6",
  6766. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6767. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6768. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6769. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6770. SNDRV_PCM_FMTBIT_S24_LE |
  6771. SNDRV_PCM_FMTBIT_S32_LE,
  6772. .channels_min = 1,
  6773. .channels_max = 8,
  6774. .rate_min = 8000,
  6775. .rate_max = 352800,
  6776. },
  6777. .ops = &msm_dai_q6_tdm_ops,
  6778. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  6779. .probe = msm_dai_q6_dai_tdm_probe,
  6780. .remove = msm_dai_q6_dai_tdm_remove,
  6781. },
  6782. {
  6783. .capture = {
  6784. .stream_name = "Primary TDM7 Capture",
  6785. .aif_name = "PRI_TDM_TX_7",
  6786. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6787. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6788. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6789. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6790. SNDRV_PCM_FMTBIT_S24_LE |
  6791. SNDRV_PCM_FMTBIT_S32_LE,
  6792. .channels_min = 1,
  6793. .channels_max = 8,
  6794. .rate_min = 8000,
  6795. .rate_max = 352800,
  6796. },
  6797. .ops = &msm_dai_q6_tdm_ops,
  6798. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  6799. .probe = msm_dai_q6_dai_tdm_probe,
  6800. .remove = msm_dai_q6_dai_tdm_remove,
  6801. },
  6802. {
  6803. .playback = {
  6804. .stream_name = "Secondary TDM0 Playback",
  6805. .aif_name = "SEC_TDM_RX_0",
  6806. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6807. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6808. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6809. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6810. SNDRV_PCM_FMTBIT_S24_LE |
  6811. SNDRV_PCM_FMTBIT_S32_LE,
  6812. .channels_min = 1,
  6813. .channels_max = 8,
  6814. .rate_min = 8000,
  6815. .rate_max = 352800,
  6816. },
  6817. .ops = &msm_dai_q6_tdm_ops,
  6818. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  6819. .probe = msm_dai_q6_dai_tdm_probe,
  6820. .remove = msm_dai_q6_dai_tdm_remove,
  6821. },
  6822. {
  6823. .playback = {
  6824. .stream_name = "Secondary TDM1 Playback",
  6825. .aif_name = "SEC_TDM_RX_1",
  6826. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6827. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6828. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6829. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6830. SNDRV_PCM_FMTBIT_S24_LE |
  6831. SNDRV_PCM_FMTBIT_S32_LE,
  6832. .channels_min = 1,
  6833. .channels_max = 8,
  6834. .rate_min = 8000,
  6835. .rate_max = 352800,
  6836. },
  6837. .ops = &msm_dai_q6_tdm_ops,
  6838. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  6839. .probe = msm_dai_q6_dai_tdm_probe,
  6840. .remove = msm_dai_q6_dai_tdm_remove,
  6841. },
  6842. {
  6843. .playback = {
  6844. .stream_name = "Secondary TDM2 Playback",
  6845. .aif_name = "SEC_TDM_RX_2",
  6846. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6847. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6848. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6849. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6850. SNDRV_PCM_FMTBIT_S24_LE |
  6851. SNDRV_PCM_FMTBIT_S32_LE,
  6852. .channels_min = 1,
  6853. .channels_max = 8,
  6854. .rate_min = 8000,
  6855. .rate_max = 352800,
  6856. },
  6857. .ops = &msm_dai_q6_tdm_ops,
  6858. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  6859. .probe = msm_dai_q6_dai_tdm_probe,
  6860. .remove = msm_dai_q6_dai_tdm_remove,
  6861. },
  6862. {
  6863. .playback = {
  6864. .stream_name = "Secondary TDM3 Playback",
  6865. .aif_name = "SEC_TDM_RX_3",
  6866. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6867. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6868. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6869. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6870. SNDRV_PCM_FMTBIT_S24_LE |
  6871. SNDRV_PCM_FMTBIT_S32_LE,
  6872. .channels_min = 1,
  6873. .channels_max = 8,
  6874. .rate_min = 8000,
  6875. .rate_max = 352800,
  6876. },
  6877. .ops = &msm_dai_q6_tdm_ops,
  6878. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  6879. .probe = msm_dai_q6_dai_tdm_probe,
  6880. .remove = msm_dai_q6_dai_tdm_remove,
  6881. },
  6882. {
  6883. .playback = {
  6884. .stream_name = "Secondary TDM4 Playback",
  6885. .aif_name = "SEC_TDM_RX_4",
  6886. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6887. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6888. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6889. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6890. SNDRV_PCM_FMTBIT_S24_LE |
  6891. SNDRV_PCM_FMTBIT_S32_LE,
  6892. .channels_min = 1,
  6893. .channels_max = 8,
  6894. .rate_min = 8000,
  6895. .rate_max = 352800,
  6896. },
  6897. .ops = &msm_dai_q6_tdm_ops,
  6898. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  6899. .probe = msm_dai_q6_dai_tdm_probe,
  6900. .remove = msm_dai_q6_dai_tdm_remove,
  6901. },
  6902. {
  6903. .playback = {
  6904. .stream_name = "Secondary TDM5 Playback",
  6905. .aif_name = "SEC_TDM_RX_5",
  6906. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6907. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6908. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6909. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6910. SNDRV_PCM_FMTBIT_S24_LE |
  6911. SNDRV_PCM_FMTBIT_S32_LE,
  6912. .channels_min = 1,
  6913. .channels_max = 8,
  6914. .rate_min = 8000,
  6915. .rate_max = 352800,
  6916. },
  6917. .ops = &msm_dai_q6_tdm_ops,
  6918. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  6919. .probe = msm_dai_q6_dai_tdm_probe,
  6920. .remove = msm_dai_q6_dai_tdm_remove,
  6921. },
  6922. {
  6923. .playback = {
  6924. .stream_name = "Secondary TDM6 Playback",
  6925. .aif_name = "SEC_TDM_RX_6",
  6926. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6927. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6928. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6929. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6930. SNDRV_PCM_FMTBIT_S24_LE |
  6931. SNDRV_PCM_FMTBIT_S32_LE,
  6932. .channels_min = 1,
  6933. .channels_max = 8,
  6934. .rate_min = 8000,
  6935. .rate_max = 352800,
  6936. },
  6937. .ops = &msm_dai_q6_tdm_ops,
  6938. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  6939. .probe = msm_dai_q6_dai_tdm_probe,
  6940. .remove = msm_dai_q6_dai_tdm_remove,
  6941. },
  6942. {
  6943. .playback = {
  6944. .stream_name = "Secondary TDM7 Playback",
  6945. .aif_name = "SEC_TDM_RX_7",
  6946. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6947. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6948. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6949. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6950. SNDRV_PCM_FMTBIT_S24_LE |
  6951. SNDRV_PCM_FMTBIT_S32_LE,
  6952. .channels_min = 1,
  6953. .channels_max = 8,
  6954. .rate_min = 8000,
  6955. .rate_max = 352800,
  6956. },
  6957. .ops = &msm_dai_q6_tdm_ops,
  6958. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  6959. .probe = msm_dai_q6_dai_tdm_probe,
  6960. .remove = msm_dai_q6_dai_tdm_remove,
  6961. },
  6962. {
  6963. .capture = {
  6964. .stream_name = "Secondary TDM0 Capture",
  6965. .aif_name = "SEC_TDM_TX_0",
  6966. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6967. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6968. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6969. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6970. SNDRV_PCM_FMTBIT_S24_LE |
  6971. SNDRV_PCM_FMTBIT_S32_LE,
  6972. .channels_min = 1,
  6973. .channels_max = 8,
  6974. .rate_min = 8000,
  6975. .rate_max = 352800,
  6976. },
  6977. .ops = &msm_dai_q6_tdm_ops,
  6978. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  6979. .probe = msm_dai_q6_dai_tdm_probe,
  6980. .remove = msm_dai_q6_dai_tdm_remove,
  6981. },
  6982. {
  6983. .capture = {
  6984. .stream_name = "Secondary TDM1 Capture",
  6985. .aif_name = "SEC_TDM_TX_1",
  6986. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  6987. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  6988. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  6989. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6990. SNDRV_PCM_FMTBIT_S24_LE |
  6991. SNDRV_PCM_FMTBIT_S32_LE,
  6992. .channels_min = 1,
  6993. .channels_max = 8,
  6994. .rate_min = 8000,
  6995. .rate_max = 352800,
  6996. },
  6997. .ops = &msm_dai_q6_tdm_ops,
  6998. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  6999. .probe = msm_dai_q6_dai_tdm_probe,
  7000. .remove = msm_dai_q6_dai_tdm_remove,
  7001. },
  7002. {
  7003. .capture = {
  7004. .stream_name = "Secondary TDM2 Capture",
  7005. .aif_name = "SEC_TDM_TX_2",
  7006. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7007. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7008. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7009. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7010. SNDRV_PCM_FMTBIT_S24_LE |
  7011. SNDRV_PCM_FMTBIT_S32_LE,
  7012. .channels_min = 1,
  7013. .channels_max = 8,
  7014. .rate_min = 8000,
  7015. .rate_max = 352800,
  7016. },
  7017. .ops = &msm_dai_q6_tdm_ops,
  7018. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  7019. .probe = msm_dai_q6_dai_tdm_probe,
  7020. .remove = msm_dai_q6_dai_tdm_remove,
  7021. },
  7022. {
  7023. .capture = {
  7024. .stream_name = "Secondary TDM3 Capture",
  7025. .aif_name = "SEC_TDM_TX_3",
  7026. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7027. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7028. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7029. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7030. SNDRV_PCM_FMTBIT_S24_LE |
  7031. SNDRV_PCM_FMTBIT_S32_LE,
  7032. .channels_min = 1,
  7033. .channels_max = 8,
  7034. .rate_min = 8000,
  7035. .rate_max = 352800,
  7036. },
  7037. .ops = &msm_dai_q6_tdm_ops,
  7038. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  7039. .probe = msm_dai_q6_dai_tdm_probe,
  7040. .remove = msm_dai_q6_dai_tdm_remove,
  7041. },
  7042. {
  7043. .capture = {
  7044. .stream_name = "Secondary TDM4 Capture",
  7045. .aif_name = "SEC_TDM_TX_4",
  7046. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7047. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7048. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7049. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7050. SNDRV_PCM_FMTBIT_S24_LE |
  7051. SNDRV_PCM_FMTBIT_S32_LE,
  7052. .channels_min = 1,
  7053. .channels_max = 8,
  7054. .rate_min = 8000,
  7055. .rate_max = 352800,
  7056. },
  7057. .ops = &msm_dai_q6_tdm_ops,
  7058. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  7059. .probe = msm_dai_q6_dai_tdm_probe,
  7060. .remove = msm_dai_q6_dai_tdm_remove,
  7061. },
  7062. {
  7063. .capture = {
  7064. .stream_name = "Secondary TDM5 Capture",
  7065. .aif_name = "SEC_TDM_TX_5",
  7066. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7067. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7068. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7069. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7070. SNDRV_PCM_FMTBIT_S24_LE |
  7071. SNDRV_PCM_FMTBIT_S32_LE,
  7072. .channels_min = 1,
  7073. .channels_max = 8,
  7074. .rate_min = 8000,
  7075. .rate_max = 352800,
  7076. },
  7077. .ops = &msm_dai_q6_tdm_ops,
  7078. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  7079. .probe = msm_dai_q6_dai_tdm_probe,
  7080. .remove = msm_dai_q6_dai_tdm_remove,
  7081. },
  7082. {
  7083. .capture = {
  7084. .stream_name = "Secondary TDM6 Capture",
  7085. .aif_name = "SEC_TDM_TX_6",
  7086. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7087. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7088. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7089. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7090. SNDRV_PCM_FMTBIT_S24_LE |
  7091. SNDRV_PCM_FMTBIT_S32_LE,
  7092. .channels_min = 1,
  7093. .channels_max = 8,
  7094. .rate_min = 8000,
  7095. .rate_max = 352800,
  7096. },
  7097. .ops = &msm_dai_q6_tdm_ops,
  7098. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  7099. .probe = msm_dai_q6_dai_tdm_probe,
  7100. .remove = msm_dai_q6_dai_tdm_remove,
  7101. },
  7102. {
  7103. .capture = {
  7104. .stream_name = "Secondary TDM7 Capture",
  7105. .aif_name = "SEC_TDM_TX_7",
  7106. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7107. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7108. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7109. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7110. SNDRV_PCM_FMTBIT_S24_LE |
  7111. SNDRV_PCM_FMTBIT_S32_LE,
  7112. .channels_min = 1,
  7113. .channels_max = 8,
  7114. .rate_min = 8000,
  7115. .rate_max = 352800,
  7116. },
  7117. .ops = &msm_dai_q6_tdm_ops,
  7118. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  7119. .probe = msm_dai_q6_dai_tdm_probe,
  7120. .remove = msm_dai_q6_dai_tdm_remove,
  7121. },
  7122. {
  7123. .playback = {
  7124. .stream_name = "Tertiary TDM0 Playback",
  7125. .aif_name = "TERT_TDM_RX_0",
  7126. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7127. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7128. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7129. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7130. SNDRV_PCM_FMTBIT_S24_LE |
  7131. SNDRV_PCM_FMTBIT_S32_LE,
  7132. .channels_min = 1,
  7133. .channels_max = 8,
  7134. .rate_min = 8000,
  7135. .rate_max = 352800,
  7136. },
  7137. .ops = &msm_dai_q6_tdm_ops,
  7138. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  7139. .probe = msm_dai_q6_dai_tdm_probe,
  7140. .remove = msm_dai_q6_dai_tdm_remove,
  7141. },
  7142. {
  7143. .playback = {
  7144. .stream_name = "Tertiary TDM1 Playback",
  7145. .aif_name = "TERT_TDM_RX_1",
  7146. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7147. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7148. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7149. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7150. SNDRV_PCM_FMTBIT_S24_LE |
  7151. SNDRV_PCM_FMTBIT_S32_LE,
  7152. .channels_min = 1,
  7153. .channels_max = 8,
  7154. .rate_min = 8000,
  7155. .rate_max = 352800,
  7156. },
  7157. .ops = &msm_dai_q6_tdm_ops,
  7158. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  7159. .probe = msm_dai_q6_dai_tdm_probe,
  7160. .remove = msm_dai_q6_dai_tdm_remove,
  7161. },
  7162. {
  7163. .playback = {
  7164. .stream_name = "Tertiary TDM2 Playback",
  7165. .aif_name = "TERT_TDM_RX_2",
  7166. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7167. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7168. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7169. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7170. SNDRV_PCM_FMTBIT_S24_LE |
  7171. SNDRV_PCM_FMTBIT_S32_LE,
  7172. .channels_min = 1,
  7173. .channels_max = 8,
  7174. .rate_min = 8000,
  7175. .rate_max = 352800,
  7176. },
  7177. .ops = &msm_dai_q6_tdm_ops,
  7178. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  7179. .probe = msm_dai_q6_dai_tdm_probe,
  7180. .remove = msm_dai_q6_dai_tdm_remove,
  7181. },
  7182. {
  7183. .playback = {
  7184. .stream_name = "Tertiary TDM3 Playback",
  7185. .aif_name = "TERT_TDM_RX_3",
  7186. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7187. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7188. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7189. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7190. SNDRV_PCM_FMTBIT_S24_LE |
  7191. SNDRV_PCM_FMTBIT_S32_LE,
  7192. .channels_min = 1,
  7193. .channels_max = 8,
  7194. .rate_min = 8000,
  7195. .rate_max = 352800,
  7196. },
  7197. .ops = &msm_dai_q6_tdm_ops,
  7198. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  7199. .probe = msm_dai_q6_dai_tdm_probe,
  7200. .remove = msm_dai_q6_dai_tdm_remove,
  7201. },
  7202. {
  7203. .playback = {
  7204. .stream_name = "Tertiary TDM4 Playback",
  7205. .aif_name = "TERT_TDM_RX_4",
  7206. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7207. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7208. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7209. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7210. SNDRV_PCM_FMTBIT_S24_LE |
  7211. SNDRV_PCM_FMTBIT_S32_LE,
  7212. .channels_min = 1,
  7213. .channels_max = 8,
  7214. .rate_min = 8000,
  7215. .rate_max = 352800,
  7216. },
  7217. .ops = &msm_dai_q6_tdm_ops,
  7218. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  7219. .probe = msm_dai_q6_dai_tdm_probe,
  7220. .remove = msm_dai_q6_dai_tdm_remove,
  7221. },
  7222. {
  7223. .playback = {
  7224. .stream_name = "Tertiary TDM5 Playback",
  7225. .aif_name = "TERT_TDM_RX_5",
  7226. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7227. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7228. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7229. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7230. SNDRV_PCM_FMTBIT_S24_LE |
  7231. SNDRV_PCM_FMTBIT_S32_LE,
  7232. .channels_min = 1,
  7233. .channels_max = 8,
  7234. .rate_min = 8000,
  7235. .rate_max = 352800,
  7236. },
  7237. .ops = &msm_dai_q6_tdm_ops,
  7238. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  7239. .probe = msm_dai_q6_dai_tdm_probe,
  7240. .remove = msm_dai_q6_dai_tdm_remove,
  7241. },
  7242. {
  7243. .playback = {
  7244. .stream_name = "Tertiary TDM6 Playback",
  7245. .aif_name = "TERT_TDM_RX_6",
  7246. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7247. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7248. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7249. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7250. SNDRV_PCM_FMTBIT_S24_LE |
  7251. SNDRV_PCM_FMTBIT_S32_LE,
  7252. .channels_min = 1,
  7253. .channels_max = 8,
  7254. .rate_min = 8000,
  7255. .rate_max = 352800,
  7256. },
  7257. .ops = &msm_dai_q6_tdm_ops,
  7258. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  7259. .probe = msm_dai_q6_dai_tdm_probe,
  7260. .remove = msm_dai_q6_dai_tdm_remove,
  7261. },
  7262. {
  7263. .playback = {
  7264. .stream_name = "Tertiary TDM7 Playback",
  7265. .aif_name = "TERT_TDM_RX_7",
  7266. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7267. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7268. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7269. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7270. SNDRV_PCM_FMTBIT_S24_LE |
  7271. SNDRV_PCM_FMTBIT_S32_LE,
  7272. .channels_min = 1,
  7273. .channels_max = 8,
  7274. .rate_min = 8000,
  7275. .rate_max = 352800,
  7276. },
  7277. .ops = &msm_dai_q6_tdm_ops,
  7278. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  7279. .probe = msm_dai_q6_dai_tdm_probe,
  7280. .remove = msm_dai_q6_dai_tdm_remove,
  7281. },
  7282. {
  7283. .capture = {
  7284. .stream_name = "Tertiary TDM0 Capture",
  7285. .aif_name = "TERT_TDM_TX_0",
  7286. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7287. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7288. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7289. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7290. SNDRV_PCM_FMTBIT_S24_LE |
  7291. SNDRV_PCM_FMTBIT_S32_LE,
  7292. .channels_min = 1,
  7293. .channels_max = 8,
  7294. .rate_min = 8000,
  7295. .rate_max = 352800,
  7296. },
  7297. .ops = &msm_dai_q6_tdm_ops,
  7298. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  7299. .probe = msm_dai_q6_dai_tdm_probe,
  7300. .remove = msm_dai_q6_dai_tdm_remove,
  7301. },
  7302. {
  7303. .capture = {
  7304. .stream_name = "Tertiary TDM1 Capture",
  7305. .aif_name = "TERT_TDM_TX_1",
  7306. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7307. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7308. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7309. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7310. SNDRV_PCM_FMTBIT_S24_LE |
  7311. SNDRV_PCM_FMTBIT_S32_LE,
  7312. .channels_min = 1,
  7313. .channels_max = 8,
  7314. .rate_min = 8000,
  7315. .rate_max = 352800,
  7316. },
  7317. .ops = &msm_dai_q6_tdm_ops,
  7318. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  7319. .probe = msm_dai_q6_dai_tdm_probe,
  7320. .remove = msm_dai_q6_dai_tdm_remove,
  7321. },
  7322. {
  7323. .capture = {
  7324. .stream_name = "Tertiary TDM2 Capture",
  7325. .aif_name = "TERT_TDM_TX_2",
  7326. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7327. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7328. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7329. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7330. SNDRV_PCM_FMTBIT_S24_LE |
  7331. SNDRV_PCM_FMTBIT_S32_LE,
  7332. .channels_min = 1,
  7333. .channels_max = 8,
  7334. .rate_min = 8000,
  7335. .rate_max = 352800,
  7336. },
  7337. .ops = &msm_dai_q6_tdm_ops,
  7338. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  7339. .probe = msm_dai_q6_dai_tdm_probe,
  7340. .remove = msm_dai_q6_dai_tdm_remove,
  7341. },
  7342. {
  7343. .capture = {
  7344. .stream_name = "Tertiary TDM3 Capture",
  7345. .aif_name = "TERT_TDM_TX_3",
  7346. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7347. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7348. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7349. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7350. SNDRV_PCM_FMTBIT_S24_LE |
  7351. SNDRV_PCM_FMTBIT_S32_LE,
  7352. .channels_min = 1,
  7353. .channels_max = 8,
  7354. .rate_min = 8000,
  7355. .rate_max = 352800,
  7356. },
  7357. .ops = &msm_dai_q6_tdm_ops,
  7358. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  7359. .probe = msm_dai_q6_dai_tdm_probe,
  7360. .remove = msm_dai_q6_dai_tdm_remove,
  7361. },
  7362. {
  7363. .capture = {
  7364. .stream_name = "Tertiary TDM4 Capture",
  7365. .aif_name = "TERT_TDM_TX_4",
  7366. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7367. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7368. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7369. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7370. SNDRV_PCM_FMTBIT_S24_LE |
  7371. SNDRV_PCM_FMTBIT_S32_LE,
  7372. .channels_min = 1,
  7373. .channels_max = 8,
  7374. .rate_min = 8000,
  7375. .rate_max = 352800,
  7376. },
  7377. .ops = &msm_dai_q6_tdm_ops,
  7378. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  7379. .probe = msm_dai_q6_dai_tdm_probe,
  7380. .remove = msm_dai_q6_dai_tdm_remove,
  7381. },
  7382. {
  7383. .capture = {
  7384. .stream_name = "Tertiary TDM5 Capture",
  7385. .aif_name = "TERT_TDM_TX_5",
  7386. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7387. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7388. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7389. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7390. SNDRV_PCM_FMTBIT_S24_LE |
  7391. SNDRV_PCM_FMTBIT_S32_LE,
  7392. .channels_min = 1,
  7393. .channels_max = 8,
  7394. .rate_min = 8000,
  7395. .rate_max = 352800,
  7396. },
  7397. .ops = &msm_dai_q6_tdm_ops,
  7398. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  7399. .probe = msm_dai_q6_dai_tdm_probe,
  7400. .remove = msm_dai_q6_dai_tdm_remove,
  7401. },
  7402. {
  7403. .capture = {
  7404. .stream_name = "Tertiary TDM6 Capture",
  7405. .aif_name = "TERT_TDM_TX_6",
  7406. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7407. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7408. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7409. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7410. SNDRV_PCM_FMTBIT_S24_LE |
  7411. SNDRV_PCM_FMTBIT_S32_LE,
  7412. .channels_min = 1,
  7413. .channels_max = 8,
  7414. .rate_min = 8000,
  7415. .rate_max = 352800,
  7416. },
  7417. .ops = &msm_dai_q6_tdm_ops,
  7418. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  7419. .probe = msm_dai_q6_dai_tdm_probe,
  7420. .remove = msm_dai_q6_dai_tdm_remove,
  7421. },
  7422. {
  7423. .capture = {
  7424. .stream_name = "Tertiary TDM7 Capture",
  7425. .aif_name = "TERT_TDM_TX_7",
  7426. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7427. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7428. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7429. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7430. SNDRV_PCM_FMTBIT_S24_LE |
  7431. SNDRV_PCM_FMTBIT_S32_LE,
  7432. .channels_min = 1,
  7433. .channels_max = 8,
  7434. .rate_min = 8000,
  7435. .rate_max = 352800,
  7436. },
  7437. .ops = &msm_dai_q6_tdm_ops,
  7438. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  7439. .probe = msm_dai_q6_dai_tdm_probe,
  7440. .remove = msm_dai_q6_dai_tdm_remove,
  7441. },
  7442. {
  7443. .playback = {
  7444. .stream_name = "Quaternary TDM0 Playback",
  7445. .aif_name = "QUAT_TDM_RX_0",
  7446. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7447. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7448. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7449. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7450. SNDRV_PCM_FMTBIT_S24_LE |
  7451. SNDRV_PCM_FMTBIT_S32_LE,
  7452. .channels_min = 1,
  7453. .channels_max = 8,
  7454. .rate_min = 8000,
  7455. .rate_max = 352800,
  7456. },
  7457. .ops = &msm_dai_q6_tdm_ops,
  7458. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  7459. .probe = msm_dai_q6_dai_tdm_probe,
  7460. .remove = msm_dai_q6_dai_tdm_remove,
  7461. },
  7462. {
  7463. .playback = {
  7464. .stream_name = "Quaternary TDM1 Playback",
  7465. .aif_name = "QUAT_TDM_RX_1",
  7466. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7467. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7468. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7469. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7470. SNDRV_PCM_FMTBIT_S24_LE |
  7471. SNDRV_PCM_FMTBIT_S32_LE,
  7472. .channels_min = 1,
  7473. .channels_max = 8,
  7474. .rate_min = 8000,
  7475. .rate_max = 352800,
  7476. },
  7477. .ops = &msm_dai_q6_tdm_ops,
  7478. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  7479. .probe = msm_dai_q6_dai_tdm_probe,
  7480. .remove = msm_dai_q6_dai_tdm_remove,
  7481. },
  7482. {
  7483. .playback = {
  7484. .stream_name = "Quaternary TDM2 Playback",
  7485. .aif_name = "QUAT_TDM_RX_2",
  7486. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7487. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7488. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7489. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7490. SNDRV_PCM_FMTBIT_S24_LE |
  7491. SNDRV_PCM_FMTBIT_S32_LE,
  7492. .channels_min = 1,
  7493. .channels_max = 8,
  7494. .rate_min = 8000,
  7495. .rate_max = 352800,
  7496. },
  7497. .ops = &msm_dai_q6_tdm_ops,
  7498. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  7499. .probe = msm_dai_q6_dai_tdm_probe,
  7500. .remove = msm_dai_q6_dai_tdm_remove,
  7501. },
  7502. {
  7503. .playback = {
  7504. .stream_name = "Quaternary TDM3 Playback",
  7505. .aif_name = "QUAT_TDM_RX_3",
  7506. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7507. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7508. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7509. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7510. SNDRV_PCM_FMTBIT_S24_LE |
  7511. SNDRV_PCM_FMTBIT_S32_LE,
  7512. .channels_min = 1,
  7513. .channels_max = 8,
  7514. .rate_min = 8000,
  7515. .rate_max = 352800,
  7516. },
  7517. .ops = &msm_dai_q6_tdm_ops,
  7518. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  7519. .probe = msm_dai_q6_dai_tdm_probe,
  7520. .remove = msm_dai_q6_dai_tdm_remove,
  7521. },
  7522. {
  7523. .playback = {
  7524. .stream_name = "Quaternary TDM4 Playback",
  7525. .aif_name = "QUAT_TDM_RX_4",
  7526. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7527. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7528. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7529. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7530. SNDRV_PCM_FMTBIT_S24_LE |
  7531. SNDRV_PCM_FMTBIT_S32_LE,
  7532. .channels_min = 1,
  7533. .channels_max = 8,
  7534. .rate_min = 8000,
  7535. .rate_max = 352800,
  7536. },
  7537. .ops = &msm_dai_q6_tdm_ops,
  7538. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  7539. .probe = msm_dai_q6_dai_tdm_probe,
  7540. .remove = msm_dai_q6_dai_tdm_remove,
  7541. },
  7542. {
  7543. .playback = {
  7544. .stream_name = "Quaternary TDM5 Playback",
  7545. .aif_name = "QUAT_TDM_RX_5",
  7546. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7547. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7548. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7549. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7550. SNDRV_PCM_FMTBIT_S24_LE |
  7551. SNDRV_PCM_FMTBIT_S32_LE,
  7552. .channels_min = 1,
  7553. .channels_max = 8,
  7554. .rate_min = 8000,
  7555. .rate_max = 352800,
  7556. },
  7557. .ops = &msm_dai_q6_tdm_ops,
  7558. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  7559. .probe = msm_dai_q6_dai_tdm_probe,
  7560. .remove = msm_dai_q6_dai_tdm_remove,
  7561. },
  7562. {
  7563. .playback = {
  7564. .stream_name = "Quaternary TDM6 Playback",
  7565. .aif_name = "QUAT_TDM_RX_6",
  7566. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7567. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7568. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7569. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7570. SNDRV_PCM_FMTBIT_S24_LE |
  7571. SNDRV_PCM_FMTBIT_S32_LE,
  7572. .channels_min = 1,
  7573. .channels_max = 8,
  7574. .rate_min = 8000,
  7575. .rate_max = 352800,
  7576. },
  7577. .ops = &msm_dai_q6_tdm_ops,
  7578. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  7579. .probe = msm_dai_q6_dai_tdm_probe,
  7580. .remove = msm_dai_q6_dai_tdm_remove,
  7581. },
  7582. {
  7583. .playback = {
  7584. .stream_name = "Quaternary TDM7 Playback",
  7585. .aif_name = "QUAT_TDM_RX_7",
  7586. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7587. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7588. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7589. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7590. SNDRV_PCM_FMTBIT_S24_LE |
  7591. SNDRV_PCM_FMTBIT_S32_LE,
  7592. .channels_min = 1,
  7593. .channels_max = 8,
  7594. .rate_min = 8000,
  7595. .rate_max = 352800,
  7596. },
  7597. .ops = &msm_dai_q6_tdm_ops,
  7598. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  7599. .probe = msm_dai_q6_dai_tdm_probe,
  7600. .remove = msm_dai_q6_dai_tdm_remove,
  7601. },
  7602. {
  7603. .capture = {
  7604. .stream_name = "Quaternary TDM0 Capture",
  7605. .aif_name = "QUAT_TDM_TX_0",
  7606. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7607. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7608. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7609. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7610. SNDRV_PCM_FMTBIT_S24_LE |
  7611. SNDRV_PCM_FMTBIT_S32_LE,
  7612. .channels_min = 1,
  7613. .channels_max = 8,
  7614. .rate_min = 8000,
  7615. .rate_max = 352800,
  7616. },
  7617. .ops = &msm_dai_q6_tdm_ops,
  7618. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  7619. .probe = msm_dai_q6_dai_tdm_probe,
  7620. .remove = msm_dai_q6_dai_tdm_remove,
  7621. },
  7622. {
  7623. .capture = {
  7624. .stream_name = "Quaternary TDM1 Capture",
  7625. .aif_name = "QUAT_TDM_TX_1",
  7626. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7627. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7628. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7629. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7630. SNDRV_PCM_FMTBIT_S24_LE |
  7631. SNDRV_PCM_FMTBIT_S32_LE,
  7632. .channels_min = 1,
  7633. .channels_max = 8,
  7634. .rate_min = 8000,
  7635. .rate_max = 352800,
  7636. },
  7637. .ops = &msm_dai_q6_tdm_ops,
  7638. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  7639. .probe = msm_dai_q6_dai_tdm_probe,
  7640. .remove = msm_dai_q6_dai_tdm_remove,
  7641. },
  7642. {
  7643. .capture = {
  7644. .stream_name = "Quaternary TDM2 Capture",
  7645. .aif_name = "QUAT_TDM_TX_2",
  7646. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7647. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7648. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7649. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7650. SNDRV_PCM_FMTBIT_S24_LE |
  7651. SNDRV_PCM_FMTBIT_S32_LE,
  7652. .channels_min = 1,
  7653. .channels_max = 8,
  7654. .rate_min = 8000,
  7655. .rate_max = 352800,
  7656. },
  7657. .ops = &msm_dai_q6_tdm_ops,
  7658. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  7659. .probe = msm_dai_q6_dai_tdm_probe,
  7660. .remove = msm_dai_q6_dai_tdm_remove,
  7661. },
  7662. {
  7663. .capture = {
  7664. .stream_name = "Quaternary TDM3 Capture",
  7665. .aif_name = "QUAT_TDM_TX_3",
  7666. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7667. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7668. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7669. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7670. SNDRV_PCM_FMTBIT_S24_LE |
  7671. SNDRV_PCM_FMTBIT_S32_LE,
  7672. .channels_min = 1,
  7673. .channels_max = 8,
  7674. .rate_min = 8000,
  7675. .rate_max = 352800,
  7676. },
  7677. .ops = &msm_dai_q6_tdm_ops,
  7678. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  7679. .probe = msm_dai_q6_dai_tdm_probe,
  7680. .remove = msm_dai_q6_dai_tdm_remove,
  7681. },
  7682. {
  7683. .capture = {
  7684. .stream_name = "Quaternary TDM4 Capture",
  7685. .aif_name = "QUAT_TDM_TX_4",
  7686. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7687. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7688. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7689. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7690. SNDRV_PCM_FMTBIT_S24_LE |
  7691. SNDRV_PCM_FMTBIT_S32_LE,
  7692. .channels_min = 1,
  7693. .channels_max = 8,
  7694. .rate_min = 8000,
  7695. .rate_max = 352800,
  7696. },
  7697. .ops = &msm_dai_q6_tdm_ops,
  7698. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  7699. .probe = msm_dai_q6_dai_tdm_probe,
  7700. .remove = msm_dai_q6_dai_tdm_remove,
  7701. },
  7702. {
  7703. .capture = {
  7704. .stream_name = "Quaternary TDM5 Capture",
  7705. .aif_name = "QUAT_TDM_TX_5",
  7706. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7707. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7708. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7709. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7710. SNDRV_PCM_FMTBIT_S24_LE |
  7711. SNDRV_PCM_FMTBIT_S32_LE,
  7712. .channels_min = 1,
  7713. .channels_max = 8,
  7714. .rate_min = 8000,
  7715. .rate_max = 352800,
  7716. },
  7717. .ops = &msm_dai_q6_tdm_ops,
  7718. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  7719. .probe = msm_dai_q6_dai_tdm_probe,
  7720. .remove = msm_dai_q6_dai_tdm_remove,
  7721. },
  7722. {
  7723. .capture = {
  7724. .stream_name = "Quaternary TDM6 Capture",
  7725. .aif_name = "QUAT_TDM_TX_6",
  7726. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7727. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7728. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7729. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7730. SNDRV_PCM_FMTBIT_S24_LE |
  7731. SNDRV_PCM_FMTBIT_S32_LE,
  7732. .channels_min = 1,
  7733. .channels_max = 8,
  7734. .rate_min = 8000,
  7735. .rate_max = 352800,
  7736. },
  7737. .ops = &msm_dai_q6_tdm_ops,
  7738. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  7739. .probe = msm_dai_q6_dai_tdm_probe,
  7740. .remove = msm_dai_q6_dai_tdm_remove,
  7741. },
  7742. {
  7743. .capture = {
  7744. .stream_name = "Quaternary TDM7 Capture",
  7745. .aif_name = "QUAT_TDM_TX_7",
  7746. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7747. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7748. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7749. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7750. SNDRV_PCM_FMTBIT_S24_LE |
  7751. SNDRV_PCM_FMTBIT_S32_LE,
  7752. .channels_min = 1,
  7753. .channels_max = 8,
  7754. .rate_min = 8000,
  7755. .rate_max = 352800,
  7756. },
  7757. .ops = &msm_dai_q6_tdm_ops,
  7758. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  7759. .probe = msm_dai_q6_dai_tdm_probe,
  7760. .remove = msm_dai_q6_dai_tdm_remove,
  7761. },
  7762. {
  7763. .playback = {
  7764. .stream_name = "Quinary TDM0 Playback",
  7765. .aif_name = "QUIN_TDM_RX_0",
  7766. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7767. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7768. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7769. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7770. SNDRV_PCM_FMTBIT_S24_LE |
  7771. SNDRV_PCM_FMTBIT_S32_LE,
  7772. .channels_min = 1,
  7773. .channels_max = 8,
  7774. .rate_min = 8000,
  7775. .rate_max = 352800,
  7776. },
  7777. .ops = &msm_dai_q6_tdm_ops,
  7778. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  7779. .probe = msm_dai_q6_dai_tdm_probe,
  7780. .remove = msm_dai_q6_dai_tdm_remove,
  7781. },
  7782. {
  7783. .playback = {
  7784. .stream_name = "Quinary TDM1 Playback",
  7785. .aif_name = "QUIN_TDM_RX_1",
  7786. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7787. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7788. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7789. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7790. SNDRV_PCM_FMTBIT_S24_LE |
  7791. SNDRV_PCM_FMTBIT_S32_LE,
  7792. .channels_min = 1,
  7793. .channels_max = 8,
  7794. .rate_min = 8000,
  7795. .rate_max = 352800,
  7796. },
  7797. .ops = &msm_dai_q6_tdm_ops,
  7798. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  7799. .probe = msm_dai_q6_dai_tdm_probe,
  7800. .remove = msm_dai_q6_dai_tdm_remove,
  7801. },
  7802. {
  7803. .playback = {
  7804. .stream_name = "Quinary TDM2 Playback",
  7805. .aif_name = "QUIN_TDM_RX_2",
  7806. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7807. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7808. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7809. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7810. SNDRV_PCM_FMTBIT_S24_LE |
  7811. SNDRV_PCM_FMTBIT_S32_LE,
  7812. .channels_min = 1,
  7813. .channels_max = 8,
  7814. .rate_min = 8000,
  7815. .rate_max = 352800,
  7816. },
  7817. .ops = &msm_dai_q6_tdm_ops,
  7818. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  7819. .probe = msm_dai_q6_dai_tdm_probe,
  7820. .remove = msm_dai_q6_dai_tdm_remove,
  7821. },
  7822. {
  7823. .playback = {
  7824. .stream_name = "Quinary TDM3 Playback",
  7825. .aif_name = "QUIN_TDM_RX_3",
  7826. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7827. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7828. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7829. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7830. SNDRV_PCM_FMTBIT_S24_LE |
  7831. SNDRV_PCM_FMTBIT_S32_LE,
  7832. .channels_min = 1,
  7833. .channels_max = 8,
  7834. .rate_min = 8000,
  7835. .rate_max = 352800,
  7836. },
  7837. .ops = &msm_dai_q6_tdm_ops,
  7838. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  7839. .probe = msm_dai_q6_dai_tdm_probe,
  7840. .remove = msm_dai_q6_dai_tdm_remove,
  7841. },
  7842. {
  7843. .playback = {
  7844. .stream_name = "Quinary TDM4 Playback",
  7845. .aif_name = "QUIN_TDM_RX_4",
  7846. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7847. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7848. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7849. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7850. SNDRV_PCM_FMTBIT_S24_LE |
  7851. SNDRV_PCM_FMTBIT_S32_LE,
  7852. .channels_min = 1,
  7853. .channels_max = 8,
  7854. .rate_min = 8000,
  7855. .rate_max = 352800,
  7856. },
  7857. .ops = &msm_dai_q6_tdm_ops,
  7858. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  7859. .probe = msm_dai_q6_dai_tdm_probe,
  7860. .remove = msm_dai_q6_dai_tdm_remove,
  7861. },
  7862. {
  7863. .playback = {
  7864. .stream_name = "Quinary TDM5 Playback",
  7865. .aif_name = "QUIN_TDM_RX_5",
  7866. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7867. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7868. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7869. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7870. SNDRV_PCM_FMTBIT_S24_LE |
  7871. SNDRV_PCM_FMTBIT_S32_LE,
  7872. .channels_min = 1,
  7873. .channels_max = 8,
  7874. .rate_min = 8000,
  7875. .rate_max = 352800,
  7876. },
  7877. .ops = &msm_dai_q6_tdm_ops,
  7878. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  7879. .probe = msm_dai_q6_dai_tdm_probe,
  7880. .remove = msm_dai_q6_dai_tdm_remove,
  7881. },
  7882. {
  7883. .playback = {
  7884. .stream_name = "Quinary TDM6 Playback",
  7885. .aif_name = "QUIN_TDM_RX_6",
  7886. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7887. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7888. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7889. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7890. SNDRV_PCM_FMTBIT_S24_LE |
  7891. SNDRV_PCM_FMTBIT_S32_LE,
  7892. .channels_min = 1,
  7893. .channels_max = 8,
  7894. .rate_min = 8000,
  7895. .rate_max = 352800,
  7896. },
  7897. .ops = &msm_dai_q6_tdm_ops,
  7898. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  7899. .probe = msm_dai_q6_dai_tdm_probe,
  7900. .remove = msm_dai_q6_dai_tdm_remove,
  7901. },
  7902. {
  7903. .playback = {
  7904. .stream_name = "Quinary TDM7 Playback",
  7905. .aif_name = "QUIN_TDM_RX_7",
  7906. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  7907. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  7908. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7909. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7910. SNDRV_PCM_FMTBIT_S24_LE |
  7911. SNDRV_PCM_FMTBIT_S32_LE,
  7912. .channels_min = 1,
  7913. .channels_max = 8,
  7914. .rate_min = 8000,
  7915. .rate_max = 352800,
  7916. },
  7917. .ops = &msm_dai_q6_tdm_ops,
  7918. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  7919. .probe = msm_dai_q6_dai_tdm_probe,
  7920. .remove = msm_dai_q6_dai_tdm_remove,
  7921. },
  7922. {
  7923. .capture = {
  7924. .stream_name = "Quinary TDM0 Capture",
  7925. .aif_name = "QUIN_TDM_TX_0",
  7926. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7927. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7928. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7929. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7930. SNDRV_PCM_FMTBIT_S24_LE |
  7931. SNDRV_PCM_FMTBIT_S32_LE,
  7932. .channels_min = 1,
  7933. .channels_max = 8,
  7934. .rate_min = 8000,
  7935. .rate_max = 352800,
  7936. },
  7937. .ops = &msm_dai_q6_tdm_ops,
  7938. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  7939. .probe = msm_dai_q6_dai_tdm_probe,
  7940. .remove = msm_dai_q6_dai_tdm_remove,
  7941. },
  7942. {
  7943. .capture = {
  7944. .stream_name = "Quinary TDM1 Capture",
  7945. .aif_name = "QUIN_TDM_TX_1",
  7946. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7947. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7948. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7949. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7950. SNDRV_PCM_FMTBIT_S24_LE |
  7951. SNDRV_PCM_FMTBIT_S32_LE,
  7952. .channels_min = 1,
  7953. .channels_max = 8,
  7954. .rate_min = 8000,
  7955. .rate_max = 352800,
  7956. },
  7957. .ops = &msm_dai_q6_tdm_ops,
  7958. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  7959. .probe = msm_dai_q6_dai_tdm_probe,
  7960. .remove = msm_dai_q6_dai_tdm_remove,
  7961. },
  7962. {
  7963. .capture = {
  7964. .stream_name = "Quinary TDM2 Capture",
  7965. .aif_name = "QUIN_TDM_TX_2",
  7966. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7967. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7968. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7969. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7970. SNDRV_PCM_FMTBIT_S24_LE |
  7971. SNDRV_PCM_FMTBIT_S32_LE,
  7972. .channels_min = 1,
  7973. .channels_max = 8,
  7974. .rate_min = 8000,
  7975. .rate_max = 352800,
  7976. },
  7977. .ops = &msm_dai_q6_tdm_ops,
  7978. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  7979. .probe = msm_dai_q6_dai_tdm_probe,
  7980. .remove = msm_dai_q6_dai_tdm_remove,
  7981. },
  7982. {
  7983. .capture = {
  7984. .stream_name = "Quinary TDM3 Capture",
  7985. .aif_name = "QUIN_TDM_TX_3",
  7986. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  7987. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  7988. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  7989. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  7990. SNDRV_PCM_FMTBIT_S24_LE |
  7991. SNDRV_PCM_FMTBIT_S32_LE,
  7992. .channels_min = 1,
  7993. .channels_max = 8,
  7994. .rate_min = 8000,
  7995. .rate_max = 352800,
  7996. },
  7997. .ops = &msm_dai_q6_tdm_ops,
  7998. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  7999. .probe = msm_dai_q6_dai_tdm_probe,
  8000. .remove = msm_dai_q6_dai_tdm_remove,
  8001. },
  8002. {
  8003. .capture = {
  8004. .stream_name = "Quinary TDM4 Capture",
  8005. .aif_name = "QUIN_TDM_TX_4",
  8006. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8007. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8008. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8009. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8010. SNDRV_PCM_FMTBIT_S24_LE |
  8011. SNDRV_PCM_FMTBIT_S32_LE,
  8012. .channels_min = 1,
  8013. .channels_max = 8,
  8014. .rate_min = 8000,
  8015. .rate_max = 352800,
  8016. },
  8017. .ops = &msm_dai_q6_tdm_ops,
  8018. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  8019. .probe = msm_dai_q6_dai_tdm_probe,
  8020. .remove = msm_dai_q6_dai_tdm_remove,
  8021. },
  8022. {
  8023. .capture = {
  8024. .stream_name = "Quinary TDM5 Capture",
  8025. .aif_name = "QUIN_TDM_TX_5",
  8026. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8027. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8028. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8029. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8030. SNDRV_PCM_FMTBIT_S24_LE |
  8031. SNDRV_PCM_FMTBIT_S32_LE,
  8032. .channels_min = 1,
  8033. .channels_max = 8,
  8034. .rate_min = 8000,
  8035. .rate_max = 352800,
  8036. },
  8037. .ops = &msm_dai_q6_tdm_ops,
  8038. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  8039. .probe = msm_dai_q6_dai_tdm_probe,
  8040. .remove = msm_dai_q6_dai_tdm_remove,
  8041. },
  8042. {
  8043. .capture = {
  8044. .stream_name = "Quinary TDM6 Capture",
  8045. .aif_name = "QUIN_TDM_TX_6",
  8046. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8047. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8048. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8049. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8050. SNDRV_PCM_FMTBIT_S24_LE |
  8051. SNDRV_PCM_FMTBIT_S32_LE,
  8052. .channels_min = 1,
  8053. .channels_max = 8,
  8054. .rate_min = 8000,
  8055. .rate_max = 352800,
  8056. },
  8057. .ops = &msm_dai_q6_tdm_ops,
  8058. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  8059. .probe = msm_dai_q6_dai_tdm_probe,
  8060. .remove = msm_dai_q6_dai_tdm_remove,
  8061. },
  8062. {
  8063. .capture = {
  8064. .stream_name = "Quinary TDM7 Capture",
  8065. .aif_name = "QUIN_TDM_TX_7",
  8066. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  8067. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  8068. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  8069. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  8070. SNDRV_PCM_FMTBIT_S24_LE |
  8071. SNDRV_PCM_FMTBIT_S32_LE,
  8072. .channels_min = 1,
  8073. .channels_max = 8,
  8074. .rate_min = 8000,
  8075. .rate_max = 352800,
  8076. },
  8077. .ops = &msm_dai_q6_tdm_ops,
  8078. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  8079. .probe = msm_dai_q6_dai_tdm_probe,
  8080. .remove = msm_dai_q6_dai_tdm_remove,
  8081. },
  8082. };
  8083. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  8084. .name = "msm-dai-q6-tdm",
  8085. };
  8086. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  8087. {
  8088. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  8089. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  8090. int rc = 0;
  8091. u32 tdm_dev_id = 0;
  8092. int port_idx = 0;
  8093. struct device_node *tdm_parent_node = NULL;
  8094. /* retrieve device/afe id */
  8095. rc = of_property_read_u32(pdev->dev.of_node,
  8096. "qcom,msm-cpudai-tdm-dev-id",
  8097. &tdm_dev_id);
  8098. if (rc) {
  8099. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  8100. __func__);
  8101. goto rtn;
  8102. }
  8103. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  8104. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  8105. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  8106. __func__, tdm_dev_id);
  8107. rc = -ENXIO;
  8108. goto rtn;
  8109. }
  8110. pdev->id = tdm_dev_id;
  8111. dev_info(&pdev->dev, "%s: dev_name: %s dev_id: 0x%x\n",
  8112. __func__, dev_name(&pdev->dev), tdm_dev_id);
  8113. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  8114. GFP_KERNEL);
  8115. if (!dai_data) {
  8116. rc = -ENOMEM;
  8117. dev_err(&pdev->dev,
  8118. "%s Failed to allocate memory for tdm dai_data\n",
  8119. __func__);
  8120. goto rtn;
  8121. }
  8122. memset(dai_data, 0, sizeof(*dai_data));
  8123. /* TDM CFG */
  8124. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  8125. rc = of_property_read_u32(tdm_parent_node,
  8126. "qcom,msm-cpudai-tdm-sync-mode",
  8127. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  8128. if (rc) {
  8129. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  8130. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  8131. goto free_dai_data;
  8132. }
  8133. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  8134. __func__, dai_data->port_cfg.tdm.sync_mode);
  8135. rc = of_property_read_u32(tdm_parent_node,
  8136. "qcom,msm-cpudai-tdm-sync-src",
  8137. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  8138. if (rc) {
  8139. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  8140. __func__, "qcom,msm-cpudai-tdm-sync-src");
  8141. goto free_dai_data;
  8142. }
  8143. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  8144. __func__, dai_data->port_cfg.tdm.sync_src);
  8145. rc = of_property_read_u32(tdm_parent_node,
  8146. "qcom,msm-cpudai-tdm-data-out",
  8147. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  8148. if (rc) {
  8149. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  8150. __func__, "qcom,msm-cpudai-tdm-data-out");
  8151. goto free_dai_data;
  8152. }
  8153. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  8154. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  8155. rc = of_property_read_u32(tdm_parent_node,
  8156. "qcom,msm-cpudai-tdm-invert-sync",
  8157. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  8158. if (rc) {
  8159. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  8160. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  8161. goto free_dai_data;
  8162. }
  8163. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  8164. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  8165. rc = of_property_read_u32(tdm_parent_node,
  8166. "qcom,msm-cpudai-tdm-data-delay",
  8167. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  8168. if (rc) {
  8169. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  8170. __func__, "qcom,msm-cpudai-tdm-data-delay");
  8171. goto free_dai_data;
  8172. }
  8173. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  8174. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  8175. /* TDM CFG -- set default */
  8176. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  8177. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  8178. AFE_API_VERSION_TDM_CONFIG;
  8179. /* TDM SLOT MAPPING CFG */
  8180. rc = of_property_read_u32(pdev->dev.of_node,
  8181. "qcom,msm-cpudai-tdm-data-align",
  8182. &dai_data->port_cfg.slot_mapping.data_align_type);
  8183. if (rc) {
  8184. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  8185. __func__,
  8186. "qcom,msm-cpudai-tdm-data-align");
  8187. goto free_dai_data;
  8188. }
  8189. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  8190. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  8191. /* TDM SLOT MAPPING CFG -- set default */
  8192. dai_data->port_cfg.slot_mapping.minor_version =
  8193. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  8194. /* CUSTOM TDM HEADER CFG */
  8195. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  8196. if (of_find_property(pdev->dev.of_node,
  8197. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  8198. of_find_property(pdev->dev.of_node,
  8199. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  8200. of_find_property(pdev->dev.of_node,
  8201. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  8202. /* if the property exist */
  8203. rc = of_property_read_u32(pdev->dev.of_node,
  8204. "qcom,msm-cpudai-tdm-header-start-offset",
  8205. (u32 *)&custom_tdm_header->start_offset);
  8206. if (rc) {
  8207. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  8208. __func__,
  8209. "qcom,msm-cpudai-tdm-header-start-offset");
  8210. goto free_dai_data;
  8211. }
  8212. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  8213. __func__, custom_tdm_header->start_offset);
  8214. rc = of_property_read_u32(pdev->dev.of_node,
  8215. "qcom,msm-cpudai-tdm-header-width",
  8216. (u32 *)&custom_tdm_header->header_width);
  8217. if (rc) {
  8218. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  8219. __func__, "qcom,msm-cpudai-tdm-header-width");
  8220. goto free_dai_data;
  8221. }
  8222. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  8223. __func__, custom_tdm_header->header_width);
  8224. rc = of_property_read_u32(pdev->dev.of_node,
  8225. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  8226. (u32 *)&custom_tdm_header->num_frame_repeat);
  8227. if (rc) {
  8228. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  8229. __func__,
  8230. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  8231. goto free_dai_data;
  8232. }
  8233. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  8234. __func__, custom_tdm_header->num_frame_repeat);
  8235. /* CUSTOM TDM HEADER CFG -- set default */
  8236. custom_tdm_header->minor_version =
  8237. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  8238. custom_tdm_header->header_type =
  8239. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  8240. } else {
  8241. dev_info(&pdev->dev,
  8242. "%s: Custom tdm header not supported\n", __func__);
  8243. /* CUSTOM TDM HEADER CFG -- set default */
  8244. custom_tdm_header->header_type =
  8245. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  8246. /* proceed with probe */
  8247. }
  8248. /* copy static clk per parent node */
  8249. dai_data->clk_set = tdm_clk_set;
  8250. /* copy static group cfg per parent node */
  8251. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  8252. /* copy static num group ports per parent node */
  8253. dai_data->num_group_ports = num_tdm_group_ports;
  8254. dev_set_drvdata(&pdev->dev, dai_data);
  8255. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  8256. if (port_idx < 0) {
  8257. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  8258. __func__, tdm_dev_id);
  8259. rc = -EINVAL;
  8260. goto free_dai_data;
  8261. }
  8262. rc = snd_soc_register_component(&pdev->dev,
  8263. &msm_q6_tdm_dai_component,
  8264. &msm_dai_q6_tdm_dai[port_idx], 1);
  8265. if (rc) {
  8266. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  8267. __func__, tdm_dev_id, rc);
  8268. goto err_register;
  8269. }
  8270. return 0;
  8271. err_register:
  8272. free_dai_data:
  8273. kfree(dai_data);
  8274. rtn:
  8275. return rc;
  8276. }
  8277. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  8278. {
  8279. struct msm_dai_q6_tdm_dai_data *dai_data =
  8280. dev_get_drvdata(&pdev->dev);
  8281. snd_soc_unregister_component(&pdev->dev);
  8282. kfree(dai_data);
  8283. return 0;
  8284. }
  8285. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  8286. { .compatible = "qcom,msm-dai-q6-tdm", },
  8287. {}
  8288. };
  8289. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  8290. static struct platform_driver msm_dai_q6_tdm_driver = {
  8291. .probe = msm_dai_q6_tdm_dev_probe,
  8292. .remove = msm_dai_q6_tdm_dev_remove,
  8293. .driver = {
  8294. .name = "msm-dai-q6-tdm",
  8295. .owner = THIS_MODULE,
  8296. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  8297. },
  8298. };
  8299. static int __init msm_dai_q6_init(void)
  8300. {
  8301. int rc;
  8302. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  8303. if (rc) {
  8304. pr_err("%s: fail to register auxpcm dev driver", __func__);
  8305. goto fail;
  8306. }
  8307. rc = platform_driver_register(&msm_dai_q6);
  8308. if (rc) {
  8309. pr_err("%s: fail to register dai q6 driver", __func__);
  8310. goto dai_q6_fail;
  8311. }
  8312. rc = platform_driver_register(&msm_dai_q6_dev);
  8313. if (rc) {
  8314. pr_err("%s: fail to register dai q6 dev driver", __func__);
  8315. goto dai_q6_dev_fail;
  8316. }
  8317. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  8318. if (rc) {
  8319. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  8320. goto dai_q6_mi2s_drv_fail;
  8321. }
  8322. rc = platform_driver_register(&msm_dai_mi2s_q6);
  8323. if (rc) {
  8324. pr_err("%s: fail to register dai MI2S\n", __func__);
  8325. goto dai_mi2s_q6_fail;
  8326. }
  8327. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  8328. if (rc) {
  8329. pr_err("%s: fail to register dai SPDIF\n", __func__);
  8330. goto dai_spdif_q6_fail;
  8331. }
  8332. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  8333. if (rc) {
  8334. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  8335. goto dai_q6_tdm_drv_fail;
  8336. }
  8337. rc = platform_driver_register(&msm_dai_tdm_q6);
  8338. if (rc) {
  8339. pr_err("%s: fail to register dai TDM\n", __func__);
  8340. goto dai_tdm_q6_fail;
  8341. }
  8342. return rc;
  8343. dai_tdm_q6_fail:
  8344. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  8345. dai_q6_tdm_drv_fail:
  8346. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  8347. dai_spdif_q6_fail:
  8348. platform_driver_unregister(&msm_dai_mi2s_q6);
  8349. dai_mi2s_q6_fail:
  8350. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  8351. dai_q6_mi2s_drv_fail:
  8352. platform_driver_unregister(&msm_dai_q6_dev);
  8353. dai_q6_dev_fail:
  8354. platform_driver_unregister(&msm_dai_q6);
  8355. dai_q6_fail:
  8356. platform_driver_unregister(&msm_auxpcm_dev_driver);
  8357. fail:
  8358. return rc;
  8359. }
  8360. module_init(msm_dai_q6_init);
  8361. static void __exit msm_dai_q6_exit(void)
  8362. {
  8363. platform_driver_unregister(&msm_dai_q6_dev);
  8364. platform_driver_unregister(&msm_dai_q6);
  8365. platform_driver_unregister(&msm_auxpcm_dev_driver);
  8366. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  8367. }
  8368. module_exit(msm_dai_q6_exit);
  8369. /* Module information */
  8370. MODULE_DESCRIPTION("MSM DSP DAI driver");
  8371. MODULE_LICENSE("GPL v2");