sde_encoder.c 176 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *phys;
  144. bool is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. if (!sde_enc || !sde_enc->phys_encs[0]) {
  147. SDE_ERROR("invalid params\n");
  148. return U32_MAX;
  149. }
  150. phys = sde_enc->phys_encs[0];
  151. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  152. return is_vid ? phys->pf_time_in_us : 0;
  153. }
  154. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  155. {
  156. struct sde_encoder_virt *sde_enc;
  157. struct sde_encoder_phys *cur_master;
  158. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  159. ktime_t tvblank, cur_time;
  160. struct intf_status intf_status = {0};
  161. unsigned long features;
  162. u32 fps;
  163. bool is_cmd, is_vid;
  164. sde_enc = to_sde_encoder_virt(drm_enc);
  165. cur_master = sde_enc->cur_master;
  166. fps = sde_encoder_get_fps(drm_enc);
  167. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  168. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  169. if (!cur_master || !cur_master->hw_intf || !fps
  170. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  171. return 0;
  172. features = cur_master->hw_intf->cap->features;
  173. /*
  174. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  175. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  176. * at panel vsync and not at MDP VSYNC
  177. */
  178. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  179. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  180. if (intf_status.is_prog_fetch_en)
  181. return 0;
  182. }
  183. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  184. qtmr_counter = arch_timer_read_counter();
  185. cur_time = ktime_get_ns();
  186. /* check for counter rollover between the two timestamps [56 bits] */
  187. if (qtmr_counter < vsync_counter) {
  188. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  189. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  190. qtmr_counter >> 32, qtmr_counter, hw_diff,
  191. fps, SDE_EVTLOG_FUNC_CASE1);
  192. } else {
  193. hw_diff = qtmr_counter - vsync_counter;
  194. }
  195. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  196. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  197. /* avoid setting timestamp, if diff is more than one vsync */
  198. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  199. tvblank = 0;
  200. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  201. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  202. fps, SDE_EVTLOG_ERROR);
  203. } else {
  204. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  205. }
  206. SDE_DEBUG_ENC(sde_enc,
  207. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  208. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  209. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  210. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  212. return tvblank;
  213. }
  214. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  215. {
  216. bool clone_mode;
  217. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  220. return;
  221. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  222. return;
  223. /*
  224. * clone mode is the only scenario where we want to enable software override
  225. * of fal10 veto.
  226. */
  227. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  228. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  229. if (clone_mode && veto) {
  230. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  231. sde_enc->fal10_veto_override = true;
  232. } else if (sde_enc->fal10_veto_override && !veto) {
  233. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  234. sde_enc->fal10_veto_override = false;
  235. }
  236. }
  237. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. struct msm_drm_private *priv;
  241. struct sde_kms *sde_kms;
  242. struct device *cpu_dev;
  243. struct cpumask *cpu_mask = NULL;
  244. int cpu = 0;
  245. u32 cpu_dma_latency;
  246. priv = drm_enc->dev->dev_private;
  247. sde_kms = to_sde_kms(priv->kms);
  248. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  249. return;
  250. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  251. cpumask_clear(&sde_enc->valid_cpu_mask);
  252. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  253. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  254. if (!cpu_mask &&
  255. sde_encoder_check_curr_mode(drm_enc,
  256. MSM_DISPLAY_CMD_MODE))
  257. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  258. if (!cpu_mask)
  259. return;
  260. for_each_cpu(cpu, cpu_mask) {
  261. cpu_dev = get_cpu_device(cpu);
  262. if (!cpu_dev) {
  263. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  264. cpu);
  265. return;
  266. }
  267. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  268. dev_pm_qos_add_request(cpu_dev,
  269. &sde_enc->pm_qos_cpu_req[cpu],
  270. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  272. }
  273. }
  274. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  275. {
  276. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  277. struct device *cpu_dev;
  278. int cpu = 0;
  279. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  280. cpu_dev = get_cpu_device(cpu);
  281. if (!cpu_dev) {
  282. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  283. cpu);
  284. continue;
  285. }
  286. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  287. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  288. }
  289. cpumask_clear(&sde_enc->valid_cpu_mask);
  290. }
  291. static bool _sde_encoder_is_autorefresh_enabled(
  292. struct sde_encoder_virt *sde_enc)
  293. {
  294. struct drm_connector *drm_conn;
  295. if (!sde_enc->cur_master ||
  296. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  297. return false;
  298. drm_conn = sde_enc->cur_master->connector;
  299. if (!drm_conn || !drm_conn->state)
  300. return false;
  301. return sde_connector_get_property(drm_conn->state,
  302. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  303. }
  304. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  305. struct sde_hw_qdss *hw_qdss,
  306. struct sde_encoder_phys *phys, bool enable)
  307. {
  308. if (sde_enc->qdss_status == enable)
  309. return;
  310. sde_enc->qdss_status = enable;
  311. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  312. sde_enc->qdss_status);
  313. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  323. do {
  324. rc = wait_event_timeout(*(info->wq),
  325. atomic_read(info->atomic_cnt) == info->count_check,
  326. wait_time_jiffies);
  327. cur_ktime = ktime_get();
  328. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  329. timeout_ms, atomic_read(info->atomic_cnt),
  330. info->count_check);
  331. /* Make an early exit if the condition is already satisfied */
  332. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  333. (info->count_check < curr_atomic_cnt)) {
  334. rc = true;
  335. break;
  336. }
  337. /* If we timed out, counter is valid and time is less, wait again */
  338. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  339. (rc == 0) &&
  340. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  341. return rc;
  342. }
  343. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  344. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  345. {
  346. int ret = -ETIMEDOUT;
  347. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  348. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  349. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  350. while (ret == -ETIMEDOUT && timeout_iters--) {
  351. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  352. if (ret == -ETIMEDOUT) {
  353. /* if dma_fence is not signaled, keep waiting */
  354. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  355. continue;
  356. /* timed-out waiting and no sw-override support for hw-fences */
  357. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  358. SDE_ERROR("invalid argument(s)\n");
  359. break;
  360. }
  361. /*
  362. * In case the sw and hw fences were triggered at the same time,
  363. * wait the standard kickoff time one more time. Only override if
  364. * we timeout again.
  365. */
  366. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  367. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  368. if (ret == -ETIMEDOUT) {
  369. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  370. /*
  371. * wait the original timeout time again if we
  372. * did sw override due to fence being signaled
  373. */
  374. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  375. wait_info);
  376. }
  377. break;
  378. }
  379. }
  380. /* reset the timeout value */
  381. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  382. return ret;
  383. }
  384. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  385. {
  386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  387. return sde_enc &&
  388. (sde_enc->disp_info.display_type ==
  389. SDE_CONNECTOR_PRIMARY);
  390. }
  391. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  392. {
  393. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  394. return sde_enc &&
  395. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  396. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  397. }
  398. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  399. {
  400. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  401. return sde_enc &&
  402. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  403. }
  404. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  405. {
  406. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  407. return sde_enc && sde_enc->cur_master &&
  408. sde_enc->cur_master->cont_splash_enabled;
  409. }
  410. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  411. enum sde_intr_idx intr_idx)
  412. {
  413. SDE_EVT32(DRMID(phys_enc->parent),
  414. phys_enc->intf_idx - INTF_0,
  415. phys_enc->hw_pp->idx - PINGPONG_0,
  416. intr_idx);
  417. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  418. if (phys_enc->parent_ops.handle_frame_done)
  419. phys_enc->parent_ops.handle_frame_done(
  420. phys_enc->parent, phys_enc,
  421. SDE_ENCODER_FRAME_EVENT_ERROR);
  422. }
  423. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  424. enum sde_intr_idx intr_idx,
  425. struct sde_encoder_wait_info *wait_info)
  426. {
  427. struct sde_encoder_irq *irq;
  428. u32 irq_status;
  429. int ret, i;
  430. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  431. SDE_ERROR("invalid params\n");
  432. return -EINVAL;
  433. }
  434. irq = &phys_enc->irq[intr_idx];
  435. /* note: do master / slave checking outside */
  436. /* return EWOULDBLOCK since we know the wait isn't necessary */
  437. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  438. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  439. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  440. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  441. return -EWOULDBLOCK;
  442. }
  443. if (irq->irq_idx < 0) {
  444. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  445. irq->name, irq->hw_idx);
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  447. irq->irq_idx);
  448. return 0;
  449. }
  450. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  451. atomic_read(wait_info->atomic_cnt));
  452. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  453. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  455. /*
  456. * Some module X may disable interrupt for longer duration
  457. * and it may trigger all interrupts including timer interrupt
  458. * when module X again enable the interrupt.
  459. * That may cause interrupt wait timeout API in this API.
  460. * It is handled by split the wait timer in two halves.
  461. */
  462. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  463. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  464. irq->hw_idx,
  465. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  466. wait_info);
  467. if (ret)
  468. break;
  469. }
  470. if (ret <= 0) {
  471. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  472. irq->irq_idx, true);
  473. if (irq_status) {
  474. unsigned long flags;
  475. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  476. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  478. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. int ret, i = 0;
  592. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  593. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  594. -EINVAL, !drm_enc, !hw_res, !conn_state,
  595. hw_res ? !hw_res->comp_info : 0);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  601. hw_res->display_type = sde_enc->disp_info.display_type;
  602. /* Query resources used by phys encs, expected to be without overlap */
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  614. if (ret)
  615. SDE_ERROR("failed to get topology ret %d\n", ret);
  616. ret = sde_connector_state_get_compression_info(conn_state,
  617. hw_res->comp_info);
  618. if (ret)
  619. SDE_ERROR("failed to get compression info ret %d\n", ret);
  620. }
  621. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  622. {
  623. struct sde_encoder_virt *sde_enc = NULL;
  624. int i = 0;
  625. unsigned int num_encs;
  626. if (!drm_enc) {
  627. SDE_ERROR("invalid encoder\n");
  628. return;
  629. }
  630. sde_enc = to_sde_encoder_virt(drm_enc);
  631. SDE_DEBUG_ENC(sde_enc, "\n");
  632. num_encs = sde_enc->num_phys_encs;
  633. mutex_lock(&sde_enc->enc_lock);
  634. sde_rsc_client_destroy(sde_enc->rsc_client);
  635. for (i = 0; i < num_encs; i++) {
  636. struct sde_encoder_phys *phys;
  637. phys = sde_enc->phys_vid_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_vid_encs[i] = NULL;
  642. }
  643. phys = sde_enc->phys_cmd_encs[i];
  644. if (phys && phys->ops.destroy) {
  645. phys->ops.destroy(phys);
  646. --sde_enc->num_phys_encs;
  647. sde_enc->phys_cmd_encs[i] = NULL;
  648. }
  649. phys = sde_enc->phys_encs[i];
  650. if (phys && phys->ops.destroy) {
  651. phys->ops.destroy(phys);
  652. --sde_enc->num_phys_encs;
  653. sde_enc->phys_encs[i] = NULL;
  654. }
  655. }
  656. if (sde_enc->num_phys_encs)
  657. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  658. sde_enc->num_phys_encs);
  659. sde_enc->num_phys_encs = 0;
  660. mutex_unlock(&sde_enc->enc_lock);
  661. drm_encoder_cleanup(drm_enc);
  662. mutex_destroy(&sde_enc->enc_lock);
  663. kfree(sde_enc->input_handler);
  664. sde_enc->input_handler = NULL;
  665. kfree(sde_enc);
  666. }
  667. void sde_encoder_helper_update_intf_cfg(
  668. struct sde_encoder_phys *phys_enc)
  669. {
  670. struct sde_encoder_virt *sde_enc;
  671. struct sde_hw_intf_cfg_v1 *intf_cfg;
  672. enum sde_3d_blend_mode mode_3d;
  673. if (!phys_enc || !phys_enc->hw_pp) {
  674. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  675. return;
  676. }
  677. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  678. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  679. SDE_DEBUG_ENC(sde_enc,
  680. "intf_cfg updated for %d at idx %d\n",
  681. phys_enc->intf_idx,
  682. intf_cfg->intf_count);
  683. /* setup interface configuration */
  684. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  685. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  686. return;
  687. }
  688. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  689. if (phys_enc == sde_enc->cur_master) {
  690. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  691. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  692. else
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  694. }
  695. /* configure this interface as master for split display */
  696. if (phys_enc->split_role == ENC_ROLE_MASTER)
  697. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  698. /* setup which pp blk will connect to this intf */
  699. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  700. phys_enc->hw_intf->ops.bind_pingpong_blk(
  701. phys_enc->hw_intf,
  702. true,
  703. phys_enc->hw_pp->idx);
  704. /*setup merge_3d configuration */
  705. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  706. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  707. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  708. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  709. phys_enc->hw_pp->merge_3d->idx;
  710. if (phys_enc->hw_pp->ops.setup_3d_mode)
  711. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  712. mode_3d);
  713. }
  714. void sde_encoder_helper_split_config(
  715. struct sde_encoder_phys *phys_enc,
  716. enum sde_intf interface)
  717. {
  718. struct sde_encoder_virt *sde_enc;
  719. struct split_pipe_cfg *cfg;
  720. struct sde_hw_mdp *hw_mdptop;
  721. enum sde_rm_topology_name topology;
  722. struct msm_display_info *disp_info;
  723. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  724. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  725. return;
  726. }
  727. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  728. hw_mdptop = phys_enc->hw_mdptop;
  729. disp_info = &sde_enc->disp_info;
  730. cfg = &phys_enc->hw_intf->cfg;
  731. memset(cfg, 0, sizeof(*cfg));
  732. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  733. return;
  734. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  735. cfg->split_link_en = true;
  736. /**
  737. * disable split modes since encoder will be operating in as the only
  738. * encoder, either for the entire use case in the case of, for example,
  739. * single DSI, or for this frame in the case of left/right only partial
  740. * update.
  741. */
  742. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  743. if (hw_mdptop->ops.setup_split_pipe)
  744. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  745. if (hw_mdptop->ops.setup_pp_split)
  746. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  747. return;
  748. }
  749. cfg->en = true;
  750. cfg->mode = phys_enc->intf_mode;
  751. cfg->intf = interface;
  752. if (cfg->en && phys_enc->ops.needs_single_flush &&
  753. phys_enc->ops.needs_single_flush(phys_enc))
  754. cfg->split_flush_en = true;
  755. topology = sde_connector_get_topology_name(phys_enc->connector);
  756. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  757. cfg->pp_split_slave = cfg->intf;
  758. else
  759. cfg->pp_split_slave = INTF_MAX;
  760. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  761. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  762. if (hw_mdptop->ops.setup_split_pipe)
  763. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  764. } else if (sde_enc->hw_pp[0]) {
  765. /*
  766. * slave encoder
  767. * - determine split index from master index,
  768. * assume master is first pp
  769. */
  770. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  771. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  772. cfg->pp_split_index);
  773. if (hw_mdptop->ops.setup_pp_split)
  774. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  775. }
  776. }
  777. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  778. {
  779. struct sde_encoder_virt *sde_enc;
  780. int i = 0;
  781. if (!drm_enc)
  782. return false;
  783. sde_enc = to_sde_encoder_virt(drm_enc);
  784. if (!sde_enc)
  785. return false;
  786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  788. if (phys && phys->in_clone_mode)
  789. return true;
  790. }
  791. return false;
  792. }
  793. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  794. struct drm_crtc *crtc)
  795. {
  796. struct sde_encoder_virt *sde_enc;
  797. int i;
  798. if (!drm_enc)
  799. return false;
  800. sde_enc = to_sde_encoder_virt(drm_enc);
  801. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  802. return false;
  803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  804. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  805. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  806. return true;
  807. }
  808. return false;
  809. }
  810. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  811. struct drm_crtc_state *crtc_state)
  812. {
  813. struct sde_encoder_virt *sde_enc;
  814. struct sde_crtc_state *sde_crtc_state;
  815. int i = 0;
  816. if (!drm_enc || !crtc_state) {
  817. SDE_DEBUG("invalid params\n");
  818. return;
  819. }
  820. sde_enc = to_sde_encoder_virt(drm_enc);
  821. sde_crtc_state = to_sde_crtc_state(crtc_state);
  822. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  823. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  824. return;
  825. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  826. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  827. if (phys) {
  828. phys->in_clone_mode = true;
  829. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  830. }
  831. }
  832. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  833. sde_crtc_state->cwb_enc_mask = 0;
  834. }
  835. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  836. struct drm_crtc_state *crtc_state,
  837. struct drm_connector_state *conn_state)
  838. {
  839. const struct drm_display_mode *mode;
  840. struct drm_display_mode *adj_mode;
  841. int i = 0;
  842. int ret = 0;
  843. mode = &crtc_state->mode;
  844. adj_mode = &crtc_state->adjusted_mode;
  845. /* perform atomic check on the first physical encoder (master) */
  846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  847. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  848. if (phys && phys->ops.atomic_check)
  849. ret = phys->ops.atomic_check(phys, crtc_state,
  850. conn_state);
  851. else if (phys && phys->ops.mode_fixup)
  852. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  853. ret = -EINVAL;
  854. if (ret) {
  855. SDE_ERROR_ENC(sde_enc,
  856. "mode unsupported, phys idx %d\n", i);
  857. break;
  858. }
  859. }
  860. return ret;
  861. }
  862. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  863. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  864. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  865. {
  866. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  867. int ret = 0;
  868. if (crtc_state->mode_changed || crtc_state->active_changed) {
  869. struct sde_rect mode_roi, roi;
  870. u32 width, height;
  871. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  872. mode_roi.x = 0;
  873. mode_roi.y = 0;
  874. mode_roi.w = width;
  875. mode_roi.h = height;
  876. if (sde_conn_state->rois.num_rects) {
  877. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  878. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  881. roi.x, roi.y, roi.w, roi.h);
  882. ret = -EINVAL;
  883. }
  884. }
  885. if (sde_crtc_state->user_roi_list.num_rects) {
  886. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  887. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  890. roi.x, roi.y, roi.w, roi.h);
  891. ret = -EINVAL;
  892. }
  893. }
  894. }
  895. return ret;
  896. }
  897. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  898. struct drm_crtc_state *crtc_state,
  899. struct drm_connector_state *conn_state,
  900. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  901. struct sde_connector *sde_conn,
  902. struct sde_connector_state *sde_conn_state)
  903. {
  904. int ret = 0;
  905. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  906. struct msm_sub_mode sub_mode;
  907. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  908. struct msm_display_topology *topology = NULL;
  909. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  910. CONNECTOR_PROP_DSC_MODE);
  911. ret = sde_connector_get_mode_info(&sde_conn->base,
  912. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  913. if (ret) {
  914. SDE_ERROR_ENC(sde_enc,
  915. "failed to get mode info, rc = %d\n", ret);
  916. return ret;
  917. }
  918. if (sde_conn_state->mode_info.comp_info.comp_type &&
  919. sde_conn_state->mode_info.comp_info.comp_ratio >=
  920. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  921. SDE_ERROR_ENC(sde_enc,
  922. "invalid compression ratio: %d\n",
  923. sde_conn_state->mode_info.comp_info.comp_ratio);
  924. ret = -EINVAL;
  925. return ret;
  926. }
  927. /* Reserve dynamic resources, indicating atomic_check phase */
  928. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  929. conn_state, true);
  930. if (ret) {
  931. if (ret != -EAGAIN)
  932. SDE_ERROR_ENC(sde_enc,
  933. "RM failed to reserve resources, rc = %d\n", ret);
  934. return ret;
  935. }
  936. /**
  937. * Update connector state with the topology selected for the
  938. * resource set validated. Reset the topology if we are
  939. * de-activating crtc.
  940. */
  941. if (crtc_state->active) {
  942. topology = &sde_conn_state->mode_info.topology;
  943. ret = sde_rm_update_topology(&sde_kms->rm,
  944. conn_state, topology);
  945. if (ret) {
  946. SDE_ERROR_ENC(sde_enc,
  947. "RM failed to update topology, rc: %d\n", ret);
  948. return ret;
  949. }
  950. }
  951. ret = sde_connector_set_blob_data(conn_state->connector,
  952. conn_state,
  953. CONNECTOR_PROP_SDE_INFO);
  954. if (ret) {
  955. SDE_ERROR_ENC(sde_enc,
  956. "connector failed to update info, rc: %d\n",
  957. ret);
  958. return ret;
  959. }
  960. }
  961. return ret;
  962. }
  963. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  964. {
  965. struct sde_connector *sde_conn = NULL;
  966. struct sde_kms *sde_kms = NULL;
  967. struct drm_connector *conn = NULL;
  968. if (!drm_enc) {
  969. SDE_ERROR("invalid drm encoder\n");
  970. return false;
  971. }
  972. sde_kms = sde_encoder_get_kms(drm_enc);
  973. if (!sde_kms)
  974. return false;
  975. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  976. if (!conn || !conn->state)
  977. return false;
  978. sde_conn = to_sde_connector(conn);
  979. if (!sde_conn)
  980. return false;
  981. return sde_connector_is_line_insertion_supported(sde_conn);
  982. }
  983. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  984. u32 *qsync_fps, struct drm_connector_state *conn_state)
  985. {
  986. struct sde_encoder_virt *sde_enc;
  987. int rc = 0;
  988. struct sde_connector *sde_conn;
  989. if (!qsync_fps)
  990. return;
  991. *qsync_fps = 0;
  992. if (!drm_enc) {
  993. SDE_ERROR("invalid drm encoder\n");
  994. return;
  995. }
  996. sde_enc = to_sde_encoder_virt(drm_enc);
  997. if (!sde_enc->cur_master) {
  998. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  999. return;
  1000. }
  1001. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1002. if (sde_conn->ops.get_qsync_min_fps)
  1003. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1004. if (rc < 0) {
  1005. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1006. return;
  1007. }
  1008. *qsync_fps = rc;
  1009. }
  1010. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1011. struct sde_connector_state *sde_conn_state)
  1012. {
  1013. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1014. u32 min_fps, step_fps = 0;
  1015. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1016. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1017. CONNECTOR_PROP_QSYNC_MODE);
  1018. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1019. CONNECTOR_PROP_AVR_STEP_STATE);
  1020. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1021. return 0;
  1022. if (!qsync_mode && avr_step_state) {
  1023. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1024. return -EINVAL;
  1025. }
  1026. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1027. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1028. &sde_conn_state->base);
  1029. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1030. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1031. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1032. min_fps, step_fps, vtotal);
  1033. return -EINVAL;
  1034. }
  1035. return 0;
  1036. }
  1037. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1038. struct sde_connector_state *sde_conn_state)
  1039. {
  1040. int rc = 0;
  1041. bool qsync_dirty, has_modeset, ept;
  1042. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1043. u32 qsync_mode;
  1044. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1045. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1046. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1047. ept = msm_property_is_dirty(&sde_conn->property_info,
  1048. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1049. if (has_modeset && (qsync_dirty || ept) &&
  1050. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1051. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1052. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1053. sde_conn_state->msm_mode.private_flags);
  1054. return -EINVAL;
  1055. }
  1056. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1057. if (qsync_dirty || (qsync_mode && has_modeset))
  1058. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1059. return rc;
  1060. }
  1061. static int sde_encoder_virt_atomic_check(
  1062. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1063. struct drm_connector_state *conn_state)
  1064. {
  1065. struct sde_encoder_virt *sde_enc;
  1066. struct sde_kms *sde_kms;
  1067. const struct drm_display_mode *mode;
  1068. struct drm_display_mode *adj_mode;
  1069. struct sde_connector *sde_conn = NULL;
  1070. struct sde_connector_state *sde_conn_state = NULL;
  1071. struct sde_crtc_state *sde_crtc_state = NULL;
  1072. enum sde_rm_topology_name old_top;
  1073. enum sde_rm_topology_name top_name;
  1074. struct msm_display_info *disp_info;
  1075. int ret = 0;
  1076. if (!drm_enc || !crtc_state || !conn_state) {
  1077. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1078. !drm_enc, !crtc_state, !conn_state);
  1079. return -EINVAL;
  1080. }
  1081. sde_enc = to_sde_encoder_virt(drm_enc);
  1082. disp_info = &sde_enc->disp_info;
  1083. SDE_DEBUG_ENC(sde_enc, "\n");
  1084. sde_kms = sde_encoder_get_kms(drm_enc);
  1085. if (!sde_kms)
  1086. return -EINVAL;
  1087. mode = &crtc_state->mode;
  1088. adj_mode = &crtc_state->adjusted_mode;
  1089. sde_conn = to_sde_connector(conn_state->connector);
  1090. sde_conn_state = to_sde_connector_state(conn_state);
  1091. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1092. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1093. if (ret)
  1094. return ret;
  1095. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1096. crtc_state->active_changed, crtc_state->connectors_changed);
  1097. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1098. conn_state);
  1099. if (ret)
  1100. return ret;
  1101. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1102. conn_state, sde_conn_state, sde_crtc_state);
  1103. if (ret)
  1104. return ret;
  1105. /**
  1106. * record topology in previous atomic state to be able to handle
  1107. * topology transitions correctly.
  1108. */
  1109. old_top = sde_connector_get_property(conn_state,
  1110. CONNECTOR_PROP_TOPOLOGY_NAME);
  1111. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1112. if (ret)
  1113. return ret;
  1114. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1115. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1116. if (ret)
  1117. return ret;
  1118. top_name = sde_connector_get_property(conn_state,
  1119. CONNECTOR_PROP_TOPOLOGY_NAME);
  1120. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1121. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1122. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1123. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1124. top_name);
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. ret = sde_connector_roi_v1_check_roi(conn_state);
  1129. if (ret) {
  1130. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1131. ret);
  1132. return ret;
  1133. }
  1134. drm_mode_set_crtcinfo(adj_mode, 0);
  1135. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1136. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1137. sde_conn_state->msm_mode.private_flags,
  1138. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1139. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1140. return ret;
  1141. }
  1142. static void _sde_encoder_get_connector_roi(
  1143. struct sde_encoder_virt *sde_enc,
  1144. struct sde_rect *merged_conn_roi)
  1145. {
  1146. struct drm_connector *drm_conn;
  1147. struct sde_connector_state *c_state;
  1148. if (!sde_enc || !merged_conn_roi)
  1149. return;
  1150. drm_conn = sde_enc->phys_encs[0]->connector;
  1151. if (!drm_conn || !drm_conn->state)
  1152. return;
  1153. c_state = to_sde_connector_state(drm_conn->state);
  1154. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1155. }
  1156. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1157. {
  1158. struct sde_encoder_virt *sde_enc;
  1159. struct drm_connector *drm_conn;
  1160. struct drm_display_mode *adj_mode;
  1161. struct sde_rect roi;
  1162. if (!drm_enc) {
  1163. SDE_ERROR("invalid encoder parameter\n");
  1164. return -EINVAL;
  1165. }
  1166. sde_enc = to_sde_encoder_virt(drm_enc);
  1167. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1168. SDE_ERROR("invalid crtc parameter\n");
  1169. return -EINVAL;
  1170. }
  1171. if (!sde_enc->cur_master) {
  1172. SDE_ERROR("invalid cur_master parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. adj_mode = &sde_enc->cur_master->cached_mode;
  1176. drm_conn = sde_enc->cur_master->connector;
  1177. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1178. if (sde_kms_rect_is_null(&roi)) {
  1179. roi.w = adj_mode->hdisplay;
  1180. roi.h = adj_mode->vdisplay;
  1181. }
  1182. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1183. sizeof(sde_enc->prv_conn_roi));
  1184. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1185. return 0;
  1186. }
  1187. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1188. {
  1189. struct sde_kms *sde_kms;
  1190. struct sde_hw_mdp *hw_mdp;
  1191. struct drm_display_mode *mode;
  1192. struct sde_encoder_virt *sde_enc;
  1193. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1194. int i;
  1195. if (!drm_enc) {
  1196. SDE_ERROR("invalid encoder parameter\n");
  1197. return;
  1198. }
  1199. sde_enc = to_sde_encoder_virt(drm_enc);
  1200. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1201. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1202. return;
  1203. }
  1204. /* program only for realtime displays */
  1205. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1206. return;
  1207. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1208. if (!sde_kms) {
  1209. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1210. return;
  1211. }
  1212. /* check if hw support is available, early return if not available */
  1213. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1214. return;
  1215. hw_mdp = sde_kms->hw_mdp;
  1216. if (!hw_mdp) {
  1217. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1218. return;
  1219. }
  1220. mode = &drm_enc->crtc->state->adjusted_mode;
  1221. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1222. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1223. for (i = 0; i < num_lm_or_pp; i++) {
  1224. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1225. if (!hw_pp) {
  1226. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1227. return;
  1228. }
  1229. if (hw_pp->ops.set_ppb_fifo_size) {
  1230. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1231. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1232. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1233. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1234. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1235. i, num_lm_or_pp, pixels_per_pp);
  1236. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1237. struct sde_connector *sde_conn =
  1238. to_sde_connector(sde_enc->cur_master->connector);
  1239. if (!sde_conn || !sde_conn->max_mode_width) {
  1240. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1241. return;
  1242. }
  1243. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1244. latency_lines, num_lm_or_pp);
  1245. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1246. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1247. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1248. SDE_EVTLOG_FUNC_CASE2);
  1249. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1250. i, num_lm_or_pp, pixels_per_pp);
  1251. } else {
  1252. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1253. }
  1254. }
  1255. }
  1256. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1257. {
  1258. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1259. struct sde_kms *sde_kms;
  1260. struct sde_hw_mdp *hw_mdptop;
  1261. struct sde_encoder_virt *sde_enc;
  1262. int i;
  1263. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1264. if (!sde_enc) {
  1265. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1266. return;
  1267. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1268. SDE_ERROR("invalid num phys enc %d/%d\n",
  1269. sde_enc->num_phys_encs,
  1270. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1271. return;
  1272. }
  1273. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1274. if (!sde_kms) {
  1275. SDE_ERROR("invalid sde_kms\n");
  1276. return;
  1277. }
  1278. hw_mdptop = sde_kms->hw_mdp;
  1279. if (!hw_mdptop) {
  1280. SDE_ERROR("invalid mdptop\n");
  1281. return;
  1282. }
  1283. if (hw_mdptop->ops.setup_vsync_source) {
  1284. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1285. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1286. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1287. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1288. vsync_cfg.vsync_source = vsync_source;
  1289. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1290. }
  1291. }
  1292. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1293. struct msm_display_info *disp_info)
  1294. {
  1295. struct sde_encoder_phys *phys;
  1296. struct sde_connector *sde_conn;
  1297. int i;
  1298. u32 vsync_source;
  1299. if (!sde_enc || !disp_info) {
  1300. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1301. sde_enc != NULL, disp_info != NULL);
  1302. return;
  1303. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1304. SDE_ERROR("invalid num phys enc %d/%d\n",
  1305. sde_enc->num_phys_encs,
  1306. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1307. return;
  1308. }
  1309. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1310. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1311. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1312. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1313. else
  1314. vsync_source = sde_enc->te_source;
  1315. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1316. disp_info->is_te_using_watchdog_timer);
  1317. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1318. phys = sde_enc->phys_encs[i];
  1319. if (phys && phys->ops.setup_vsync_source)
  1320. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1321. }
  1322. }
  1323. }
  1324. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1325. {
  1326. struct sde_encoder_phys *phys;
  1327. int i;
  1328. if (!sde_enc) {
  1329. SDE_ERROR("invalid sde encoder\n");
  1330. return;
  1331. }
  1332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1333. phys = sde_enc->phys_encs[i];
  1334. if (phys && phys->ops.control_te)
  1335. phys->ops.control_te(phys, enable);
  1336. }
  1337. }
  1338. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1339. bool watchdog_te)
  1340. {
  1341. struct sde_encoder_virt *sde_enc;
  1342. struct msm_display_info disp_info;
  1343. if (!drm_enc) {
  1344. pr_err("invalid drm encoder\n");
  1345. return -EINVAL;
  1346. }
  1347. sde_enc = to_sde_encoder_virt(drm_enc);
  1348. sde_encoder_control_te(sde_enc, false);
  1349. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1350. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1351. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1352. sde_encoder_control_te(sde_enc, true);
  1353. return 0;
  1354. }
  1355. static int _sde_encoder_rsc_client_update_vsync_wait(
  1356. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1357. int wait_vblank_crtc_id)
  1358. {
  1359. int wait_refcount = 0, ret = 0;
  1360. int pipe = -1;
  1361. int wait_count = 0;
  1362. struct drm_crtc *primary_crtc;
  1363. struct drm_crtc *crtc;
  1364. crtc = sde_enc->crtc;
  1365. if (wait_vblank_crtc_id)
  1366. wait_refcount =
  1367. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1368. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1369. SDE_EVTLOG_FUNC_ENTRY);
  1370. if (crtc->base.id != wait_vblank_crtc_id) {
  1371. primary_crtc = drm_crtc_find(drm_enc->dev,
  1372. NULL, wait_vblank_crtc_id);
  1373. if (!primary_crtc) {
  1374. SDE_ERROR_ENC(sde_enc,
  1375. "failed to find primary crtc id %d\n",
  1376. wait_vblank_crtc_id);
  1377. return -EINVAL;
  1378. }
  1379. pipe = drm_crtc_index(primary_crtc);
  1380. }
  1381. /**
  1382. * note: VBLANK is expected to be enabled at this point in
  1383. * resource control state machine if on primary CRTC
  1384. */
  1385. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1386. if (sde_rsc_client_is_state_update_complete(
  1387. sde_enc->rsc_client))
  1388. break;
  1389. if (crtc->base.id == wait_vblank_crtc_id)
  1390. ret = sde_encoder_wait_for_event(drm_enc,
  1391. MSM_ENC_VBLANK);
  1392. else
  1393. drm_wait_one_vblank(drm_enc->dev, pipe);
  1394. if (ret) {
  1395. SDE_ERROR_ENC(sde_enc,
  1396. "wait for vblank failed ret:%d\n", ret);
  1397. /**
  1398. * rsc hardware may hang without vsync. avoid rsc hang
  1399. * by generating the vsync from watchdog timer.
  1400. */
  1401. if (crtc->base.id == wait_vblank_crtc_id)
  1402. sde_encoder_helper_switch_vsync(drm_enc, true);
  1403. }
  1404. }
  1405. if (wait_count >= MAX_RSC_WAIT)
  1406. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1407. SDE_EVTLOG_ERROR);
  1408. if (wait_refcount)
  1409. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1410. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1411. SDE_EVTLOG_FUNC_EXIT);
  1412. return ret;
  1413. }
  1414. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1415. {
  1416. struct sde_encoder_virt *sde_enc;
  1417. struct msm_display_info *disp_info;
  1418. struct sde_rsc_cmd_config *rsc_config;
  1419. struct drm_crtc *crtc;
  1420. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1421. int ret;
  1422. /**
  1423. * Already checked drm_enc, sde_enc is valid in function
  1424. * _sde_encoder_update_rsc_client() which pass the parameters
  1425. * to this function.
  1426. */
  1427. sde_enc = to_sde_encoder_virt(drm_enc);
  1428. crtc = sde_enc->crtc;
  1429. disp_info = &sde_enc->disp_info;
  1430. rsc_config = &sde_enc->rsc_config;
  1431. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1432. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1433. /* update it only once */
  1434. sde_enc->rsc_state_init = true;
  1435. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1436. rsc_state, rsc_config, crtc->base.id,
  1437. &wait_vblank_crtc_id);
  1438. } else {
  1439. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1440. rsc_state, NULL, crtc->base.id,
  1441. &wait_vblank_crtc_id);
  1442. }
  1443. /**
  1444. * if RSC performed a state change that requires a VBLANK wait, it will
  1445. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1446. *
  1447. * if we are the primary display, we will need to enable and wait
  1448. * locally since we hold the commit thread
  1449. *
  1450. * if we are an external display, we must send a signal to the primary
  1451. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1452. * by the primary panel's VBLANK signals
  1453. */
  1454. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1455. if (ret) {
  1456. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1457. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1458. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1459. sde_enc, wait_vblank_crtc_id);
  1460. }
  1461. return ret;
  1462. }
  1463. static int _sde_encoder_update_rsc_client(
  1464. struct drm_encoder *drm_enc, bool enable)
  1465. {
  1466. struct sde_encoder_virt *sde_enc;
  1467. struct drm_crtc *crtc;
  1468. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1469. struct sde_rsc_cmd_config *rsc_config;
  1470. int ret;
  1471. struct msm_display_info *disp_info;
  1472. struct msm_mode_info *mode_info;
  1473. u32 qsync_mode = 0, v_front_porch;
  1474. struct drm_display_mode *mode;
  1475. bool is_vid_mode;
  1476. struct drm_encoder *enc;
  1477. if (!drm_enc || !drm_enc->dev) {
  1478. SDE_ERROR("invalid encoder arguments\n");
  1479. return -EINVAL;
  1480. }
  1481. sde_enc = to_sde_encoder_virt(drm_enc);
  1482. mode_info = &sde_enc->mode_info;
  1483. crtc = sde_enc->crtc;
  1484. if (!sde_enc->crtc) {
  1485. SDE_ERROR("invalid crtc parameter\n");
  1486. return -EINVAL;
  1487. }
  1488. disp_info = &sde_enc->disp_info;
  1489. rsc_config = &sde_enc->rsc_config;
  1490. if (!sde_enc->rsc_client) {
  1491. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1492. return 0;
  1493. }
  1494. /**
  1495. * only primary command mode panel without Qsync can request CMD state.
  1496. * all other panels/displays can request for VID state including
  1497. * secondary command mode panel.
  1498. * Clone mode encoder can request CLK STATE only.
  1499. */
  1500. if (sde_enc->cur_master) {
  1501. qsync_mode = sde_connector_get_qsync_mode(
  1502. sde_enc->cur_master->connector);
  1503. sde_enc->autorefresh_solver_disable =
  1504. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1505. }
  1506. /* left primary encoder keep vote */
  1507. if (sde_encoder_in_clone_mode(drm_enc)) {
  1508. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1509. return 0;
  1510. }
  1511. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1512. (disp_info->display_type && qsync_mode) ||
  1513. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1514. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1515. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1516. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1517. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1518. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1519. drm_for_each_encoder(enc, drm_enc->dev) {
  1520. if (enc->base.id != drm_enc->base.id &&
  1521. sde_encoder_in_cont_splash(enc))
  1522. rsc_state = SDE_RSC_CLK_STATE;
  1523. }
  1524. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1525. MSM_DISPLAY_VIDEO_MODE);
  1526. mode = &sde_enc->crtc->state->mode;
  1527. v_front_porch = mode->vsync_start - mode->vdisplay;
  1528. /* compare specific items and reconfigure the rsc */
  1529. if ((rsc_config->fps != mode_info->frame_rate) ||
  1530. (rsc_config->vtotal != mode_info->vtotal) ||
  1531. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1532. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1533. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1534. rsc_config->fps = mode_info->frame_rate;
  1535. rsc_config->vtotal = mode_info->vtotal;
  1536. rsc_config->prefill_lines = mode_info->prefill_lines;
  1537. rsc_config->jitter_numer = mode_info->jitter_numer;
  1538. rsc_config->jitter_denom = mode_info->jitter_denom;
  1539. sde_enc->rsc_state_init = false;
  1540. }
  1541. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1542. rsc_config->fps, sde_enc->rsc_state_init);
  1543. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1544. return ret;
  1545. }
  1546. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1547. {
  1548. struct sde_encoder_virt *sde_enc;
  1549. int i;
  1550. if (!drm_enc) {
  1551. SDE_ERROR("invalid encoder\n");
  1552. return;
  1553. }
  1554. sde_enc = to_sde_encoder_virt(drm_enc);
  1555. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1556. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1557. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1558. if (phys && phys->ops.irq_control)
  1559. phys->ops.irq_control(phys, enable);
  1560. if (phys && phys->ops.dynamic_irq_control)
  1561. phys->ops.dynamic_irq_control(phys, enable);
  1562. }
  1563. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1564. }
  1565. /* keep track of the userspace vblank during modeset */
  1566. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1567. u32 sw_event)
  1568. {
  1569. struct sde_encoder_virt *sde_enc;
  1570. bool enable;
  1571. int i;
  1572. if (!drm_enc) {
  1573. SDE_ERROR("invalid encoder\n");
  1574. return;
  1575. }
  1576. sde_enc = to_sde_encoder_virt(drm_enc);
  1577. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1578. sw_event, sde_enc->vblank_enabled);
  1579. /* nothing to do if vblank not enabled by userspace */
  1580. if (!sde_enc->vblank_enabled)
  1581. return;
  1582. /* disable vblank on pre_modeset */
  1583. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1584. enable = false;
  1585. /* enable vblank on post_modeset */
  1586. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1587. enable = true;
  1588. else
  1589. return;
  1590. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1591. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1592. if (phys && phys->ops.control_vblank_irq)
  1593. phys->ops.control_vblank_irq(phys, enable);
  1594. }
  1595. }
  1596. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1597. {
  1598. struct sde_encoder_virt *sde_enc;
  1599. if (!drm_enc)
  1600. return NULL;
  1601. sde_enc = to_sde_encoder_virt(drm_enc);
  1602. return sde_enc->rsc_client;
  1603. }
  1604. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1605. bool enable)
  1606. {
  1607. struct sde_kms *sde_kms;
  1608. struct sde_encoder_virt *sde_enc;
  1609. int rc;
  1610. sde_enc = to_sde_encoder_virt(drm_enc);
  1611. sde_kms = sde_encoder_get_kms(drm_enc);
  1612. if (!sde_kms)
  1613. return -EINVAL;
  1614. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1615. SDE_EVT32(DRMID(drm_enc), enable);
  1616. if (!sde_enc->cur_master) {
  1617. SDE_ERROR("encoder master not set\n");
  1618. return -EINVAL;
  1619. }
  1620. if (enable) {
  1621. /* enable SDE core clks */
  1622. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1623. if (rc < 0) {
  1624. SDE_ERROR("failed to enable power resource %d\n", rc);
  1625. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1626. return rc;
  1627. }
  1628. sde_enc->elevated_ahb_vote = true;
  1629. /* enable DSI clks */
  1630. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1631. true);
  1632. if (rc) {
  1633. SDE_ERROR("failed to enable clk control %d\n", rc);
  1634. pm_runtime_put_sync(drm_enc->dev->dev);
  1635. return rc;
  1636. }
  1637. /* enable all the irq */
  1638. sde_encoder_irq_control(drm_enc, true);
  1639. _sde_encoder_pm_qos_add_request(drm_enc);
  1640. } else {
  1641. _sde_encoder_pm_qos_remove_request(drm_enc);
  1642. /* disable all the irq */
  1643. sde_encoder_irq_control(drm_enc, false);
  1644. /* disable DSI clks */
  1645. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1646. /* disable SDE core clks */
  1647. pm_runtime_put_sync(drm_enc->dev->dev);
  1648. }
  1649. return 0;
  1650. }
  1651. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1652. bool enable, u32 frame_count)
  1653. {
  1654. struct sde_encoder_virt *sde_enc;
  1655. int i;
  1656. if (!drm_enc) {
  1657. SDE_ERROR("invalid encoder\n");
  1658. return;
  1659. }
  1660. sde_enc = to_sde_encoder_virt(drm_enc);
  1661. if (!sde_enc->misr_reconfigure)
  1662. return;
  1663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1665. if (!phys || !phys->ops.setup_misr)
  1666. continue;
  1667. phys->ops.setup_misr(phys, enable, frame_count);
  1668. }
  1669. sde_enc->misr_reconfigure = false;
  1670. }
  1671. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1672. unsigned int type, unsigned int code, int value)
  1673. {
  1674. struct drm_encoder *drm_enc = NULL;
  1675. struct sde_encoder_virt *sde_enc = NULL;
  1676. struct msm_drm_thread *disp_thread = NULL;
  1677. struct msm_drm_private *priv = NULL;
  1678. if (!handle || !handle->handler || !handle->handler->private) {
  1679. SDE_ERROR("invalid encoder for the input event\n");
  1680. return;
  1681. }
  1682. drm_enc = (struct drm_encoder *)handle->handler->private;
  1683. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1684. SDE_ERROR("invalid parameters\n");
  1685. return;
  1686. }
  1687. priv = drm_enc->dev->dev_private;
  1688. sde_enc = to_sde_encoder_virt(drm_enc);
  1689. if (!sde_enc->crtc || (sde_enc->crtc->index
  1690. >= ARRAY_SIZE(priv->disp_thread))) {
  1691. SDE_DEBUG_ENC(sde_enc,
  1692. "invalid cached CRTC: %d or crtc index: %d\n",
  1693. sde_enc->crtc == NULL,
  1694. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1695. return;
  1696. }
  1697. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1698. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1699. kthread_queue_work(&disp_thread->worker,
  1700. &sde_enc->input_event_work);
  1701. }
  1702. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1703. {
  1704. struct sde_encoder_virt *sde_enc;
  1705. if (!drm_enc) {
  1706. SDE_ERROR("invalid encoder\n");
  1707. return;
  1708. }
  1709. sde_enc = to_sde_encoder_virt(drm_enc);
  1710. /* return early if there is no state change */
  1711. if (sde_enc->idle_pc_enabled == enable)
  1712. return;
  1713. sde_enc->idle_pc_enabled = enable;
  1714. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1715. SDE_EVT32(sde_enc->idle_pc_enabled);
  1716. }
  1717. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1718. u32 sw_event)
  1719. {
  1720. struct drm_encoder *drm_enc = &sde_enc->base;
  1721. struct msm_drm_private *priv;
  1722. unsigned int lp, idle_pc_duration;
  1723. struct msm_drm_thread *disp_thread;
  1724. /* return early if called from esd thread */
  1725. if (sde_enc->delay_kickoff)
  1726. return;
  1727. /* set idle timeout based on master connector's lp value */
  1728. if (sde_enc->cur_master)
  1729. lp = sde_connector_get_lp(
  1730. sde_enc->cur_master->connector);
  1731. else
  1732. lp = SDE_MODE_DPMS_ON;
  1733. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1734. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1735. else
  1736. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1737. priv = drm_enc->dev->dev_private;
  1738. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1739. kthread_mod_delayed_work(
  1740. &disp_thread->worker,
  1741. &sde_enc->delayed_off_work,
  1742. msecs_to_jiffies(idle_pc_duration));
  1743. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1744. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1745. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1746. sw_event);
  1747. }
  1748. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1749. u32 sw_event)
  1750. {
  1751. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1752. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1753. sw_event);
  1754. }
  1755. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1756. {
  1757. struct sde_encoder_virt *sde_enc;
  1758. if (!encoder)
  1759. return;
  1760. sde_enc = to_sde_encoder_virt(encoder);
  1761. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1762. }
  1763. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1764. u32 sw_event)
  1765. {
  1766. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1767. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1768. else
  1769. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1770. }
  1771. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1772. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1773. {
  1774. int ret = 0;
  1775. mutex_lock(&sde_enc->rc_lock);
  1776. /* return if the resource control is already in ON state */
  1777. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1778. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1779. sw_event);
  1780. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1781. SDE_EVTLOG_FUNC_CASE1);
  1782. goto end;
  1783. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1784. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1785. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1786. sw_event, sde_enc->rc_state);
  1787. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1788. SDE_EVTLOG_ERROR);
  1789. goto end;
  1790. }
  1791. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1792. sde_encoder_irq_control(drm_enc, true);
  1793. _sde_encoder_pm_qos_add_request(drm_enc);
  1794. } else {
  1795. /* enable all the clks and resources */
  1796. ret = _sde_encoder_resource_control_helper(drm_enc,
  1797. true);
  1798. if (ret) {
  1799. SDE_ERROR_ENC(sde_enc,
  1800. "sw_event:%d, rc in state %d\n",
  1801. sw_event, sde_enc->rc_state);
  1802. SDE_EVT32(DRMID(drm_enc), sw_event,
  1803. sde_enc->rc_state,
  1804. SDE_EVTLOG_ERROR);
  1805. goto end;
  1806. }
  1807. _sde_encoder_update_rsc_client(drm_enc, true);
  1808. }
  1809. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1810. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1811. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1812. end:
  1813. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1814. mutex_unlock(&sde_enc->rc_lock);
  1815. return ret;
  1816. }
  1817. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1818. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1819. {
  1820. /* cancel delayed off work, if any */
  1821. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1822. mutex_lock(&sde_enc->rc_lock);
  1823. if (is_vid_mode &&
  1824. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1825. sde_encoder_irq_control(drm_enc, true);
  1826. }
  1827. /* skip if is already OFF or IDLE, resources are off already */
  1828. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1829. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1830. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1831. sw_event, sde_enc->rc_state);
  1832. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1833. SDE_EVTLOG_FUNC_CASE3);
  1834. goto end;
  1835. }
  1836. /**
  1837. * IRQs are still enabled currently, which allows wait for
  1838. * VBLANK which RSC may require to correctly transition to OFF
  1839. */
  1840. _sde_encoder_update_rsc_client(drm_enc, false);
  1841. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1842. SDE_ENC_RC_STATE_PRE_OFF,
  1843. SDE_EVTLOG_FUNC_CASE3);
  1844. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1845. end:
  1846. mutex_unlock(&sde_enc->rc_lock);
  1847. return 0;
  1848. }
  1849. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1850. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1851. {
  1852. int ret = 0;
  1853. mutex_lock(&sde_enc->rc_lock);
  1854. /* return if the resource control is already in OFF state */
  1855. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1856. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1857. sw_event);
  1858. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1859. SDE_EVTLOG_FUNC_CASE4);
  1860. goto end;
  1861. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1862. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1863. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1864. sw_event, sde_enc->rc_state);
  1865. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1866. SDE_EVTLOG_ERROR);
  1867. ret = -EINVAL;
  1868. goto end;
  1869. }
  1870. /**
  1871. * expect to arrive here only if in either idle state or pre-off
  1872. * and in IDLE state the resources are already disabled
  1873. */
  1874. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1875. _sde_encoder_resource_control_helper(drm_enc, false);
  1876. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1877. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1878. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1879. end:
  1880. mutex_unlock(&sde_enc->rc_lock);
  1881. return ret;
  1882. }
  1883. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1884. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1885. {
  1886. int ret = 0;
  1887. mutex_lock(&sde_enc->rc_lock);
  1888. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1889. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1890. sw_event);
  1891. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1892. SDE_EVTLOG_FUNC_CASE5);
  1893. goto end;
  1894. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1895. /* enable all the clks and resources */
  1896. ret = _sde_encoder_resource_control_helper(drm_enc,
  1897. true);
  1898. if (ret) {
  1899. SDE_ERROR_ENC(sde_enc,
  1900. "sw_event:%d, rc in state %d\n",
  1901. sw_event, sde_enc->rc_state);
  1902. SDE_EVT32(DRMID(drm_enc), sw_event,
  1903. sde_enc->rc_state,
  1904. SDE_EVTLOG_ERROR);
  1905. goto end;
  1906. }
  1907. _sde_encoder_update_rsc_client(drm_enc, true);
  1908. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1909. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1910. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1911. }
  1912. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1913. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1914. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1915. _sde_encoder_pm_qos_remove_request(drm_enc);
  1916. end:
  1917. mutex_unlock(&sde_enc->rc_lock);
  1918. return ret;
  1919. }
  1920. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1921. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1922. {
  1923. int ret = 0;
  1924. mutex_lock(&sde_enc->rc_lock);
  1925. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1926. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1927. sw_event);
  1928. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1929. SDE_EVTLOG_FUNC_CASE5);
  1930. goto end;
  1931. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1932. SDE_ERROR_ENC(sde_enc,
  1933. "sw_event:%d, rc:%d !MODESET state\n",
  1934. sw_event, sde_enc->rc_state);
  1935. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1936. SDE_EVTLOG_ERROR);
  1937. ret = -EINVAL;
  1938. goto end;
  1939. }
  1940. /* toggle te bit to update vsync source for sim cmd mode panels */
  1941. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1942. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1943. sde_encoder_control_te(sde_enc, false);
  1944. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1945. sde_encoder_control_te(sde_enc, true);
  1946. }
  1947. _sde_encoder_update_rsc_client(drm_enc, true);
  1948. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1949. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1950. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1951. _sde_encoder_pm_qos_add_request(drm_enc);
  1952. end:
  1953. mutex_unlock(&sde_enc->rc_lock);
  1954. return ret;
  1955. }
  1956. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1957. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1958. {
  1959. struct msm_drm_private *priv;
  1960. struct sde_kms *sde_kms;
  1961. struct drm_crtc *crtc = drm_enc->crtc;
  1962. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1963. struct sde_connector *sde_conn;
  1964. int crtc_id = 0;
  1965. priv = drm_enc->dev->dev_private;
  1966. sde_kms = to_sde_kms(priv->kms);
  1967. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1968. mutex_lock(&sde_enc->rc_lock);
  1969. if (sde_conn->panel_dead) {
  1970. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1971. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1972. goto end;
  1973. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1974. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1975. sw_event, sde_enc->rc_state);
  1976. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1977. goto end;
  1978. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1979. sde_crtc->kickoff_in_progress) {
  1980. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1981. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1982. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1983. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1984. goto end;
  1985. }
  1986. crtc_id = drm_crtc_index(crtc);
  1987. if (is_vid_mode) {
  1988. sde_encoder_irq_control(drm_enc, false);
  1989. _sde_encoder_pm_qos_remove_request(drm_enc);
  1990. } else {
  1991. if (priv->event_thread[crtc_id].thread)
  1992. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1993. /* disable all the clks and resources */
  1994. _sde_encoder_update_rsc_client(drm_enc, false);
  1995. _sde_encoder_resource_control_helper(drm_enc, false);
  1996. if (!sde_kms->perf.bw_vote_mode)
  1997. memset(&sde_crtc->cur_perf, 0,
  1998. sizeof(struct sde_core_perf_params));
  1999. }
  2000. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2001. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2002. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2003. end:
  2004. mutex_unlock(&sde_enc->rc_lock);
  2005. return 0;
  2006. }
  2007. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2008. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2009. struct msm_drm_private *priv, bool is_vid_mode)
  2010. {
  2011. bool autorefresh_enabled = false;
  2012. struct msm_drm_thread *disp_thread;
  2013. int ret = 0;
  2014. if (!sde_enc->crtc ||
  2015. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2016. SDE_DEBUG_ENC(sde_enc,
  2017. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2018. sde_enc->crtc == NULL,
  2019. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2020. sw_event);
  2021. return -EINVAL;
  2022. }
  2023. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2024. mutex_lock(&sde_enc->rc_lock);
  2025. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2026. if (sde_enc->cur_master &&
  2027. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2028. autorefresh_enabled =
  2029. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2030. sde_enc->cur_master);
  2031. if (autorefresh_enabled) {
  2032. SDE_DEBUG_ENC(sde_enc,
  2033. "not handling early wakeup since auto refresh is enabled\n");
  2034. goto end;
  2035. }
  2036. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2037. kthread_mod_delayed_work(&disp_thread->worker,
  2038. &sde_enc->delayed_off_work,
  2039. msecs_to_jiffies(
  2040. IDLE_POWERCOLLAPSE_DURATION));
  2041. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2042. /* enable all the clks and resources */
  2043. ret = _sde_encoder_resource_control_helper(drm_enc,
  2044. true);
  2045. if (ret) {
  2046. SDE_ERROR_ENC(sde_enc,
  2047. "sw_event:%d, rc in state %d\n",
  2048. sw_event, sde_enc->rc_state);
  2049. SDE_EVT32(DRMID(drm_enc), sw_event,
  2050. sde_enc->rc_state,
  2051. SDE_EVTLOG_ERROR);
  2052. goto end;
  2053. }
  2054. _sde_encoder_update_rsc_client(drm_enc, true);
  2055. /*
  2056. * In some cases, commit comes with slight delay
  2057. * (> 80 ms)after early wake up, prevent clock switch
  2058. * off to avoid jank in next update. So, increase the
  2059. * command mode idle timeout sufficiently to prevent
  2060. * such case.
  2061. */
  2062. kthread_mod_delayed_work(&disp_thread->worker,
  2063. &sde_enc->delayed_off_work,
  2064. msecs_to_jiffies(
  2065. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2066. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2067. }
  2068. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2069. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2070. end:
  2071. mutex_unlock(&sde_enc->rc_lock);
  2072. return ret;
  2073. }
  2074. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2075. u32 sw_event)
  2076. {
  2077. struct sde_encoder_virt *sde_enc;
  2078. struct msm_drm_private *priv;
  2079. int ret = 0;
  2080. bool is_vid_mode = false;
  2081. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2082. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2083. sw_event);
  2084. return -EINVAL;
  2085. }
  2086. sde_enc = to_sde_encoder_virt(drm_enc);
  2087. priv = drm_enc->dev->dev_private;
  2088. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2089. is_vid_mode = true;
  2090. /*
  2091. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2092. * events and return early for other events (ie wb display).
  2093. */
  2094. if (!sde_enc->idle_pc_enabled &&
  2095. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2096. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2097. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2098. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2099. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2100. return 0;
  2101. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2102. sw_event, sde_enc->idle_pc_enabled);
  2103. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2104. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2105. switch (sw_event) {
  2106. case SDE_ENC_RC_EVENT_KICKOFF:
  2107. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2108. is_vid_mode);
  2109. break;
  2110. case SDE_ENC_RC_EVENT_PRE_STOP:
  2111. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2112. is_vid_mode);
  2113. break;
  2114. case SDE_ENC_RC_EVENT_STOP:
  2115. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2116. break;
  2117. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2118. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2119. break;
  2120. case SDE_ENC_RC_EVENT_POST_MODESET:
  2121. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2122. break;
  2123. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2124. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2125. is_vid_mode);
  2126. break;
  2127. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2128. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2129. priv, is_vid_mode);
  2130. break;
  2131. default:
  2132. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2133. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2134. break;
  2135. }
  2136. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2137. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2138. return ret;
  2139. }
  2140. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2141. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2142. {
  2143. int i = 0;
  2144. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2145. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2146. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2147. if (poms_to_vid)
  2148. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2149. else if (poms_to_cmd)
  2150. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2151. _sde_encoder_update_rsc_client(drm_enc, true);
  2152. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2153. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2154. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2155. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2156. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2157. SDE_EVTLOG_FUNC_CASE1);
  2158. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2159. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2160. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2161. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2162. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2163. SDE_EVTLOG_FUNC_CASE2);
  2164. }
  2165. }
  2166. struct drm_connector *sde_encoder_get_connector(
  2167. struct drm_device *dev, struct drm_encoder *drm_enc)
  2168. {
  2169. struct drm_connector_list_iter conn_iter;
  2170. struct drm_connector *conn = NULL, *conn_search;
  2171. drm_connector_list_iter_begin(dev, &conn_iter);
  2172. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2173. if (conn_search->encoder == drm_enc) {
  2174. conn = conn_search;
  2175. break;
  2176. }
  2177. }
  2178. drm_connector_list_iter_end(&conn_iter);
  2179. return conn;
  2180. }
  2181. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2182. {
  2183. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2184. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2185. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2186. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2187. struct sde_rm_hw_request request_hw;
  2188. int i, j;
  2189. sde_enc->cur_channel_cnt = 0;
  2190. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2191. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2192. sde_enc->hw_pp[i] = NULL;
  2193. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2194. break;
  2195. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2196. sde_enc->cur_channel_cnt++;
  2197. }
  2198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2199. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2200. if (phys) {
  2201. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2202. SDE_HW_BLK_QDSS);
  2203. for (j = 0; j < QDSS_MAX; j++) {
  2204. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2205. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2206. break;
  2207. }
  2208. }
  2209. }
  2210. }
  2211. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2212. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2213. sde_enc->hw_dsc[i] = NULL;
  2214. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2215. continue;
  2216. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2217. }
  2218. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2219. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2220. sde_enc->hw_vdc[i] = NULL;
  2221. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2222. continue;
  2223. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2224. }
  2225. /* Get PP for DSC configuration */
  2226. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2227. struct sde_hw_pingpong *pp = NULL;
  2228. unsigned long features = 0;
  2229. if (!sde_enc->hw_dsc[i])
  2230. continue;
  2231. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2232. request_hw.type = SDE_HW_BLK_PINGPONG;
  2233. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2234. break;
  2235. pp = to_sde_hw_pingpong(request_hw.hw);
  2236. features = pp->ops.get_hw_caps(pp);
  2237. if (test_bit(SDE_PINGPONG_DSC, &features))
  2238. sde_enc->hw_dsc_pp[i] = pp;
  2239. else
  2240. sde_enc->hw_dsc_pp[i] = NULL;
  2241. }
  2242. }
  2243. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2244. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2245. {
  2246. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2247. enum sde_intf_mode intf_mode;
  2248. struct drm_display_mode *old_adj_mode = NULL;
  2249. int ret;
  2250. bool is_cmd_mode = false, res_switch = false;
  2251. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2252. is_cmd_mode = true;
  2253. if (pre_modeset) {
  2254. if (sde_enc->cur_master)
  2255. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2256. if (old_adj_mode && is_cmd_mode)
  2257. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2258. DRM_MODE_MATCH_TIMINGS);
  2259. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2260. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2261. /*
  2262. * add tx wait for sim panel to avoid wd timer getting
  2263. * updated in middle of frame to avoid early vsync
  2264. */
  2265. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2266. if (ret && ret != -EWOULDBLOCK) {
  2267. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2268. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2269. return ret;
  2270. }
  2271. }
  2272. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2273. if (msm_is_mode_seamless_dms(msm_mode) ||
  2274. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2275. is_cmd_mode)) {
  2276. /* restore resource state before releasing them */
  2277. ret = sde_encoder_resource_control(drm_enc,
  2278. SDE_ENC_RC_EVENT_PRE_MODESET);
  2279. if (ret) {
  2280. SDE_ERROR_ENC(sde_enc,
  2281. "sde resource control failed: %d\n",
  2282. ret);
  2283. return ret;
  2284. }
  2285. /*
  2286. * Disable dce before switching the mode and after pre-
  2287. * modeset to guarantee previous kickoff has finished.
  2288. */
  2289. sde_encoder_dce_disable(sde_enc);
  2290. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2291. _sde_encoder_modeset_helper_locked(drm_enc,
  2292. SDE_ENC_RC_EVENT_PRE_MODESET);
  2293. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2294. msm_mode);
  2295. }
  2296. } else {
  2297. if (msm_is_mode_seamless_dms(msm_mode) ||
  2298. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2299. is_cmd_mode))
  2300. sde_encoder_resource_control(&sde_enc->base,
  2301. SDE_ENC_RC_EVENT_POST_MODESET);
  2302. else if (msm_is_mode_seamless_poms(msm_mode))
  2303. _sde_encoder_modeset_helper_locked(drm_enc,
  2304. SDE_ENC_RC_EVENT_POST_MODESET);
  2305. }
  2306. return 0;
  2307. }
  2308. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2309. struct drm_display_mode *mode,
  2310. struct drm_display_mode *adj_mode)
  2311. {
  2312. struct sde_encoder_virt *sde_enc;
  2313. struct sde_kms *sde_kms;
  2314. struct drm_connector *conn;
  2315. struct drm_crtc_state *crtc_state;
  2316. struct sde_crtc_state *sde_crtc_state;
  2317. struct sde_connector_state *c_state;
  2318. struct msm_display_mode *msm_mode;
  2319. struct sde_crtc *sde_crtc;
  2320. int i = 0, ret;
  2321. int num_lm, num_intf, num_pp_per_intf;
  2322. if (!drm_enc) {
  2323. SDE_ERROR("invalid encoder\n");
  2324. return;
  2325. }
  2326. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2327. SDE_ERROR("power resource is not enabled\n");
  2328. return;
  2329. }
  2330. sde_kms = sde_encoder_get_kms(drm_enc);
  2331. if (!sde_kms)
  2332. return;
  2333. sde_enc = to_sde_encoder_virt(drm_enc);
  2334. SDE_DEBUG_ENC(sde_enc, "\n");
  2335. SDE_EVT32(DRMID(drm_enc));
  2336. /*
  2337. * cache the crtc in sde_enc on enable for duration of use case
  2338. * for correctly servicing asynchronous irq events and timers
  2339. */
  2340. if (!drm_enc->crtc) {
  2341. SDE_ERROR("invalid crtc\n");
  2342. return;
  2343. }
  2344. sde_enc->crtc = drm_enc->crtc;
  2345. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2346. crtc_state = sde_crtc->base.state;
  2347. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2348. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2349. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2350. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2351. /* get and store the mode_info */
  2352. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2353. if (!conn) {
  2354. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2355. return;
  2356. } else if (!conn->state) {
  2357. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2358. return;
  2359. }
  2360. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2361. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2362. c_state = to_sde_connector_state(conn->state);
  2363. if (!c_state) {
  2364. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2365. return;
  2366. }
  2367. /* cancel delayed off work, if any */
  2368. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2369. /* release resources before seamless mode change */
  2370. msm_mode = &c_state->msm_mode;
  2371. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2372. if (ret)
  2373. return;
  2374. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2375. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2376. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2377. sde_crtc_state->cached_cwb_enc_mask);
  2378. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2379. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2380. }
  2381. /* reserve dynamic resources now, indicating non test-only */
  2382. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2383. if (ret) {
  2384. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2385. return;
  2386. }
  2387. /* assign the reserved HW blocks to this encoder */
  2388. _sde_encoder_virt_populate_hw_res(drm_enc);
  2389. /* determine left HW PP block to map to INTF */
  2390. num_lm = sde_enc->mode_info.topology.num_lm;
  2391. num_intf = sde_enc->mode_info.topology.num_intf;
  2392. num_pp_per_intf = num_lm / num_intf;
  2393. if (!num_pp_per_intf)
  2394. num_pp_per_intf = 1;
  2395. /* perform mode_set on phys_encs */
  2396. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2397. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2398. if (phys) {
  2399. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2400. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2401. i, num_pp_per_intf);
  2402. return;
  2403. }
  2404. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2405. phys->connector = conn;
  2406. if (phys->ops.mode_set)
  2407. phys->ops.mode_set(phys, mode, adj_mode,
  2408. &sde_crtc->reinit_crtc_mixers);
  2409. }
  2410. }
  2411. /* update resources after seamless mode change */
  2412. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2413. }
  2414. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2415. {
  2416. struct sde_encoder_virt *sde_enc = NULL;
  2417. if (!drm_enc) {
  2418. SDE_ERROR("invalid encoder\n");
  2419. return;
  2420. }
  2421. sde_enc = to_sde_encoder_virt(drm_enc);
  2422. /*
  2423. * disable the vsync source after updating the
  2424. * rsc state. rsc state update might have vsync wait
  2425. * and vsync source must be disabled after it.
  2426. * It will avoid generating any vsync from this point
  2427. * till mode-2 entry. It is SW workaround for HW
  2428. * limitation and should not be removed without
  2429. * checking the updated design.
  2430. */
  2431. sde_encoder_control_te(sde_enc, false);
  2432. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2433. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2434. }
  2435. static int _sde_encoder_input_connect(struct input_handler *handler,
  2436. struct input_dev *dev, const struct input_device_id *id)
  2437. {
  2438. struct input_handle *handle;
  2439. int rc = 0;
  2440. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2441. if (!handle)
  2442. return -ENOMEM;
  2443. handle->dev = dev;
  2444. handle->handler = handler;
  2445. handle->name = handler->name;
  2446. rc = input_register_handle(handle);
  2447. if (rc) {
  2448. pr_err("failed to register input handle\n");
  2449. goto error;
  2450. }
  2451. rc = input_open_device(handle);
  2452. if (rc) {
  2453. pr_err("failed to open input device\n");
  2454. goto error_unregister;
  2455. }
  2456. return 0;
  2457. error_unregister:
  2458. input_unregister_handle(handle);
  2459. error:
  2460. kfree(handle);
  2461. return rc;
  2462. }
  2463. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2464. {
  2465. input_close_device(handle);
  2466. input_unregister_handle(handle);
  2467. kfree(handle);
  2468. }
  2469. /**
  2470. * Structure for specifying event parameters on which to receive callbacks.
  2471. * This structure will trigger a callback in case of a touch event (specified by
  2472. * EV_ABS) where there is a change in X and Y coordinates,
  2473. */
  2474. static const struct input_device_id sde_input_ids[] = {
  2475. {
  2476. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2477. .evbit = { BIT_MASK(EV_ABS) },
  2478. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2479. BIT_MASK(ABS_MT_POSITION_X) |
  2480. BIT_MASK(ABS_MT_POSITION_Y) },
  2481. },
  2482. { },
  2483. };
  2484. static void _sde_encoder_input_handler_register(
  2485. struct drm_encoder *drm_enc)
  2486. {
  2487. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2488. int rc;
  2489. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2490. !sde_enc->input_event_enabled)
  2491. return;
  2492. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2493. sde_enc->input_handler->private = sde_enc;
  2494. /* register input handler if not already registered */
  2495. rc = input_register_handler(sde_enc->input_handler);
  2496. if (rc) {
  2497. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2498. rc);
  2499. kfree(sde_enc->input_handler);
  2500. }
  2501. }
  2502. }
  2503. static void _sde_encoder_input_handler_unregister(
  2504. struct drm_encoder *drm_enc)
  2505. {
  2506. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2507. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2508. !sde_enc->input_event_enabled)
  2509. return;
  2510. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2511. input_unregister_handler(sde_enc->input_handler);
  2512. sde_enc->input_handler->private = NULL;
  2513. }
  2514. }
  2515. static int _sde_encoder_input_handler(
  2516. struct sde_encoder_virt *sde_enc)
  2517. {
  2518. struct input_handler *input_handler = NULL;
  2519. int rc = 0;
  2520. if (sde_enc->input_handler) {
  2521. SDE_ERROR_ENC(sde_enc,
  2522. "input_handle is active. unexpected\n");
  2523. return -EINVAL;
  2524. }
  2525. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2526. if (!input_handler)
  2527. return -ENOMEM;
  2528. input_handler->event = sde_encoder_input_event_handler;
  2529. input_handler->connect = _sde_encoder_input_connect;
  2530. input_handler->disconnect = _sde_encoder_input_disconnect;
  2531. input_handler->name = "sde";
  2532. input_handler->id_table = sde_input_ids;
  2533. sde_enc->input_handler = input_handler;
  2534. return rc;
  2535. }
  2536. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2537. {
  2538. struct sde_encoder_virt *sde_enc = NULL;
  2539. struct sde_kms *sde_kms;
  2540. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2541. SDE_ERROR("invalid parameters\n");
  2542. return;
  2543. }
  2544. sde_kms = sde_encoder_get_kms(drm_enc);
  2545. if (!sde_kms)
  2546. return;
  2547. sde_enc = to_sde_encoder_virt(drm_enc);
  2548. if (!sde_enc || !sde_enc->cur_master) {
  2549. SDE_DEBUG("invalid sde encoder/master\n");
  2550. return;
  2551. }
  2552. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2553. sde_enc->cur_master->hw_mdptop &&
  2554. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2555. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2556. sde_enc->cur_master->hw_mdptop);
  2557. if (sde_enc->cur_master->hw_mdptop &&
  2558. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2559. !sde_in_trusted_vm(sde_kms))
  2560. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2561. sde_enc->cur_master->hw_mdptop,
  2562. sde_kms->catalog);
  2563. if (sde_enc->cur_master->hw_ctl &&
  2564. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2565. !sde_enc->cur_master->cont_splash_enabled)
  2566. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2567. sde_enc->cur_master->hw_ctl,
  2568. &sde_enc->cur_master->intf_cfg_v1);
  2569. if (sde_enc->cur_master->hw_ctl)
  2570. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2571. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2572. if (!sde_encoder_in_cont_splash(drm_enc))
  2573. _sde_encoder_update_ppb_size(drm_enc);
  2574. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2575. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2576. _sde_encoder_control_fal10_veto(drm_enc, true);
  2577. }
  2578. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2579. {
  2580. struct sde_kms *sde_kms;
  2581. void *dither_cfg = NULL;
  2582. int ret = 0, i = 0;
  2583. size_t len = 0;
  2584. enum sde_rm_topology_name topology;
  2585. struct drm_encoder *drm_enc;
  2586. struct msm_display_dsc_info *dsc = NULL;
  2587. struct sde_encoder_virt *sde_enc;
  2588. struct sde_hw_pingpong *hw_pp;
  2589. u32 bpp, bpc;
  2590. int num_lm;
  2591. if (!phys || !phys->connector || !phys->hw_pp ||
  2592. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2593. return;
  2594. sde_kms = sde_encoder_get_kms(phys->parent);
  2595. if (!sde_kms)
  2596. return;
  2597. topology = sde_connector_get_topology_name(phys->connector);
  2598. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2599. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2600. (phys->split_role == ENC_ROLE_SLAVE)))
  2601. return;
  2602. drm_enc = phys->parent;
  2603. sde_enc = to_sde_encoder_virt(drm_enc);
  2604. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2605. bpc = dsc->config.bits_per_component;
  2606. bpp = dsc->config.bits_per_pixel;
  2607. /* disable dither for 10 bpp or 10bpc dsc config */
  2608. if (bpp == 10 || bpc == 10) {
  2609. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2610. return;
  2611. }
  2612. ret = sde_connector_get_dither_cfg(phys->connector,
  2613. phys->connector->state, &dither_cfg,
  2614. &len, sde_enc->idle_pc_restore);
  2615. /* skip reg writes when return values are invalid or no data */
  2616. if (ret && ret == -ENODATA)
  2617. return;
  2618. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2619. for (i = 0; i < num_lm; i++) {
  2620. hw_pp = sde_enc->hw_pp[i];
  2621. phys->hw_pp->ops.setup_dither(hw_pp,
  2622. dither_cfg, len);
  2623. }
  2624. }
  2625. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2626. {
  2627. struct sde_encoder_virt *sde_enc = NULL;
  2628. int i;
  2629. if (!drm_enc) {
  2630. SDE_ERROR("invalid encoder\n");
  2631. return;
  2632. }
  2633. sde_enc = to_sde_encoder_virt(drm_enc);
  2634. if (!sde_enc->cur_master) {
  2635. SDE_DEBUG("virt encoder has no master\n");
  2636. return;
  2637. }
  2638. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2639. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2640. sde_enc->idle_pc_restore = true;
  2641. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2642. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2643. if (!phys)
  2644. continue;
  2645. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2646. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2647. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2648. phys->ops.restore(phys);
  2649. _sde_encoder_setup_dither(phys);
  2650. }
  2651. if (sde_enc->cur_master->ops.restore)
  2652. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2653. _sde_encoder_virt_enable_helper(drm_enc);
  2654. sde_encoder_control_te(sde_enc, true);
  2655. /*
  2656. * During IPC misr ctl register is reset.
  2657. * Need to reconfigure misr after every IPC.
  2658. */
  2659. if (atomic_read(&sde_enc->misr_enable))
  2660. sde_enc->misr_reconfigure = true;
  2661. }
  2662. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2663. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2664. {
  2665. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2666. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2667. int i;
  2668. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2669. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2670. if (!phys)
  2671. continue;
  2672. phys->comp_type = comp_info->comp_type;
  2673. phys->comp_ratio = comp_info->comp_ratio;
  2674. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2675. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2676. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2677. phys->dsc_extra_pclk_cycle_cnt =
  2678. comp_info->dsc_info.pclk_per_line;
  2679. phys->dsc_extra_disp_width =
  2680. comp_info->dsc_info.extra_width;
  2681. phys->dce_bytes_per_line =
  2682. comp_info->dsc_info.bytes_per_pkt *
  2683. comp_info->dsc_info.pkt_per_line;
  2684. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2685. phys->dce_bytes_per_line =
  2686. comp_info->vdc_info.bytes_per_pkt *
  2687. comp_info->vdc_info.pkt_per_line;
  2688. }
  2689. if (phys != sde_enc->cur_master) {
  2690. /**
  2691. * on DMS request, the encoder will be enabled
  2692. * already. Invoke restore to reconfigure the
  2693. * new mode.
  2694. */
  2695. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2696. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2697. phys->ops.restore)
  2698. phys->ops.restore(phys);
  2699. else if (phys->ops.enable)
  2700. phys->ops.enable(phys);
  2701. }
  2702. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2703. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2704. phys->ops.setup_misr(phys, true,
  2705. sde_enc->misr_frame_count);
  2706. }
  2707. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2708. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2709. sde_enc->cur_master->ops.restore)
  2710. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2711. else if (sde_enc->cur_master->ops.enable)
  2712. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2713. }
  2714. static void sde_encoder_off_work(struct kthread_work *work)
  2715. {
  2716. struct sde_encoder_virt *sde_enc = container_of(work,
  2717. struct sde_encoder_virt, delayed_off_work.work);
  2718. struct drm_encoder *drm_enc;
  2719. if (!sde_enc) {
  2720. SDE_ERROR("invalid sde encoder\n");
  2721. return;
  2722. }
  2723. drm_enc = &sde_enc->base;
  2724. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2725. sde_encoder_idle_request(drm_enc);
  2726. SDE_ATRACE_END("sde_encoder_off_work");
  2727. }
  2728. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2729. {
  2730. struct sde_encoder_virt *sde_enc = NULL;
  2731. bool has_master_enc = false;
  2732. int i, ret = 0;
  2733. struct sde_connector_state *c_state;
  2734. struct drm_display_mode *cur_mode = NULL;
  2735. struct msm_display_mode *msm_mode;
  2736. if (!drm_enc || !drm_enc->crtc) {
  2737. SDE_ERROR("invalid encoder\n");
  2738. return;
  2739. }
  2740. sde_enc = to_sde_encoder_virt(drm_enc);
  2741. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2742. SDE_ERROR("power resource is not enabled\n");
  2743. return;
  2744. }
  2745. if (!sde_enc->crtc)
  2746. sde_enc->crtc = drm_enc->crtc;
  2747. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2748. SDE_DEBUG_ENC(sde_enc, "\n");
  2749. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2750. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2751. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2752. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2753. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2754. sde_enc->cur_master = phys;
  2755. has_master_enc = true;
  2756. break;
  2757. }
  2758. }
  2759. if (!has_master_enc) {
  2760. sde_enc->cur_master = NULL;
  2761. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2762. return;
  2763. }
  2764. _sde_encoder_input_handler_register(drm_enc);
  2765. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2766. if (!c_state) {
  2767. SDE_ERROR("invalid connector state\n");
  2768. return;
  2769. }
  2770. msm_mode = &c_state->msm_mode;
  2771. if ((drm_enc->crtc->state->connectors_changed &&
  2772. sde_encoder_in_clone_mode(drm_enc)) ||
  2773. !(msm_is_mode_seamless_vrr(msm_mode)
  2774. || msm_is_mode_seamless_dms(msm_mode)
  2775. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2776. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2777. sde_encoder_off_work);
  2778. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2779. if (ret) {
  2780. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2781. ret);
  2782. return;
  2783. }
  2784. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2785. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2786. /* turn off vsync_in to update tear check configuration */
  2787. sde_encoder_control_te(sde_enc, false);
  2788. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2789. _sde_encoder_virt_enable_helper(drm_enc);
  2790. sde_encoder_control_te(sde_enc, true);
  2791. }
  2792. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2793. {
  2794. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2795. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2796. int i = 0;
  2797. _sde_encoder_control_fal10_veto(drm_enc, false);
  2798. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2799. if (sde_enc->phys_encs[i]) {
  2800. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2801. sde_enc->phys_encs[i]->connector = NULL;
  2802. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2803. }
  2804. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2805. }
  2806. sde_enc->cur_master = NULL;
  2807. /*
  2808. * clear the cached crtc in sde_enc on use case finish, after all the
  2809. * outstanding events and timers have been completed
  2810. */
  2811. sde_enc->crtc = NULL;
  2812. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2813. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2814. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2815. }
  2816. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2817. {
  2818. struct sde_encoder_virt *sde_enc = NULL;
  2819. struct sde_connector *sde_conn;
  2820. struct sde_kms *sde_kms;
  2821. enum sde_intf_mode intf_mode;
  2822. int ret, i = 0;
  2823. if (!drm_enc) {
  2824. SDE_ERROR("invalid encoder\n");
  2825. return;
  2826. } else if (!drm_enc->dev) {
  2827. SDE_ERROR("invalid dev\n");
  2828. return;
  2829. } else if (!drm_enc->dev->dev_private) {
  2830. SDE_ERROR("invalid dev_private\n");
  2831. return;
  2832. }
  2833. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2834. SDE_ERROR("power resource is not enabled\n");
  2835. return;
  2836. }
  2837. sde_enc = to_sde_encoder_virt(drm_enc);
  2838. if (!sde_enc->cur_master) {
  2839. SDE_ERROR("Invalid cur_master\n");
  2840. return;
  2841. }
  2842. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2843. SDE_DEBUG_ENC(sde_enc, "\n");
  2844. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2845. if (!sde_kms)
  2846. return;
  2847. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2848. SDE_EVT32(DRMID(drm_enc));
  2849. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2850. /* disable autorefresh */
  2851. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2852. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2853. if (phys && phys->ops.disable_autorefresh)
  2854. phys->ops.disable_autorefresh(phys);
  2855. }
  2856. /* wait for idle */
  2857. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2858. }
  2859. _sde_encoder_input_handler_unregister(drm_enc);
  2860. flush_delayed_work(&sde_conn->status_work);
  2861. /*
  2862. * For primary command mode and video mode encoders, execute the
  2863. * resource control pre-stop operations before the physical encoders
  2864. * are disabled, to allow the rsc to transition its states properly.
  2865. *
  2866. * For other encoder types, rsc should not be enabled until after
  2867. * they have been fully disabled, so delay the pre-stop operations
  2868. * until after the physical disable calls have returned.
  2869. */
  2870. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2871. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2872. sde_encoder_resource_control(drm_enc,
  2873. SDE_ENC_RC_EVENT_PRE_STOP);
  2874. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2875. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2876. if (phys && phys->ops.disable)
  2877. phys->ops.disable(phys);
  2878. }
  2879. } else {
  2880. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2881. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2882. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2883. if (phys && phys->ops.disable)
  2884. phys->ops.disable(phys);
  2885. }
  2886. sde_encoder_resource_control(drm_enc,
  2887. SDE_ENC_RC_EVENT_PRE_STOP);
  2888. }
  2889. /*
  2890. * disable dce after the transfer is complete (for command mode)
  2891. * and after physical encoder is disabled, to make sure timing
  2892. * engine is already disabled (for video mode).
  2893. */
  2894. if (!sde_in_trusted_vm(sde_kms))
  2895. sde_encoder_dce_disable(sde_enc);
  2896. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2897. /* reset connector topology name property */
  2898. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2899. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2900. ret = sde_rm_update_topology(&sde_kms->rm,
  2901. sde_enc->cur_master->connector->state, NULL);
  2902. if (ret) {
  2903. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2904. return;
  2905. }
  2906. }
  2907. if (!sde_encoder_in_clone_mode(drm_enc))
  2908. sde_encoder_virt_reset(drm_enc);
  2909. }
  2910. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2911. {
  2912. /* trigger hw-fences override signal */
  2913. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2914. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2915. }
  2916. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2917. struct sde_encoder_phys_wb *wb_enc)
  2918. {
  2919. struct sde_encoder_virt *sde_enc;
  2920. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2921. struct sde_ctl_flush_cfg cfg;
  2922. struct sde_hw_dsc *hw_dsc = NULL;
  2923. int i;
  2924. ctl->ops.reset(ctl);
  2925. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2926. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2927. if (wb_enc) {
  2928. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2929. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2930. false, phys_enc->hw_pp->idx);
  2931. if (ctl->ops.update_bitmask)
  2932. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2933. wb_enc->hw_wb->idx, true);
  2934. }
  2935. } else {
  2936. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2937. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2938. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2939. sde_enc->phys_encs[i]->hw_intf, false,
  2940. sde_enc->phys_encs[i]->hw_pp->idx);
  2941. if (ctl->ops.update_bitmask)
  2942. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2943. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2944. }
  2945. }
  2946. }
  2947. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2948. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2949. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2950. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2951. phys_enc->hw_pp->merge_3d->idx, true);
  2952. }
  2953. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2954. phys_enc->hw_pp) {
  2955. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2956. false, phys_enc->hw_pp->idx);
  2957. if (ctl->ops.update_bitmask)
  2958. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2959. phys_enc->hw_cdm->idx, true);
  2960. }
  2961. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2962. phys_enc->hw_pp) {
  2963. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2964. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2965. if (ctl->ops.update_dnsc_blur_bitmask)
  2966. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2967. }
  2968. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2969. ctl->ops.reset_post_disable)
  2970. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2971. phys_enc->hw_pp->merge_3d ?
  2972. phys_enc->hw_pp->merge_3d->idx : 0);
  2973. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2974. hw_dsc = sde_enc->hw_dsc[i];
  2975. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2976. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2977. if (ctl->ops.update_bitmask)
  2978. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2979. }
  2980. }
  2981. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2982. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2983. ctl->ops.get_pending_flush(ctl, &cfg);
  2984. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2985. ctl->ops.trigger_flush(ctl);
  2986. ctl->ops.trigger_start(ctl);
  2987. ctl->ops.clear_pending_flush(ctl);
  2988. }
  2989. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2990. {
  2991. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2992. struct sde_ctl_flush_cfg cfg;
  2993. ctl->ops.reset(ctl);
  2994. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2995. ctl->ops.get_pending_flush(ctl, &cfg);
  2996. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2997. ctl->ops.trigger_flush(ctl);
  2998. ctl->ops.trigger_start(ctl);
  2999. }
  3000. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3001. enum sde_intf_type type, u32 controller_id)
  3002. {
  3003. int i = 0;
  3004. for (i = 0; i < catalog->intf_count; i++) {
  3005. if (catalog->intf[i].type == type
  3006. && catalog->intf[i].controller_id == controller_id) {
  3007. return catalog->intf[i].id;
  3008. }
  3009. }
  3010. return INTF_MAX;
  3011. }
  3012. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3013. enum sde_intf_type type, u32 controller_id)
  3014. {
  3015. if (controller_id < catalog->wb_count)
  3016. return catalog->wb[controller_id].id;
  3017. return WB_MAX;
  3018. }
  3019. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3020. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3021. {
  3022. u64 start_timestamp, end_timestamp;
  3023. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3024. SDE_ERROR("invalid inputs\n");
  3025. return;
  3026. }
  3027. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3028. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3029. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3030. &start_timestamp, &end_timestamp);
  3031. trace_sde_hw_fence_status(crtc->base.id, "input",
  3032. start_timestamp, end_timestamp);
  3033. }
  3034. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3035. && hw_ctl->ops.hw_fence_output_status) {
  3036. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3037. &start_timestamp, &end_timestamp);
  3038. trace_sde_hw_fence_status(crtc->base.id, "output",
  3039. start_timestamp, end_timestamp);
  3040. }
  3041. }
  3042. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3043. struct drm_crtc *crtc)
  3044. {
  3045. struct sde_hw_uidle *uidle;
  3046. struct sde_uidle_cntr cntr;
  3047. struct sde_uidle_status status;
  3048. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3049. pr_err("invalid params %d %d\n",
  3050. !sde_kms, !crtc);
  3051. return;
  3052. }
  3053. /* check if perf counters are enabled and setup */
  3054. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3055. return;
  3056. uidle = sde_kms->hw_uidle;
  3057. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3058. && uidle->ops.uidle_get_status) {
  3059. uidle->ops.uidle_get_status(uidle, &status);
  3060. trace_sde_perf_uidle_status(
  3061. crtc->base.id,
  3062. status.uidle_danger_status_0,
  3063. status.uidle_danger_status_1,
  3064. status.uidle_safe_status_0,
  3065. status.uidle_safe_status_1,
  3066. status.uidle_idle_status_0,
  3067. status.uidle_idle_status_1,
  3068. status.uidle_fal_status_0,
  3069. status.uidle_fal_status_1,
  3070. status.uidle_status,
  3071. status.uidle_en_fal10);
  3072. }
  3073. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3074. && uidle->ops.uidle_get_cntr) {
  3075. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3076. trace_sde_perf_uidle_cntr(
  3077. crtc->base.id,
  3078. cntr.fal1_gate_cntr,
  3079. cntr.fal10_gate_cntr,
  3080. cntr.fal_wait_gate_cntr,
  3081. cntr.fal1_num_transitions_cntr,
  3082. cntr.fal10_num_transitions_cntr,
  3083. cntr.min_gate_cntr,
  3084. cntr.max_gate_cntr);
  3085. }
  3086. }
  3087. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3088. struct sde_encoder_phys *phy_enc)
  3089. {
  3090. struct sde_encoder_virt *sde_enc = NULL;
  3091. unsigned long lock_flags;
  3092. ktime_t ts = 0;
  3093. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3094. return;
  3095. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3096. sde_enc = to_sde_encoder_virt(drm_enc);
  3097. /*
  3098. * calculate accurate vsync timestamp when available
  3099. * set current time otherwise
  3100. */
  3101. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3102. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3103. if (!ts)
  3104. ts = ktime_get();
  3105. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3106. phy_enc->last_vsync_timestamp = ts;
  3107. atomic_inc(&phy_enc->vsync_cnt);
  3108. if (sde_enc->crtc_vblank_cb)
  3109. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3110. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3111. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3112. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3113. if (phy_enc->sde_kms->debugfs_hw_fence)
  3114. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3115. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3116. SDE_ATRACE_END("encoder_vblank_callback");
  3117. }
  3118. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3119. struct sde_encoder_phys *phy_enc)
  3120. {
  3121. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3122. if (!phy_enc)
  3123. return;
  3124. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3125. atomic_inc(&phy_enc->underrun_cnt);
  3126. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3127. if (sde_enc->cur_master &&
  3128. sde_enc->cur_master->ops.get_underrun_line_count)
  3129. sde_enc->cur_master->ops.get_underrun_line_count(
  3130. sde_enc->cur_master);
  3131. trace_sde_encoder_underrun(DRMID(drm_enc),
  3132. atomic_read(&phy_enc->underrun_cnt));
  3133. if (phy_enc->sde_kms &&
  3134. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3135. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3136. SDE_DBG_CTRL("stop_ftrace");
  3137. SDE_DBG_CTRL("panic_underrun");
  3138. SDE_ATRACE_END("encoder_underrun_callback");
  3139. }
  3140. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3141. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3142. {
  3143. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3144. unsigned long lock_flags;
  3145. bool enable;
  3146. int i;
  3147. enable = vbl_cb ? true : false;
  3148. if (!drm_enc) {
  3149. SDE_ERROR("invalid encoder\n");
  3150. return;
  3151. }
  3152. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3153. SDE_EVT32(DRMID(drm_enc), enable);
  3154. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3155. sde_enc->crtc_vblank_cb = vbl_cb;
  3156. sde_enc->crtc_vblank_cb_data = vbl_data;
  3157. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3159. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3160. if (phys && phys->ops.control_vblank_irq)
  3161. phys->ops.control_vblank_irq(phys, enable);
  3162. }
  3163. sde_enc->vblank_enabled = enable;
  3164. }
  3165. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3166. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3167. struct drm_crtc *crtc)
  3168. {
  3169. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3170. unsigned long lock_flags;
  3171. bool enable;
  3172. enable = frame_event_cb ? true : false;
  3173. if (!drm_enc) {
  3174. SDE_ERROR("invalid encoder\n");
  3175. return;
  3176. }
  3177. SDE_DEBUG_ENC(sde_enc, "\n");
  3178. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3179. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3180. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3181. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3182. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3183. }
  3184. static void sde_encoder_frame_done_callback(
  3185. struct drm_encoder *drm_enc,
  3186. struct sde_encoder_phys *ready_phys, u32 event)
  3187. {
  3188. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3189. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3190. unsigned int i;
  3191. bool trigger = true;
  3192. bool is_cmd_mode = false;
  3193. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3194. ktime_t ts = 0;
  3195. if (!sde_kms || !sde_enc->cur_master) {
  3196. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3197. sde_kms, sde_enc->cur_master);
  3198. return;
  3199. }
  3200. sde_enc->crtc_frame_event_cb_data.connector =
  3201. sde_enc->cur_master->connector;
  3202. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3203. is_cmd_mode = true;
  3204. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3205. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3206. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3207. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3208. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3209. /*
  3210. * get current ktime for other events and when precise timestamp is not
  3211. * available for retire-fence
  3212. */
  3213. if (!ts)
  3214. ts = ktime_get();
  3215. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3216. | SDE_ENCODER_FRAME_EVENT_ERROR
  3217. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3218. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3219. if (ready_phys->connector)
  3220. topology = sde_connector_get_topology_name(
  3221. ready_phys->connector);
  3222. /* One of the physical encoders has become idle */
  3223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3224. if (sde_enc->phys_encs[i] == ready_phys) {
  3225. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3226. atomic_read(&sde_enc->frame_done_cnt[i]));
  3227. if (!atomic_add_unless(
  3228. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3229. SDE_EVT32(DRMID(drm_enc), event,
  3230. ready_phys->intf_idx,
  3231. SDE_EVTLOG_ERROR);
  3232. SDE_ERROR_ENC(sde_enc,
  3233. "intf idx:%d, event:%d\n",
  3234. ready_phys->intf_idx, event);
  3235. return;
  3236. }
  3237. }
  3238. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3239. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3240. trigger = false;
  3241. }
  3242. if (trigger) {
  3243. if (sde_enc->crtc_frame_event_cb)
  3244. sde_enc->crtc_frame_event_cb(
  3245. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3246. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3247. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3248. -1, 0);
  3249. }
  3250. } else if (sde_enc->crtc_frame_event_cb) {
  3251. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3252. }
  3253. }
  3254. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3255. {
  3256. struct sde_encoder_virt *sde_enc;
  3257. if (!drm_enc) {
  3258. SDE_ERROR("invalid drm encoder\n");
  3259. return -EINVAL;
  3260. }
  3261. sde_enc = to_sde_encoder_virt(drm_enc);
  3262. sde_encoder_resource_control(&sde_enc->base,
  3263. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3264. return 0;
  3265. }
  3266. /**
  3267. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3268. * phys: Pointer to physical encoder structure
  3269. *
  3270. */
  3271. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3272. struct sde_kms *sde_kms)
  3273. {
  3274. struct sde_connector *c_conn;
  3275. int line_count;
  3276. c_conn = to_sde_connector(phys->connector);
  3277. if (!c_conn) {
  3278. SDE_ERROR("invalid connector");
  3279. return;
  3280. }
  3281. line_count = sde_connector_get_property(phys->connector->state,
  3282. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3283. if (c_conn->hwfence_wb_retire_fences_enable)
  3284. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3285. sde_kms->debugfs_hw_fence);
  3286. }
  3287. /**
  3288. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3289. * drm_enc: Pointer to drm encoder structure
  3290. * phys: Pointer to physical encoder structure
  3291. * extra_flush: Additional bit mask to include in flush trigger
  3292. * config_changed: if true new config is applied, avoid increment of retire
  3293. * count if false
  3294. */
  3295. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3296. struct sde_encoder_phys *phys,
  3297. struct sde_ctl_flush_cfg *extra_flush,
  3298. bool config_changed)
  3299. {
  3300. struct sde_hw_ctl *ctl;
  3301. unsigned long lock_flags;
  3302. struct sde_encoder_virt *sde_enc;
  3303. int pend_ret_fence_cnt;
  3304. struct sde_connector *c_conn;
  3305. if (!drm_enc || !phys) {
  3306. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3307. !drm_enc, !phys);
  3308. return;
  3309. }
  3310. sde_enc = to_sde_encoder_virt(drm_enc);
  3311. c_conn = to_sde_connector(phys->connector);
  3312. if (!phys->hw_pp) {
  3313. SDE_ERROR("invalid pingpong hw\n");
  3314. return;
  3315. }
  3316. ctl = phys->hw_ctl;
  3317. if (!ctl || !phys->ops.trigger_flush) {
  3318. SDE_ERROR("missing ctl/trigger cb\n");
  3319. return;
  3320. }
  3321. if (phys->split_role == ENC_ROLE_SKIP) {
  3322. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3323. "skip flush pp%d ctl%d\n",
  3324. phys->hw_pp->idx - PINGPONG_0,
  3325. ctl->idx - CTL_0);
  3326. return;
  3327. }
  3328. /* update pending counts and trigger kickoff ctl flush atomically */
  3329. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3330. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3331. atomic_inc(&phys->pending_retire_fence_cnt);
  3332. atomic_inc(&phys->pending_ctl_start_cnt);
  3333. }
  3334. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3335. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3336. ctl->ops.update_bitmask) {
  3337. /* perform peripheral flush on every frame update for dp dsc */
  3338. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3339. phys->comp_ratio && c_conn->ops.update_pps)
  3340. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3341. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3342. }
  3343. if ((extra_flush && extra_flush->pending_flush_mask)
  3344. && ctl->ops.update_pending_flush)
  3345. ctl->ops.update_pending_flush(ctl, extra_flush);
  3346. phys->ops.trigger_flush(phys);
  3347. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3348. if (ctl->ops.get_pending_flush) {
  3349. struct sde_ctl_flush_cfg pending_flush = {0,};
  3350. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3351. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3352. ctl->idx - CTL_0,
  3353. pending_flush.pending_flush_mask,
  3354. pend_ret_fence_cnt);
  3355. } else {
  3356. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3357. ctl->idx - CTL_0,
  3358. pend_ret_fence_cnt);
  3359. }
  3360. }
  3361. /**
  3362. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3363. * phys: Pointer to physical encoder structure
  3364. */
  3365. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3366. {
  3367. struct sde_hw_ctl *ctl;
  3368. struct sde_encoder_virt *sde_enc;
  3369. if (!phys) {
  3370. SDE_ERROR("invalid argument(s)\n");
  3371. return;
  3372. }
  3373. if (!phys->hw_pp) {
  3374. SDE_ERROR("invalid pingpong hw\n");
  3375. return;
  3376. }
  3377. if (!phys->parent) {
  3378. SDE_ERROR("invalid parent\n");
  3379. return;
  3380. }
  3381. /* avoid ctrl start for encoder in clone mode */
  3382. if (phys->in_clone_mode)
  3383. return;
  3384. ctl = phys->hw_ctl;
  3385. sde_enc = to_sde_encoder_virt(phys->parent);
  3386. if (phys->split_role == ENC_ROLE_SKIP) {
  3387. SDE_DEBUG_ENC(sde_enc,
  3388. "skip start pp%d ctl%d\n",
  3389. phys->hw_pp->idx - PINGPONG_0,
  3390. ctl->idx - CTL_0);
  3391. return;
  3392. }
  3393. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3394. phys->ops.trigger_start(phys);
  3395. }
  3396. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3397. {
  3398. struct sde_hw_ctl *ctl;
  3399. if (!phys_enc) {
  3400. SDE_ERROR("invalid encoder\n");
  3401. return;
  3402. }
  3403. ctl = phys_enc->hw_ctl;
  3404. if (ctl && ctl->ops.trigger_flush)
  3405. ctl->ops.trigger_flush(ctl);
  3406. }
  3407. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3408. {
  3409. struct sde_hw_ctl *ctl;
  3410. if (!phys_enc) {
  3411. SDE_ERROR("invalid encoder\n");
  3412. return;
  3413. }
  3414. ctl = phys_enc->hw_ctl;
  3415. if (ctl && ctl->ops.trigger_start) {
  3416. ctl->ops.trigger_start(ctl);
  3417. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3418. }
  3419. }
  3420. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3421. {
  3422. struct sde_encoder_virt *sde_enc;
  3423. struct sde_connector *sde_con;
  3424. void *sde_con_disp;
  3425. struct sde_hw_ctl *ctl;
  3426. int rc;
  3427. if (!phys_enc) {
  3428. SDE_ERROR("invalid encoder\n");
  3429. return;
  3430. }
  3431. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3432. ctl = phys_enc->hw_ctl;
  3433. if (!ctl || !ctl->ops.reset)
  3434. return;
  3435. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3436. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3437. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3438. phys_enc->connector) {
  3439. sde_con = to_sde_connector(phys_enc->connector);
  3440. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3441. if (sde_con->ops.soft_reset) {
  3442. rc = sde_con->ops.soft_reset(sde_con_disp);
  3443. if (rc) {
  3444. SDE_ERROR_ENC(sde_enc,
  3445. "connector soft reset failure\n");
  3446. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3447. }
  3448. }
  3449. }
  3450. phys_enc->enable_state = SDE_ENC_ENABLED;
  3451. }
  3452. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3453. {
  3454. struct sde_crtc *sde_crtc;
  3455. struct sde_kms *sde_kms = NULL;
  3456. if (!sde_enc || !sde_enc->crtc) {
  3457. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3458. return;
  3459. }
  3460. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3461. if (!sde_kms) {
  3462. SDE_ERROR("invalid kms\n");
  3463. return;
  3464. }
  3465. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3466. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3467. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3468. sde_kms->debugfs_hw_fence : 0);
  3469. }
  3470. /**
  3471. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3472. * Iterate through the physical encoders and perform consolidated flush
  3473. * and/or control start triggering as needed. This is done in the virtual
  3474. * encoder rather than the individual physical ones in order to handle
  3475. * use cases that require visibility into multiple physical encoders at
  3476. * a time.
  3477. * sde_enc: Pointer to virtual encoder structure
  3478. * config_changed: if true new config is applied. Avoid regdma_flush and
  3479. * incrementing the retire count if false.
  3480. */
  3481. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3482. bool config_changed)
  3483. {
  3484. struct sde_hw_ctl *ctl;
  3485. uint32_t i;
  3486. struct sde_ctl_flush_cfg pending_flush = {0,};
  3487. u32 pending_kickoff_cnt;
  3488. struct msm_drm_private *priv = NULL;
  3489. struct sde_kms *sde_kms = NULL;
  3490. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3491. bool is_regdma_blocking = false, is_vid_mode = false;
  3492. struct sde_crtc *sde_crtc;
  3493. if (!sde_enc) {
  3494. SDE_ERROR("invalid encoder\n");
  3495. return;
  3496. }
  3497. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3498. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3499. is_vid_mode = true;
  3500. is_regdma_blocking = (is_vid_mode ||
  3501. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3502. /* don't perform flush/start operations for slave encoders */
  3503. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3504. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3505. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3506. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3507. continue;
  3508. ctl = phys->hw_ctl;
  3509. if (!ctl)
  3510. continue;
  3511. if (phys->connector)
  3512. topology = sde_connector_get_topology_name(
  3513. phys->connector);
  3514. if (!phys->ops.needs_single_flush ||
  3515. !phys->ops.needs_single_flush(phys)) {
  3516. if (config_changed && ctl->ops.reg_dma_flush)
  3517. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3518. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3519. config_changed);
  3520. } else if (ctl->ops.get_pending_flush) {
  3521. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3522. }
  3523. }
  3524. /* for split flush, combine pending flush masks and send to master */
  3525. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3526. ctl = sde_enc->cur_master->hw_ctl;
  3527. if (config_changed && ctl->ops.reg_dma_flush)
  3528. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3529. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3530. &pending_flush,
  3531. config_changed);
  3532. }
  3533. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3534. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3535. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3536. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3537. continue;
  3538. if (!phys->ops.needs_single_flush ||
  3539. !phys->ops.needs_single_flush(phys)) {
  3540. pending_kickoff_cnt =
  3541. sde_encoder_phys_inc_pending(phys);
  3542. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3543. } else {
  3544. pending_kickoff_cnt =
  3545. sde_encoder_phys_inc_pending(phys);
  3546. SDE_EVT32(pending_kickoff_cnt,
  3547. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3548. }
  3549. }
  3550. if (atomic_read(&sde_enc->misr_enable))
  3551. sde_encoder_misr_configure(&sde_enc->base, true,
  3552. sde_enc->misr_frame_count);
  3553. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3554. if (crtc_misr_info.misr_enable && sde_crtc &&
  3555. sde_crtc->misr_reconfigure) {
  3556. sde_crtc_misr_setup(sde_enc->crtc, true,
  3557. crtc_misr_info.misr_frame_count);
  3558. sde_crtc->misr_reconfigure = false;
  3559. }
  3560. _sde_encoder_trigger_start(sde_enc->cur_master);
  3561. if (sde_enc->elevated_ahb_vote) {
  3562. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3563. priv = sde_enc->base.dev->dev_private;
  3564. if (sde_kms != NULL) {
  3565. sde_power_scale_reg_bus(&priv->phandle,
  3566. VOTE_INDEX_LOW,
  3567. false);
  3568. }
  3569. sde_enc->elevated_ahb_vote = false;
  3570. }
  3571. }
  3572. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3573. struct drm_encoder *drm_enc,
  3574. unsigned long *affected_displays,
  3575. int num_active_phys)
  3576. {
  3577. struct sde_encoder_virt *sde_enc;
  3578. struct sde_encoder_phys *master;
  3579. enum sde_rm_topology_name topology;
  3580. bool is_right_only;
  3581. if (!drm_enc || !affected_displays)
  3582. return;
  3583. sde_enc = to_sde_encoder_virt(drm_enc);
  3584. master = sde_enc->cur_master;
  3585. if (!master || !master->connector)
  3586. return;
  3587. topology = sde_connector_get_topology_name(master->connector);
  3588. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3589. return;
  3590. /*
  3591. * For pingpong split, the slave pingpong won't generate IRQs. For
  3592. * right-only updates, we can't swap pingpongs, or simply swap the
  3593. * master/slave assignment, we actually have to swap the interfaces
  3594. * so that the master physical encoder will use a pingpong/interface
  3595. * that generates irqs on which to wait.
  3596. */
  3597. is_right_only = !test_bit(0, affected_displays) &&
  3598. test_bit(1, affected_displays);
  3599. if (is_right_only && !sde_enc->intfs_swapped) {
  3600. /* right-only update swap interfaces */
  3601. swap(sde_enc->phys_encs[0]->intf_idx,
  3602. sde_enc->phys_encs[1]->intf_idx);
  3603. sde_enc->intfs_swapped = true;
  3604. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3605. /* left-only or full update, swap back */
  3606. swap(sde_enc->phys_encs[0]->intf_idx,
  3607. sde_enc->phys_encs[1]->intf_idx);
  3608. sde_enc->intfs_swapped = false;
  3609. }
  3610. SDE_DEBUG_ENC(sde_enc,
  3611. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3612. is_right_only, sde_enc->intfs_swapped,
  3613. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3614. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3615. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3616. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3617. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3618. *affected_displays);
  3619. /* ppsplit always uses master since ppslave invalid for irqs*/
  3620. if (num_active_phys == 1)
  3621. *affected_displays = BIT(0);
  3622. }
  3623. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3624. struct sde_encoder_kickoff_params *params)
  3625. {
  3626. struct sde_encoder_virt *sde_enc;
  3627. struct sde_encoder_phys *phys;
  3628. int i, num_active_phys;
  3629. bool master_assigned = false;
  3630. if (!drm_enc || !params)
  3631. return;
  3632. sde_enc = to_sde_encoder_virt(drm_enc);
  3633. if (sde_enc->num_phys_encs <= 1)
  3634. return;
  3635. /* count bits set */
  3636. num_active_phys = hweight_long(params->affected_displays);
  3637. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3638. params->affected_displays, num_active_phys);
  3639. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3640. num_active_phys);
  3641. /* for left/right only update, ppsplit master switches interface */
  3642. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3643. &params->affected_displays, num_active_phys);
  3644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3645. enum sde_enc_split_role prv_role, new_role;
  3646. bool active = false;
  3647. phys = sde_enc->phys_encs[i];
  3648. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3649. continue;
  3650. active = test_bit(i, &params->affected_displays);
  3651. prv_role = phys->split_role;
  3652. if (active && num_active_phys == 1)
  3653. new_role = ENC_ROLE_SOLO;
  3654. else if (active && !master_assigned)
  3655. new_role = ENC_ROLE_MASTER;
  3656. else if (active)
  3657. new_role = ENC_ROLE_SLAVE;
  3658. else
  3659. new_role = ENC_ROLE_SKIP;
  3660. phys->ops.update_split_role(phys, new_role);
  3661. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3662. sde_enc->cur_master = phys;
  3663. master_assigned = true;
  3664. }
  3665. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3666. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3667. phys->split_role, active);
  3668. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3669. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3670. phys->split_role, active, num_active_phys);
  3671. }
  3672. }
  3673. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3674. {
  3675. struct sde_encoder_virt *sde_enc;
  3676. struct msm_display_info *disp_info;
  3677. if (!drm_enc) {
  3678. SDE_ERROR("invalid encoder\n");
  3679. return false;
  3680. }
  3681. sde_enc = to_sde_encoder_virt(drm_enc);
  3682. disp_info = &sde_enc->disp_info;
  3683. return (disp_info->curr_panel_mode == mode);
  3684. }
  3685. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3686. {
  3687. struct sde_encoder_virt *sde_enc;
  3688. struct sde_encoder_phys *phys;
  3689. unsigned int i;
  3690. struct sde_hw_ctl *ctl;
  3691. if (!drm_enc) {
  3692. SDE_ERROR("invalid encoder\n");
  3693. return;
  3694. }
  3695. sde_enc = to_sde_encoder_virt(drm_enc);
  3696. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3697. phys = sde_enc->phys_encs[i];
  3698. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3699. sde_encoder_check_curr_mode(drm_enc,
  3700. MSM_DISPLAY_CMD_MODE)) {
  3701. ctl = phys->hw_ctl;
  3702. if (ctl->ops.trigger_pending)
  3703. /* update only for command mode primary ctl */
  3704. ctl->ops.trigger_pending(ctl);
  3705. }
  3706. }
  3707. sde_enc->idle_pc_restore = false;
  3708. }
  3709. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3710. {
  3711. struct sde_encoder_virt *sde_enc = container_of(work,
  3712. struct sde_encoder_virt, esd_trigger_work);
  3713. if (!sde_enc) {
  3714. SDE_ERROR("invalid sde encoder\n");
  3715. return;
  3716. }
  3717. sde_encoder_resource_control(&sde_enc->base,
  3718. SDE_ENC_RC_EVENT_KICKOFF);
  3719. }
  3720. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3721. {
  3722. struct sde_encoder_virt *sde_enc = container_of(work,
  3723. struct sde_encoder_virt, input_event_work);
  3724. if (!sde_enc) {
  3725. SDE_ERROR("invalid sde encoder\n");
  3726. return;
  3727. }
  3728. sde_encoder_resource_control(&sde_enc->base,
  3729. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3730. }
  3731. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3732. {
  3733. struct sde_encoder_virt *sde_enc = container_of(work,
  3734. struct sde_encoder_virt, early_wakeup_work);
  3735. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3736. if (!sde_kms)
  3737. return;
  3738. sde_vm_lock(sde_kms);
  3739. if (!sde_vm_owns_hw(sde_kms)) {
  3740. sde_vm_unlock(sde_kms);
  3741. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3742. DRMID(&sde_enc->base));
  3743. return;
  3744. }
  3745. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3746. sde_encoder_resource_control(&sde_enc->base,
  3747. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3748. SDE_ATRACE_END("encoder_early_wakeup");
  3749. sde_vm_unlock(sde_kms);
  3750. }
  3751. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3752. {
  3753. struct sde_encoder_virt *sde_enc = NULL;
  3754. struct msm_drm_thread *disp_thread = NULL;
  3755. struct msm_drm_private *priv = NULL;
  3756. priv = drm_enc->dev->dev_private;
  3757. sde_enc = to_sde_encoder_virt(drm_enc);
  3758. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3759. SDE_DEBUG_ENC(sde_enc,
  3760. "should only early wake up command mode display\n");
  3761. return;
  3762. }
  3763. if (!sde_enc->crtc || (sde_enc->crtc->index
  3764. >= ARRAY_SIZE(priv->event_thread))) {
  3765. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3766. sde_enc->crtc == NULL,
  3767. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3768. return;
  3769. }
  3770. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3771. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3772. kthread_queue_work(&disp_thread->worker,
  3773. &sde_enc->early_wakeup_work);
  3774. SDE_ATRACE_END("queue_early_wakeup_work");
  3775. }
  3776. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3777. {
  3778. static const uint64_t timeout_us = 50000;
  3779. static const uint64_t sleep_us = 20;
  3780. struct sde_encoder_virt *sde_enc;
  3781. ktime_t cur_ktime, exp_ktime;
  3782. uint32_t line_count, tmp, i;
  3783. if (!drm_enc) {
  3784. SDE_ERROR("invalid encoder\n");
  3785. return -EINVAL;
  3786. }
  3787. sde_enc = to_sde_encoder_virt(drm_enc);
  3788. if (!sde_enc->cur_master ||
  3789. !sde_enc->cur_master->ops.get_line_count) {
  3790. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3791. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3792. return -EINVAL;
  3793. }
  3794. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3795. line_count = sde_enc->cur_master->ops.get_line_count(
  3796. sde_enc->cur_master);
  3797. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3798. tmp = line_count;
  3799. line_count = sde_enc->cur_master->ops.get_line_count(
  3800. sde_enc->cur_master);
  3801. if (line_count < tmp) {
  3802. SDE_EVT32(DRMID(drm_enc), line_count);
  3803. return 0;
  3804. }
  3805. cur_ktime = ktime_get();
  3806. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3807. break;
  3808. usleep_range(sleep_us / 2, sleep_us);
  3809. }
  3810. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3811. return -ETIMEDOUT;
  3812. }
  3813. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3814. {
  3815. struct drm_encoder *drm_enc;
  3816. struct sde_rm_hw_iter rm_iter;
  3817. bool lm_valid = false;
  3818. bool intf_valid = false;
  3819. if (!phys_enc || !phys_enc->parent) {
  3820. SDE_ERROR("invalid encoder\n");
  3821. return -EINVAL;
  3822. }
  3823. drm_enc = phys_enc->parent;
  3824. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3825. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3826. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3827. phys_enc->has_intf_te)) {
  3828. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3829. SDE_HW_BLK_INTF);
  3830. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3831. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3832. if (!hw_intf)
  3833. continue;
  3834. if (phys_enc->hw_ctl->ops.update_bitmask)
  3835. phys_enc->hw_ctl->ops.update_bitmask(
  3836. phys_enc->hw_ctl,
  3837. SDE_HW_FLUSH_INTF,
  3838. hw_intf->idx, 1);
  3839. intf_valid = true;
  3840. }
  3841. if (!intf_valid) {
  3842. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3843. "intf not found to flush\n");
  3844. return -EFAULT;
  3845. }
  3846. } else {
  3847. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3848. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3849. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3850. if (!hw_lm)
  3851. continue;
  3852. /* update LM flush for HW without INTF TE */
  3853. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3854. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3855. phys_enc->hw_ctl,
  3856. hw_lm->idx, 1);
  3857. lm_valid = true;
  3858. }
  3859. if (!lm_valid) {
  3860. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3861. "lm not found to flush\n");
  3862. return -EFAULT;
  3863. }
  3864. }
  3865. return 0;
  3866. }
  3867. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3868. struct sde_encoder_virt *sde_enc)
  3869. {
  3870. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3871. struct sde_hw_mdp *mdptop = NULL;
  3872. sde_enc->dynamic_hdr_updated = false;
  3873. if (sde_enc->cur_master) {
  3874. mdptop = sde_enc->cur_master->hw_mdptop;
  3875. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3876. sde_enc->cur_master->connector);
  3877. }
  3878. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3879. return;
  3880. if (mdptop->ops.set_hdr_plus_metadata) {
  3881. sde_enc->dynamic_hdr_updated = true;
  3882. mdptop->ops.set_hdr_plus_metadata(
  3883. mdptop, dhdr_meta->dynamic_hdr_payload,
  3884. dhdr_meta->dynamic_hdr_payload_size,
  3885. sde_enc->cur_master->intf_idx == INTF_0 ?
  3886. 0 : 1);
  3887. }
  3888. }
  3889. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3890. {
  3891. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3892. struct sde_encoder_phys *phys;
  3893. int i;
  3894. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3895. phys = sde_enc->phys_encs[i];
  3896. if (phys && phys->ops.hw_reset)
  3897. phys->ops.hw_reset(phys);
  3898. }
  3899. }
  3900. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3901. struct sde_encoder_kickoff_params *params,
  3902. struct sde_encoder_virt *sde_enc,
  3903. struct sde_kms *sde_kms,
  3904. bool needs_hw_reset, bool is_cmd_mode)
  3905. {
  3906. int rc, ret = 0;
  3907. /* if any phys needs reset, reset all phys, in-order */
  3908. if (needs_hw_reset)
  3909. sde_encoder_needs_hw_reset(drm_enc);
  3910. _sde_encoder_update_master(drm_enc, params);
  3911. _sde_encoder_update_roi(drm_enc);
  3912. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3913. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3914. if (rc) {
  3915. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3916. sde_enc->cur_master->connector->base.id, rc);
  3917. ret = rc;
  3918. }
  3919. }
  3920. if (sde_enc->cur_master &&
  3921. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3922. !sde_enc->cur_master->cont_splash_enabled)) {
  3923. rc = sde_encoder_dce_setup(sde_enc, params);
  3924. if (rc) {
  3925. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3926. ret = rc;
  3927. }
  3928. }
  3929. sde_encoder_dce_flush(sde_enc);
  3930. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3931. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3932. sde_enc->cur_master, sde_kms->qdss_enabled);
  3933. return ret;
  3934. }
  3935. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  3936. {
  3937. ktime_t current_ts, ept_ts;
  3938. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  3939. u64 timeout_us = 0, ept;
  3940. bool is_cmd_mode;
  3941. char atrace_buf[64];
  3942. struct drm_connector *drm_conn;
  3943. struct msm_mode_info *info = &sde_enc->mode_info;
  3944. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3945. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  3946. return;
  3947. drm_conn = sde_enc->cur_master->connector;
  3948. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  3949. if (!ept)
  3950. return;
  3951. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  3952. if (qsync_mode)
  3953. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  3954. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  3955. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  3956. fps = sde_encoder_get_fps(&sde_enc->base);
  3957. min_fps = min(min_fps, fps);
  3958. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  3959. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  3960. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  3961. && is_cmd_mode && qsync_mode) {
  3962. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  3963. DRMID(&sde_enc->base), ept);
  3964. return;
  3965. }
  3966. avr_step_fps = info->avr_step_fps;
  3967. current_ts = ktime_get_ns();
  3968. /* ept is in ns and avr_step is mulitple of refresh rate */
  3969. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  3970. : ept - (2 * NSEC_PER_MSEC);
  3971. /* ept time already elapsed */
  3972. if (ept_ts <= current_ts) {
  3973. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  3974. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  3975. return;
  3976. }
  3977. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  3978. /* validate timeout is not beyond the min fps */
  3979. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  3980. SDE_ERROR("enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu\n",
  3981. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts);
  3982. return;
  3983. }
  3984. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  3985. SDE_ATRACE_BEGIN(atrace_buf);
  3986. usleep_range(timeout_us, timeout_us + 10);
  3987. SDE_ATRACE_END(atrace_buf);
  3988. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, ktime_to_us(current_ts),
  3989. ktime_to_us(ept_ts), timeout_us);
  3990. }
  3991. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3992. struct sde_encoder_kickoff_params *params)
  3993. {
  3994. struct sde_encoder_virt *sde_enc;
  3995. struct sde_encoder_phys *phys, *cur_master;
  3996. struct sde_kms *sde_kms = NULL;
  3997. struct sde_crtc *sde_crtc;
  3998. bool needs_hw_reset = false, is_cmd_mode;
  3999. int i, rc, ret = 0;
  4000. struct msm_display_info *disp_info;
  4001. if (!drm_enc || !params || !drm_enc->dev ||
  4002. !drm_enc->dev->dev_private) {
  4003. SDE_ERROR("invalid args\n");
  4004. return -EINVAL;
  4005. }
  4006. sde_enc = to_sde_encoder_virt(drm_enc);
  4007. sde_kms = sde_encoder_get_kms(drm_enc);
  4008. if (!sde_kms)
  4009. return -EINVAL;
  4010. disp_info = &sde_enc->disp_info;
  4011. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4012. SDE_DEBUG_ENC(sde_enc, "\n");
  4013. SDE_EVT32(DRMID(drm_enc));
  4014. cur_master = sde_enc->cur_master;
  4015. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4016. if (cur_master && cur_master->connector)
  4017. sde_enc->frame_trigger_mode =
  4018. sde_connector_get_property(cur_master->connector->state,
  4019. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4020. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4021. /* prepare for next kickoff, may include waiting on previous kickoff */
  4022. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4023. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4024. phys = sde_enc->phys_encs[i];
  4025. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4026. params->recovery_events_enabled =
  4027. sde_enc->recovery_events_enabled;
  4028. if (phys) {
  4029. if (phys->ops.prepare_for_kickoff) {
  4030. rc = phys->ops.prepare_for_kickoff(
  4031. phys, params);
  4032. if (rc)
  4033. ret = rc;
  4034. }
  4035. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4036. needs_hw_reset = true;
  4037. _sde_encoder_setup_dither(phys);
  4038. if (sde_enc->cur_master &&
  4039. sde_connector_is_qsync_updated(
  4040. sde_enc->cur_master->connector))
  4041. _helper_flush_qsync(phys);
  4042. }
  4043. }
  4044. if (is_cmd_mode && sde_enc->cur_master &&
  4045. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4046. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4047. _sde_encoder_update_rsc_client(drm_enc, true);
  4048. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4049. if (rc) {
  4050. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4051. ret = rc;
  4052. goto end;
  4053. }
  4054. _sde_encoder_delay_kickoff_processing(sde_enc);
  4055. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4056. needs_hw_reset, is_cmd_mode);
  4057. end:
  4058. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4059. return ret;
  4060. }
  4061. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4062. {
  4063. struct sde_encoder_virt *sde_enc;
  4064. struct sde_encoder_phys *phys;
  4065. struct sde_kms *sde_kms;
  4066. unsigned int i;
  4067. if (!drm_enc) {
  4068. SDE_ERROR("invalid encoder\n");
  4069. return;
  4070. }
  4071. SDE_ATRACE_BEGIN("encoder_kickoff");
  4072. sde_enc = to_sde_encoder_virt(drm_enc);
  4073. SDE_DEBUG_ENC(sde_enc, "\n");
  4074. if (sde_enc->delay_kickoff) {
  4075. u32 loop_count = 20;
  4076. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4077. for (i = 0; i < loop_count; i++) {
  4078. usleep_range(sleep, sleep * 2);
  4079. if (!sde_enc->delay_kickoff)
  4080. break;
  4081. }
  4082. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4083. }
  4084. /* update txq for any output retire hw-fence (wb-path) */
  4085. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4086. if (!sde_kms) {
  4087. SDE_ERROR("invalid sde_kms\n");
  4088. return;
  4089. }
  4090. if (sde_enc->cur_master)
  4091. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4092. /* All phys encs are ready to go, trigger the kickoff */
  4093. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4094. /* allow phys encs to handle any post-kickoff business */
  4095. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4096. phys = sde_enc->phys_encs[i];
  4097. if (phys && phys->ops.handle_post_kickoff)
  4098. phys->ops.handle_post_kickoff(phys);
  4099. }
  4100. if (sde_enc->autorefresh_solver_disable &&
  4101. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4102. _sde_encoder_update_rsc_client(drm_enc, true);
  4103. SDE_ATRACE_END("encoder_kickoff");
  4104. }
  4105. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4106. struct sde_hw_pp_vsync_info *info)
  4107. {
  4108. struct sde_encoder_virt *sde_enc;
  4109. struct sde_encoder_phys *phys;
  4110. int i, ret;
  4111. if (!drm_enc || !info)
  4112. return;
  4113. sde_enc = to_sde_encoder_virt(drm_enc);
  4114. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4115. phys = sde_enc->phys_encs[i];
  4116. if (phys && phys->hw_intf && phys->hw_pp
  4117. && phys->hw_intf->ops.get_vsync_info) {
  4118. ret = phys->hw_intf->ops.get_vsync_info(
  4119. phys->hw_intf, &info[i]);
  4120. if (!ret) {
  4121. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4122. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4123. }
  4124. }
  4125. }
  4126. }
  4127. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4128. u32 *transfer_time_us)
  4129. {
  4130. struct sde_encoder_virt *sde_enc;
  4131. struct msm_mode_info *info;
  4132. if (!drm_enc || !transfer_time_us) {
  4133. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4134. !transfer_time_us);
  4135. return;
  4136. }
  4137. sde_enc = to_sde_encoder_virt(drm_enc);
  4138. info = &sde_enc->mode_info;
  4139. *transfer_time_us = info->mdp_transfer_time_us;
  4140. }
  4141. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4142. {
  4143. struct drm_encoder *src_enc = drm_enc;
  4144. struct sde_encoder_virt *sde_enc;
  4145. struct sde_kms *sde_kms;
  4146. u32 fps;
  4147. if (!drm_enc) {
  4148. SDE_ERROR("invalid encoder\n");
  4149. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4150. }
  4151. sde_kms = sde_encoder_get_kms(drm_enc);
  4152. if (!sde_kms)
  4153. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4154. if (sde_encoder_in_clone_mode(drm_enc))
  4155. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4156. if (!src_enc)
  4157. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4158. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4159. return MAX_KICKOFF_TIMEOUT_MS;
  4160. sde_enc = to_sde_encoder_virt(src_enc);
  4161. fps = sde_enc->mode_info.frame_rate;
  4162. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4163. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4164. else
  4165. return (SEC_TO_MILLI_SEC / fps) * 2;
  4166. }
  4167. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4168. {
  4169. struct sde_encoder_virt *sde_enc;
  4170. struct sde_encoder_phys *master;
  4171. bool is_vid_mode;
  4172. if (!drm_enc)
  4173. return -EINVAL;
  4174. sde_enc = to_sde_encoder_virt(drm_enc);
  4175. master = sde_enc->cur_master;
  4176. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4177. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4178. return -ENODATA;
  4179. if (!master->hw_intf->ops.get_avr_status)
  4180. return -EOPNOTSUPP;
  4181. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4182. }
  4183. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4184. struct drm_framebuffer *fb)
  4185. {
  4186. struct drm_encoder *drm_enc;
  4187. struct sde_hw_mixer_cfg mixer;
  4188. struct sde_rm_hw_iter lm_iter;
  4189. bool lm_valid = false;
  4190. if (!phys_enc || !phys_enc->parent) {
  4191. SDE_ERROR("invalid encoder\n");
  4192. return -EINVAL;
  4193. }
  4194. drm_enc = phys_enc->parent;
  4195. memset(&mixer, 0, sizeof(mixer));
  4196. /* reset associated CTL/LMs */
  4197. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4198. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4199. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4200. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4201. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4202. if (!hw_lm)
  4203. continue;
  4204. /* need to flush LM to remove it */
  4205. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4206. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4207. phys_enc->hw_ctl,
  4208. hw_lm->idx, 1);
  4209. if (fb) {
  4210. /* assume a single LM if targeting a frame buffer */
  4211. if (lm_valid)
  4212. continue;
  4213. mixer.out_height = fb->height;
  4214. mixer.out_width = fb->width;
  4215. if (hw_lm->ops.setup_mixer_out)
  4216. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4217. }
  4218. lm_valid = true;
  4219. /* only enable border color on LM */
  4220. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4221. phys_enc->hw_ctl->ops.setup_blendstage(
  4222. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4223. }
  4224. if (!lm_valid) {
  4225. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4226. return -EFAULT;
  4227. }
  4228. return 0;
  4229. }
  4230. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4231. struct sde_hw_ctl *ctl)
  4232. {
  4233. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4234. return;
  4235. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4236. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4237. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4238. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4239. }
  4240. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4241. {
  4242. struct sde_encoder_virt *sde_enc;
  4243. struct sde_encoder_phys *phys;
  4244. int i, rc = 0, ret = 0;
  4245. struct sde_hw_ctl *ctl;
  4246. if (!drm_enc) {
  4247. SDE_ERROR("invalid encoder\n");
  4248. return -EINVAL;
  4249. }
  4250. sde_enc = to_sde_encoder_virt(drm_enc);
  4251. /* update the qsync parameters for the current frame */
  4252. if (sde_enc->cur_master)
  4253. sde_connector_set_qsync_params(
  4254. sde_enc->cur_master->connector);
  4255. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4256. phys = sde_enc->phys_encs[i];
  4257. if (phys && phys->ops.prepare_commit)
  4258. phys->ops.prepare_commit(phys);
  4259. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4260. ret = -ETIMEDOUT;
  4261. if (phys && phys->hw_ctl) {
  4262. ctl = phys->hw_ctl;
  4263. /*
  4264. * avoid clearing the pending flush during the first
  4265. * frame update after idle power collpase as the
  4266. * restore path would have updated the pending flush
  4267. */
  4268. if (!sde_enc->idle_pc_restore &&
  4269. ctl->ops.clear_pending_flush)
  4270. ctl->ops.clear_pending_flush(ctl);
  4271. }
  4272. }
  4273. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4274. rc = sde_connector_prepare_commit(
  4275. sde_enc->cur_master->connector);
  4276. if (rc)
  4277. SDE_ERROR_ENC(sde_enc,
  4278. "prepare commit failed conn %d rc %d\n",
  4279. sde_enc->cur_master->connector->base.id,
  4280. rc);
  4281. }
  4282. return ret;
  4283. }
  4284. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4285. bool enable, u32 frame_count)
  4286. {
  4287. if (!phys_enc)
  4288. return;
  4289. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4290. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4291. enable, frame_count);
  4292. }
  4293. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4294. bool nonblock, u32 *misr_value)
  4295. {
  4296. if (!phys_enc)
  4297. return -EINVAL;
  4298. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4299. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4300. nonblock, misr_value) : -ENOTSUPP;
  4301. }
  4302. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4303. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4304. {
  4305. struct sde_encoder_virt *sde_enc;
  4306. int i;
  4307. if (!s || !s->private)
  4308. return -EINVAL;
  4309. sde_enc = s->private;
  4310. mutex_lock(&sde_enc->enc_lock);
  4311. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4312. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4313. if (!phys)
  4314. continue;
  4315. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4316. phys->intf_idx - INTF_0,
  4317. atomic_read(&phys->vsync_cnt),
  4318. atomic_read(&phys->underrun_cnt));
  4319. switch (phys->intf_mode) {
  4320. case INTF_MODE_VIDEO:
  4321. seq_puts(s, "mode: video\n");
  4322. break;
  4323. case INTF_MODE_CMD:
  4324. seq_puts(s, "mode: command\n");
  4325. break;
  4326. case INTF_MODE_WB_BLOCK:
  4327. seq_puts(s, "mode: wb block\n");
  4328. break;
  4329. case INTF_MODE_WB_LINE:
  4330. seq_puts(s, "mode: wb line\n");
  4331. break;
  4332. default:
  4333. seq_puts(s, "mode: ???\n");
  4334. break;
  4335. }
  4336. }
  4337. mutex_unlock(&sde_enc->enc_lock);
  4338. return 0;
  4339. }
  4340. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4341. struct file *file)
  4342. {
  4343. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4344. }
  4345. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4346. const char __user *user_buf, size_t count, loff_t *ppos)
  4347. {
  4348. struct sde_encoder_virt *sde_enc;
  4349. char buf[MISR_BUFF_SIZE + 1];
  4350. size_t buff_copy;
  4351. u32 frame_count, enable;
  4352. struct sde_kms *sde_kms = NULL;
  4353. struct drm_encoder *drm_enc;
  4354. if (!file || !file->private_data)
  4355. return -EINVAL;
  4356. sde_enc = file->private_data;
  4357. if (!sde_enc)
  4358. return -EINVAL;
  4359. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4360. if (!sde_kms)
  4361. return -EINVAL;
  4362. drm_enc = &sde_enc->base;
  4363. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4364. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4365. return -ENOTSUPP;
  4366. }
  4367. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4368. if (copy_from_user(buf, user_buf, buff_copy))
  4369. return -EINVAL;
  4370. buf[buff_copy] = 0; /* end of string */
  4371. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4372. return -EINVAL;
  4373. atomic_set(&sde_enc->misr_enable, enable);
  4374. sde_enc->misr_reconfigure = true;
  4375. sde_enc->misr_frame_count = frame_count;
  4376. return count;
  4377. }
  4378. static ssize_t _sde_encoder_misr_read(struct file *file,
  4379. char __user *user_buff, size_t count, loff_t *ppos)
  4380. {
  4381. struct sde_encoder_virt *sde_enc;
  4382. struct sde_kms *sde_kms = NULL;
  4383. struct drm_encoder *drm_enc;
  4384. int i = 0, len = 0;
  4385. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4386. int rc;
  4387. if (*ppos)
  4388. return 0;
  4389. if (!file || !file->private_data)
  4390. return -EINVAL;
  4391. sde_enc = file->private_data;
  4392. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4393. if (!sde_kms)
  4394. return -EINVAL;
  4395. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4396. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4397. return -ENOTSUPP;
  4398. }
  4399. drm_enc = &sde_enc->base;
  4400. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4401. if (rc < 0) {
  4402. SDE_ERROR("failed to enable power resource %d\n", rc);
  4403. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4404. return rc;
  4405. }
  4406. sde_vm_lock(sde_kms);
  4407. if (!sde_vm_owns_hw(sde_kms)) {
  4408. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4409. rc = -EOPNOTSUPP;
  4410. goto end;
  4411. }
  4412. if (!atomic_read(&sde_enc->misr_enable)) {
  4413. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4414. "disabled\n");
  4415. goto buff_check;
  4416. }
  4417. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4418. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4419. u32 misr_value = 0;
  4420. if (!phys || !phys->ops.collect_misr) {
  4421. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4422. "invalid\n");
  4423. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4424. continue;
  4425. }
  4426. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4427. if (rc) {
  4428. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4429. "invalid\n");
  4430. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4431. rc);
  4432. continue;
  4433. } else {
  4434. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4435. "Intf idx:%d\n",
  4436. phys->intf_idx - INTF_0);
  4437. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4438. "0x%x\n", misr_value);
  4439. }
  4440. }
  4441. buff_check:
  4442. if (count <= len) {
  4443. len = 0;
  4444. goto end;
  4445. }
  4446. if (copy_to_user(user_buff, buf, len)) {
  4447. len = -EFAULT;
  4448. goto end;
  4449. }
  4450. *ppos += len; /* increase offset */
  4451. end:
  4452. sde_vm_unlock(sde_kms);
  4453. pm_runtime_put_sync(drm_enc->dev->dev);
  4454. return len;
  4455. }
  4456. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4457. {
  4458. struct sde_encoder_virt *sde_enc;
  4459. struct sde_kms *sde_kms;
  4460. int i;
  4461. static const struct file_operations debugfs_status_fops = {
  4462. .open = _sde_encoder_debugfs_status_open,
  4463. .read = seq_read,
  4464. .llseek = seq_lseek,
  4465. .release = single_release,
  4466. };
  4467. static const struct file_operations debugfs_misr_fops = {
  4468. .open = simple_open,
  4469. .read = _sde_encoder_misr_read,
  4470. .write = _sde_encoder_misr_setup,
  4471. };
  4472. char name[SDE_NAME_SIZE];
  4473. if (!drm_enc) {
  4474. SDE_ERROR("invalid encoder\n");
  4475. return -EINVAL;
  4476. }
  4477. sde_enc = to_sde_encoder_virt(drm_enc);
  4478. sde_kms = sde_encoder_get_kms(drm_enc);
  4479. if (!sde_kms) {
  4480. SDE_ERROR("invalid sde_kms\n");
  4481. return -EINVAL;
  4482. }
  4483. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4484. /* create overall sub-directory for the encoder */
  4485. sde_enc->debugfs_root = debugfs_create_dir(name,
  4486. drm_enc->dev->primary->debugfs_root);
  4487. if (!sde_enc->debugfs_root)
  4488. return -ENOMEM;
  4489. /* don't error check these */
  4490. debugfs_create_file("status", 0400,
  4491. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4492. debugfs_create_file("misr_data", 0600,
  4493. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4494. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4495. &sde_enc->idle_pc_enabled);
  4496. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4497. &sde_enc->frame_trigger_mode);
  4498. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4499. (u32 *)&sde_enc->dynamic_irqs_config);
  4500. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4501. if (sde_enc->phys_encs[i] &&
  4502. sde_enc->phys_encs[i]->ops.late_register)
  4503. sde_enc->phys_encs[i]->ops.late_register(
  4504. sde_enc->phys_encs[i],
  4505. sde_enc->debugfs_root);
  4506. return 0;
  4507. }
  4508. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4509. {
  4510. struct sde_encoder_virt *sde_enc;
  4511. if (!drm_enc)
  4512. return;
  4513. sde_enc = to_sde_encoder_virt(drm_enc);
  4514. debugfs_remove_recursive(sde_enc->debugfs_root);
  4515. }
  4516. #else
  4517. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4518. {
  4519. return 0;
  4520. }
  4521. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4522. {
  4523. }
  4524. #endif /* CONFIG_DEBUG_FS */
  4525. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4526. {
  4527. return _sde_encoder_init_debugfs(encoder);
  4528. }
  4529. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4530. {
  4531. _sde_encoder_destroy_debugfs(encoder);
  4532. }
  4533. static int sde_encoder_virt_add_phys_encs(
  4534. struct msm_display_info *disp_info,
  4535. struct sde_encoder_virt *sde_enc,
  4536. struct sde_enc_phys_init_params *params)
  4537. {
  4538. struct sde_encoder_phys *enc = NULL;
  4539. u32 display_caps = disp_info->capabilities;
  4540. SDE_DEBUG_ENC(sde_enc, "\n");
  4541. /*
  4542. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4543. * in this function, check up-front.
  4544. */
  4545. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4546. ARRAY_SIZE(sde_enc->phys_encs)) {
  4547. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4548. sde_enc->num_phys_encs);
  4549. return -EINVAL;
  4550. }
  4551. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4552. enc = sde_encoder_phys_vid_init(params);
  4553. if (IS_ERR_OR_NULL(enc)) {
  4554. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4555. PTR_ERR(enc));
  4556. return !enc ? -EINVAL : PTR_ERR(enc);
  4557. }
  4558. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4559. }
  4560. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4561. enc = sde_encoder_phys_cmd_init(params);
  4562. if (IS_ERR_OR_NULL(enc)) {
  4563. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4564. PTR_ERR(enc));
  4565. return !enc ? -EINVAL : PTR_ERR(enc);
  4566. }
  4567. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4568. }
  4569. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4570. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4571. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4572. else
  4573. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4574. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4575. ++sde_enc->num_phys_encs;
  4576. return 0;
  4577. }
  4578. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4579. struct sde_enc_phys_init_params *params)
  4580. {
  4581. struct sde_encoder_phys *enc = NULL;
  4582. if (!sde_enc) {
  4583. SDE_ERROR("invalid encoder\n");
  4584. return -EINVAL;
  4585. }
  4586. SDE_DEBUG_ENC(sde_enc, "\n");
  4587. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4588. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4589. sde_enc->num_phys_encs);
  4590. return -EINVAL;
  4591. }
  4592. enc = sde_encoder_phys_wb_init(params);
  4593. if (IS_ERR_OR_NULL(enc)) {
  4594. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4595. PTR_ERR(enc));
  4596. return !enc ? -EINVAL : PTR_ERR(enc);
  4597. }
  4598. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4599. ++sde_enc->num_phys_encs;
  4600. return 0;
  4601. }
  4602. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4603. struct sde_kms *sde_kms,
  4604. struct msm_display_info *disp_info,
  4605. int *drm_enc_mode)
  4606. {
  4607. int ret = 0;
  4608. int i = 0;
  4609. enum sde_intf_type intf_type;
  4610. struct sde_encoder_virt_ops parent_ops = {
  4611. sde_encoder_vblank_callback,
  4612. sde_encoder_underrun_callback,
  4613. sde_encoder_frame_done_callback,
  4614. _sde_encoder_get_qsync_fps_callback,
  4615. };
  4616. struct sde_enc_phys_init_params phys_params;
  4617. if (!sde_enc || !sde_kms) {
  4618. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4619. !sde_enc, !sde_kms);
  4620. return -EINVAL;
  4621. }
  4622. memset(&phys_params, 0, sizeof(phys_params));
  4623. phys_params.sde_kms = sde_kms;
  4624. phys_params.parent = &sde_enc->base;
  4625. phys_params.parent_ops = parent_ops;
  4626. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4627. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4628. SDE_DEBUG("\n");
  4629. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4630. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4631. intf_type = INTF_DSI;
  4632. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4633. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4634. intf_type = INTF_HDMI;
  4635. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4636. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4637. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4638. else
  4639. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4640. intf_type = INTF_DP;
  4641. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4642. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4643. intf_type = INTF_WB;
  4644. } else {
  4645. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4646. return -EINVAL;
  4647. }
  4648. WARN_ON(disp_info->num_of_h_tiles < 1);
  4649. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4650. sde_enc->te_source = disp_info->te_source;
  4651. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4652. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4653. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4654. sde_kms->catalog->features);
  4655. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4656. sde_kms->catalog->features);
  4657. mutex_lock(&sde_enc->enc_lock);
  4658. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4659. /*
  4660. * Left-most tile is at index 0, content is controller id
  4661. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4662. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4663. */
  4664. u32 controller_id = disp_info->h_tile_instance[i];
  4665. if (disp_info->num_of_h_tiles > 1) {
  4666. if (i == 0)
  4667. phys_params.split_role = ENC_ROLE_MASTER;
  4668. else
  4669. phys_params.split_role = ENC_ROLE_SLAVE;
  4670. } else {
  4671. phys_params.split_role = ENC_ROLE_SOLO;
  4672. }
  4673. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4674. i, controller_id, phys_params.split_role);
  4675. if (intf_type == INTF_WB) {
  4676. phys_params.intf_idx = INTF_MAX;
  4677. phys_params.wb_idx = sde_encoder_get_wb(
  4678. sde_kms->catalog,
  4679. intf_type, controller_id);
  4680. if (phys_params.wb_idx == WB_MAX) {
  4681. SDE_ERROR_ENC(sde_enc,
  4682. "could not get wb: type %d, id %d\n",
  4683. intf_type, controller_id);
  4684. ret = -EINVAL;
  4685. }
  4686. } else {
  4687. phys_params.wb_idx = WB_MAX;
  4688. phys_params.intf_idx = sde_encoder_get_intf(
  4689. sde_kms->catalog, intf_type,
  4690. controller_id);
  4691. if (phys_params.intf_idx == INTF_MAX) {
  4692. SDE_ERROR_ENC(sde_enc,
  4693. "could not get wb: type %d, id %d\n",
  4694. intf_type, controller_id);
  4695. ret = -EINVAL;
  4696. }
  4697. }
  4698. if (!ret) {
  4699. if (intf_type == INTF_WB)
  4700. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4701. &phys_params);
  4702. else
  4703. ret = sde_encoder_virt_add_phys_encs(
  4704. disp_info,
  4705. sde_enc,
  4706. &phys_params);
  4707. if (ret)
  4708. SDE_ERROR_ENC(sde_enc,
  4709. "failed to add phys encs\n");
  4710. }
  4711. }
  4712. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4713. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4714. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4715. if (vid_phys) {
  4716. atomic_set(&vid_phys->vsync_cnt, 0);
  4717. atomic_set(&vid_phys->underrun_cnt, 0);
  4718. }
  4719. if (cmd_phys) {
  4720. atomic_set(&cmd_phys->vsync_cnt, 0);
  4721. atomic_set(&cmd_phys->underrun_cnt, 0);
  4722. }
  4723. }
  4724. mutex_unlock(&sde_enc->enc_lock);
  4725. return ret;
  4726. }
  4727. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4728. .mode_set = sde_encoder_virt_mode_set,
  4729. .disable = sde_encoder_virt_disable,
  4730. .enable = sde_encoder_virt_enable,
  4731. .atomic_check = sde_encoder_virt_atomic_check,
  4732. };
  4733. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4734. .destroy = sde_encoder_destroy,
  4735. .late_register = sde_encoder_late_register,
  4736. .early_unregister = sde_encoder_early_unregister,
  4737. };
  4738. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4739. {
  4740. struct msm_drm_private *priv = dev->dev_private;
  4741. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4742. struct drm_encoder *drm_enc = NULL;
  4743. struct sde_encoder_virt *sde_enc = NULL;
  4744. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4745. char name[SDE_NAME_SIZE];
  4746. int ret = 0, i, intf_index = INTF_MAX;
  4747. struct sde_encoder_phys *phys = NULL;
  4748. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4749. if (!sde_enc) {
  4750. ret = -ENOMEM;
  4751. goto fail;
  4752. }
  4753. mutex_init(&sde_enc->enc_lock);
  4754. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4755. &drm_enc_mode);
  4756. if (ret)
  4757. goto fail;
  4758. sde_enc->cur_master = NULL;
  4759. spin_lock_init(&sde_enc->enc_spinlock);
  4760. mutex_init(&sde_enc->vblank_ctl_lock);
  4761. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4762. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4763. drm_enc = &sde_enc->base;
  4764. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4765. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4766. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4767. phys = sde_enc->phys_encs[i];
  4768. if (!phys)
  4769. continue;
  4770. if (phys->ops.is_master && phys->ops.is_master(phys))
  4771. intf_index = phys->intf_idx - INTF_0;
  4772. }
  4773. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4774. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4775. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4776. SDE_RSC_PRIMARY_DISP_CLIENT :
  4777. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4778. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4779. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4780. PTR_ERR(sde_enc->rsc_client));
  4781. sde_enc->rsc_client = NULL;
  4782. }
  4783. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4784. sde_enc->input_event_enabled) {
  4785. ret = _sde_encoder_input_handler(sde_enc);
  4786. if (ret)
  4787. SDE_ERROR(
  4788. "input handler registration failed, rc = %d\n", ret);
  4789. }
  4790. /* Keep posted start as default configuration in driver
  4791. if SBLUT is supported on target. Do not allow HAL to
  4792. override driver's default frame trigger mode.
  4793. */
  4794. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4795. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4796. mutex_init(&sde_enc->rc_lock);
  4797. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4798. sde_encoder_off_work);
  4799. sde_enc->vblank_enabled = false;
  4800. sde_enc->qdss_status = false;
  4801. kthread_init_work(&sde_enc->input_event_work,
  4802. sde_encoder_input_event_work_handler);
  4803. kthread_init_work(&sde_enc->early_wakeup_work,
  4804. sde_encoder_early_wakeup_work_handler);
  4805. kthread_init_work(&sde_enc->esd_trigger_work,
  4806. sde_encoder_esd_trigger_work_handler);
  4807. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4808. SDE_DEBUG_ENC(sde_enc, "created\n");
  4809. return drm_enc;
  4810. fail:
  4811. SDE_ERROR("failed to create encoder\n");
  4812. if (drm_enc)
  4813. sde_encoder_destroy(drm_enc);
  4814. return ERR_PTR(ret);
  4815. }
  4816. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4817. enum msm_event_wait event)
  4818. {
  4819. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4820. struct sde_encoder_virt *sde_enc = NULL;
  4821. int i, ret = 0;
  4822. char atrace_buf[32];
  4823. if (!drm_enc) {
  4824. SDE_ERROR("invalid encoder\n");
  4825. return -EINVAL;
  4826. }
  4827. sde_enc = to_sde_encoder_virt(drm_enc);
  4828. SDE_DEBUG_ENC(sde_enc, "\n");
  4829. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4830. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4831. switch (event) {
  4832. case MSM_ENC_COMMIT_DONE:
  4833. fn_wait = phys->ops.wait_for_commit_done;
  4834. break;
  4835. case MSM_ENC_TX_COMPLETE:
  4836. fn_wait = phys->ops.wait_for_tx_complete;
  4837. break;
  4838. case MSM_ENC_VBLANK:
  4839. fn_wait = phys->ops.wait_for_vblank;
  4840. break;
  4841. case MSM_ENC_ACTIVE_REGION:
  4842. fn_wait = phys->ops.wait_for_active;
  4843. break;
  4844. default:
  4845. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4846. event);
  4847. return -EINVAL;
  4848. }
  4849. if (phys && fn_wait) {
  4850. snprintf(atrace_buf, sizeof(atrace_buf),
  4851. "wait_completion_event_%d", event);
  4852. SDE_ATRACE_BEGIN(atrace_buf);
  4853. ret = fn_wait(phys);
  4854. SDE_ATRACE_END(atrace_buf);
  4855. if (ret) {
  4856. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4857. sde_enc->disp_info.intf_type, event, i, ret);
  4858. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4859. i, ret, SDE_EVTLOG_ERROR);
  4860. return ret;
  4861. }
  4862. }
  4863. }
  4864. return ret;
  4865. }
  4866. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4867. u32 jitter_num, u32 jitter_denom,
  4868. ktime_t *l_bound, ktime_t *u_bound)
  4869. {
  4870. ktime_t jitter_ns, frametime_ns;
  4871. frametime_ns = (1 * 1000000000) / frame_rate;
  4872. jitter_ns = jitter_num * frametime_ns;
  4873. do_div(jitter_ns, jitter_denom * 100);
  4874. *l_bound = frametime_ns - jitter_ns;
  4875. *u_bound = frametime_ns + jitter_ns;
  4876. }
  4877. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4878. {
  4879. struct sde_encoder_virt *sde_enc;
  4880. if (!drm_enc) {
  4881. SDE_ERROR("invalid encoder\n");
  4882. return 0;
  4883. }
  4884. sde_enc = to_sde_encoder_virt(drm_enc);
  4885. return sde_enc->mode_info.frame_rate;
  4886. }
  4887. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4888. {
  4889. struct sde_encoder_virt *sde_enc = NULL;
  4890. int i;
  4891. if (!encoder) {
  4892. SDE_ERROR("invalid encoder\n");
  4893. return INTF_MODE_NONE;
  4894. }
  4895. sde_enc = to_sde_encoder_virt(encoder);
  4896. if (sde_enc->cur_master)
  4897. return sde_enc->cur_master->intf_mode;
  4898. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4899. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4900. if (phys)
  4901. return phys->intf_mode;
  4902. }
  4903. return INTF_MODE_NONE;
  4904. }
  4905. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4906. {
  4907. struct sde_encoder_virt *sde_enc = NULL;
  4908. struct sde_encoder_phys *phys;
  4909. if (!encoder) {
  4910. SDE_ERROR("invalid encoder\n");
  4911. return 0;
  4912. }
  4913. sde_enc = to_sde_encoder_virt(encoder);
  4914. phys = sde_enc->cur_master;
  4915. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4916. }
  4917. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4918. ktime_t *tvblank)
  4919. {
  4920. struct sde_encoder_virt *sde_enc = NULL;
  4921. struct sde_encoder_phys *phys;
  4922. if (!encoder) {
  4923. SDE_ERROR("invalid encoder\n");
  4924. return false;
  4925. }
  4926. sde_enc = to_sde_encoder_virt(encoder);
  4927. phys = sde_enc->cur_master;
  4928. if (!phys)
  4929. return false;
  4930. *tvblank = phys->last_vsync_timestamp;
  4931. return *tvblank ? true : false;
  4932. }
  4933. static void _sde_encoder_cache_hw_res_cont_splash(
  4934. struct drm_encoder *encoder,
  4935. struct sde_kms *sde_kms)
  4936. {
  4937. int i, idx;
  4938. struct sde_encoder_virt *sde_enc;
  4939. struct sde_encoder_phys *phys_enc;
  4940. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4941. sde_enc = to_sde_encoder_virt(encoder);
  4942. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4943. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4944. sde_enc->hw_pp[i] = NULL;
  4945. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4946. break;
  4947. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4948. }
  4949. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4950. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4951. sde_enc->hw_dsc[i] = NULL;
  4952. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4953. break;
  4954. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4955. }
  4956. /*
  4957. * If we have multiple phys encoders with one controller, make
  4958. * sure to populate the controller pointer in both phys encoders.
  4959. */
  4960. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4961. phys_enc = sde_enc->phys_encs[idx];
  4962. phys_enc->hw_ctl = NULL;
  4963. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4964. SDE_HW_BLK_CTL);
  4965. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4966. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4967. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4968. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4969. phys_enc->intf_idx, phys_enc->hw_ctl);
  4970. }
  4971. }
  4972. }
  4973. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4974. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4975. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4976. phys->hw_intf = NULL;
  4977. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4978. break;
  4979. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4980. }
  4981. }
  4982. /**
  4983. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4984. * device bootup when cont_splash is enabled
  4985. * @drm_enc: Pointer to drm encoder structure
  4986. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4987. * @enable: boolean indicates enable or displae state of splash
  4988. * @Return: true if successful in updating the encoder structure
  4989. */
  4990. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4991. struct sde_splash_display *splash_display, bool enable)
  4992. {
  4993. struct sde_encoder_virt *sde_enc;
  4994. struct msm_drm_private *priv;
  4995. struct sde_kms *sde_kms;
  4996. struct drm_connector *conn = NULL;
  4997. struct sde_connector *sde_conn = NULL;
  4998. struct sde_connector_state *sde_conn_state = NULL;
  4999. struct drm_display_mode *drm_mode = NULL;
  5000. struct sde_encoder_phys *phys_enc;
  5001. struct drm_bridge *bridge;
  5002. int ret = 0, i;
  5003. struct msm_sub_mode sub_mode;
  5004. if (!encoder) {
  5005. SDE_ERROR("invalid drm enc\n");
  5006. return -EINVAL;
  5007. }
  5008. sde_enc = to_sde_encoder_virt(encoder);
  5009. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5010. if (!sde_kms) {
  5011. SDE_ERROR("invalid sde_kms\n");
  5012. return -EINVAL;
  5013. }
  5014. priv = encoder->dev->dev_private;
  5015. if (!priv->num_connectors) {
  5016. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5017. return -EINVAL;
  5018. }
  5019. SDE_DEBUG_ENC(sde_enc,
  5020. "num of connectors: %d\n", priv->num_connectors);
  5021. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5022. if (!enable) {
  5023. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5024. phys_enc = sde_enc->phys_encs[i];
  5025. if (phys_enc)
  5026. phys_enc->cont_splash_enabled = false;
  5027. }
  5028. return ret;
  5029. }
  5030. if (!splash_display) {
  5031. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5032. return -EINVAL;
  5033. }
  5034. for (i = 0; i < priv->num_connectors; i++) {
  5035. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5036. priv->connectors[i]->base.id);
  5037. sde_conn = to_sde_connector(priv->connectors[i]);
  5038. if (!sde_conn->encoder) {
  5039. SDE_DEBUG_ENC(sde_enc,
  5040. "encoder not attached to connector\n");
  5041. continue;
  5042. }
  5043. if (sde_conn->encoder->base.id
  5044. == encoder->base.id) {
  5045. conn = (priv->connectors[i]);
  5046. break;
  5047. }
  5048. }
  5049. if (!conn || !conn->state) {
  5050. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5051. return -EINVAL;
  5052. }
  5053. sde_conn_state = to_sde_connector_state(conn->state);
  5054. if (!sde_conn->ops.get_mode_info) {
  5055. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5056. return -EINVAL;
  5057. }
  5058. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5059. MSM_DISPLAY_DSC_MODE_DISABLED;
  5060. drm_mode = &encoder->crtc->state->adjusted_mode;
  5061. ret = sde_connector_get_mode_info(&sde_conn->base,
  5062. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5063. if (ret) {
  5064. SDE_ERROR_ENC(sde_enc,
  5065. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5066. return ret;
  5067. }
  5068. if (sde_conn->encoder) {
  5069. conn->state->best_encoder = sde_conn->encoder;
  5070. SDE_DEBUG_ENC(sde_enc,
  5071. "configured cstate->best_encoder to ID = %d\n",
  5072. conn->state->best_encoder->base.id);
  5073. } else {
  5074. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5075. conn->base.id);
  5076. }
  5077. sde_enc->crtc = encoder->crtc;
  5078. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5079. conn->state, false);
  5080. if (ret) {
  5081. SDE_ERROR_ENC(sde_enc,
  5082. "failed to reserve hw resources, %d\n", ret);
  5083. return ret;
  5084. }
  5085. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5086. sde_connector_get_topology_name(conn));
  5087. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5088. drm_mode->hdisplay, drm_mode->vdisplay);
  5089. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5090. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5091. if (bridge) {
  5092. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5093. /*
  5094. * For cont-splash use case, we update the mode
  5095. * configurations manually. This will skip the
  5096. * usually mode set call when actual frame is
  5097. * pushed from framework. The bridge needs to
  5098. * be updated with the current drm mode by
  5099. * calling the bridge mode set ops.
  5100. */
  5101. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5102. } else {
  5103. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5104. }
  5105. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5106. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5107. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5108. if (!phys) {
  5109. SDE_ERROR_ENC(sde_enc,
  5110. "phys encoders not initialized\n");
  5111. return -EINVAL;
  5112. }
  5113. /* update connector for master and slave phys encoders */
  5114. phys->connector = conn;
  5115. phys->cont_splash_enabled = true;
  5116. phys->hw_pp = sde_enc->hw_pp[i];
  5117. if (phys->ops.cont_splash_mode_set)
  5118. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5119. if (phys->ops.is_master && phys->ops.is_master(phys))
  5120. sde_enc->cur_master = phys;
  5121. }
  5122. return ret;
  5123. }
  5124. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5125. bool skip_pre_kickoff)
  5126. {
  5127. struct msm_drm_thread *event_thread = NULL;
  5128. struct msm_drm_private *priv = NULL;
  5129. struct sde_encoder_virt *sde_enc = NULL;
  5130. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5131. SDE_ERROR("invalid parameters\n");
  5132. return -EINVAL;
  5133. }
  5134. priv = enc->dev->dev_private;
  5135. sde_enc = to_sde_encoder_virt(enc);
  5136. if (!sde_enc->crtc || (sde_enc->crtc->index
  5137. >= ARRAY_SIZE(priv->event_thread))) {
  5138. SDE_DEBUG_ENC(sde_enc,
  5139. "invalid cached CRTC: %d or crtc index: %d\n",
  5140. sde_enc->crtc == NULL,
  5141. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5142. return -EINVAL;
  5143. }
  5144. SDE_EVT32_VERBOSE(DRMID(enc));
  5145. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5146. if (!skip_pre_kickoff) {
  5147. sde_enc->delay_kickoff = true;
  5148. kthread_queue_work(&event_thread->worker,
  5149. &sde_enc->esd_trigger_work);
  5150. kthread_flush_work(&sde_enc->esd_trigger_work);
  5151. }
  5152. /*
  5153. * panel may stop generating te signal (vsync) during esd failure. rsc
  5154. * hardware may hang without vsync. Avoid rsc hang by generating the
  5155. * vsync from watchdog timer instead of panel.
  5156. */
  5157. sde_encoder_helper_switch_vsync(enc, true);
  5158. if (!skip_pre_kickoff) {
  5159. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5160. sde_enc->delay_kickoff = false;
  5161. }
  5162. return 0;
  5163. }
  5164. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5165. {
  5166. struct sde_encoder_virt *sde_enc;
  5167. if (!encoder) {
  5168. SDE_ERROR("invalid drm enc\n");
  5169. return false;
  5170. }
  5171. sde_enc = to_sde_encoder_virt(encoder);
  5172. return sde_enc->recovery_events_enabled;
  5173. }
  5174. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5175. {
  5176. struct sde_encoder_virt *sde_enc;
  5177. if (!encoder) {
  5178. SDE_ERROR("invalid drm enc\n");
  5179. return;
  5180. }
  5181. sde_enc = to_sde_encoder_virt(encoder);
  5182. sde_enc->recovery_events_enabled = true;
  5183. }
  5184. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5185. {
  5186. struct sde_kms *sde_kms;
  5187. struct drm_connector *conn;
  5188. struct sde_connector_state *conn_state;
  5189. if (!drm_enc)
  5190. return false;
  5191. sde_kms = sde_encoder_get_kms(drm_enc);
  5192. if (!sde_kms)
  5193. return false;
  5194. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5195. if (!conn || !conn->state)
  5196. return false;
  5197. conn_state = to_sde_connector_state(conn->state);
  5198. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5199. }
  5200. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5201. {
  5202. struct drm_encoder *drm_enc;
  5203. struct sde_encoder_virt *sde_enc;
  5204. struct sde_encoder_phys *cur_master;
  5205. struct sde_hw_ctl *hw_ctl = NULL;
  5206. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5207. goto exit;
  5208. /* get encoder to find the hw_ctl for this connector */
  5209. drm_enc = c_conn->encoder;
  5210. if (!drm_enc)
  5211. goto exit;
  5212. sde_enc = to_sde_encoder_virt(drm_enc);
  5213. cur_master = sde_enc->phys_encs[0];
  5214. if (!cur_master || !cur_master->hw_ctl)
  5215. goto exit;
  5216. hw_ctl = cur_master->hw_ctl;
  5217. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5218. exit:
  5219. return hw_ctl;
  5220. }
  5221. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5222. {
  5223. struct sde_encoder_virt *sde_enc;
  5224. struct sde_encoder_phys *phys_enc;
  5225. u32 i;
  5226. sde_enc = to_sde_encoder_virt(drm_enc);
  5227. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5228. {
  5229. phys_enc = sde_enc->phys_encs[i];
  5230. if(phys_enc && phys_enc->ops.add_to_minidump)
  5231. phys_enc->ops.add_to_minidump(phys_enc);
  5232. phys_enc = sde_enc->phys_cmd_encs[i];
  5233. if(phys_enc && phys_enc->ops.add_to_minidump)
  5234. phys_enc->ops.add_to_minidump(phys_enc);
  5235. phys_enc = sde_enc->phys_vid_encs[i];
  5236. if(phys_enc && phys_enc->ops.add_to_minidump)
  5237. phys_enc->ops.add_to_minidump(phys_enc);
  5238. }
  5239. }
  5240. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5241. {
  5242. struct drm_event event;
  5243. struct drm_connector *connector;
  5244. struct sde_connector *c_conn = NULL;
  5245. struct sde_connector_state *c_state = NULL;
  5246. struct sde_encoder_virt *sde_enc = NULL;
  5247. struct sde_encoder_phys *phys = NULL;
  5248. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5249. int rc = 0, i = 0;
  5250. bool misr_updated = false, roi_updated = false;
  5251. struct msm_roi_list *prev_roi, *c_state_roi;
  5252. if (!drm_enc)
  5253. return;
  5254. sde_enc = to_sde_encoder_virt(drm_enc);
  5255. if (!atomic_read(&sde_enc->misr_enable)) {
  5256. SDE_DEBUG("MISR is disabled\n");
  5257. return;
  5258. }
  5259. connector = sde_enc->cur_master->connector;
  5260. if (!connector)
  5261. return;
  5262. c_conn = to_sde_connector(connector);
  5263. c_state = to_sde_connector_state(connector->state);
  5264. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5265. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5266. phys = sde_enc->phys_encs[i];
  5267. if (!phys || !phys->ops.collect_misr) {
  5268. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5269. continue;
  5270. }
  5271. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5272. if (rc) {
  5273. SDE_ERROR("failed to collect misr %d\n", rc);
  5274. return;
  5275. }
  5276. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5277. }
  5278. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5279. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5280. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5281. misr_updated = true;
  5282. }
  5283. }
  5284. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5285. c_state_roi = &c_state->rois;
  5286. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5287. roi_updated = true;
  5288. } else {
  5289. for (i = 0; i < prev_roi->num_rects; i++) {
  5290. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5291. roi_updated = true;
  5292. }
  5293. }
  5294. if (roi_updated)
  5295. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5296. if (misr_updated || roi_updated) {
  5297. event.type = DRM_EVENT_MISR_SIGN;
  5298. event.length = sizeof(c_conn->previous_misr_sign);
  5299. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5300. (u8 *)&c_conn->previous_misr_sign);
  5301. }
  5302. }