hal_9224.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <wbm_release_ring_rx.h>
  40. #include <phyrx_location.h>
  41. #include <hal_be_rx.h>
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  43. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  44. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  45. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  46. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  47. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  48. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  49. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  50. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  51. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  52. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  53. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  54. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  55. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  62. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  63. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  64. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  65. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  66. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  67. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  68. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  69. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  70. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  71. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  76. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  77. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  78. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  79. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  80. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  81. STATUS_HEADER_REO_STATUS_NUMBER
  82. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  83. STATUS_HEADER_TIMESTAMP
  84. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  85. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  86. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  87. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  88. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  89. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  90. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  91. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  93. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  94. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  95. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  97. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  99. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  101. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  103. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  104. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  105. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  106. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  107. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  108. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  109. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  110. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  111. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  112. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  113. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  114. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  115. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  116. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  117. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  118. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  119. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  120. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  121. #define CMEM_REG_BASE 0x0010e000
  122. #define CMEM_WINDOW_ADDRESS_9224 \
  123. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  124. #endif
  125. #define CE_WINDOW_ADDRESS_9224 \
  126. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  127. #define UMAC_WINDOW_ADDRESS_9224 \
  128. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  129. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  130. #define WINDOW_CONFIGURATION_VALUE_9224 \
  131. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  132. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  133. CMEM_WINDOW_ADDRESS_9224 | \
  134. WINDOW_ENABLE_BIT)
  135. #else
  136. #define WINDOW_CONFIGURATION_VALUE_9224 \
  137. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  138. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  139. WINDOW_ENABLE_BIT)
  140. #endif
  141. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  142. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  143. #ifdef CONFIG_WORD_BASED_TLV
  144. #ifndef BIG_ENDIAN_HOST
  145. struct rx_msdu_end_compact_qca9224 {
  146. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  147. sw_frame_group_id : 7, // [8:2]
  148. reserved_0 : 7, // [15:9]
  149. phy_ppdu_id : 16; // [31:16]
  150. uint32_t ip_hdr_chksum : 16, // [15:0]
  151. reported_mpdu_length : 14, // [29:16]
  152. reserved_1a : 2; // [31:30]
  153. uint32_t key_id_octet : 8, // [7:0]
  154. cce_super_rule : 6, // [13:8]
  155. cce_classify_not_done_truncate : 1, // [14:14]
  156. cce_classify_not_done_cce_dis : 1, // [15:15]
  157. cumulative_l3_checksum : 16; // [31:16]
  158. uint32_t rule_indication_31_0 : 32; // [31:0]
  159. uint32_t rule_indication_63_32 : 32; // [31:0]
  160. uint32_t da_offset : 6, // [5:0]
  161. sa_offset : 6, // [11:6]
  162. da_offset_valid : 1, // [12:12]
  163. sa_offset_valid : 1, // [13:13]
  164. reserved_5a : 2, // [15:14]
  165. l3_type : 16; // [31:16]
  166. uint32_t ipv6_options_crc : 32; // [31:0]
  167. uint32_t tcp_seq_number : 32; // [31:0]
  168. uint32_t tcp_ack_number : 32; // [31:0]
  169. uint32_t tcp_flag : 9, // [8:0]
  170. lro_eligible : 1, // [9:9]
  171. reserved_9a : 6, // [15:10]
  172. window_size : 16; // [31:16]
  173. uint32_t tcp_udp_chksum : 16, // [15:0]
  174. sa_idx_timeout : 1, // [16:16]
  175. da_idx_timeout : 1, // [17:17]
  176. msdu_limit_error : 1, // [18:18]
  177. flow_idx_timeout : 1, // [19:19]
  178. flow_idx_invalid : 1, // [20:20]
  179. wifi_parser_error : 1, // [21:21]
  180. amsdu_parser_error : 1, // [22:22]
  181. sa_is_valid : 1, // [23:23]
  182. da_is_valid : 1, // [24:24]
  183. da_is_mcbc : 1, // [25:25]
  184. l3_header_padding : 2, // [27:26]
  185. first_msdu : 1, // [28:28]
  186. last_msdu : 1, // [29:29]
  187. tcp_udp_chksum_fail_copy : 1, // [30:30]
  188. ip_chksum_fail_copy : 1; // [31:31]
  189. uint32_t sa_idx : 16, // [15:0]
  190. da_idx_or_sw_peer_id : 16; // [31:16]
  191. uint32_t msdu_drop : 1, // [0:0]
  192. reo_destination_indication : 5, // [5:1]
  193. flow_idx : 20, // [25:6]
  194. use_ppe : 1, // [26:26]
  195. reserved_12a : 5; // [31:27]
  196. uint32_t fse_metadata : 32; // [31:0]
  197. uint32_t cce_metadata : 16, // [15:0]
  198. sa_sw_peer_id : 16; // [31:16]
  199. uint32_t aggregation_count : 8, // [7:0]
  200. flow_aggregation_continuation : 1, // [8:8]
  201. fisa_timeout : 1, // [9:9]
  202. reserved_15a : 22; // [31:10]
  203. uint32_t cumulative_l4_checksum : 16, // [15:0]
  204. cumulative_ip_length : 16; // [31:16]
  205. uint32_t reserved_17a : 6, // [5:0]
  206. service_code : 9, // [14:6]
  207. priority_valid : 1, // [15:15]
  208. intra_bss : 1, // [16:16]
  209. dest_chip_id : 2, // [18:17]
  210. multicast_echo : 1, // [19:19]
  211. wds_learning_event : 1, // [20:20]
  212. wds_roaming_event : 1, // [21:21]
  213. wds_keep_alive_event : 1, // [22:22]
  214. reserved_17b : 9; // [31:23]
  215. uint32_t msdu_length : 14, // [13:0]
  216. stbc : 1, // [14:14]
  217. ipsec_esp : 1, // [15:15]
  218. l3_offset : 7, // [22:16]
  219. ipsec_ah : 1, // [23:23]
  220. l4_offset : 8; // [31:24]
  221. uint32_t msdu_number : 8, // [7:0]
  222. decap_format : 2, // [9:8]
  223. ipv4_proto : 1, // [10:10]
  224. ipv6_proto : 1, // [11:11]
  225. tcp_proto : 1, // [12:12]
  226. udp_proto : 1, // [13:13]
  227. ip_frag : 1, // [14:14]
  228. tcp_only_ack : 1, // [15:15]
  229. da_is_bcast_mcast : 1, // [16:16]
  230. toeplitz_hash_sel : 2, // [18:17]
  231. ip_fixed_header_valid : 1, // [19:19]
  232. ip_extn_header_valid : 1, // [20:20]
  233. tcp_udp_header_valid : 1, // [21:21]
  234. mesh_control_present : 1, // [22:22]
  235. ldpc : 1, // [23:23]
  236. ip4_protocol_ip6_next_header : 8; // [31:24]
  237. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  238. uint32_t flow_id_toeplitz : 32; // [31:0]
  239. uint32_t user_rssi : 8, // [7:0]
  240. pkt_type : 4, // [11:8]
  241. sgi : 2, // [13:12]
  242. rate_mcs : 4, // [17:14]
  243. receive_bandwidth : 3, // [20:18]
  244. reception_type : 3, // [23:21]
  245. mimo_ss_bitmap : 8; // [31:24]
  246. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  247. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  248. uint32_t sw_phy_meta_data : 32; // [31:0]
  249. uint32_t vlan_ctag_ci : 16, // [15:0]
  250. vlan_stag_ci : 16; // [31:16]
  251. uint32_t reserved_27a : 32; // [31:0]
  252. uint32_t reserved_28a : 32; // [31:0]
  253. uint32_t reserved_29a : 32; // [31:0]
  254. uint32_t first_mpdu : 1, // [0:0]
  255. reserved_30a : 1, // [1:1]
  256. mcast_bcast : 1, // [2:2]
  257. ast_index_not_found : 1, // [3:3]
  258. ast_index_timeout : 1, // [4:4]
  259. power_mgmt : 1, // [5:5]
  260. non_qos : 1, // [6:6]
  261. null_data : 1, // [7:7]
  262. mgmt_type : 1, // [8:8]
  263. ctrl_type : 1, // [9:9]
  264. more_data : 1, // [10:10]
  265. eosp : 1, // [11:11]
  266. a_msdu_error : 1, // [12:12]
  267. fragment_flag : 1, // [13:13]
  268. order : 1, // [14:14]
  269. cce_match : 1, // [15:15]
  270. overflow_err : 1, // [16:16]
  271. msdu_length_err : 1, // [17:17]
  272. tcp_udp_chksum_fail : 1, // [18:18]
  273. ip_chksum_fail : 1, // [19:19]
  274. sa_idx_invalid : 1, // [20:20]
  275. da_idx_invalid : 1, // [21:21]
  276. reserved_30b : 1, // [22:22]
  277. rx_in_tx_decrypt_byp : 1, // [23:23]
  278. encrypt_required : 1, // [24:24]
  279. directed : 1, // [25:25]
  280. buffer_fragment : 1, // [26:26]
  281. mpdu_length_err : 1, // [27:27]
  282. tkip_mic_err : 1, // [28:28]
  283. decrypt_err : 1, // [29:29]
  284. unencrypted_frame_err : 1, // [30:30]
  285. fcs_err : 1; // [31:31]
  286. uint32_t reserved_31a : 10, // [9:0]
  287. decrypt_status_code : 3, // [12:10]
  288. rx_bitmap_not_updated : 1, // [13:13]
  289. reserved_31b : 17, // [30:14]
  290. msdu_done : 1; // [31:31]
  291. };
  292. struct rx_mpdu_start_compact_qca9224 {
  293. struct rxpt_classify_info rxpt_classify_info_details;
  294. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  295. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  296. receive_queue_number : 16, // [23:8]
  297. pre_delim_err_warning : 1, // [24:24]
  298. first_delim_err : 1, // [25:25]
  299. reserved_2a : 6; // [31:26]
  300. uint32_t pn_31_0 : 32; // [31:0]
  301. uint32_t pn_63_32 : 32; // [31:0]
  302. uint32_t pn_95_64 : 32; // [31:0]
  303. uint32_t pn_127_96 : 32; // [31:0]
  304. uint32_t epd_en : 1, // [0:0]
  305. all_frames_shall_be_encrypted : 1, // [1:1]
  306. encrypt_type : 4, // [5:2]
  307. wep_key_width_for_variable_key : 2, // [7:6]
  308. mesh_sta : 2, // [9:8]
  309. bssid_hit : 1, // [10:10]
  310. bssid_number : 4, // [14:11]
  311. tid : 4, // [18:15]
  312. reserved_7a : 13; // [31:19]
  313. uint32_t peer_meta_data : 32; // [31:0]
  314. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  315. sw_frame_group_id : 7, // [8:2]
  316. ndp_frame : 1, // [9:9]
  317. phy_err : 1, // [10:10]
  318. phy_err_during_mpdu_header : 1, // [11:11]
  319. protocol_version_err : 1, // [12:12]
  320. ast_based_lookup_valid : 1, // [13:13]
  321. ranging : 1, // [14:14]
  322. reserved_9a : 1, // [15:15]
  323. phy_ppdu_id : 16; // [31:16]
  324. uint32_t ast_index : 16, // [15:0]
  325. sw_peer_id : 16; // [31:16]
  326. uint32_t mpdu_frame_control_valid : 1, // [0:0]
  327. mpdu_duration_valid : 1, // [1:1]
  328. mac_addr_ad1_valid : 1, // [2:2]
  329. mac_addr_ad2_valid : 1, // [3:3]
  330. mac_addr_ad3_valid : 1, // [4:4]
  331. mac_addr_ad4_valid : 1, // [5:5]
  332. mpdu_sequence_control_valid : 1, // [6:6]
  333. mpdu_qos_control_valid : 1, // [7:7]
  334. mpdu_ht_control_valid : 1, // [8:8]
  335. frame_encryption_info_valid : 1, // [9:9]
  336. mpdu_fragment_number : 4, // [13:10]
  337. more_fragment_flag : 1, // [14:14]
  338. reserved_11a : 1, // [15:15]
  339. fr_ds : 1, // [16:16]
  340. to_ds : 1, // [17:17]
  341. encrypted : 1, // [18:18]
  342. mpdu_retry : 1, // [19:19]
  343. mpdu_sequence_number : 12; // [31:20]
  344. uint32_t key_id_octet : 8, // [7:0]
  345. new_peer_entry : 1, // [8:8]
  346. decrypt_needed : 1, // [9:9]
  347. decap_type : 2, // [11:10]
  348. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  349. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  350. strip_vlan_c_tag_decap : 1, // [14:14]
  351. strip_vlan_s_tag_decap : 1, // [15:15]
  352. pre_delim_count : 12, // [27:16]
  353. ampdu_flag : 1, // [28:28]
  354. bar_frame : 1, // [29:29]
  355. raw_mpdu : 1, // [30:30]
  356. reserved_12 : 1; // [31:31]
  357. uint32_t mpdu_length : 14, // [13:0]
  358. first_mpdu : 1, // [14:14]
  359. mcast_bcast : 1, // [15:15]
  360. ast_index_not_found : 1, // [16:16]
  361. ast_index_timeout : 1, // [17:17]
  362. power_mgmt : 1, // [18:18]
  363. non_qos : 1, // [19:19]
  364. null_data : 1, // [20:20]
  365. mgmt_type : 1, // [21:21]
  366. ctrl_type : 1, // [22:22]
  367. more_data : 1, // [23:23]
  368. eosp : 1, // [24:24]
  369. fragment_flag : 1, // [25:25]
  370. order : 1, // [26:26]
  371. u_apsd_trigger : 1, // [27:27]
  372. encrypt_required : 1, // [28:28]
  373. directed : 1, // [29:29]
  374. amsdu_present : 1, // [30:30]
  375. reserved_13 : 1; // [31:31]
  376. uint32_t mpdu_frame_control_field : 16, // [15:0]
  377. mpdu_duration_field : 16; // [31:16]
  378. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  379. uint32_t mac_addr_ad1_47_32 : 16, // [15:0]
  380. mac_addr_ad2_15_0 : 16; // [31:16]
  381. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  382. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  383. uint32_t mac_addr_ad3_47_32 : 16, // [15:0]
  384. mpdu_sequence_control_field : 16; // [31:16]
  385. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  386. uint32_t mac_addr_ad4_47_32 : 16, // [15:0]
  387. mpdu_qos_control_field : 16; // [31:16]
  388. uint32_t mpdu_ht_control_field : 32; // [31:0]
  389. uint32_t vdev_id : 8, // [7:0]
  390. service_code : 9, // [16:8]
  391. priority_valid : 1, // [17:17]
  392. src_info : 12, // [29:18]
  393. reserved_23a : 1, // [30:30]
  394. multi_link_addr_ad1_ad2_valid : 1; // [31:31]
  395. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  396. uint32_t multi_link_addr_ad1_47_32 : 16, // [15:0]
  397. multi_link_addr_ad2_15_0 : 16; // [31:16]
  398. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  399. uint32_t reserved_27a : 32; // [31:0]
  400. uint32_t reserved_28a : 32; // [31:0]
  401. uint32_t reserved_29a : 32; // [31:0]
  402. };
  403. #else
  404. struct rx_msdu_end_compact_qca9224 {
  405. uint32_t phy_ppdu_id : 16, // [31:16]
  406. reserved_0 : 7, // [15:9]
  407. sw_frame_group_id : 7, // [8:2]
  408. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  409. uint32_t reserved_1a : 2, // [31:30]
  410. reported_mpdu_length : 14, // [29:16]
  411. ip_hdr_chksum : 16; // [15:0]
  412. uint32_t cumulative_l3_checksum : 16, // [31:16]
  413. cce_classify_not_done_cce_dis : 1, // [15:15]
  414. cce_classify_not_done_truncate : 1, // [14:14]
  415. cce_super_rule : 6, // [13:8]
  416. key_id_octet : 8; // [7:0]
  417. uint32_t rule_indication_31_0 : 32; // [31:0]
  418. uint32_t rule_indication_63_32 : 32; // [31:0]
  419. uint32_t l3_type : 16, // [31:16]
  420. reserved_5a : 2, // [15:14]
  421. sa_offset_valid : 1, // [13:13]
  422. da_offset_valid : 1, // [12:12]
  423. sa_offset : 6, // [11:6]
  424. da_offset : 6; // [5:0]
  425. uint32_t ipv6_options_crc : 32; // [31:0]
  426. uint32_t tcp_seq_number : 32; // [31:0]
  427. uint32_t tcp_ack_number : 32; // [31:0]
  428. uint32_t window_size : 16, // [31:16]
  429. reserved_9a : 6, // [15:10]
  430. lro_eligible : 1, // [9:9]
  431. tcp_flag : 9; // [8:0]
  432. uint32_t ip_chksum_fail_copy : 1, // [31:31]
  433. tcp_udp_chksum_fail_copy : 1, // [30:30]
  434. last_msdu : 1, // [29:29]
  435. first_msdu : 1, // [28:28]
  436. l3_header_padding : 2, // [27:26]
  437. da_is_mcbc : 1, // [25:25]
  438. da_is_valid : 1, // [24:24]
  439. sa_is_valid : 1, // [23:23]
  440. amsdu_parser_error : 1, // [22:22]
  441. wifi_parser_error : 1, // [21:21]
  442. flow_idx_invalid : 1, // [20:20]
  443. flow_idx_timeout : 1, // [19:19]
  444. msdu_limit_error : 1, // [18:18]
  445. da_idx_timeout : 1, // [17:17]
  446. sa_idx_timeout : 1, // [16:16]
  447. tcp_udp_chksum : 16; // [15:0]
  448. uint32_t da_idx_or_sw_peer_id : 16, // [31:16]
  449. sa_idx : 16; // [15:0]
  450. uint32_t reserved_12a : 5, // [31:27]
  451. use_ppe : 1, // [26:26]
  452. flow_idx : 20, // [25:6]
  453. reo_destination_indication : 5, // [5:1]
  454. msdu_drop : 1; // [0:0]
  455. uint32_t fse_metadata : 32; // [31:0]
  456. uint32_t sa_sw_peer_id : 16, // [31:16]
  457. cce_metadata : 16; // [15:0]
  458. uint32_t reserved_15a : 22, // [31:10]
  459. fisa_timeout : 1, // [9:9]
  460. flow_aggregation_continuation : 1, // [8:8]
  461. aggregation_count : 8; // [7:0]
  462. uint32_t cumulative_ip_length : 16, // [31:16]
  463. cumulative_l4_checksum : 16; // [15:0]
  464. uint32_t reserved_17b : 9, // [31:23]
  465. wds_keep_alive_event : 1, // [22:22]
  466. wds_roaming_event : 1, // [21:21]
  467. wds_learning_event : 1, // [20:20]
  468. multicast_echo : 1, // [19:19]
  469. dest_chip_id : 2, // [18:17]
  470. intra_bss : 1, // [16:16]
  471. priority_valid : 1, // [15:15]
  472. service_code : 9, // [14:6]
  473. reserved_17a : 6; // [5:0]
  474. uint32_t l4_offset : 8, // [31:24]
  475. ipsec_ah : 1, // [23:23]
  476. l3_offset : 7, // [22:16]
  477. ipsec_esp : 1, // [15:15]
  478. stbc : 1, // [14:14]
  479. msdu_length : 14; // [13:0]
  480. uint32_t ip4_protocol_ip6_next_header : 8, // [31:24]
  481. ldpc : 1, // [23:23]
  482. mesh_control_present : 1, // [22:22]
  483. tcp_udp_header_valid : 1, // [21:21]
  484. ip_extn_header_valid : 1, // [20:20]
  485. ip_fixed_header_valid : 1, // [19:19]
  486. toeplitz_hash_sel : 2, // [18:17]
  487. da_is_bcast_mcast : 1, // [16:16]
  488. tcp_only_ack : 1, // [15:15]
  489. ip_frag : 1, // [14:14]
  490. udp_proto : 1, // [13:13]
  491. tcp_proto : 1, // [12:12]
  492. ipv6_proto : 1, // [11:11]
  493. ipv4_proto : 1, // [10:10]
  494. decap_format : 2, // [9:8]
  495. msdu_number : 8; // [7:0]
  496. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  497. uint32_t flow_id_toeplitz : 32; // [31:0]
  498. uint32_t mimo_ss_bitmap : 8, // [31:24]
  499. reception_type : 3, // [23:21]
  500. receive_bandwidth : 3, // [20:18]
  501. rate_mcs : 4, // [17:14]
  502. sgi : 2, // [13:12]
  503. pkt_type : 4, // [11:8]
  504. user_rssi : 8; // [7:0]
  505. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  506. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  507. uint32_t sw_phy_meta_data : 32; // [31:0]
  508. uint32_t vlan_stag_ci : 16, // [31:16]
  509. vlan_ctag_ci : 16; // [15:0]
  510. uint32_t reserved_27a : 32; // [31:0]
  511. uint32_t reserved_28a : 32; // [31:0]
  512. uint32_t reserved_29a : 32; // [31:0]
  513. uint32_t fcs_err : 1, // [31:31]
  514. unencrypted_frame_err : 1, // [30:30]
  515. decrypt_err : 1, // [29:29]
  516. tkip_mic_err : 1, // [28:28]
  517. mpdu_length_err : 1, // [27:27]
  518. buffer_fragment : 1, // [26:26]
  519. directed : 1, // [25:25]
  520. encrypt_required : 1, // [24:24]
  521. rx_in_tx_decrypt_byp : 1, // [23:23]
  522. reserved_30b : 1, // [22:22]
  523. da_idx_invalid : 1, // [21:21]
  524. sa_idx_invalid : 1, // [20:20]
  525. ip_chksum_fail : 1, // [19:19]
  526. tcp_udp_chksum_fail : 1, // [18:18]
  527. msdu_length_err : 1, // [17:17]
  528. overflow_err : 1, // [16:16]
  529. cce_match : 1, // [15:15]
  530. order : 1, // [14:14]
  531. fragment_flag : 1, // [13:13]
  532. a_msdu_error : 1, // [12:12]
  533. eosp : 1, // [11:11]
  534. more_data : 1, // [10:10]
  535. ctrl_type : 1, // [9:9]
  536. mgmt_type : 1, // [8:8]
  537. null_data : 1, // [7:7]
  538. non_qos : 1, // [6:6]
  539. power_mgmt : 1, // [5:5]
  540. ast_index_timeout : 1, // [4:4]
  541. ast_index_not_found : 1, // [3:3]
  542. mcast_bcast : 1, // [2:2]
  543. reserved_30a : 1, // [1:1]
  544. first_mpdu : 1; // [0:0]
  545. uint32_t msdu_done : 1, // [31:31]
  546. reserved_31b : 17, // [30:14]
  547. rx_bitmap_not_updated : 1, // [13:13]
  548. decrypt_status_code : 3, // [12:10]
  549. reserved_31a : 10; // [9:0]
  550. };
  551. struct rx_mpdu_start_compact_qca9224 {
  552. struct rxpt_classify_info rxpt_classify_info_details;
  553. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  554. uint32_t reserved_2a : 6, // [31:26]
  555. first_delim_err : 1, // [25:25]
  556. pre_delim_err_warning : 1, // [24:24]
  557. receive_queue_number : 16, // [23:8]
  558. rx_reo_queue_desc_addr_39_32 : 8; // [7:0]
  559. uint32_t pn_31_0 : 32; // [31:0]
  560. uint32_t pn_63_32 : 32; // [31:0]
  561. uint32_t pn_95_64 : 32; // [31:0]
  562. uint32_t pn_127_96 : 32; // [31:0]
  563. uint32_t reserved_7a : 13, // [31:19]
  564. tid : 4, // [18:15]
  565. bssid_number : 4, // [14:11]
  566. bssid_hit : 1, // [10:10]
  567. mesh_sta : 2, // [9:8]
  568. wep_key_width_for_variable_key : 2, // [7:6]
  569. encrypt_type : 4, // [5:2]
  570. all_frames_shall_be_encrypted : 1, // [1:1]
  571. epd_en : 1; // [0:0]
  572. uint32_t peer_meta_data : 32; // [31:0]
  573. uint32_t phy_ppdu_id : 16, // [31:16]
  574. reserved_9a : 1, // [15:15]
  575. ranging : 1, // [14:14]
  576. ast_based_lookup_valid : 1, // [13:13]
  577. protocol_version_err : 1, // [12:12]
  578. phy_err_during_mpdu_header : 1, // [11:11]
  579. phy_err : 1, // [10:10]
  580. ndp_frame : 1, // [9:9]
  581. sw_frame_group_id : 7, // [8:2]
  582. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  583. uint32_t sw_peer_id : 16, // [31:16]
  584. ast_index : 16; // [15:0]
  585. uint32_t mpdu_sequence_number : 12, // [31:20]
  586. mpdu_retry : 1, // [19:19]
  587. encrypted : 1, // [18:18]
  588. to_ds : 1, // [17:17]
  589. fr_ds : 1, // [16:16]
  590. reserved_11a : 1, // [15:15]
  591. more_fragment_flag : 1, // [14:14]
  592. mpdu_fragment_number : 4, // [13:10]
  593. frame_encryption_info_valid : 1, // [9:9]
  594. mpdu_ht_control_valid : 1, // [8:8]
  595. mpdu_qos_control_valid : 1, // [7:7]
  596. mpdu_sequence_control_valid : 1, // [6:6]
  597. mac_addr_ad4_valid : 1, // [5:5]
  598. mac_addr_ad3_valid : 1, // [4:4]
  599. mac_addr_ad2_valid : 1, // [3:3]
  600. mac_addr_ad1_valid : 1, // [2:2]
  601. mpdu_duration_valid : 1, // [1:1]
  602. mpdu_frame_control_valid : 1; // [0:0]
  603. uint32_t reserved_12 : 1, // [31:31]
  604. raw_mpdu : 1, // [30:30]
  605. bar_frame : 1, // [29:29]
  606. ampdu_flag : 1, // [28:28]
  607. pre_delim_count : 12, // [27:16]
  608. strip_vlan_s_tag_decap : 1, // [15:15]
  609. strip_vlan_c_tag_decap : 1, // [14:14]
  610. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  611. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  612. decap_type : 2, // [11:10]
  613. decrypt_needed : 1, // [9:9]
  614. new_peer_entry : 1, // [8:8]
  615. key_id_octet : 8; // [7:0]
  616. uint32_t reserved_13 : 1, // [31:31]
  617. amsdu_present : 1, // [30:30]
  618. directed : 1, // [29:29]
  619. encrypt_required : 1, // [28:28]
  620. u_apsd_trigger : 1, // [27:27]
  621. order : 1, // [26:26]
  622. fragment_flag : 1, // [25:25]
  623. eosp : 1, // [24:24]
  624. more_data : 1, // [23:23]
  625. ctrl_type : 1, // [22:22]
  626. mgmt_type : 1, // [21:21]
  627. null_data : 1, // [20:20]
  628. non_qos : 1, // [19:19]
  629. power_mgmt : 1, // [18:18]
  630. ast_index_timeout : 1, // [17:17]
  631. ast_index_not_found : 1, // [16:16]
  632. mcast_bcast : 1, // [15:15]
  633. first_mpdu : 1, // [14:14]
  634. mpdu_length : 14; // [13:0]
  635. uint32_t mpdu_duration_field : 16, // [31:16]
  636. mpdu_frame_control_field : 16; // [15:0]
  637. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  638. uint32_t mac_addr_ad2_15_0 : 16, // [31:16]
  639. mac_addr_ad1_47_32 : 16; // [15:0]
  640. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  641. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  642. uint32_t mpdu_sequence_control_field : 16, // [31:16]
  643. mac_addr_ad3_47_32 : 16; // [15:0]
  644. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  645. uint32_t mpdu_qos_control_field : 16, // [31:16]
  646. mac_addr_ad4_47_32 : 16; // [15:0]
  647. uint32_t mpdu_ht_control_field : 32; // [31:0]
  648. uint32_t multi_link_addr_ad1_ad2_valid : 1, // [31:31]
  649. reserved_23a : 1, // [30:30]
  650. src_info : 12, // [29:18]
  651. priority_valid : 1, // [17:17]
  652. service_code : 9, // [16:8]
  653. vdev_id : 8; // [7:0]
  654. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  655. uint32_t multi_link_addr_ad2_15_0 : 16, // [31:16]
  656. multi_link_addr_ad1_47_32 : 16; // [15:0]
  657. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  658. uint32_t reserved_27a : 32; // [31:0]
  659. uint32_t reserved_28a : 32; // [31:0]
  660. uint32_t reserved_29a : 32; // [31:0]
  661. };
  662. #endif /* BIG_ENDIAN_HOST */
  663. /* TLV struct for word based Tlv */
  664. typedef struct rx_mpdu_start_compact_qca9224 hal_rx_mpdu_start_t;
  665. typedef struct rx_msdu_end_compact_qca9224 hal_rx_msdu_end_t;
  666. #endif /* CONFIG_WORD_BASED_TLV */
  667. #include "hal_9224_rx.h"
  668. #include "hal_9224_tx.h"
  669. #include "hal_be_rx_tlv.h"
  670. #include <hal_be_generic_api.h>
  671. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  672. /**
  673. * hal_get_link_desc_size_9224(): API to get the link desc size
  674. *
  675. * Return: uint32_t
  676. */
  677. static uint32_t hal_get_link_desc_size_9224(void)
  678. {
  679. return LINK_DESC_SIZE;
  680. }
  681. /**
  682. * hal_rx_get_tlv_9224(): API to get the tlv
  683. *
  684. * @rx_tlv: TLV data extracted from the rx packet
  685. * Return: uint8_t
  686. */
  687. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  688. {
  689. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  690. }
  691. /**
  692. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  693. * msdu continuation bit is set
  694. *
  695. *@wbm_desc: wbm release ring descriptor
  696. *
  697. * Return: true if msdu continuation bit is set.
  698. */
  699. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  700. {
  701. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  702. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  703. return (comp_desc &
  704. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  705. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  706. }
  707. /**
  708. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  709. *
  710. * Return: uint32_t
  711. */
  712. static inline
  713. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  714. void *ppdu_info_hdl)
  715. {
  716. uint32_t tlv_tag, tlv_len;
  717. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  718. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  719. void *other_tlv_hdr = NULL;
  720. void *other_tlv = NULL;
  721. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  722. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  723. temp_len = 0;
  724. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  725. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  726. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  727. temp_len += other_tlv_len;
  728. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  729. switch (other_tlv_tag) {
  730. default:
  731. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  732. "%s unhandled TLV type: %d, TLV len:%d",
  733. __func__, other_tlv_tag, other_tlv_len);
  734. break;
  735. }
  736. }
  737. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  738. static inline
  739. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  740. {
  741. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  742. ppdu_info->cfr_info.bb_captured_channel =
  743. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  744. ppdu_info->cfr_info.bb_captured_timeout =
  745. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  746. ppdu_info->cfr_info.bb_captured_reason =
  747. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  748. }
  749. static inline
  750. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  751. {
  752. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  753. ppdu_info->cfr_info.rx_location_info_valid =
  754. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  755. RX_LOCATION_INFO_VALID);
  756. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  757. HAL_RX_GET(rx_tlv,
  758. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  759. RTT_CHE_BUFFER_POINTER_LOW32);
  760. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  761. HAL_RX_GET(rx_tlv,
  762. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  763. RTT_CHE_BUFFER_POINTER_HIGH8);
  764. ppdu_info->cfr_info.chan_capture_status =
  765. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  766. ppdu_info->cfr_info.rx_start_ts =
  767. HAL_RX_GET(rx_tlv,
  768. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  769. RX_START_TS);
  770. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  771. HAL_RX_GET(rx_tlv,
  772. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  773. RTT_CFO_MEASUREMENT);
  774. ppdu_info->cfr_info.agc_gain_info0 =
  775. HAL_RX_GET(rx_tlv,
  776. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  777. GAIN_CHAIN0);
  778. ppdu_info->cfr_info.agc_gain_info0 |=
  779. (((uint32_t)HAL_RX_GET(rx_tlv,
  780. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  781. GAIN_CHAIN1)) << 16);
  782. ppdu_info->cfr_info.agc_gain_info1 =
  783. HAL_RX_GET(rx_tlv,
  784. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  785. GAIN_CHAIN2);
  786. ppdu_info->cfr_info.agc_gain_info1 |=
  787. (((uint32_t)HAL_RX_GET(rx_tlv,
  788. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  789. GAIN_CHAIN3)) << 16);
  790. ppdu_info->cfr_info.agc_gain_info2 = 0;
  791. ppdu_info->cfr_info.agc_gain_info3 = 0;
  792. }
  793. #endif
  794. /**
  795. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  796. * human readable format.
  797. * @mpdu_start: pointer the rx_attention TLV in pkt.
  798. * @dbg_level: log level.
  799. *
  800. * Return: void
  801. */
  802. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  803. uint8_t dbg_level)
  804. {
  805. #ifdef CONFIG_WORD_BASED_TLV
  806. struct rx_mpdu_start_compact_qca9224 *mpdu_info =
  807. (struct rx_mpdu_start_compact_qca9224 *)mpdustart;
  808. #else
  809. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  810. struct rx_mpdu_info *mpdu_info =
  811. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  812. #endif
  813. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  814. "rx_mpdu_start tlv (1/5) - "
  815. "rx_reo_queue_desc_addr_39_32 :%x"
  816. "receive_queue_number:%x "
  817. "pre_delim_err_warning:%x "
  818. "first_delim_err:%x "
  819. "reserved_2a:%x "
  820. "pn_31_0:%x "
  821. "pn_63_32:%x "
  822. "pn_95_64:%x "
  823. "pn_127_96:%x "
  824. "epd_en:%x "
  825. "all_frames_shall_be_encrypted :%x"
  826. "encrypt_type:%x "
  827. "wep_key_width_for_variable_key :%x"
  828. "mesh_sta:%x "
  829. "bssid_hit:%x "
  830. "bssid_number:%x "
  831. "tid:%x "
  832. "reserved_7a:%x ",
  833. mpdu_info->rx_reo_queue_desc_addr_39_32,
  834. mpdu_info->receive_queue_number,
  835. mpdu_info->pre_delim_err_warning,
  836. mpdu_info->first_delim_err,
  837. mpdu_info->reserved_2a,
  838. mpdu_info->pn_31_0,
  839. mpdu_info->pn_63_32,
  840. mpdu_info->pn_95_64,
  841. mpdu_info->pn_127_96,
  842. mpdu_info->epd_en,
  843. mpdu_info->all_frames_shall_be_encrypted,
  844. mpdu_info->encrypt_type,
  845. mpdu_info->wep_key_width_for_variable_key,
  846. mpdu_info->mesh_sta,
  847. mpdu_info->bssid_hit,
  848. mpdu_info->bssid_number,
  849. mpdu_info->tid,
  850. mpdu_info->reserved_7a);
  851. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  852. "rx_mpdu_start tlv (2/5) - "
  853. "ast_index:%x "
  854. "sw_peer_id:%x "
  855. "mpdu_frame_control_valid:%x "
  856. "mpdu_duration_valid:%x "
  857. "mac_addr_ad1_valid:%x "
  858. "mac_addr_ad2_valid:%x "
  859. "mac_addr_ad3_valid:%x "
  860. "mac_addr_ad4_valid:%x "
  861. "mpdu_sequence_control_valid :%x"
  862. "mpdu_qos_control_valid:%x "
  863. "mpdu_ht_control_valid:%x "
  864. "frame_encryption_info_valid :%x",
  865. mpdu_info->ast_index,
  866. mpdu_info->sw_peer_id,
  867. mpdu_info->mpdu_frame_control_valid,
  868. mpdu_info->mpdu_duration_valid,
  869. mpdu_info->mac_addr_ad1_valid,
  870. mpdu_info->mac_addr_ad2_valid,
  871. mpdu_info->mac_addr_ad3_valid,
  872. mpdu_info->mac_addr_ad4_valid,
  873. mpdu_info->mpdu_sequence_control_valid,
  874. mpdu_info->mpdu_qos_control_valid,
  875. mpdu_info->mpdu_ht_control_valid,
  876. mpdu_info->frame_encryption_info_valid);
  877. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  878. "rx_mpdu_start tlv (3/5) - "
  879. "mpdu_fragment_number:%x "
  880. "more_fragment_flag:%x "
  881. "reserved_11a:%x "
  882. "fr_ds:%x "
  883. "to_ds:%x "
  884. "encrypted:%x "
  885. "mpdu_retry:%x "
  886. "mpdu_sequence_number:%x ",
  887. mpdu_info->mpdu_fragment_number,
  888. mpdu_info->more_fragment_flag,
  889. mpdu_info->reserved_11a,
  890. mpdu_info->fr_ds,
  891. mpdu_info->to_ds,
  892. mpdu_info->encrypted,
  893. mpdu_info->mpdu_retry,
  894. mpdu_info->mpdu_sequence_number);
  895. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  896. "rx_mpdu_start tlv (4/5) - "
  897. "mpdu_frame_control_field:%x "
  898. "mpdu_duration_field:%x ",
  899. mpdu_info->mpdu_frame_control_field,
  900. mpdu_info->mpdu_duration_field);
  901. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  902. "rx_mpdu_start tlv (5/5) - "
  903. "mac_addr_ad1_31_0:%x "
  904. "mac_addr_ad1_47_32:%x "
  905. "mac_addr_ad2_15_0:%x "
  906. "mac_addr_ad2_47_16:%x "
  907. "mac_addr_ad3_31_0:%x "
  908. "mac_addr_ad3_47_32:%x "
  909. "mpdu_sequence_control_field :%x"
  910. "mac_addr_ad4_31_0:%x "
  911. "mac_addr_ad4_47_32:%x "
  912. "mpdu_qos_control_field:%x ",
  913. mpdu_info->mac_addr_ad1_31_0,
  914. mpdu_info->mac_addr_ad1_47_32,
  915. mpdu_info->mac_addr_ad2_15_0,
  916. mpdu_info->mac_addr_ad2_47_16,
  917. mpdu_info->mac_addr_ad3_31_0,
  918. mpdu_info->mac_addr_ad3_47_32,
  919. mpdu_info->mpdu_sequence_control_field,
  920. mpdu_info->mac_addr_ad4_31_0,
  921. mpdu_info->mac_addr_ad4_47_32,
  922. mpdu_info->mpdu_qos_control_field);
  923. }
  924. /**
  925. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  926. * human readable format.
  927. * @ msdu_end: pointer the msdu_end TLV in pkt.
  928. * @ dbg_level: log level.
  929. *
  930. * Return: void
  931. */
  932. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  933. uint8_t dbg_level)
  934. {
  935. #ifdef CONFIG_WORD_BASED_TLV
  936. struct rx_msdu_end_compact_qca9224 *msdu_end =
  937. (struct rx_msdu_end_compact_qca9224 *)msduend;
  938. #else
  939. struct rx_msdu_end *msdu_end =
  940. (struct rx_msdu_end *)msduend;
  941. #endif
  942. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  943. "rx_msdu_end tlv - "
  944. "key_id_octet: %d "
  945. "cce_super_rule: %d "
  946. "cce_classify_not_done_truncat: %d "
  947. "cce_classify_not_done_cce_dis: %d "
  948. "rule_indication_31_0: %d "
  949. "tcp_udp_chksum: %d "
  950. "sa_idx_timeout: %d "
  951. "da_idx_timeout: %d "
  952. "msdu_limit_error: %d "
  953. "flow_idx_timeout: %d "
  954. "flow_idx_invalid: %d "
  955. "wifi_parser_error: %d "
  956. "sa_is_valid: %d "
  957. "da_is_valid: %d "
  958. "da_is_mcbc: %d "
  959. "l3_header_padding: %d "
  960. "first_msdu: %d "
  961. "last_msdu: %d "
  962. "sa_idx: %d "
  963. "msdu_drop: %d "
  964. "reo_destination_indication: %d "
  965. "flow_idx: %d "
  966. "fse_metadata: %d "
  967. "cce_metadata: %d "
  968. "sa_sw_peer_id: %d ",
  969. msdu_end->key_id_octet,
  970. msdu_end->cce_super_rule,
  971. msdu_end->cce_classify_not_done_truncate,
  972. msdu_end->cce_classify_not_done_cce_dis,
  973. msdu_end->rule_indication_31_0,
  974. msdu_end->tcp_udp_chksum,
  975. msdu_end->sa_idx_timeout,
  976. msdu_end->da_idx_timeout,
  977. msdu_end->msdu_limit_error,
  978. msdu_end->flow_idx_timeout,
  979. msdu_end->flow_idx_invalid,
  980. msdu_end->wifi_parser_error,
  981. msdu_end->sa_is_valid,
  982. msdu_end->da_is_valid,
  983. msdu_end->da_is_mcbc,
  984. msdu_end->l3_header_padding,
  985. msdu_end->first_msdu,
  986. msdu_end->last_msdu,
  987. msdu_end->sa_idx,
  988. msdu_end->msdu_drop,
  989. msdu_end->reo_destination_indication,
  990. msdu_end->flow_idx,
  991. msdu_end->fse_metadata,
  992. msdu_end->cce_metadata,
  993. msdu_end->sa_sw_peer_id);
  994. }
  995. /**
  996. * hal_reo_status_get_header_9224 - Process reo desc info
  997. * @d - Pointer to reo descriptior
  998. * @b - tlv type info
  999. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1000. *
  1001. * Return - none.
  1002. *
  1003. */
  1004. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  1005. int b, void *h1)
  1006. {
  1007. uint64_t *d = (uint64_t *)ring_desc;
  1008. uint64_t val1 = 0;
  1009. struct hal_reo_status_header *h =
  1010. (struct hal_reo_status_header *)h1;
  1011. /* Offsets of descriptor fields defined in HW headers start
  1012. * from the field after TLV header
  1013. */
  1014. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1015. switch (b) {
  1016. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1017. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1018. STATUS_HEADER_REO_STATUS_NUMBER)];
  1019. break;
  1020. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1021. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1022. STATUS_HEADER_REO_STATUS_NUMBER)];
  1023. break;
  1024. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1025. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1026. STATUS_HEADER_REO_STATUS_NUMBER)];
  1027. break;
  1028. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1029. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1030. STATUS_HEADER_REO_STATUS_NUMBER)];
  1031. break;
  1032. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1033. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1034. STATUS_HEADER_REO_STATUS_NUMBER)];
  1035. break;
  1036. case HAL_REO_DESC_THRES_STATUS_TLV:
  1037. val1 =
  1038. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1039. STATUS_HEADER_REO_STATUS_NUMBER)];
  1040. break;
  1041. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1042. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1043. STATUS_HEADER_REO_STATUS_NUMBER)];
  1044. break;
  1045. default:
  1046. qdf_nofl_err("ERROR: Unknown tlv\n");
  1047. break;
  1048. }
  1049. h->cmd_num =
  1050. HAL_GET_FIELD(
  1051. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1052. val1);
  1053. h->exec_time =
  1054. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1055. CMD_EXECUTION_TIME, val1);
  1056. h->status =
  1057. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1058. REO_CMD_EXECUTION_STATUS, val1);
  1059. switch (b) {
  1060. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1061. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1062. STATUS_HEADER_TIMESTAMP)];
  1063. break;
  1064. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1065. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1066. STATUS_HEADER_TIMESTAMP)];
  1067. break;
  1068. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1069. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1070. STATUS_HEADER_TIMESTAMP)];
  1071. break;
  1072. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1073. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1074. STATUS_HEADER_TIMESTAMP)];
  1075. break;
  1076. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1077. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1078. STATUS_HEADER_TIMESTAMP)];
  1079. break;
  1080. case HAL_REO_DESC_THRES_STATUS_TLV:
  1081. val1 =
  1082. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1083. STATUS_HEADER_TIMESTAMP)];
  1084. break;
  1085. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1086. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1087. STATUS_HEADER_TIMESTAMP)];
  1088. break;
  1089. default:
  1090. qdf_nofl_err("ERROR: Unknown tlv\n");
  1091. break;
  1092. }
  1093. h->tstamp =
  1094. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1095. }
  1096. static
  1097. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  1098. {
  1099. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1100. }
  1101. static
  1102. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  1103. {
  1104. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1105. }
  1106. static
  1107. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  1108. {
  1109. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1110. }
  1111. static
  1112. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  1113. {
  1114. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1115. }
  1116. /**
  1117. * hal_reo_config_9224(): Set reo config parameters
  1118. * @soc: hal soc handle
  1119. * @reg_val: value to be set
  1120. * @reo_params: reo parameters
  1121. *
  1122. * Return: void
  1123. */
  1124. static void
  1125. hal_reo_config_9224(struct hal_soc *soc,
  1126. uint32_t reg_val,
  1127. struct hal_reo_params *reo_params)
  1128. {
  1129. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1130. }
  1131. /**
  1132. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  1133. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1134. *
  1135. * Return - Pointer to rx_msdu_desc_info structure.
  1136. *
  1137. */
  1138. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  1139. {
  1140. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1141. }
  1142. /**
  1143. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  1144. * @link_desc - Pointer to link desc
  1145. *
  1146. * Return - Pointer to rx_msdu_details structure
  1147. *
  1148. */
  1149. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  1150. {
  1151. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1152. }
  1153. /**
  1154. * hal_get_window_address_9224(): Function to get hp/tp address
  1155. * @hal_soc: Pointer to hal_soc
  1156. * @addr: address offset of register
  1157. *
  1158. * Return: modified address offset of register
  1159. */
  1160. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  1161. qdf_iomem_t addr)
  1162. {
  1163. uint32_t offset = addr - hal_soc->dev_base_addr;
  1164. qdf_iomem_t new_offset;
  1165. /*
  1166. * If offset lies within DP register range, use 3rd window to write
  1167. * into DP region.
  1168. */
  1169. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  1170. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1171. (offset & WINDOW_RANGE_MASK));
  1172. /*
  1173. * If offset lies within CE register range, use 2nd window to write
  1174. * into CE region.
  1175. */
  1176. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1177. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1178. (offset & WINDOW_RANGE_MASK));
  1179. } else {
  1180. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1181. "%s: ERROR: Accessing Wrong register\n", __func__);
  1182. qdf_assert_always(0);
  1183. return 0;
  1184. }
  1185. return new_offset;
  1186. }
  1187. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1188. {
  1189. /* Write value into window configuration register */
  1190. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1191. WINDOW_CONFIGURATION_VALUE_9224);
  1192. }
  1193. static
  1194. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  1195. uint32_t *remap1, uint32_t *remap2)
  1196. {
  1197. switch (num_rings) {
  1198. case 1:
  1199. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1200. HAL_REO_REMAP_IX2(ring[0], 17) |
  1201. HAL_REO_REMAP_IX2(ring[0], 18) |
  1202. HAL_REO_REMAP_IX2(ring[0], 19) |
  1203. HAL_REO_REMAP_IX2(ring[0], 20) |
  1204. HAL_REO_REMAP_IX2(ring[0], 21) |
  1205. HAL_REO_REMAP_IX2(ring[0], 22) |
  1206. HAL_REO_REMAP_IX2(ring[0], 23);
  1207. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1208. HAL_REO_REMAP_IX3(ring[0], 25) |
  1209. HAL_REO_REMAP_IX3(ring[0], 26) |
  1210. HAL_REO_REMAP_IX3(ring[0], 27) |
  1211. HAL_REO_REMAP_IX3(ring[0], 28) |
  1212. HAL_REO_REMAP_IX3(ring[0], 29) |
  1213. HAL_REO_REMAP_IX3(ring[0], 30) |
  1214. HAL_REO_REMAP_IX3(ring[0], 31);
  1215. break;
  1216. case 2:
  1217. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1218. HAL_REO_REMAP_IX2(ring[0], 17) |
  1219. HAL_REO_REMAP_IX2(ring[1], 18) |
  1220. HAL_REO_REMAP_IX2(ring[1], 19) |
  1221. HAL_REO_REMAP_IX2(ring[0], 20) |
  1222. HAL_REO_REMAP_IX2(ring[0], 21) |
  1223. HAL_REO_REMAP_IX2(ring[1], 22) |
  1224. HAL_REO_REMAP_IX2(ring[1], 23);
  1225. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1226. HAL_REO_REMAP_IX3(ring[0], 25) |
  1227. HAL_REO_REMAP_IX3(ring[1], 26) |
  1228. HAL_REO_REMAP_IX3(ring[1], 27) |
  1229. HAL_REO_REMAP_IX3(ring[0], 28) |
  1230. HAL_REO_REMAP_IX3(ring[0], 29) |
  1231. HAL_REO_REMAP_IX3(ring[1], 30) |
  1232. HAL_REO_REMAP_IX3(ring[1], 31);
  1233. break;
  1234. case 3:
  1235. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1236. HAL_REO_REMAP_IX2(ring[1], 17) |
  1237. HAL_REO_REMAP_IX2(ring[2], 18) |
  1238. HAL_REO_REMAP_IX2(ring[0], 19) |
  1239. HAL_REO_REMAP_IX2(ring[1], 20) |
  1240. HAL_REO_REMAP_IX2(ring[2], 21) |
  1241. HAL_REO_REMAP_IX2(ring[0], 22) |
  1242. HAL_REO_REMAP_IX2(ring[1], 23);
  1243. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1244. HAL_REO_REMAP_IX3(ring[0], 25) |
  1245. HAL_REO_REMAP_IX3(ring[1], 26) |
  1246. HAL_REO_REMAP_IX3(ring[2], 27) |
  1247. HAL_REO_REMAP_IX3(ring[0], 28) |
  1248. HAL_REO_REMAP_IX3(ring[1], 29) |
  1249. HAL_REO_REMAP_IX3(ring[2], 30) |
  1250. HAL_REO_REMAP_IX3(ring[0], 31);
  1251. break;
  1252. case 4:
  1253. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1254. HAL_REO_REMAP_IX2(ring[1], 17) |
  1255. HAL_REO_REMAP_IX2(ring[2], 18) |
  1256. HAL_REO_REMAP_IX2(ring[3], 19) |
  1257. HAL_REO_REMAP_IX2(ring[0], 20) |
  1258. HAL_REO_REMAP_IX2(ring[1], 21) |
  1259. HAL_REO_REMAP_IX2(ring[2], 22) |
  1260. HAL_REO_REMAP_IX2(ring[3], 23);
  1261. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1262. HAL_REO_REMAP_IX3(ring[1], 25) |
  1263. HAL_REO_REMAP_IX3(ring[2], 26) |
  1264. HAL_REO_REMAP_IX3(ring[3], 27) |
  1265. HAL_REO_REMAP_IX3(ring[0], 28) |
  1266. HAL_REO_REMAP_IX3(ring[1], 29) |
  1267. HAL_REO_REMAP_IX3(ring[2], 30) |
  1268. HAL_REO_REMAP_IX3(ring[3], 31);
  1269. break;
  1270. }
  1271. }
  1272. /**
  1273. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1274. * @fst: Pointer to the Rx Flow Search Table
  1275. * @table_offset: offset into the table where the flow is to be setup
  1276. * @flow: Flow Parameters
  1277. *
  1278. * Return: Success/Failure
  1279. */
  1280. static void *
  1281. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1282. uint8_t *rx_flow)
  1283. {
  1284. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1285. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1286. uint8_t *fse;
  1287. bool fse_valid;
  1288. if (table_offset >= fst->max_entries) {
  1289. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1290. "HAL FSE table offset %u exceeds max entries %u",
  1291. table_offset, fst->max_entries);
  1292. return NULL;
  1293. }
  1294. fse = (uint8_t *)fst->base_vaddr +
  1295. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1296. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1297. if (fse_valid) {
  1298. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1299. "HAL FSE %pK already valid", fse);
  1300. return NULL;
  1301. }
  1302. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1303. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1304. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1305. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1306. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1307. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1308. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1309. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1310. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1311. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1312. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1313. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1314. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1315. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1316. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1317. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1318. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1319. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1320. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1321. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1322. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1323. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1324. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1325. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1326. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1327. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1328. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1329. (flow->tuple_info.dest_port));
  1330. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1331. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1332. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1333. (flow->tuple_info.src_port));
  1334. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1335. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1336. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1337. flow->tuple_info.l4_protocol);
  1338. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1339. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1340. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1341. flow->reo_destination_handler);
  1342. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1343. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1344. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1345. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1346. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1347. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1348. flow->fse_metadata);
  1349. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1350. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1351. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1352. REO_DESTINATION_INDICATION,
  1353. flow->reo_destination_indication);
  1354. /* Reset all the other fields in FSE */
  1355. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1356. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1357. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1358. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1359. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1360. return fse;
  1361. }
  1362. /**
  1363. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1364. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1365. * @ dbg_level: log level.
  1366. *
  1367. * Return: void
  1368. */
  1369. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1370. uint8_t dbg_level)
  1371. {
  1372. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1373. hal_verbose_debug("\n---------------\n"
  1374. "rx_pkt_hdr_tlv\n"
  1375. "---------------\n"
  1376. "phy_ppdu_id %llu ",
  1377. pkt_hdr_tlv->phy_ppdu_id);
  1378. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1379. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1380. }
  1381. /**
  1382. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS for 7850
  1383. * @hal_soc_hdl: hal_soc handle
  1384. * @buf: pointer the pkt buffer
  1385. * @dbg_level: log level
  1386. *
  1387. * Return: void
  1388. */
  1389. #ifdef CONFIG_WORD_BASED_TLV
  1390. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1391. uint8_t *buf, uint8_t dbg_level)
  1392. {
  1393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1394. struct rx_msdu_end_compact_qca9224 *msdu_end =
  1395. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1396. struct rx_mpdu_start_compact_qca9224 *mpdu_start =
  1397. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1398. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1399. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1400. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1401. }
  1402. #else
  1403. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1404. uint8_t *buf, uint8_t dbg_level)
  1405. {
  1406. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1407. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1408. struct rx_mpdu_start *mpdu_start =
  1409. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1410. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1411. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1412. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1413. }
  1414. #endif
  1415. #define HAL_NUM_TCL_BANKS_9224 48
  1416. /**
  1417. * hal_cmem_write_9224() - function for CMEM buffer writing
  1418. * @hal_soc_hdl: HAL SOC handle
  1419. * @offset: CMEM address
  1420. * @value: value to write
  1421. *
  1422. * Return: None.
  1423. */
  1424. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1425. uint32_t offset,
  1426. uint32_t value)
  1427. {
  1428. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1429. pld_reg_write(hal->qdf_dev->dev, offset, value);
  1430. }
  1431. /**
  1432. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1433. *
  1434. * Returns: number of bank
  1435. */
  1436. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1437. {
  1438. return HAL_NUM_TCL_BANKS_9224;
  1439. }
  1440. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1441. {
  1442. /* init and setup */
  1443. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1444. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1445. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1446. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1447. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1448. /* tx */
  1449. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1450. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1451. hal_soc->ops->hal_tx_comp_get_status =
  1452. hal_tx_comp_get_status_generic_be;
  1453. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1454. hal_tx_init_cmd_credit_ring_9224;
  1455. /* rx */
  1456. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1457. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1458. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1459. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1460. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1461. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1462. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1463. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1464. hal_rx_dump_mpdu_start_tlv_9224;
  1465. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1466. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1467. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1468. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1469. hal_rx_tlv_reception_type_get_be;
  1470. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1471. hal_rx_msdu_end_da_idx_get_be;
  1472. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1473. hal_rx_msdu_desc_info_get_ptr_9224;
  1474. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1475. hal_rx_link_desc_msdu0_ptr_9224;
  1476. hal_soc->ops->hal_reo_status_get_header =
  1477. hal_reo_status_get_header_9224;
  1478. hal_soc->ops->hal_rx_status_get_tlv_info =
  1479. hal_rx_status_get_tlv_info_generic_be;
  1480. hal_soc->ops->hal_rx_wbm_err_info_get =
  1481. hal_rx_wbm_err_info_get_generic_be;
  1482. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1483. hal_tx_set_pcp_tid_map_generic_be;
  1484. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1485. hal_tx_update_pcp_tid_generic_be;
  1486. hal_soc->ops->hal_tx_set_tidmap_prty =
  1487. hal_tx_update_tidmap_prty_generic_be;
  1488. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1489. hal_rx_get_rx_fragment_number_be,
  1490. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1491. hal_rx_tlv_da_is_mcbc_get_be;
  1492. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1493. hal_rx_tlv_sa_is_valid_get_be;
  1494. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1495. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1496. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1497. hal_rx_tlv_l3_hdr_padding_get_be;
  1498. hal_soc->ops->hal_rx_encryption_info_valid =
  1499. hal_rx_encryption_info_valid_be;
  1500. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1501. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1502. hal_rx_tlv_first_msdu_get_be;
  1503. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1504. hal_rx_tlv_da_is_valid_get_be;
  1505. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1506. hal_rx_tlv_last_msdu_get_be;
  1507. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1508. hal_rx_get_mpdu_mac_ad4_valid_be;
  1509. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1510. hal_rx_mpdu_start_sw_peer_id_get_be;
  1511. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1512. hal_rx_mpdu_peer_meta_data_get_be;
  1513. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1514. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1515. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1516. hal_rx_get_mpdu_frame_control_valid_be;
  1517. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1518. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1519. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1520. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1521. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1522. hal_rx_get_mpdu_sequence_control_valid_be;
  1523. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1524. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1525. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1526. hal_rx_hw_desc_get_ppduid_get_be;
  1527. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1528. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1529. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1530. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1531. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1532. hal_rx_msdu0_buffer_addr_lsb_9224;
  1533. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1534. hal_rx_msdu_desc_info_ptr_get_9224;
  1535. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1536. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1537. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1538. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1539. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1540. hal_rx_get_mac_addr2_valid_be;
  1541. hal_soc->ops->hal_rx_get_filter_category =
  1542. hal_rx_get_filter_category_be;
  1543. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1544. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1545. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1546. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1547. hal_rx_msdu_flow_idx_invalid_be;
  1548. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1549. hal_rx_msdu_flow_idx_timeout_be;
  1550. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1551. hal_rx_msdu_fse_metadata_get_be;
  1552. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1553. hal_rx_msdu_cce_metadata_get_be;
  1554. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1555. hal_rx_msdu_get_flow_params_be;
  1556. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1557. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1558. #if defined(QCA_WIFI_QCA9224) && defined(WLAN_CFR_ENABLE) && \
  1559. defined(WLAN_ENH_CFR_ENABLE)
  1560. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1561. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1562. #else
  1563. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1564. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1565. #endif
  1566. /* rx - msdu fast path info fields */
  1567. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1568. hal_rx_msdu_packet_metadata_get_generic_be;
  1569. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1570. hal_rx_mpdu_start_tlv_tag_valid_be;
  1571. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1572. hal_rx_wbm_err_msdu_continuation_get_9224;
  1573. /* rx - TLV struct offsets */
  1574. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1575. hal_rx_msdu_end_offset_get_generic;
  1576. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1577. hal_rx_mpdu_start_offset_get_generic;
  1578. #ifndef NO_RX_PKT_HDR_TLV
  1579. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1580. hal_rx_pkt_tlv_offset_get_generic;
  1581. #endif
  1582. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1583. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1584. hal_compute_reo_remap_ix2_ix3_9224;
  1585. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1586. hal_rx_msdu_get_reo_destination_indication_be;
  1587. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1588. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1589. hal_rx_msdu_is_wlan_mcast_generic_be;
  1590. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1591. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1592. hal_rx_tlv_decap_format_get_be;
  1593. #ifdef RECEIVE_OFFLOAD
  1594. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1595. hal_rx_tlv_get_offload_info_be;
  1596. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1597. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1598. #endif
  1599. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1600. hal_rx_attn_phy_ppdu_id_get_be;
  1601. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1602. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1603. hal_rx_msdu_start_msdu_len_get_be;
  1604. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1605. hal_rx_get_frame_ctrl_field_be;
  1606. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1607. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1608. hal_rx_mpdu_info_ampdu_flag_get_be;
  1609. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1610. hal_rx_msdu_start_msdu_len_set_be;
  1611. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1612. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1613. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1614. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1615. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1616. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1617. hal_rx_tlv_decrypt_err_get_be;
  1618. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1619. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1620. hal_rx_tlv_get_is_decrypted_be;
  1621. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1622. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1623. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1624. hal_rx_priv_info_set_in_tlv_be;
  1625. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1626. hal_rx_priv_info_get_from_tlv_be;
  1627. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1628. };
  1629. struct hal_hw_srng_config hw_srng_table_9224[] = {
  1630. /* TODO: max_rings can populated by querying HW capabilities */
  1631. { /* REO_DST */
  1632. .start_ring_id = HAL_SRNG_REO2SW1,
  1633. .max_rings = 8,
  1634. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1635. .lmac_ring = FALSE,
  1636. .ring_dir = HAL_SRNG_DST_RING,
  1637. .reg_start = {
  1638. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1639. REO_REG_REG_BASE),
  1640. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1641. REO_REG_REG_BASE)
  1642. },
  1643. .reg_size = {
  1644. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1645. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1646. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1647. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1648. },
  1649. .max_size =
  1650. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1651. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1652. },
  1653. { /* REO_EXCEPTION */
  1654. /* Designating REO2SW0 ring as exception ring. This ring is
  1655. * similar to other REO2SW rings though it is named as REO2SW0.
  1656. * Any of theREO2SW rings can be used as exception ring.
  1657. */
  1658. .start_ring_id = HAL_SRNG_REO2SW0,
  1659. .max_rings = 1,
  1660. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1661. .lmac_ring = FALSE,
  1662. .ring_dir = HAL_SRNG_DST_RING,
  1663. .reg_start = {
  1664. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1665. REO_REG_REG_BASE),
  1666. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1667. REO_REG_REG_BASE)
  1668. },
  1669. /* Single ring - provide ring size if multiple rings of this
  1670. * type are supported
  1671. */
  1672. .reg_size = {},
  1673. .max_size =
  1674. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1675. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1676. },
  1677. { /* REO_REINJECT */
  1678. .start_ring_id = HAL_SRNG_SW2REO,
  1679. .max_rings = 4,
  1680. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1681. .lmac_ring = FALSE,
  1682. .ring_dir = HAL_SRNG_SRC_RING,
  1683. .reg_start = {
  1684. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1685. REO_REG_REG_BASE),
  1686. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1687. REO_REG_REG_BASE)
  1688. },
  1689. /* Single ring - provide ring size if multiple rings of this
  1690. * type are supported
  1691. */
  1692. .reg_size = {
  1693. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1694. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1695. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1696. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1697. },
  1698. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1699. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1700. },
  1701. { /* REO_CMD */
  1702. .start_ring_id = HAL_SRNG_REO_CMD,
  1703. .max_rings = 1,
  1704. .entry_size = (sizeof(struct tlv_32_hdr) +
  1705. sizeof(struct reo_get_queue_stats)) >> 2,
  1706. .lmac_ring = FALSE,
  1707. .ring_dir = HAL_SRNG_SRC_RING,
  1708. .reg_start = {
  1709. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1710. REO_REG_REG_BASE),
  1711. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1712. REO_REG_REG_BASE),
  1713. },
  1714. /* Single ring - provide ring size if multiple rings of this
  1715. * type are supported
  1716. */
  1717. .reg_size = {},
  1718. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1719. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1720. },
  1721. { /* REO_STATUS */
  1722. .start_ring_id = HAL_SRNG_REO_STATUS,
  1723. .max_rings = 1,
  1724. .entry_size = (sizeof(struct tlv_32_hdr) +
  1725. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1726. .lmac_ring = FALSE,
  1727. .ring_dir = HAL_SRNG_DST_RING,
  1728. .reg_start = {
  1729. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1730. REO_REG_REG_BASE),
  1731. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1732. REO_REG_REG_BASE),
  1733. },
  1734. /* Single ring - provide ring size if multiple rings of this
  1735. * type are supported
  1736. */
  1737. .reg_size = {},
  1738. .max_size =
  1739. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1740. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1741. },
  1742. { /* TCL_DATA */
  1743. .start_ring_id = HAL_SRNG_SW2TCL1,
  1744. .max_rings = 6,
  1745. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1746. .lmac_ring = FALSE,
  1747. .ring_dir = HAL_SRNG_SRC_RING,
  1748. .reg_start = {
  1749. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1750. MAC_TCL_REG_REG_BASE),
  1751. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1752. MAC_TCL_REG_REG_BASE),
  1753. },
  1754. .reg_size = {
  1755. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1756. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1757. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1758. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1759. },
  1760. .max_size =
  1761. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1762. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1763. },
  1764. { /* TCL_CMD/CREDIT */
  1765. /* qca8074v2 and qcn9224 uses this ring for data commands */
  1766. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1767. .max_rings = 1,
  1768. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1769. .lmac_ring = FALSE,
  1770. .ring_dir = HAL_SRNG_SRC_RING,
  1771. .reg_start = {
  1772. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1773. MAC_TCL_REG_REG_BASE),
  1774. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1775. MAC_TCL_REG_REG_BASE),
  1776. },
  1777. /* Single ring - provide ring size if multiple rings of this
  1778. * type are supported
  1779. */
  1780. .reg_size = {},
  1781. .max_size =
  1782. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1783. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1784. },
  1785. { /* TCL_STATUS */
  1786. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1787. .max_rings = 1,
  1788. .entry_size = (sizeof(struct tlv_32_hdr) +
  1789. sizeof(struct tcl_status_ring)) >> 2,
  1790. .lmac_ring = FALSE,
  1791. .ring_dir = HAL_SRNG_DST_RING,
  1792. .reg_start = {
  1793. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1794. MAC_TCL_REG_REG_BASE),
  1795. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1796. MAC_TCL_REG_REG_BASE),
  1797. },
  1798. /* Single ring - provide ring size if multiple rings of this
  1799. * type are supported
  1800. */
  1801. .reg_size = {},
  1802. .max_size =
  1803. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1804. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1805. },
  1806. { /* CE_SRC */
  1807. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1808. .max_rings = 16,
  1809. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1810. .lmac_ring = FALSE,
  1811. .ring_dir = HAL_SRNG_SRC_RING,
  1812. .reg_start = {
  1813. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1814. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1815. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1816. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1817. },
  1818. .reg_size = {
  1819. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1820. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1821. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1822. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1823. },
  1824. .max_size =
  1825. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1826. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1827. },
  1828. { /* CE_DST */
  1829. .start_ring_id = HAL_SRNG_CE_0_DST,
  1830. .max_rings = 16,
  1831. .entry_size = 8 >> 2,
  1832. /*TODO: entry_size above should actually be
  1833. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1834. * of struct ce_dst_desc in HW header files
  1835. */
  1836. .lmac_ring = FALSE,
  1837. .ring_dir = HAL_SRNG_SRC_RING,
  1838. .reg_start = {
  1839. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1840. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1841. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1842. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1843. },
  1844. .reg_size = {
  1845. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1846. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1847. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1848. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1849. },
  1850. .max_size =
  1851. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1852. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1853. },
  1854. { /* CE_DST_STATUS */
  1855. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1856. .max_rings = 16,
  1857. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1858. .lmac_ring = FALSE,
  1859. .ring_dir = HAL_SRNG_DST_RING,
  1860. .reg_start = {
  1861. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1862. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1863. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1864. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1865. },
  1866. /* TODO: check destination status ring registers */
  1867. .reg_size = {
  1868. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1869. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1870. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1871. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1872. },
  1873. .max_size =
  1874. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1875. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1876. },
  1877. { /* WBM_IDLE_LINK */
  1878. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1879. .max_rings = 1,
  1880. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1881. .lmac_ring = FALSE,
  1882. .ring_dir = HAL_SRNG_SRC_RING,
  1883. .reg_start = {
  1884. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1885. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1886. },
  1887. /* Single ring - provide ring size if multiple rings of this
  1888. * type are supported
  1889. */
  1890. .reg_size = {},
  1891. .max_size =
  1892. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1893. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1894. },
  1895. { /* SW2WBM_RELEASE */
  1896. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1897. .max_rings = 2,
  1898. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1899. .lmac_ring = FALSE,
  1900. .ring_dir = HAL_SRNG_SRC_RING,
  1901. .reg_start = {
  1902. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1903. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1904. },
  1905. .reg_size = {
  1906. HWIO_WBM_R0_SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1907. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1908. HWIO_WBM_R2_SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1909. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE)
  1910. },
  1911. .max_size =
  1912. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1913. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1914. },
  1915. { /* WBM2SW_RELEASE */
  1916. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1917. .max_rings = 8,
  1918. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1919. .lmac_ring = FALSE,
  1920. .ring_dir = HAL_SRNG_DST_RING,
  1921. .reg_start = {
  1922. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1923. WBM_REG_REG_BASE),
  1924. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1925. WBM_REG_REG_BASE),
  1926. },
  1927. .reg_size = {
  1928. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  1929. WBM_REG_REG_BASE) -
  1930. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1931. WBM_REG_REG_BASE),
  1932. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  1933. WBM_REG_REG_BASE) -
  1934. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1935. WBM_REG_REG_BASE),
  1936. },
  1937. .max_size =
  1938. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1939. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1940. },
  1941. { /* RXDMA_BUF */
  1942. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1943. #ifdef IPA_OFFLOAD
  1944. .max_rings = 3,
  1945. #else
  1946. .max_rings = 3,
  1947. #endif
  1948. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1949. .lmac_ring = TRUE,
  1950. .ring_dir = HAL_SRNG_SRC_RING,
  1951. /* reg_start is not set because LMAC rings are not accessed
  1952. * from host
  1953. */
  1954. .reg_start = {},
  1955. .reg_size = {},
  1956. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1957. },
  1958. { /* RXDMA_DST */
  1959. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1960. .max_rings = 0,
  1961. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  1962. .lmac_ring = TRUE,
  1963. .ring_dir = HAL_SRNG_DST_RING,
  1964. /* reg_start is not set because LMAC rings are not accessed
  1965. * from host
  1966. */
  1967. .reg_start = {},
  1968. .reg_size = {},
  1969. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1970. },
  1971. { /* RXDMA_MONITOR_BUF */
  1972. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1973. .max_rings = 1,
  1974. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1975. .lmac_ring = TRUE,
  1976. .ring_dir = HAL_SRNG_SRC_RING,
  1977. /* reg_start is not set because LMAC rings are not accessed
  1978. * from host
  1979. */
  1980. .reg_start = {},
  1981. .reg_size = {},
  1982. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1983. },
  1984. { /* RXDMA_MONITOR_STATUS */
  1985. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1986. .max_rings = 0,
  1987. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1988. .lmac_ring = TRUE,
  1989. .ring_dir = HAL_SRNG_SRC_RING,
  1990. /* reg_start is not set because LMAC rings are not accessed
  1991. * from host
  1992. */
  1993. .reg_start = {},
  1994. .reg_size = {},
  1995. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1996. },
  1997. { /* RXDMA_MONITOR_DST */
  1998. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  1999. .max_rings = 1,
  2000. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2001. .lmac_ring = TRUE,
  2002. .ring_dir = HAL_SRNG_DST_RING,
  2003. /* reg_start is not set because LMAC rings are not accessed
  2004. * from host
  2005. */
  2006. .reg_start = {},
  2007. .reg_size = {},
  2008. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2009. },
  2010. { /* RXDMA_MONITOR_DESC */
  2011. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2012. .max_rings = 0,
  2013. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  2014. .lmac_ring = TRUE,
  2015. .ring_dir = HAL_SRNG_DST_RING,
  2016. /* reg_start is not set because LMAC rings are not accessed
  2017. * from host
  2018. */
  2019. .reg_start = {},
  2020. .reg_size = {},
  2021. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2022. },
  2023. { /* DIR_BUF_RX_DMA_SRC */
  2024. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2025. /* one ring for spectral and one ring for cfr */
  2026. .max_rings = 2,
  2027. .entry_size = 2,
  2028. .lmac_ring = TRUE,
  2029. .ring_dir = HAL_SRNG_SRC_RING,
  2030. /* reg_start is not set because LMAC rings are not accessed
  2031. * from host
  2032. */
  2033. .reg_start = {},
  2034. .reg_size = {},
  2035. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2036. },
  2037. #ifdef WLAN_FEATURE_CIF_CFR
  2038. { /* WIFI_POS_SRC */
  2039. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2040. .max_rings = 1,
  2041. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2042. .lmac_ring = TRUE,
  2043. .ring_dir = HAL_SRNG_SRC_RING,
  2044. /* reg_start is not set because LMAC rings are not accessed
  2045. * from host
  2046. */
  2047. .reg_start = {},
  2048. .reg_size = {},
  2049. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2050. },
  2051. #endif
  2052. { /* REO2PPE */
  2053. .start_ring_id = HAL_SRNG_REO2PPE,
  2054. .max_rings = 1,
  2055. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2056. .lmac_ring = FALSE,
  2057. .ring_dir = HAL_SRNG_DST_RING,
  2058. .reg_start = {
  2059. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  2060. REO_REG_REG_BASE),
  2061. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  2062. REO_REG_REG_BASE),
  2063. },
  2064. /* Single ring - provide ring size if multiple rings of this
  2065. * type are supported
  2066. */
  2067. .reg_size = {},
  2068. .max_size =
  2069. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  2070. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  2071. },
  2072. { /* PPE2TCL */
  2073. .start_ring_id = HAL_SRNG_PPE2TCL1,
  2074. .max_rings = 1,
  2075. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  2076. .lmac_ring = FALSE,
  2077. .ring_dir = HAL_SRNG_SRC_RING,
  2078. .reg_start = {
  2079. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  2080. MAC_TCL_REG_REG_BASE),
  2081. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  2082. MAC_TCL_REG_REG_BASE),
  2083. },
  2084. .reg_size = {},
  2085. .max_size =
  2086. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2087. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2088. },
  2089. { /* PPE_RELEASE */
  2090. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  2091. .max_rings = 1,
  2092. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2093. .lmac_ring = FALSE,
  2094. .ring_dir = HAL_SRNG_SRC_RING,
  2095. .reg_start = {
  2096. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2097. HWIO_WBM_R2_PPE_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2098. },
  2099. .reg_size = {},
  2100. .max_size =
  2101. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2102. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2103. },
  2104. { /* TX_MONITOR_BUF */
  2105. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  2106. .max_rings = 1,
  2107. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2108. .lmac_ring = TRUE,
  2109. .ring_dir = HAL_SRNG_SRC_RING,
  2110. /* reg_start is not set because LMAC rings are not accessed
  2111. * from host
  2112. */
  2113. .reg_start = {},
  2114. .reg_size = {},
  2115. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2116. },
  2117. { /* TX_MONITOR_DST */
  2118. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  2119. .max_rings = 1,
  2120. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2121. .lmac_ring = TRUE,
  2122. .ring_dir = HAL_SRNG_DST_RING,
  2123. /* reg_start is not set because LMAC rings are not accessed
  2124. * from host
  2125. */
  2126. .reg_start = {},
  2127. .reg_size = {},
  2128. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2129. },
  2130. { /* SW2RXDMA */
  2131. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  2132. .max_rings = 3,
  2133. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2134. .lmac_ring = TRUE,
  2135. .ring_dir = HAL_SRNG_SRC_RING,
  2136. /* reg_start is not set because LMAC rings are not accessed
  2137. * from host
  2138. */
  2139. .reg_start = {},
  2140. .reg_size = {},
  2141. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2142. },
  2143. };
  2144. /**
  2145. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  2146. * applicable only for WCN7850
  2147. * @hal_soc: HAL Soc handle
  2148. *
  2149. * Return: None
  2150. */
  2151. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  2152. {
  2153. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2154. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2155. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2156. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2157. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2158. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2159. }
  2160. /**
  2161. * hal_qcn9224_attach()- Attach 9224 target specific hal_soc ops,
  2162. * offset and srng table
  2163. * Return: void
  2164. */
  2165. void hal_qcn9224_attach(struct hal_soc *hal_soc)
  2166. {
  2167. hal_soc->hw_srng_table = hw_srng_table_9224;
  2168. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2169. hal_srng_hw_reg_offset_init_qcn9224(hal_soc);
  2170. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2171. hal_hw_txrx_ops_attach_qcn9224(hal_soc);
  2172. if (hal_soc->static_window_map)
  2173. hal_write_window_register(hal_soc);
  2174. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  2175. }