hal_9000.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "hal_api.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "qdf_module.h"
  25. #include "hal_9000_rx.h"
  26. #include "hal_api_mon.h"
  27. #include "hal_flow.h"
  28. #include "rx_flow_search_entry.h"
  29. #include "hal_rx_flow_info.h"
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  36. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  37. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  43. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  56. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  57. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  58. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  59. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  60. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  61. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  62. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  64. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  66. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  67. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  69. STATUS_HEADER_REO_STATUS_NUMBER
  70. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  71. STATUS_HEADER_TIMESTAMP
  72. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  74. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  75. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  81. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  108. #define CE_WINDOW_ADDRESS_9000 \
  109. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  110. #define UMAC_WINDOW_ADDRESS_9000 \
  111. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  112. #define WINDOW_CONFIGURATION_VALUE_9000 \
  113. ((CE_WINDOW_ADDRESS_9000 << 6) |\
  114. (UMAC_WINDOW_ADDRESS_9000 << 12) | \
  115. WINDOW_ENABLE_BIT)
  116. #include "hal_9000_tx.h"
  117. #include <hal_generic_api.h>
  118. #include "hal_li_rx.h"
  119. #include "hal_li_api.h"
  120. #include "hal_li_generic_api.h"
  121. /**
  122. * hal_rx_sw_mon_desc_info_get_9000(): API to read the
  123. * sw monitor ring descriptor
  124. *
  125. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  126. * @desc_info_buf: Descriptor info buffer to which
  127. * sw monitor ring descriptor is populated to
  128. *
  129. * Return: void
  130. */
  131. static void
  132. hal_rx_sw_mon_desc_info_get_9000(hal_ring_desc_t rxdma_dst_ring_desc,
  133. hal_rx_mon_desc_info_t desc_info_buf)
  134. {
  135. struct sw_monitor_ring *sw_mon_ring =
  136. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  137. struct buffer_addr_info *buf_addr_info;
  138. uint32_t *mpdu_info;
  139. uint32_t loop_cnt;
  140. struct hal_rx_mon_desc_info *desc_info;
  141. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  142. mpdu_info = (uint32_t *)&sw_mon_ring->
  143. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  144. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  145. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  146. /* Get msdu link descriptor buf_addr_info */
  147. buf_addr_info = &sw_mon_ring->
  148. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  149. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  150. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  151. buf_addr_info)) << 32);
  152. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  153. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  154. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  155. | ((uint64_t)
  156. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  157. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  158. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  159. SW_MONITOR_RING_6,
  160. END_OF_PPDU);
  161. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  162. SW_MONITOR_RING_6,
  163. STATUS_BUF_COUNT);
  164. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  165. SW_MONITOR_RING_6,
  166. RXDMA_PUSH_REASON);
  167. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  168. SW_MONITOR_RING_7,
  169. PHY_PPDU_ID);
  170. }
  171. /**
  172. * hal_rx_msdu_start_nss_get_9000(): API to get the NSS
  173. * Interval from rx_msdu_start
  174. *
  175. * @buf: pointer to the start of RX PKT TLV header
  176. * Return: uint32_t(nss)
  177. */
  178. static uint32_t hal_rx_msdu_start_nss_get_9000(uint8_t *buf)
  179. {
  180. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  181. struct rx_msdu_start *msdu_start =
  182. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  183. uint8_t mimo_ss_bitmap;
  184. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  185. return qdf_get_hweight8(mimo_ss_bitmap);
  186. }
  187. /**
  188. * hal_rx_mon_hw_desc_get_mpdu_status_9000(): Retrieve MPDU status
  189. *
  190. * @ hw_desc_addr: Start address of Rx HW TLVs
  191. * @ rs: Status for monitor mode
  192. *
  193. * Return: void
  194. */
  195. static void hal_rx_mon_hw_desc_get_mpdu_status_9000(void *hw_desc_addr,
  196. struct mon_rx_status *rs)
  197. {
  198. struct rx_msdu_start *rx_msdu_start;
  199. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  200. uint32_t reg_value;
  201. const uint32_t sgi_hw_to_cdp[] = {
  202. CDP_SGI_0_8_US,
  203. CDP_SGI_0_4_US,
  204. CDP_SGI_1_6_US,
  205. CDP_SGI_3_2_US,
  206. };
  207. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  208. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  209. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  210. RX_MSDU_START_5, USER_RSSI);
  211. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  212. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  213. rs->sgi = sgi_hw_to_cdp[reg_value];
  214. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  215. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  216. /* TODO: rs->beamformed should be set for SU beamforming also */
  217. }
  218. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  219. /**
  220. * hal_get_link_desc_size_9000(): API to get the link desc size
  221. *
  222. * Return: uint32_t
  223. */
  224. static uint32_t hal_get_link_desc_size_9000(void)
  225. {
  226. return LINK_DESC_SIZE;
  227. }
  228. /**
  229. * hal_rx_get_tlv_9000(): API to get the tlv
  230. *
  231. * @rx_tlv: TLV data extracted from the rx packet
  232. * Return: uint8_t
  233. */
  234. static uint8_t hal_rx_get_tlv_9000(void *rx_tlv)
  235. {
  236. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  237. }
  238. /**
  239. * hal_rx_mpdu_start_tlv_tag_valid_9000 () - API to check if RX_MPDU_START
  240. * tlv tag is valid
  241. *
  242. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  243. *
  244. * Return: true if RX_MPDU_START is valied, else false.
  245. */
  246. uint8_t hal_rx_mpdu_start_tlv_tag_valid_9000(void *rx_tlv_hdr)
  247. {
  248. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  249. uint32_t tlv_tag;
  250. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  251. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  252. }
  253. /**
  254. * hal_rx_wbm_err_msdu_continuation_get_9000 () - API to check if WBM
  255. * msdu continuation bit is set
  256. *
  257. *@wbm_desc: wbm release ring descriptor
  258. *
  259. * Return: true if msdu continuation bit is set.
  260. */
  261. uint8_t hal_rx_wbm_err_msdu_continuation_get_9000(void *wbm_desc)
  262. {
  263. uint32_t comp_desc =
  264. *(uint32_t *)(((uint8_t *)wbm_desc) +
  265. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  266. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  267. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  268. }
  269. /**
  270. * hal_rx_proc_phyrx_other_receive_info_tlv_9000(): API to get tlv info
  271. *
  272. * Return: uint32_t
  273. */
  274. static inline
  275. void hal_rx_proc_phyrx_other_receive_info_tlv_9000(void *rx_tlv_hdr,
  276. void *ppdu_info_hdl)
  277. {
  278. }
  279. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  280. static inline
  281. void hal_rx_get_bb_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  282. {
  283. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  284. ppdu_info->cfr_info.bb_captured_channel =
  285. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  286. ppdu_info->cfr_info.bb_captured_timeout =
  287. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  288. ppdu_info->cfr_info.bb_captured_reason =
  289. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  290. }
  291. static inline
  292. void hal_rx_get_rtt_info_9000(void *rx_tlv, void *ppdu_info_hdl)
  293. {
  294. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  295. ppdu_info->cfr_info.rx_location_info_valid =
  296. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  297. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  298. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  299. HAL_RX_GET(rx_tlv,
  300. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  301. RTT_CHE_BUFFER_POINTER_LOW32);
  302. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  303. HAL_RX_GET(rx_tlv,
  304. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  305. RTT_CHE_BUFFER_POINTER_HIGH8);
  306. ppdu_info->cfr_info.chan_capture_status =
  307. GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  308. ppdu_info->cfr_info.rx_start_ts =
  309. HAL_RX_GET(rx_tlv,
  310. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  311. RX_START_TS);
  312. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  313. HAL_RX_GET(rx_tlv,
  314. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  315. RTT_CFO_MEASUREMENT);
  316. ppdu_info->cfr_info.agc_gain_info0 =
  317. HAL_RX_GET(rx_tlv,
  318. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  319. PHY_TIMESTAMP_1_LOWER_32);
  320. ppdu_info->cfr_info.agc_gain_info1 =
  321. HAL_RX_GET(rx_tlv,
  322. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  323. PHY_TIMESTAMP_1_UPPER_32);
  324. ppdu_info->cfr_info.agc_gain_info2 =
  325. HAL_RX_GET(rx_tlv,
  326. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  327. PHY_TIMESTAMP_2_LOWER_32);
  328. ppdu_info->cfr_info.agc_gain_info3 =
  329. HAL_RX_GET(rx_tlv,
  330. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  331. PHY_TIMESTAMP_2_UPPER_32);
  332. ppdu_info->cfr_info.mcs_rate =
  333. HAL_RX_GET(rx_tlv,
  334. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  335. RTT_MCS_RATE);
  336. ppdu_info->cfr_info.gi_type =
  337. HAL_RX_GET(rx_tlv,
  338. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  339. RTT_GI_TYPE);
  340. }
  341. #endif
  342. /**
  343. * hal_rx_dump_msdu_start_tlv_9000() : dump RX msdu_start TLV in structured
  344. * human readable format.
  345. * @ msdu_start: pointer the msdu_start TLV in pkt.
  346. * @ dbg_level: log level.
  347. *
  348. * Return: void
  349. */
  350. static void hal_rx_dump_msdu_start_tlv_9000(void *msdustart,
  351. uint8_t dbg_level)
  352. {
  353. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  354. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  355. "rx_msdu_start tlv - "
  356. "rxpcu_mpdu_filter_in_category: %d "
  357. "sw_frame_group_id: %d "
  358. "phy_ppdu_id: %d "
  359. "msdu_length: %d "
  360. "ipsec_esp: %d "
  361. "l3_offset: %d "
  362. "ipsec_ah: %d "
  363. "l4_offset: %d "
  364. "msdu_number: %d "
  365. "decap_format: %d "
  366. "ipv4_proto: %d "
  367. "ipv6_proto: %d "
  368. "tcp_proto: %d "
  369. "udp_proto: %d "
  370. "ip_frag: %d "
  371. "tcp_only_ack: %d "
  372. "da_is_bcast_mcast: %d "
  373. "ip4_protocol_ip6_next_header: %d "
  374. "toeplitz_hash_2_or_4: %d "
  375. "flow_id_toeplitz: %d "
  376. "user_rssi: %d "
  377. "pkt_type: %d "
  378. "stbc: %d "
  379. "sgi: %d "
  380. "rate_mcs: %d "
  381. "receive_bandwidth: %d "
  382. "reception_type: %d "
  383. "ppdu_start_timestamp: %d "
  384. "sw_phy_meta_data: %d ",
  385. msdu_start->rxpcu_mpdu_filter_in_category,
  386. msdu_start->sw_frame_group_id,
  387. msdu_start->phy_ppdu_id,
  388. msdu_start->msdu_length,
  389. msdu_start->ipsec_esp,
  390. msdu_start->l3_offset,
  391. msdu_start->ipsec_ah,
  392. msdu_start->l4_offset,
  393. msdu_start->msdu_number,
  394. msdu_start->decap_format,
  395. msdu_start->ipv4_proto,
  396. msdu_start->ipv6_proto,
  397. msdu_start->tcp_proto,
  398. msdu_start->udp_proto,
  399. msdu_start->ip_frag,
  400. msdu_start->tcp_only_ack,
  401. msdu_start->da_is_bcast_mcast,
  402. msdu_start->ip4_protocol_ip6_next_header,
  403. msdu_start->toeplitz_hash_2_or_4,
  404. msdu_start->flow_id_toeplitz,
  405. msdu_start->user_rssi,
  406. msdu_start->pkt_type,
  407. msdu_start->stbc,
  408. msdu_start->sgi,
  409. msdu_start->rate_mcs,
  410. msdu_start->receive_bandwidth,
  411. msdu_start->reception_type,
  412. msdu_start->ppdu_start_timestamp,
  413. msdu_start->sw_phy_meta_data);
  414. }
  415. /**
  416. * hal_rx_dump_msdu_end_tlv_9000: dump RX msdu_end TLV in structured
  417. * human readable format.
  418. * @ msdu_end: pointer the msdu_end TLV in pkt.
  419. * @ dbg_level: log level.
  420. *
  421. * Return: void
  422. */
  423. static void hal_rx_dump_msdu_end_tlv_9000(void *msduend,
  424. uint8_t dbg_level)
  425. {
  426. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  427. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  428. "rx_msdu_end tlv - "
  429. "rxpcu_mpdu_filter_in_category: %d "
  430. "sw_frame_group_id: %d "
  431. "phy_ppdu_id: %d "
  432. "ip_hdr_chksum: %d "
  433. "reported_mpdu_length: %d "
  434. "key_id_octet: %d "
  435. "cce_super_rule: %d "
  436. "cce_classify_not_done_truncat: %d "
  437. "cce_classify_not_done_cce_dis: %d "
  438. "rule_indication_31_0: %d "
  439. "rule_indication_63_32: %d "
  440. "da_offset: %d "
  441. "sa_offset: %d "
  442. "da_offset_valid: %d "
  443. "sa_offset_valid: %d "
  444. "ipv6_options_crc: %d "
  445. "tcp_seq_number: %d "
  446. "tcp_ack_number: %d "
  447. "tcp_flag: %d "
  448. "lro_eligible: %d "
  449. "window_size: %d "
  450. "tcp_udp_chksum: %d "
  451. "sa_idx_timeout: %d "
  452. "da_idx_timeout: %d "
  453. "msdu_limit_error: %d "
  454. "flow_idx_timeout: %d "
  455. "flow_idx_invalid: %d "
  456. "wifi_parser_error: %d "
  457. "amsdu_parser_error: %d "
  458. "sa_is_valid: %d "
  459. "da_is_valid: %d "
  460. "da_is_mcbc: %d "
  461. "l3_header_padding: %d "
  462. "first_msdu: %d "
  463. "last_msdu: %d "
  464. "sa_idx: %d "
  465. "msdu_drop: %d "
  466. "reo_destination_indication: %d "
  467. "flow_idx: %d "
  468. "fse_metadata: %d "
  469. "cce_metadata: %d "
  470. "sa_sw_peer_id: %d ",
  471. msdu_end->rxpcu_mpdu_filter_in_category,
  472. msdu_end->sw_frame_group_id,
  473. msdu_end->phy_ppdu_id,
  474. msdu_end->ip_hdr_chksum,
  475. msdu_end->reported_mpdu_length,
  476. msdu_end->key_id_octet,
  477. msdu_end->cce_super_rule,
  478. msdu_end->cce_classify_not_done_truncate,
  479. msdu_end->cce_classify_not_done_cce_dis,
  480. msdu_end->rule_indication_31_0,
  481. msdu_end->rule_indication_63_32,
  482. msdu_end->da_offset,
  483. msdu_end->sa_offset,
  484. msdu_end->da_offset_valid,
  485. msdu_end->sa_offset_valid,
  486. msdu_end->ipv6_options_crc,
  487. msdu_end->tcp_seq_number,
  488. msdu_end->tcp_ack_number,
  489. msdu_end->tcp_flag,
  490. msdu_end->lro_eligible,
  491. msdu_end->window_size,
  492. msdu_end->tcp_udp_chksum,
  493. msdu_end->sa_idx_timeout,
  494. msdu_end->da_idx_timeout,
  495. msdu_end->msdu_limit_error,
  496. msdu_end->flow_idx_timeout,
  497. msdu_end->flow_idx_invalid,
  498. msdu_end->wifi_parser_error,
  499. msdu_end->amsdu_parser_error,
  500. msdu_end->sa_is_valid,
  501. msdu_end->da_is_valid,
  502. msdu_end->da_is_mcbc,
  503. msdu_end->l3_header_padding,
  504. msdu_end->first_msdu,
  505. msdu_end->last_msdu,
  506. msdu_end->sa_idx,
  507. msdu_end->msdu_drop,
  508. msdu_end->reo_destination_indication,
  509. msdu_end->flow_idx,
  510. msdu_end->fse_metadata,
  511. msdu_end->cce_metadata,
  512. msdu_end->sa_sw_peer_id);
  513. }
  514. /**
  515. * hal_rx_mpdu_start_tid_get_9000(): API to get tid
  516. * from rx_msdu_start
  517. *
  518. * @buf: pointer to the start of RX PKT TLV header
  519. * Return: uint32_t(tid value)
  520. */
  521. static uint32_t hal_rx_mpdu_start_tid_get_9000(uint8_t *buf)
  522. {
  523. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  524. struct rx_mpdu_start *mpdu_start =
  525. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  526. uint32_t tid;
  527. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  528. return tid;
  529. }
  530. /**
  531. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  532. * Interval from rx_msdu_start
  533. *
  534. * @buf: pointer to the start of RX PKT TLV header
  535. * Return: uint32_t(reception_type)
  536. */
  537. static uint32_t hal_rx_msdu_start_reception_type_get_9000(uint8_t *buf)
  538. {
  539. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  540. struct rx_msdu_start *msdu_start =
  541. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  542. uint32_t reception_type;
  543. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  544. return reception_type;
  545. }
  546. /**
  547. * hal_rx_msdu_end_da_idx_get_9000: API to get da_idx
  548. * from rx_msdu_end TLV
  549. *
  550. * @ buf: pointer to the start of RX PKT TLV headers
  551. * Return: da index
  552. */
  553. static uint16_t hal_rx_msdu_end_da_idx_get_9000(uint8_t *buf)
  554. {
  555. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  556. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  557. uint16_t da_idx;
  558. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  559. return da_idx;
  560. }
  561. /**
  562. * hal_rx_get_rx_fragment_number_9000(): Function to retrieve rx fragment number
  563. *
  564. * @nbuf: Network buffer
  565. * Returns: rx fragment number
  566. */
  567. static
  568. uint8_t hal_rx_get_rx_fragment_number_9000(uint8_t *buf)
  569. {
  570. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  571. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  572. /* Return first 4 bits as fragment number */
  573. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  574. DOT11_SEQ_FRAG_MASK);
  575. }
  576. /**
  577. * hal_rx_msdu_end_da_is_mcbc_get_9000(): API to check if pkt is MCBC
  578. * from rx_msdu_end TLV
  579. *
  580. * @ buf: pointer to the start of RX PKT TLV headers
  581. * Return: da_is_mcbc
  582. */
  583. static uint8_t
  584. hal_rx_msdu_end_da_is_mcbc_get_9000(uint8_t *buf)
  585. {
  586. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  587. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  588. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  589. }
  590. /**
  591. * hal_rx_msdu_end_sa_is_valid_get_9000(): API to get_9000 the
  592. * sa_is_valid bit from rx_msdu_end TLV
  593. *
  594. * @ buf: pointer to the start of RX PKT TLV headers
  595. * Return: sa_is_valid bit
  596. */
  597. static uint8_t
  598. hal_rx_msdu_end_sa_is_valid_get_9000(uint8_t *buf)
  599. {
  600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  601. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  602. uint8_t sa_is_valid;
  603. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  604. return sa_is_valid;
  605. }
  606. /**
  607. * hal_rx_msdu_end_sa_idx_get_9000(): API to get_9000 the
  608. * sa_idx from rx_msdu_end TLV
  609. *
  610. * @ buf: pointer to the start of RX PKT TLV headers
  611. * Return: sa_idx (SA AST index)
  612. */
  613. static uint16_t hal_rx_msdu_end_sa_idx_get_9000(uint8_t *buf)
  614. {
  615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  616. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  617. uint16_t sa_idx;
  618. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  619. return sa_idx;
  620. }
  621. /**
  622. * hal_rx_desc_is_first_msdu_9000() - Check if first msdu
  623. *
  624. * @hal_soc_hdl: hal_soc handle
  625. * @hw_desc_addr: hardware descriptor address
  626. *
  627. * Return: 0 - success/ non-zero failure
  628. */
  629. static uint32_t hal_rx_desc_is_first_msdu_9000(void *hw_desc_addr)
  630. {
  631. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  632. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  633. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  634. }
  635. /**
  636. * hal_rx_msdu_end_l3_hdr_padding_get_9000(): API to get_9000 the
  637. * l3_header padding from rx_msdu_end TLV
  638. *
  639. * @ buf: pointer to the start of RX PKT TLV headers
  640. * Return: number of l3 header padding bytes
  641. */
  642. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_9000(uint8_t *buf)
  643. {
  644. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  645. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  646. uint32_t l3_header_padding;
  647. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  648. return l3_header_padding;
  649. }
  650. /**
  651. * @ hal_rx_encryption_info_valid_9000: Returns encryption type.
  652. *
  653. * @ buf: rx_tlv_hdr of the received packet
  654. * @ Return: encryption type
  655. */
  656. inline uint32_t hal_rx_encryption_info_valid_9000(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_mpdu_start *mpdu_start =
  660. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  661. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  662. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  663. return encryption_info;
  664. }
  665. /*
  666. * @ hal_rx_print_pn_9000: Prints the PN of rx packet.
  667. *
  668. * @ buf: rx_tlv_hdr of the received packet
  669. * @ Return: void
  670. */
  671. static void hal_rx_print_pn_9000(uint8_t *buf)
  672. {
  673. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  674. struct rx_mpdu_start *mpdu_start =
  675. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  676. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  677. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  678. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  679. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  680. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  681. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  682. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  683. }
  684. /**
  685. * hal_rx_msdu_end_first_msdu_get_9000: API to get first msdu status
  686. * from rx_msdu_end TLV
  687. *
  688. * @ buf: pointer to the start of RX PKT TLV headers
  689. * Return: first_msdu
  690. */
  691. static uint8_t hal_rx_msdu_end_first_msdu_get_9000(uint8_t *buf)
  692. {
  693. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  694. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  695. uint8_t first_msdu;
  696. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  697. return first_msdu;
  698. }
  699. /**
  700. * hal_rx_msdu_end_da_is_valid_get_9000: API to check if da is valid
  701. * from rx_msdu_end TLV
  702. *
  703. * @ buf: pointer to the start of RX PKT TLV headers
  704. * Return: da_is_valid
  705. */
  706. static uint8_t hal_rx_msdu_end_da_is_valid_get_9000(uint8_t *buf)
  707. {
  708. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  709. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  710. uint8_t da_is_valid;
  711. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  712. return da_is_valid;
  713. }
  714. /**
  715. * hal_rx_msdu_end_last_msdu_get_9000: API to get last msdu status
  716. * from rx_msdu_end TLV
  717. *
  718. * @ buf: pointer to the start of RX PKT TLV headers
  719. * Return: last_msdu
  720. */
  721. static uint8_t hal_rx_msdu_end_last_msdu_get_9000(uint8_t *buf)
  722. {
  723. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  724. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  725. uint8_t last_msdu;
  726. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  727. return last_msdu;
  728. }
  729. /*
  730. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  731. *
  732. * @nbuf: Network buffer
  733. * Returns: value of mpdu 4th address valid field
  734. */
  735. inline bool hal_rx_get_mpdu_mac_ad4_valid_9000(uint8_t *buf)
  736. {
  737. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  738. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  739. bool ad4_valid = 0;
  740. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  741. return ad4_valid;
  742. }
  743. /**
  744. * hal_rx_mpdu_start_sw_peer_id_get_9000: Retrieve sw peer_id
  745. * @buf: network buffer
  746. *
  747. * Return: sw peer_id
  748. */
  749. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_9000(uint8_t *buf)
  750. {
  751. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  752. struct rx_mpdu_start *mpdu_start =
  753. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  754. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  755. &mpdu_start->rx_mpdu_info_details);
  756. }
  757. /*
  758. * hal_rx_mpdu_get_to_ds_9000(): API to get the tods info
  759. * from rx_mpdu_start
  760. *
  761. * @buf: pointer to the start of RX PKT TLV header
  762. * Return: uint32_t(to_ds)
  763. */
  764. static uint32_t hal_rx_mpdu_get_to_ds_9000(uint8_t *buf)
  765. {
  766. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  767. struct rx_mpdu_start *mpdu_start =
  768. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  769. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  770. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  771. }
  772. /*
  773. * hal_rx_mpdu_get_fr_ds_9000(): API to get the from ds info
  774. * from rx_mpdu_start
  775. *
  776. * @buf: pointer to the start of RX PKT TLV header
  777. * Return: uint32_t(fr_ds)
  778. */
  779. static uint32_t hal_rx_mpdu_get_fr_ds_9000(uint8_t *buf)
  780. {
  781. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  782. struct rx_mpdu_start *mpdu_start =
  783. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  784. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  785. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  786. }
  787. /*
  788. * hal_rx_get_mpdu_frame_control_valid_9000(): Retrieves mpdu
  789. * frame control valid
  790. *
  791. * @nbuf: Network buffer
  792. * Returns: value of frame control valid field
  793. */
  794. static uint8_t hal_rx_get_mpdu_frame_control_valid_9000(uint8_t *buf)
  795. {
  796. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  797. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  798. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  799. }
  800. /*
  801. * hal_rx_mpdu_get_addr1_9000(): API to check get address1 of the mpdu
  802. *
  803. * @buf: pointer to the start of RX PKT TLV headera
  804. * @mac_addr: pointer to mac address
  805. * Return: success/failure
  806. */
  807. static QDF_STATUS hal_rx_mpdu_get_addr1_9000(uint8_t *buf,
  808. uint8_t *mac_addr)
  809. {
  810. struct __attribute__((__packed__)) hal_addr1 {
  811. uint32_t ad1_31_0;
  812. uint16_t ad1_47_32;
  813. };
  814. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  815. struct rx_mpdu_start *mpdu_start =
  816. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  817. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  818. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  819. uint32_t mac_addr_ad1_valid;
  820. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  821. if (mac_addr_ad1_valid) {
  822. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  823. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  824. return QDF_STATUS_SUCCESS;
  825. }
  826. return QDF_STATUS_E_FAILURE;
  827. }
  828. /*
  829. * hal_rx_mpdu_get_addr2_9000(): API to check get address2 of the mpdu
  830. * in the packet
  831. *
  832. * @buf: pointer to the start of RX PKT TLV header
  833. * @mac_addr: pointer to mac address
  834. * Return: success/failure
  835. */
  836. static QDF_STATUS hal_rx_mpdu_get_addr2_9000(uint8_t *buf, uint8_t *mac_addr)
  837. {
  838. struct __attribute__((__packed__)) hal_addr2 {
  839. uint16_t ad2_15_0;
  840. uint32_t ad2_47_16;
  841. };
  842. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  843. struct rx_mpdu_start *mpdu_start =
  844. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  845. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  846. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  847. uint32_t mac_addr_ad2_valid;
  848. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  849. if (mac_addr_ad2_valid) {
  850. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  851. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  852. return QDF_STATUS_SUCCESS;
  853. }
  854. return QDF_STATUS_E_FAILURE;
  855. }
  856. /*
  857. * hal_rx_mpdu_get_addr3_9000(): API to get address3 of the mpdu
  858. * in the packet
  859. *
  860. * @buf: pointer to the start of RX PKT TLV header
  861. * @mac_addr: pointer to mac address
  862. * Return: success/failure
  863. */
  864. static QDF_STATUS hal_rx_mpdu_get_addr3_9000(uint8_t *buf, uint8_t *mac_addr)
  865. {
  866. struct __attribute__((__packed__)) hal_addr3 {
  867. uint32_t ad3_31_0;
  868. uint16_t ad3_47_32;
  869. };
  870. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  871. struct rx_mpdu_start *mpdu_start =
  872. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  873. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  874. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  875. uint32_t mac_addr_ad3_valid;
  876. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  877. if (mac_addr_ad3_valid) {
  878. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  879. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  880. return QDF_STATUS_SUCCESS;
  881. }
  882. return QDF_STATUS_E_FAILURE;
  883. }
  884. /*
  885. * hal_rx_mpdu_get_addr4_9000(): API to get address4 of the mpdu
  886. * in the packet
  887. *
  888. * @buf: pointer to the start of RX PKT TLV header
  889. * @mac_addr: pointer to mac address
  890. * Return: success/failure
  891. */
  892. static QDF_STATUS hal_rx_mpdu_get_addr4_9000(uint8_t *buf, uint8_t *mac_addr)
  893. {
  894. struct __attribute__((__packed__)) hal_addr4 {
  895. uint32_t ad4_31_0;
  896. uint16_t ad4_47_32;
  897. };
  898. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  899. struct rx_mpdu_start *mpdu_start =
  900. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  901. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  902. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  903. uint32_t mac_addr_ad4_valid;
  904. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  905. if (mac_addr_ad4_valid) {
  906. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  907. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  908. return QDF_STATUS_SUCCESS;
  909. }
  910. return QDF_STATUS_E_FAILURE;
  911. }
  912. /*
  913. * hal_rx_get_mpdu_sequence_control_valid_9000(): Get mpdu
  914. * sequence control valid
  915. *
  916. * @nbuf: Network buffer
  917. * Returns: value of sequence control valid field
  918. */
  919. static uint8_t hal_rx_get_mpdu_sequence_control_valid_9000(uint8_t *buf)
  920. {
  921. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  922. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  923. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  924. }
  925. /**
  926. * hal_rx_is_unicast_9000: check packet is unicast frame or not.
  927. *
  928. * @ buf: pointer to rx pkt TLV.
  929. *
  930. * Return: true on unicast.
  931. */
  932. static bool hal_rx_is_unicast_9000(uint8_t *buf)
  933. {
  934. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  935. struct rx_mpdu_start *mpdu_start =
  936. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  937. uint32_t grp_id;
  938. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  939. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  940. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  941. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  942. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  943. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  944. }
  945. /**
  946. * hal_rx_tid_get_9000: get tid based on qos control valid.
  947. * @hal_soc_hdl: hal soc handle
  948. * @buf: pointer to rx pkt TLV.
  949. *
  950. * Return: tid
  951. */
  952. static uint32_t hal_rx_tid_get_9000(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  953. {
  954. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  955. struct rx_mpdu_start *mpdu_start =
  956. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  957. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  958. uint8_t qos_control_valid =
  959. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  960. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  961. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  962. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  963. if (qos_control_valid)
  964. return hal_rx_mpdu_start_tid_get_9000(buf);
  965. return HAL_RX_NON_QOS_TID;
  966. }
  967. /**
  968. * hal_rx_hw_desc_get_ppduid_get_9000(): retrieve ppdu id
  969. * @rx_tlv_hdr: rx tlv header
  970. * @rxdma_dst_ring_desc: rxdma HW descriptor
  971. *
  972. * Return: ppdu id
  973. */
  974. static uint32_t hal_rx_hw_desc_get_ppduid_get_9000(void *rx_tlv_hdr,
  975. void *rxdma_dst_ring_desc)
  976. {
  977. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  978. return reo_ent->phy_ppdu_id;
  979. }
  980. /**
  981. * hal_reo_status_get_header_9000 - Process reo desc info
  982. * @ring_desc: REO status ring descriptor
  983. * @b - tlv type info
  984. * @h1 - Pointer to hal_reo_status_header where info to be stored
  985. *
  986. * Return - none.
  987. *
  988. */
  989. static void hal_reo_status_get_header_9000(hal_ring_desc_t ring_desc, int b,
  990. void *h1)
  991. {
  992. uint32_t *d = (uint32_t *)ring_desc;
  993. uint32_t val1 = 0;
  994. struct hal_reo_status_header *h =
  995. (struct hal_reo_status_header *)h1;
  996. /* Offsets of descriptor fields defined in HW headers start
  997. * from the field after TLV header
  998. */
  999. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  1000. switch (b) {
  1001. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1002. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1003. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1004. break;
  1005. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1006. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1007. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1008. break;
  1009. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1010. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1011. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1012. break;
  1013. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1014. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1015. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1016. break;
  1017. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1018. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1019. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1020. break;
  1021. case HAL_REO_DESC_THRES_STATUS_TLV:
  1022. val1 =
  1023. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1024. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1025. break;
  1026. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1027. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1028. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1029. break;
  1030. default:
  1031. qdf_nofl_err("ERROR: Unknown tlv\n");
  1032. break;
  1033. }
  1034. h->cmd_num =
  1035. HAL_GET_FIELD(
  1036. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1037. val1);
  1038. h->exec_time =
  1039. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1040. CMD_EXECUTION_TIME, val1);
  1041. h->status =
  1042. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1043. REO_CMD_EXECUTION_STATUS, val1);
  1044. switch (b) {
  1045. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1046. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1047. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1048. break;
  1049. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1050. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1051. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1052. break;
  1053. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1054. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1055. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1056. break;
  1057. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1058. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1059. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1060. break;
  1061. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1062. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1063. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1064. break;
  1065. case HAL_REO_DESC_THRES_STATUS_TLV:
  1066. val1 =
  1067. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1068. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1069. break;
  1070. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1071. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1072. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1073. break;
  1074. default:
  1075. qdf_nofl_err("ERROR: Unknown tlv\n");
  1076. break;
  1077. }
  1078. h->tstamp =
  1079. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1080. }
  1081. /**
  1082. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000():
  1083. * Retrieve qos control valid bit from the tlv.
  1084. * @buf: pointer to rx pkt TLV.
  1085. *
  1086. * Return: qos control value.
  1087. */
  1088. static inline uint32_t
  1089. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_mpdu_start *mpdu_start =
  1093. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1094. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1095. &mpdu_start->rx_mpdu_info_details);
  1096. }
  1097. /**
  1098. * hal_rx_msdu_end_sa_sw_peer_id_get_9000(): API to get the
  1099. * sa_sw_peer_id from rx_msdu_end TLV
  1100. * @buf: pointer to the start of RX PKT TLV headers
  1101. *
  1102. * Return: sa_sw_peer_id index
  1103. */
  1104. static inline uint32_t
  1105. hal_rx_msdu_end_sa_sw_peer_id_get_9000(uint8_t *buf)
  1106. {
  1107. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1108. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1109. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1110. }
  1111. /**
  1112. * hal_tx_desc_set_mesh_en_9000 - Set mesh_enable flag in Tx descriptor
  1113. * @desc: Handle to Tx Descriptor
  1114. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1115. * enabling the interpretation of the 'Mesh Control Present' bit
  1116. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1117. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1118. * is present between the header and the LLC.
  1119. *
  1120. * Return: void
  1121. */
  1122. static inline
  1123. void hal_tx_desc_set_mesh_en_9000(void *desc, uint8_t en)
  1124. {
  1125. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1126. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1127. }
  1128. static
  1129. void *hal_rx_msdu0_buffer_addr_lsb_9000(void *link_desc_va)
  1130. {
  1131. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1132. }
  1133. static
  1134. void *hal_rx_msdu_desc_info_ptr_get_9000(void *msdu0)
  1135. {
  1136. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1137. }
  1138. static
  1139. void *hal_ent_mpdu_desc_info_9000(void *ent_ring_desc)
  1140. {
  1141. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1142. }
  1143. static
  1144. void *hal_dst_mpdu_desc_info_9000(void *dst_ring_desc)
  1145. {
  1146. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1147. }
  1148. static
  1149. uint8_t hal_rx_get_fc_valid_9000(uint8_t *buf)
  1150. {
  1151. return HAL_RX_GET_FC_VALID(buf);
  1152. }
  1153. static uint8_t hal_rx_get_to_ds_flag_9000(uint8_t *buf)
  1154. {
  1155. return HAL_RX_GET_TO_DS_FLAG(buf);
  1156. }
  1157. static uint8_t hal_rx_get_mac_addr2_valid_9000(uint8_t *buf)
  1158. {
  1159. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1160. }
  1161. static uint8_t hal_rx_get_filter_category_9000(uint8_t *buf)
  1162. {
  1163. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1164. }
  1165. static uint32_t
  1166. hal_rx_get_ppdu_id_9000(uint8_t *buf)
  1167. {
  1168. struct rx_mpdu_info *rx_mpdu_info;
  1169. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1170. rx_mpdu_info =
  1171. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1172. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1173. }
  1174. /**
  1175. * hal_reo_config_9000(): Set reo config parameters
  1176. * @soc: hal soc handle
  1177. * @reg_val: value to be set
  1178. * @reo_params: reo parameters
  1179. *
  1180. * Return: void
  1181. */
  1182. static void
  1183. hal_reo_config_9000(struct hal_soc *soc,
  1184. uint32_t reg_val,
  1185. struct hal_reo_params *reo_params)
  1186. {
  1187. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1188. }
  1189. /**
  1190. * hal_rx_msdu_desc_info_get_ptr_9000() - Get msdu desc info ptr
  1191. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1192. *
  1193. * Return - Pointer to rx_msdu_desc_info structure.
  1194. *
  1195. */
  1196. static void *hal_rx_msdu_desc_info_get_ptr_9000(void *msdu_details_ptr)
  1197. {
  1198. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1199. }
  1200. /**
  1201. * hal_rx_link_desc_msdu0_ptr_9000 - Get pointer to rx_msdu details
  1202. * @link_desc - Pointer to link desc
  1203. *
  1204. * Return - Pointer to rx_msdu_details structure
  1205. *
  1206. */
  1207. static void *hal_rx_link_desc_msdu0_ptr_9000(void *link_desc)
  1208. {
  1209. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1210. }
  1211. /**
  1212. * hal_rx_msdu_flow_idx_get_9000: API to get flow index
  1213. * from rx_msdu_end TLV
  1214. * @buf: pointer to the start of RX PKT TLV headers
  1215. *
  1216. * Return: flow index value from MSDU END TLV
  1217. */
  1218. static inline uint32_t hal_rx_msdu_flow_idx_get_9000(uint8_t *buf)
  1219. {
  1220. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1221. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1222. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1223. }
  1224. /**
  1225. * hal_rx_msdu_flow_idx_invalid_9000: API to get flow index invalid
  1226. * from rx_msdu_end TLV
  1227. * @buf: pointer to the start of RX PKT TLV headers
  1228. *
  1229. * Return: flow index invalid value from MSDU END TLV
  1230. */
  1231. static bool hal_rx_msdu_flow_idx_invalid_9000(uint8_t *buf)
  1232. {
  1233. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1234. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1235. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1236. }
  1237. /**
  1238. * hal_rx_msdu_flow_idx_timeout_9000: API to get flow index timeout
  1239. * from rx_msdu_end TLV
  1240. * @buf: pointer to the start of RX PKT TLV headers
  1241. *
  1242. * Return: flow index timeout value from MSDU END TLV
  1243. */
  1244. static bool hal_rx_msdu_flow_idx_timeout_9000(uint8_t *buf)
  1245. {
  1246. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1247. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1248. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1249. }
  1250. /**
  1251. * hal_rx_msdu_fse_metadata_get_9000: API to get FSE metadata
  1252. * from rx_msdu_end TLV
  1253. * @buf: pointer to the start of RX PKT TLV headers
  1254. *
  1255. * Return: fse metadata value from MSDU END TLV
  1256. */
  1257. static uint32_t hal_rx_msdu_fse_metadata_get_9000(uint8_t *buf)
  1258. {
  1259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1260. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1261. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1262. }
  1263. /**
  1264. * hal_rx_msdu_cce_metadata_get_9000: API to get CCE metadata
  1265. * from rx_msdu_end TLV
  1266. * @buf: pointer to the start of RX PKT TLV headers
  1267. *
  1268. * Return: cce_metadata
  1269. */
  1270. static uint16_t
  1271. hal_rx_msdu_cce_metadata_get_9000(uint8_t *buf)
  1272. {
  1273. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1274. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1275. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1276. }
  1277. /**
  1278. * hal_rx_msdu_get_flow_params_9000: API to get flow index, flow index invalid
  1279. * and flow index timeout from rx_msdu_end TLV
  1280. * @buf: pointer to the start of RX PKT TLV headers
  1281. * @flow_invalid: pointer to return value of flow_idx_valid
  1282. * @flow_timeout: pointer to return value of flow_idx_timeout
  1283. * @flow_index: pointer to return value of flow_idx
  1284. *
  1285. * Return: none
  1286. */
  1287. static inline void
  1288. hal_rx_msdu_get_flow_params_9000(uint8_t *buf,
  1289. bool *flow_invalid,
  1290. bool *flow_timeout,
  1291. uint32_t *flow_index)
  1292. {
  1293. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1294. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1295. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1296. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1297. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1298. }
  1299. /**
  1300. * hal_rx_tlv_get_tcp_chksum_9000() - API to get tcp checksum
  1301. * @buf: rx_tlv_hdr
  1302. *
  1303. * Return: tcp checksum
  1304. */
  1305. static uint16_t
  1306. hal_rx_tlv_get_tcp_chksum_9000(uint8_t *buf)
  1307. {
  1308. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1309. }
  1310. /**
  1311. * hal_rx_get_rx_sequence_9000(): Function to retrieve rx sequence number
  1312. *
  1313. * @nbuf: Network buffer
  1314. * Returns: rx sequence number
  1315. */
  1316. static
  1317. uint16_t hal_rx_get_rx_sequence_9000(uint8_t *buf)
  1318. {
  1319. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1320. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1321. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1322. }
  1323. /**
  1324. * hal_get_window_address_9000(): Function to get hp/tp address
  1325. * @hal_soc: Pointer to hal_soc
  1326. * @addr: address offset of register
  1327. *
  1328. * Return: modified address offset of register
  1329. */
  1330. static inline qdf_iomem_t hal_get_window_address_9000(struct hal_soc *hal_soc,
  1331. qdf_iomem_t addr)
  1332. {
  1333. uint32_t offset = addr - hal_soc->dev_base_addr;
  1334. qdf_iomem_t new_offset;
  1335. /*
  1336. * If offset lies within DP register range, use 3rd window to write
  1337. * into DP region.
  1338. */
  1339. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1340. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1341. (offset & WINDOW_RANGE_MASK));
  1342. /*
  1343. * If offset lies within CE register range, use 2nd window to write
  1344. * into CE region.
  1345. */
  1346. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1347. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1348. (offset & WINDOW_RANGE_MASK));
  1349. } else {
  1350. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1351. "%s: ERROR: Accessing Wrong register\n", __func__);
  1352. qdf_assert_always(0);
  1353. return 0;
  1354. }
  1355. return new_offset;
  1356. }
  1357. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1358. {
  1359. /* Write value into window configuration register */
  1360. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1361. WINDOW_CONFIGURATION_VALUE_9000);
  1362. }
  1363. /**
  1364. * hal_rx_msdu_packet_metadata_get_9000(): API to get the
  1365. * msdu information from rx_msdu_end TLV
  1366. *
  1367. * @ buf: pointer to the start of RX PKT TLV headers
  1368. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1369. */
  1370. static void
  1371. hal_rx_msdu_packet_metadata_get_9000(uint8_t *buf,
  1372. void *msdu_pkt_metadata)
  1373. {
  1374. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1375. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1376. struct hal_rx_msdu_metadata *msdu_metadata =
  1377. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1378. msdu_metadata->l3_hdr_pad =
  1379. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1380. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1381. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1382. msdu_metadata->sa_sw_peer_id =
  1383. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1384. }
  1385. /**
  1386. * hal_rx_flow_setup_fse_9000() - Setup a flow search entry in HW FST
  1387. * @fst: Pointer to the Rx Flow Search Table
  1388. * @table_offset: offset into the table where the flow is to be setup
  1389. * @flow: Flow Parameters
  1390. *
  1391. * Return: Success/Failure
  1392. */
  1393. static void *
  1394. hal_rx_flow_setup_fse_9000(uint8_t *rx_fst, uint32_t table_offset,
  1395. uint8_t *rx_flow)
  1396. {
  1397. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1398. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1399. uint8_t *fse;
  1400. bool fse_valid;
  1401. if (table_offset >= fst->max_entries) {
  1402. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1403. "HAL FSE table offset %u exceeds max entries %u",
  1404. table_offset, fst->max_entries);
  1405. return NULL;
  1406. }
  1407. fse = (uint8_t *)fst->base_vaddr +
  1408. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1409. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1410. if (fse_valid) {
  1411. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1412. "HAL FSE %pK already valid", fse);
  1413. return NULL;
  1414. }
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1417. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1420. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1423. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1426. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1427. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1428. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1429. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1432. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1433. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1434. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1435. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1438. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1442. (flow->tuple_info.dest_port));
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1446. (flow->tuple_info.src_port));
  1447. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1448. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1449. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1450. flow->tuple_info.l4_protocol);
  1451. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1452. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1453. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1454. flow->reo_destination_handler);
  1455. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1456. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1457. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1458. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1459. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1460. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1461. flow->fse_metadata);
  1462. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1463. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1464. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1465. REO_DESTINATION_INDICATION,
  1466. flow->reo_destination_indication);
  1467. /* Reset all the other fields in FSE */
  1468. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1469. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1470. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1471. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1472. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1473. return fse;
  1474. }
  1475. static
  1476. void hal_compute_reo_remap_ix2_ix3_9000(uint32_t *ring, uint32_t num_rings,
  1477. uint32_t *remap1, uint32_t *remap2)
  1478. {
  1479. switch (num_rings) {
  1480. case 1:
  1481. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1482. HAL_REO_REMAP_IX2(ring[0], 17) |
  1483. HAL_REO_REMAP_IX2(ring[0], 18) |
  1484. HAL_REO_REMAP_IX2(ring[0], 19) |
  1485. HAL_REO_REMAP_IX2(ring[0], 20) |
  1486. HAL_REO_REMAP_IX2(ring[0], 21) |
  1487. HAL_REO_REMAP_IX2(ring[0], 22) |
  1488. HAL_REO_REMAP_IX2(ring[0], 23);
  1489. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1490. HAL_REO_REMAP_IX3(ring[0], 25) |
  1491. HAL_REO_REMAP_IX3(ring[0], 26) |
  1492. HAL_REO_REMAP_IX3(ring[0], 27) |
  1493. HAL_REO_REMAP_IX3(ring[0], 28) |
  1494. HAL_REO_REMAP_IX3(ring[0], 29) |
  1495. HAL_REO_REMAP_IX3(ring[0], 30) |
  1496. HAL_REO_REMAP_IX3(ring[0], 31);
  1497. break;
  1498. case 2:
  1499. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1500. HAL_REO_REMAP_IX2(ring[0], 17) |
  1501. HAL_REO_REMAP_IX2(ring[1], 18) |
  1502. HAL_REO_REMAP_IX2(ring[1], 19) |
  1503. HAL_REO_REMAP_IX2(ring[0], 20) |
  1504. HAL_REO_REMAP_IX2(ring[0], 21) |
  1505. HAL_REO_REMAP_IX2(ring[1], 22) |
  1506. HAL_REO_REMAP_IX2(ring[1], 23);
  1507. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1508. HAL_REO_REMAP_IX3(ring[0], 25) |
  1509. HAL_REO_REMAP_IX3(ring[1], 26) |
  1510. HAL_REO_REMAP_IX3(ring[1], 27) |
  1511. HAL_REO_REMAP_IX3(ring[0], 28) |
  1512. HAL_REO_REMAP_IX3(ring[0], 29) |
  1513. HAL_REO_REMAP_IX3(ring[1], 30) |
  1514. HAL_REO_REMAP_IX3(ring[1], 31);
  1515. break;
  1516. case 3:
  1517. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1518. HAL_REO_REMAP_IX2(ring[1], 17) |
  1519. HAL_REO_REMAP_IX2(ring[2], 18) |
  1520. HAL_REO_REMAP_IX2(ring[0], 19) |
  1521. HAL_REO_REMAP_IX2(ring[1], 20) |
  1522. HAL_REO_REMAP_IX2(ring[2], 21) |
  1523. HAL_REO_REMAP_IX2(ring[0], 22) |
  1524. HAL_REO_REMAP_IX2(ring[1], 23);
  1525. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1526. HAL_REO_REMAP_IX3(ring[0], 25) |
  1527. HAL_REO_REMAP_IX3(ring[1], 26) |
  1528. HAL_REO_REMAP_IX3(ring[2], 27) |
  1529. HAL_REO_REMAP_IX3(ring[0], 28) |
  1530. HAL_REO_REMAP_IX3(ring[1], 29) |
  1531. HAL_REO_REMAP_IX3(ring[2], 30) |
  1532. HAL_REO_REMAP_IX3(ring[0], 31);
  1533. break;
  1534. case 4:
  1535. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1536. HAL_REO_REMAP_IX2(ring[1], 17) |
  1537. HAL_REO_REMAP_IX2(ring[2], 18) |
  1538. HAL_REO_REMAP_IX2(ring[3], 19) |
  1539. HAL_REO_REMAP_IX2(ring[0], 20) |
  1540. HAL_REO_REMAP_IX2(ring[1], 21) |
  1541. HAL_REO_REMAP_IX2(ring[2], 22) |
  1542. HAL_REO_REMAP_IX2(ring[3], 23);
  1543. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1544. HAL_REO_REMAP_IX3(ring[1], 25) |
  1545. HAL_REO_REMAP_IX3(ring[2], 26) |
  1546. HAL_REO_REMAP_IX3(ring[3], 27) |
  1547. HAL_REO_REMAP_IX3(ring[0], 28) |
  1548. HAL_REO_REMAP_IX3(ring[1], 29) |
  1549. HAL_REO_REMAP_IX3(ring[2], 30) |
  1550. HAL_REO_REMAP_IX3(ring[3], 31);
  1551. break;
  1552. }
  1553. }
  1554. static void hal_hw_txrx_ops_attach_qcn9000(struct hal_soc *hal_soc)
  1555. {
  1556. /* init and setup */
  1557. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1558. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1559. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1560. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1561. hal_soc->ops->hal_get_window_address = hal_get_window_address_9000;
  1562. /* tx */
  1563. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1564. hal_tx_desc_set_dscp_tid_table_id_9000;
  1565. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9000;
  1566. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9000;
  1567. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_9000;
  1568. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1569. hal_tx_desc_set_buf_addr_generic_li;
  1570. hal_soc->ops->hal_tx_desc_set_search_type =
  1571. hal_tx_desc_set_search_type_generic_li;
  1572. hal_soc->ops->hal_tx_desc_set_search_index =
  1573. hal_tx_desc_set_search_index_generic_li;
  1574. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1575. hal_tx_desc_set_cache_set_num_generic_li;
  1576. hal_soc->ops->hal_tx_comp_get_status =
  1577. hal_tx_comp_get_status_generic_li;
  1578. hal_soc->ops->hal_tx_comp_get_release_reason =
  1579. hal_tx_comp_get_release_reason_generic_li;
  1580. hal_soc->ops->hal_get_wbm_internal_error =
  1581. hal_get_wbm_internal_error_generic_li;
  1582. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_9000;
  1583. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1584. hal_tx_init_cmd_credit_ring_9000;
  1585. /* rx */
  1586. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1587. hal_rx_msdu_start_nss_get_9000;
  1588. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1589. hal_rx_mon_hw_desc_get_mpdu_status_9000;
  1590. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9000;
  1591. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1592. hal_rx_proc_phyrx_other_receive_info_tlv_9000;
  1593. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1594. hal_rx_dump_msdu_start_tlv_9000;
  1595. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9000;
  1596. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9000;
  1597. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1598. hal_rx_mpdu_start_tid_get_9000;
  1599. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1600. hal_rx_msdu_start_reception_type_get_9000;
  1601. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1602. hal_rx_msdu_end_da_idx_get_9000;
  1603. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1604. hal_rx_msdu_desc_info_get_ptr_9000;
  1605. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1606. hal_rx_link_desc_msdu0_ptr_9000;
  1607. hal_soc->ops->hal_reo_status_get_header =
  1608. hal_reo_status_get_header_9000;
  1609. hal_soc->ops->hal_rx_status_get_tlv_info =
  1610. hal_rx_status_get_tlv_info_generic_li;
  1611. hal_soc->ops->hal_rx_wbm_err_info_get =
  1612. hal_rx_wbm_err_info_get_generic_li;
  1613. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1614. hal_rx_dump_mpdu_start_tlv_generic_li;
  1615. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1616. hal_tx_set_pcp_tid_map_generic_li;
  1617. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1618. hal_tx_update_pcp_tid_generic_li;
  1619. hal_soc->ops->hal_tx_set_tidmap_prty =
  1620. hal_tx_update_tidmap_prty_generic_li;
  1621. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1622. hal_rx_get_rx_fragment_number_9000;
  1623. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1624. hal_rx_msdu_end_da_is_mcbc_get_9000;
  1625. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1626. hal_rx_msdu_end_sa_is_valid_get_9000;
  1627. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1628. hal_rx_msdu_end_sa_idx_get_9000;
  1629. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1630. hal_rx_desc_is_first_msdu_9000;
  1631. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1632. hal_rx_msdu_end_l3_hdr_padding_get_9000;
  1633. hal_soc->ops->hal_rx_encryption_info_valid =
  1634. hal_rx_encryption_info_valid_9000;
  1635. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_9000;
  1636. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1637. hal_rx_msdu_end_first_msdu_get_9000;
  1638. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1639. hal_rx_msdu_end_da_is_valid_get_9000;
  1640. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1641. hal_rx_msdu_end_last_msdu_get_9000;
  1642. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1643. hal_rx_get_mpdu_mac_ad4_valid_9000;
  1644. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1645. hal_rx_mpdu_start_sw_peer_id_get_9000;
  1646. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1647. hal_rx_mpdu_peer_meta_data_get_li;
  1648. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_9000;
  1649. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_9000;
  1650. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1651. hal_rx_get_mpdu_frame_control_valid_9000;
  1652. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_9000;
  1653. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_9000;
  1654. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_9000;
  1655. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_9000;
  1656. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1657. hal_rx_get_mpdu_sequence_control_valid_9000;
  1658. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_9000;
  1659. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_9000;
  1660. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1661. hal_rx_hw_desc_get_ppduid_get_9000;
  1662. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1663. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000;
  1664. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1665. hal_rx_msdu_end_sa_sw_peer_id_get_9000;
  1666. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1667. hal_rx_msdu0_buffer_addr_lsb_9000;
  1668. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1669. hal_rx_msdu_desc_info_ptr_get_9000;
  1670. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9000;
  1671. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9000;
  1672. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_9000;
  1673. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_9000;
  1674. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1675. hal_rx_get_mac_addr2_valid_9000;
  1676. hal_soc->ops->hal_rx_get_filter_category =
  1677. hal_rx_get_filter_category_9000;
  1678. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_9000;
  1679. hal_soc->ops->hal_reo_config = hal_reo_config_9000;
  1680. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_9000;
  1681. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1682. hal_rx_msdu_flow_idx_invalid_9000;
  1683. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1684. hal_rx_msdu_flow_idx_timeout_9000;
  1685. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1686. hal_rx_msdu_fse_metadata_get_9000;
  1687. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1688. hal_rx_msdu_cce_metadata_get_9000;
  1689. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1690. hal_rx_msdu_get_flow_params_9000;
  1691. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1692. hal_rx_tlv_get_tcp_chksum_9000;
  1693. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_9000;
  1694. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1695. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9000;
  1696. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9000;
  1697. #endif
  1698. /* rx - msdu fast path info fields */
  1699. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1700. hal_rx_msdu_packet_metadata_get_9000;
  1701. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1702. hal_rx_mpdu_start_tlv_tag_valid_9000;
  1703. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1704. hal_rx_sw_mon_desc_info_get_9000;
  1705. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1706. hal_rx_wbm_err_msdu_continuation_get_9000;
  1707. /* rx - TLV struct offsets */
  1708. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1709. hal_rx_msdu_end_offset_get_generic;
  1710. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1711. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1712. hal_rx_msdu_start_offset_get_generic;
  1713. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1714. hal_rx_mpdu_start_offset_get_generic;
  1715. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1716. hal_rx_mpdu_end_offset_get_generic;
  1717. #ifndef NO_RX_PKT_HDR_TLV
  1718. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1719. hal_rx_pkt_tlv_offset_get_generic;
  1720. #endif
  1721. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9000;
  1722. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1723. hal_compute_reo_remap_ix2_ix3_9000;
  1724. hal_soc->ops->hal_setup_link_idle_list =
  1725. hal_setup_link_idle_list_generic_li;
  1726. };
  1727. struct hal_hw_srng_config hw_srng_table_9000[] = {
  1728. /* TODO: max_rings can populated by querying HW capabilities */
  1729. { /* REO_DST */
  1730. .start_ring_id = HAL_SRNG_REO2SW1,
  1731. .max_rings = 4,
  1732. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1733. .lmac_ring = FALSE,
  1734. .ring_dir = HAL_SRNG_DST_RING,
  1735. .reg_start = {
  1736. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1737. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1738. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1739. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1740. },
  1741. .reg_size = {
  1742. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1743. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1744. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1745. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1746. },
  1747. .max_size =
  1748. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1749. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1750. },
  1751. { /* REO_EXCEPTION */
  1752. /* Designating REO2TCL ring as exception ring. This ring is
  1753. * similar to other REO2SW rings though it is named as REO2TCL.
  1754. * Any of theREO2SW rings can be used as exception ring.
  1755. */
  1756. .start_ring_id = HAL_SRNG_REO2TCL,
  1757. .max_rings = 1,
  1758. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1759. .lmac_ring = FALSE,
  1760. .ring_dir = HAL_SRNG_DST_RING,
  1761. .reg_start = {
  1762. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1763. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1764. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1765. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1766. },
  1767. /* Single ring - provide ring size if multiple rings of this
  1768. * type are supported
  1769. */
  1770. .reg_size = {},
  1771. .max_size =
  1772. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1773. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1774. },
  1775. { /* REO_REINJECT */
  1776. .start_ring_id = HAL_SRNG_SW2REO,
  1777. .max_rings = 1,
  1778. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1779. .lmac_ring = FALSE,
  1780. .ring_dir = HAL_SRNG_SRC_RING,
  1781. .reg_start = {
  1782. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1783. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1784. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1785. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1786. },
  1787. /* Single ring - provide ring size if multiple rings of this
  1788. * type are supported
  1789. */
  1790. .reg_size = {},
  1791. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1792. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1793. },
  1794. { /* REO_CMD */
  1795. .start_ring_id = HAL_SRNG_REO_CMD,
  1796. .max_rings = 1,
  1797. .entry_size = (sizeof(struct tlv_32_hdr) +
  1798. sizeof(struct reo_get_queue_stats)) >> 2,
  1799. .lmac_ring = FALSE,
  1800. .ring_dir = HAL_SRNG_SRC_RING,
  1801. .reg_start = {
  1802. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1803. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1804. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1805. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1806. },
  1807. /* Single ring - provide ring size if multiple rings of this
  1808. * type are supported
  1809. */
  1810. .reg_size = {},
  1811. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1812. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1813. },
  1814. { /* REO_STATUS */
  1815. .start_ring_id = HAL_SRNG_REO_STATUS,
  1816. .max_rings = 1,
  1817. .entry_size = (sizeof(struct tlv_32_hdr) +
  1818. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1819. .lmac_ring = FALSE,
  1820. .ring_dir = HAL_SRNG_DST_RING,
  1821. .reg_start = {
  1822. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1823. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1824. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1825. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1826. },
  1827. /* Single ring - provide ring size if multiple rings of this
  1828. * type are supported
  1829. */
  1830. .reg_size = {},
  1831. .max_size =
  1832. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1833. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1834. },
  1835. { /* TCL_DATA */
  1836. .start_ring_id = HAL_SRNG_SW2TCL1,
  1837. .max_rings = 3,
  1838. .entry_size = (sizeof(struct tlv_32_hdr) +
  1839. sizeof(struct tcl_data_cmd)) >> 2,
  1840. .lmac_ring = FALSE,
  1841. .ring_dir = HAL_SRNG_SRC_RING,
  1842. .reg_start = {
  1843. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1844. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1845. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1846. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1847. },
  1848. .reg_size = {
  1849. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1850. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1851. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1852. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1853. },
  1854. .max_size =
  1855. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1856. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1857. },
  1858. { /* TCL_CMD/CREDIT */
  1859. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1860. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1861. .max_rings = 1,
  1862. .entry_size = (sizeof(struct tlv_32_hdr) +
  1863. sizeof(struct tcl_data_cmd)) >> 2,
  1864. .lmac_ring = FALSE,
  1865. .ring_dir = HAL_SRNG_SRC_RING,
  1866. .reg_start = {
  1867. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1868. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1869. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1870. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1871. },
  1872. /* Single ring - provide ring size if multiple rings of this
  1873. * type are supported
  1874. */
  1875. .reg_size = {},
  1876. .max_size =
  1877. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1878. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1879. },
  1880. { /* TCL_STATUS */
  1881. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1882. .max_rings = 1,
  1883. .entry_size = (sizeof(struct tlv_32_hdr) +
  1884. sizeof(struct tcl_status_ring)) >> 2,
  1885. .lmac_ring = FALSE,
  1886. .ring_dir = HAL_SRNG_DST_RING,
  1887. .reg_start = {
  1888. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1889. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1890. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1891. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1892. },
  1893. /* Single ring - provide ring size if multiple rings of this
  1894. * type are supported
  1895. */
  1896. .reg_size = {},
  1897. .max_size =
  1898. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1899. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1900. },
  1901. { /* CE_SRC */
  1902. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1903. .max_rings = 12,
  1904. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1905. .lmac_ring = FALSE,
  1906. .ring_dir = HAL_SRNG_SRC_RING,
  1907. .reg_start = {
  1908. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1909. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1910. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1911. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1912. },
  1913. .reg_size = {
  1914. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1915. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1916. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1917. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1918. },
  1919. .max_size =
  1920. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1921. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1922. },
  1923. { /* CE_DST */
  1924. .start_ring_id = HAL_SRNG_CE_0_DST,
  1925. .max_rings = 12,
  1926. .entry_size = 8 >> 2,
  1927. /*TODO: entry_size above should actually be
  1928. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1929. * of struct ce_dst_desc in HW header files
  1930. */
  1931. .lmac_ring = FALSE,
  1932. .ring_dir = HAL_SRNG_SRC_RING,
  1933. .reg_start = {
  1934. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1935. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1936. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1937. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1938. },
  1939. .reg_size = {
  1940. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1941. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1942. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1943. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1944. },
  1945. .max_size =
  1946. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1947. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1948. },
  1949. { /* CE_DST_STATUS */
  1950. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1951. .max_rings = 12,
  1952. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1953. .lmac_ring = FALSE,
  1954. .ring_dir = HAL_SRNG_DST_RING,
  1955. .reg_start = {
  1956. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1957. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1958. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1959. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1960. },
  1961. /* TODO: check destination status ring registers */
  1962. .reg_size = {
  1963. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1964. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1965. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1966. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1967. },
  1968. .max_size =
  1969. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1970. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1971. },
  1972. { /* WBM_IDLE_LINK */
  1973. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1974. .max_rings = 1,
  1975. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1976. .lmac_ring = FALSE,
  1977. .ring_dir = HAL_SRNG_SRC_RING,
  1978. .reg_start = {
  1979. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1980. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1981. },
  1982. /* Single ring - provide ring size if multiple rings of this
  1983. * type are supported
  1984. */
  1985. .reg_size = {},
  1986. .max_size =
  1987. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1988. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1989. },
  1990. { /* SW2WBM_RELEASE */
  1991. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1992. .max_rings = 1,
  1993. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1994. .lmac_ring = FALSE,
  1995. .ring_dir = HAL_SRNG_SRC_RING,
  1996. .reg_start = {
  1997. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1998. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1999. },
  2000. /* Single ring - provide ring size if multiple rings of this
  2001. * type are supported
  2002. */
  2003. .reg_size = {},
  2004. .max_size =
  2005. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2006. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2007. },
  2008. { /* WBM2SW_RELEASE */
  2009. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2010. .max_rings = 4,
  2011. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2012. .lmac_ring = FALSE,
  2013. .ring_dir = HAL_SRNG_DST_RING,
  2014. .reg_start = {
  2015. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2016. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2017. },
  2018. .reg_size = {
  2019. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2020. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2021. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2022. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2023. },
  2024. .max_size =
  2025. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2026. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2027. },
  2028. { /* RXDMA_BUF */
  2029. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2030. #ifdef IPA_OFFLOAD
  2031. .max_rings = 3,
  2032. #else
  2033. .max_rings = 2,
  2034. #endif
  2035. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2036. .lmac_ring = TRUE,
  2037. .ring_dir = HAL_SRNG_SRC_RING,
  2038. /* reg_start is not set because LMAC rings are not accessed
  2039. * from host
  2040. */
  2041. .reg_start = {},
  2042. .reg_size = {},
  2043. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2044. },
  2045. { /* RXDMA_DST */
  2046. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2047. .max_rings = 1,
  2048. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2049. .lmac_ring = TRUE,
  2050. .ring_dir = HAL_SRNG_DST_RING,
  2051. /* reg_start is not set because LMAC rings are not accessed
  2052. * from host
  2053. */
  2054. .reg_start = {},
  2055. .reg_size = {},
  2056. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2057. },
  2058. { /* RXDMA_MONITOR_BUF */
  2059. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2060. .max_rings = 1,
  2061. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2062. .lmac_ring = TRUE,
  2063. .ring_dir = HAL_SRNG_SRC_RING,
  2064. /* reg_start is not set because LMAC rings are not accessed
  2065. * from host
  2066. */
  2067. .reg_start = {},
  2068. .reg_size = {},
  2069. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2070. },
  2071. { /* RXDMA_MONITOR_STATUS */
  2072. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2073. .max_rings = 1,
  2074. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2075. .lmac_ring = TRUE,
  2076. .ring_dir = HAL_SRNG_SRC_RING,
  2077. /* reg_start is not set because LMAC rings are not accessed
  2078. * from host
  2079. */
  2080. .reg_start = {},
  2081. .reg_size = {},
  2082. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2083. },
  2084. { /* RXDMA_MONITOR_DST */
  2085. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2086. .max_rings = 1,
  2087. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2088. .lmac_ring = TRUE,
  2089. .ring_dir = HAL_SRNG_DST_RING,
  2090. /* reg_start is not set because LMAC rings are not accessed
  2091. * from host
  2092. */
  2093. .reg_start = {},
  2094. .reg_size = {},
  2095. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2096. },
  2097. { /* RXDMA_MONITOR_DESC */
  2098. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2099. .max_rings = 1,
  2100. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2101. .lmac_ring = TRUE,
  2102. .ring_dir = HAL_SRNG_SRC_RING,
  2103. /* reg_start is not set because LMAC rings are not accessed
  2104. * from host
  2105. */
  2106. .reg_start = {},
  2107. .reg_size = {},
  2108. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2109. },
  2110. { /* DIR_BUF_RX_DMA_SRC */
  2111. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2112. /* one ring for spectral and one ring for cfr */
  2113. .max_rings = 2,
  2114. .entry_size = 2,
  2115. .lmac_ring = TRUE,
  2116. .ring_dir = HAL_SRNG_SRC_RING,
  2117. /* reg_start is not set because LMAC rings are not accessed
  2118. * from host
  2119. */
  2120. .reg_start = {},
  2121. .reg_size = {},
  2122. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2123. },
  2124. #ifdef WLAN_FEATURE_CIF_CFR
  2125. { /* WIFI_POS_SRC */
  2126. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2127. .max_rings = 1,
  2128. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2129. .lmac_ring = TRUE,
  2130. .ring_dir = HAL_SRNG_SRC_RING,
  2131. /* reg_start is not set because LMAC rings are not accessed
  2132. * from host
  2133. */
  2134. .reg_start = {},
  2135. .reg_size = {},
  2136. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2137. },
  2138. #endif
  2139. { /* REO2PPE */ 0},
  2140. { /* PPE2TCL */ 0},
  2141. { /* PPE_RELEASE */ 0},
  2142. { /* TX_MONITOR_BUF */ 0},
  2143. { /* TX_MONITOR_DST */ 0},
  2144. { /* SW2RXDMA_NEW */ 0},
  2145. };
  2146. /**
  2147. * hal_qcn9000_attach()- Attach 9000 target specific hal_soc ops,
  2148. * offset and srng table
  2149. * Return: void
  2150. */
  2151. void hal_qcn9000_attach(struct hal_soc *hal_soc)
  2152. {
  2153. hal_soc->hw_srng_table = hw_srng_table_9000;
  2154. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2155. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2156. hal_hw_txrx_ops_attach_qcn9000(hal_soc);
  2157. if (hal_soc->static_window_map)
  2158. hal_write_window_register(hal_soc);
  2159. }