hal_qcn6122.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "hal_li_hw_headers.h"
  18. #include "hal_internal.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #include "hal_qcn6122_rx.h"
  24. #include "hal_api_mon.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  35. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  36. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  53. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  56. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  57. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  58. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  59. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  64. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  66. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  67. STATUS_HEADER_REO_STATUS_NUMBER
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. STATUS_HEADER_TIMESTAMP
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #define CE_WINDOW_ADDRESS_6122 \
  107. ((SOC_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #define UMAC_WINDOW_ADDRESS_6122 \
  109. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  110. #define WINDOW_CONFIGURATION_VALUE_6122 \
  111. ((CE_WINDOW_ADDRESS_6122 << 6) |\
  112. (UMAC_WINDOW_ADDRESS_6122 << 12) | \
  113. WINDOW_ENABLE_BIT)
  114. #include "hal_qcn6122_tx.h"
  115. #include <hal_generic_api.h>
  116. #include "hal_li_rx.h"
  117. #include "hal_li_api.h"
  118. #include "hal_li_generic_api.h"
  119. /**
  120. * hal_rx_sw_mon_desc_info_get_6122(): API to read the
  121. * sw monitor ring descriptor
  122. *
  123. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  124. * @desc_info_buf: Descriptor info buffer to which
  125. * sw monitor ring descriptor is populated to
  126. *
  127. * Return: void
  128. */
  129. static void
  130. hal_rx_sw_mon_desc_info_get_6122(hal_ring_desc_t rxdma_dst_ring_desc,
  131. hal_rx_mon_desc_info_t desc_info_buf)
  132. {
  133. struct sw_monitor_ring *sw_mon_ring =
  134. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  135. struct buffer_addr_info *buf_addr_info;
  136. uint32_t *mpdu_info;
  137. uint32_t loop_cnt;
  138. struct hal_rx_mon_desc_info *desc_info;
  139. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  140. mpdu_info = (uint32_t *)&sw_mon_ring->
  141. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  142. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  143. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  144. /* Get msdu link descriptor buf_addr_info */
  145. buf_addr_info = &sw_mon_ring->
  146. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  147. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  148. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  149. buf_addr_info)) << 32);
  150. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  151. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  152. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  153. | ((uint64_t)
  154. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  155. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  156. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. END_OF_PPDU);
  159. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. STATUS_BUF_COUNT);
  162. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_6,
  164. RXDMA_PUSH_REASON);
  165. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  166. SW_MONITOR_RING_7,
  167. PHY_PPDU_ID);
  168. }
  169. /**
  170. * hal_rx_msdu_start_nss_get_6122(): API to get the NSS
  171. * Interval from rx_msdu_start
  172. *
  173. * @buf: pointer to the start of RX PKT TLV header
  174. * Return: uint32_t(nss)
  175. */
  176. static uint32_t hal_rx_msdu_start_nss_get_6122(uint8_t *buf)
  177. {
  178. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  179. struct rx_msdu_start *msdu_start =
  180. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  181. uint8_t mimo_ss_bitmap;
  182. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  183. return qdf_get_hweight8(mimo_ss_bitmap);
  184. }
  185. /**
  186. * hal_rx_mon_hw_desc_get_mpdu_status_6122(): Retrieve MPDU status
  187. *
  188. * @ hw_desc_addr: Start address of Rx HW TLVs
  189. * @ rs: Status for monitor mode
  190. *
  191. * Return: void
  192. */
  193. static void hal_rx_mon_hw_desc_get_mpdu_status_6122(void *hw_desc_addr,
  194. struct mon_rx_status *rs)
  195. {
  196. struct rx_msdu_start *rx_msdu_start;
  197. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  198. uint32_t reg_value;
  199. const uint32_t sgi_hw_to_cdp[] = {
  200. CDP_SGI_0_8_US,
  201. CDP_SGI_0_4_US,
  202. CDP_SGI_1_6_US,
  203. CDP_SGI_3_2_US,
  204. };
  205. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  206. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  207. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  208. RX_MSDU_START_5, USER_RSSI);
  209. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  210. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  211. rs->sgi = sgi_hw_to_cdp[reg_value];
  212. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  213. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  214. /* TODO: rs->beamformed should be set for SU beamforming also */
  215. }
  216. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  217. /**
  218. * hal_get_link_desc_size_6122(): API to get the link desc size
  219. *
  220. * Return: uint32_t
  221. */
  222. static uint32_t hal_get_link_desc_size_6122(void)
  223. {
  224. return LINK_DESC_SIZE;
  225. }
  226. /**
  227. * hal_rx_get_tlv_6122(): API to get the tlv
  228. *
  229. * @rx_tlv: TLV data extracted from the rx packet
  230. * Return: uint8_t
  231. */
  232. static uint8_t hal_rx_get_tlv_6122(void *rx_tlv)
  233. {
  234. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  235. }
  236. /**
  237. * hal_rx_mpdu_start_tlv_tag_valid_6122 () - API to check if RX_MPDU_START
  238. * tlv tag is valid
  239. *
  240. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  241. *
  242. * Return: true if RX_MPDU_START is valied, else false.
  243. */
  244. uint8_t hal_rx_mpdu_start_tlv_tag_valid_6122(void *rx_tlv_hdr)
  245. {
  246. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  247. uint32_t tlv_tag;
  248. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  249. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  250. }
  251. /**
  252. * hal_rx_wbm_err_msdu_continuation_get_6122 () - API to check if WBM
  253. * msdu continuation bit is set
  254. *
  255. *@wbm_desc: wbm release ring descriptor
  256. *
  257. * Return: true if msdu continuation bit is set.
  258. */
  259. uint8_t hal_rx_wbm_err_msdu_continuation_get_6122(void *wbm_desc)
  260. {
  261. uint32_t comp_desc =
  262. *(uint32_t *)(((uint8_t *)wbm_desc) +
  263. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  264. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  265. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  266. }
  267. /**
  268. * hal_rx_proc_phyrx_other_receive_info_tlv_6122(): API to get tlv info
  269. *
  270. * Return: uint32_t
  271. */
  272. static inline
  273. void hal_rx_proc_phyrx_other_receive_info_tlv_6122(void *rx_tlv_hdr,
  274. void *ppdu_info_hdl)
  275. {
  276. }
  277. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  278. static inline
  279. void hal_rx_get_bb_info_6122(void *rx_tlv,
  280. void *ppdu_info_hdl)
  281. {
  282. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  283. ppdu_info->cfr_info.bb_captured_channel =
  284. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  285. ppdu_info->cfr_info.bb_captured_timeout =
  286. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  287. ppdu_info->cfr_info.bb_captured_reason =
  288. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  289. }
  290. static inline
  291. void hal_rx_get_rtt_info_6122(void *rx_tlv,
  292. void *ppdu_info_hdl)
  293. {
  294. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  295. ppdu_info->cfr_info.rx_location_info_valid =
  296. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  297. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  298. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  299. HAL_RX_GET(rx_tlv,
  300. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  301. RTT_CHE_BUFFER_POINTER_LOW32);
  302. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  303. HAL_RX_GET(rx_tlv,
  304. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  305. RTT_CHE_BUFFER_POINTER_HIGH8);
  306. ppdu_info->cfr_info.chan_capture_status =
  307. HAL_RX_GET(rx_tlv,
  308. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  309. RESERVED_8);
  310. }
  311. #endif
  312. /**
  313. * hal_rx_dump_msdu_start_tlv_6122() : dump RX msdu_start TLV in structured
  314. * human readable format.
  315. * @ msdu_start: pointer the msdu_start TLV in pkt.
  316. * @ dbg_level: log level.
  317. *
  318. * Return: void
  319. */
  320. static void hal_rx_dump_msdu_start_tlv_6122(void *msdustart,
  321. uint8_t dbg_level)
  322. {
  323. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  324. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  325. "rx_msdu_start tlv - "
  326. "rxpcu_mpdu_filter_in_category: %d "
  327. "sw_frame_group_id: %d "
  328. "phy_ppdu_id: %d "
  329. "msdu_length: %d "
  330. "ipsec_esp: %d "
  331. "l3_offset: %d "
  332. "ipsec_ah: %d "
  333. "l4_offset: %d "
  334. "msdu_number: %d "
  335. "decap_format: %d "
  336. "ipv4_proto: %d "
  337. "ipv6_proto: %d "
  338. "tcp_proto: %d "
  339. "udp_proto: %d "
  340. "ip_frag: %d "
  341. "tcp_only_ack: %d "
  342. "da_is_bcast_mcast: %d "
  343. "ip4_protocol_ip6_next_header: %d "
  344. "toeplitz_hash_2_or_4: %d "
  345. "flow_id_toeplitz: %d "
  346. "user_rssi: %d "
  347. "pkt_type: %d "
  348. "stbc: %d "
  349. "sgi: %d "
  350. "rate_mcs: %d "
  351. "receive_bandwidth: %d "
  352. "reception_type: %d "
  353. "ppdu_start_timestamp: %d "
  354. "sw_phy_meta_data: %d ",
  355. msdu_start->rxpcu_mpdu_filter_in_category,
  356. msdu_start->sw_frame_group_id,
  357. msdu_start->phy_ppdu_id,
  358. msdu_start->msdu_length,
  359. msdu_start->ipsec_esp,
  360. msdu_start->l3_offset,
  361. msdu_start->ipsec_ah,
  362. msdu_start->l4_offset,
  363. msdu_start->msdu_number,
  364. msdu_start->decap_format,
  365. msdu_start->ipv4_proto,
  366. msdu_start->ipv6_proto,
  367. msdu_start->tcp_proto,
  368. msdu_start->udp_proto,
  369. msdu_start->ip_frag,
  370. msdu_start->tcp_only_ack,
  371. msdu_start->da_is_bcast_mcast,
  372. msdu_start->ip4_protocol_ip6_next_header,
  373. msdu_start->toeplitz_hash_2_or_4,
  374. msdu_start->flow_id_toeplitz,
  375. msdu_start->user_rssi,
  376. msdu_start->pkt_type,
  377. msdu_start->stbc,
  378. msdu_start->sgi,
  379. msdu_start->rate_mcs,
  380. msdu_start->receive_bandwidth,
  381. msdu_start->reception_type,
  382. msdu_start->ppdu_start_timestamp,
  383. msdu_start->sw_phy_meta_data);
  384. }
  385. /**
  386. * hal_rx_dump_msdu_end_tlv_6122: dump RX msdu_end TLV in structured
  387. * human readable format.
  388. * @ msdu_end: pointer the msdu_end TLV in pkt.
  389. * @ dbg_level: log level.
  390. *
  391. * Return: void
  392. */
  393. static void hal_rx_dump_msdu_end_tlv_6122(void *msduend,
  394. uint8_t dbg_level)
  395. {
  396. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  397. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  398. "rx_msdu_end tlv - "
  399. "rxpcu_mpdu_filter_in_category: %d "
  400. "sw_frame_group_id: %d "
  401. "phy_ppdu_id: %d "
  402. "ip_hdr_chksum: %d "
  403. "reported_mpdu_length: %d "
  404. "key_id_octet: %d "
  405. "cce_super_rule: %d "
  406. "cce_classify_not_done_truncat: %d "
  407. "cce_classify_not_done_cce_dis: %d "
  408. "rule_indication_31_0: %d "
  409. "rule_indication_63_32: %d "
  410. "da_offset: %d "
  411. "sa_offset: %d "
  412. "da_offset_valid: %d "
  413. "sa_offset_valid: %d "
  414. "ipv6_options_crc: %d "
  415. "tcp_seq_number: %d "
  416. "tcp_ack_number: %d "
  417. "tcp_flag: %d "
  418. "lro_eligible: %d "
  419. "window_size: %d "
  420. "tcp_udp_chksum: %d "
  421. "sa_idx_timeout: %d "
  422. "da_idx_timeout: %d "
  423. "msdu_limit_error: %d "
  424. "flow_idx_timeout: %d "
  425. "flow_idx_invalid: %d "
  426. "wifi_parser_error: %d "
  427. "amsdu_parser_error: %d "
  428. "sa_is_valid: %d "
  429. "da_is_valid: %d "
  430. "da_is_mcbc: %d "
  431. "l3_header_padding: %d "
  432. "first_msdu: %d "
  433. "last_msdu: %d "
  434. "sa_idx: %d "
  435. "msdu_drop: %d "
  436. "reo_destination_indication: %d "
  437. "flow_idx: %d "
  438. "fse_metadata: %d "
  439. "cce_metadata: %d "
  440. "sa_sw_peer_id: %d ",
  441. msdu_end->rxpcu_mpdu_filter_in_category,
  442. msdu_end->sw_frame_group_id,
  443. msdu_end->phy_ppdu_id,
  444. msdu_end->ip_hdr_chksum,
  445. msdu_end->reported_mpdu_length,
  446. msdu_end->key_id_octet,
  447. msdu_end->cce_super_rule,
  448. msdu_end->cce_classify_not_done_truncate,
  449. msdu_end->cce_classify_not_done_cce_dis,
  450. msdu_end->rule_indication_31_0,
  451. msdu_end->rule_indication_63_32,
  452. msdu_end->da_offset,
  453. msdu_end->sa_offset,
  454. msdu_end->da_offset_valid,
  455. msdu_end->sa_offset_valid,
  456. msdu_end->ipv6_options_crc,
  457. msdu_end->tcp_seq_number,
  458. msdu_end->tcp_ack_number,
  459. msdu_end->tcp_flag,
  460. msdu_end->lro_eligible,
  461. msdu_end->window_size,
  462. msdu_end->tcp_udp_chksum,
  463. msdu_end->sa_idx_timeout,
  464. msdu_end->da_idx_timeout,
  465. msdu_end->msdu_limit_error,
  466. msdu_end->flow_idx_timeout,
  467. msdu_end->flow_idx_invalid,
  468. msdu_end->wifi_parser_error,
  469. msdu_end->amsdu_parser_error,
  470. msdu_end->sa_is_valid,
  471. msdu_end->da_is_valid,
  472. msdu_end->da_is_mcbc,
  473. msdu_end->l3_header_padding,
  474. msdu_end->first_msdu,
  475. msdu_end->last_msdu,
  476. msdu_end->sa_idx,
  477. msdu_end->msdu_drop,
  478. msdu_end->reo_destination_indication,
  479. msdu_end->flow_idx,
  480. msdu_end->fse_metadata,
  481. msdu_end->cce_metadata,
  482. msdu_end->sa_sw_peer_id);
  483. }
  484. /**
  485. * hal_rx_mpdu_start_tid_get_6122(): API to get tid
  486. * from rx_msdu_start
  487. *
  488. * @buf: pointer to the start of RX PKT TLV header
  489. * Return: uint32_t(tid value)
  490. */
  491. static uint32_t hal_rx_mpdu_start_tid_get_6122(uint8_t *buf)
  492. {
  493. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  494. struct rx_mpdu_start *mpdu_start =
  495. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  496. uint32_t tid;
  497. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  498. return tid;
  499. }
  500. /**
  501. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  502. * Interval from rx_msdu_start
  503. *
  504. * @buf: pointer to the start of RX PKT TLV header
  505. * Return: uint32_t(reception_type)
  506. */
  507. static uint32_t hal_rx_msdu_start_reception_type_get_6122(uint8_t *buf)
  508. {
  509. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  510. struct rx_msdu_start *msdu_start =
  511. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  512. uint32_t reception_type;
  513. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  514. return reception_type;
  515. }
  516. /**
  517. * hal_rx_msdu_end_da_idx_get_6122: API to get da_idx
  518. * from rx_msdu_end TLV
  519. *
  520. * @ buf: pointer to the start of RX PKT TLV headers
  521. * Return: da index
  522. */
  523. static uint16_t hal_rx_msdu_end_da_idx_get_6122(uint8_t *buf)
  524. {
  525. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  526. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  527. uint16_t da_idx;
  528. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  529. return da_idx;
  530. }
  531. /**
  532. * hal_rx_get_rx_fragment_number_6122(): Function to retrieve rx fragment number
  533. *
  534. * @nbuf: Network buffer
  535. * Returns: rx fragment number
  536. */
  537. static
  538. uint8_t hal_rx_get_rx_fragment_number_6122(uint8_t *buf)
  539. {
  540. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  541. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  542. /* Return first 4 bits as fragment number */
  543. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  544. DOT11_SEQ_FRAG_MASK);
  545. }
  546. /**
  547. * hal_rx_msdu_end_da_is_mcbc_get_6122(): API to check if pkt is MCBC
  548. * from rx_msdu_end TLV
  549. *
  550. * @ buf: pointer to the start of RX PKT TLV headers
  551. * Return: da_is_mcbc
  552. */
  553. static uint8_t
  554. hal_rx_msdu_end_da_is_mcbc_get_6122(uint8_t *buf)
  555. {
  556. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  557. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  558. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  559. }
  560. /**
  561. * hal_rx_msdu_end_sa_is_valid_get_6122(): API to get_6122 the
  562. * sa_is_valid bit from rx_msdu_end TLV
  563. *
  564. * @ buf: pointer to the start of RX PKT TLV headers
  565. * Return: sa_is_valid bit
  566. */
  567. static uint8_t
  568. hal_rx_msdu_end_sa_is_valid_get_6122(uint8_t *buf)
  569. {
  570. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  571. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  572. uint8_t sa_is_valid;
  573. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  574. return sa_is_valid;
  575. }
  576. /**
  577. * hal_rx_msdu_end_sa_idx_get_6122(): API to get_6122 the
  578. * sa_idx from rx_msdu_end TLV
  579. *
  580. * @ buf: pointer to the start of RX PKT TLV headers
  581. * Return: sa_idx (SA AST index)
  582. */
  583. static uint16_t hal_rx_msdu_end_sa_idx_get_6122(uint8_t *buf)
  584. {
  585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  586. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  587. uint16_t sa_idx;
  588. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  589. return sa_idx;
  590. }
  591. /**
  592. * hal_rx_desc_is_first_msdu_6122() - Check if first msdu
  593. *
  594. * @hal_soc_hdl: hal_soc handle
  595. * @hw_desc_addr: hardware descriptor address
  596. *
  597. * Return: 0 - success/ non-zero failure
  598. */
  599. static uint32_t hal_rx_desc_is_first_msdu_6122(void *hw_desc_addr)
  600. {
  601. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  602. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  603. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  604. }
  605. /**
  606. * hal_rx_msdu_end_l3_hdr_padding_get_6122(): API to get_6122 the
  607. * l3_header padding from rx_msdu_end TLV
  608. *
  609. * @ buf: pointer to the start of RX PKT TLV headers
  610. * Return: number of l3 header padding bytes
  611. */
  612. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6122(uint8_t *buf)
  613. {
  614. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  615. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  616. uint32_t l3_header_padding;
  617. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  618. return l3_header_padding;
  619. }
  620. /**
  621. * @ hal_rx_encryption_info_valid_6122: Returns encryption type.
  622. *
  623. * @ buf: rx_tlv_hdr of the received packet
  624. * @ Return: encryption type
  625. */
  626. inline uint32_t hal_rx_encryption_info_valid_6122(uint8_t *buf)
  627. {
  628. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  629. struct rx_mpdu_start *mpdu_start =
  630. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  631. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  632. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  633. return encryption_info;
  634. }
  635. /*
  636. * @ hal_rx_print_pn_6122: Prints the PN of rx packet.
  637. *
  638. * @ buf: rx_tlv_hdr of the received packet
  639. * @ Return: void
  640. */
  641. static void hal_rx_print_pn_6122(uint8_t *buf)
  642. {
  643. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  644. struct rx_mpdu_start *mpdu_start =
  645. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  646. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  647. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  648. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  649. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  650. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  651. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  652. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  653. }
  654. /**
  655. * hal_rx_msdu_end_first_msdu_get_6122: API to get first msdu status
  656. * from rx_msdu_end TLV
  657. *
  658. * @ buf: pointer to the start of RX PKT TLV headers
  659. * Return: first_msdu
  660. */
  661. static uint8_t hal_rx_msdu_end_first_msdu_get_6122(uint8_t *buf)
  662. {
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  665. uint8_t first_msdu;
  666. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  667. return first_msdu;
  668. }
  669. /**
  670. * hal_rx_msdu_end_da_is_valid_get_6122: API to check if da is valid
  671. * from rx_msdu_end TLV
  672. *
  673. * @ buf: pointer to the start of RX PKT TLV headers
  674. * Return: da_is_valid
  675. */
  676. static uint8_t hal_rx_msdu_end_da_is_valid_get_6122(uint8_t *buf)
  677. {
  678. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  679. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  680. uint8_t da_is_valid;
  681. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  682. return da_is_valid;
  683. }
  684. /**
  685. * hal_rx_msdu_end_last_msdu_get_6122: API to get last msdu status
  686. * from rx_msdu_end TLV
  687. *
  688. * @ buf: pointer to the start of RX PKT TLV headers
  689. * Return: last_msdu
  690. */
  691. static uint8_t hal_rx_msdu_end_last_msdu_get_6122(uint8_t *buf)
  692. {
  693. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  694. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  695. uint8_t last_msdu;
  696. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  697. return last_msdu;
  698. }
  699. /*
  700. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  701. *
  702. * @nbuf: Network buffer
  703. * Returns: value of mpdu 4th address valid field
  704. */
  705. inline bool hal_rx_get_mpdu_mac_ad4_valid_6122(uint8_t *buf)
  706. {
  707. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  708. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  709. bool ad4_valid = 0;
  710. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  711. return ad4_valid;
  712. }
  713. /**
  714. * hal_rx_mpdu_start_sw_peer_id_get_6122: Retrieve sw peer_id
  715. * @buf: network buffer
  716. *
  717. * Return: sw peer_id
  718. */
  719. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6122(uint8_t *buf)
  720. {
  721. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  722. struct rx_mpdu_start *mpdu_start =
  723. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  724. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  725. &mpdu_start->rx_mpdu_info_details);
  726. }
  727. /*
  728. * hal_rx_mpdu_get_to_ds_6122(): API to get the tods info
  729. * from rx_mpdu_start
  730. *
  731. * @buf: pointer to the start of RX PKT TLV header
  732. * Return: uint32_t(to_ds)
  733. */
  734. static uint32_t hal_rx_mpdu_get_to_ds_6122(uint8_t *buf)
  735. {
  736. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  737. struct rx_mpdu_start *mpdu_start =
  738. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  739. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  740. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  741. }
  742. /*
  743. * hal_rx_mpdu_get_fr_ds_6122(): API to get the from ds info
  744. * from rx_mpdu_start
  745. *
  746. * @buf: pointer to the start of RX PKT TLV header
  747. * Return: uint32_t(fr_ds)
  748. */
  749. static uint32_t hal_rx_mpdu_get_fr_ds_6122(uint8_t *buf)
  750. {
  751. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  752. struct rx_mpdu_start *mpdu_start =
  753. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  754. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  755. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  756. }
  757. /*
  758. * hal_rx_get_mpdu_frame_control_valid_6122(): Retrieves mpdu
  759. * frame control valid
  760. *
  761. * @nbuf: Network buffer
  762. * Returns: value of frame control valid field
  763. */
  764. static uint8_t hal_rx_get_mpdu_frame_control_valid_6122(uint8_t *buf)
  765. {
  766. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  767. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  768. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  769. }
  770. /*
  771. * hal_rx_mpdu_get_addr1_6122(): API to check get address1 of the mpdu
  772. *
  773. * @buf: pointer to the start of RX PKT TLV headera
  774. * @mac_addr: pointer to mac address
  775. * Return: success/failure
  776. */
  777. static QDF_STATUS hal_rx_mpdu_get_addr1_6122(uint8_t *buf,
  778. uint8_t *mac_addr)
  779. {
  780. struct __attribute__((__packed__)) hal_addr1 {
  781. uint32_t ad1_31_0;
  782. uint16_t ad1_47_32;
  783. };
  784. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  785. struct rx_mpdu_start *mpdu_start =
  786. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  787. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  788. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  789. uint32_t mac_addr_ad1_valid;
  790. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  791. if (mac_addr_ad1_valid) {
  792. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  793. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  794. return QDF_STATUS_SUCCESS;
  795. }
  796. return QDF_STATUS_E_FAILURE;
  797. }
  798. /*
  799. * hal_rx_mpdu_get_addr2_6122(): API to check get address2 of the mpdu
  800. * in the packet
  801. *
  802. * @buf: pointer to the start of RX PKT TLV header
  803. * @mac_addr: pointer to mac address
  804. * Return: success/failure
  805. */
  806. static QDF_STATUS hal_rx_mpdu_get_addr2_6122(uint8_t *buf, uint8_t *mac_addr)
  807. {
  808. struct __attribute__((__packed__)) hal_addr2 {
  809. uint16_t ad2_15_0;
  810. uint32_t ad2_47_16;
  811. };
  812. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  813. struct rx_mpdu_start *mpdu_start =
  814. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  815. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  816. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  817. uint32_t mac_addr_ad2_valid;
  818. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  819. if (mac_addr_ad2_valid) {
  820. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  821. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  822. return QDF_STATUS_SUCCESS;
  823. }
  824. return QDF_STATUS_E_FAILURE;
  825. }
  826. /*
  827. * hal_rx_mpdu_get_addr3_6122(): API to get address3 of the mpdu
  828. * in the packet
  829. *
  830. * @buf: pointer to the start of RX PKT TLV header
  831. * @mac_addr: pointer to mac address
  832. * Return: success/failure
  833. */
  834. static QDF_STATUS hal_rx_mpdu_get_addr3_6122(uint8_t *buf, uint8_t *mac_addr)
  835. {
  836. struct __attribute__((__packed__)) hal_addr3 {
  837. uint32_t ad3_31_0;
  838. uint16_t ad3_47_32;
  839. };
  840. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  841. struct rx_mpdu_start *mpdu_start =
  842. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  843. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  844. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  845. uint32_t mac_addr_ad3_valid;
  846. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  847. if (mac_addr_ad3_valid) {
  848. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  849. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  850. return QDF_STATUS_SUCCESS;
  851. }
  852. return QDF_STATUS_E_FAILURE;
  853. }
  854. /*
  855. * hal_rx_mpdu_get_addr4_6122(): API to get address4 of the mpdu
  856. * in the packet
  857. *
  858. * @buf: pointer to the start of RX PKT TLV header
  859. * @mac_addr: pointer to mac address
  860. * Return: success/failure
  861. */
  862. static QDF_STATUS hal_rx_mpdu_get_addr4_6122(uint8_t *buf, uint8_t *mac_addr)
  863. {
  864. struct __attribute__((__packed__)) hal_addr4 {
  865. uint32_t ad4_31_0;
  866. uint16_t ad4_47_32;
  867. };
  868. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  869. struct rx_mpdu_start *mpdu_start =
  870. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  871. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  872. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  873. uint32_t mac_addr_ad4_valid;
  874. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  875. if (mac_addr_ad4_valid) {
  876. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  877. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  878. return QDF_STATUS_SUCCESS;
  879. }
  880. return QDF_STATUS_E_FAILURE;
  881. }
  882. /*
  883. * hal_rx_get_mpdu_sequence_control_valid_6122(): Get mpdu
  884. * sequence control valid
  885. *
  886. * @nbuf: Network buffer
  887. * Returns: value of sequence control valid field
  888. */
  889. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6122(uint8_t *buf)
  890. {
  891. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  892. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  893. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  894. }
  895. /**
  896. * hal_rx_is_unicast_6122: check packet is unicast frame or not.
  897. *
  898. * @ buf: pointer to rx pkt TLV.
  899. *
  900. * Return: true on unicast.
  901. */
  902. static bool hal_rx_is_unicast_6122(uint8_t *buf)
  903. {
  904. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  905. struct rx_mpdu_start *mpdu_start =
  906. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  907. uint32_t grp_id;
  908. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  909. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  910. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  911. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  912. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  913. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  914. }
  915. /**
  916. * hal_rx_tid_get_6122: get tid based on qos control valid.
  917. * @hal_soc_hdl: hal soc handle
  918. * @buf: pointer to rx pkt TLV.
  919. *
  920. * Return: tid
  921. */
  922. static uint32_t hal_rx_tid_get_6122(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  923. {
  924. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  925. struct rx_mpdu_start *mpdu_start =
  926. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  927. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  928. uint8_t qos_control_valid =
  929. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  930. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  931. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  932. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  933. if (qos_control_valid)
  934. return hal_rx_mpdu_start_tid_get_6122(buf);
  935. return HAL_RX_NON_QOS_TID;
  936. }
  937. /**
  938. * hal_rx_hw_desc_get_ppduid_get_6122(): retrieve ppdu id
  939. * @rx_tlv_hdr: rx tlv header
  940. * @rxdma_dst_ring_desc: rxdma HW descriptor
  941. *
  942. * Return: ppdu id
  943. */
  944. static uint32_t hal_rx_hw_desc_get_ppduid_get_6122(void *rx_tlv_hdr,
  945. void *rxdma_dst_ring_desc)
  946. {
  947. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  948. return reo_ent->phy_ppdu_id;
  949. }
  950. /**
  951. * hal_reo_status_get_header_6122 - Process reo desc info
  952. * @ring_desc: REO status ring descriptor
  953. * @b - tlv type info
  954. * @h1 - Pointer to hal_reo_status_header where info to be stored
  955. *
  956. * Return - none.
  957. *
  958. */
  959. static void hal_reo_status_get_header_6122(hal_ring_desc_t ring_desc, int b,
  960. void *h1)
  961. {
  962. uint32_t *d = (uint32_t *)ring_desc;
  963. uint32_t val1 = 0;
  964. struct hal_reo_status_header *h =
  965. (struct hal_reo_status_header *)h1;
  966. /* Offsets of descriptor fields defined in HW headers start
  967. * from the field after TLV header
  968. */
  969. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  970. switch (b) {
  971. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  972. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  973. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  974. break;
  975. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  976. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  977. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  978. break;
  979. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  980. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  981. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  982. break;
  983. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  984. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  985. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  986. break;
  987. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  988. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  989. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  990. break;
  991. case HAL_REO_DESC_THRES_STATUS_TLV:
  992. val1 =
  993. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  994. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  995. break;
  996. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  997. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  998. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  999. break;
  1000. default:
  1001. qdf_nofl_err("ERROR: Unknown tlv\n");
  1002. break;
  1003. }
  1004. h->cmd_num =
  1005. HAL_GET_FIELD(
  1006. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1007. val1);
  1008. h->exec_time =
  1009. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1010. CMD_EXECUTION_TIME, val1);
  1011. h->status =
  1012. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1013. REO_CMD_EXECUTION_STATUS, val1);
  1014. switch (b) {
  1015. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1016. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1017. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1018. break;
  1019. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1020. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1021. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1022. break;
  1023. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1024. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1025. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1026. break;
  1027. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1028. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1029. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1030. break;
  1031. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1032. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1033. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1034. break;
  1035. case HAL_REO_DESC_THRES_STATUS_TLV:
  1036. val1 =
  1037. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1038. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1039. break;
  1040. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1041. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1042. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1043. break;
  1044. default:
  1045. qdf_nofl_err("ERROR: Unknown tlv\n");
  1046. break;
  1047. }
  1048. h->tstamp =
  1049. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1050. }
  1051. /**
  1052. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122():
  1053. * Retrieve qos control valid bit from the tlv.
  1054. * @buf: pointer to rx pkt TLV.
  1055. *
  1056. * Return: qos control value.
  1057. */
  1058. static inline uint32_t
  1059. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122(uint8_t *buf)
  1060. {
  1061. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1062. struct rx_mpdu_start *mpdu_start =
  1063. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1064. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1065. &mpdu_start->rx_mpdu_info_details);
  1066. }
  1067. /**
  1068. * hal_rx_msdu_end_sa_sw_peer_id_get_6122(): API to get the
  1069. * sa_sw_peer_id from rx_msdu_end TLV
  1070. * @buf: pointer to the start of RX PKT TLV headers
  1071. *
  1072. * Return: sa_sw_peer_id index
  1073. */
  1074. static inline uint32_t
  1075. hal_rx_msdu_end_sa_sw_peer_id_get_6122(uint8_t *buf)
  1076. {
  1077. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1078. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1079. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1080. }
  1081. /**
  1082. * hal_tx_desc_set_mesh_en_6122 - Set mesh_enable flag in Tx descriptor
  1083. * @desc: Handle to Tx Descriptor
  1084. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1085. * enabling the interpretation of the 'Mesh Control Present' bit
  1086. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1087. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1088. * is present between the header and the LLC.
  1089. *
  1090. * Return: void
  1091. */
  1092. static inline
  1093. void hal_tx_desc_set_mesh_en_6122(void *desc, uint8_t en)
  1094. {
  1095. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1096. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1097. }
  1098. static
  1099. void *hal_rx_msdu0_buffer_addr_lsb_6122(void *link_desc_va)
  1100. {
  1101. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1102. }
  1103. static
  1104. void *hal_rx_msdu_desc_info_ptr_get_6122(void *msdu0)
  1105. {
  1106. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1107. }
  1108. static
  1109. void *hal_ent_mpdu_desc_info_6122(void *ent_ring_desc)
  1110. {
  1111. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1112. }
  1113. static
  1114. void *hal_dst_mpdu_desc_info_6122(void *dst_ring_desc)
  1115. {
  1116. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1117. }
  1118. static
  1119. uint8_t hal_rx_get_fc_valid_6122(uint8_t *buf)
  1120. {
  1121. return HAL_RX_GET_FC_VALID(buf);
  1122. }
  1123. static uint8_t hal_rx_get_to_ds_flag_6122(uint8_t *buf)
  1124. {
  1125. return HAL_RX_GET_TO_DS_FLAG(buf);
  1126. }
  1127. static uint8_t hal_rx_get_mac_addr2_valid_6122(uint8_t *buf)
  1128. {
  1129. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1130. }
  1131. static uint8_t hal_rx_get_filter_category_6122(uint8_t *buf)
  1132. {
  1133. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1134. }
  1135. static uint32_t
  1136. hal_rx_get_ppdu_id_6122(uint8_t *buf)
  1137. {
  1138. struct rx_mpdu_info *rx_mpdu_info;
  1139. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1140. rx_mpdu_info =
  1141. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1142. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1143. }
  1144. /**
  1145. * hal_reo_config_6122(): Set reo config parameters
  1146. * @soc: hal soc handle
  1147. * @reg_val: value to be set
  1148. * @reo_params: reo parameters
  1149. *
  1150. * Return: void
  1151. */
  1152. static void
  1153. hal_reo_config_6122(struct hal_soc *soc,
  1154. uint32_t reg_val,
  1155. struct hal_reo_params *reo_params)
  1156. {
  1157. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1158. }
  1159. /**
  1160. * hal_rx_msdu_desc_info_get_ptr_6122() - Get msdu desc info ptr
  1161. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1162. *
  1163. * Return - Pointer to rx_msdu_desc_info structure.
  1164. *
  1165. */
  1166. static void *hal_rx_msdu_desc_info_get_ptr_6122(void *msdu_details_ptr)
  1167. {
  1168. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1169. }
  1170. /**
  1171. * hal_rx_link_desc_msdu0_ptr_6122 - Get pointer to rx_msdu details
  1172. * @link_desc - Pointer to link desc
  1173. *
  1174. * Return - Pointer to rx_msdu_details structure
  1175. *
  1176. */
  1177. static void *hal_rx_link_desc_msdu0_ptr_6122(void *link_desc)
  1178. {
  1179. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1180. }
  1181. /**
  1182. * hal_rx_msdu_flow_idx_get_6122: API to get flow index
  1183. * from rx_msdu_end TLV
  1184. * @buf: pointer to the start of RX PKT TLV headers
  1185. *
  1186. * Return: flow index value from MSDU END TLV
  1187. */
  1188. static inline uint32_t hal_rx_msdu_flow_idx_get_6122(uint8_t *buf)
  1189. {
  1190. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1191. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1192. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1193. }
  1194. /**
  1195. * hal_rx_msdu_flow_idx_invalid_6122: API to get flow index invalid
  1196. * from rx_msdu_end TLV
  1197. * @buf: pointer to the start of RX PKT TLV headers
  1198. *
  1199. * Return: flow index invalid value from MSDU END TLV
  1200. */
  1201. static bool hal_rx_msdu_flow_idx_invalid_6122(uint8_t *buf)
  1202. {
  1203. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1204. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1205. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1206. }
  1207. /**
  1208. * hal_rx_msdu_flow_idx_timeout_6122: API to get flow index timeout
  1209. * from rx_msdu_end TLV
  1210. * @buf: pointer to the start of RX PKT TLV headers
  1211. *
  1212. * Return: flow index timeout value from MSDU END TLV
  1213. */
  1214. static bool hal_rx_msdu_flow_idx_timeout_6122(uint8_t *buf)
  1215. {
  1216. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1217. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1218. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1219. }
  1220. /**
  1221. * hal_rx_msdu_fse_metadata_get_6122: API to get FSE metadata
  1222. * from rx_msdu_end TLV
  1223. * @buf: pointer to the start of RX PKT TLV headers
  1224. *
  1225. * Return: fse metadata value from MSDU END TLV
  1226. */
  1227. static uint32_t hal_rx_msdu_fse_metadata_get_6122(uint8_t *buf)
  1228. {
  1229. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1230. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1231. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1232. }
  1233. /**
  1234. * hal_rx_msdu_cce_metadata_get_6122: API to get CCE metadata
  1235. * from rx_msdu_end TLV
  1236. * @buf: pointer to the start of RX PKT TLV headers
  1237. *
  1238. * Return: cce_metadata
  1239. */
  1240. static uint16_t
  1241. hal_rx_msdu_cce_metadata_get_6122(uint8_t *buf)
  1242. {
  1243. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1244. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1245. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1246. }
  1247. /**
  1248. * hal_rx_msdu_get_flow_params_6122: API to get flow index, flow index invalid
  1249. * and flow index timeout from rx_msdu_end TLV
  1250. * @buf: pointer to the start of RX PKT TLV headers
  1251. * @flow_invalid: pointer to return value of flow_idx_valid
  1252. * @flow_timeout: pointer to return value of flow_idx_timeout
  1253. * @flow_index: pointer to return value of flow_idx
  1254. *
  1255. * Return: none
  1256. */
  1257. static inline void
  1258. hal_rx_msdu_get_flow_params_6122(uint8_t *buf,
  1259. bool *flow_invalid,
  1260. bool *flow_timeout,
  1261. uint32_t *flow_index)
  1262. {
  1263. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1264. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1265. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1266. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1267. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1268. }
  1269. /**
  1270. * hal_rx_tlv_get_tcp_chksum_6122() - API to get tcp checksum
  1271. * @buf: rx_tlv_hdr
  1272. *
  1273. * Return: tcp checksum
  1274. */
  1275. static uint16_t
  1276. hal_rx_tlv_get_tcp_chksum_6122(uint8_t *buf)
  1277. {
  1278. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1279. }
  1280. /**
  1281. * hal_rx_get_rx_sequence_6122(): Function to retrieve rx sequence number
  1282. *
  1283. * @nbuf: Network buffer
  1284. * Returns: rx sequence number
  1285. */
  1286. static
  1287. uint16_t hal_rx_get_rx_sequence_6122(uint8_t *buf)
  1288. {
  1289. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1290. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1291. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1292. }
  1293. /**
  1294. * hal_get_window_address_6122(): Function to get hp/tp address
  1295. * @hal_soc: Pointer to hal_soc
  1296. * @addr: address offset of register
  1297. *
  1298. * Return: modified address offset of register
  1299. */
  1300. #define SPRUCE_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  1301. #define SPRUCE_CE_WFSS_CE_REG_BASE 0x3B80000
  1302. static inline qdf_iomem_t hal_get_window_address_6122(struct hal_soc *hal_soc,
  1303. qdf_iomem_t addr)
  1304. {
  1305. uint32_t offset = addr - hal_soc->dev_base_addr;
  1306. qdf_iomem_t new_offset;
  1307. /*
  1308. * If offset lies within DP register range, use 3rd window to write
  1309. * into DP region.
  1310. */
  1311. if ((offset ^ SPRUCE_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1312. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1313. (offset & WINDOW_RANGE_MASK));
  1314. /*
  1315. * If offset lies within CE register range, use 2nd window to write
  1316. * into CE region.
  1317. */
  1318. } else if ((offset ^ SPRUCE_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1319. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1320. (offset & WINDOW_RANGE_MASK));
  1321. } else {
  1322. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1323. "%s: ERROR: Accessing Wrong register\n", __func__);
  1324. qdf_assert_always(0);
  1325. return 0;
  1326. }
  1327. return new_offset;
  1328. }
  1329. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1330. {
  1331. /* Write value into window configuration register */
  1332. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1333. WINDOW_CONFIGURATION_VALUE_6122);
  1334. }
  1335. /**
  1336. * hal_rx_msdu_packet_metadata_get_6122(): API to get the
  1337. * msdu information from rx_msdu_end TLV
  1338. *
  1339. * @ buf: pointer to the start of RX PKT TLV headers
  1340. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1341. */
  1342. static void
  1343. hal_rx_msdu_packet_metadata_get_6122(uint8_t *buf,
  1344. void *msdu_pkt_metadata)
  1345. {
  1346. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1347. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1348. struct hal_rx_msdu_metadata *msdu_metadata =
  1349. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1350. msdu_metadata->l3_hdr_pad =
  1351. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1352. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1353. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1354. msdu_metadata->sa_sw_peer_id =
  1355. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1356. }
  1357. /**
  1358. * hal_rx_flow_setup_fse_6122() - Setup a flow search entry in HW FST
  1359. * @fst: Pointer to the Rx Flow Search Table
  1360. * @table_offset: offset into the table where the flow is to be setup
  1361. * @flow: Flow Parameters
  1362. *
  1363. * Return: Success/Failure
  1364. */
  1365. static void *
  1366. hal_rx_flow_setup_fse_6122(uint8_t *rx_fst, uint32_t table_offset,
  1367. uint8_t *rx_flow)
  1368. {
  1369. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1370. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1371. uint8_t *fse;
  1372. bool fse_valid;
  1373. if (table_offset >= fst->max_entries) {
  1374. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1375. "HAL FSE table offset %u exceeds max entries %u",
  1376. table_offset, fst->max_entries);
  1377. return NULL;
  1378. }
  1379. fse = (uint8_t *)fst->base_vaddr +
  1380. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1381. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1382. if (fse_valid) {
  1383. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1384. "HAL FSE %pK already valid", fse);
  1385. return NULL;
  1386. }
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1389. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1390. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1391. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1392. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1393. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1394. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1395. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1396. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1397. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1398. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1399. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1400. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1401. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1402. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1403. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1404. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1405. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1406. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1407. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1408. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1409. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1410. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1411. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1414. (flow->tuple_info.dest_port));
  1415. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1416. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1417. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1418. (flow->tuple_info.src_port));
  1419. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1420. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1421. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1422. flow->tuple_info.l4_protocol);
  1423. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1426. flow->reo_destination_handler);
  1427. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1430. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1431. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1432. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1433. flow->fse_metadata);
  1434. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1435. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1436. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1437. REO_DESTINATION_INDICATION,
  1438. flow->reo_destination_indication);
  1439. /* Reset all the other fields in FSE */
  1440. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1441. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1444. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1445. return fse;
  1446. }
  1447. void hal_compute_reo_remap_ix2_ix3_6122(uint32_t *ring, uint32_t num_rings,
  1448. uint32_t *remap1, uint32_t *remap2)
  1449. {
  1450. switch (num_rings) {
  1451. case 1:
  1452. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1453. HAL_REO_REMAP_IX2(ring[0], 17) |
  1454. HAL_REO_REMAP_IX2(ring[0], 18) |
  1455. HAL_REO_REMAP_IX2(ring[0], 19) |
  1456. HAL_REO_REMAP_IX2(ring[0], 20) |
  1457. HAL_REO_REMAP_IX2(ring[0], 21) |
  1458. HAL_REO_REMAP_IX2(ring[0], 22) |
  1459. HAL_REO_REMAP_IX2(ring[0], 23);
  1460. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1461. HAL_REO_REMAP_IX3(ring[0], 25) |
  1462. HAL_REO_REMAP_IX3(ring[0], 26) |
  1463. HAL_REO_REMAP_IX3(ring[0], 27) |
  1464. HAL_REO_REMAP_IX3(ring[0], 28) |
  1465. HAL_REO_REMAP_IX3(ring[0], 29) |
  1466. HAL_REO_REMAP_IX3(ring[0], 30) |
  1467. HAL_REO_REMAP_IX3(ring[0], 31);
  1468. break;
  1469. case 2:
  1470. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1471. HAL_REO_REMAP_IX2(ring[0], 17) |
  1472. HAL_REO_REMAP_IX2(ring[1], 18) |
  1473. HAL_REO_REMAP_IX2(ring[1], 19) |
  1474. HAL_REO_REMAP_IX2(ring[0], 20) |
  1475. HAL_REO_REMAP_IX2(ring[0], 21) |
  1476. HAL_REO_REMAP_IX2(ring[1], 22) |
  1477. HAL_REO_REMAP_IX2(ring[1], 23);
  1478. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1479. HAL_REO_REMAP_IX3(ring[0], 25) |
  1480. HAL_REO_REMAP_IX3(ring[1], 26) |
  1481. HAL_REO_REMAP_IX3(ring[1], 27) |
  1482. HAL_REO_REMAP_IX3(ring[0], 28) |
  1483. HAL_REO_REMAP_IX3(ring[0], 29) |
  1484. HAL_REO_REMAP_IX3(ring[1], 30) |
  1485. HAL_REO_REMAP_IX3(ring[1], 31);
  1486. break;
  1487. case 3:
  1488. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1489. HAL_REO_REMAP_IX2(ring[1], 17) |
  1490. HAL_REO_REMAP_IX2(ring[2], 18) |
  1491. HAL_REO_REMAP_IX2(ring[0], 19) |
  1492. HAL_REO_REMAP_IX2(ring[1], 20) |
  1493. HAL_REO_REMAP_IX2(ring[2], 21) |
  1494. HAL_REO_REMAP_IX2(ring[0], 22) |
  1495. HAL_REO_REMAP_IX2(ring[1], 23);
  1496. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1497. HAL_REO_REMAP_IX3(ring[0], 25) |
  1498. HAL_REO_REMAP_IX3(ring[1], 26) |
  1499. HAL_REO_REMAP_IX3(ring[2], 27) |
  1500. HAL_REO_REMAP_IX3(ring[0], 28) |
  1501. HAL_REO_REMAP_IX3(ring[1], 29) |
  1502. HAL_REO_REMAP_IX3(ring[2], 30) |
  1503. HAL_REO_REMAP_IX3(ring[0], 31);
  1504. break;
  1505. case 4:
  1506. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1507. HAL_REO_REMAP_IX2(ring[1], 17) |
  1508. HAL_REO_REMAP_IX2(ring[2], 18) |
  1509. HAL_REO_REMAP_IX2(ring[3], 19) |
  1510. HAL_REO_REMAP_IX2(ring[0], 20) |
  1511. HAL_REO_REMAP_IX2(ring[1], 21) |
  1512. HAL_REO_REMAP_IX2(ring[2], 22) |
  1513. HAL_REO_REMAP_IX2(ring[3], 23);
  1514. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1515. HAL_REO_REMAP_IX3(ring[1], 25) |
  1516. HAL_REO_REMAP_IX3(ring[2], 26) |
  1517. HAL_REO_REMAP_IX3(ring[3], 27) |
  1518. HAL_REO_REMAP_IX3(ring[0], 28) |
  1519. HAL_REO_REMAP_IX3(ring[1], 29) |
  1520. HAL_REO_REMAP_IX3(ring[2], 30) |
  1521. HAL_REO_REMAP_IX3(ring[3], 31);
  1522. break;
  1523. }
  1524. }
  1525. static void hal_hw_txrx_ops_attach_qcn6122(struct hal_soc *hal_soc)
  1526. {
  1527. /* init and setup */
  1528. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1529. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1530. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1531. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1532. hal_soc->ops->hal_get_window_address = hal_get_window_address_6122;
  1533. /* tx */
  1534. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1535. hal_tx_desc_set_dscp_tid_table_id_6122;
  1536. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6122;
  1537. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6122;
  1538. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6122;
  1539. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1540. hal_tx_desc_set_buf_addr_generic_li;
  1541. hal_soc->ops->hal_tx_desc_set_search_type =
  1542. hal_tx_desc_set_search_type_generic_li;
  1543. hal_soc->ops->hal_tx_desc_set_search_index =
  1544. hal_tx_desc_set_search_index_generic_li;
  1545. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1546. hal_tx_desc_set_cache_set_num_generic_li;
  1547. hal_soc->ops->hal_tx_comp_get_status =
  1548. hal_tx_comp_get_status_generic_li;
  1549. hal_soc->ops->hal_tx_comp_get_release_reason =
  1550. hal_tx_comp_get_release_reason_generic_li;
  1551. hal_soc->ops->hal_get_wbm_internal_error =
  1552. hal_get_wbm_internal_error_generic_li;
  1553. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6122;
  1554. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1555. hal_tx_init_cmd_credit_ring_6122;
  1556. /* rx */
  1557. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1558. hal_rx_msdu_start_nss_get_6122;
  1559. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1560. hal_rx_mon_hw_desc_get_mpdu_status_6122;
  1561. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6122;
  1562. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1563. hal_rx_proc_phyrx_other_receive_info_tlv_6122;
  1564. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1565. hal_rx_dump_msdu_start_tlv_6122;
  1566. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6122;
  1567. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6122;
  1568. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1569. hal_rx_mpdu_start_tid_get_6122;
  1570. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1571. hal_rx_msdu_start_reception_type_get_6122;
  1572. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1573. hal_rx_msdu_end_da_idx_get_6122;
  1574. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1575. hal_rx_msdu_desc_info_get_ptr_6122;
  1576. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1577. hal_rx_link_desc_msdu0_ptr_6122;
  1578. hal_soc->ops->hal_reo_status_get_header =
  1579. hal_reo_status_get_header_6122;
  1580. hal_soc->ops->hal_rx_status_get_tlv_info =
  1581. hal_rx_status_get_tlv_info_generic_li;
  1582. hal_soc->ops->hal_rx_wbm_err_info_get =
  1583. hal_rx_wbm_err_info_get_generic_li;
  1584. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1585. hal_rx_dump_mpdu_start_tlv_generic_li;
  1586. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1587. hal_tx_set_pcp_tid_map_generic_li;
  1588. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1589. hal_tx_update_pcp_tid_generic_li;
  1590. hal_soc->ops->hal_tx_set_tidmap_prty =
  1591. hal_tx_update_tidmap_prty_generic_li;
  1592. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1593. hal_rx_get_rx_fragment_number_6122;
  1594. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1595. hal_rx_msdu_end_da_is_mcbc_get_6122;
  1596. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1597. hal_rx_msdu_end_sa_is_valid_get_6122;
  1598. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1599. hal_rx_msdu_end_sa_idx_get_6122;
  1600. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1601. hal_rx_desc_is_first_msdu_6122;
  1602. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1603. hal_rx_msdu_end_l3_hdr_padding_get_6122;
  1604. hal_soc->ops->hal_rx_encryption_info_valid =
  1605. hal_rx_encryption_info_valid_6122;
  1606. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6122;
  1607. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1608. hal_rx_msdu_end_first_msdu_get_6122;
  1609. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1610. hal_rx_msdu_end_da_is_valid_get_6122;
  1611. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1612. hal_rx_msdu_end_last_msdu_get_6122;
  1613. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1614. hal_rx_get_mpdu_mac_ad4_valid_6122;
  1615. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1616. hal_rx_mpdu_start_sw_peer_id_get_6122;
  1617. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1618. hal_rx_mpdu_peer_meta_data_get_li;
  1619. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6122;
  1620. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6122;
  1621. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1622. hal_rx_get_mpdu_frame_control_valid_6122;
  1623. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6122;
  1624. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6122;
  1625. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6122;
  1626. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6122;
  1627. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1628. hal_rx_get_mpdu_sequence_control_valid_6122;
  1629. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6122;
  1630. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6122;
  1631. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1632. hal_rx_hw_desc_get_ppduid_get_6122;
  1633. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1634. hal_rx_mpdu_start_mpdu_qos_control_valid_get_6122;
  1635. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1636. hal_rx_msdu_end_sa_sw_peer_id_get_6122;
  1637. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1638. hal_rx_msdu0_buffer_addr_lsb_6122;
  1639. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1640. hal_rx_msdu_desc_info_ptr_get_6122;
  1641. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6122;
  1642. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6122;
  1643. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6122;
  1644. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6122;
  1645. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1646. hal_rx_get_mac_addr2_valid_6122;
  1647. hal_soc->ops->hal_rx_get_filter_category =
  1648. hal_rx_get_filter_category_6122;
  1649. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6122;
  1650. hal_soc->ops->hal_reo_config = hal_reo_config_6122;
  1651. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6122;
  1652. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1653. hal_rx_msdu_flow_idx_invalid_6122;
  1654. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1655. hal_rx_msdu_flow_idx_timeout_6122;
  1656. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1657. hal_rx_msdu_fse_metadata_get_6122;
  1658. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1659. hal_rx_msdu_cce_metadata_get_6122;
  1660. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1661. hal_rx_msdu_get_flow_params_6122;
  1662. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1663. hal_rx_tlv_get_tcp_chksum_6122;
  1664. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6122;
  1665. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1666. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6122;
  1667. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6122;
  1668. #endif
  1669. /* rx - msdu fast path info fields */
  1670. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1671. hal_rx_msdu_packet_metadata_get_6122;
  1672. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1673. hal_rx_mpdu_start_tlv_tag_valid_6122;
  1674. hal_soc->ops->hal_rx_sw_mon_desc_info_get =
  1675. hal_rx_sw_mon_desc_info_get_6122;
  1676. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1677. hal_rx_wbm_err_msdu_continuation_get_6122;
  1678. /* rx - TLV struct offsets */
  1679. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1680. hal_rx_msdu_end_offset_get_generic;
  1681. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1682. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1683. hal_rx_msdu_start_offset_get_generic;
  1684. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1685. hal_rx_mpdu_start_offset_get_generic;
  1686. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1687. hal_rx_mpdu_end_offset_get_generic;
  1688. #ifndef NO_RX_PKT_HDR_TLV
  1689. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1690. hal_rx_pkt_tlv_offset_get_generic;
  1691. #endif
  1692. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6122;
  1693. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1694. hal_compute_reo_remap_ix2_ix3_6122;
  1695. hal_soc->ops->hal_setup_link_idle_list =
  1696. hal_setup_link_idle_list_generic_li;
  1697. };
  1698. struct hal_hw_srng_config hw_srng_table_6122[] = {
  1699. /* TODO: max_rings can populated by querying HW capabilities */
  1700. { /* REO_DST */
  1701. .start_ring_id = HAL_SRNG_REO2SW1,
  1702. .max_rings = 4,
  1703. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1704. .lmac_ring = FALSE,
  1705. .ring_dir = HAL_SRNG_DST_RING,
  1706. .reg_start = {
  1707. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1708. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1709. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1710. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1711. },
  1712. .reg_size = {
  1713. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1714. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1715. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1716. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1717. },
  1718. .max_size =
  1719. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1720. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1721. },
  1722. { /* REO_EXCEPTION */
  1723. /* Designating REO2TCL ring as exception ring. This ring is
  1724. * similar to other REO2SW rings though it is named as REO2TCL.
  1725. * Any of theREO2SW rings can be used as exception ring.
  1726. */
  1727. .start_ring_id = HAL_SRNG_REO2TCL,
  1728. .max_rings = 1,
  1729. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1730. .lmac_ring = FALSE,
  1731. .ring_dir = HAL_SRNG_DST_RING,
  1732. .reg_start = {
  1733. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1734. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1735. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1736. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1737. },
  1738. /* Single ring - provide ring size if multiple rings of this
  1739. * type are supported
  1740. */
  1741. .reg_size = {},
  1742. .max_size =
  1743. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1744. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1745. },
  1746. { /* REO_REINJECT */
  1747. .start_ring_id = HAL_SRNG_SW2REO,
  1748. .max_rings = 1,
  1749. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1750. .lmac_ring = FALSE,
  1751. .ring_dir = HAL_SRNG_SRC_RING,
  1752. .reg_start = {
  1753. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1754. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1755. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1756. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1757. },
  1758. /* Single ring - provide ring size if multiple rings of this
  1759. * type are supported
  1760. */
  1761. .reg_size = {},
  1762. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1763. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1764. },
  1765. { /* REO_CMD */
  1766. .start_ring_id = HAL_SRNG_REO_CMD,
  1767. .max_rings = 1,
  1768. .entry_size = (sizeof(struct tlv_32_hdr) +
  1769. sizeof(struct reo_get_queue_stats)) >> 2,
  1770. .lmac_ring = FALSE,
  1771. .ring_dir = HAL_SRNG_SRC_RING,
  1772. .reg_start = {
  1773. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1774. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1775. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1776. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1777. },
  1778. /* Single ring - provide ring size if multiple rings of this
  1779. * type are supported
  1780. */
  1781. .reg_size = {},
  1782. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1783. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1784. },
  1785. { /* REO_STATUS */
  1786. .start_ring_id = HAL_SRNG_REO_STATUS,
  1787. .max_rings = 1,
  1788. .entry_size = (sizeof(struct tlv_32_hdr) +
  1789. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1790. .lmac_ring = FALSE,
  1791. .ring_dir = HAL_SRNG_DST_RING,
  1792. .reg_start = {
  1793. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1794. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1795. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1796. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1797. },
  1798. /* Single ring - provide ring size if multiple rings of this
  1799. * type are supported
  1800. */
  1801. .reg_size = {},
  1802. .max_size =
  1803. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1804. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1805. },
  1806. { /* TCL_DATA */
  1807. .start_ring_id = HAL_SRNG_SW2TCL1,
  1808. .max_rings = 3,
  1809. .entry_size = (sizeof(struct tlv_32_hdr) +
  1810. sizeof(struct tcl_data_cmd)) >> 2,
  1811. .lmac_ring = FALSE,
  1812. .ring_dir = HAL_SRNG_SRC_RING,
  1813. .reg_start = {
  1814. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1815. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1816. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1817. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1818. },
  1819. .reg_size = {
  1820. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1821. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1822. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1823. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1824. },
  1825. .max_size =
  1826. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1827. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1828. },
  1829. { /* TCL_CMD/CREDIT */
  1830. /* qca8074v2 and qcn6122 uses this ring for data commands */
  1831. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1832. .max_rings = 1,
  1833. .entry_size = (sizeof(struct tlv_32_hdr) +
  1834. sizeof(struct tcl_data_cmd)) >> 2,
  1835. .lmac_ring = FALSE,
  1836. .ring_dir = HAL_SRNG_SRC_RING,
  1837. .reg_start = {
  1838. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1839. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1840. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1841. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1842. },
  1843. /* Single ring - provide ring size if multiple rings of this
  1844. * type are supported
  1845. */
  1846. .reg_size = {},
  1847. .max_size =
  1848. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1849. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1850. },
  1851. { /* TCL_STATUS */
  1852. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1853. .max_rings = 1,
  1854. .entry_size = (sizeof(struct tlv_32_hdr) +
  1855. sizeof(struct tcl_status_ring)) >> 2,
  1856. .lmac_ring = FALSE,
  1857. .ring_dir = HAL_SRNG_DST_RING,
  1858. .reg_start = {
  1859. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1860. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1861. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1862. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1863. },
  1864. /* Single ring - provide ring size if multiple rings of this
  1865. * type are supported
  1866. */
  1867. .reg_size = {},
  1868. .max_size =
  1869. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1870. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1871. },
  1872. { /* CE_SRC */
  1873. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1874. .max_rings = 12,
  1875. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1876. .lmac_ring = FALSE,
  1877. .ring_dir = HAL_SRNG_SRC_RING,
  1878. .reg_start = {
  1879. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1880. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1881. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1882. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1883. },
  1884. .reg_size = {
  1885. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1886. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1887. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1888. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1889. },
  1890. .max_size =
  1891. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1892. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1893. },
  1894. { /* CE_DST */
  1895. .start_ring_id = HAL_SRNG_CE_0_DST,
  1896. .max_rings = 12,
  1897. .entry_size = 8 >> 2,
  1898. /*TODO: entry_size above should actually be
  1899. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1900. * of struct ce_dst_desc in HW header files
  1901. */
  1902. .lmac_ring = FALSE,
  1903. .ring_dir = HAL_SRNG_SRC_RING,
  1904. .reg_start = {
  1905. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1906. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1907. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1908. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1909. },
  1910. .reg_size = {
  1911. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1912. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1913. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1914. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1915. },
  1916. .max_size =
  1917. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1918. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1919. },
  1920. { /* CE_DST_STATUS */
  1921. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1922. .max_rings = 12,
  1923. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1924. .lmac_ring = FALSE,
  1925. .ring_dir = HAL_SRNG_DST_RING,
  1926. .reg_start = {
  1927. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1928. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1929. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1930. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1931. },
  1932. /* TODO: check destination status ring registers */
  1933. .reg_size = {
  1934. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1935. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1936. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1937. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1938. },
  1939. .max_size =
  1940. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1941. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1942. },
  1943. { /* WBM_IDLE_LINK */
  1944. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1945. .max_rings = 1,
  1946. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1947. .lmac_ring = FALSE,
  1948. .ring_dir = HAL_SRNG_SRC_RING,
  1949. .reg_start = {
  1950. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1951. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1952. },
  1953. /* Single ring - provide ring size if multiple rings of this
  1954. * type are supported
  1955. */
  1956. .reg_size = {},
  1957. .max_size =
  1958. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1959. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1960. },
  1961. { /* SW2WBM_RELEASE */
  1962. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1963. .max_rings = 1,
  1964. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1965. .lmac_ring = FALSE,
  1966. .ring_dir = HAL_SRNG_SRC_RING,
  1967. .reg_start = {
  1968. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1969. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1970. },
  1971. /* Single ring - provide ring size if multiple rings of this
  1972. * type are supported
  1973. */
  1974. .reg_size = {},
  1975. .max_size =
  1976. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1977. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1978. },
  1979. { /* WBM2SW_RELEASE */
  1980. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1981. .max_rings = 4,
  1982. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1983. .lmac_ring = FALSE,
  1984. .ring_dir = HAL_SRNG_DST_RING,
  1985. .reg_start = {
  1986. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1987. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1988. },
  1989. .reg_size = {
  1990. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1991. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1992. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1993. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1994. },
  1995. .max_size =
  1996. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1997. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1998. },
  1999. { /* RXDMA_BUF */
  2000. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2001. #ifdef IPA_OFFLOAD
  2002. .max_rings = 3,
  2003. #else
  2004. .max_rings = 2,
  2005. #endif
  2006. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2007. .lmac_ring = TRUE,
  2008. .ring_dir = HAL_SRNG_SRC_RING,
  2009. /* reg_start is not set because LMAC rings are not accessed
  2010. * from host
  2011. */
  2012. .reg_start = {},
  2013. .reg_size = {},
  2014. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2015. },
  2016. { /* RXDMA_DST */
  2017. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2018. .max_rings = 1,
  2019. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2020. .lmac_ring = TRUE,
  2021. .ring_dir = HAL_SRNG_DST_RING,
  2022. /* reg_start is not set because LMAC rings are not accessed
  2023. * from host
  2024. */
  2025. .reg_start = {},
  2026. .reg_size = {},
  2027. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2028. },
  2029. { /* RXDMA_MONITOR_BUF */
  2030. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2031. .max_rings = 1,
  2032. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2033. .lmac_ring = TRUE,
  2034. .ring_dir = HAL_SRNG_SRC_RING,
  2035. /* reg_start is not set because LMAC rings are not accessed
  2036. * from host
  2037. */
  2038. .reg_start = {},
  2039. .reg_size = {},
  2040. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2041. },
  2042. { /* RXDMA_MONITOR_STATUS */
  2043. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2044. .max_rings = 1,
  2045. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2046. .lmac_ring = TRUE,
  2047. .ring_dir = HAL_SRNG_SRC_RING,
  2048. /* reg_start is not set because LMAC rings are not accessed
  2049. * from host
  2050. */
  2051. .reg_start = {},
  2052. .reg_size = {},
  2053. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2054. },
  2055. { /* RXDMA_MONITOR_DST */
  2056. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2057. .max_rings = 1,
  2058. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2059. .lmac_ring = TRUE,
  2060. .ring_dir = HAL_SRNG_DST_RING,
  2061. /* reg_start is not set because LMAC rings are not accessed
  2062. * from host
  2063. */
  2064. .reg_start = {},
  2065. .reg_size = {},
  2066. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2067. },
  2068. { /* RXDMA_MONITOR_DESC */
  2069. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2070. .max_rings = 1,
  2071. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2072. .lmac_ring = TRUE,
  2073. .ring_dir = HAL_SRNG_SRC_RING,
  2074. /* reg_start is not set because LMAC rings are not accessed
  2075. * from host
  2076. */
  2077. .reg_start = {},
  2078. .reg_size = {},
  2079. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2080. },
  2081. { /* DIR_BUF_RX_DMA_SRC */
  2082. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2083. /* one ring for spectral and one ring for cfr */
  2084. .max_rings = 2,
  2085. .entry_size = 2,
  2086. .lmac_ring = TRUE,
  2087. .ring_dir = HAL_SRNG_SRC_RING,
  2088. /* reg_start is not set because LMAC rings are not accessed
  2089. * from host
  2090. */
  2091. .reg_start = {},
  2092. .reg_size = {},
  2093. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2094. },
  2095. #ifdef WLAN_FEATURE_CIF_CFR
  2096. { /* WIFI_POS_SRC */
  2097. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2098. .max_rings = 1,
  2099. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2100. .lmac_ring = TRUE,
  2101. .ring_dir = HAL_SRNG_SRC_RING,
  2102. /* reg_start is not set because LMAC rings are not accessed
  2103. * from host
  2104. */
  2105. .reg_start = {},
  2106. .reg_size = {},
  2107. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2108. },
  2109. #endif
  2110. { /* REO2PPE */ 0},
  2111. { /* PPE2TCL */ 0},
  2112. { /* PPE_RELEASE */ 0},
  2113. { /* TX_MONITOR_BUF */ 0},
  2114. { /* TX_MONITOR_DST */ 0},
  2115. { /* SW2RXDMA_NEW */ 0},
  2116. };
  2117. /**
  2118. * hal_qcn6122_attach()- Attach 6122 target specific hal_soc ops,
  2119. * offset and srng table
  2120. * Return: void
  2121. */
  2122. void hal_qcn6122_attach(struct hal_soc *hal_soc)
  2123. {
  2124. hal_soc->hw_srng_table = hw_srng_table_6122;
  2125. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2126. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2127. hal_hw_txrx_ops_attach_qcn6122(hal_soc);
  2128. if (hal_soc->static_window_map)
  2129. hal_write_window_register(hal_soc);
  2130. }