hal_8074v1.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "hal_api.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "qdf_module.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  35. PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET
  36. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET
  40. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET
  52. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  53. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET
  56. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  57. RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET
  58. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  59. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  62. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  64. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  66. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  67. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  68. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSE \
  69. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  71. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  77. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB
  104. #include "hal_8074v1_tx.h"
  105. #include "hal_8074v1_rx.h"
  106. #include <hal_generic_api.h>
  107. #include "hal_li_rx.h"
  108. #include "hal_li_tx.h"
  109. #include "hal_li_api.h"
  110. #include "hal_li_generic_api.h"
  111. /**
  112. * hal_get_window_address_8074(): Function to get hp/tp address
  113. * @hal_soc: Pointer to hal_soc
  114. * @addr: address offset of register
  115. *
  116. * Return: modified address offset of register
  117. */
  118. static inline qdf_iomem_t hal_get_window_address_8074(struct hal_soc *hal_soc,
  119. qdf_iomem_t addr)
  120. {
  121. return addr;
  122. }
  123. /**
  124. * hal_rx_get_rx_fragment_number_8074v1(): Function to retrieve
  125. * rx fragment number
  126. *
  127. * @nbuf: Network buffer
  128. * Returns: rx fragment number
  129. */
  130. static
  131. uint8_t hal_rx_get_rx_fragment_number_8074v1(uint8_t *buf)
  132. {
  133. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  134. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  135. /* Return first 4 bits as fragment number */
  136. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  137. DOT11_SEQ_FRAG_MASK);
  138. }
  139. /**
  140. * hal_rx_msdu_end_da_is_mcbc_get_8074v1(): API to check if
  141. * pkt is MCBC from rx_msdu_end TLV
  142. *
  143. * @ buf: pointer to the start of RX PKT TLV headers
  144. * Return: da_is_mcbc
  145. */
  146. static uint8_t
  147. hal_rx_msdu_end_da_is_mcbc_get_8074v1(uint8_t *buf)
  148. {
  149. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  150. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  151. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  152. }
  153. /**
  154. * hal_rx_msdu_end_sa_is_valid_get_8074v1(): API to get_8074v1 the
  155. * sa_is_valid bit from rx_msdu_end TLV
  156. *
  157. * @ buf: pointer to the start of RX PKT TLV headers
  158. * Return: sa_is_valid bit
  159. */
  160. static uint8_t
  161. hal_rx_msdu_end_sa_is_valid_get_8074v1(uint8_t *buf)
  162. {
  163. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  164. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  165. uint8_t sa_is_valid;
  166. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  167. return sa_is_valid;
  168. }
  169. /**
  170. * hal_rx_msdu_end_sa_idx_get_8074v1(): API to get_8074v1 the
  171. * sa_idx from rx_msdu_end TLV
  172. *
  173. * @ buf: pointer to the start of RX PKT TLV headers
  174. * Return: sa_idx (SA AST index)
  175. */
  176. static uint16_t hal_rx_msdu_end_sa_idx_get_8074v1(uint8_t *buf)
  177. {
  178. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  179. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  180. uint16_t sa_idx;
  181. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  182. return sa_idx;
  183. }
  184. /**
  185. * hal_rx_desc_is_first_msdu_8074v1() - Check if first msdu
  186. *
  187. * @hal_soc_hdl: hal_soc handle
  188. * @hw_desc_addr: hardware descriptor address
  189. *
  190. * Return: 0 - success/ non-zero failure
  191. */
  192. static uint32_t hal_rx_desc_is_first_msdu_8074v1(void *hw_desc_addr)
  193. {
  194. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  195. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  196. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  197. }
  198. /**
  199. * hal_rx_msdu_end_l3_hdr_padding_get_8074v1(): API to get_8074v1 the
  200. * l3_header padding from rx_msdu_end TLV
  201. *
  202. * @ buf: pointer to the start of RX PKT TLV headers
  203. * Return: number of l3 header padding bytes
  204. */
  205. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_8074v1(uint8_t *buf)
  206. {
  207. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  208. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  209. uint32_t l3_header_padding;
  210. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  211. return l3_header_padding;
  212. }
  213. /*
  214. * @ hal_rx_encryption_info_valid_8074v1: Returns encryption type.
  215. *
  216. * @ buf: rx_tlv_hdr of the received packet
  217. * @ Return: encryption type
  218. */
  219. static uint32_t hal_rx_encryption_info_valid_8074v1(uint8_t *buf)
  220. {
  221. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  222. struct rx_mpdu_start *mpdu_start =
  223. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  224. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  225. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  226. return encryption_info;
  227. }
  228. /*
  229. * @ hal_rx_print_pn_8074v1: Prints the PN of rx packet.
  230. *
  231. * @ buf: rx_tlv_hdr of the received packet
  232. * @ Return: void
  233. */
  234. static void hal_rx_print_pn_8074v1(uint8_t *buf)
  235. {
  236. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  237. struct rx_mpdu_start *mpdu_start =
  238. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  239. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  240. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  241. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  242. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  243. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  244. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  245. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  246. }
  247. /**
  248. * hal_rx_msdu_end_first_msdu_get_8074v1: API to get first msdu status
  249. * from rx_msdu_end TLV
  250. *
  251. * @ buf: pointer to the start of RX PKT TLV headers
  252. * Return: first_msdu
  253. */
  254. static uint8_t
  255. hal_rx_msdu_end_first_msdu_get_8074v1(uint8_t *buf)
  256. {
  257. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  258. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  259. uint8_t first_msdu;
  260. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  261. return first_msdu;
  262. }
  263. /**
  264. * hal_rx_msdu_end_da_is_valid_get_8074v1: API to check if da is valid
  265. * from rx_msdu_end TLV
  266. *
  267. * @ buf: pointer to the start of RX PKT TLV headers
  268. * Return: da_is_valid
  269. */
  270. static uint8_t hal_rx_msdu_end_da_is_valid_get_8074v1(uint8_t *buf)
  271. {
  272. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  273. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  274. uint8_t da_is_valid;
  275. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  276. return da_is_valid;
  277. }
  278. /**
  279. * hal_rx_msdu_end_last_msdu_get_8074v1: API to get last msdu status
  280. * from rx_msdu_end TLV
  281. *
  282. * @ buf: pointer to the start of RX PKT TLV headers
  283. * Return: last_msdu
  284. */
  285. static uint8_t hal_rx_msdu_end_last_msdu_get_8074v1(uint8_t *buf)
  286. {
  287. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  288. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  289. uint8_t last_msdu;
  290. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  291. return last_msdu;
  292. }
  293. /*
  294. * hal_rx_get_mpdu_mac_ad4_valid_8074v1(): Retrieves if mpdu 4th addr is valid
  295. *
  296. * @nbuf: Network buffer
  297. * Returns: value of mpdu 4th address valid field
  298. */
  299. static bool hal_rx_get_mpdu_mac_ad4_valid_8074v1(uint8_t *buf)
  300. {
  301. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  302. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  303. bool ad4_valid = 0;
  304. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  305. return ad4_valid;
  306. }
  307. /**
  308. * hal_rx_mpdu_start_sw_peer_id_get_8074v1: Retrieve sw peer_id
  309. * @buf: network buffer
  310. *
  311. * Return: sw peer_id
  312. */
  313. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_8074v1(uint8_t *buf)
  314. {
  315. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  316. struct rx_mpdu_start *mpdu_start =
  317. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  318. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  319. &mpdu_start->rx_mpdu_info_details);
  320. }
  321. /*
  322. * hal_rx_mpdu_get_to_ds_8074v1(): API to get the tods info
  323. * from rx_mpdu_start
  324. *
  325. * @buf: pointer to the start of RX PKT TLV header
  326. * Return: uint32_t(to_ds)
  327. */
  328. static uint32_t hal_rx_mpdu_get_to_ds_8074v1(uint8_t *buf)
  329. {
  330. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  331. struct rx_mpdu_start *mpdu_start =
  332. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  333. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  334. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  335. }
  336. /*
  337. * hal_rx_mpdu_get_fr_ds_8074v1(): API to get the from ds info
  338. * from rx_mpdu_start
  339. *
  340. * @buf: pointer to the start of RX PKT TLV header
  341. * Return: uint32_t(fr_ds)
  342. */
  343. static uint32_t hal_rx_mpdu_get_fr_ds_8074v1(uint8_t *buf)
  344. {
  345. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  346. struct rx_mpdu_start *mpdu_start =
  347. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  348. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  349. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  350. }
  351. /*
  352. * hal_rx_get_mpdu_frame_control_valid_8074v1(): Retrieves mpdu
  353. * frame control valid
  354. *
  355. * @nbuf: Network buffer
  356. * Returns: value of frame control valid field
  357. */
  358. static uint8_t hal_rx_get_mpdu_frame_control_valid_8074v1(uint8_t *buf)
  359. {
  360. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  361. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  362. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  363. }
  364. /*
  365. * hal_rx_mpdu_get_addr1_8074v1(): API to check get address1 of the mpdu
  366. *
  367. * @buf: pointer to the start of RX PKT TLV headera
  368. * @mac_addr: pointer to mac address
  369. * Return: success/failure
  370. */
  371. static QDF_STATUS hal_rx_mpdu_get_addr1_8074v1(uint8_t *buf,
  372. uint8_t *mac_addr)
  373. {
  374. struct __attribute__((__packed__)) hal_addr1 {
  375. uint32_t ad1_31_0;
  376. uint16_t ad1_47_32;
  377. };
  378. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  379. struct rx_mpdu_start *mpdu_start =
  380. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  381. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  382. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  383. uint32_t mac_addr_ad1_valid;
  384. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  385. if (mac_addr_ad1_valid) {
  386. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  387. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  388. return QDF_STATUS_SUCCESS;
  389. }
  390. return QDF_STATUS_E_FAILURE;
  391. }
  392. /*
  393. * hal_rx_mpdu_get_addr2_8074v1(): API to check get address2 of the mpdu
  394. * in the packet
  395. *
  396. * @buf: pointer to the start of RX PKT TLV header
  397. * @mac_addr: pointer to mac address
  398. * Return: success/failure
  399. */
  400. static QDF_STATUS hal_rx_mpdu_get_addr2_8074v1(uint8_t *buf, uint8_t *mac_addr)
  401. {
  402. struct __attribute__((__packed__)) hal_addr2 {
  403. uint16_t ad2_15_0;
  404. uint32_t ad2_47_16;
  405. };
  406. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  407. struct rx_mpdu_start *mpdu_start =
  408. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  409. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  410. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  411. uint32_t mac_addr_ad2_valid;
  412. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  413. if (mac_addr_ad2_valid) {
  414. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  415. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  416. return QDF_STATUS_SUCCESS;
  417. }
  418. return QDF_STATUS_E_FAILURE;
  419. }
  420. /*
  421. * hal_rx_mpdu_get_addr3_8074v1(): API to get address3 of the mpdu
  422. * in the packet
  423. *
  424. * @buf: pointer to the start of RX PKT TLV header
  425. * @mac_addr: pointer to mac address
  426. * Return: success/failure
  427. */
  428. static QDF_STATUS hal_rx_mpdu_get_addr3_8074v1(uint8_t *buf, uint8_t *mac_addr)
  429. {
  430. struct __attribute__((__packed__)) hal_addr3 {
  431. uint32_t ad3_31_0;
  432. uint16_t ad3_47_32;
  433. };
  434. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  435. struct rx_mpdu_start *mpdu_start =
  436. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  437. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  438. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  439. uint32_t mac_addr_ad3_valid;
  440. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  441. if (mac_addr_ad3_valid) {
  442. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  443. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  444. return QDF_STATUS_SUCCESS;
  445. }
  446. return QDF_STATUS_E_FAILURE;
  447. }
  448. /*
  449. * hal_rx_mpdu_get_addr4_8074v1(): API to get address4 of the mpdu
  450. * in the packet
  451. *
  452. * @buf: pointer to the start of RX PKT TLV header
  453. * @mac_addr: pointer to mac address
  454. * Return: success/failure
  455. */
  456. static QDF_STATUS hal_rx_mpdu_get_addr4_8074v1(uint8_t *buf, uint8_t *mac_addr)
  457. {
  458. struct __attribute__((__packed__)) hal_addr4 {
  459. uint32_t ad4_31_0;
  460. uint16_t ad4_47_32;
  461. };
  462. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  463. struct rx_mpdu_start *mpdu_start =
  464. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  465. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  466. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  467. uint32_t mac_addr_ad4_valid;
  468. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  469. if (mac_addr_ad4_valid) {
  470. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  471. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  472. return QDF_STATUS_SUCCESS;
  473. }
  474. return QDF_STATUS_E_FAILURE;
  475. }
  476. /*
  477. * hal_rx_get_mpdu_sequence_control_valid_8074v1(): Get mpdu
  478. * sequence control valid
  479. *
  480. * @nbuf: Network buffer
  481. * Returns: value of sequence control valid field
  482. */
  483. static uint8_t hal_rx_get_mpdu_sequence_control_valid_8074v1(uint8_t *buf)
  484. {
  485. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  486. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  487. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  488. }
  489. /**
  490. * hal_rx_is_unicast_8074v1: check packet is unicast frame or not.
  491. *
  492. * @ buf: pointer to rx pkt TLV.
  493. *
  494. * Return: true on unicast.
  495. */
  496. static bool hal_rx_is_unicast_8074v1(uint8_t *buf)
  497. {
  498. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  499. struct rx_mpdu_start *mpdu_start =
  500. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  501. uint32_t grp_id;
  502. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  503. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  504. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  505. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  506. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  507. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  508. }
  509. /**
  510. * hal_rx_tid_get_8074v1: get tid based on qos control valid.
  511. *
  512. * @ buf: pointer to rx pkt TLV.
  513. *
  514. * Return: tid
  515. */
  516. static uint32_t hal_rx_tid_get_8074v1(hal_soc_handle_t hal_soc_hdl,
  517. uint8_t *buf)
  518. {
  519. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  520. struct rx_mpdu_start *mpdu_start =
  521. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  522. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  523. uint8_t qos_control_valid =
  524. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  525. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  526. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  527. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  528. if (qos_control_valid)
  529. return hal_rx_mpdu_start_tid_get_8074(buf);
  530. return HAL_RX_NON_QOS_TID;
  531. }
  532. /**
  533. * hal_rx_hw_desc_get_ppduid_get_8074v1(): retrieve ppdu id
  534. * @rx_tlv_hdr: Rx tlv header
  535. * @rxdma_dst_ring_desc: Rx HW descriptor
  536. *
  537. * Return: ppdu id
  538. */
  539. static uint32_t hal_rx_hw_desc_get_ppduid_get_8074v1(void *rx_tlv_hdr,
  540. void *rxdma_dst_ring_desc)
  541. {
  542. struct rx_mpdu_info *rx_mpdu_info;
  543. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  544. rx_mpdu_info =
  545. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  546. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  547. }
  548. /**
  549. * hal_reo_status_get_header_8074v1 - Process reo desc info
  550. * @ring_desc: REO status ring descriptor
  551. * @b - tlv type info
  552. * @h1 - Pointer to hal_reo_status_header where info to be stored
  553. *
  554. * Return - none.
  555. *
  556. */
  557. static void hal_reo_status_get_header_8074v1(hal_ring_desc_t ring_desc, int b,
  558. void *h1)
  559. {
  560. uint32_t *d = (uint32_t *)ring_desc;
  561. uint32_t val1 = 0;
  562. struct hal_reo_status_header *h =
  563. (struct hal_reo_status_header *)h1;
  564. /* Offsets of descriptor fields defined in HW headers start
  565. * from the field after TLV header
  566. */
  567. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  568. switch (b) {
  569. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  570. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  571. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  572. break;
  573. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  574. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  575. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  576. break;
  577. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  578. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  579. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  580. break;
  581. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  582. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  583. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  584. break;
  585. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  586. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  587. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  588. break;
  589. case HAL_REO_DESC_THRES_STATUS_TLV:
  590. val1 =
  591. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  592. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  593. break;
  594. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  595. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  596. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  597. break;
  598. default:
  599. qdf_nofl_err("ERROR: Unknown tlv\n");
  600. break;
  601. }
  602. h->cmd_num =
  603. HAL_GET_FIELD(
  604. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  605. val1);
  606. h->exec_time =
  607. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  608. CMD_EXECUTION_TIME, val1);
  609. h->status =
  610. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  611. REO_CMD_EXECUTION_STATUS, val1);
  612. switch (b) {
  613. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  614. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  615. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  616. break;
  617. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  618. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  619. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  620. break;
  621. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  622. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  623. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  624. break;
  625. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  626. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  627. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  628. break;
  629. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  630. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  631. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  632. break;
  633. case HAL_REO_DESC_THRES_STATUS_TLV:
  634. val1 =
  635. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  636. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  637. break;
  638. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  639. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  640. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  641. break;
  642. default:
  643. qdf_nofl_err("ERROR: Unknown tlv\n");
  644. break;
  645. }
  646. h->tstamp =
  647. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  648. }
  649. /**
  650. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1():
  651. * Retrieve qos control valid bit from the tlv.
  652. * @buf: pointer to rx pkt TLV.
  653. *
  654. * Return: qos control value.
  655. */
  656. static inline uint32_t
  657. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1(uint8_t *buf)
  658. {
  659. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  660. struct rx_mpdu_start *mpdu_start =
  661. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  662. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  663. &mpdu_start->rx_mpdu_info_details);
  664. }
  665. /**
  666. * hal_rx_msdu_end_sa_sw_peer_id_get_8074v1(): API to get the
  667. * sa_sw_peer_id from rx_msdu_end TLV
  668. * @buf: pointer to the start of RX PKT TLV headers
  669. *
  670. * Return: sa_sw_peer_id index
  671. */
  672. static inline uint32_t
  673. hal_rx_msdu_end_sa_sw_peer_id_get_8074v1(uint8_t *buf)
  674. {
  675. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  676. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  677. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  678. }
  679. /**
  680. * hal_tx_desc_set_mesh_en_8074v1 - Set mesh_enable flag in Tx descriptor
  681. * @desc: Handle to Tx Descriptor
  682. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  683. * enabling the interpretation of the 'Mesh Control Present' bit
  684. * (bit 8) of QoS Control (otherwise this bit is ignored),
  685. * For native WiFi frames, this indicates that a 'Mesh Control' field
  686. * is present between the header and the LLC.
  687. *
  688. * Return: void
  689. */
  690. static inline
  691. void hal_tx_desc_set_mesh_en_8074v1(void *desc, uint8_t en)
  692. {
  693. HAL_SET_FLD(desc, TCL_DATA_CMD_4, MESH_ENABLE) |=
  694. HAL_TX_SM(TCL_DATA_CMD_4, MESH_ENABLE, en);
  695. }
  696. static
  697. void *hal_rx_msdu0_buffer_addr_lsb_8074v1(void *link_desc_va)
  698. {
  699. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  700. }
  701. static
  702. void *hal_rx_msdu_desc_info_ptr_get_8074v1(void *msdu0)
  703. {
  704. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  705. }
  706. static
  707. void *hal_ent_mpdu_desc_info_8074v1(void *ent_ring_desc)
  708. {
  709. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  710. }
  711. static
  712. void *hal_dst_mpdu_desc_info_8074v1(void *dst_ring_desc)
  713. {
  714. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  715. }
  716. static
  717. uint8_t hal_rx_get_fc_valid_8074v1(uint8_t *buf)
  718. {
  719. return HAL_RX_GET_FC_VALID(buf);
  720. }
  721. static uint8_t hal_rx_get_to_ds_flag_8074v1(uint8_t *buf)
  722. {
  723. return HAL_RX_GET_TO_DS_FLAG(buf);
  724. }
  725. static uint8_t hal_rx_get_mac_addr2_valid_8074v1(uint8_t *buf)
  726. {
  727. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  728. }
  729. static uint8_t hal_rx_get_filter_category_8074v1(uint8_t *buf)
  730. {
  731. return HAL_RX_GET_FILTER_CATEGORY(buf);
  732. }
  733. static uint32_t
  734. hal_rx_get_ppdu_id_8074v1(uint8_t *buf)
  735. {
  736. struct rx_mpdu_info *rx_mpdu_info;
  737. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  738. rx_mpdu_info =
  739. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  740. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  741. }
  742. /**
  743. * hal_reo_config_8074v1(): Set reo config parameters
  744. * @soc: hal soc handle
  745. * @reg_val: value to be set
  746. * @reo_params: reo parameters
  747. *
  748. * Return: void
  749. */
  750. static void
  751. hal_reo_config_8074v1(struct hal_soc *soc,
  752. uint32_t reg_val,
  753. struct hal_reo_params *reo_params)
  754. {
  755. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  756. }
  757. /**
  758. * hal_rx_msdu_desc_info_get_ptr_8074v1() - Get msdu desc info ptr
  759. * @msdu_details_ptr - Pointer to msdu_details_ptr
  760. *
  761. * Return - Pointer to rx_msdu_desc_info structure.
  762. *
  763. */
  764. static void *hal_rx_msdu_desc_info_get_ptr_8074v1(void *msdu_details_ptr)
  765. {
  766. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  767. }
  768. /**
  769. * hal_rx_link_desc_msdu0_ptr_8074v1 - Get pointer to rx_msdu details
  770. * @link_desc - Pointer to link desc
  771. *
  772. * Return - Pointer to rx_msdu_details structure
  773. *
  774. */
  775. static void *hal_rx_link_desc_msdu0_ptr_8074v1(void *link_desc)
  776. {
  777. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  778. }
  779. /**
  780. * hal_rx_msdu_flow_idx_get_8074v1: API to get flow index
  781. * from rx_msdu_end TLV
  782. * @buf: pointer to the start of RX PKT TLV headers
  783. *
  784. * Return: flow index value from MSDU END TLV
  785. */
  786. static inline uint32_t hal_rx_msdu_flow_idx_get_8074v1(uint8_t *buf)
  787. {
  788. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  789. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  790. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  791. }
  792. /**
  793. * hal_rx_msdu_flow_idx_invalid_8074v1: API to get flow index invalid
  794. * from rx_msdu_end TLV
  795. * @buf: pointer to the start of RX PKT TLV headers
  796. *
  797. * Return: flow index invalid value from MSDU END TLV
  798. */
  799. static bool hal_rx_msdu_flow_idx_invalid_8074v1(uint8_t *buf)
  800. {
  801. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  802. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  803. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  804. }
  805. /**
  806. * hal_rx_msdu_flow_idx_timeout_8074v1: API to get flow index timeout
  807. * from rx_msdu_end TLV
  808. * @buf: pointer to the start of RX PKT TLV headers
  809. *
  810. * Return: flow index timeout value from MSDU END TLV
  811. */
  812. static bool hal_rx_msdu_flow_idx_timeout_8074v1(uint8_t *buf)
  813. {
  814. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  815. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  816. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  817. }
  818. /**
  819. * hal_rx_msdu_fse_metadata_get_8074v1: API to get FSE metadata
  820. * from rx_msdu_end TLV
  821. * @buf: pointer to the start of RX PKT TLV headers
  822. *
  823. * Return: fse metadata value from MSDU END TLV
  824. */
  825. static uint32_t hal_rx_msdu_fse_metadata_get_8074v1(uint8_t *buf)
  826. {
  827. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  828. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  829. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  830. }
  831. /**
  832. * hal_rx_msdu_cce_metadata_get_8074v1: API to get CCE metadata
  833. * from rx_msdu_end TLV
  834. * @buf: pointer to the start of RX PKT TLV headers
  835. *
  836. * Return: cce_metadata
  837. */
  838. static uint16_t
  839. hal_rx_msdu_cce_metadata_get_8074v1(uint8_t *buf)
  840. {
  841. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  842. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  843. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  844. }
  845. /**
  846. * hal_rx_msdu_get_flow_params_8074v1: API to get flow index, flow index invalid
  847. * and flow index timeout from rx_msdu_end TLV
  848. * @buf: pointer to the start of RX PKT TLV headers
  849. * @flow_invalid: pointer to return value of flow_idx_valid
  850. * @flow_timeout: pointer to return value of flow_idx_timeout
  851. * @flow_index: pointer to return value of flow_idx
  852. *
  853. * Return: none
  854. */
  855. static inline void
  856. hal_rx_msdu_get_flow_params_8074v1(uint8_t *buf,
  857. bool *flow_invalid,
  858. bool *flow_timeout,
  859. uint32_t *flow_index)
  860. {
  861. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  862. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  863. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  864. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  865. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  866. }
  867. /**
  868. * hal_rx_tlv_get_tcp_chksum_8074v1() - API to get tcp checksum
  869. * @buf: rx_tlv_hdr
  870. *
  871. * Return: tcp checksum
  872. */
  873. static uint16_t
  874. hal_rx_tlv_get_tcp_chksum_8074v1(uint8_t *buf)
  875. {
  876. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  877. }
  878. /**
  879. * hal_rx_get_rx_sequence_8074v1(): Function to retrieve rx sequence number
  880. *
  881. * @nbuf: Network buffer
  882. * Returns: rx sequence number
  883. */
  884. static
  885. uint16_t hal_rx_get_rx_sequence_8074v1(uint8_t *buf)
  886. {
  887. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  888. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  889. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  890. }
  891. /**
  892. * hal_rx_mpdu_start_tlv_tag_valid_8074v1 () - API to check if RX_MPDU_START
  893. * tlv tag is valid
  894. *
  895. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  896. *
  897. * Return: true if RX_MPDU_START is valied, else false.
  898. */
  899. uint8_t hal_rx_mpdu_start_tlv_tag_valid_8074v1(void *rx_tlv_hdr)
  900. {
  901. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  902. uint32_t tlv_tag;
  903. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  904. &rx_desc->mpdu_start_tlv);
  905. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  906. }
  907. /**
  908. * hal_rx_flow_setup_fse_8074v1() - Setup a flow search entry in HW FST
  909. * @fst: Pointer to the Rx Flow Search Table
  910. * @table_offset: offset into the table where the flow is to be setup
  911. * @flow: Flow Parameters
  912. *
  913. * Return: Success/Failure
  914. */
  915. static void *
  916. hal_rx_flow_setup_fse_8074v1(uint8_t *rx_fst, uint32_t table_offset,
  917. uint8_t *rx_flow)
  918. {
  919. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  920. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  921. uint8_t *fse;
  922. bool fse_valid;
  923. if (table_offset >= fst->max_entries) {
  924. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  925. "HAL FSE table offset %u exceeds max entries %u",
  926. table_offset, fst->max_entries);
  927. return NULL;
  928. }
  929. fse = (uint8_t *)fst->base_vaddr +
  930. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  931. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  932. if (fse_valid) {
  933. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  934. "HAL FSE %pK already valid", fse);
  935. return NULL;
  936. }
  937. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  938. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  939. qdf_htonl(flow->tuple_info.src_ip_127_96));
  940. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  941. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  942. qdf_htonl(flow->tuple_info.src_ip_95_64));
  943. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  944. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  945. qdf_htonl(flow->tuple_info.src_ip_63_32));
  946. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  947. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  948. qdf_htonl(flow->tuple_info.src_ip_31_0));
  949. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  950. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  951. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  952. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  953. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  954. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  955. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  956. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  957. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  958. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  959. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  960. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  961. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  962. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  963. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  964. (flow->tuple_info.dest_port));
  965. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  966. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  967. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  968. (flow->tuple_info.src_port));
  969. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  970. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  971. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  972. flow->tuple_info.l4_protocol);
  973. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  974. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  975. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  976. flow->reo_destination_handler);
  977. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  978. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  979. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  980. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  981. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  982. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  983. flow->fse_metadata);
  984. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION);
  985. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, REO_DESTINATION_INDICATION) |=
  986. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_11,
  987. REO_DESTINATION_INDICATION,
  988. flow->reo_destination_indication);
  989. /* Reset all the other fields in FSE */
  990. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  991. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_DROP);
  992. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, RESERVED_11);
  993. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  994. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  995. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  996. return fse;
  997. }
  998. static
  999. void hal_compute_reo_remap_ix2_ix3_8074v1(uint32_t *ring, uint32_t num_rings,
  1000. uint32_t *remap1, uint32_t *remap2)
  1001. {
  1002. switch (num_rings) {
  1003. case 1:
  1004. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1005. HAL_REO_REMAP_IX2(ring[0], 17) |
  1006. HAL_REO_REMAP_IX2(ring[0], 18) |
  1007. HAL_REO_REMAP_IX2(ring[0], 19) |
  1008. HAL_REO_REMAP_IX2(ring[0], 20) |
  1009. HAL_REO_REMAP_IX2(ring[0], 21) |
  1010. HAL_REO_REMAP_IX2(ring[0], 22) |
  1011. HAL_REO_REMAP_IX2(ring[0], 23);
  1012. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1013. HAL_REO_REMAP_IX3(ring[0], 25) |
  1014. HAL_REO_REMAP_IX3(ring[0], 26) |
  1015. HAL_REO_REMAP_IX3(ring[0], 27) |
  1016. HAL_REO_REMAP_IX3(ring[0], 28) |
  1017. HAL_REO_REMAP_IX3(ring[0], 29) |
  1018. HAL_REO_REMAP_IX3(ring[0], 30) |
  1019. HAL_REO_REMAP_IX3(ring[0], 31);
  1020. break;
  1021. case 2:
  1022. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1023. HAL_REO_REMAP_IX2(ring[0], 17) |
  1024. HAL_REO_REMAP_IX2(ring[1], 18) |
  1025. HAL_REO_REMAP_IX2(ring[1], 19) |
  1026. HAL_REO_REMAP_IX2(ring[0], 20) |
  1027. HAL_REO_REMAP_IX2(ring[0], 21) |
  1028. HAL_REO_REMAP_IX2(ring[1], 22) |
  1029. HAL_REO_REMAP_IX2(ring[1], 23);
  1030. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1031. HAL_REO_REMAP_IX3(ring[0], 25) |
  1032. HAL_REO_REMAP_IX3(ring[1], 26) |
  1033. HAL_REO_REMAP_IX3(ring[1], 27) |
  1034. HAL_REO_REMAP_IX3(ring[0], 28) |
  1035. HAL_REO_REMAP_IX3(ring[0], 29) |
  1036. HAL_REO_REMAP_IX3(ring[1], 30) |
  1037. HAL_REO_REMAP_IX3(ring[1], 31);
  1038. break;
  1039. case 3:
  1040. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1041. HAL_REO_REMAP_IX2(ring[1], 17) |
  1042. HAL_REO_REMAP_IX2(ring[2], 18) |
  1043. HAL_REO_REMAP_IX2(ring[0], 19) |
  1044. HAL_REO_REMAP_IX2(ring[1], 20) |
  1045. HAL_REO_REMAP_IX2(ring[2], 21) |
  1046. HAL_REO_REMAP_IX2(ring[0], 22) |
  1047. HAL_REO_REMAP_IX2(ring[1], 23);
  1048. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1049. HAL_REO_REMAP_IX3(ring[0], 25) |
  1050. HAL_REO_REMAP_IX3(ring[1], 26) |
  1051. HAL_REO_REMAP_IX3(ring[2], 27) |
  1052. HAL_REO_REMAP_IX3(ring[0], 28) |
  1053. HAL_REO_REMAP_IX3(ring[1], 29) |
  1054. HAL_REO_REMAP_IX3(ring[2], 30) |
  1055. HAL_REO_REMAP_IX3(ring[0], 31);
  1056. break;
  1057. case 4:
  1058. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1059. HAL_REO_REMAP_IX2(ring[1], 17) |
  1060. HAL_REO_REMAP_IX2(ring[2], 18) |
  1061. HAL_REO_REMAP_IX2(ring[3], 19) |
  1062. HAL_REO_REMAP_IX2(ring[0], 20) |
  1063. HAL_REO_REMAP_IX2(ring[1], 21) |
  1064. HAL_REO_REMAP_IX2(ring[2], 22) |
  1065. HAL_REO_REMAP_IX2(ring[3], 23);
  1066. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1067. HAL_REO_REMAP_IX3(ring[1], 25) |
  1068. HAL_REO_REMAP_IX3(ring[2], 26) |
  1069. HAL_REO_REMAP_IX3(ring[3], 27) |
  1070. HAL_REO_REMAP_IX3(ring[0], 28) |
  1071. HAL_REO_REMAP_IX3(ring[1], 29) |
  1072. HAL_REO_REMAP_IX3(ring[2], 30) |
  1073. HAL_REO_REMAP_IX3(ring[3], 31);
  1074. break;
  1075. }
  1076. }
  1077. static void hal_hw_txrx_ops_attach_qca8074(struct hal_soc *hal_soc)
  1078. {
  1079. /* init and setup */
  1080. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1081. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1082. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1083. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1084. hal_soc->ops->hal_get_window_address = hal_get_window_address_8074;
  1085. /* tx */
  1086. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1087. hal_tx_desc_set_dscp_tid_table_id_8074;
  1088. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_8074;
  1089. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_8074;
  1090. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_8074;
  1091. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1092. hal_tx_desc_set_buf_addr_generic_li;
  1093. hal_soc->ops->hal_tx_desc_set_search_type =
  1094. hal_tx_desc_set_search_type_generic_li;
  1095. hal_soc->ops->hal_tx_desc_set_search_index =
  1096. hal_tx_desc_set_search_index_generic_li;
  1097. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1098. hal_tx_desc_set_cache_set_num_generic_li;
  1099. hal_soc->ops->hal_tx_comp_get_status =
  1100. hal_tx_comp_get_status_generic_li;
  1101. hal_soc->ops->hal_tx_comp_get_release_reason =
  1102. hal_tx_comp_get_release_reason_generic_li;
  1103. hal_soc->ops->hal_get_wbm_internal_error =
  1104. hal_get_wbm_internal_error_generic_li;
  1105. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_8074v1;
  1106. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1107. hal_tx_init_cmd_credit_ring_8074v1;
  1108. /* rx */
  1109. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1110. hal_rx_msdu_start_nss_get_8074;
  1111. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1112. hal_rx_mon_hw_desc_get_mpdu_status_8074;
  1113. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_8074;
  1114. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1115. hal_rx_proc_phyrx_other_receive_info_tlv_8074;
  1116. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1117. hal_rx_dump_msdu_start_tlv_8074;
  1118. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_8074;
  1119. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_8074;
  1120. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1121. hal_rx_mpdu_start_tid_get_8074;
  1122. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1123. hal_rx_msdu_start_reception_type_get_8074;
  1124. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1125. hal_rx_msdu_end_da_idx_get_8074;
  1126. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1127. hal_rx_msdu_desc_info_get_ptr_8074v1;
  1128. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1129. hal_rx_link_desc_msdu0_ptr_8074v1;
  1130. hal_soc->ops->hal_reo_status_get_header =
  1131. hal_reo_status_get_header_8074v1;
  1132. hal_soc->ops->hal_rx_status_get_tlv_info =
  1133. hal_rx_status_get_tlv_info_generic_li;
  1134. hal_soc->ops->hal_rx_wbm_err_info_get =
  1135. hal_rx_wbm_err_info_get_generic_li;
  1136. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1137. hal_rx_dump_mpdu_start_tlv_generic_li;
  1138. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1139. hal_tx_set_pcp_tid_map_generic_li;
  1140. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1141. hal_tx_update_pcp_tid_generic_li;
  1142. hal_soc->ops->hal_tx_set_tidmap_prty =
  1143. hal_tx_update_tidmap_prty_generic_li;
  1144. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1145. hal_rx_get_rx_fragment_number_8074v1;
  1146. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1147. hal_rx_msdu_end_da_is_mcbc_get_8074v1;
  1148. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1149. hal_rx_msdu_end_sa_is_valid_get_8074v1;
  1150. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1151. hal_rx_msdu_end_sa_idx_get_8074v1;
  1152. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1153. hal_rx_desc_is_first_msdu_8074v1;
  1154. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1155. hal_rx_msdu_end_l3_hdr_padding_get_8074v1;
  1156. hal_soc->ops->hal_rx_encryption_info_valid =
  1157. hal_rx_encryption_info_valid_8074v1;
  1158. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_8074v1;
  1159. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1160. hal_rx_msdu_end_first_msdu_get_8074v1;
  1161. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1162. hal_rx_msdu_end_da_is_valid_get_8074v1;
  1163. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1164. hal_rx_msdu_end_last_msdu_get_8074v1;
  1165. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1166. hal_rx_get_mpdu_mac_ad4_valid_8074v1;
  1167. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1168. hal_rx_mpdu_start_sw_peer_id_get_8074v1;
  1169. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1170. hal_rx_mpdu_peer_meta_data_get_li;
  1171. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_8074v1;
  1172. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_8074v1;
  1173. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1174. hal_rx_get_mpdu_frame_control_valid_8074v1;
  1175. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_8074v1;
  1176. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_8074v1;
  1177. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_8074v1;
  1178. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_8074v1;
  1179. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1180. hal_rx_get_mpdu_sequence_control_valid_8074v1;
  1181. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_8074v1;
  1182. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_8074v1;
  1183. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1184. hal_rx_hw_desc_get_ppduid_get_8074v1;
  1185. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1186. hal_rx_mpdu_start_mpdu_qos_control_valid_get_8074v1;
  1187. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1188. hal_rx_msdu_end_sa_sw_peer_id_get_8074v1;
  1189. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1190. hal_rx_msdu0_buffer_addr_lsb_8074v1;
  1191. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1192. hal_rx_msdu_desc_info_ptr_get_8074v1;
  1193. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_8074v1;
  1194. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_8074v1;
  1195. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_8074v1;
  1196. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_8074v1;
  1197. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1198. hal_rx_get_mac_addr2_valid_8074v1;
  1199. hal_soc->ops->hal_rx_get_filter_category =
  1200. hal_rx_get_filter_category_8074v1;
  1201. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_8074v1;
  1202. hal_soc->ops->hal_reo_config = hal_reo_config_8074v1;
  1203. hal_soc->ops->hal_rx_msdu_flow_idx_get =
  1204. hal_rx_msdu_flow_idx_get_8074v1;
  1205. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1206. hal_rx_msdu_flow_idx_invalid_8074v1;
  1207. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1208. hal_rx_msdu_flow_idx_timeout_8074v1;
  1209. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1210. hal_rx_msdu_fse_metadata_get_8074v1;
  1211. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1212. hal_rx_msdu_cce_metadata_get_8074v1;
  1213. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1214. hal_rx_msdu_get_flow_params_8074v1;
  1215. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1216. hal_rx_tlv_get_tcp_chksum_8074v1;
  1217. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_8074v1;
  1218. /* rx - msdu fast path info fields */
  1219. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1220. hal_rx_msdu_packet_metadata_get_generic_li;
  1221. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1222. hal_rx_mpdu_start_tlv_tag_valid_8074v1;
  1223. /* rx - TLV struct offsets */
  1224. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1225. hal_rx_msdu_end_offset_get_generic;
  1226. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1227. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1228. hal_rx_msdu_start_offset_get_generic;
  1229. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1230. hal_rx_mpdu_start_offset_get_generic;
  1231. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1232. hal_rx_mpdu_end_offset_get_generic;
  1233. #ifndef NO_RX_PKT_HDR_TLV
  1234. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1235. hal_rx_pkt_tlv_offset_get_generic;
  1236. #endif
  1237. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_8074v1;
  1238. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1239. hal_compute_reo_remap_ix2_ix3_8074v1;
  1240. hal_soc->ops->hal_setup_link_idle_list =
  1241. hal_setup_link_idle_list_generic_li;
  1242. };
  1243. struct hal_hw_srng_config hw_srng_table_8074[] = {
  1244. /* TODO: max_rings can populated by querying HW capabilities */
  1245. { /* REO_DST */
  1246. .start_ring_id = HAL_SRNG_REO2SW1,
  1247. .max_rings = 4,
  1248. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1249. .lmac_ring = FALSE,
  1250. .ring_dir = HAL_SRNG_DST_RING,
  1251. .reg_start = {
  1252. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1253. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1254. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1255. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1256. },
  1257. .reg_size = {
  1258. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1259. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1260. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1261. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1262. },
  1263. .max_size =
  1264. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1265. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1266. },
  1267. { /* REO_EXCEPTION */
  1268. /* Designating REO2TCL ring as exception ring. This ring is
  1269. * similar to other REO2SW rings though it is named as REO2TCL.
  1270. * Any of theREO2SW rings can be used as exception ring.
  1271. */
  1272. .start_ring_id = HAL_SRNG_REO2TCL,
  1273. .max_rings = 1,
  1274. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1275. .lmac_ring = FALSE,
  1276. .ring_dir = HAL_SRNG_DST_RING,
  1277. .reg_start = {
  1278. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1279. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1280. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1281. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1282. },
  1283. /* Single ring - provide ring size if multiple rings of this
  1284. * type are supported
  1285. */
  1286. .reg_size = {},
  1287. .max_size =
  1288. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1289. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1290. },
  1291. { /* REO_REINJECT */
  1292. .start_ring_id = HAL_SRNG_SW2REO,
  1293. .max_rings = 1,
  1294. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1295. .lmac_ring = FALSE,
  1296. .ring_dir = HAL_SRNG_SRC_RING,
  1297. .reg_start = {
  1298. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1299. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1300. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1301. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1302. },
  1303. /* Single ring - provide ring size if multiple rings of this
  1304. * type are supported
  1305. */
  1306. .reg_size = {},
  1307. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1308. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1309. },
  1310. { /* REO_CMD */
  1311. .start_ring_id = HAL_SRNG_REO_CMD,
  1312. .max_rings = 1,
  1313. .entry_size = (sizeof(struct tlv_32_hdr) +
  1314. sizeof(struct reo_get_queue_stats)) >> 2,
  1315. .lmac_ring = FALSE,
  1316. .ring_dir = HAL_SRNG_SRC_RING,
  1317. .reg_start = {
  1318. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1319. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1320. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1321. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1322. },
  1323. /* Single ring - provide ring size if multiple rings of this
  1324. * type are supported
  1325. */
  1326. .reg_size = {},
  1327. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1328. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1329. },
  1330. { /* REO_STATUS */
  1331. .start_ring_id = HAL_SRNG_REO_STATUS,
  1332. .max_rings = 1,
  1333. .entry_size = (sizeof(struct tlv_32_hdr) +
  1334. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1335. .lmac_ring = FALSE,
  1336. .ring_dir = HAL_SRNG_DST_RING,
  1337. .reg_start = {
  1338. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1339. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1340. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1341. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1342. },
  1343. /* Single ring - provide ring size if multiple rings of this
  1344. * type are supported
  1345. */
  1346. .reg_size = {},
  1347. .max_size =
  1348. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1349. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1350. },
  1351. { /* TCL_DATA */
  1352. .start_ring_id = HAL_SRNG_SW2TCL1,
  1353. .max_rings = 3,
  1354. .entry_size = (sizeof(struct tlv_32_hdr) +
  1355. sizeof(struct tcl_data_cmd)) >> 2,
  1356. .lmac_ring = FALSE,
  1357. .ring_dir = HAL_SRNG_SRC_RING,
  1358. .reg_start = {
  1359. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1360. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1361. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1362. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1363. },
  1364. .reg_size = {
  1365. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1366. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1367. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1368. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1369. },
  1370. .max_size =
  1371. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1372. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1373. },
  1374. { /* TCL_CMD */
  1375. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1376. .max_rings = 1,
  1377. .entry_size = (sizeof(struct tlv_32_hdr) +
  1378. sizeof(struct tcl_data_cmd)) >> 2,
  1379. .lmac_ring = FALSE,
  1380. .ring_dir = HAL_SRNG_SRC_RING,
  1381. .reg_start = {
  1382. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  1383. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1384. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  1385. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1386. },
  1387. /* Single ring - provide ring size if multiple rings of this
  1388. * type are supported
  1389. */
  1390. .reg_size = {},
  1391. .max_size =
  1392. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1393. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1394. },
  1395. { /* TCL_STATUS */
  1396. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1397. .max_rings = 1,
  1398. .entry_size = (sizeof(struct tlv_32_hdr) +
  1399. sizeof(struct tcl_status_ring)) >> 2,
  1400. .lmac_ring = FALSE,
  1401. .ring_dir = HAL_SRNG_DST_RING,
  1402. .reg_start = {
  1403. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1404. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1405. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1406. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1407. },
  1408. /* Single ring - provide ring size if multiple rings of this
  1409. * type are supported
  1410. */
  1411. .reg_size = {},
  1412. .max_size =
  1413. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1414. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1415. },
  1416. { /* CE_SRC */
  1417. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1418. .max_rings = 12,
  1419. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1420. .lmac_ring = FALSE,
  1421. .ring_dir = HAL_SRNG_SRC_RING,
  1422. .reg_start = {
  1423. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1424. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1425. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1426. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1427. },
  1428. .reg_size = {
  1429. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1430. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1431. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1432. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1433. },
  1434. .max_size =
  1435. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1436. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1437. },
  1438. { /* CE_DST */
  1439. .start_ring_id = HAL_SRNG_CE_0_DST,
  1440. .max_rings = 12,
  1441. .entry_size = 8 >> 2,
  1442. /*TODO: entry_size above should actually be
  1443. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1444. * of struct ce_dst_desc in HW header files
  1445. */
  1446. .lmac_ring = FALSE,
  1447. .ring_dir = HAL_SRNG_SRC_RING,
  1448. .reg_start = {
  1449. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1450. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1451. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1452. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1453. },
  1454. .reg_size = {
  1455. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1456. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1457. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1458. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1459. },
  1460. .max_size =
  1461. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1462. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1463. },
  1464. { /* CE_DST_STATUS */
  1465. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1466. .max_rings = 12,
  1467. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1468. .lmac_ring = FALSE,
  1469. .ring_dir = HAL_SRNG_DST_RING,
  1470. .reg_start = {
  1471. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1472. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1473. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1474. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1475. },
  1476. /* TODO: check destination status ring registers */
  1477. .reg_size = {
  1478. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1479. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1480. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1481. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1482. },
  1483. .max_size =
  1484. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1485. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1486. },
  1487. { /* WBM_IDLE_LINK */
  1488. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1489. .max_rings = 1,
  1490. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1491. .lmac_ring = FALSE,
  1492. .ring_dir = HAL_SRNG_SRC_RING,
  1493. .reg_start = {
  1494. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1495. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1496. },
  1497. /* Single ring - provide ring size if multiple rings of this
  1498. * type are supported
  1499. */
  1500. .reg_size = {},
  1501. .max_size =
  1502. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1503. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1504. },
  1505. { /* SW2WBM_RELEASE */
  1506. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1507. .max_rings = 1,
  1508. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1509. .lmac_ring = FALSE,
  1510. .ring_dir = HAL_SRNG_SRC_RING,
  1511. .reg_start = {
  1512. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1513. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1514. },
  1515. /* Single ring - provide ring size if multiple rings of this
  1516. * type are supported
  1517. */
  1518. .reg_size = {},
  1519. .max_size =
  1520. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1521. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1522. },
  1523. { /* WBM2SW_RELEASE */
  1524. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1525. .max_rings = 4,
  1526. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1527. .lmac_ring = FALSE,
  1528. .ring_dir = HAL_SRNG_DST_RING,
  1529. .reg_start = {
  1530. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1531. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1532. },
  1533. .reg_size = {
  1534. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1535. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1536. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1537. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1538. },
  1539. .max_size =
  1540. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1541. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1542. },
  1543. { /* RXDMA_BUF */
  1544. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1545. #ifdef IPA_OFFLOAD
  1546. .max_rings = 3,
  1547. #else
  1548. .max_rings = 2,
  1549. #endif
  1550. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1551. .lmac_ring = TRUE,
  1552. .ring_dir = HAL_SRNG_SRC_RING,
  1553. /* reg_start is not set because LMAC rings are not accessed
  1554. * from host
  1555. */
  1556. .reg_start = {},
  1557. .reg_size = {},
  1558. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1559. },
  1560. { /* RXDMA_DST */
  1561. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1562. .max_rings = 1,
  1563. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1564. .lmac_ring = TRUE,
  1565. .ring_dir = HAL_SRNG_DST_RING,
  1566. /* reg_start is not set because LMAC rings are not accessed
  1567. * from host
  1568. */
  1569. .reg_start = {},
  1570. .reg_size = {},
  1571. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1572. },
  1573. { /* RXDMA_MONITOR_BUF */
  1574. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1575. .max_rings = 1,
  1576. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1577. .lmac_ring = TRUE,
  1578. .ring_dir = HAL_SRNG_SRC_RING,
  1579. /* reg_start is not set because LMAC rings are not accessed
  1580. * from host
  1581. */
  1582. .reg_start = {},
  1583. .reg_size = {},
  1584. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1585. },
  1586. { /* RXDMA_MONITOR_STATUS */
  1587. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1588. .max_rings = 1,
  1589. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1590. .lmac_ring = TRUE,
  1591. .ring_dir = HAL_SRNG_SRC_RING,
  1592. /* reg_start is not set because LMAC rings are not accessed
  1593. * from host
  1594. */
  1595. .reg_start = {},
  1596. .reg_size = {},
  1597. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1598. },
  1599. { /* RXDMA_MONITOR_DST */
  1600. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1601. .max_rings = 1,
  1602. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1603. .lmac_ring = TRUE,
  1604. .ring_dir = HAL_SRNG_DST_RING,
  1605. /* reg_start is not set because LMAC rings are not accessed
  1606. * from host
  1607. */
  1608. .reg_start = {},
  1609. .reg_size = {},
  1610. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1611. },
  1612. { /* RXDMA_MONITOR_DESC */
  1613. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1614. .max_rings = 1,
  1615. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1616. .lmac_ring = TRUE,
  1617. .ring_dir = HAL_SRNG_SRC_RING,
  1618. /* reg_start is not set because LMAC rings are not accessed
  1619. * from host
  1620. */
  1621. .reg_start = {},
  1622. .reg_size = {},
  1623. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1624. },
  1625. { /* DIR_BUF_RX_DMA_SRC */
  1626. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1627. .max_rings = 1,
  1628. .entry_size = 2,
  1629. .lmac_ring = TRUE,
  1630. .ring_dir = HAL_SRNG_SRC_RING,
  1631. /* reg_start is not set because LMAC rings are not accessed
  1632. * from host
  1633. */
  1634. .reg_start = {},
  1635. .reg_size = {},
  1636. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1637. },
  1638. #ifdef WLAN_FEATURE_CIF_CFR
  1639. { /* WIFI_POS_SRC */
  1640. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1641. .max_rings = 1,
  1642. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1643. .lmac_ring = TRUE,
  1644. .ring_dir = HAL_SRNG_SRC_RING,
  1645. /* reg_start is not set because LMAC rings are not accessed
  1646. * from host
  1647. */
  1648. .reg_start = {},
  1649. .reg_size = {},
  1650. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1651. },
  1652. #endif
  1653. { /* REO2PPE */ 0},
  1654. { /* PPE2TCL */ 0},
  1655. { /* PPE_RELEASE */ 0},
  1656. { /* TX_MONITOR_BUF */ 0},
  1657. { /* TX_MONITOR_DST */ 0},
  1658. { /* SW2RXDMA_NEW */ 0},
  1659. };
  1660. /**
  1661. * hal_qca8074_attach() - Attach 8074 target specific hal_soc ops,
  1662. * offset and srng table
  1663. */
  1664. void hal_qca8074_attach(struct hal_soc *hal_soc)
  1665. {
  1666. hal_soc->hw_srng_table = hw_srng_table_8074;
  1667. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1668. hal_hw_txrx_default_ops_attach_li(hal_soc);
  1669. hal_hw_txrx_ops_attach_qca8074(hal_soc);
  1670. }