hal_6490.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6490_tx.h"
  111. #include "hal_6490_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /*
  117. * hal_rx_msdu_start_nss_get_6490(): API to get the NSS
  118. * Interval from rx_msdu_start
  119. *
  120. * @buf: pointer to the start of RX PKT TLV header
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_mon_hw_desc_get_mpdu_status_6490(): Retrieve MPDU status
  135. *
  136. * @ hw_desc_addr: Start address of Rx HW TLVs
  137. * @ rs: Status for monitor mode
  138. *
  139. * Return: void
  140. */
  141. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  142. struct mon_rx_status *rs)
  143. {
  144. struct rx_msdu_start *rx_msdu_start;
  145. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  146. uint32_t reg_value;
  147. const uint32_t sgi_hw_to_cdp[] = {
  148. CDP_SGI_0_8_US,
  149. CDP_SGI_0_4_US,
  150. CDP_SGI_1_6_US,
  151. CDP_SGI_3_2_US,
  152. };
  153. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  154. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  155. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  156. RX_MSDU_START_5, USER_RSSI);
  157. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  158. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  159. rs->sgi = sgi_hw_to_cdp[reg_value];
  160. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  161. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  162. /* TODO: rs->beamformed should be set for SU beamforming also */
  163. }
  164. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  165. static uint32_t hal_get_link_desc_size_6490(void)
  166. {
  167. return LINK_DESC_SIZE;
  168. }
  169. /*
  170. * hal_rx_get_tlv_6490(): API to get the tlv
  171. *
  172. * @rx_tlv: TLV data extracted from the rx packet
  173. * Return: uint8_t
  174. */
  175. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  176. {
  177. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  178. }
  179. /**
  180. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  181. * - process other receive info TLV
  182. * @rx_tlv_hdr: pointer to TLV header
  183. * @ppdu_info: pointer to ppdu_info
  184. *
  185. * Return: None
  186. */
  187. static
  188. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  189. void *ppdu_info_handle)
  190. {
  191. uint32_t tlv_tag, tlv_len;
  192. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  193. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  194. void *other_tlv_hdr = NULL;
  195. void *other_tlv = NULL;
  196. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  197. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  198. temp_len = 0;
  199. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  200. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  201. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  202. temp_len += other_tlv_len;
  203. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  204. switch (other_tlv_tag) {
  205. default:
  206. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  207. "%s unhandled TLV type: %d, TLV len:%d",
  208. __func__, other_tlv_tag, other_tlv_len);
  209. break;
  210. }
  211. }
  212. /**
  213. * hal_rx_dump_msdu_start_tlv_6490() : dump RX msdu_start TLV in structured
  214. * human readable format.
  215. * @ msdu_start: pointer the msdu_start TLV in pkt.
  216. * @ dbg_level: log level.
  217. *
  218. * Return: void
  219. */
  220. static void hal_rx_dump_msdu_start_tlv_6490(void *msdustart, uint8_t dbg_level)
  221. {
  222. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  223. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  224. "rx_msdu_start tlv (1/2) - "
  225. "rxpcu_mpdu_filter_in_category: %x "
  226. "sw_frame_group_id: %x "
  227. "phy_ppdu_id: %x "
  228. "msdu_length: %x "
  229. "ipsec_esp: %x "
  230. "l3_offset: %x "
  231. "ipsec_ah: %x "
  232. "l4_offset: %x "
  233. "msdu_number: %x "
  234. "decap_format: %x "
  235. "ipv4_proto: %x "
  236. "ipv6_proto: %x "
  237. "tcp_proto: %x "
  238. "udp_proto: %x "
  239. "ip_frag: %x "
  240. "tcp_only_ack: %x "
  241. "da_is_bcast_mcast: %x "
  242. "ip4_protocol_ip6_next_header: %x "
  243. "toeplitz_hash_2_or_4: %x "
  244. "flow_id_toeplitz: %x "
  245. "user_rssi: %x "
  246. "pkt_type: %x "
  247. "stbc: %x "
  248. "sgi: %x "
  249. "rate_mcs: %x "
  250. "receive_bandwidth: %x "
  251. "reception_type: %x "
  252. "ppdu_start_timestamp: %u ",
  253. msdu_start->rxpcu_mpdu_filter_in_category,
  254. msdu_start->sw_frame_group_id,
  255. msdu_start->phy_ppdu_id,
  256. msdu_start->msdu_length,
  257. msdu_start->ipsec_esp,
  258. msdu_start->l3_offset,
  259. msdu_start->ipsec_ah,
  260. msdu_start->l4_offset,
  261. msdu_start->msdu_number,
  262. msdu_start->decap_format,
  263. msdu_start->ipv4_proto,
  264. msdu_start->ipv6_proto,
  265. msdu_start->tcp_proto,
  266. msdu_start->udp_proto,
  267. msdu_start->ip_frag,
  268. msdu_start->tcp_only_ack,
  269. msdu_start->da_is_bcast_mcast,
  270. msdu_start->ip4_protocol_ip6_next_header,
  271. msdu_start->toeplitz_hash_2_or_4,
  272. msdu_start->flow_id_toeplitz,
  273. msdu_start->user_rssi,
  274. msdu_start->pkt_type,
  275. msdu_start->stbc,
  276. msdu_start->sgi,
  277. msdu_start->rate_mcs,
  278. msdu_start->receive_bandwidth,
  279. msdu_start->reception_type,
  280. msdu_start->ppdu_start_timestamp);
  281. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  282. "rx_msdu_start tlv (2/2) - "
  283. "sw_phy_meta_data: %x ",
  284. msdu_start->sw_phy_meta_data);
  285. }
  286. /**
  287. * hal_rx_dump_msdu_end_tlv_6490: dump RX msdu_end TLV in structured
  288. * human readable format.
  289. * @ msdu_end: pointer the msdu_end TLV in pkt.
  290. * @ dbg_level: log level.
  291. *
  292. * Return: void
  293. */
  294. static void hal_rx_dump_msdu_end_tlv_6490(void *msduend,
  295. uint8_t dbg_level)
  296. {
  297. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  298. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  299. "rx_msdu_end tlv (1/3) - "
  300. "rxpcu_mpdu_filter_in_category: %x "
  301. "sw_frame_group_id: %x "
  302. "phy_ppdu_id: %x "
  303. "ip_hdr_chksum: %x "
  304. "tcp_udp_chksum: %x "
  305. "key_id_octet: %x "
  306. "cce_super_rule: %x "
  307. "cce_classify_not_done_truncat: %x "
  308. "cce_classify_not_done_cce_dis: %x "
  309. "ext_wapi_pn_63_48: %x "
  310. "ext_wapi_pn_95_64: %x "
  311. "ext_wapi_pn_127_96: %x "
  312. "reported_mpdu_length: %x "
  313. "first_msdu: %x "
  314. "last_msdu: %x "
  315. "sa_idx_timeout: %x "
  316. "da_idx_timeout: %x "
  317. "msdu_limit_error: %x "
  318. "flow_idx_timeout: %x "
  319. "flow_idx_invalid: %x "
  320. "wifi_parser_error: %x "
  321. "amsdu_parser_error: %x",
  322. msdu_end->rxpcu_mpdu_filter_in_category,
  323. msdu_end->sw_frame_group_id,
  324. msdu_end->phy_ppdu_id,
  325. msdu_end->ip_hdr_chksum,
  326. msdu_end->tcp_udp_chksum,
  327. msdu_end->key_id_octet,
  328. msdu_end->cce_super_rule,
  329. msdu_end->cce_classify_not_done_truncate,
  330. msdu_end->cce_classify_not_done_cce_dis,
  331. msdu_end->ext_wapi_pn_63_48,
  332. msdu_end->ext_wapi_pn_95_64,
  333. msdu_end->ext_wapi_pn_127_96,
  334. msdu_end->reported_mpdu_length,
  335. msdu_end->first_msdu,
  336. msdu_end->last_msdu,
  337. msdu_end->sa_idx_timeout,
  338. msdu_end->da_idx_timeout,
  339. msdu_end->msdu_limit_error,
  340. msdu_end->flow_idx_timeout,
  341. msdu_end->flow_idx_invalid,
  342. msdu_end->wifi_parser_error,
  343. msdu_end->amsdu_parser_error);
  344. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  345. "rx_msdu_end tlv (2/3)- "
  346. "sa_is_valid: %x "
  347. "da_is_valid: %x "
  348. "da_is_mcbc: %x "
  349. "l3_header_padding: %x "
  350. "ipv6_options_crc: %x "
  351. "tcp_seq_number: %x "
  352. "tcp_ack_number: %x "
  353. "tcp_flag: %x "
  354. "lro_eligible: %x "
  355. "window_size: %x "
  356. "da_offset: %x "
  357. "sa_offset: %x "
  358. "da_offset_valid: %x "
  359. "sa_offset_valid: %x "
  360. "rule_indication_31_0: %x "
  361. "rule_indication_63_32: %x "
  362. "sa_idx: %x "
  363. "da_idx: %x "
  364. "msdu_drop: %x "
  365. "reo_destination_indication: %x "
  366. "flow_idx: %x "
  367. "fse_metadata: %x "
  368. "cce_metadata: %x "
  369. "sa_sw_peer_id: %x ",
  370. msdu_end->sa_is_valid,
  371. msdu_end->da_is_valid,
  372. msdu_end->da_is_mcbc,
  373. msdu_end->l3_header_padding,
  374. msdu_end->ipv6_options_crc,
  375. msdu_end->tcp_seq_number,
  376. msdu_end->tcp_ack_number,
  377. msdu_end->tcp_flag,
  378. msdu_end->lro_eligible,
  379. msdu_end->window_size,
  380. msdu_end->da_offset,
  381. msdu_end->sa_offset,
  382. msdu_end->da_offset_valid,
  383. msdu_end->sa_offset_valid,
  384. msdu_end->rule_indication_31_0,
  385. msdu_end->rule_indication_63_32,
  386. msdu_end->sa_idx,
  387. msdu_end->da_idx_or_sw_peer_id,
  388. msdu_end->msdu_drop,
  389. msdu_end->reo_destination_indication,
  390. msdu_end->flow_idx,
  391. msdu_end->fse_metadata,
  392. msdu_end->cce_metadata,
  393. msdu_end->sa_sw_peer_id);
  394. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  395. "rx_msdu_end tlv (3/3)"
  396. "aggregation_count %x "
  397. "flow_aggregation_continuation %x "
  398. "fisa_timeout %x "
  399. "cumulative_l4_checksum %x "
  400. "cumulative_ip_length %x",
  401. msdu_end->aggregation_count,
  402. msdu_end->flow_aggregation_continuation,
  403. msdu_end->fisa_timeout,
  404. msdu_end->cumulative_l4_checksum,
  405. msdu_end->cumulative_ip_length);
  406. }
  407. /*
  408. * Get tid from RX_MPDU_START
  409. */
  410. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  411. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  412. RX_MPDU_INFO_7_TID_OFFSET)), \
  413. RX_MPDU_INFO_7_TID_MASK, \
  414. RX_MPDU_INFO_7_TID_LSB))
  415. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  416. {
  417. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  418. struct rx_mpdu_start *mpdu_start =
  419. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  420. uint32_t tid;
  421. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  422. return tid;
  423. }
  424. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  425. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  426. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  427. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  428. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  429. /*
  430. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  431. * Interval from rx_msdu_start
  432. *
  433. * @buf: pointer to the start of RX PKT TLV header
  434. * Return: uint32_t(reception_type)
  435. */
  436. static
  437. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  438. {
  439. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  440. struct rx_msdu_start *msdu_start =
  441. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  442. uint32_t reception_type;
  443. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  444. return reception_type;
  445. }
  446. /**
  447. * hal_rx_msdu_end_da_idx_get_6490: API to get da_idx
  448. * from rx_msdu_end TLV
  449. *
  450. * @ buf: pointer to the start of RX PKT TLV headers
  451. * Return: da index
  452. */
  453. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  454. {
  455. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  456. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  457. uint16_t da_idx;
  458. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  459. return da_idx;
  460. }
  461. /**
  462. * hal_rx_get_rx_fragment_number_6490(): Function to retrieve rx fragment number
  463. *
  464. * @nbuf: Network buffer
  465. * Returns: rx fragment number
  466. */
  467. static
  468. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  469. {
  470. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  471. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  472. /* Return first 4 bits as fragment number */
  473. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  474. DOT11_SEQ_FRAG_MASK);
  475. }
  476. /**
  477. * hal_rx_msdu_end_da_is_mcbc_get_6490(): API to check if pkt is MCBC
  478. * from rx_msdu_end TLV
  479. *
  480. * @ buf: pointer to the start of RX PKT TLV headers
  481. * Return: da_is_mcbc
  482. */
  483. static uint8_t
  484. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  485. {
  486. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  487. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  488. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  489. }
  490. /**
  491. * hal_rx_msdu_end_sa_is_valid_get_6490(): API to get_6490 the
  492. * sa_is_valid bit from rx_msdu_end TLV
  493. *
  494. * @ buf: pointer to the start of RX PKT TLV headers
  495. * Return: sa_is_valid bit
  496. */
  497. static uint8_t
  498. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  499. {
  500. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  501. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  502. uint8_t sa_is_valid;
  503. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  504. return sa_is_valid;
  505. }
  506. /**
  507. * hal_rx_msdu_end_sa_idx_get_6490(): API to get_6490 the
  508. * sa_idx from rx_msdu_end TLV
  509. *
  510. * @ buf: pointer to the start of RX PKT TLV headers
  511. * Return: sa_idx (SA AST index)
  512. */
  513. static
  514. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  515. {
  516. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  517. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  518. uint16_t sa_idx;
  519. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  520. return sa_idx;
  521. }
  522. /**
  523. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  524. *
  525. * @hal_soc_hdl: hal_soc handle
  526. * @hw_desc_addr: hardware descriptor address
  527. *
  528. * Return: 0 - success/ non-zero failure
  529. */
  530. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  531. {
  532. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  533. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  534. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  535. }
  536. /**
  537. * hal_rx_msdu_end_l3_hdr_padding_get_6490(): API to get_6490 the
  538. * l3_header padding from rx_msdu_end TLV
  539. *
  540. * @ buf: pointer to the start of RX PKT TLV headers
  541. * Return: number of l3 header padding bytes
  542. */
  543. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  544. {
  545. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  546. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  547. uint32_t l3_header_padding;
  548. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  549. return l3_header_padding;
  550. }
  551. /*
  552. * @ hal_rx_encryption_info_valid_6490: Returns encryption type.
  553. *
  554. * @ buf: rx_tlv_hdr of the received packet
  555. * @ Return: encryption type
  556. */
  557. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  558. {
  559. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  560. struct rx_mpdu_start *mpdu_start =
  561. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  562. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  563. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  564. return encryption_info;
  565. }
  566. /*
  567. * @ hal_rx_print_pn_6490: Prints the PN of rx packet.
  568. *
  569. * @ buf: rx_tlv_hdr of the received packet
  570. * @ Return: void
  571. */
  572. static void hal_rx_print_pn_6490(uint8_t *buf)
  573. {
  574. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  575. struct rx_mpdu_start *mpdu_start =
  576. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  577. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  578. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  579. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  580. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  581. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  582. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  583. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  584. }
  585. /**
  586. * hal_rx_msdu_end_first_msdu_get_6490: API to get first msdu status
  587. * from rx_msdu_end TLV
  588. *
  589. * @ buf: pointer to the start of RX PKT TLV headers
  590. * Return: first_msdu
  591. */
  592. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  593. {
  594. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  595. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  596. uint8_t first_msdu;
  597. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  598. return first_msdu;
  599. }
  600. /**
  601. * hal_rx_msdu_end_da_is_valid_get_6490: API to check if da is valid
  602. * from rx_msdu_end TLV
  603. *
  604. * @ buf: pointer to the start of RX PKT TLV headers
  605. * Return: da_is_valid
  606. */
  607. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  608. {
  609. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  610. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  611. uint8_t da_is_valid;
  612. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  613. return da_is_valid;
  614. }
  615. /**
  616. * hal_rx_msdu_end_last_msdu_get_6490: API to get last msdu status
  617. * from rx_msdu_end TLV
  618. *
  619. * @ buf: pointer to the start of RX PKT TLV headers
  620. * Return: last_msdu
  621. */
  622. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  623. {
  624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  625. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  626. uint8_t last_msdu;
  627. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  628. return last_msdu;
  629. }
  630. /*
  631. * hal_rx_get_mpdu_mac_ad4_valid_6490(): Retrieves if mpdu 4th addr is valid
  632. *
  633. * @nbuf: Network buffer
  634. * Returns: value of mpdu 4th address valid field
  635. */
  636. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  637. {
  638. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  639. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  640. bool ad4_valid = 0;
  641. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  642. return ad4_valid;
  643. }
  644. /**
  645. * hal_rx_mpdu_start_sw_peer_id_get_6490: Retrieve sw peer_id
  646. * @buf: network buffer
  647. *
  648. * Return: sw peer_id
  649. */
  650. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  651. {
  652. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  653. struct rx_mpdu_start *mpdu_start =
  654. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  655. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  656. &mpdu_start->rx_mpdu_info_details);
  657. }
  658. /**
  659. * hal_rx_mpdu_get_to_ds_6490(): API to get the tods info
  660. * from rx_mpdu_start
  661. *
  662. * @buf: pointer to the start of RX PKT TLV header
  663. * Return: uint32_t(to_ds)
  664. */
  665. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  666. {
  667. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  668. struct rx_mpdu_start *mpdu_start =
  669. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  670. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  671. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  672. }
  673. /*
  674. * hal_rx_mpdu_get_fr_ds_6490(): API to get the from ds info
  675. * from rx_mpdu_start
  676. *
  677. * @buf: pointer to the start of RX PKT TLV header
  678. * Return: uint32_t(fr_ds)
  679. */
  680. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  681. {
  682. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  683. struct rx_mpdu_start *mpdu_start =
  684. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  685. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  686. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  687. }
  688. /*
  689. * hal_rx_get_mpdu_frame_control_valid_6490(): Retrieves mpdu
  690. * frame control valid
  691. *
  692. * @nbuf: Network buffer
  693. * Returns: value of frame control valid field
  694. */
  695. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  696. {
  697. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  698. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  699. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  700. }
  701. /*
  702. * hal_rx_mpdu_get_addr1_6490(): API to check get address1 of the mpdu
  703. *
  704. * @buf: pointer to the start of RX PKT TLV headera
  705. * @mac_addr: pointer to mac address
  706. * Return: success/failure
  707. */
  708. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  709. {
  710. struct __attribute__((__packed__)) hal_addr1 {
  711. uint32_t ad1_31_0;
  712. uint16_t ad1_47_32;
  713. };
  714. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  715. struct rx_mpdu_start *mpdu_start =
  716. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  717. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  718. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  719. uint32_t mac_addr_ad1_valid;
  720. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  721. if (mac_addr_ad1_valid) {
  722. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  723. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  724. return QDF_STATUS_SUCCESS;
  725. }
  726. return QDF_STATUS_E_FAILURE;
  727. }
  728. /*
  729. * hal_rx_mpdu_get_addr2_6490(): API to check get address2 of the mpdu
  730. * in the packet
  731. *
  732. * @buf: pointer to the start of RX PKT TLV header
  733. * @mac_addr: pointer to mac address
  734. * Return: success/failure
  735. */
  736. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  737. uint8_t *mac_addr)
  738. {
  739. struct __attribute__((__packed__)) hal_addr2 {
  740. uint16_t ad2_15_0;
  741. uint32_t ad2_47_16;
  742. };
  743. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  744. struct rx_mpdu_start *mpdu_start =
  745. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  746. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  747. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  748. uint32_t mac_addr_ad2_valid;
  749. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  750. if (mac_addr_ad2_valid) {
  751. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  752. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  753. return QDF_STATUS_SUCCESS;
  754. }
  755. return QDF_STATUS_E_FAILURE;
  756. }
  757. /*
  758. * hal_rx_mpdu_get_addr3_6490(): API to get address3 of the mpdu
  759. * in the packet
  760. *
  761. * @buf: pointer to the start of RX PKT TLV header
  762. * @mac_addr: pointer to mac address
  763. * Return: success/failure
  764. */
  765. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  766. {
  767. struct __attribute__((__packed__)) hal_addr3 {
  768. uint32_t ad3_31_0;
  769. uint16_t ad3_47_32;
  770. };
  771. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  772. struct rx_mpdu_start *mpdu_start =
  773. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  774. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  775. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  776. uint32_t mac_addr_ad3_valid;
  777. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  778. if (mac_addr_ad3_valid) {
  779. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  780. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  781. return QDF_STATUS_SUCCESS;
  782. }
  783. return QDF_STATUS_E_FAILURE;
  784. }
  785. /*
  786. * hal_rx_mpdu_get_addr4_6490(): API to get address4 of the mpdu
  787. * in the packet
  788. *
  789. * @buf: pointer to the start of RX PKT TLV header
  790. * @mac_addr: pointer to mac address
  791. * Return: success/failure
  792. */
  793. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  794. {
  795. struct __attribute__((__packed__)) hal_addr4 {
  796. uint32_t ad4_31_0;
  797. uint16_t ad4_47_32;
  798. };
  799. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  800. struct rx_mpdu_start *mpdu_start =
  801. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  802. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  803. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  804. uint32_t mac_addr_ad4_valid;
  805. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  806. if (mac_addr_ad4_valid) {
  807. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  808. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  809. return QDF_STATUS_SUCCESS;
  810. }
  811. return QDF_STATUS_E_FAILURE;
  812. }
  813. /*
  814. * hal_rx_get_mpdu_sequence_control_valid_6490(): Get mpdu
  815. * sequence control valid
  816. *
  817. * @nbuf: Network buffer
  818. * Returns: value of sequence control valid field
  819. */
  820. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  821. {
  822. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  823. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  824. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  825. }
  826. /**
  827. * hal_rx_is_unicast_6490: check packet is unicast frame or not.
  828. *
  829. * @ buf: pointer to rx pkt TLV.
  830. *
  831. * Return: true on unicast.
  832. */
  833. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  834. {
  835. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  836. struct rx_mpdu_start *mpdu_start =
  837. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  838. uint32_t grp_id;
  839. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  840. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  841. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  842. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  843. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  844. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  845. }
  846. /**
  847. * hal_rx_tid_get_6490: get tid based on qos control valid.
  848. * @hal_soc_hdl: hal_soc handle
  849. * @ buf: pointer to rx pkt TLV.
  850. *
  851. * Return: tid
  852. */
  853. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  854. {
  855. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  856. struct rx_mpdu_start *mpdu_start =
  857. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  858. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  859. uint8_t qos_control_valid =
  860. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  861. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  862. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  863. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  864. if (qos_control_valid)
  865. return hal_rx_mpdu_start_tid_get_6490(buf);
  866. return HAL_RX_NON_QOS_TID;
  867. }
  868. /**
  869. * hal_rx_hw_desc_get_ppduid_get_6490(): retrieve ppdu id
  870. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  871. * @rxdma_dst_ring_desc: Rx HW descriptor
  872. *
  873. * Return: ppdu id
  874. */
  875. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  876. void *rxdma_dst_ring_desc)
  877. {
  878. struct rx_mpdu_info *rx_mpdu_info;
  879. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  880. rx_mpdu_info =
  881. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  882. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  883. }
  884. /**
  885. * hal_reo_status_get_header_6490 - Process reo desc info
  886. * @ring_desc: REO status ring descriptor
  887. * @b - tlv type info
  888. * @h1 - Pointer to hal_reo_status_header where info to be stored
  889. *
  890. * Return - none.
  891. *
  892. */
  893. static void hal_reo_status_get_header_6490(hal_ring_desc_t ring_desc, int b,
  894. void *h1)
  895. {
  896. uint32_t *d = (uint32_t *)ring_desc;
  897. uint32_t val1 = 0;
  898. struct hal_reo_status_header *h =
  899. (struct hal_reo_status_header *)h1;
  900. /* Offsets of descriptor fields defined in HW headers start
  901. * from the field after TLV header
  902. */
  903. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  904. switch (b) {
  905. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  906. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  907. STATUS_HEADER_REO_STATUS_NUMBER)];
  908. break;
  909. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  910. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  911. STATUS_HEADER_REO_STATUS_NUMBER)];
  912. break;
  913. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  914. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  915. STATUS_HEADER_REO_STATUS_NUMBER)];
  916. break;
  917. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  918. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  919. STATUS_HEADER_REO_STATUS_NUMBER)];
  920. break;
  921. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  922. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  923. STATUS_HEADER_REO_STATUS_NUMBER)];
  924. break;
  925. case HAL_REO_DESC_THRES_STATUS_TLV:
  926. val1 =
  927. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  928. STATUS_HEADER_REO_STATUS_NUMBER)];
  929. break;
  930. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  931. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  932. STATUS_HEADER_REO_STATUS_NUMBER)];
  933. break;
  934. default:
  935. qdf_nofl_err("ERROR: Unknown tlv\n");
  936. break;
  937. }
  938. h->cmd_num =
  939. HAL_GET_FIELD(
  940. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  941. val1);
  942. h->exec_time =
  943. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  944. CMD_EXECUTION_TIME, val1);
  945. h->status =
  946. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  947. REO_CMD_EXECUTION_STATUS, val1);
  948. switch (b) {
  949. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  950. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  951. STATUS_HEADER_TIMESTAMP)];
  952. break;
  953. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  954. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  955. STATUS_HEADER_TIMESTAMP)];
  956. break;
  957. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  958. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  959. STATUS_HEADER_TIMESTAMP)];
  960. break;
  961. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  962. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  963. STATUS_HEADER_TIMESTAMP)];
  964. break;
  965. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  967. STATUS_HEADER_TIMESTAMP)];
  968. break;
  969. case HAL_REO_DESC_THRES_STATUS_TLV:
  970. val1 =
  971. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  972. STATUS_HEADER_TIMESTAMP)];
  973. break;
  974. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  975. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  976. STATUS_HEADER_TIMESTAMP)];
  977. break;
  978. default:
  979. qdf_nofl_err("ERROR: Unknown tlv\n");
  980. break;
  981. }
  982. h->tstamp =
  983. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  984. }
  985. /**
  986. * hal_tx_desc_set_mesh_en_6490 - Set mesh_enable flag in Tx descriptor
  987. * @desc: Handle to Tx Descriptor
  988. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  989. * enabling the interpretation of the 'Mesh Control Present' bit
  990. * (bit 8) of QoS Control (otherwise this bit is ignored),
  991. * For native WiFi frames, this indicates that a 'Mesh Control' field
  992. * is present between the header and the LLC.
  993. *
  994. * Return: void
  995. */
  996. static inline
  997. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  998. {
  999. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1000. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1001. }
  1002. static
  1003. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  1004. {
  1005. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1006. }
  1007. static
  1008. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1009. {
  1010. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1011. }
  1012. static
  1013. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1014. {
  1015. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1016. }
  1017. static
  1018. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1019. {
  1020. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1021. }
  1022. static
  1023. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1024. {
  1025. return HAL_RX_GET_FC_VALID(buf);
  1026. }
  1027. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1028. {
  1029. return HAL_RX_GET_TO_DS_FLAG(buf);
  1030. }
  1031. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1032. {
  1033. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1034. }
  1035. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1036. {
  1037. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1038. }
  1039. static uint32_t
  1040. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1041. {
  1042. return HAL_RX_GET_PPDU_ID(buf);
  1043. }
  1044. /**
  1045. * hal_reo_config_6490(): Set reo config parameters
  1046. * @soc: hal soc handle
  1047. * @reg_val: value to be set
  1048. * @reo_params: reo parameters
  1049. *
  1050. * Return: void
  1051. */
  1052. static
  1053. void hal_reo_config_6490(struct hal_soc *soc,
  1054. uint32_t reg_val,
  1055. struct hal_reo_params *reo_params)
  1056. {
  1057. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1058. }
  1059. /**
  1060. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1061. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1062. *
  1063. * Return - Pointer to rx_msdu_desc_info structure.
  1064. *
  1065. */
  1066. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1067. {
  1068. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1069. }
  1070. /**
  1071. * hal_rx_link_desc_msdu0_ptr_6490 - Get pointer to rx_msdu details
  1072. * @link_desc - Pointer to link desc
  1073. *
  1074. * Return - Pointer to rx_msdu_details structure
  1075. *
  1076. */
  1077. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1078. {
  1079. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1080. }
  1081. /**
  1082. * hal_rx_msdu_flow_idx_get_6490: API to get flow index
  1083. * from rx_msdu_end TLV
  1084. * @buf: pointer to the start of RX PKT TLV headers
  1085. *
  1086. * Return: flow index value from MSDU END TLV
  1087. */
  1088. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1089. {
  1090. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1091. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1092. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1093. }
  1094. /**
  1095. * hal_rx_msdu_get_reo_destination_indication_6490: API to get
  1096. * reo_destination_indication from rx_msdu_end TLV
  1097. * @buf: pointer to the start of RX PKT TLV headers
  1098. * @reo_destination_indication: pointer to return value of reo_destination_indication
  1099. *
  1100. * Return: none
  1101. */
  1102. static inline void
  1103. hal_rx_msdu_get_reo_destination_indication_6490(uint8_t *buf,
  1104. uint32_t *reo_destination_indication)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1108. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1109. }
  1110. /**
  1111. * hal_rx_msdu_flow_idx_invalid_6490: API to get flow index invalid
  1112. * from rx_msdu_end TLV
  1113. * @buf: pointer to the start of RX PKT TLV headers
  1114. *
  1115. * Return: flow index invalid value from MSDU END TLV
  1116. */
  1117. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1118. {
  1119. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1120. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1121. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1122. }
  1123. /**
  1124. * hal_rx_msdu_flow_idx_timeout_6490: API to get flow index timeout
  1125. * from rx_msdu_end TLV
  1126. * @buf: pointer to the start of RX PKT TLV headers
  1127. *
  1128. * Return: flow index timeout value from MSDU END TLV
  1129. */
  1130. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1131. {
  1132. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1133. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1134. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1135. }
  1136. /**
  1137. * hal_rx_msdu_fse_metadata_get_6490: API to get FSE metadata
  1138. * from rx_msdu_end TLV
  1139. * @buf: pointer to the start of RX PKT TLV headers
  1140. *
  1141. * Return: fse metadata value from MSDU END TLV
  1142. */
  1143. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1144. {
  1145. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1146. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1147. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1148. }
  1149. /**
  1150. * hal_rx_msdu_cce_metadata_get_6490: API to get CCE metadata
  1151. * from rx_msdu_end TLV
  1152. * @buf: pointer to the start of RX PKT TLV headers
  1153. *
  1154. * Return: cce_metadata
  1155. */
  1156. static uint16_t
  1157. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1158. {
  1159. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1160. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1161. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1162. }
  1163. /**
  1164. * hal_rx_msdu_get_flow_params_6490: API to get flow index, flow index invalid
  1165. * and flow index timeout from rx_msdu_end TLV
  1166. * @buf: pointer to the start of RX PKT TLV headers
  1167. * @flow_invalid: pointer to return value of flow_idx_valid
  1168. * @flow_timeout: pointer to return value of flow_idx_timeout
  1169. * @flow_index: pointer to return value of flow_idx
  1170. *
  1171. * Return: none
  1172. */
  1173. static inline void
  1174. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1175. bool *flow_invalid,
  1176. bool *flow_timeout,
  1177. uint32_t *flow_index)
  1178. {
  1179. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1180. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1181. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1182. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1183. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1184. }
  1185. /**
  1186. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1187. * @buf: rx_tlv_hdr
  1188. *
  1189. * Return: tcp checksum
  1190. */
  1191. static uint16_t
  1192. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1193. {
  1194. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1195. }
  1196. /**
  1197. * hal_rx_get_rx_sequence_6490(): Function to retrieve rx sequence number
  1198. *
  1199. * @nbuf: Network buffer
  1200. * Returns: rx sequence number
  1201. */
  1202. static
  1203. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1204. {
  1205. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1206. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1207. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1208. }
  1209. /**
  1210. * hal_get_window_address_6490(): Function to get hp/tp address
  1211. * @hal_soc: Pointer to hal_soc
  1212. * @addr: address offset of register
  1213. *
  1214. * Return: modified address offset of register
  1215. */
  1216. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1217. qdf_iomem_t addr)
  1218. {
  1219. return addr;
  1220. }
  1221. /**
  1222. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1223. * checksum
  1224. * @buf: buffer pointer
  1225. *
  1226. * Return: cumulative checksum
  1227. */
  1228. static inline
  1229. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1230. {
  1231. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1232. }
  1233. /**
  1234. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1235. * ip length
  1236. * @buf: buffer pointer
  1237. *
  1238. * Return: cumulative length
  1239. */
  1240. static inline
  1241. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1242. {
  1243. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1244. }
  1245. /**
  1246. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1247. * @buf: buffer
  1248. *
  1249. * Return: udp proto bit
  1250. */
  1251. static inline
  1252. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1253. {
  1254. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1255. }
  1256. /**
  1257. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg
  1258. * continuation
  1259. * @buf: buffer
  1260. *
  1261. * Return: flow agg
  1262. */
  1263. static inline
  1264. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1265. {
  1266. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1267. }
  1268. /**
  1269. * hal_rx_get_flow_agg_count_6490()- Retrieve flow agg count
  1270. * @buf: buffer
  1271. *
  1272. * Return: flow agg count
  1273. */
  1274. static inline
  1275. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1276. {
  1277. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1278. }
  1279. /**
  1280. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1281. * @buf: buffer
  1282. *
  1283. * Return: fisa timeout
  1284. */
  1285. static inline
  1286. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1287. {
  1288. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1289. }
  1290. /**
  1291. * hal_rx_mpdu_start_tlv_tag_valid_6490 () - API to check if RX_MPDU_START
  1292. * tlv tag is valid
  1293. *
  1294. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1295. *
  1296. * Return: true if RX_MPDU_START is valied, else false.
  1297. */
  1298. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1299. {
  1300. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1301. uint32_t tlv_tag;
  1302. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1303. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1304. }
  1305. /**
  1306. * hal_reo_set_err_dst_remap_6490(): Function to set REO error destination
  1307. * ring remap register
  1308. * @hal_soc: Pointer to hal_soc
  1309. *
  1310. * Return: none.
  1311. */
  1312. static void
  1313. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1314. {
  1315. /*
  1316. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1317. * frame routed to REO2TCL ring.
  1318. */
  1319. uint32_t dst_remap_ix0 =
  1320. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1321. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1322. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1323. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1324. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1325. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1326. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1327. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1328. uint32_t dst_remap_ix1 =
  1329. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1330. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1331. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1332. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1333. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1334. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1335. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1336. HAL_REG_WRITE(hal_soc,
  1337. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1338. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1339. dst_remap_ix0);
  1340. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1341. HAL_REG_READ(
  1342. hal_soc,
  1343. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1344. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1345. HAL_REG_WRITE(hal_soc,
  1346. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1347. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1348. dst_remap_ix1);
  1349. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1350. HAL_REG_READ(
  1351. hal_soc,
  1352. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1353. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1354. }
  1355. /**
  1356. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1357. * @fst: Pointer to the Rx Flow Search Table
  1358. * @table_offset: offset into the table where the flow is to be setup
  1359. * @flow: Flow Parameters
  1360. *
  1361. * Flow table entry fields are updated in host byte order, little endian order.
  1362. *
  1363. * Return: Success/Failure
  1364. */
  1365. static void *
  1366. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1367. uint8_t *rx_flow)
  1368. {
  1369. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1370. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1371. uint8_t *fse;
  1372. if (table_offset >= fst->max_entries) {
  1373. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1374. "HAL FSE table offset %u exceeds max entries %u",
  1375. table_offset, fst->max_entries);
  1376. return NULL;
  1377. }
  1378. fse = (uint8_t *)fst->base_vaddr +
  1379. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1380. /* clear the valid bit before starting the deletion*/
  1381. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1382. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1383. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1384. (flow->tuple_info.src_ip_127_96));
  1385. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1386. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1387. (flow->tuple_info.src_ip_95_64));
  1388. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1389. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1390. (flow->tuple_info.src_ip_63_32));
  1391. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1392. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1393. (flow->tuple_info.src_ip_31_0));
  1394. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1395. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1396. (flow->tuple_info.dest_ip_127_96));
  1397. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1398. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1399. (flow->tuple_info.dest_ip_95_64));
  1400. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1401. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1402. (flow->tuple_info.dest_ip_63_32));
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1405. (flow->tuple_info.dest_ip_31_0));
  1406. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1407. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1408. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1409. (flow->tuple_info.dest_port));
  1410. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1411. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1412. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1413. (flow->tuple_info.src_port));
  1414. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1417. flow->tuple_info.l4_protocol);
  1418. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1419. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1420. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1421. flow->reo_destination_handler);
  1422. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1425. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1428. (flow->fse_metadata));
  1429. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1432. REO_DESTINATION_INDICATION,
  1433. flow->reo_destination_indication);
  1434. /* Reset all the other fields in FSE */
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1436. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1437. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1438. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1440. return fse;
  1441. }
  1442. static
  1443. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1444. uint32_t *remap1, uint32_t *remap2)
  1445. {
  1446. switch (num_rings) {
  1447. case 3:
  1448. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1449. HAL_REO_REMAP_IX2(ring[1], 17) |
  1450. HAL_REO_REMAP_IX2(ring[2], 18) |
  1451. HAL_REO_REMAP_IX2(ring[0], 19) |
  1452. HAL_REO_REMAP_IX2(ring[1], 20) |
  1453. HAL_REO_REMAP_IX2(ring[2], 21) |
  1454. HAL_REO_REMAP_IX2(ring[0], 22) |
  1455. HAL_REO_REMAP_IX2(ring[1], 23);
  1456. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1457. HAL_REO_REMAP_IX3(ring[0], 25) |
  1458. HAL_REO_REMAP_IX3(ring[1], 26) |
  1459. HAL_REO_REMAP_IX3(ring[2], 27) |
  1460. HAL_REO_REMAP_IX3(ring[0], 28) |
  1461. HAL_REO_REMAP_IX3(ring[1], 29) |
  1462. HAL_REO_REMAP_IX3(ring[2], 30) |
  1463. HAL_REO_REMAP_IX3(ring[0], 31);
  1464. break;
  1465. case 4:
  1466. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1467. HAL_REO_REMAP_IX2(ring[1], 17) |
  1468. HAL_REO_REMAP_IX2(ring[2], 18) |
  1469. HAL_REO_REMAP_IX2(ring[3], 19) |
  1470. HAL_REO_REMAP_IX2(ring[0], 20) |
  1471. HAL_REO_REMAP_IX2(ring[1], 21) |
  1472. HAL_REO_REMAP_IX2(ring[2], 22) |
  1473. HAL_REO_REMAP_IX2(ring[3], 23);
  1474. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1475. HAL_REO_REMAP_IX3(ring[1], 25) |
  1476. HAL_REO_REMAP_IX3(ring[2], 26) |
  1477. HAL_REO_REMAP_IX3(ring[3], 27) |
  1478. HAL_REO_REMAP_IX3(ring[0], 28) |
  1479. HAL_REO_REMAP_IX3(ring[1], 29) |
  1480. HAL_REO_REMAP_IX3(ring[2], 30) |
  1481. HAL_REO_REMAP_IX3(ring[3], 31);
  1482. break;
  1483. }
  1484. }
  1485. static void hal_hw_txrx_ops_attach_qca6490(struct hal_soc *hal_soc)
  1486. {
  1487. /* init and setup */
  1488. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1489. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1490. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1491. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1492. hal_soc->ops->hal_get_window_address = hal_get_window_address_6490;
  1493. hal_soc->ops->hal_reo_set_err_dst_remap =
  1494. hal_reo_set_err_dst_remap_6490;
  1495. /* tx */
  1496. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1497. hal_tx_desc_set_dscp_tid_table_id_6490;
  1498. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6490;
  1499. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6490;
  1500. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6490;
  1501. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1502. hal_tx_desc_set_buf_addr_generic_li;
  1503. hal_soc->ops->hal_tx_desc_set_search_type =
  1504. hal_tx_desc_set_search_type_generic_li;
  1505. hal_soc->ops->hal_tx_desc_set_search_index =
  1506. hal_tx_desc_set_search_index_generic_li;
  1507. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1508. hal_tx_desc_set_cache_set_num_generic_li;
  1509. hal_soc->ops->hal_tx_comp_get_status =
  1510. hal_tx_comp_get_status_generic_li;
  1511. hal_soc->ops->hal_tx_comp_get_release_reason =
  1512. hal_tx_comp_get_release_reason_generic_li;
  1513. hal_soc->ops->hal_get_wbm_internal_error =
  1514. hal_get_wbm_internal_error_generic_li;
  1515. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6490;
  1516. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1517. hal_tx_init_cmd_credit_ring_6490;
  1518. /* rx */
  1519. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1520. hal_rx_msdu_start_nss_get_6490;
  1521. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1522. hal_rx_mon_hw_desc_get_mpdu_status_6490;
  1523. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6490;
  1524. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1525. hal_rx_proc_phyrx_other_receive_info_tlv_6490;
  1526. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1527. hal_rx_dump_msdu_start_tlv_6490;
  1528. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6490;
  1529. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6490;
  1530. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1531. hal_rx_mpdu_start_tid_get_6490;
  1532. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1533. hal_rx_msdu_start_reception_type_get_6490;
  1534. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1535. hal_rx_msdu_end_da_idx_get_6490;
  1536. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1537. hal_rx_msdu_desc_info_get_ptr_6490;
  1538. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1539. hal_rx_link_desc_msdu0_ptr_6490;
  1540. hal_soc->ops->hal_reo_status_get_header =
  1541. hal_reo_status_get_header_6490;
  1542. hal_soc->ops->hal_rx_status_get_tlv_info =
  1543. hal_rx_status_get_tlv_info_generic_li;
  1544. hal_soc->ops->hal_rx_wbm_err_info_get =
  1545. hal_rx_wbm_err_info_get_generic_li;
  1546. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1547. hal_rx_dump_mpdu_start_tlv_generic_li;
  1548. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1549. hal_tx_set_pcp_tid_map_generic_li;
  1550. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1551. hal_tx_update_pcp_tid_generic_li;
  1552. hal_soc->ops->hal_tx_set_tidmap_prty =
  1553. hal_tx_update_tidmap_prty_generic_li;
  1554. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1555. hal_rx_get_rx_fragment_number_6490;
  1556. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1557. hal_rx_msdu_end_da_is_mcbc_get_6490;
  1558. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1559. hal_rx_msdu_end_sa_is_valid_get_6490;
  1560. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1561. hal_rx_msdu_end_sa_idx_get_6490;
  1562. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1563. hal_rx_desc_is_first_msdu_6490;
  1564. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1565. hal_rx_msdu_end_l3_hdr_padding_get_6490;
  1566. hal_soc->ops->hal_rx_encryption_info_valid =
  1567. hal_rx_encryption_info_valid_6490;
  1568. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6490;
  1569. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1570. hal_rx_msdu_end_first_msdu_get_6490;
  1571. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1572. hal_rx_msdu_end_da_is_valid_get_6490;
  1573. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1574. hal_rx_msdu_end_last_msdu_get_6490;
  1575. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1576. hal_rx_get_mpdu_mac_ad4_valid_6490;
  1577. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1578. hal_rx_mpdu_start_sw_peer_id_get_6490;
  1579. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1580. hal_rx_mpdu_peer_meta_data_get_li;
  1581. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6490;
  1582. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6490;
  1583. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1584. hal_rx_get_mpdu_frame_control_valid_6490;
  1585. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6490;
  1586. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6490;
  1587. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6490;
  1588. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6490;
  1589. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1590. hal_rx_get_mpdu_sequence_control_valid_6490;
  1591. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6490;
  1592. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6490;
  1593. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1594. hal_rx_hw_desc_get_ppduid_get_6490;
  1595. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1596. hal_rx_msdu0_buffer_addr_lsb_6490;
  1597. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1598. hal_rx_msdu_desc_info_ptr_get_6490;
  1599. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6490;
  1600. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6490;
  1601. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6490;
  1602. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6490;
  1603. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1604. hal_rx_get_mac_addr2_valid_6490;
  1605. hal_soc->ops->hal_rx_get_filter_category =
  1606. hal_rx_get_filter_category_6490;
  1607. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6490;
  1608. hal_soc->ops->hal_reo_config = hal_reo_config_6490;
  1609. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6490;
  1610. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1611. hal_rx_msdu_flow_idx_invalid_6490;
  1612. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1613. hal_rx_msdu_flow_idx_timeout_6490;
  1614. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1615. hal_rx_msdu_fse_metadata_get_6490;
  1616. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1617. hal_rx_msdu_cce_metadata_get_6490;
  1618. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1619. hal_rx_msdu_get_flow_params_6490;
  1620. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1621. hal_rx_tlv_get_tcp_chksum_6490;
  1622. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6490;
  1623. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1624. defined(WLAN_ENH_CFR_ENABLE)
  1625. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6490;
  1626. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6490;
  1627. #endif
  1628. /* rx - msdu end fast path info fields */
  1629. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1630. hal_rx_msdu_packet_metadata_get_generic_li;
  1631. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1632. hal_rx_get_fisa_cumulative_l4_checksum_6490;
  1633. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1634. hal_rx_get_fisa_cumulative_ip_length_6490;
  1635. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6490;
  1636. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1637. hal_rx_get_flow_agg_continuation_6490;
  1638. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1639. hal_rx_get_flow_agg_count_6490;
  1640. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6490;
  1641. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1642. hal_rx_mpdu_start_tlv_tag_valid_6490;
  1643. /* rx - TLV struct offsets */
  1644. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1645. hal_rx_msdu_end_offset_get_generic;
  1646. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1647. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1648. hal_rx_msdu_start_offset_get_generic;
  1649. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1650. hal_rx_mpdu_start_offset_get_generic;
  1651. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1652. hal_rx_mpdu_end_offset_get_generic;
  1653. #ifndef NO_RX_PKT_HDR_TLV
  1654. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1655. hal_rx_pkt_tlv_offset_get_generic;
  1656. #endif
  1657. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6490;
  1658. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1659. hal_compute_reo_remap_ix2_ix3_6490;
  1660. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1661. hal_rx_msdu_get_reo_destination_indication_6490;
  1662. hal_soc->ops->hal_setup_link_idle_list =
  1663. hal_setup_link_idle_list_generic_li;
  1664. };
  1665. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1666. /* TODO: max_rings can populated by querying HW capabilities */
  1667. { /* REO_DST */
  1668. .start_ring_id = HAL_SRNG_REO2SW1,
  1669. .max_rings = 4,
  1670. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1671. .lmac_ring = FALSE,
  1672. .ring_dir = HAL_SRNG_DST_RING,
  1673. .reg_start = {
  1674. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1675. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1676. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1677. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1678. },
  1679. .reg_size = {
  1680. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1681. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1682. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1683. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1684. },
  1685. .max_size =
  1686. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1687. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1688. },
  1689. { /* REO_EXCEPTION */
  1690. /* Designating REO2TCL ring as exception ring. This ring is
  1691. * similar to other REO2SW rings though it is named as REO2TCL.
  1692. * Any of theREO2SW rings can be used as exception ring.
  1693. */
  1694. .start_ring_id = HAL_SRNG_REO2TCL,
  1695. .max_rings = 1,
  1696. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1697. .lmac_ring = FALSE,
  1698. .ring_dir = HAL_SRNG_DST_RING,
  1699. .reg_start = {
  1700. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1701. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1702. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1703. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1704. },
  1705. /* Single ring - provide ring size if multiple rings of this
  1706. * type are supported
  1707. */
  1708. .reg_size = {},
  1709. .max_size =
  1710. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1711. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1712. },
  1713. { /* REO_REINJECT */
  1714. .start_ring_id = HAL_SRNG_SW2REO,
  1715. .max_rings = 1,
  1716. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1717. .lmac_ring = FALSE,
  1718. .ring_dir = HAL_SRNG_SRC_RING,
  1719. .reg_start = {
  1720. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1721. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1722. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1723. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1724. },
  1725. /* Single ring - provide ring size if multiple rings of this
  1726. * type are supported
  1727. */
  1728. .reg_size = {},
  1729. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1730. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1731. },
  1732. { /* REO_CMD */
  1733. .start_ring_id = HAL_SRNG_REO_CMD,
  1734. .max_rings = 1,
  1735. .entry_size = (sizeof(struct tlv_32_hdr) +
  1736. sizeof(struct reo_get_queue_stats)) >> 2,
  1737. .lmac_ring = FALSE,
  1738. .ring_dir = HAL_SRNG_SRC_RING,
  1739. .reg_start = {
  1740. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1741. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1742. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1743. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1744. },
  1745. /* Single ring - provide ring size if multiple rings of this
  1746. * type are supported
  1747. */
  1748. .reg_size = {},
  1749. .max_size =
  1750. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1751. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1752. },
  1753. { /* REO_STATUS */
  1754. .start_ring_id = HAL_SRNG_REO_STATUS,
  1755. .max_rings = 1,
  1756. .entry_size = (sizeof(struct tlv_32_hdr) +
  1757. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1758. .lmac_ring = FALSE,
  1759. .ring_dir = HAL_SRNG_DST_RING,
  1760. .reg_start = {
  1761. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1762. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1763. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1764. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1765. },
  1766. /* Single ring - provide ring size if multiple rings of this
  1767. * type are supported
  1768. */
  1769. .reg_size = {},
  1770. .max_size =
  1771. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1772. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1773. },
  1774. { /* TCL_DATA */
  1775. .start_ring_id = HAL_SRNG_SW2TCL1,
  1776. .max_rings = 3,
  1777. .entry_size = (sizeof(struct tlv_32_hdr) +
  1778. sizeof(struct tcl_data_cmd)) >> 2,
  1779. .lmac_ring = FALSE,
  1780. .ring_dir = HAL_SRNG_SRC_RING,
  1781. .reg_start = {
  1782. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1783. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1784. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1785. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1786. },
  1787. .reg_size = {
  1788. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1789. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1790. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1791. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1792. },
  1793. .max_size =
  1794. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1795. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1796. },
  1797. { /* TCL_CMD */
  1798. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1799. .max_rings = 1,
  1800. .entry_size = (sizeof(struct tlv_32_hdr) +
  1801. sizeof(struct tcl_gse_cmd)) >> 2,
  1802. .lmac_ring = FALSE,
  1803. .ring_dir = HAL_SRNG_SRC_RING,
  1804. .reg_start = {
  1805. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1806. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1807. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1808. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1809. },
  1810. /* Single ring - provide ring size if multiple rings of this
  1811. * type are supported
  1812. */
  1813. .reg_size = {},
  1814. .max_size =
  1815. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1816. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1817. },
  1818. { /* TCL_STATUS */
  1819. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1820. .max_rings = 1,
  1821. .entry_size = (sizeof(struct tlv_32_hdr) +
  1822. sizeof(struct tcl_status_ring)) >> 2,
  1823. .lmac_ring = FALSE,
  1824. .ring_dir = HAL_SRNG_DST_RING,
  1825. .reg_start = {
  1826. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1827. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1828. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1829. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1830. },
  1831. /* Single ring - provide ring size if multiple rings of this
  1832. * type are supported
  1833. */
  1834. .reg_size = {},
  1835. .max_size =
  1836. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1837. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1838. },
  1839. { /* CE_SRC */
  1840. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1841. .max_rings = 12,
  1842. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1843. .lmac_ring = FALSE,
  1844. .ring_dir = HAL_SRNG_SRC_RING,
  1845. .reg_start = {
  1846. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1847. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1848. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1849. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1850. },
  1851. .reg_size = {
  1852. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1853. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1854. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1855. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1856. },
  1857. .max_size =
  1858. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1859. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1860. },
  1861. { /* CE_DST */
  1862. .start_ring_id = HAL_SRNG_CE_0_DST,
  1863. .max_rings = 12,
  1864. .entry_size = 8 >> 2,
  1865. /*TODO: entry_size above should actually be
  1866. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1867. * of struct ce_dst_desc in HW header files
  1868. */
  1869. .lmac_ring = FALSE,
  1870. .ring_dir = HAL_SRNG_SRC_RING,
  1871. .reg_start = {
  1872. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1873. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1874. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1875. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1876. },
  1877. .reg_size = {
  1878. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1879. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1880. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1881. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1882. },
  1883. .max_size =
  1884. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1885. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1886. },
  1887. { /* CE_DST_STATUS */
  1888. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1889. .max_rings = 12,
  1890. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1891. .lmac_ring = FALSE,
  1892. .ring_dir = HAL_SRNG_DST_RING,
  1893. .reg_start = {
  1894. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1895. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1896. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1897. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1898. },
  1899. /* TODO: check destination status ring registers */
  1900. .reg_size = {
  1901. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1902. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1903. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1904. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1905. },
  1906. .max_size =
  1907. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1908. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1909. },
  1910. { /* WBM_IDLE_LINK */
  1911. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1912. .max_rings = 1,
  1913. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1914. .lmac_ring = FALSE,
  1915. .ring_dir = HAL_SRNG_SRC_RING,
  1916. .reg_start = {
  1917. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1918. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1919. },
  1920. /* Single ring - provide ring size if multiple rings of this
  1921. * type are supported
  1922. */
  1923. .reg_size = {},
  1924. .max_size =
  1925. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1926. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1927. },
  1928. { /* SW2WBM_RELEASE */
  1929. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1930. .max_rings = 1,
  1931. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1932. .lmac_ring = FALSE,
  1933. .ring_dir = HAL_SRNG_SRC_RING,
  1934. .reg_start = {
  1935. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1936. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1937. },
  1938. /* Single ring - provide ring size if multiple rings of this
  1939. * type are supported
  1940. */
  1941. .reg_size = {},
  1942. .max_size =
  1943. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1944. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1945. },
  1946. { /* WBM2SW_RELEASE */
  1947. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1948. #if defined(IPA_WDI3_TX_TWO_PIPES) || defined(TX_MULTI_TCL) || \
  1949. defined(CONFIG_PLD_PCIE_FW_SIM)
  1950. .max_rings = 5,
  1951. #else
  1952. .max_rings = 4,
  1953. #endif
  1954. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1955. .lmac_ring = FALSE,
  1956. .ring_dir = HAL_SRNG_DST_RING,
  1957. .reg_start = {
  1958. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1959. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1960. },
  1961. .reg_size = {
  1962. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1963. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1964. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1965. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1966. },
  1967. .max_size =
  1968. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1969. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1970. },
  1971. { /* RXDMA_BUF */
  1972. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1973. #ifdef IPA_OFFLOAD
  1974. .max_rings = 3,
  1975. #else
  1976. .max_rings = 2,
  1977. #endif
  1978. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1979. .lmac_ring = TRUE,
  1980. .ring_dir = HAL_SRNG_SRC_RING,
  1981. /* reg_start is not set because LMAC rings are not accessed
  1982. * from host
  1983. */
  1984. .reg_start = {},
  1985. .reg_size = {},
  1986. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1987. },
  1988. { /* RXDMA_DST */
  1989. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1990. .max_rings = 1,
  1991. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1992. .lmac_ring = TRUE,
  1993. .ring_dir = HAL_SRNG_DST_RING,
  1994. /* reg_start is not set because LMAC rings are not accessed
  1995. * from host
  1996. */
  1997. .reg_start = {},
  1998. .reg_size = {},
  1999. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2000. },
  2001. { /* RXDMA_MONITOR_BUF */
  2002. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2003. .max_rings = 1,
  2004. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2005. .lmac_ring = TRUE,
  2006. .ring_dir = HAL_SRNG_SRC_RING,
  2007. /* reg_start is not set because LMAC rings are not accessed
  2008. * from host
  2009. */
  2010. .reg_start = {},
  2011. .reg_size = {},
  2012. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2013. },
  2014. { /* RXDMA_MONITOR_STATUS */
  2015. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2016. .max_rings = 1,
  2017. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2018. .lmac_ring = TRUE,
  2019. .ring_dir = HAL_SRNG_SRC_RING,
  2020. /* reg_start is not set because LMAC rings are not accessed
  2021. * from host
  2022. */
  2023. .reg_start = {},
  2024. .reg_size = {},
  2025. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2026. },
  2027. { /* RXDMA_MONITOR_DST */
  2028. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2029. .max_rings = 1,
  2030. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2031. .lmac_ring = TRUE,
  2032. .ring_dir = HAL_SRNG_DST_RING,
  2033. /* reg_start is not set because LMAC rings are not accessed
  2034. * from host
  2035. */
  2036. .reg_start = {},
  2037. .reg_size = {},
  2038. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2039. },
  2040. { /* RXDMA_MONITOR_DESC */
  2041. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2042. .max_rings = 1,
  2043. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2044. .lmac_ring = TRUE,
  2045. .ring_dir = HAL_SRNG_SRC_RING,
  2046. /* reg_start is not set because LMAC rings are not accessed
  2047. * from host
  2048. */
  2049. .reg_start = {},
  2050. .reg_size = {},
  2051. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2052. },
  2053. { /* DIR_BUF_RX_DMA_SRC */
  2054. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2055. /*
  2056. * one ring is for spectral scan
  2057. * the other is for cfr
  2058. */
  2059. .max_rings = 2,
  2060. .entry_size = 2,
  2061. .lmac_ring = TRUE,
  2062. .ring_dir = HAL_SRNG_SRC_RING,
  2063. /* reg_start is not set because LMAC rings are not accessed
  2064. * from host
  2065. */
  2066. .reg_start = {},
  2067. .reg_size = {},
  2068. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2069. },
  2070. #ifdef WLAN_FEATURE_CIF_CFR
  2071. { /* WIFI_POS_SRC */
  2072. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2073. .max_rings = 1,
  2074. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2075. .lmac_ring = TRUE,
  2076. .ring_dir = HAL_SRNG_SRC_RING,
  2077. /* reg_start is not set because LMAC rings are not accessed
  2078. * from host
  2079. */
  2080. .reg_start = {},
  2081. .reg_size = {},
  2082. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2083. },
  2084. #endif
  2085. { /* REO2PPE */ 0},
  2086. { /* PPE2TCL */ 0},
  2087. { /* PPE_RELEASE */ 0},
  2088. { /* TX_MONITOR_BUF */ 0},
  2089. { /* TX_MONITOR_DST */ 0},
  2090. { /* SW2RXDMA_NEW */ 0},
  2091. };
  2092. /**
  2093. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2094. * offset and srng table
  2095. */
  2096. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2097. {
  2098. hal_soc->hw_srng_table = hw_srng_table_6490;
  2099. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2100. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2101. hal_hw_txrx_ops_attach_qca6490(hal_soc);
  2102. }