hal_5018.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "hal_api.h"
  22. #include "target_type.h"
  23. #include "wcss_version.h"
  24. #include "qdf_module.h"
  25. #include "hal_flow.h"
  26. #include "rx_flow_search_entry.h"
  27. #include "hal_rx_flow_info.h"
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  32. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  33. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  34. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  35. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  36. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  39. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  40. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  41. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  52. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  53. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  54. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  55. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  56. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  57. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  58. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  59. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  63. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  64. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  65. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  66. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  67. STATUS_HEADER_REO_STATUS_NUMBER
  68. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  69. STATUS_HEADER_TIMESTAMP
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  72. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  73. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  77. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  79. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  83. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  87. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  91. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  95. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  98. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  99. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  106. #define CE_WINDOW_ADDRESS_5018 \
  107. ((WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #define UMAC_WINDOW_ADDRESS_5018 \
  109. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  110. #define WINDOW_CONFIGURATION_VALUE_5018 \
  111. ((CE_WINDOW_ADDRESS_5018 << 6) |\
  112. (UMAC_WINDOW_ADDRESS_5018 << 12) | \
  113. WINDOW_ENABLE_BIT)
  114. #define HOST_CE_MASK_VALUE 0xFF000000
  115. #include "hal_5018_tx.h"
  116. #include "hal_5018_rx.h"
  117. #include <hal_generic_api.h>
  118. #include "hal_li_rx.h"
  119. #include "hal_li_api.h"
  120. #include "hal_li_generic_api.h"
  121. /**
  122. * hal_rx_msdu_start_nss_get_5018(): API to get the NSS
  123. * Interval from rx_msdu_start
  124. *
  125. * @buf: pointer to the start of RX PKT TLV header
  126. * Return: uint32_t(nss)
  127. */
  128. static uint32_t hal_rx_msdu_start_nss_get_5018(uint8_t *buf)
  129. {
  130. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  131. struct rx_msdu_start *msdu_start =
  132. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  133. uint8_t mimo_ss_bitmap;
  134. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  135. return qdf_get_hweight8(mimo_ss_bitmap);
  136. }
  137. /**
  138. * hal_rx_mon_hw_desc_get_mpdu_status_5018(): Retrieve MPDU status
  139. *
  140. * @ hw_desc_addr: Start address of Rx HW TLVs
  141. * @ rs: Status for monitor mode
  142. *
  143. * Return: void
  144. */
  145. static void hal_rx_mon_hw_desc_get_mpdu_status_5018(void *hw_desc_addr,
  146. struct mon_rx_status *rs)
  147. {
  148. struct rx_msdu_start *rx_msdu_start;
  149. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  150. uint32_t reg_value;
  151. const uint32_t sgi_hw_to_cdp[] = {
  152. CDP_SGI_0_8_US,
  153. CDP_SGI_0_4_US,
  154. CDP_SGI_1_6_US,
  155. CDP_SGI_3_2_US,
  156. };
  157. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  158. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  159. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  160. RX_MSDU_START_5, USER_RSSI);
  161. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  162. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  163. rs->sgi = sgi_hw_to_cdp[reg_value];
  164. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  165. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  166. /* TODO: rs->beamformed should be set for SU beamforming also */
  167. }
  168. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  169. /**
  170. * hal_get_link_desc_size_5018(): API to get the link desc size
  171. *
  172. * Return: uint32_t
  173. */
  174. static uint32_t hal_get_link_desc_size_5018(void)
  175. {
  176. return LINK_DESC_SIZE;
  177. }
  178. /**
  179. * hal_rx_get_tlv_5018(): API to get the tlv
  180. *
  181. * @rx_tlv: TLV data extracted from the rx packet
  182. * Return: uint8_t
  183. */
  184. static uint8_t hal_rx_get_tlv_5018(void *rx_tlv)
  185. {
  186. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  187. }
  188. /**
  189. * hal_rx_mpdu_start_tlv_tag_valid_5018 () - API to check if RX_MPDU_START
  190. * tlv tag is valid
  191. *
  192. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  193. *
  194. * Return: true if RX_MPDU_START is valied, else false.
  195. */
  196. uint8_t hal_rx_mpdu_start_tlv_tag_valid_5018(void *rx_tlv_hdr)
  197. {
  198. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  199. uint32_t tlv_tag;
  200. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  201. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  202. }
  203. /**
  204. * hal_rx_wbm_err_msdu_continuation_get_5018 () - API to check if WBM
  205. * msdu continuation bit is set
  206. *
  207. *@wbm_desc: wbm release ring descriptor
  208. *
  209. * Return: true if msdu continuation bit is set.
  210. */
  211. uint8_t hal_rx_wbm_err_msdu_continuation_get_5018(void *wbm_desc)
  212. {
  213. uint32_t comp_desc =
  214. *(uint32_t *)(((uint8_t *)wbm_desc) +
  215. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  216. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  217. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  218. }
  219. static
  220. void hal_compute_reo_remap_ix2_ix3_5018(uint32_t *ring, uint32_t num_rings,
  221. uint32_t *remap1, uint32_t *remap2)
  222. {
  223. switch (num_rings) {
  224. case 1:
  225. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  226. HAL_REO_REMAP_IX2(ring[0], 17) |
  227. HAL_REO_REMAP_IX2(ring[0], 18) |
  228. HAL_REO_REMAP_IX2(ring[0], 19) |
  229. HAL_REO_REMAP_IX2(ring[0], 20) |
  230. HAL_REO_REMAP_IX2(ring[0], 21) |
  231. HAL_REO_REMAP_IX2(ring[0], 22) |
  232. HAL_REO_REMAP_IX2(ring[0], 23);
  233. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  234. HAL_REO_REMAP_IX3(ring[0], 25) |
  235. HAL_REO_REMAP_IX3(ring[0], 26) |
  236. HAL_REO_REMAP_IX3(ring[0], 27) |
  237. HAL_REO_REMAP_IX3(ring[0], 28) |
  238. HAL_REO_REMAP_IX3(ring[0], 29) |
  239. HAL_REO_REMAP_IX3(ring[0], 30) |
  240. HAL_REO_REMAP_IX3(ring[0], 31);
  241. break;
  242. case 2:
  243. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  244. HAL_REO_REMAP_IX2(ring[0], 17) |
  245. HAL_REO_REMAP_IX2(ring[1], 18) |
  246. HAL_REO_REMAP_IX2(ring[1], 19) |
  247. HAL_REO_REMAP_IX2(ring[0], 20) |
  248. HAL_REO_REMAP_IX2(ring[0], 21) |
  249. HAL_REO_REMAP_IX2(ring[1], 22) |
  250. HAL_REO_REMAP_IX2(ring[1], 23);
  251. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  252. HAL_REO_REMAP_IX3(ring[0], 25) |
  253. HAL_REO_REMAP_IX3(ring[1], 26) |
  254. HAL_REO_REMAP_IX3(ring[1], 27) |
  255. HAL_REO_REMAP_IX3(ring[0], 28) |
  256. HAL_REO_REMAP_IX3(ring[0], 29) |
  257. HAL_REO_REMAP_IX3(ring[1], 30) |
  258. HAL_REO_REMAP_IX3(ring[1], 31);
  259. break;
  260. case 3:
  261. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  262. HAL_REO_REMAP_IX2(ring[1], 17) |
  263. HAL_REO_REMAP_IX2(ring[2], 18) |
  264. HAL_REO_REMAP_IX2(ring[0], 19) |
  265. HAL_REO_REMAP_IX2(ring[1], 20) |
  266. HAL_REO_REMAP_IX2(ring[2], 21) |
  267. HAL_REO_REMAP_IX2(ring[0], 22) |
  268. HAL_REO_REMAP_IX2(ring[1], 23);
  269. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  270. HAL_REO_REMAP_IX3(ring[0], 25) |
  271. HAL_REO_REMAP_IX3(ring[1], 26) |
  272. HAL_REO_REMAP_IX3(ring[2], 27) |
  273. HAL_REO_REMAP_IX3(ring[0], 28) |
  274. HAL_REO_REMAP_IX3(ring[1], 29) |
  275. HAL_REO_REMAP_IX3(ring[2], 30) |
  276. HAL_REO_REMAP_IX3(ring[0], 31);
  277. break;
  278. case 4:
  279. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  280. HAL_REO_REMAP_IX2(ring[1], 17) |
  281. HAL_REO_REMAP_IX2(ring[2], 18) |
  282. HAL_REO_REMAP_IX2(ring[3], 19) |
  283. HAL_REO_REMAP_IX2(ring[0], 20) |
  284. HAL_REO_REMAP_IX2(ring[1], 21) |
  285. HAL_REO_REMAP_IX2(ring[2], 22) |
  286. HAL_REO_REMAP_IX2(ring[3], 23);
  287. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  288. HAL_REO_REMAP_IX3(ring[1], 25) |
  289. HAL_REO_REMAP_IX3(ring[2], 26) |
  290. HAL_REO_REMAP_IX3(ring[3], 27) |
  291. HAL_REO_REMAP_IX3(ring[0], 28) |
  292. HAL_REO_REMAP_IX3(ring[1], 29) |
  293. HAL_REO_REMAP_IX3(ring[2], 30) |
  294. HAL_REO_REMAP_IX3(ring[3], 31);
  295. break;
  296. }
  297. }
  298. /**
  299. * hal_rx_proc_phyrx_other_receive_info_tlv_5018(): API to get tlv info
  300. *
  301. * Return: uint32_t
  302. */
  303. static inline
  304. void hal_rx_proc_phyrx_other_receive_info_tlv_5018(void *rx_tlv_hdr,
  305. void *ppdu_info_hdl)
  306. {
  307. }
  308. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  309. static inline
  310. void hal_rx_get_bb_info_5018(void *rx_tlv,
  311. void *ppdu_info_hdl)
  312. {
  313. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  314. ppdu_info->cfr_info.bb_captured_channel =
  315. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  316. ppdu_info->cfr_info.bb_captured_timeout =
  317. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  318. ppdu_info->cfr_info.bb_captured_reason =
  319. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  320. }
  321. static inline
  322. void hal_rx_get_rtt_info_5018(void *rx_tlv,
  323. void *ppdu_info_hdl)
  324. {
  325. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  326. ppdu_info->cfr_info.rx_location_info_valid =
  327. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  328. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  329. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  330. HAL_RX_GET(rx_tlv,
  331. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  332. RTT_CHE_BUFFER_POINTER_LOW32);
  333. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  334. HAL_RX_GET(rx_tlv,
  335. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  336. RTT_CHE_BUFFER_POINTER_HIGH8);
  337. ppdu_info->cfr_info.chan_capture_status =
  338. HAL_RX_GET(rx_tlv,
  339. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  340. RESERVED_8);
  341. }
  342. #endif
  343. /**
  344. * hal_rx_dump_msdu_start_tlv_5018() : dump RX msdu_start TLV in structured
  345. * human readable format.
  346. * @ msdu_start: pointer the msdu_start TLV in pkt.
  347. * @ dbg_level: log level.
  348. *
  349. * Return: void
  350. */
  351. static void hal_rx_dump_msdu_start_tlv_5018(void *msdustart,
  352. uint8_t dbg_level)
  353. {
  354. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  355. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  356. "rx_msdu_start tlv - "
  357. "rxpcu_mpdu_filter_in_category: %d "
  358. "sw_frame_group_id: %d "
  359. "phy_ppdu_id: %d "
  360. "msdu_length: %d "
  361. "ipsec_esp: %d "
  362. "l3_offset: %d "
  363. "ipsec_ah: %d "
  364. "l4_offset: %d "
  365. "msdu_number: %d "
  366. "decap_format: %d "
  367. "ipv4_proto: %d "
  368. "ipv6_proto: %d "
  369. "tcp_proto: %d "
  370. "udp_proto: %d "
  371. "ip_frag: %d "
  372. "tcp_only_ack: %d "
  373. "da_is_bcast_mcast: %d "
  374. "ip4_protocol_ip6_next_header: %d "
  375. "toeplitz_hash_2_or_4: %d "
  376. "flow_id_toeplitz: %d "
  377. "user_rssi: %d "
  378. "pkt_type: %d "
  379. "stbc: %d "
  380. "sgi: %d "
  381. "rate_mcs: %d "
  382. "receive_bandwidth: %d "
  383. "reception_type: %d "
  384. "ppdu_start_timestamp: %d "
  385. "sw_phy_meta_data: %d ",
  386. msdu_start->rxpcu_mpdu_filter_in_category,
  387. msdu_start->sw_frame_group_id,
  388. msdu_start->phy_ppdu_id,
  389. msdu_start->msdu_length,
  390. msdu_start->ipsec_esp,
  391. msdu_start->l3_offset,
  392. msdu_start->ipsec_ah,
  393. msdu_start->l4_offset,
  394. msdu_start->msdu_number,
  395. msdu_start->decap_format,
  396. msdu_start->ipv4_proto,
  397. msdu_start->ipv6_proto,
  398. msdu_start->tcp_proto,
  399. msdu_start->udp_proto,
  400. msdu_start->ip_frag,
  401. msdu_start->tcp_only_ack,
  402. msdu_start->da_is_bcast_mcast,
  403. msdu_start->ip4_protocol_ip6_next_header,
  404. msdu_start->toeplitz_hash_2_or_4,
  405. msdu_start->flow_id_toeplitz,
  406. msdu_start->user_rssi,
  407. msdu_start->pkt_type,
  408. msdu_start->stbc,
  409. msdu_start->sgi,
  410. msdu_start->rate_mcs,
  411. msdu_start->receive_bandwidth,
  412. msdu_start->reception_type,
  413. msdu_start->ppdu_start_timestamp,
  414. msdu_start->sw_phy_meta_data);
  415. }
  416. /**
  417. * hal_rx_dump_msdu_end_tlv_5018: dump RX msdu_end TLV in structured
  418. * human readable format.
  419. * @ msdu_end: pointer the msdu_end TLV in pkt.
  420. * @ dbg_level: log level.
  421. *
  422. * Return: void
  423. */
  424. static void hal_rx_dump_msdu_end_tlv_5018(void *msduend,
  425. uint8_t dbg_level)
  426. {
  427. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  428. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  429. "rx_msdu_end tlv - "
  430. "rxpcu_mpdu_filter_in_category: %d "
  431. "sw_frame_group_id: %d "
  432. "phy_ppdu_id: %d "
  433. "ip_hdr_chksum: %d "
  434. "reported_mpdu_length: %d "
  435. "key_id_octet: %d "
  436. "cce_super_rule: %d "
  437. "cce_classify_not_done_truncat: %d "
  438. "cce_classify_not_done_cce_dis: %d "
  439. "rule_indication_31_0: %d "
  440. "rule_indication_63_32: %d "
  441. "da_offset: %d "
  442. "sa_offset: %d "
  443. "da_offset_valid: %d "
  444. "sa_offset_valid: %d "
  445. "ipv6_options_crc: %d "
  446. "tcp_seq_number: %d "
  447. "tcp_ack_number: %d "
  448. "tcp_flag: %d "
  449. "lro_eligible: %d "
  450. "window_size: %d "
  451. "tcp_udp_chksum: %d "
  452. "sa_idx_timeout: %d "
  453. "da_idx_timeout: %d "
  454. "msdu_limit_error: %d "
  455. "flow_idx_timeout: %d "
  456. "flow_idx_invalid: %d "
  457. "wifi_parser_error: %d "
  458. "amsdu_parser_error: %d "
  459. "sa_is_valid: %d "
  460. "da_is_valid: %d "
  461. "da_is_mcbc: %d "
  462. "l3_header_padding: %d "
  463. "first_msdu: %d "
  464. "last_msdu: %d "
  465. "sa_idx: %d "
  466. "msdu_drop: %d "
  467. "reo_destination_indication: %d "
  468. "flow_idx: %d "
  469. "fse_metadata: %d "
  470. "cce_metadata: %d "
  471. "sa_sw_peer_id: %d ",
  472. msdu_end->rxpcu_mpdu_filter_in_category,
  473. msdu_end->sw_frame_group_id,
  474. msdu_end->phy_ppdu_id,
  475. msdu_end->ip_hdr_chksum,
  476. msdu_end->reported_mpdu_length,
  477. msdu_end->key_id_octet,
  478. msdu_end->cce_super_rule,
  479. msdu_end->cce_classify_not_done_truncate,
  480. msdu_end->cce_classify_not_done_cce_dis,
  481. msdu_end->rule_indication_31_0,
  482. msdu_end->rule_indication_63_32,
  483. msdu_end->da_offset,
  484. msdu_end->sa_offset,
  485. msdu_end->da_offset_valid,
  486. msdu_end->sa_offset_valid,
  487. msdu_end->ipv6_options_crc,
  488. msdu_end->tcp_seq_number,
  489. msdu_end->tcp_ack_number,
  490. msdu_end->tcp_flag,
  491. msdu_end->lro_eligible,
  492. msdu_end->window_size,
  493. msdu_end->tcp_udp_chksum,
  494. msdu_end->sa_idx_timeout,
  495. msdu_end->da_idx_timeout,
  496. msdu_end->msdu_limit_error,
  497. msdu_end->flow_idx_timeout,
  498. msdu_end->flow_idx_invalid,
  499. msdu_end->wifi_parser_error,
  500. msdu_end->amsdu_parser_error,
  501. msdu_end->sa_is_valid,
  502. msdu_end->da_is_valid,
  503. msdu_end->da_is_mcbc,
  504. msdu_end->l3_header_padding,
  505. msdu_end->first_msdu,
  506. msdu_end->last_msdu,
  507. msdu_end->sa_idx,
  508. msdu_end->msdu_drop,
  509. msdu_end->reo_destination_indication,
  510. msdu_end->flow_idx,
  511. msdu_end->fse_metadata,
  512. msdu_end->cce_metadata,
  513. msdu_end->sa_sw_peer_id);
  514. }
  515. /**
  516. * hal_rx_mpdu_start_tid_get_5018(): API to get tid
  517. * from rx_msdu_start
  518. *
  519. * @buf: pointer to the start of RX PKT TLV header
  520. * Return: uint32_t(tid value)
  521. */
  522. static uint32_t hal_rx_mpdu_start_tid_get_5018(uint8_t *buf)
  523. {
  524. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  525. struct rx_mpdu_start *mpdu_start =
  526. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  527. uint32_t tid;
  528. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  529. return tid;
  530. }
  531. /**
  532. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  533. * Interval from rx_msdu_start
  534. *
  535. * @buf: pointer to the start of RX PKT TLV header
  536. * Return: uint32_t(reception_type)
  537. */
  538. static uint32_t hal_rx_msdu_start_reception_type_get_5018(uint8_t *buf)
  539. {
  540. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  541. struct rx_msdu_start *msdu_start =
  542. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  543. uint32_t reception_type;
  544. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  545. return reception_type;
  546. }
  547. /**
  548. * hal_rx_msdu_end_da_idx_get_5018: API to get da_idx
  549. * from rx_msdu_end TLV
  550. *
  551. * @ buf: pointer to the start of RX PKT TLV headers
  552. * Return: da index
  553. */
  554. static uint16_t hal_rx_msdu_end_da_idx_get_5018(uint8_t *buf)
  555. {
  556. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  557. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  558. uint16_t da_idx;
  559. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  560. return da_idx;
  561. }
  562. /**
  563. * hal_rx_get_rx_fragment_number_5018(): Function to retrieve rx fragment number
  564. *
  565. * @nbuf: Network buffer
  566. * Returns: rx fragment number
  567. */
  568. static
  569. uint8_t hal_rx_get_rx_fragment_number_5018(uint8_t *buf)
  570. {
  571. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  572. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  573. /* Return first 4 bits as fragment number */
  574. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  575. DOT11_SEQ_FRAG_MASK);
  576. }
  577. /**
  578. * hal_rx_msdu_end_da_is_mcbc_get_5018(): API to check if pkt is MCBC
  579. * from rx_msdu_end TLV
  580. *
  581. * @ buf: pointer to the start of RX PKT TLV headers
  582. * Return: da_is_mcbc
  583. */
  584. static uint8_t
  585. hal_rx_msdu_end_da_is_mcbc_get_5018(uint8_t *buf)
  586. {
  587. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  588. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  589. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  590. }
  591. /**
  592. * hal_rx_msdu_end_sa_is_valid_get_5018(): API to get_5018 the
  593. * sa_is_valid bit from rx_msdu_end TLV
  594. *
  595. * @ buf: pointer to the start of RX PKT TLV headers
  596. * Return: sa_is_valid bit
  597. */
  598. static uint8_t
  599. hal_rx_msdu_end_sa_is_valid_get_5018(uint8_t *buf)
  600. {
  601. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  602. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  603. uint8_t sa_is_valid;
  604. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  605. return sa_is_valid;
  606. }
  607. /**
  608. * hal_rx_msdu_end_sa_idx_get_5018(): API to get_5018 the
  609. * sa_idx from rx_msdu_end TLV
  610. *
  611. * @ buf: pointer to the start of RX PKT TLV headers
  612. * Return: sa_idx (SA AST index)
  613. */
  614. static uint16_t hal_rx_msdu_end_sa_idx_get_5018(uint8_t *buf)
  615. {
  616. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  617. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  618. uint16_t sa_idx;
  619. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  620. return sa_idx;
  621. }
  622. /**
  623. * hal_rx_desc_is_first_msdu_5018() - Check if first msdu
  624. *
  625. * @hal_soc_hdl: hal_soc handle
  626. * @hw_desc_addr: hardware descriptor address
  627. *
  628. * Return: 0 - success/ non-zero failure
  629. */
  630. static uint32_t hal_rx_desc_is_first_msdu_5018(void *hw_desc_addr)
  631. {
  632. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  633. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  634. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  635. }
  636. /**
  637. * hal_rx_msdu_end_l3_hdr_padding_get_5018(): API to get_5018 the
  638. * l3_header padding from rx_msdu_end TLV
  639. *
  640. * @ buf: pointer to the start of RX PKT TLV headers
  641. * Return: number of l3 header padding bytes
  642. */
  643. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_5018(uint8_t *buf)
  644. {
  645. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  646. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  647. uint32_t l3_header_padding;
  648. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  649. return l3_header_padding;
  650. }
  651. /**
  652. * @ hal_rx_encryption_info_valid_5018: Returns encryption type.
  653. *
  654. * @ buf: rx_tlv_hdr of the received packet
  655. * @ Return: encryption type
  656. */
  657. inline uint32_t hal_rx_encryption_info_valid_5018(uint8_t *buf)
  658. {
  659. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  660. struct rx_mpdu_start *mpdu_start =
  661. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  662. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  663. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  664. return encryption_info;
  665. }
  666. /*
  667. * @ hal_rx_print_pn_5018: Prints the PN of rx packet.
  668. *
  669. * @ buf: rx_tlv_hdr of the received packet
  670. * @ Return: void
  671. */
  672. static void hal_rx_print_pn_5018(uint8_t *buf)
  673. {
  674. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  675. struct rx_mpdu_start *mpdu_start =
  676. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  677. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  678. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  679. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  680. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  681. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  682. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  683. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  684. }
  685. /**
  686. * hal_rx_msdu_end_first_msdu_get_5018: API to get first msdu status
  687. * from rx_msdu_end TLV
  688. *
  689. * @ buf: pointer to the start of RX PKT TLV headers
  690. * Return: first_msdu
  691. */
  692. static uint8_t hal_rx_msdu_end_first_msdu_get_5018(uint8_t *buf)
  693. {
  694. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  695. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  696. uint8_t first_msdu;
  697. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  698. return first_msdu;
  699. }
  700. /**
  701. * hal_rx_msdu_end_da_is_valid_get_5018: API to check if da is valid
  702. * from rx_msdu_end TLV
  703. *
  704. * @ buf: pointer to the start of RX PKT TLV headers
  705. * Return: da_is_valid
  706. */
  707. static uint8_t hal_rx_msdu_end_da_is_valid_get_5018(uint8_t *buf)
  708. {
  709. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  710. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  711. uint8_t da_is_valid;
  712. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  713. return da_is_valid;
  714. }
  715. /**
  716. * hal_rx_msdu_end_last_msdu_get_5018: API to get last msdu status
  717. * from rx_msdu_end TLV
  718. *
  719. * @ buf: pointer to the start of RX PKT TLV headers
  720. * Return: last_msdu
  721. */
  722. static uint8_t hal_rx_msdu_end_last_msdu_get_5018(uint8_t *buf)
  723. {
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  726. uint8_t last_msdu;
  727. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  728. return last_msdu;
  729. }
  730. /*
  731. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  732. *
  733. * @nbuf: Network buffer
  734. * Returns: value of mpdu 4th address valid field
  735. */
  736. inline bool hal_rx_get_mpdu_mac_ad4_valid_5018(uint8_t *buf)
  737. {
  738. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  739. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  740. bool ad4_valid = 0;
  741. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  742. return ad4_valid;
  743. }
  744. /**
  745. * hal_rx_mpdu_start_sw_peer_id_get_5018: Retrieve sw peer_id
  746. * @buf: network buffer
  747. *
  748. * Return: sw peer_id
  749. */
  750. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_5018(uint8_t *buf)
  751. {
  752. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  753. struct rx_mpdu_start *mpdu_start =
  754. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  755. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  756. &mpdu_start->rx_mpdu_info_details);
  757. }
  758. /*
  759. * hal_rx_mpdu_get_to_ds_5018(): API to get the tods info
  760. * from rx_mpdu_start
  761. *
  762. * @buf: pointer to the start of RX PKT TLV header
  763. * Return: uint32_t(to_ds)
  764. */
  765. static uint32_t hal_rx_mpdu_get_to_ds_5018(uint8_t *buf)
  766. {
  767. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  768. struct rx_mpdu_start *mpdu_start =
  769. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  770. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  771. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  772. }
  773. /*
  774. * hal_rx_mpdu_get_fr_ds_5018(): API to get the from ds info
  775. * from rx_mpdu_start
  776. *
  777. * @buf: pointer to the start of RX PKT TLV header
  778. * Return: uint32_t(fr_ds)
  779. */
  780. static uint32_t hal_rx_mpdu_get_fr_ds_5018(uint8_t *buf)
  781. {
  782. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  783. struct rx_mpdu_start *mpdu_start =
  784. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  785. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  786. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  787. }
  788. /*
  789. * hal_rx_get_mpdu_frame_control_valid_5018(): Retrieves mpdu
  790. * frame control valid
  791. *
  792. * @nbuf: Network buffer
  793. * Returns: value of frame control valid field
  794. */
  795. static uint8_t hal_rx_get_mpdu_frame_control_valid_5018(uint8_t *buf)
  796. {
  797. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  798. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  799. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  800. }
  801. /*
  802. * hal_rx_mpdu_get_addr1_5018(): API to check get address1 of the mpdu
  803. *
  804. * @buf: pointer to the start of RX PKT TLV headera
  805. * @mac_addr: pointer to mac address
  806. * Return: success/failure
  807. */
  808. static QDF_STATUS hal_rx_mpdu_get_addr1_5018(uint8_t *buf,
  809. uint8_t *mac_addr)
  810. {
  811. struct __attribute__((__packed__)) hal_addr1 {
  812. uint32_t ad1_31_0;
  813. uint16_t ad1_47_32;
  814. };
  815. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  816. struct rx_mpdu_start *mpdu_start =
  817. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  818. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  819. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  820. uint32_t mac_addr_ad1_valid;
  821. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  822. if (mac_addr_ad1_valid) {
  823. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  824. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  825. return QDF_STATUS_SUCCESS;
  826. }
  827. return QDF_STATUS_E_FAILURE;
  828. }
  829. /*
  830. * hal_rx_mpdu_get_addr2_5018(): API to check get address2 of the mpdu
  831. * in the packet
  832. *
  833. * @buf: pointer to the start of RX PKT TLV header
  834. * @mac_addr: pointer to mac address
  835. * Return: success/failure
  836. */
  837. static QDF_STATUS hal_rx_mpdu_get_addr2_5018(uint8_t *buf, uint8_t *mac_addr)
  838. {
  839. struct __attribute__((__packed__)) hal_addr2 {
  840. uint16_t ad2_15_0;
  841. uint32_t ad2_47_16;
  842. };
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_mpdu_start *mpdu_start =
  845. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  846. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  847. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  848. uint32_t mac_addr_ad2_valid;
  849. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  850. if (mac_addr_ad2_valid) {
  851. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  852. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  853. return QDF_STATUS_SUCCESS;
  854. }
  855. return QDF_STATUS_E_FAILURE;
  856. }
  857. /*
  858. * hal_rx_mpdu_get_addr3_5018(): API to get address3 of the mpdu
  859. * in the packet
  860. *
  861. * @buf: pointer to the start of RX PKT TLV header
  862. * @mac_addr: pointer to mac address
  863. * Return: success/failure
  864. */
  865. static QDF_STATUS hal_rx_mpdu_get_addr3_5018(uint8_t *buf, uint8_t *mac_addr)
  866. {
  867. struct __attribute__((__packed__)) hal_addr3 {
  868. uint32_t ad3_31_0;
  869. uint16_t ad3_47_32;
  870. };
  871. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  872. struct rx_mpdu_start *mpdu_start =
  873. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  874. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  875. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  876. uint32_t mac_addr_ad3_valid;
  877. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  878. if (mac_addr_ad3_valid) {
  879. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  880. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  881. return QDF_STATUS_SUCCESS;
  882. }
  883. return QDF_STATUS_E_FAILURE;
  884. }
  885. /*
  886. * hal_rx_mpdu_get_addr4_5018(): API to get address4 of the mpdu
  887. * in the packet
  888. *
  889. * @buf: pointer to the start of RX PKT TLV header
  890. * @mac_addr: pointer to mac address
  891. * Return: success/failure
  892. */
  893. static QDF_STATUS hal_rx_mpdu_get_addr4_5018(uint8_t *buf, uint8_t *mac_addr)
  894. {
  895. struct __attribute__((__packed__)) hal_addr4 {
  896. uint32_t ad4_31_0;
  897. uint16_t ad4_47_32;
  898. };
  899. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  900. struct rx_mpdu_start *mpdu_start =
  901. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  902. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  903. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  904. uint32_t mac_addr_ad4_valid;
  905. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  906. if (mac_addr_ad4_valid) {
  907. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  908. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  909. return QDF_STATUS_SUCCESS;
  910. }
  911. return QDF_STATUS_E_FAILURE;
  912. }
  913. /*
  914. * hal_rx_get_mpdu_sequence_control_valid_5018(): Get mpdu
  915. * sequence control valid
  916. *
  917. * @nbuf: Network buffer
  918. * Returns: value of sequence control valid field
  919. */
  920. static uint8_t hal_rx_get_mpdu_sequence_control_valid_5018(uint8_t *buf)
  921. {
  922. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  923. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  924. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  925. }
  926. /**
  927. * hal_rx_is_unicast_5018: check packet is unicast frame or not.
  928. *
  929. * @ buf: pointer to rx pkt TLV.
  930. *
  931. * Return: true on unicast.
  932. */
  933. static bool hal_rx_is_unicast_5018(uint8_t *buf)
  934. {
  935. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  936. struct rx_mpdu_start *mpdu_start =
  937. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  938. uint32_t grp_id;
  939. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  940. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  941. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  942. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  943. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  944. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  945. }
  946. /**
  947. * hal_rx_tid_get_5018: get tid based on qos control valid.
  948. * @hal_soc_hdl: hal soc handle
  949. * @buf: pointer to rx pkt TLV.
  950. *
  951. * Return: tid
  952. */
  953. static uint32_t hal_rx_tid_get_5018(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  954. {
  955. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  956. struct rx_mpdu_start *mpdu_start =
  957. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  958. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  959. uint8_t qos_control_valid =
  960. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  961. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  962. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  963. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  964. if (qos_control_valid)
  965. return hal_rx_mpdu_start_tid_get_5018(buf);
  966. return HAL_RX_NON_QOS_TID;
  967. }
  968. /**
  969. * hal_rx_hw_desc_get_ppduid_get_5018(): retrieve ppdu id
  970. * @rx_tlv_hdr: rx tlv header
  971. * @rxdma_dst_ring_desc: rxdma HW descriptor
  972. *
  973. * Return: ppdu id
  974. */
  975. static uint32_t hal_rx_hw_desc_get_ppduid_get_5018(void *rx_tlv_hdr,
  976. void *rxdma_dst_ring_desc)
  977. {
  978. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  979. return HAL_RX_REO_ENT_PHY_PPDU_ID_GET(reo_ent);
  980. }
  981. /**
  982. * hal_reo_status_get_header_5018 - Process reo desc info
  983. * @ring_desc: REO status ring descriptor
  984. * @b - tlv type info
  985. * @h1 - Pointer to hal_reo_status_header where info to be stored
  986. *
  987. * Return - none.
  988. *
  989. */
  990. static void hal_reo_status_get_header_5018(hal_ring_desc_t ring_desc, int b,
  991. void *h1)
  992. {
  993. uint32_t *d = (uint32_t *)ring_desc;
  994. uint32_t val1 = 0;
  995. struct hal_reo_status_header *h =
  996. (struct hal_reo_status_header *)h1;
  997. /* Offsets of descriptor fields defined in HW headers start
  998. * from the field after TLV header
  999. */
  1000. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  1001. switch (b) {
  1002. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1003. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1004. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1005. break;
  1006. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1007. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1008. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1009. break;
  1010. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1011. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1012. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1013. break;
  1014. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1015. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1016. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1017. break;
  1018. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1019. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1020. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1021. break;
  1022. case HAL_REO_DESC_THRES_STATUS_TLV:
  1023. val1 =
  1024. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1025. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1026. break;
  1027. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1028. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1029. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1030. break;
  1031. default:
  1032. qdf_nofl_err("ERROR: Unknown tlv\n");
  1033. break;
  1034. }
  1035. h->cmd_num =
  1036. HAL_GET_FIELD(
  1037. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1038. val1);
  1039. h->exec_time =
  1040. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1041. CMD_EXECUTION_TIME, val1);
  1042. h->status =
  1043. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1044. REO_CMD_EXECUTION_STATUS, val1);
  1045. switch (b) {
  1046. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1047. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1048. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1049. break;
  1050. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1051. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1052. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1053. break;
  1054. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1055. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1056. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1057. break;
  1058. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1059. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1060. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1061. break;
  1062. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1063. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1064. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1065. break;
  1066. case HAL_REO_DESC_THRES_STATUS_TLV:
  1067. val1 =
  1068. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1069. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1070. break;
  1071. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1072. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1073. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1074. break;
  1075. default:
  1076. qdf_nofl_err("ERROR: Unknown tlv\n");
  1077. break;
  1078. }
  1079. h->tstamp =
  1080. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1081. }
  1082. /**
  1083. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018():
  1084. * Retrieve qos control valid bit from the tlv.
  1085. * @buf: pointer to rx pkt TLV.
  1086. *
  1087. * Return: qos control value.
  1088. */
  1089. static inline uint32_t
  1090. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018(uint8_t *buf)
  1091. {
  1092. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1093. struct rx_mpdu_start *mpdu_start =
  1094. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1095. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1096. &mpdu_start->rx_mpdu_info_details);
  1097. }
  1098. /**
  1099. * hal_rx_msdu_end_sa_sw_peer_id_get_5018(): API to get the
  1100. * sa_sw_peer_id from rx_msdu_end TLV
  1101. * @buf: pointer to the start of RX PKT TLV headers
  1102. *
  1103. * Return: sa_sw_peer_id index
  1104. */
  1105. static inline uint32_t
  1106. hal_rx_msdu_end_sa_sw_peer_id_get_5018(uint8_t *buf)
  1107. {
  1108. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1109. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1110. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1111. }
  1112. /**
  1113. * hal_tx_desc_set_mesh_en_5018 - Set mesh_enable flag in Tx descriptor
  1114. * @desc: Handle to Tx Descriptor
  1115. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1116. * enabling the interpretation of the 'Mesh Control Present' bit
  1117. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1118. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1119. * is present between the header and the LLC.
  1120. *
  1121. * Return: void
  1122. */
  1123. static inline
  1124. void hal_tx_desc_set_mesh_en_5018(void *desc, uint8_t en)
  1125. {
  1126. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1127. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1128. }
  1129. static
  1130. void *hal_rx_msdu0_buffer_addr_lsb_5018(void *link_desc_va)
  1131. {
  1132. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1133. }
  1134. static
  1135. void *hal_rx_msdu_desc_info_ptr_get_5018(void *msdu0)
  1136. {
  1137. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1138. }
  1139. static
  1140. void *hal_ent_mpdu_desc_info_5018(void *ent_ring_desc)
  1141. {
  1142. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1143. }
  1144. static
  1145. void *hal_dst_mpdu_desc_info_5018(void *dst_ring_desc)
  1146. {
  1147. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1148. }
  1149. static
  1150. uint8_t hal_rx_get_fc_valid_5018(uint8_t *buf)
  1151. {
  1152. return HAL_RX_GET_FC_VALID(buf);
  1153. }
  1154. static uint8_t hal_rx_get_to_ds_flag_5018(uint8_t *buf)
  1155. {
  1156. return HAL_RX_GET_TO_DS_FLAG(buf);
  1157. }
  1158. static uint8_t hal_rx_get_mac_addr2_valid_5018(uint8_t *buf)
  1159. {
  1160. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1161. }
  1162. static uint8_t hal_rx_get_filter_category_5018(uint8_t *buf)
  1163. {
  1164. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1165. }
  1166. static uint32_t
  1167. hal_rx_get_ppdu_id_5018(uint8_t *buf)
  1168. {
  1169. struct rx_mpdu_info *rx_mpdu_info;
  1170. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1171. rx_mpdu_info =
  1172. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1173. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1174. }
  1175. /**
  1176. * hal_reo_config_5018(): Set reo config parameters
  1177. * @soc: hal soc handle
  1178. * @reg_val: value to be set
  1179. * @reo_params: reo parameters
  1180. *
  1181. * Return: void
  1182. */
  1183. static void
  1184. hal_reo_config_5018(struct hal_soc *soc,
  1185. uint32_t reg_val,
  1186. struct hal_reo_params *reo_params)
  1187. {
  1188. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1189. }
  1190. /**
  1191. * hal_rx_msdu_desc_info_get_ptr_5018() - Get msdu desc info ptr
  1192. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1193. *
  1194. * Return - Pointer to rx_msdu_desc_info structure.
  1195. *
  1196. */
  1197. static void *hal_rx_msdu_desc_info_get_ptr_5018(void *msdu_details_ptr)
  1198. {
  1199. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1200. }
  1201. /**
  1202. * hal_rx_link_desc_msdu0_ptr_5018 - Get pointer to rx_msdu details
  1203. * @link_desc - Pointer to link desc
  1204. *
  1205. * Return - Pointer to rx_msdu_details structure
  1206. *
  1207. */
  1208. static void *hal_rx_link_desc_msdu0_ptr_5018(void *link_desc)
  1209. {
  1210. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1211. }
  1212. /**
  1213. * hal_rx_msdu_flow_idx_get_5018: API to get flow index
  1214. * from rx_msdu_end TLV
  1215. * @buf: pointer to the start of RX PKT TLV headers
  1216. *
  1217. * Return: flow index value from MSDU END TLV
  1218. */
  1219. static inline uint32_t hal_rx_msdu_flow_idx_get_5018(uint8_t *buf)
  1220. {
  1221. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1222. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1223. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1224. }
  1225. /**
  1226. * hal_rx_msdu_flow_idx_invalid_5018: API to get flow index invalid
  1227. * from rx_msdu_end TLV
  1228. * @buf: pointer to the start of RX PKT TLV headers
  1229. *
  1230. * Return: flow index invalid value from MSDU END TLV
  1231. */
  1232. static bool hal_rx_msdu_flow_idx_invalid_5018(uint8_t *buf)
  1233. {
  1234. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1235. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1236. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1237. }
  1238. /**
  1239. * hal_rx_msdu_flow_idx_timeout_5018: API to get flow index timeout
  1240. * from rx_msdu_end TLV
  1241. * @buf: pointer to the start of RX PKT TLV headers
  1242. *
  1243. * Return: flow index timeout value from MSDU END TLV
  1244. */
  1245. static bool hal_rx_msdu_flow_idx_timeout_5018(uint8_t *buf)
  1246. {
  1247. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1248. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1249. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1250. }
  1251. /**
  1252. * hal_rx_msdu_fse_metadata_get_5018: API to get FSE metadata
  1253. * from rx_msdu_end TLV
  1254. * @buf: pointer to the start of RX PKT TLV headers
  1255. *
  1256. * Return: fse metadata value from MSDU END TLV
  1257. */
  1258. static uint32_t hal_rx_msdu_fse_metadata_get_5018(uint8_t *buf)
  1259. {
  1260. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1261. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1262. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1263. }
  1264. /**
  1265. * hal_rx_msdu_cce_metadata_get_5018: API to get CCE metadata
  1266. * from rx_msdu_end TLV
  1267. * @buf: pointer to the start of RX PKT TLV headers
  1268. *
  1269. * Return: cce_metadata
  1270. */
  1271. static uint16_t
  1272. hal_rx_msdu_cce_metadata_get_5018(uint8_t *buf)
  1273. {
  1274. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1275. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1276. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1277. }
  1278. /**
  1279. * hal_rx_msdu_get_flow_params_5018: API to get flow index, flow index invalid
  1280. * and flow index timeout from rx_msdu_end TLV
  1281. * @buf: pointer to the start of RX PKT TLV headers
  1282. * @flow_invalid: pointer to return value of flow_idx_valid
  1283. * @flow_timeout: pointer to return value of flow_idx_timeout
  1284. * @flow_index: pointer to return value of flow_idx
  1285. *
  1286. * Return: none
  1287. */
  1288. static inline void
  1289. hal_rx_msdu_get_flow_params_5018(uint8_t *buf,
  1290. bool *flow_invalid,
  1291. bool *flow_timeout,
  1292. uint32_t *flow_index)
  1293. {
  1294. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1295. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1296. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1297. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1298. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1299. }
  1300. /**
  1301. * hal_rx_tlv_get_tcp_chksum_5018() - API to get tcp checksum
  1302. * @buf: rx_tlv_hdr
  1303. *
  1304. * Return: tcp checksum
  1305. */
  1306. static uint16_t
  1307. hal_rx_tlv_get_tcp_chksum_5018(uint8_t *buf)
  1308. {
  1309. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1310. }
  1311. /**
  1312. * hal_rx_get_rx_sequence_5018(): Function to retrieve rx sequence number
  1313. *
  1314. * @nbuf: Network buffer
  1315. * Returns: rx sequence number
  1316. */
  1317. static
  1318. uint16_t hal_rx_get_rx_sequence_5018(uint8_t *buf)
  1319. {
  1320. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1321. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1322. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1323. }
  1324. /**
  1325. * hal_get_window_address_5018(): Function to get hp/tp address
  1326. * @hal_soc: Pointer to hal_soc
  1327. * @addr: address offset of register
  1328. *
  1329. * Return: modified address offset of register
  1330. */
  1331. static inline qdf_iomem_t hal_get_window_address_5018(struct hal_soc *hal_soc,
  1332. qdf_iomem_t addr)
  1333. {
  1334. uint32_t offset = addr - hal_soc->dev_base_addr;
  1335. qdf_iomem_t new_offset;
  1336. /*
  1337. * Check if offset lies within CE register range(0x08400000)
  1338. * or UMAC/DP register range (0x00A00000).
  1339. * If offset lies within CE register range, map it
  1340. * into CE region.
  1341. */
  1342. if (offset & HOST_CE_MASK_VALUE) {
  1343. offset = offset - WFSS_CE_REG_BASE;
  1344. new_offset = (hal_soc->dev_base_addr_ce + offset);
  1345. return new_offset;
  1346. } else {
  1347. /*
  1348. * If offset lies within DP register range,
  1349. * return the address as such
  1350. */
  1351. return addr;
  1352. }
  1353. }
  1354. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1355. {
  1356. /* Write value into window configuration register */
  1357. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1358. WINDOW_CONFIGURATION_VALUE_5018);
  1359. }
  1360. /**
  1361. * hal_rx_msdu_packet_metadata_get_5018(): API to get the
  1362. * msdu information from rx_msdu_end TLV
  1363. *
  1364. * @ buf: pointer to the start of RX PKT TLV headers
  1365. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1366. */
  1367. static void
  1368. hal_rx_msdu_packet_metadata_get_5018(uint8_t *buf,
  1369. void *msdu_pkt_metadata)
  1370. {
  1371. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1372. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1373. struct hal_rx_msdu_metadata *msdu_metadata =
  1374. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1375. msdu_metadata->l3_hdr_pad =
  1376. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1377. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1378. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1379. msdu_metadata->sa_sw_peer_id =
  1380. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1381. }
  1382. /**
  1383. * hal_rx_flow_setup_fse_5018() - Setup a flow search entry in HW FST
  1384. * @fst: Pointer to the Rx Flow Search Table
  1385. * @table_offset: offset into the table where the flow is to be setup
  1386. * @flow: Flow Parameters
  1387. *
  1388. * Return: Success/Failure
  1389. */
  1390. static void *
  1391. hal_rx_flow_setup_fse_5018(uint8_t *rx_fst, uint32_t table_offset,
  1392. uint8_t *rx_flow)
  1393. {
  1394. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1395. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1396. uint8_t *fse;
  1397. bool fse_valid;
  1398. if (table_offset >= fst->max_entries) {
  1399. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1400. "HAL FSE table offset %u exceeds max entries %u",
  1401. table_offset, fst->max_entries);
  1402. return NULL;
  1403. }
  1404. fse = (uint8_t *)fst->base_vaddr +
  1405. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1406. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1407. if (fse_valid) {
  1408. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1409. "HAL FSE %pK already valid", fse);
  1410. return NULL;
  1411. }
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1414. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1417. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1420. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1423. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1426. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1427. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1428. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1429. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1430. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1431. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1432. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1433. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1434. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1435. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1436. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1437. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1438. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1439. (flow->tuple_info.dest_port));
  1440. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1441. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1442. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1443. (flow->tuple_info.src_port));
  1444. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1445. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1446. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1447. flow->tuple_info.l4_protocol);
  1448. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1449. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1450. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1451. flow->reo_destination_handler);
  1452. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1453. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1454. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1455. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1456. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1457. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1458. flow->fse_metadata);
  1459. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1460. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1461. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1462. REO_DESTINATION_INDICATION,
  1463. flow->reo_destination_indication);
  1464. /* Reset all the other fields in FSE */
  1465. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1466. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1467. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1468. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1469. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1470. return fse;
  1471. }
  1472. static void hal_hw_txrx_ops_attach_qca5018(struct hal_soc *hal_soc)
  1473. {
  1474. /* init and setup */
  1475. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1476. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1477. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1478. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1479. hal_soc->ops->hal_get_window_address = hal_get_window_address_5018;
  1480. /* tx */
  1481. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1482. hal_tx_desc_set_dscp_tid_table_id_5018;
  1483. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_5018;
  1484. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_5018;
  1485. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_5018;
  1486. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1487. hal_tx_desc_set_buf_addr_generic_li;
  1488. hal_soc->ops->hal_tx_desc_set_search_type =
  1489. hal_tx_desc_set_search_type_generic_li;
  1490. hal_soc->ops->hal_tx_desc_set_search_index =
  1491. hal_tx_desc_set_search_index_generic_li;
  1492. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1493. hal_tx_desc_set_cache_set_num_generic_li;
  1494. hal_soc->ops->hal_tx_comp_get_status =
  1495. hal_tx_comp_get_status_generic_li;
  1496. hal_soc->ops->hal_tx_comp_get_release_reason =
  1497. hal_tx_comp_get_release_reason_generic_li;
  1498. hal_soc->ops->hal_get_wbm_internal_error =
  1499. hal_get_wbm_internal_error_generic_li;
  1500. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_5018;
  1501. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1502. hal_tx_init_cmd_credit_ring_5018;
  1503. /* rx */
  1504. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1505. hal_rx_msdu_start_nss_get_5018;
  1506. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1507. hal_rx_mon_hw_desc_get_mpdu_status_5018;
  1508. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_5018;
  1509. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1510. hal_rx_proc_phyrx_other_receive_info_tlv_5018;
  1511. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1512. hal_rx_dump_msdu_start_tlv_5018;
  1513. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_5018;
  1514. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_5018;
  1515. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1516. hal_rx_mpdu_start_tid_get_5018;
  1517. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1518. hal_rx_msdu_start_reception_type_get_5018;
  1519. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1520. hal_rx_msdu_end_da_idx_get_5018;
  1521. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1522. hal_rx_msdu_desc_info_get_ptr_5018;
  1523. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1524. hal_rx_link_desc_msdu0_ptr_5018;
  1525. hal_soc->ops->hal_reo_status_get_header =
  1526. hal_reo_status_get_header_5018;
  1527. hal_soc->ops->hal_rx_status_get_tlv_info =
  1528. hal_rx_status_get_tlv_info_generic_li;
  1529. hal_soc->ops->hal_rx_wbm_err_info_get =
  1530. hal_rx_wbm_err_info_get_generic_li;
  1531. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1532. hal_rx_dump_mpdu_start_tlv_generic_li;
  1533. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1534. hal_tx_set_pcp_tid_map_generic_li;
  1535. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1536. hal_tx_update_pcp_tid_generic_li;
  1537. hal_soc->ops->hal_tx_set_tidmap_prty =
  1538. hal_tx_update_tidmap_prty_generic_li;
  1539. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1540. hal_rx_get_rx_fragment_number_5018;
  1541. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1542. hal_rx_msdu_end_da_is_mcbc_get_5018;
  1543. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1544. hal_rx_msdu_end_sa_is_valid_get_5018;
  1545. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1546. hal_rx_msdu_end_sa_idx_get_5018;
  1547. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1548. hal_rx_desc_is_first_msdu_5018;
  1549. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1550. hal_rx_msdu_end_l3_hdr_padding_get_5018;
  1551. hal_soc->ops->hal_rx_encryption_info_valid =
  1552. hal_rx_encryption_info_valid_5018;
  1553. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_5018;
  1554. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1555. hal_rx_msdu_end_first_msdu_get_5018;
  1556. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1557. hal_rx_msdu_end_da_is_valid_get_5018;
  1558. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1559. hal_rx_msdu_end_last_msdu_get_5018;
  1560. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1561. hal_rx_get_mpdu_mac_ad4_valid_5018;
  1562. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1563. hal_rx_mpdu_start_sw_peer_id_get_5018;
  1564. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1565. hal_rx_mpdu_peer_meta_data_get_li;
  1566. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_5018;
  1567. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_5018;
  1568. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1569. hal_rx_get_mpdu_frame_control_valid_5018;
  1570. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_5018;
  1571. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_5018;
  1572. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_5018;
  1573. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_5018;
  1574. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1575. hal_rx_get_mpdu_sequence_control_valid_5018;
  1576. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_5018;
  1577. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_5018;
  1578. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1579. hal_rx_hw_desc_get_ppduid_get_5018;
  1580. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1581. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018;
  1582. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1583. hal_rx_msdu_end_sa_sw_peer_id_get_5018;
  1584. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1585. hal_rx_msdu0_buffer_addr_lsb_5018;
  1586. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1587. hal_rx_msdu_desc_info_ptr_get_5018;
  1588. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_5018;
  1589. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_5018;
  1590. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_5018;
  1591. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_5018;
  1592. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1593. hal_rx_get_mac_addr2_valid_5018;
  1594. hal_soc->ops->hal_rx_get_filter_category =
  1595. hal_rx_get_filter_category_5018;
  1596. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_5018;
  1597. hal_soc->ops->hal_reo_config = hal_reo_config_5018;
  1598. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_5018;
  1599. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1600. hal_rx_msdu_flow_idx_invalid_5018;
  1601. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1602. hal_rx_msdu_flow_idx_timeout_5018;
  1603. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1604. hal_rx_msdu_fse_metadata_get_5018;
  1605. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1606. hal_rx_msdu_cce_metadata_get_5018;
  1607. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1608. hal_rx_msdu_get_flow_params_5018;
  1609. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1610. hal_rx_tlv_get_tcp_chksum_5018;
  1611. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_5018;
  1612. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  1613. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_5018;
  1614. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_5018;
  1615. #endif
  1616. /* rx - msdu fast path info fields */
  1617. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1618. hal_rx_msdu_packet_metadata_get_5018;
  1619. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1620. hal_rx_mpdu_start_tlv_tag_valid_5018;
  1621. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1622. hal_rx_wbm_err_msdu_continuation_get_5018;
  1623. /* rx - TLV struct offsets */
  1624. hal_soc->ops->hal_rx_msdu_end_offset_get = hal_rx_msdu_end_offset_get_generic;
  1625. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1626. hal_soc->ops->hal_rx_msdu_start_offset_get = hal_rx_msdu_start_offset_get_generic;
  1627. hal_soc->ops->hal_rx_mpdu_start_offset_get = hal_rx_mpdu_start_offset_get_generic;
  1628. hal_soc->ops->hal_rx_mpdu_end_offset_get = hal_rx_mpdu_end_offset_get_generic;
  1629. #ifndef NO_RX_PKT_HDR_TLV
  1630. hal_soc->ops->hal_rx_pkt_tlv_offset_get = hal_rx_pkt_tlv_offset_get_generic;
  1631. #endif
  1632. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_5018;
  1633. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 = hal_compute_reo_remap_ix2_ix3_5018;
  1634. hal_soc->ops->hal_setup_link_idle_list =
  1635. hal_setup_link_idle_list_generic_li;
  1636. };
  1637. struct hal_hw_srng_config hw_srng_table_5018[] = {
  1638. /* TODO: max_rings can populated by querying HW capabilities */
  1639. { /* REO_DST */
  1640. .start_ring_id = HAL_SRNG_REO2SW1,
  1641. .max_rings = 4,
  1642. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1643. .lmac_ring = FALSE,
  1644. .ring_dir = HAL_SRNG_DST_RING,
  1645. .reg_start = {
  1646. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1647. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1648. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1649. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1650. },
  1651. .reg_size = {
  1652. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1653. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1654. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1655. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1656. },
  1657. .max_size =
  1658. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1659. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1660. },
  1661. { /* REO_EXCEPTION */
  1662. /* Designating REO2TCL ring as exception ring. This ring is
  1663. * similar to other REO2SW rings though it is named as REO2TCL.
  1664. * Any of theREO2SW rings can be used as exception ring.
  1665. */
  1666. .start_ring_id = HAL_SRNG_REO2TCL,
  1667. .max_rings = 1,
  1668. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1669. .lmac_ring = FALSE,
  1670. .ring_dir = HAL_SRNG_DST_RING,
  1671. .reg_start = {
  1672. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1673. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1674. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1675. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1676. },
  1677. /* Single ring - provide ring size if multiple rings of this
  1678. * type are supported
  1679. */
  1680. .reg_size = {},
  1681. .max_size =
  1682. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1683. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1684. },
  1685. { /* REO_REINJECT */
  1686. .start_ring_id = HAL_SRNG_SW2REO,
  1687. .max_rings = 1,
  1688. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1689. .lmac_ring = FALSE,
  1690. .ring_dir = HAL_SRNG_SRC_RING,
  1691. .reg_start = {
  1692. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1693. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1694. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1695. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1696. },
  1697. /* Single ring - provide ring size if multiple rings of this
  1698. * type are supported
  1699. */
  1700. .reg_size = {},
  1701. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1702. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1703. },
  1704. { /* REO_CMD */
  1705. .start_ring_id = HAL_SRNG_REO_CMD,
  1706. .max_rings = 1,
  1707. .entry_size = (sizeof(struct tlv_32_hdr) +
  1708. sizeof(struct reo_get_queue_stats)) >> 2,
  1709. .lmac_ring = FALSE,
  1710. .ring_dir = HAL_SRNG_SRC_RING,
  1711. .reg_start = {
  1712. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1713. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1714. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1715. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1716. },
  1717. /* Single ring - provide ring size if multiple rings of this
  1718. * type are supported
  1719. */
  1720. .reg_size = {},
  1721. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1722. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1723. },
  1724. { /* REO_STATUS */
  1725. .start_ring_id = HAL_SRNG_REO_STATUS,
  1726. .max_rings = 1,
  1727. .entry_size = (sizeof(struct tlv_32_hdr) +
  1728. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1729. .lmac_ring = FALSE,
  1730. .ring_dir = HAL_SRNG_DST_RING,
  1731. .reg_start = {
  1732. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1733. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1734. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1735. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1736. },
  1737. /* Single ring - provide ring size if multiple rings of this
  1738. * type are supported
  1739. */
  1740. .reg_size = {},
  1741. .max_size =
  1742. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1743. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1744. },
  1745. { /* TCL_DATA */
  1746. .start_ring_id = HAL_SRNG_SW2TCL1,
  1747. .max_rings = 3,
  1748. .entry_size = (sizeof(struct tlv_32_hdr) +
  1749. sizeof(struct tcl_data_cmd)) >> 2,
  1750. .lmac_ring = FALSE,
  1751. .ring_dir = HAL_SRNG_SRC_RING,
  1752. .reg_start = {
  1753. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1754. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1755. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1756. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1757. },
  1758. .reg_size = {
  1759. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1760. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1761. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1762. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1763. },
  1764. .max_size =
  1765. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1766. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1767. },
  1768. { /* TCL_CMD */
  1769. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1770. .max_rings = 1,
  1771. .entry_size = (sizeof(struct tlv_32_hdr) +
  1772. sizeof(struct tcl_data_cmd)) >> 2,
  1773. .lmac_ring = FALSE,
  1774. .ring_dir = HAL_SRNG_SRC_RING,
  1775. .reg_start = {
  1776. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1777. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1778. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1779. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1780. },
  1781. /* Single ring - provide ring size if multiple rings of this
  1782. * type are supported
  1783. */
  1784. .reg_size = {},
  1785. .max_size =
  1786. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1787. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1788. },
  1789. { /* TCL_STATUS */
  1790. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1791. .max_rings = 1,
  1792. .entry_size = (sizeof(struct tlv_32_hdr) +
  1793. sizeof(struct tcl_status_ring)) >> 2,
  1794. .lmac_ring = FALSE,
  1795. .ring_dir = HAL_SRNG_DST_RING,
  1796. .reg_start = {
  1797. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1798. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1799. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1800. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1801. },
  1802. /* Single ring - provide ring size if multiple rings of this
  1803. * type are supported
  1804. */
  1805. .reg_size = {},
  1806. .max_size =
  1807. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1808. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1809. },
  1810. { /* CE_SRC */
  1811. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1812. .max_rings = 12,
  1813. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1814. .lmac_ring = FALSE,
  1815. .ring_dir = HAL_SRNG_SRC_RING,
  1816. .reg_start = {
  1817. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1818. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1819. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1820. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1821. },
  1822. .reg_size = {
  1823. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1824. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1825. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1826. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1827. },
  1828. .max_size =
  1829. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1830. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1831. },
  1832. { /* CE_DST */
  1833. .start_ring_id = HAL_SRNG_CE_0_DST,
  1834. .max_rings = 12,
  1835. .entry_size = 8 >> 2,
  1836. /*TODO: entry_size above should actually be
  1837. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1838. * of struct ce_dst_desc in HW header files
  1839. */
  1840. .lmac_ring = FALSE,
  1841. .ring_dir = HAL_SRNG_SRC_RING,
  1842. .reg_start = {
  1843. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1844. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1845. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1846. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1847. },
  1848. .reg_size = {
  1849. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1850. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1851. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1852. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1853. },
  1854. .max_size =
  1855. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1856. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1857. },
  1858. { /* CE_DST_STATUS */
  1859. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1860. .max_rings = 12,
  1861. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1862. .lmac_ring = FALSE,
  1863. .ring_dir = HAL_SRNG_DST_RING,
  1864. .reg_start = {
  1865. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1866. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1867. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1868. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1869. },
  1870. /* TODO: check destination status ring registers */
  1871. .reg_size = {
  1872. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1873. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1874. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1875. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1876. },
  1877. .max_size =
  1878. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1879. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1880. },
  1881. { /* WBM_IDLE_LINK */
  1882. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1883. .max_rings = 1,
  1884. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1885. .lmac_ring = FALSE,
  1886. .ring_dir = HAL_SRNG_SRC_RING,
  1887. .reg_start = {
  1888. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1889. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1890. },
  1891. /* Single ring - provide ring size if multiple rings of this
  1892. * type are supported
  1893. */
  1894. .reg_size = {},
  1895. .max_size =
  1896. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1897. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1898. },
  1899. { /* SW2WBM_RELEASE */
  1900. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1901. .max_rings = 1,
  1902. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1903. .lmac_ring = FALSE,
  1904. .ring_dir = HAL_SRNG_SRC_RING,
  1905. .reg_start = {
  1906. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1907. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1908. },
  1909. /* Single ring - provide ring size if multiple rings of this
  1910. * type are supported
  1911. */
  1912. .reg_size = {},
  1913. .max_size =
  1914. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1915. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1916. },
  1917. { /* WBM2SW_RELEASE */
  1918. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1919. .max_rings = 4,
  1920. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1921. .lmac_ring = FALSE,
  1922. .ring_dir = HAL_SRNG_DST_RING,
  1923. .reg_start = {
  1924. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1925. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1926. },
  1927. .reg_size = {
  1928. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1929. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1930. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1931. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1932. },
  1933. .max_size =
  1934. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1935. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1936. },
  1937. { /* RXDMA_BUF */
  1938. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1939. #ifdef IPA_OFFLOAD
  1940. .max_rings = 3,
  1941. #else
  1942. .max_rings = 2,
  1943. #endif
  1944. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1945. .lmac_ring = TRUE,
  1946. .ring_dir = HAL_SRNG_SRC_RING,
  1947. /* reg_start is not set because LMAC rings are not accessed
  1948. * from host
  1949. */
  1950. .reg_start = {},
  1951. .reg_size = {},
  1952. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1953. },
  1954. { /* RXDMA_DST */
  1955. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1956. .max_rings = 1,
  1957. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1958. .lmac_ring = TRUE,
  1959. .ring_dir = HAL_SRNG_DST_RING,
  1960. /* reg_start is not set because LMAC rings are not accessed
  1961. * from host
  1962. */
  1963. .reg_start = {},
  1964. .reg_size = {},
  1965. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1966. },
  1967. { /* RXDMA_MONITOR_BUF */
  1968. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1969. .max_rings = 1,
  1970. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1971. .lmac_ring = TRUE,
  1972. .ring_dir = HAL_SRNG_SRC_RING,
  1973. /* reg_start is not set because LMAC rings are not accessed
  1974. * from host
  1975. */
  1976. .reg_start = {},
  1977. .reg_size = {},
  1978. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1979. },
  1980. { /* RXDMA_MONITOR_STATUS */
  1981. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1982. .max_rings = 1,
  1983. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1984. .lmac_ring = TRUE,
  1985. .ring_dir = HAL_SRNG_SRC_RING,
  1986. /* reg_start is not set because LMAC rings are not accessed
  1987. * from host
  1988. */
  1989. .reg_start = {},
  1990. .reg_size = {},
  1991. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1992. },
  1993. { /* RXDMA_MONITOR_DST */
  1994. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1995. .max_rings = 1,
  1996. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1997. .lmac_ring = TRUE,
  1998. .ring_dir = HAL_SRNG_DST_RING,
  1999. /* reg_start is not set because LMAC rings are not accessed
  2000. * from host
  2001. */
  2002. .reg_start = {},
  2003. .reg_size = {},
  2004. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2005. },
  2006. { /* RXDMA_MONITOR_DESC */
  2007. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2008. .max_rings = 1,
  2009. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2010. .lmac_ring = TRUE,
  2011. .ring_dir = HAL_SRNG_SRC_RING,
  2012. /* reg_start is not set because LMAC rings are not accessed
  2013. * from host
  2014. */
  2015. .reg_start = {},
  2016. .reg_size = {},
  2017. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2018. },
  2019. { /* DIR_BUF_RX_DMA_SRC */
  2020. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2021. /* one ring for spectral and one ring for cfr */
  2022. .max_rings = 2,
  2023. .entry_size = 2,
  2024. .lmac_ring = TRUE,
  2025. .ring_dir = HAL_SRNG_SRC_RING,
  2026. /* reg_start is not set because LMAC rings are not accessed
  2027. * from host
  2028. */
  2029. .reg_start = {},
  2030. .reg_size = {},
  2031. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2032. },
  2033. #ifdef WLAN_FEATURE_CIF_CFR
  2034. { /* WIFI_POS_SRC */
  2035. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2036. .max_rings = 1,
  2037. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2038. .lmac_ring = TRUE,
  2039. .ring_dir = HAL_SRNG_SRC_RING,
  2040. /* reg_start is not set because LMAC rings are not accessed
  2041. * from host
  2042. */
  2043. .reg_start = {},
  2044. .reg_size = {},
  2045. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2046. },
  2047. #endif
  2048. { /* REO2PPE */ 0},
  2049. { /* PPE2TCL */ 0},
  2050. { /* PPE_RELEASE */ 0},
  2051. { /* TX_MONITOR_BUF */ 0},
  2052. { /* TX_MONITOR_DST */ 0},
  2053. { /* SW2RXDMA_NEW */ 0},
  2054. };
  2055. /**
  2056. * hal_qca5018_attach()- Attach 5018 target specific hal_soc ops,
  2057. * offset and srng table
  2058. * Return: void
  2059. */
  2060. void hal_qca5018_attach(struct hal_soc *hal_soc)
  2061. {
  2062. hal_soc->hw_srng_table = hw_srng_table_5018;
  2063. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2064. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2065. hal_hw_txrx_ops_attach_qca5018(hal_soc);
  2066. }