hal_api.h 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_H_
  19. #define _HAL_API_H_
  20. #include "qdf_types.h"
  21. #include "qdf_util.h"
  22. #include "qdf_atomic.h"
  23. #include "hal_internal.h"
  24. #include "hif.h"
  25. #include "hif_io32.h"
  26. #include "qdf_platform.h"
  27. #ifdef DUMP_REO_QUEUE_INFO_IN_DDR
  28. #include "hal_hw_headers.h"
  29. #endif
  30. /* Ring index for WBM2SW2 release ring */
  31. #define HAL_IPA_TX_COMP_RING_IDX 2
  32. /* calculate the register address offset from bar0 of shadow register x */
  33. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  34. defined(QCA_WIFI_WCN7850)
  35. #define SHADOW_REGISTER_START_ADDRESS_OFFSET 0x000008FC
  36. #define SHADOW_REGISTER_END_ADDRESS_OFFSET \
  37. ((SHADOW_REGISTER_START_ADDRESS_OFFSET) + (4 * (MAX_SHADOW_REGISTERS)))
  38. #define SHADOW_REGISTER(x) ((SHADOW_REGISTER_START_ADDRESS_OFFSET) + (4 * (x)))
  39. #elif defined(QCA_WIFI_QCA6290) || defined(QCA_WIFI_QCN9000)
  40. #define SHADOW_REGISTER_START_ADDRESS_OFFSET 0x00003024
  41. #define SHADOW_REGISTER_END_ADDRESS_OFFSET \
  42. ((SHADOW_REGISTER_START_ADDRESS_OFFSET) + (4 * (MAX_SHADOW_REGISTERS)))
  43. #define SHADOW_REGISTER(x) ((SHADOW_REGISTER_START_ADDRESS_OFFSET) + (4 * (x)))
  44. #elif defined(QCA_WIFI_QCA6750)
  45. #define SHADOW_REGISTER_START_ADDRESS_OFFSET 0x00000504
  46. #define SHADOW_REGISTER_END_ADDRESS_OFFSET \
  47. ((SHADOW_REGISTER_START_ADDRESS_OFFSET) + (4 * (MAX_SHADOW_REGISTERS)))
  48. #define SHADOW_REGISTER(x) ((SHADOW_REGISTER_START_ADDRESS_OFFSET) + (4 * (x)))
  49. #else
  50. #define SHADOW_REGISTER(x) 0
  51. #endif /* QCA_WIFI_QCA6390 || QCA_WIFI_QCA6490 || QCA_WIFI_QCA6750 */
  52. /*
  53. * BAR + 4K is always accessible, any access outside this
  54. * space requires force wake procedure.
  55. * OFFSET = 4K - 32 bytes = 0xFE0
  56. */
  57. #define MAPPED_REF_OFF 0xFE0
  58. #define HAL_OFFSET(block, field) block ## _ ## field ## _OFFSET
  59. #ifdef ENABLE_VERBOSE_DEBUG
  60. static inline void
  61. hal_set_verbose_debug(bool flag)
  62. {
  63. is_hal_verbose_debug_enabled = flag;
  64. }
  65. #endif
  66. #ifdef ENABLE_HAL_SOC_STATS
  67. #define HAL_STATS_INC(_handle, _field, _delta) \
  68. { \
  69. if (likely(_handle)) \
  70. _handle->stats._field += _delta; \
  71. }
  72. #else
  73. #define HAL_STATS_INC(_handle, _field, _delta)
  74. #endif
  75. #ifdef ENABLE_HAL_REG_WR_HISTORY
  76. #define HAL_REG_WRITE_FAIL_HIST_ADD(hal_soc, offset, wr_val, rd_val) \
  77. hal_reg_wr_fail_history_add(hal_soc, offset, wr_val, rd_val)
  78. void hal_reg_wr_fail_history_add(struct hal_soc *hal_soc,
  79. uint32_t offset,
  80. uint32_t wr_val,
  81. uint32_t rd_val);
  82. static inline int hal_history_get_next_index(qdf_atomic_t *table_index,
  83. int array_size)
  84. {
  85. int record_index = qdf_atomic_inc_return(table_index);
  86. return record_index & (array_size - 1);
  87. }
  88. #else
  89. #define HAL_REG_WRITE_FAIL_HIST_ADD(hal_soc, offset, wr_val, rd_val) \
  90. hal_err("write failed at reg offset 0x%x, write 0x%x read 0x%x\n", \
  91. offset, \
  92. wr_val, \
  93. rd_val)
  94. #endif
  95. /**
  96. * hal_reg_write_result_check() - check register writing result
  97. * @hal_soc: HAL soc handle
  98. * @offset: register offset to read
  99. * @exp_val: the expected value of register
  100. * @ret_confirm: result confirm flag
  101. *
  102. * Return: none
  103. */
  104. static inline void hal_reg_write_result_check(struct hal_soc *hal_soc,
  105. uint32_t offset,
  106. uint32_t exp_val)
  107. {
  108. uint32_t value;
  109. value = qdf_ioread32(hal_soc->dev_base_addr + offset);
  110. if (exp_val != value) {
  111. HAL_REG_WRITE_FAIL_HIST_ADD(hal_soc, offset, exp_val, value);
  112. HAL_STATS_INC(hal_soc, reg_write_fail, 1);
  113. }
  114. }
  115. #if !defined(QCA_WIFI_QCA6390) && !defined(QCA_WIFI_QCA6490) && \
  116. !defined(QCA_WIFI_WCN7850)
  117. static inline void hal_lock_reg_access(struct hal_soc *soc,
  118. unsigned long *flags)
  119. {
  120. qdf_spin_lock_irqsave(&soc->register_access_lock);
  121. }
  122. static inline void hal_unlock_reg_access(struct hal_soc *soc,
  123. unsigned long *flags)
  124. {
  125. qdf_spin_unlock_irqrestore(&soc->register_access_lock);
  126. }
  127. #else
  128. static inline void hal_lock_reg_access(struct hal_soc *soc,
  129. unsigned long *flags)
  130. {
  131. pld_lock_reg_window(soc->qdf_dev->dev, flags);
  132. }
  133. static inline void hal_unlock_reg_access(struct hal_soc *soc,
  134. unsigned long *flags)
  135. {
  136. pld_unlock_reg_window(soc->qdf_dev->dev, flags);
  137. }
  138. #endif
  139. #ifdef PCIE_REG_WINDOW_LOCAL_NO_CACHE
  140. /**
  141. * hal_select_window_confirm() - write remap window register and
  142. check writing result
  143. *
  144. */
  145. static inline void hal_select_window_confirm(struct hal_soc *hal_soc,
  146. uint32_t offset)
  147. {
  148. uint32_t window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  149. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  150. WINDOW_ENABLE_BIT | window);
  151. hal_soc->register_window = window;
  152. hal_reg_write_result_check(hal_soc, WINDOW_REG_ADDRESS,
  153. WINDOW_ENABLE_BIT | window);
  154. }
  155. #else
  156. static inline void hal_select_window_confirm(struct hal_soc *hal_soc,
  157. uint32_t offset)
  158. {
  159. uint32_t window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  160. if (window != hal_soc->register_window) {
  161. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  162. WINDOW_ENABLE_BIT | window);
  163. hal_soc->register_window = window;
  164. hal_reg_write_result_check(
  165. hal_soc,
  166. WINDOW_REG_ADDRESS,
  167. WINDOW_ENABLE_BIT | window);
  168. }
  169. }
  170. #endif
  171. static inline qdf_iomem_t hal_get_window_address(struct hal_soc *hal_soc,
  172. qdf_iomem_t addr)
  173. {
  174. return hal_soc->ops->hal_get_window_address(hal_soc, addr);
  175. }
  176. static inline void hal_tx_init_cmd_credit_ring(hal_soc_handle_t hal_soc_hdl,
  177. hal_ring_handle_t hal_ring_hdl)
  178. {
  179. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  180. return hal_soc->ops->hal_tx_init_cmd_credit_ring(hal_soc_hdl,
  181. hal_ring_hdl);
  182. }
  183. /**
  184. * hal_write32_mb() - Access registers to update configuration
  185. * @hal_soc: hal soc handle
  186. * @offset: offset address from the BAR
  187. * @value: value to write
  188. *
  189. * Return: None
  190. *
  191. * Description: Register address space is split below:
  192. * SHADOW REGION UNWINDOWED REGION WINDOWED REGION
  193. * |--------------------|-------------------|------------------|
  194. * BAR NO FORCE WAKE BAR+4K FORCE WAKE BAR+512K FORCE WAKE
  195. *
  196. * 1. Any access to the shadow region, doesn't need force wake
  197. * and windowing logic to access.
  198. * 2. Any access beyond BAR + 4K:
  199. * If init_phase enabled, no force wake is needed and access
  200. * should be based on windowed or unwindowed access.
  201. * If init_phase disabled, force wake is needed and access
  202. * should be based on windowed or unwindowed access.
  203. *
  204. * note1: WINDOW_RANGE_MASK = (1 << WINDOW_SHIFT) -1
  205. * note2: 1 << WINDOW_SHIFT = MAX_UNWINDOWED_ADDRESS
  206. * note3: WINDOW_VALUE_MASK = big enough that trying to write past
  207. * that window would be a bug
  208. */
  209. #if !defined(QCA_WIFI_QCA6390) && !defined(QCA_WIFI_QCA6490) && \
  210. !defined(QCA_WIFI_QCA6750) && !defined(QCA_WIFI_WCN7850)
  211. static inline void hal_write32_mb(struct hal_soc *hal_soc, uint32_t offset,
  212. uint32_t value)
  213. {
  214. unsigned long flags;
  215. qdf_iomem_t new_addr;
  216. if (!hal_soc->use_register_windowing ||
  217. offset < MAX_UNWINDOWED_ADDRESS) {
  218. qdf_iowrite32(hal_soc->dev_base_addr + offset, value);
  219. } else if (hal_soc->static_window_map) {
  220. new_addr = hal_get_window_address(hal_soc,
  221. hal_soc->dev_base_addr + offset);
  222. qdf_iowrite32(new_addr, value);
  223. } else {
  224. hal_lock_reg_access(hal_soc, &flags);
  225. hal_select_window_confirm(hal_soc, offset);
  226. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_START +
  227. (offset & WINDOW_RANGE_MASK), value);
  228. hal_unlock_reg_access(hal_soc, &flags);
  229. }
  230. }
  231. #define hal_write32_mb_confirm(_hal_soc, _offset, _value) \
  232. hal_write32_mb(_hal_soc, _offset, _value)
  233. #define hal_write32_mb_cmem(_hal_soc, _offset, _value)
  234. #else
  235. static inline void hal_write32_mb(struct hal_soc *hal_soc, uint32_t offset,
  236. uint32_t value)
  237. {
  238. int ret;
  239. unsigned long flags;
  240. qdf_iomem_t new_addr;
  241. if (!TARGET_ACCESS_ALLOWED(HIF_GET_SOFTC(
  242. hal_soc->hif_handle))) {
  243. hal_err_rl("target access is not allowed");
  244. return;
  245. }
  246. /* Region < BAR + 4K can be directly accessed */
  247. if (offset < MAPPED_REF_OFF) {
  248. qdf_iowrite32(hal_soc->dev_base_addr + offset, value);
  249. return;
  250. }
  251. /* Region greater than BAR + 4K */
  252. if (!hal_soc->init_phase) {
  253. ret = hif_force_wake_request(hal_soc->hif_handle);
  254. if (ret) {
  255. hal_err_rl("Wake up request failed");
  256. qdf_check_state_before_panic(__func__, __LINE__);
  257. return;
  258. }
  259. }
  260. if (!hal_soc->use_register_windowing ||
  261. offset < MAX_UNWINDOWED_ADDRESS) {
  262. qdf_iowrite32(hal_soc->dev_base_addr + offset, value);
  263. } else if (hal_soc->static_window_map) {
  264. new_addr = hal_get_window_address(
  265. hal_soc,
  266. hal_soc->dev_base_addr + offset);
  267. qdf_iowrite32(new_addr, value);
  268. } else {
  269. hal_lock_reg_access(hal_soc, &flags);
  270. hal_select_window_confirm(hal_soc, offset);
  271. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_START +
  272. (offset & WINDOW_RANGE_MASK), value);
  273. hal_unlock_reg_access(hal_soc, &flags);
  274. }
  275. if (!hal_soc->init_phase) {
  276. ret = hif_force_wake_release(hal_soc->hif_handle);
  277. if (ret) {
  278. hal_err("Wake up release failed");
  279. qdf_check_state_before_panic(__func__, __LINE__);
  280. return;
  281. }
  282. }
  283. }
  284. /**
  285. * hal_write32_mb_confirm() - write register and check wirting result
  286. *
  287. */
  288. static inline void hal_write32_mb_confirm(struct hal_soc *hal_soc,
  289. uint32_t offset,
  290. uint32_t value)
  291. {
  292. int ret;
  293. unsigned long flags;
  294. qdf_iomem_t new_addr;
  295. if (!TARGET_ACCESS_ALLOWED(HIF_GET_SOFTC(
  296. hal_soc->hif_handle))) {
  297. hal_err_rl("target access is not allowed");
  298. return;
  299. }
  300. /* Region < BAR + 4K can be directly accessed */
  301. if (offset < MAPPED_REF_OFF) {
  302. qdf_iowrite32(hal_soc->dev_base_addr + offset, value);
  303. return;
  304. }
  305. /* Region greater than BAR + 4K */
  306. if (!hal_soc->init_phase) {
  307. ret = hif_force_wake_request(hal_soc->hif_handle);
  308. if (ret) {
  309. hal_err("Wake up request failed");
  310. qdf_check_state_before_panic(__func__, __LINE__);
  311. return;
  312. }
  313. }
  314. if (!hal_soc->use_register_windowing ||
  315. offset < MAX_UNWINDOWED_ADDRESS) {
  316. qdf_iowrite32(hal_soc->dev_base_addr + offset, value);
  317. hal_reg_write_result_check(hal_soc, offset,
  318. value);
  319. } else if (hal_soc->static_window_map) {
  320. new_addr = hal_get_window_address(
  321. hal_soc,
  322. hal_soc->dev_base_addr + offset);
  323. qdf_iowrite32(new_addr, value);
  324. hal_reg_write_result_check(hal_soc,
  325. new_addr - hal_soc->dev_base_addr,
  326. value);
  327. } else {
  328. hal_lock_reg_access(hal_soc, &flags);
  329. hal_select_window_confirm(hal_soc, offset);
  330. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_START +
  331. (offset & WINDOW_RANGE_MASK), value);
  332. hal_reg_write_result_check(
  333. hal_soc,
  334. WINDOW_START + (offset & WINDOW_RANGE_MASK),
  335. value);
  336. hal_unlock_reg_access(hal_soc, &flags);
  337. }
  338. if (!hal_soc->init_phase) {
  339. ret = hif_force_wake_release(hal_soc->hif_handle);
  340. if (ret) {
  341. hal_err("Wake up release failed");
  342. qdf_check_state_before_panic(__func__, __LINE__);
  343. return;
  344. }
  345. }
  346. }
  347. static inline void hal_write32_mb_cmem(struct hal_soc *hal_soc, uint32_t offset,
  348. uint32_t value)
  349. {
  350. unsigned long flags;
  351. qdf_iomem_t new_addr;
  352. if (!TARGET_ACCESS_ALLOWED(HIF_GET_SOFTC(
  353. hal_soc->hif_handle))) {
  354. hal_err_rl("%s: target access is not allowed", __func__);
  355. return;
  356. }
  357. if (!hal_soc->use_register_windowing ||
  358. offset < MAX_UNWINDOWED_ADDRESS) {
  359. qdf_iowrite32(hal_soc->dev_base_addr + offset, value);
  360. } else if (hal_soc->static_window_map) {
  361. new_addr = hal_get_window_address(
  362. hal_soc,
  363. hal_soc->dev_base_addr + offset);
  364. qdf_iowrite32(new_addr, value);
  365. } else {
  366. hal_lock_reg_access(hal_soc, &flags);
  367. hal_select_window_confirm(hal_soc, offset);
  368. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_START +
  369. (offset & WINDOW_RANGE_MASK), value);
  370. hal_unlock_reg_access(hal_soc, &flags);
  371. }
  372. }
  373. #endif
  374. /**
  375. * hal_write_address_32_mb - write a value to a register
  376. *
  377. */
  378. static inline
  379. void hal_write_address_32_mb(struct hal_soc *hal_soc,
  380. qdf_iomem_t addr, uint32_t value, bool wr_confirm)
  381. {
  382. uint32_t offset;
  383. if (!hal_soc->use_register_windowing)
  384. return qdf_iowrite32(addr, value);
  385. offset = addr - hal_soc->dev_base_addr;
  386. if (qdf_unlikely(wr_confirm))
  387. hal_write32_mb_confirm(hal_soc, offset, value);
  388. else
  389. hal_write32_mb(hal_soc, offset, value);
  390. }
  391. #ifdef DP_HAL_MULTIWINDOW_DIRECT_ACCESS
  392. static inline void hal_srng_write_address_32_mb(struct hal_soc *hal_soc,
  393. struct hal_srng *srng,
  394. void __iomem *addr,
  395. uint32_t value)
  396. {
  397. qdf_iowrite32(addr, value);
  398. }
  399. #elif defined(FEATURE_HAL_DELAYED_REG_WRITE)
  400. static inline void hal_srng_write_address_32_mb(struct hal_soc *hal_soc,
  401. struct hal_srng *srng,
  402. void __iomem *addr,
  403. uint32_t value)
  404. {
  405. hal_delayed_reg_write(hal_soc, srng, addr, value);
  406. }
  407. #else
  408. static inline void hal_srng_write_address_32_mb(struct hal_soc *hal_soc,
  409. struct hal_srng *srng,
  410. void __iomem *addr,
  411. uint32_t value)
  412. {
  413. hal_write_address_32_mb(hal_soc, addr, value, false);
  414. }
  415. #endif
  416. #if !defined(QCA_WIFI_QCA6390) && !defined(QCA_WIFI_QCA6490) && \
  417. !defined(QCA_WIFI_QCA6750) && !defined(QCA_WIFI_WCN7850)
  418. /**
  419. * hal_read32_mb() - Access registers to read configuration
  420. * @hal_soc: hal soc handle
  421. * @offset: offset address from the BAR
  422. * @value: value to write
  423. *
  424. * Description: Register address space is split below:
  425. * SHADOW REGION UNWINDOWED REGION WINDOWED REGION
  426. * |--------------------|-------------------|------------------|
  427. * BAR NO FORCE WAKE BAR+4K FORCE WAKE BAR+512K FORCE WAKE
  428. *
  429. * 1. Any access to the shadow region, doesn't need force wake
  430. * and windowing logic to access.
  431. * 2. Any access beyond BAR + 4K:
  432. * If init_phase enabled, no force wake is needed and access
  433. * should be based on windowed or unwindowed access.
  434. * If init_phase disabled, force wake is needed and access
  435. * should be based on windowed or unwindowed access.
  436. *
  437. * Return: < 0 for failure/>= 0 for success
  438. */
  439. static inline uint32_t hal_read32_mb(struct hal_soc *hal_soc, uint32_t offset)
  440. {
  441. uint32_t ret;
  442. unsigned long flags;
  443. qdf_iomem_t new_addr;
  444. if (!hal_soc->use_register_windowing ||
  445. offset < MAX_UNWINDOWED_ADDRESS) {
  446. return qdf_ioread32(hal_soc->dev_base_addr + offset);
  447. } else if (hal_soc->static_window_map) {
  448. new_addr = hal_get_window_address(hal_soc, hal_soc->dev_base_addr + offset);
  449. return qdf_ioread32(new_addr);
  450. }
  451. hal_lock_reg_access(hal_soc, &flags);
  452. hal_select_window_confirm(hal_soc, offset);
  453. ret = qdf_ioread32(hal_soc->dev_base_addr + WINDOW_START +
  454. (offset & WINDOW_RANGE_MASK));
  455. hal_unlock_reg_access(hal_soc, &flags);
  456. return ret;
  457. }
  458. #define hal_read32_mb_cmem(_hal_soc, _offset)
  459. #else
  460. static
  461. uint32_t hal_read32_mb(struct hal_soc *hal_soc, uint32_t offset)
  462. {
  463. uint32_t ret;
  464. unsigned long flags;
  465. qdf_iomem_t new_addr;
  466. if (!TARGET_ACCESS_ALLOWED(HIF_GET_SOFTC(
  467. hal_soc->hif_handle))) {
  468. hal_err_rl("target access is not allowed");
  469. return 0;
  470. }
  471. /* Region < BAR + 4K can be directly accessed */
  472. if (offset < MAPPED_REF_OFF)
  473. return qdf_ioread32(hal_soc->dev_base_addr + offset);
  474. if ((!hal_soc->init_phase) &&
  475. hif_force_wake_request(hal_soc->hif_handle)) {
  476. hal_err("Wake up request failed");
  477. qdf_check_state_before_panic(__func__, __LINE__);
  478. return 0;
  479. }
  480. if (!hal_soc->use_register_windowing ||
  481. offset < MAX_UNWINDOWED_ADDRESS) {
  482. ret = qdf_ioread32(hal_soc->dev_base_addr + offset);
  483. } else if (hal_soc->static_window_map) {
  484. new_addr = hal_get_window_address(
  485. hal_soc,
  486. hal_soc->dev_base_addr + offset);
  487. ret = qdf_ioread32(new_addr);
  488. } else {
  489. hal_lock_reg_access(hal_soc, &flags);
  490. hal_select_window_confirm(hal_soc, offset);
  491. ret = qdf_ioread32(hal_soc->dev_base_addr + WINDOW_START +
  492. (offset & WINDOW_RANGE_MASK));
  493. hal_unlock_reg_access(hal_soc, &flags);
  494. }
  495. if ((!hal_soc->init_phase) &&
  496. hif_force_wake_release(hal_soc->hif_handle)) {
  497. hal_err("Wake up release failed");
  498. qdf_check_state_before_panic(__func__, __LINE__);
  499. return 0;
  500. }
  501. return ret;
  502. }
  503. static inline
  504. uint32_t hal_read32_mb_cmem(struct hal_soc *hal_soc, uint32_t offset)
  505. {
  506. uint32_t ret;
  507. unsigned long flags;
  508. qdf_iomem_t new_addr;
  509. if (!TARGET_ACCESS_ALLOWED(HIF_GET_SOFTC(
  510. hal_soc->hif_handle))) {
  511. hal_err_rl("%s: target access is not allowed", __func__);
  512. return 0;
  513. }
  514. if (!hal_soc->use_register_windowing ||
  515. offset < MAX_UNWINDOWED_ADDRESS) {
  516. ret = qdf_ioread32(hal_soc->dev_base_addr + offset);
  517. } else if (hal_soc->static_window_map) {
  518. new_addr = hal_get_window_address(
  519. hal_soc,
  520. hal_soc->dev_base_addr + offset);
  521. ret = qdf_ioread32(new_addr);
  522. } else {
  523. hal_lock_reg_access(hal_soc, &flags);
  524. hal_select_window_confirm(hal_soc, offset);
  525. ret = qdf_ioread32(hal_soc->dev_base_addr + WINDOW_START +
  526. (offset & WINDOW_RANGE_MASK));
  527. hal_unlock_reg_access(hal_soc, &flags);
  528. }
  529. return ret;
  530. }
  531. #endif
  532. /* Max times allowed for register writing retry */
  533. #define HAL_REG_WRITE_RETRY_MAX 5
  534. /* Delay milliseconds for each time retry */
  535. #define HAL_REG_WRITE_RETRY_DELAY 1
  536. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  537. /* To check shadow config index range between 0..31 */
  538. #define HAL_SHADOW_REG_INDEX_LOW 32
  539. /* To check shadow config index range between 32..39 */
  540. #define HAL_SHADOW_REG_INDEX_HIGH 40
  541. /* Dirty bit reg offsets corresponding to shadow config index */
  542. #define HAL_SHADOW_REG_DIRTY_BIT_DATA_LOW_OFFSET 0x30C8
  543. #define HAL_SHADOW_REG_DIRTY_BIT_DATA_HIGH_OFFSET 0x30C4
  544. /* PCIE_PCIE_TOP base addr offset */
  545. #define HAL_PCIE_PCIE_TOP_WRAPPER 0x01E00000
  546. /* Max retry attempts to read the dirty bit reg */
  547. #ifdef HAL_CONFIG_SLUB_DEBUG_ON
  548. #define HAL_SHADOW_DIRTY_BIT_POLL_MAX 10000
  549. #else
  550. #define HAL_SHADOW_DIRTY_BIT_POLL_MAX 2000
  551. #endif
  552. /* Delay in usecs for polling dirty bit reg */
  553. #define HAL_SHADOW_DIRTY_BIT_POLL_DELAY 5
  554. /**
  555. * hal_poll_dirty_bit_reg() - Poll dirty register bit to confirm
  556. * write was successful
  557. * @hal_soc: hal soc handle
  558. * @shadow_config_index: index of shadow reg used to confirm
  559. * write
  560. *
  561. * Return: QDF_STATUS_SUCCESS on success
  562. */
  563. static inline QDF_STATUS hal_poll_dirty_bit_reg(struct hal_soc *hal,
  564. int shadow_config_index)
  565. {
  566. uint32_t read_value = 0;
  567. int retry_cnt = 0;
  568. uint32_t reg_offset = 0;
  569. if (shadow_config_index > 0 &&
  570. shadow_config_index < HAL_SHADOW_REG_INDEX_LOW) {
  571. reg_offset =
  572. HAL_SHADOW_REG_DIRTY_BIT_DATA_LOW_OFFSET;
  573. } else if (shadow_config_index >= HAL_SHADOW_REG_INDEX_LOW &&
  574. shadow_config_index < HAL_SHADOW_REG_INDEX_HIGH) {
  575. reg_offset =
  576. HAL_SHADOW_REG_DIRTY_BIT_DATA_HIGH_OFFSET;
  577. } else {
  578. hal_err("Invalid shadow_config_index = %d",
  579. shadow_config_index);
  580. return QDF_STATUS_E_INVAL;
  581. }
  582. while (retry_cnt < HAL_SHADOW_DIRTY_BIT_POLL_MAX) {
  583. read_value = hal_read32_mb(
  584. hal, HAL_PCIE_PCIE_TOP_WRAPPER + reg_offset);
  585. /* Check if dirty bit corresponding to shadow_index is set */
  586. if (read_value & BIT(shadow_config_index)) {
  587. /* Dirty reg bit not reset */
  588. qdf_udelay(HAL_SHADOW_DIRTY_BIT_POLL_DELAY);
  589. retry_cnt++;
  590. } else {
  591. hal_debug("Shadow write: offset 0x%x read val 0x%x",
  592. reg_offset, read_value);
  593. return QDF_STATUS_SUCCESS;
  594. }
  595. }
  596. return QDF_STATUS_E_TIMEOUT;
  597. }
  598. /**
  599. * hal_write32_mb_shadow_confirm() - write to shadow reg and
  600. * poll dirty register bit to confirm write
  601. * @hal_soc: hal soc handle
  602. * @reg_offset: target reg offset address from BAR
  603. * @value: value to write
  604. *
  605. * Return: QDF_STATUS_SUCCESS on success
  606. */
  607. static inline QDF_STATUS hal_write32_mb_shadow_confirm(
  608. struct hal_soc *hal,
  609. uint32_t reg_offset,
  610. uint32_t value)
  611. {
  612. int i;
  613. QDF_STATUS ret;
  614. uint32_t shadow_reg_offset;
  615. int shadow_config_index;
  616. bool is_reg_offset_present = false;
  617. for (i = 0; i < MAX_GENERIC_SHADOW_REG; i++) {
  618. /* Found the shadow config for the reg_offset */
  619. struct shadow_reg_config *hal_shadow_reg_list =
  620. &hal->list_shadow_reg_config[i];
  621. if (hal_shadow_reg_list->target_register ==
  622. reg_offset) {
  623. shadow_config_index =
  624. hal_shadow_reg_list->shadow_config_index;
  625. shadow_reg_offset =
  626. SHADOW_REGISTER(shadow_config_index);
  627. hal_write32_mb_confirm(
  628. hal, shadow_reg_offset, value);
  629. is_reg_offset_present = true;
  630. break;
  631. }
  632. ret = QDF_STATUS_E_FAILURE;
  633. }
  634. if (is_reg_offset_present) {
  635. ret = hal_poll_dirty_bit_reg(hal, shadow_config_index);
  636. hal_info("Shadow write:reg 0x%x val 0x%x ret %d",
  637. reg_offset, value, ret);
  638. if (QDF_IS_STATUS_ERROR(ret)) {
  639. HAL_STATS_INC(hal, shadow_reg_write_fail, 1);
  640. return ret;
  641. }
  642. HAL_STATS_INC(hal, shadow_reg_write_succ, 1);
  643. }
  644. return ret;
  645. }
  646. /**
  647. * hal_write32_mb_confirm_retry() - write register with confirming and
  648. do retry/recovery if writing failed
  649. * @hal_soc: hal soc handle
  650. * @offset: offset address from the BAR
  651. * @value: value to write
  652. * @recovery: is recovery needed or not.
  653. *
  654. * Write the register value with confirming and read it back, if
  655. * read back value is not as expected, do retry for writing, if
  656. * retry hit max times allowed but still fail, check if recovery
  657. * needed.
  658. *
  659. * Return: None
  660. */
  661. static inline void hal_write32_mb_confirm_retry(struct hal_soc *hal_soc,
  662. uint32_t offset,
  663. uint32_t value,
  664. bool recovery)
  665. {
  666. QDF_STATUS ret;
  667. ret = hal_write32_mb_shadow_confirm(hal_soc, offset, value);
  668. if (QDF_IS_STATUS_ERROR(ret) && recovery)
  669. qdf_trigger_self_recovery(NULL, QDF_HAL_REG_WRITE_FAILURE);
  670. }
  671. #else /* GENERIC_SHADOW_REGISTER_ACCESS_ENABLE */
  672. static inline void hal_write32_mb_confirm_retry(struct hal_soc *hal_soc,
  673. uint32_t offset,
  674. uint32_t value,
  675. bool recovery)
  676. {
  677. uint8_t retry_cnt = 0;
  678. uint32_t read_value;
  679. while (retry_cnt <= HAL_REG_WRITE_RETRY_MAX) {
  680. hal_write32_mb_confirm(hal_soc, offset, value);
  681. read_value = hal_read32_mb(hal_soc, offset);
  682. if (qdf_likely(read_value == value))
  683. break;
  684. /* write failed, do retry */
  685. hal_warn("Retry reg offset 0x%x, value 0x%x, read value 0x%x",
  686. offset, value, read_value);
  687. qdf_mdelay(HAL_REG_WRITE_RETRY_DELAY);
  688. retry_cnt++;
  689. }
  690. if (retry_cnt > HAL_REG_WRITE_RETRY_MAX && recovery)
  691. qdf_trigger_self_recovery(NULL, QDF_HAL_REG_WRITE_FAILURE);
  692. }
  693. #endif /* GENERIC_SHADOW_REGISTER_ACCESS_ENABLE */
  694. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  695. /**
  696. * hal_dump_reg_write_srng_stats() - dump SRNG reg write stats
  697. * @hal_soc: HAL soc handle
  698. *
  699. * Return: none
  700. */
  701. void hal_dump_reg_write_srng_stats(hal_soc_handle_t hal_soc_hdl);
  702. /**
  703. * hal_dump_reg_write_stats() - dump reg write stats
  704. * @hal_soc: HAL soc handle
  705. *
  706. * Return: none
  707. */
  708. void hal_dump_reg_write_stats(hal_soc_handle_t hal_soc_hdl);
  709. /**
  710. * hal_get_reg_write_pending_work() - get the number of entries
  711. * pending in the workqueue to be processed.
  712. * @hal_soc: HAL soc handle
  713. *
  714. * Returns: the number of entries pending to be processed
  715. */
  716. int hal_get_reg_write_pending_work(void *hal_soc);
  717. #else
  718. static inline void hal_dump_reg_write_srng_stats(hal_soc_handle_t hal_soc_hdl)
  719. {
  720. }
  721. static inline void hal_dump_reg_write_stats(hal_soc_handle_t hal_soc_hdl)
  722. {
  723. }
  724. static inline int hal_get_reg_write_pending_work(void *hal_soc)
  725. {
  726. return 0;
  727. }
  728. #endif
  729. /**
  730. * hal_read_address_32_mb() - Read 32-bit value from the register
  731. * @soc: soc handle
  732. * @addr: register address to read
  733. *
  734. * Return: 32-bit value
  735. */
  736. static inline
  737. uint32_t hal_read_address_32_mb(struct hal_soc *soc,
  738. qdf_iomem_t addr)
  739. {
  740. uint32_t offset;
  741. uint32_t ret;
  742. if (!soc->use_register_windowing)
  743. return qdf_ioread32(addr);
  744. offset = addr - soc->dev_base_addr;
  745. ret = hal_read32_mb(soc, offset);
  746. return ret;
  747. }
  748. /**
  749. * hal_attach - Initialize HAL layer
  750. * @hif_handle: Opaque HIF handle
  751. * @qdf_dev: QDF device
  752. *
  753. * Return: Opaque HAL SOC handle
  754. * NULL on failure (if given ring is not available)
  755. *
  756. * This function should be called as part of HIF initialization (for accessing
  757. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  758. */
  759. void *hal_attach(struct hif_opaque_softc *hif_handle, qdf_device_t qdf_dev);
  760. /**
  761. * hal_detach - Detach HAL layer
  762. * @hal_soc: HAL SOC handle
  763. *
  764. * This function should be called as part of HIF detach
  765. *
  766. */
  767. extern void hal_detach(void *hal_soc);
  768. #define HAL_SRNG_LMAC_RING 0x80000000
  769. /* SRNG flags passed in hal_srng_params.flags */
  770. #define HAL_SRNG_MSI_SWAP 0x00000008
  771. #define HAL_SRNG_RING_PTR_SWAP 0x00000010
  772. #define HAL_SRNG_DATA_TLV_SWAP 0x00000020
  773. #define HAL_SRNG_LOW_THRES_INTR_ENABLE 0x00010000
  774. #define HAL_SRNG_MSI_INTR 0x00020000
  775. #define HAL_SRNG_CACHED_DESC 0x00040000
  776. #if defined(QCA_WIFI_QCA6490) || defined(QCA_WIFI_WCN7850)
  777. #define HAL_SRNG_PREFETCH_TIMER 1
  778. #else
  779. #define HAL_SRNG_PREFETCH_TIMER 0
  780. #endif
  781. #define PN_SIZE_24 0
  782. #define PN_SIZE_48 1
  783. #define PN_SIZE_128 2
  784. #ifdef FORCE_WAKE
  785. /**
  786. * hal_set_init_phase() - Indicate initialization of
  787. * datapath rings
  788. * @soc: hal_soc handle
  789. * @init_phase: flag to indicate datapath rings
  790. * initialization status
  791. *
  792. * Return: None
  793. */
  794. void hal_set_init_phase(hal_soc_handle_t soc, bool init_phase);
  795. #else
  796. static inline
  797. void hal_set_init_phase(hal_soc_handle_t soc, bool init_phase)
  798. {
  799. }
  800. #endif /* FORCE_WAKE */
  801. /**
  802. * hal_srng_get_entrysize - Returns size of ring entry in bytes. Should be
  803. * used by callers for calculating the size of memory to be allocated before
  804. * calling hal_srng_setup to setup the ring
  805. *
  806. * @hal_soc: Opaque HAL SOC handle
  807. * @ring_type: one of the types from hal_ring_type
  808. *
  809. */
  810. extern uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type);
  811. /**
  812. * hal_srng_max_entries - Returns maximum possible number of ring entries
  813. * @hal_soc: Opaque HAL SOC handle
  814. * @ring_type: one of the types from hal_ring_type
  815. *
  816. * Return: Maximum number of entries for the given ring_type
  817. */
  818. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type);
  819. void hal_set_low_threshold(hal_ring_handle_t hal_ring_hdl,
  820. uint32_t low_threshold);
  821. /**
  822. * hal_srng_dump - Dump ring status
  823. * @srng: hal srng pointer
  824. */
  825. void hal_srng_dump(struct hal_srng *srng);
  826. /**
  827. * hal_srng_get_dir - Returns the direction of the ring
  828. * @hal_soc: Opaque HAL SOC handle
  829. * @ring_type: one of the types from hal_ring_type
  830. *
  831. * Return: Ring direction
  832. */
  833. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type);
  834. /* HAL memory information */
  835. struct hal_mem_info {
  836. /* dev base virutal addr */
  837. void *dev_base_addr;
  838. /* dev base physical addr */
  839. void *dev_base_paddr;
  840. /* dev base ce virutal addr - applicable only for qca5018 */
  841. /* In qca5018 CE register are outside wcss block */
  842. /* using a separate address space to access CE registers */
  843. void *dev_base_addr_ce;
  844. /* dev base ce physical addr */
  845. void *dev_base_paddr_ce;
  846. /* Remote virtual pointer memory for HW/FW updates */
  847. void *shadow_rdptr_mem_vaddr;
  848. /* Remote physical pointer memory for HW/FW updates */
  849. void *shadow_rdptr_mem_paddr;
  850. /* Shared memory for ring pointer updates from host to FW */
  851. void *shadow_wrptr_mem_vaddr;
  852. /* Shared physical memory for ring pointer updates from host to FW */
  853. void *shadow_wrptr_mem_paddr;
  854. /* lmac srng start id */
  855. uint8_t lmac_srng_start_id;
  856. };
  857. /* SRNG parameters to be passed to hal_srng_setup */
  858. struct hal_srng_params {
  859. /* Physical base address of the ring */
  860. qdf_dma_addr_t ring_base_paddr;
  861. /* Virtual base address of the ring */
  862. void *ring_base_vaddr;
  863. /* Number of entries in ring */
  864. uint32_t num_entries;
  865. /* max transfer length */
  866. uint16_t max_buffer_length;
  867. /* MSI Address */
  868. qdf_dma_addr_t msi_addr;
  869. /* MSI data */
  870. uint32_t msi_data;
  871. /* Interrupt timer threshold – in micro seconds */
  872. uint32_t intr_timer_thres_us;
  873. /* Interrupt batch counter threshold – in number of ring entries */
  874. uint32_t intr_batch_cntr_thres_entries;
  875. /* Low threshold – in number of ring entries
  876. * (valid for src rings only)
  877. */
  878. uint32_t low_threshold;
  879. /* Misc flags */
  880. uint32_t flags;
  881. /* Unique ring id */
  882. uint8_t ring_id;
  883. /* Source or Destination ring */
  884. enum hal_srng_dir ring_dir;
  885. /* Size of ring entry */
  886. uint32_t entry_size;
  887. /* hw register base address */
  888. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  889. /* prefetch timer config - in micro seconds */
  890. uint32_t prefetch_timer;
  891. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  892. /* Near full IRQ support flag */
  893. uint32_t nf_irq_support;
  894. /* MSI2 Address */
  895. qdf_dma_addr_t msi2_addr;
  896. /* MSI2 data */
  897. uint32_t msi2_data;
  898. /* Critical threshold */
  899. uint16_t crit_thresh;
  900. /* High threshold */
  901. uint16_t high_thresh;
  902. /* Safe threshold */
  903. uint16_t safe_thresh;
  904. #endif
  905. };
  906. /* hal_construct_srng_shadow_regs() - initialize the shadow
  907. * registers for srngs
  908. * @hal_soc: hal handle
  909. *
  910. * Return: QDF_STATUS_OK on success
  911. */
  912. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc);
  913. /* hal_set_one_shadow_config() - add a config for the specified ring
  914. * @hal_soc: hal handle
  915. * @ring_type: ring type
  916. * @ring_num: ring num
  917. *
  918. * The ring type and ring num uniquely specify the ring. After this call,
  919. * the hp/tp will be added as the next entry int the shadow register
  920. * configuration table. The hal code will use the shadow register address
  921. * in place of the hp/tp address.
  922. *
  923. * This function is exposed, so that the CE module can skip configuring shadow
  924. * registers for unused ring and rings assigned to the firmware.
  925. *
  926. * Return: QDF_STATUS_OK on success
  927. */
  928. QDF_STATUS hal_set_one_shadow_config(void *hal_soc, int ring_type,
  929. int ring_num);
  930. /**
  931. * hal_get_shadow_config() - retrieve the config table
  932. * @hal_soc: hal handle
  933. * @shadow_config: will point to the table after
  934. * @num_shadow_registers_configured: will contain the number of valid entries
  935. */
  936. extern void hal_get_shadow_config(void *hal_soc,
  937. struct pld_shadow_reg_v2_cfg **shadow_config,
  938. int *num_shadow_registers_configured);
  939. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  940. /**
  941. * hal_srng_is_near_full_irq_supported() - Check if srng supports near full irq
  942. * @hal_soc: HAL SoC handle [To be validated by caller]
  943. * @ring_type: srng type
  944. * @ring_num: The index of the srng (of the same type)
  945. *
  946. * Return: true, if srng support near full irq trigger
  947. * false, if the srng does not support near full irq support.
  948. */
  949. bool hal_srng_is_near_full_irq_supported(hal_soc_handle_t hal_soc,
  950. int ring_type, int ring_num);
  951. #else
  952. static inline
  953. bool hal_srng_is_near_full_irq_supported(hal_soc_handle_t hal_soc,
  954. int ring_type, int ring_num)
  955. {
  956. return false;
  957. }
  958. #endif
  959. /**
  960. * hal_srng_setup - Initialize HW SRNG ring.
  961. *
  962. * @hal_soc: Opaque HAL SOC handle
  963. * @ring_type: one of the types from hal_ring_type
  964. * @ring_num: Ring number if there are multiple rings of
  965. * same type (staring from 0)
  966. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  967. * @ring_params: SRNG ring params in hal_srng_params structure.
  968. * Callers are expected to allocate contiguous ring memory of size
  969. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  970. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in hal_srng_params
  971. * structure. Ring base address should be 8 byte aligned and size of each ring
  972. * entry should be queried using the API hal_srng_get_entrysize
  973. *
  974. * Return: Opaque pointer to ring on success
  975. * NULL on failure (if given ring is not available)
  976. */
  977. extern void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  978. int mac_id, struct hal_srng_params *ring_params);
  979. /* Remapping ids of REO rings */
  980. #define REO_REMAP_TCL 0
  981. #define REO_REMAP_SW1 1
  982. #define REO_REMAP_SW2 2
  983. #define REO_REMAP_SW3 3
  984. #define REO_REMAP_SW4 4
  985. #define REO_REMAP_RELEASE 5
  986. #define REO_REMAP_FW 6
  987. /*
  988. * In Beryllium: 4 bits REO destination ring value is defined as: 0: TCL
  989. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  990. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  991. *
  992. */
  993. #define REO_REMAP_SW5 7
  994. #define REO_REMAP_SW6 8
  995. #define REO_REMAP_SW7 9
  996. #define REO_REMAP_SW8 10
  997. /*
  998. * Macro to access HWIO_REO_R0_ERROR_DESTINATION_RING_CTRL_IX_0
  999. * to map destination to rings
  1000. */
  1001. #define HAL_REO_ERR_REMAP_IX0(_VALUE, _OFFSET) \
  1002. ((_VALUE) << \
  1003. (HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_ ## \
  1004. DESTINATION_RING_ ## _OFFSET ## _SHFT))
  1005. /*
  1006. * Macro to access HWIO_REO_R0_ERROR_DESTINATION_RING_CTRL_IX_1
  1007. * to map destination to rings
  1008. */
  1009. #define HAL_REO_ERR_REMAP_IX1(_VALUE, _OFFSET) \
  1010. ((_VALUE) << \
  1011. (HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_ ## \
  1012. DESTINATION_RING_ ## _OFFSET ## _SHFT))
  1013. /*
  1014. * Macro to access HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0
  1015. * to map destination to rings
  1016. */
  1017. #define HAL_REO_REMAP_IX0(_VALUE, _OFFSET) \
  1018. ((_VALUE) << \
  1019. (HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_ ## \
  1020. _OFFSET ## _SHFT))
  1021. /*
  1022. * Macro to access HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1
  1023. * to map destination to rings
  1024. */
  1025. #define HAL_REO_REMAP_IX2(_VALUE, _OFFSET) \
  1026. ((_VALUE) << \
  1027. (HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_ ## \
  1028. _OFFSET ## _SHFT))
  1029. /*
  1030. * Macro to access HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3
  1031. * to map destination to rings
  1032. */
  1033. #define HAL_REO_REMAP_IX3(_VALUE, _OFFSET) \
  1034. ((_VALUE) << \
  1035. (HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_ ## \
  1036. _OFFSET ## _SHFT))
  1037. /**
  1038. * hal_reo_read_write_ctrl_ix - Read or write REO_DESTINATION_RING_CTRL_IX
  1039. * @hal_soc_hdl: HAL SOC handle
  1040. * @read: boolean value to indicate if read or write
  1041. * @ix0: pointer to store IX0 reg value
  1042. * @ix1: pointer to store IX1 reg value
  1043. * @ix2: pointer to store IX2 reg value
  1044. * @ix3: pointer to store IX3 reg value
  1045. */
  1046. void hal_reo_read_write_ctrl_ix(hal_soc_handle_t hal_soc_hdl, bool read,
  1047. uint32_t *ix0, uint32_t *ix1,
  1048. uint32_t *ix2, uint32_t *ix3);
  1049. /**
  1050. * hal_srng_set_hp_paddr_confirm() - Set physical address to dest SRNG head
  1051. * pointer and confirm that write went through by reading back the value
  1052. * @sring: sring pointer
  1053. * @paddr: physical address
  1054. *
  1055. * Return: None
  1056. */
  1057. extern void hal_srng_dst_set_hp_paddr_confirm(struct hal_srng *sring,
  1058. uint64_t paddr);
  1059. /**
  1060. * hal_srng_dst_init_hp() - Initilaize head pointer with cached head pointer
  1061. * @hal_soc: hal_soc handle
  1062. * @srng: sring pointer
  1063. * @vaddr: virtual address
  1064. */
  1065. void hal_srng_dst_init_hp(struct hal_soc_handle *hal_soc,
  1066. struct hal_srng *srng,
  1067. uint32_t *vaddr);
  1068. /**
  1069. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  1070. * @hal_soc: Opaque HAL SOC handle
  1071. * @hal_srng: Opaque HAL SRNG pointer
  1072. */
  1073. void hal_srng_cleanup(void *hal_soc, hal_ring_handle_t hal_ring_hdl);
  1074. static inline bool hal_srng_initialized(hal_ring_handle_t hal_ring_hdl)
  1075. {
  1076. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1077. return !!srng->initialized;
  1078. }
  1079. /**
  1080. * hal_srng_dst_peek - Check if there are any entries in the ring (peek)
  1081. * @hal_soc: Opaque HAL SOC handle
  1082. * @hal_ring_hdl: Destination ring pointer
  1083. *
  1084. * Caller takes responsibility for any locking needs.
  1085. *
  1086. * Return: Opaque pointer for next ring entry; NULL on failire
  1087. */
  1088. static inline
  1089. void *hal_srng_dst_peek(hal_soc_handle_t hal_soc_hdl,
  1090. hal_ring_handle_t hal_ring_hdl)
  1091. {
  1092. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1093. if (srng->u.dst_ring.tp != srng->u.dst_ring.cached_hp)
  1094. return (void *)(&srng->ring_base_vaddr[srng->u.dst_ring.tp]);
  1095. return NULL;
  1096. }
  1097. /**
  1098. * hal_mem_dma_cache_sync - Cache sync the specified virtual address Range
  1099. * @hal_soc: HAL soc handle
  1100. * @desc: desc start address
  1101. * @entry_size: size of memory to sync
  1102. *
  1103. * Return: void
  1104. */
  1105. #if defined(__LINUX_MIPS32_ARCH__) || defined(__LINUX_MIPS64_ARCH__)
  1106. static inline void hal_mem_dma_cache_sync(struct hal_soc *soc, uint32_t *desc,
  1107. uint32_t entry_size)
  1108. {
  1109. qdf_nbuf_dma_inv_range((void *)desc, (void *)(desc + entry_size));
  1110. }
  1111. #else
  1112. static inline void hal_mem_dma_cache_sync(struct hal_soc *soc, uint32_t *desc,
  1113. uint32_t entry_size)
  1114. {
  1115. qdf_mem_dma_cache_sync(soc->qdf_dev, qdf_mem_virt_to_phys(desc),
  1116. QDF_DMA_FROM_DEVICE,
  1117. (entry_size * sizeof(uint32_t)));
  1118. }
  1119. #endif
  1120. /**
  1121. * hal_srng_access_start_unlocked - Start ring access (unlocked). Should use
  1122. * hal_srng_access_start if locked access is required
  1123. *
  1124. * @hal_soc: Opaque HAL SOC handle
  1125. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1126. *
  1127. * This API doesn't implement any byte-order conversion on reading hp/tp.
  1128. * So, Use API only for those srngs for which the target writes hp/tp values to
  1129. * the DDR in the Host order.
  1130. *
  1131. * Return: 0 on success; error on failire
  1132. */
  1133. static inline int
  1134. hal_srng_access_start_unlocked(hal_soc_handle_t hal_soc_hdl,
  1135. hal_ring_handle_t hal_ring_hdl)
  1136. {
  1137. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1138. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1139. uint32_t *desc;
  1140. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1141. srng->u.src_ring.cached_tp =
  1142. *(volatile uint32_t *)(srng->u.src_ring.tp_addr);
  1143. else {
  1144. srng->u.dst_ring.cached_hp =
  1145. *(volatile uint32_t *)(srng->u.dst_ring.hp_addr);
  1146. if (srng->flags & HAL_SRNG_CACHED_DESC) {
  1147. desc = hal_srng_dst_peek(hal_soc_hdl, hal_ring_hdl);
  1148. if (qdf_likely(desc)) {
  1149. hal_mem_dma_cache_sync(soc, desc,
  1150. srng->entry_size);
  1151. qdf_prefetch(desc);
  1152. }
  1153. }
  1154. }
  1155. return 0;
  1156. }
  1157. /**
  1158. * hal_le_srng_access_start_unlocked_in_cpu_order - Start ring access
  1159. * (unlocked) with endianness correction.
  1160. * @hal_soc: Opaque HAL SOC handle
  1161. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1162. *
  1163. * This API provides same functionally as hal_srng_access_start_unlocked()
  1164. * except that it converts the little-endian formatted hp/tp values to
  1165. * Host order on reading them. So, this API should only be used for those srngs
  1166. * for which the target always writes hp/tp values in little-endian order
  1167. * regardless of Host order.
  1168. *
  1169. * Also, this API doesn't take the lock. For locked access, use
  1170. * hal_srng_access_start/hal_le_srng_access_start_in_cpu_order.
  1171. *
  1172. * Return: 0 on success; error on failire
  1173. */
  1174. static inline int
  1175. hal_le_srng_access_start_unlocked_in_cpu_order(
  1176. hal_soc_handle_t hal_soc_hdl,
  1177. hal_ring_handle_t hal_ring_hdl)
  1178. {
  1179. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1180. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1181. uint32_t *desc;
  1182. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1183. srng->u.src_ring.cached_tp =
  1184. qdf_le32_to_cpu(*(volatile uint32_t *)
  1185. (srng->u.src_ring.tp_addr));
  1186. else {
  1187. srng->u.dst_ring.cached_hp =
  1188. qdf_le32_to_cpu(*(volatile uint32_t *)
  1189. (srng->u.dst_ring.hp_addr));
  1190. if (srng->flags & HAL_SRNG_CACHED_DESC) {
  1191. desc = hal_srng_dst_peek(hal_soc_hdl, hal_ring_hdl);
  1192. if (qdf_likely(desc)) {
  1193. hal_mem_dma_cache_sync(soc, desc,
  1194. srng->entry_size);
  1195. qdf_prefetch(desc);
  1196. }
  1197. }
  1198. }
  1199. return 0;
  1200. }
  1201. /**
  1202. * hal_srng_try_access_start - Try to start (locked) ring access
  1203. *
  1204. * @hal_soc: Opaque HAL SOC handle
  1205. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1206. *
  1207. * Return: 0 on success; error on failure
  1208. */
  1209. static inline int hal_srng_try_access_start(hal_soc_handle_t hal_soc_hdl,
  1210. hal_ring_handle_t hal_ring_hdl)
  1211. {
  1212. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1213. if (qdf_unlikely(!hal_ring_hdl)) {
  1214. qdf_print("Error: Invalid hal_ring\n");
  1215. return -EINVAL;
  1216. }
  1217. if (!SRNG_TRY_LOCK(&(srng->lock)))
  1218. return -EINVAL;
  1219. return hal_srng_access_start_unlocked(hal_soc_hdl, hal_ring_hdl);
  1220. }
  1221. /**
  1222. * hal_srng_access_start - Start (locked) ring access
  1223. *
  1224. * @hal_soc: Opaque HAL SOC handle
  1225. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1226. *
  1227. * This API doesn't implement any byte-order conversion on reading hp/tp.
  1228. * So, Use API only for those srngs for which the target writes hp/tp values to
  1229. * the DDR in the Host order.
  1230. *
  1231. * Return: 0 on success; error on failire
  1232. */
  1233. static inline int hal_srng_access_start(hal_soc_handle_t hal_soc_hdl,
  1234. hal_ring_handle_t hal_ring_hdl)
  1235. {
  1236. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1237. if (qdf_unlikely(!hal_ring_hdl)) {
  1238. qdf_print("Error: Invalid hal_ring\n");
  1239. return -EINVAL;
  1240. }
  1241. SRNG_LOCK(&(srng->lock));
  1242. return hal_srng_access_start_unlocked(hal_soc_hdl, hal_ring_hdl);
  1243. }
  1244. /**
  1245. * hal_le_srng_access_start_in_cpu_order - Start (locked) ring access with
  1246. * endianness correction
  1247. * @hal_soc: Opaque HAL SOC handle
  1248. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1249. *
  1250. * This API provides same functionally as hal_srng_access_start()
  1251. * except that it converts the little-endian formatted hp/tp values to
  1252. * Host order on reading them. So, this API should only be used for those srngs
  1253. * for which the target always writes hp/tp values in little-endian order
  1254. * regardless of Host order.
  1255. *
  1256. * Return: 0 on success; error on failire
  1257. */
  1258. static inline int
  1259. hal_le_srng_access_start_in_cpu_order(
  1260. hal_soc_handle_t hal_soc_hdl,
  1261. hal_ring_handle_t hal_ring_hdl)
  1262. {
  1263. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1264. if (qdf_unlikely(!hal_ring_hdl)) {
  1265. qdf_print("Error: Invalid hal_ring\n");
  1266. return -EINVAL;
  1267. }
  1268. SRNG_LOCK(&(srng->lock));
  1269. return hal_le_srng_access_start_unlocked_in_cpu_order(
  1270. hal_soc_hdl, hal_ring_hdl);
  1271. }
  1272. /**
  1273. * hal_srng_dst_get_next - Get next entry from a destination ring
  1274. * @hal_soc: Opaque HAL SOC handle
  1275. * @hal_ring_hdl: Destination ring pointer
  1276. *
  1277. * Return: Opaque pointer for next ring entry; NULL on failure
  1278. */
  1279. static inline
  1280. void *hal_srng_dst_get_next(void *hal_soc,
  1281. hal_ring_handle_t hal_ring_hdl)
  1282. {
  1283. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1284. uint32_t *desc;
  1285. if (srng->u.dst_ring.tp == srng->u.dst_ring.cached_hp)
  1286. return NULL;
  1287. desc = &srng->ring_base_vaddr[srng->u.dst_ring.tp];
  1288. /* TODO: Using % is expensive, but we have to do this since
  1289. * size of some SRNG rings is not power of 2 (due to descriptor
  1290. * sizes). Need to create separate API for rings used
  1291. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1292. * SW2RXDMA and CE rings)
  1293. */
  1294. srng->u.dst_ring.tp = (srng->u.dst_ring.tp + srng->entry_size);
  1295. if (srng->u.dst_ring.tp == srng->ring_size)
  1296. srng->u.dst_ring.tp = 0;
  1297. if (srng->flags & HAL_SRNG_CACHED_DESC) {
  1298. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1299. uint32_t *desc_next;
  1300. uint32_t tp;
  1301. tp = srng->u.dst_ring.tp;
  1302. desc_next = &srng->ring_base_vaddr[srng->u.dst_ring.tp];
  1303. hal_mem_dma_cache_sync(soc, desc_next, srng->entry_size);
  1304. qdf_prefetch(desc_next);
  1305. }
  1306. return (void *)desc;
  1307. }
  1308. /**
  1309. * hal_srng_dst_get_next_cached - Get cached next entry
  1310. * @hal_soc: Opaque HAL SOC handle
  1311. * @hal_ring_hdl: Destination ring pointer
  1312. *
  1313. * Get next entry from a destination ring and move cached tail pointer
  1314. *
  1315. * Return: Opaque pointer for next ring entry; NULL on failure
  1316. */
  1317. static inline
  1318. void *hal_srng_dst_get_next_cached(void *hal_soc,
  1319. hal_ring_handle_t hal_ring_hdl)
  1320. {
  1321. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1322. uint32_t *desc;
  1323. uint32_t *desc_next;
  1324. if (srng->u.dst_ring.tp == srng->u.dst_ring.cached_hp)
  1325. return NULL;
  1326. desc = &srng->ring_base_vaddr[srng->u.dst_ring.tp];
  1327. /* TODO: Using % is expensive, but we have to do this since
  1328. * size of some SRNG rings is not power of 2 (due to descriptor
  1329. * sizes). Need to create separate API for rings used
  1330. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1331. * SW2RXDMA and CE rings)
  1332. */
  1333. srng->u.dst_ring.tp = (srng->u.dst_ring.tp + srng->entry_size);
  1334. if (srng->u.dst_ring.tp == srng->ring_size)
  1335. srng->u.dst_ring.tp = 0;
  1336. desc_next = &srng->ring_base_vaddr[srng->u.dst_ring.tp];
  1337. qdf_prefetch(desc_next);
  1338. return (void *)desc;
  1339. }
  1340. static inline int hal_srng_lock(hal_ring_handle_t hal_ring_hdl)
  1341. {
  1342. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1343. if (qdf_unlikely(!hal_ring_hdl)) {
  1344. qdf_print("error: invalid hal_ring\n");
  1345. return -EINVAL;
  1346. }
  1347. SRNG_LOCK(&(srng->lock));
  1348. return 0;
  1349. }
  1350. static inline int hal_srng_unlock(hal_ring_handle_t hal_ring_hdl)
  1351. {
  1352. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1353. if (qdf_unlikely(!hal_ring_hdl)) {
  1354. qdf_print("error: invalid hal_ring\n");
  1355. return -EINVAL;
  1356. }
  1357. SRNG_UNLOCK(&(srng->lock));
  1358. return 0;
  1359. }
  1360. /**
  1361. * hal_srng_dst_get_next_hp - Get next entry from a destination ring and move
  1362. * cached head pointer
  1363. *
  1364. * @hal_soc: Opaque HAL SOC handle
  1365. * @hal_ring_hdl: Destination ring pointer
  1366. *
  1367. * Return: Opaque pointer for next ring entry; NULL on failire
  1368. */
  1369. static inline void *
  1370. hal_srng_dst_get_next_hp(hal_soc_handle_t hal_soc_hdl,
  1371. hal_ring_handle_t hal_ring_hdl)
  1372. {
  1373. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1374. uint32_t *desc;
  1375. /* TODO: Using % is expensive, but we have to do this since
  1376. * size of some SRNG rings is not power of 2 (due to descriptor
  1377. * sizes). Need to create separate API for rings used
  1378. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1379. * SW2RXDMA and CE rings)
  1380. */
  1381. uint32_t next_hp = (srng->u.dst_ring.cached_hp + srng->entry_size) %
  1382. srng->ring_size;
  1383. if (next_hp != srng->u.dst_ring.tp) {
  1384. desc = &(srng->ring_base_vaddr[srng->u.dst_ring.cached_hp]);
  1385. srng->u.dst_ring.cached_hp = next_hp;
  1386. return (void *)desc;
  1387. }
  1388. return NULL;
  1389. }
  1390. /**
  1391. * hal_srng_dst_peek_sync - Check if there are any entries in the ring (peek)
  1392. * @hal_soc: Opaque HAL SOC handle
  1393. * @hal_ring_hdl: Destination ring pointer
  1394. *
  1395. * Sync cached head pointer with HW.
  1396. * Caller takes responsibility for any locking needs.
  1397. *
  1398. * Return: Opaque pointer for next ring entry; NULL on failire
  1399. */
  1400. static inline
  1401. void *hal_srng_dst_peek_sync(hal_soc_handle_t hal_soc_hdl,
  1402. hal_ring_handle_t hal_ring_hdl)
  1403. {
  1404. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1405. srng->u.dst_ring.cached_hp =
  1406. *(volatile uint32_t *)(srng->u.dst_ring.hp_addr);
  1407. if (srng->u.dst_ring.tp != srng->u.dst_ring.cached_hp)
  1408. return (void *)(&(srng->ring_base_vaddr[srng->u.dst_ring.tp]));
  1409. return NULL;
  1410. }
  1411. /**
  1412. * hal_srng_dst_peek_sync_locked - Peek for any entries in the ring
  1413. * @hal_soc: Opaque HAL SOC handle
  1414. * @hal_ring_hdl: Destination ring pointer
  1415. *
  1416. * Sync cached head pointer with HW.
  1417. * This function takes up SRNG_LOCK. Should not be called with SRNG lock held.
  1418. *
  1419. * Return: Opaque pointer for next ring entry; NULL on failire
  1420. */
  1421. static inline
  1422. void *hal_srng_dst_peek_sync_locked(hal_soc_handle_t hal_soc_hdl,
  1423. hal_ring_handle_t hal_ring_hdl)
  1424. {
  1425. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1426. void *ring_desc_ptr = NULL;
  1427. if (qdf_unlikely(!hal_ring_hdl)) {
  1428. qdf_print("Error: Invalid hal_ring\n");
  1429. return NULL;
  1430. }
  1431. SRNG_LOCK(&srng->lock);
  1432. ring_desc_ptr = hal_srng_dst_peek_sync(hal_soc_hdl, hal_ring_hdl);
  1433. SRNG_UNLOCK(&srng->lock);
  1434. return ring_desc_ptr;
  1435. }
  1436. #define hal_srng_dst_num_valid_nolock(hal_soc, hal_ring_hdl, sync_hw_ptr) \
  1437. hal_srng_dst_num_valid(hal_soc, hal_ring_hdl, sync_hw_ptr)
  1438. /**
  1439. * hal_srng_dst_num_valid - Returns number of valid entries (to be processed
  1440. * by SW) in destination ring
  1441. *
  1442. * @hal_soc: Opaque HAL SOC handle
  1443. * @hal_ring_hdl: Destination ring pointer
  1444. * @sync_hw_ptr: Sync cached head pointer with HW
  1445. *
  1446. */
  1447. static inline
  1448. uint32_t hal_srng_dst_num_valid(void *hal_soc,
  1449. hal_ring_handle_t hal_ring_hdl,
  1450. int sync_hw_ptr)
  1451. {
  1452. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1453. uint32_t hp;
  1454. uint32_t tp = srng->u.dst_ring.tp;
  1455. if (sync_hw_ptr) {
  1456. hp = *(volatile uint32_t *)(srng->u.dst_ring.hp_addr);
  1457. srng->u.dst_ring.cached_hp = hp;
  1458. } else {
  1459. hp = srng->u.dst_ring.cached_hp;
  1460. }
  1461. if (hp >= tp)
  1462. return (hp - tp) / srng->entry_size;
  1463. return (srng->ring_size - tp + hp) / srng->entry_size;
  1464. }
  1465. /**
  1466. * hal_srng_dst_inv_cached_descs - API to invalidate descriptors in batch mode
  1467. * @hal_soc: Opaque HAL SOC handle
  1468. * @hal_ring_hdl: Destination ring pointer
  1469. * @entry_count: Number of descriptors to be invalidated
  1470. *
  1471. * Invalidates a set of cached descriptors starting from tail to
  1472. * provided count worth
  1473. *
  1474. * Return - None
  1475. */
  1476. static inline void hal_srng_dst_inv_cached_descs(void *hal_soc,
  1477. hal_ring_handle_t hal_ring_hdl,
  1478. uint32_t entry_count)
  1479. {
  1480. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1481. uint32_t hp = srng->u.dst_ring.cached_hp;
  1482. uint32_t tp = srng->u.dst_ring.tp;
  1483. uint32_t sync_p = 0;
  1484. /*
  1485. * If SRNG does not have cached descriptors this
  1486. * API call should be a no op
  1487. */
  1488. if (!(srng->flags & HAL_SRNG_CACHED_DESC))
  1489. return;
  1490. if (qdf_unlikely(entry_count == 0))
  1491. return;
  1492. sync_p = (entry_count - 1) * srng->entry_size;
  1493. if (hp > tp) {
  1494. qdf_nbuf_dma_inv_range(&srng->ring_base_vaddr[tp],
  1495. &srng->ring_base_vaddr[tp + sync_p]
  1496. + (srng->entry_size * sizeof(uint32_t)));
  1497. } else {
  1498. /*
  1499. * We have wrapped around
  1500. */
  1501. uint32_t wrap_cnt = ((srng->ring_size - tp) / srng->entry_size);
  1502. if (entry_count <= wrap_cnt) {
  1503. qdf_nbuf_dma_inv_range(&srng->ring_base_vaddr[tp],
  1504. &srng->ring_base_vaddr[tp + sync_p] +
  1505. (srng->entry_size * sizeof(uint32_t)));
  1506. return;
  1507. }
  1508. entry_count -= wrap_cnt;
  1509. sync_p = (entry_count - 1) * srng->entry_size;
  1510. qdf_nbuf_dma_inv_range(&srng->ring_base_vaddr[tp],
  1511. &srng->ring_base_vaddr[srng->ring_size - srng->entry_size] +
  1512. (srng->entry_size * sizeof(uint32_t)));
  1513. qdf_nbuf_dma_inv_range(&srng->ring_base_vaddr[0],
  1514. &srng->ring_base_vaddr[sync_p]
  1515. + (srng->entry_size * sizeof(uint32_t)));
  1516. }
  1517. }
  1518. /**
  1519. * hal_srng_dst_num_valid_locked - Returns num valid entries to be processed
  1520. *
  1521. * @hal_soc: Opaque HAL SOC handle
  1522. * @hal_ring_hdl: Destination ring pointer
  1523. * @sync_hw_ptr: Sync cached head pointer with HW
  1524. *
  1525. * Returns number of valid entries to be processed by the host driver. The
  1526. * function takes up SRNG lock.
  1527. *
  1528. * Return: Number of valid destination entries
  1529. */
  1530. static inline uint32_t
  1531. hal_srng_dst_num_valid_locked(hal_soc_handle_t hal_soc,
  1532. hal_ring_handle_t hal_ring_hdl,
  1533. int sync_hw_ptr)
  1534. {
  1535. uint32_t num_valid;
  1536. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1537. SRNG_LOCK(&srng->lock);
  1538. num_valid = hal_srng_dst_num_valid(hal_soc, hal_ring_hdl, sync_hw_ptr);
  1539. SRNG_UNLOCK(&srng->lock);
  1540. return num_valid;
  1541. }
  1542. /**
  1543. * hal_srng_sync_cachedhp - sync cachehp pointer from hw hp
  1544. *
  1545. * @hal_soc: Opaque HAL SOC handle
  1546. * @hal_ring_hdl: Destination ring pointer
  1547. *
  1548. */
  1549. static inline
  1550. void hal_srng_sync_cachedhp(void *hal_soc,
  1551. hal_ring_handle_t hal_ring_hdl)
  1552. {
  1553. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1554. uint32_t hp;
  1555. hp = *(volatile uint32_t *)(srng->u.dst_ring.hp_addr);
  1556. srng->u.dst_ring.cached_hp = hp;
  1557. }
  1558. /**
  1559. * hal_srng_src_reap_next - Reap next entry from a source ring and move reap
  1560. * pointer. This can be used to release any buffers associated with completed
  1561. * ring entries. Note that this should not be used for posting new descriptor
  1562. * entries. Posting of new entries should be done only using
  1563. * hal_srng_src_get_next_reaped when this function is used for reaping.
  1564. *
  1565. * @hal_soc: Opaque HAL SOC handle
  1566. * @hal_ring_hdl: Source ring pointer
  1567. *
  1568. * Return: Opaque pointer for next ring entry; NULL on failire
  1569. */
  1570. static inline void *
  1571. hal_srng_src_reap_next(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1572. {
  1573. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1574. uint32_t *desc;
  1575. /* TODO: Using % is expensive, but we have to do this since
  1576. * size of some SRNG rings is not power of 2 (due to descriptor
  1577. * sizes). Need to create separate API for rings used
  1578. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1579. * SW2RXDMA and CE rings)
  1580. */
  1581. uint32_t next_reap_hp = (srng->u.src_ring.reap_hp + srng->entry_size) %
  1582. srng->ring_size;
  1583. if (next_reap_hp != srng->u.src_ring.cached_tp) {
  1584. desc = &(srng->ring_base_vaddr[next_reap_hp]);
  1585. srng->u.src_ring.reap_hp = next_reap_hp;
  1586. return (void *)desc;
  1587. }
  1588. return NULL;
  1589. }
  1590. /**
  1591. * hal_srng_src_get_next_reaped - Get next entry from a source ring that is
  1592. * already reaped using hal_srng_src_reap_next, for posting new entries to
  1593. * the ring
  1594. *
  1595. * @hal_soc: Opaque HAL SOC handle
  1596. * @hal_ring_hdl: Source ring pointer
  1597. *
  1598. * Return: Opaque pointer for next (reaped) source ring entry; NULL on failire
  1599. */
  1600. static inline void *
  1601. hal_srng_src_get_next_reaped(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1602. {
  1603. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1604. uint32_t *desc;
  1605. if (srng->u.src_ring.hp != srng->u.src_ring.reap_hp) {
  1606. desc = &(srng->ring_base_vaddr[srng->u.src_ring.hp]);
  1607. srng->u.src_ring.hp = (srng->u.src_ring.hp + srng->entry_size) %
  1608. srng->ring_size;
  1609. return (void *)desc;
  1610. }
  1611. return NULL;
  1612. }
  1613. /**
  1614. * hal_srng_src_pending_reap_next - Reap next entry from a source ring and
  1615. * move reap pointer. This API is used in detach path to release any buffers
  1616. * associated with ring entries which are pending reap.
  1617. *
  1618. * @hal_soc: Opaque HAL SOC handle
  1619. * @hal_ring_hdl: Source ring pointer
  1620. *
  1621. * Return: Opaque pointer for next ring entry; NULL on failire
  1622. */
  1623. static inline void *
  1624. hal_srng_src_pending_reap_next(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1625. {
  1626. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1627. uint32_t *desc;
  1628. uint32_t next_reap_hp = (srng->u.src_ring.reap_hp + srng->entry_size) %
  1629. srng->ring_size;
  1630. if (next_reap_hp != srng->u.src_ring.hp) {
  1631. desc = &(srng->ring_base_vaddr[next_reap_hp]);
  1632. srng->u.src_ring.reap_hp = next_reap_hp;
  1633. return (void *)desc;
  1634. }
  1635. return NULL;
  1636. }
  1637. /**
  1638. * hal_srng_src_done_val -
  1639. *
  1640. * @hal_soc: Opaque HAL SOC handle
  1641. * @hal_ring_hdl: Source ring pointer
  1642. *
  1643. * Return: Opaque pointer for next ring entry; NULL on failire
  1644. */
  1645. static inline uint32_t
  1646. hal_srng_src_done_val(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1647. {
  1648. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1649. /* TODO: Using % is expensive, but we have to do this since
  1650. * size of some SRNG rings is not power of 2 (due to descriptor
  1651. * sizes). Need to create separate API for rings used
  1652. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1653. * SW2RXDMA and CE rings)
  1654. */
  1655. uint32_t next_reap_hp = (srng->u.src_ring.reap_hp + srng->entry_size) %
  1656. srng->ring_size;
  1657. if (next_reap_hp == srng->u.src_ring.cached_tp)
  1658. return 0;
  1659. if (srng->u.src_ring.cached_tp > next_reap_hp)
  1660. return (srng->u.src_ring.cached_tp - next_reap_hp) /
  1661. srng->entry_size;
  1662. else
  1663. return ((srng->ring_size - next_reap_hp) +
  1664. srng->u.src_ring.cached_tp) / srng->entry_size;
  1665. }
  1666. /**
  1667. * hal_get_entrysize_from_srng() - Retrieve ring entry size
  1668. * @hal_ring_hdl: Source ring pointer
  1669. *
  1670. * srng->entry_size value is in 4 byte dwords so left shifting
  1671. * this by 2 to return the value of entry_size in bytes.
  1672. *
  1673. * Return: uint8_t
  1674. */
  1675. static inline
  1676. uint8_t hal_get_entrysize_from_srng(hal_ring_handle_t hal_ring_hdl)
  1677. {
  1678. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1679. return srng->entry_size << 2;
  1680. }
  1681. /**
  1682. * hal_get_sw_hptp - Get SW head and tail pointer location for any ring
  1683. * @hal_soc: Opaque HAL SOC handle
  1684. * @hal_ring_hdl: Source ring pointer
  1685. * @tailp: Tail Pointer
  1686. * @headp: Head Pointer
  1687. *
  1688. * Return: Update tail pointer and head pointer in arguments.
  1689. */
  1690. static inline
  1691. void hal_get_sw_hptp(void *hal_soc, hal_ring_handle_t hal_ring_hdl,
  1692. uint32_t *tailp, uint32_t *headp)
  1693. {
  1694. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1695. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1696. *headp = srng->u.src_ring.hp;
  1697. *tailp = *srng->u.src_ring.tp_addr;
  1698. } else {
  1699. *tailp = srng->u.dst_ring.tp;
  1700. *headp = *srng->u.dst_ring.hp_addr;
  1701. }
  1702. }
  1703. #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
  1704. /**
  1705. * hal_srng_src_get_next_consumed - Get the next desc if consumed by HW
  1706. *
  1707. * @hal_soc: Opaque HAL SOC handle
  1708. * @hal_ring_hdl: Source ring pointer
  1709. *
  1710. * Return: pointer to descriptor if consumed by HW, else NULL
  1711. */
  1712. static inline
  1713. void *hal_srng_src_get_next_consumed(void *hal_soc,
  1714. hal_ring_handle_t hal_ring_hdl)
  1715. {
  1716. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1717. uint32_t *desc = NULL;
  1718. /* TODO: Using % is expensive, but we have to do this since
  1719. * size of some SRNG rings is not power of 2 (due to descriptor
  1720. * sizes). Need to create separate API for rings used
  1721. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1722. * SW2RXDMA and CE rings)
  1723. */
  1724. uint32_t next_entry = (srng->last_desc_cleared + srng->entry_size) %
  1725. srng->ring_size;
  1726. if (next_entry != srng->u.src_ring.cached_tp) {
  1727. desc = &srng->ring_base_vaddr[next_entry];
  1728. srng->last_desc_cleared = next_entry;
  1729. }
  1730. return desc;
  1731. }
  1732. #else
  1733. static inline
  1734. void *hal_srng_src_get_next_consumed(void *hal_soc,
  1735. hal_ring_handle_t hal_ring_hdl)
  1736. {
  1737. return NULL;
  1738. }
  1739. #endif /* CLEAR_SW2TCL_CONSUMED_DESC */
  1740. /**
  1741. * hal_srng_src_get_next - Get next entry from a source ring and move cached tail pointer
  1742. *
  1743. * @hal_soc: Opaque HAL SOC handle
  1744. * @hal_ring_hdl: Source ring pointer
  1745. *
  1746. * Return: Opaque pointer for next ring entry; NULL on failire
  1747. */
  1748. static inline
  1749. void *hal_srng_src_get_next(void *hal_soc,
  1750. hal_ring_handle_t hal_ring_hdl)
  1751. {
  1752. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1753. uint32_t *desc;
  1754. /* TODO: Using % is expensive, but we have to do this since
  1755. * size of some SRNG rings is not power of 2 (due to descriptor
  1756. * sizes). Need to create separate API for rings used
  1757. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1758. * SW2RXDMA and CE rings)
  1759. */
  1760. uint32_t next_hp = (srng->u.src_ring.hp + srng->entry_size) %
  1761. srng->ring_size;
  1762. if (next_hp != srng->u.src_ring.cached_tp) {
  1763. desc = &(srng->ring_base_vaddr[srng->u.src_ring.hp]);
  1764. srng->u.src_ring.hp = next_hp;
  1765. /* TODO: Since reap function is not used by all rings, we can
  1766. * remove the following update of reap_hp in this function
  1767. * if we can ensure that only hal_srng_src_get_next_reaped
  1768. * is used for the rings requiring reap functionality
  1769. */
  1770. srng->u.src_ring.reap_hp = next_hp;
  1771. return (void *)desc;
  1772. }
  1773. return NULL;
  1774. }
  1775. /**
  1776. * hal_srng_src_peek_n_get_next - Get next entry from a ring without
  1777. * moving head pointer.
  1778. * hal_srng_src_get_next should be called subsequently to move the head pointer
  1779. *
  1780. * @hal_soc: Opaque HAL SOC handle
  1781. * @hal_ring_hdl: Source ring pointer
  1782. *
  1783. * Return: Opaque pointer for next ring entry; NULL on failire
  1784. */
  1785. static inline
  1786. void *hal_srng_src_peek_n_get_next(hal_soc_handle_t hal_soc_hdl,
  1787. hal_ring_handle_t hal_ring_hdl)
  1788. {
  1789. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1790. uint32_t *desc;
  1791. /* TODO: Using % is expensive, but we have to do this since
  1792. * size of some SRNG rings is not power of 2 (due to descriptor
  1793. * sizes). Need to create separate API for rings used
  1794. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1795. * SW2RXDMA and CE rings)
  1796. */
  1797. if (((srng->u.src_ring.hp + srng->entry_size) %
  1798. srng->ring_size) != srng->u.src_ring.cached_tp) {
  1799. desc = &(srng->ring_base_vaddr[(srng->u.src_ring.hp +
  1800. srng->entry_size) %
  1801. srng->ring_size]);
  1802. return (void *)desc;
  1803. }
  1804. return NULL;
  1805. }
  1806. /**
  1807. * hal_srng_src_peek_n_get_next_next - Get next to next, i.e HP + 2 entry
  1808. * from a ring without moving head pointer.
  1809. *
  1810. * @hal_soc: Opaque HAL SOC handle
  1811. * @hal_ring_hdl: Source ring pointer
  1812. *
  1813. * Return: Opaque pointer for next to next ring entry; NULL on failire
  1814. */
  1815. static inline
  1816. void *hal_srng_src_peek_n_get_next_next(hal_soc_handle_t hal_soc_hdl,
  1817. hal_ring_handle_t hal_ring_hdl)
  1818. {
  1819. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1820. uint32_t *desc;
  1821. /* TODO: Using % is expensive, but we have to do this since
  1822. * size of some SRNG rings is not power of 2 (due to descriptor
  1823. * sizes). Need to create separate API for rings used
  1824. * per-packet, with sizes power of 2 (TCL2SW, REO2SW,
  1825. * SW2RXDMA and CE rings)
  1826. */
  1827. if ((((srng->u.src_ring.hp + (srng->entry_size)) %
  1828. srng->ring_size) != srng->u.src_ring.cached_tp) &&
  1829. (((srng->u.src_ring.hp + (srng->entry_size * 2)) %
  1830. srng->ring_size) != srng->u.src_ring.cached_tp)) {
  1831. desc = &(srng->ring_base_vaddr[(srng->u.src_ring.hp +
  1832. (srng->entry_size * 2)) %
  1833. srng->ring_size]);
  1834. return (void *)desc;
  1835. }
  1836. return NULL;
  1837. }
  1838. /**
  1839. * hal_srng_src_get_cur_hp_n_move_next () - API returns current hp
  1840. * and move hp to next in src ring
  1841. *
  1842. * Usage: This API should only be used at init time replenish.
  1843. *
  1844. * @hal_soc_hdl: HAL soc handle
  1845. * @hal_ring_hdl: Source ring pointer
  1846. *
  1847. */
  1848. static inline void *
  1849. hal_srng_src_get_cur_hp_n_move_next(hal_soc_handle_t hal_soc_hdl,
  1850. hal_ring_handle_t hal_ring_hdl)
  1851. {
  1852. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1853. uint32_t *cur_desc = NULL;
  1854. uint32_t next_hp;
  1855. cur_desc = &srng->ring_base_vaddr[(srng->u.src_ring.hp)];
  1856. next_hp = (srng->u.src_ring.hp + srng->entry_size) %
  1857. srng->ring_size;
  1858. if (next_hp != srng->u.src_ring.cached_tp)
  1859. srng->u.src_ring.hp = next_hp;
  1860. return (void *)cur_desc;
  1861. }
  1862. /**
  1863. * hal_srng_src_num_avail - Returns number of available entries in src ring
  1864. *
  1865. * @hal_soc: Opaque HAL SOC handle
  1866. * @hal_ring_hdl: Source ring pointer
  1867. * @sync_hw_ptr: Sync cached tail pointer with HW
  1868. *
  1869. */
  1870. static inline uint32_t
  1871. hal_srng_src_num_avail(void *hal_soc,
  1872. hal_ring_handle_t hal_ring_hdl, int sync_hw_ptr)
  1873. {
  1874. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1875. uint32_t tp;
  1876. uint32_t hp = srng->u.src_ring.hp;
  1877. if (sync_hw_ptr) {
  1878. tp = *(srng->u.src_ring.tp_addr);
  1879. srng->u.src_ring.cached_tp = tp;
  1880. } else {
  1881. tp = srng->u.src_ring.cached_tp;
  1882. }
  1883. if (tp > hp)
  1884. return ((tp - hp) / srng->entry_size) - 1;
  1885. else
  1886. return ((srng->ring_size - hp + tp) / srng->entry_size) - 1;
  1887. }
  1888. /**
  1889. * hal_srng_access_end_unlocked - End ring access (unlocked) - update cached
  1890. * ring head/tail pointers to HW.
  1891. *
  1892. * @hal_soc: Opaque HAL SOC handle
  1893. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1894. *
  1895. * The target expects cached head/tail pointer to be updated to the
  1896. * shared location in the little-endian order, This API ensures that.
  1897. * This API should be used only if hal_srng_access_start_unlocked was used to
  1898. * start ring access
  1899. *
  1900. * Return: None
  1901. */
  1902. static inline void
  1903. hal_srng_access_end_unlocked(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1904. {
  1905. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1906. /* TODO: See if we need a write memory barrier here */
  1907. if (srng->flags & HAL_SRNG_LMAC_RING) {
  1908. /* For LMAC rings, ring pointer updates are done through FW and
  1909. * hence written to a shared memory location that is read by FW
  1910. */
  1911. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1912. *srng->u.src_ring.hp_addr =
  1913. qdf_cpu_to_le32(srng->u.src_ring.hp);
  1914. } else {
  1915. *srng->u.dst_ring.tp_addr =
  1916. qdf_cpu_to_le32(srng->u.dst_ring.tp);
  1917. }
  1918. } else {
  1919. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1920. hal_srng_write_address_32_mb(hal_soc,
  1921. srng,
  1922. srng->u.src_ring.hp_addr,
  1923. srng->u.src_ring.hp);
  1924. else
  1925. hal_srng_write_address_32_mb(hal_soc,
  1926. srng,
  1927. srng->u.dst_ring.tp_addr,
  1928. srng->u.dst_ring.tp);
  1929. }
  1930. }
  1931. /* hal_srng_access_end_unlocked already handles endianness conversion,
  1932. * use the same.
  1933. */
  1934. #define hal_le_srng_access_end_unlocked_in_cpu_order \
  1935. hal_srng_access_end_unlocked
  1936. /**
  1937. * hal_srng_access_end - Unlock ring access and update cached ring head/tail
  1938. * pointers to HW
  1939. *
  1940. * @hal_soc: Opaque HAL SOC handle
  1941. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1942. *
  1943. * The target expects cached head/tail pointer to be updated to the
  1944. * shared location in the little-endian order, This API ensures that.
  1945. * This API should be used only if hal_srng_access_start was used to
  1946. * start ring access
  1947. *
  1948. * Return: 0 on success; error on failire
  1949. */
  1950. static inline void
  1951. hal_srng_access_end(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1952. {
  1953. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1954. if (qdf_unlikely(!hal_ring_hdl)) {
  1955. qdf_print("Error: Invalid hal_ring\n");
  1956. return;
  1957. }
  1958. hal_srng_access_end_unlocked(hal_soc, hal_ring_hdl);
  1959. SRNG_UNLOCK(&(srng->lock));
  1960. }
  1961. /* hal_srng_access_end already handles endianness conversion, so use the same */
  1962. #define hal_le_srng_access_end_in_cpu_order \
  1963. hal_srng_access_end
  1964. /**
  1965. * hal_srng_access_end_reap - Unlock ring access
  1966. * This should be used only if hal_srng_access_start to start ring access
  1967. * and should be used only while reaping SRC ring completions
  1968. *
  1969. * @hal_soc: Opaque HAL SOC handle
  1970. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  1971. *
  1972. * Return: 0 on success; error on failire
  1973. */
  1974. static inline void
  1975. hal_srng_access_end_reap(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1976. {
  1977. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1978. SRNG_UNLOCK(&(srng->lock));
  1979. }
  1980. /* TODO: Check if the following definitions is available in HW headers */
  1981. #define WBM_IDLE_SCATTER_BUF_SIZE 32704
  1982. #define NUM_MPDUS_PER_LINK_DESC 6
  1983. #define NUM_MSDUS_PER_LINK_DESC 7
  1984. #define REO_QUEUE_DESC_ALIGN 128
  1985. #define LINK_DESC_ALIGN 128
  1986. #define ADDRESS_MATCH_TAG_VAL 0x5
  1987. /* Number of mpdu link pointers is 9 in case of TX_MPDU_QUEUE_HEAD and 14 in
  1988. * of TX_MPDU_QUEUE_EXT. We are defining a common average count here
  1989. */
  1990. #define NUM_MPDU_LINKS_PER_QUEUE_DESC 12
  1991. /* TODO: Check with HW team on the scatter buffer size supported. As per WBM
  1992. * MLD, scatter_buffer_size in IDLE_LIST_CONTROL register is 9 bits and size
  1993. * should be specified in 16 word units. But the number of bits defined for
  1994. * this field in HW header files is 5.
  1995. */
  1996. #define WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE 8
  1997. /**
  1998. * hal_idle_list_scatter_buf_size - Get the size of each scatter buffer
  1999. * in an idle list
  2000. *
  2001. * @hal_soc: Opaque HAL SOC handle
  2002. *
  2003. */
  2004. static inline
  2005. uint32_t hal_idle_list_scatter_buf_size(hal_soc_handle_t hal_soc_hdl)
  2006. {
  2007. return WBM_IDLE_SCATTER_BUF_SIZE;
  2008. }
  2009. /**
  2010. * hal_get_link_desc_size - Get the size of each link descriptor
  2011. *
  2012. * @hal_soc: Opaque HAL SOC handle
  2013. *
  2014. */
  2015. static inline uint32_t hal_get_link_desc_size(hal_soc_handle_t hal_soc_hdl)
  2016. {
  2017. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2018. if (!hal_soc || !hal_soc->ops) {
  2019. qdf_print("Error: Invalid ops\n");
  2020. QDF_BUG(0);
  2021. return -EINVAL;
  2022. }
  2023. if (!hal_soc->ops->hal_get_link_desc_size) {
  2024. qdf_print("Error: Invalid function pointer\n");
  2025. QDF_BUG(0);
  2026. return -EINVAL;
  2027. }
  2028. return hal_soc->ops->hal_get_link_desc_size();
  2029. }
  2030. /**
  2031. * hal_get_link_desc_align - Get the required start address alignment for
  2032. * link descriptors
  2033. *
  2034. * @hal_soc: Opaque HAL SOC handle
  2035. *
  2036. */
  2037. static inline
  2038. uint32_t hal_get_link_desc_align(hal_soc_handle_t hal_soc_hdl)
  2039. {
  2040. return LINK_DESC_ALIGN;
  2041. }
  2042. /**
  2043. * hal_num_mpdus_per_link_desc - Get number of mpdus each link desc can hold
  2044. *
  2045. * @hal_soc: Opaque HAL SOC handle
  2046. *
  2047. */
  2048. static inline
  2049. uint32_t hal_num_mpdus_per_link_desc(hal_soc_handle_t hal_soc_hdl)
  2050. {
  2051. return NUM_MPDUS_PER_LINK_DESC;
  2052. }
  2053. /**
  2054. * hal_num_msdus_per_link_desc - Get number of msdus each link desc can hold
  2055. *
  2056. * @hal_soc: Opaque HAL SOC handle
  2057. *
  2058. */
  2059. static inline
  2060. uint32_t hal_num_msdus_per_link_desc(hal_soc_handle_t hal_soc_hdl)
  2061. {
  2062. return NUM_MSDUS_PER_LINK_DESC;
  2063. }
  2064. /**
  2065. * hal_num_mpdu_links_per_queue_desc - Get number of mpdu links each queue
  2066. * descriptor can hold
  2067. *
  2068. * @hal_soc: Opaque HAL SOC handle
  2069. *
  2070. */
  2071. static inline
  2072. uint32_t hal_num_mpdu_links_per_queue_desc(hal_soc_handle_t hal_soc_hdl)
  2073. {
  2074. return NUM_MPDU_LINKS_PER_QUEUE_DESC;
  2075. }
  2076. /**
  2077. * hal_idle_list_scatter_buf_num_entries - Get the number of link desc entries
  2078. * that the given buffer size
  2079. *
  2080. * @hal_soc: Opaque HAL SOC handle
  2081. * @scatter_buf_size: Size of scatter buffer
  2082. *
  2083. */
  2084. static inline
  2085. uint32_t hal_idle_scatter_buf_num_entries(hal_soc_handle_t hal_soc_hdl,
  2086. uint32_t scatter_buf_size)
  2087. {
  2088. return (scatter_buf_size - WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) /
  2089. hal_srng_get_entrysize(hal_soc_hdl, WBM_IDLE_LINK);
  2090. }
  2091. /**
  2092. * hal_idle_list_num_scatter_bufs - Get the number of sctater buffer
  2093. * each given buffer size
  2094. *
  2095. * @hal_soc: Opaque HAL SOC handle
  2096. * @total_mem: size of memory to be scattered
  2097. * @scatter_buf_size: Size of scatter buffer
  2098. *
  2099. */
  2100. static inline
  2101. uint32_t hal_idle_list_num_scatter_bufs(hal_soc_handle_t hal_soc_hdl,
  2102. uint32_t total_mem,
  2103. uint32_t scatter_buf_size)
  2104. {
  2105. uint8_t rem = (total_mem % (scatter_buf_size -
  2106. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE)) ? 1 : 0;
  2107. uint32_t num_scatter_bufs = (total_mem / (scatter_buf_size -
  2108. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE)) + rem;
  2109. return num_scatter_bufs;
  2110. }
  2111. enum hal_pn_type {
  2112. HAL_PN_NONE,
  2113. HAL_PN_WPA,
  2114. HAL_PN_WAPI_EVEN,
  2115. HAL_PN_WAPI_UNEVEN,
  2116. };
  2117. #define HAL_RX_MAX_BA_WINDOW 256
  2118. /**
  2119. * hal_get_reo_qdesc_align - Get start address alignment for reo
  2120. * queue descriptors
  2121. *
  2122. * @hal_soc: Opaque HAL SOC handle
  2123. *
  2124. */
  2125. static inline
  2126. uint32_t hal_get_reo_qdesc_align(hal_soc_handle_t hal_soc_hdl)
  2127. {
  2128. return REO_QUEUE_DESC_ALIGN;
  2129. }
  2130. /**
  2131. * hal_srng_get_hp_addr - Get head pointer physical address
  2132. *
  2133. * @hal_soc: Opaque HAL SOC handle
  2134. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  2135. *
  2136. */
  2137. static inline qdf_dma_addr_t
  2138. hal_srng_get_hp_addr(void *hal_soc,
  2139. hal_ring_handle_t hal_ring_hdl)
  2140. {
  2141. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2142. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  2143. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  2144. return hal->shadow_wrptr_mem_paddr +
  2145. ((unsigned long)(srng->u.src_ring.hp_addr) -
  2146. (unsigned long)(hal->shadow_wrptr_mem_vaddr));
  2147. } else {
  2148. return hal->shadow_rdptr_mem_paddr +
  2149. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  2150. (unsigned long)(hal->shadow_rdptr_mem_vaddr));
  2151. }
  2152. }
  2153. /**
  2154. * hal_srng_get_tp_addr - Get tail pointer physical address
  2155. *
  2156. * @hal_soc: Opaque HAL SOC handle
  2157. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  2158. *
  2159. */
  2160. static inline qdf_dma_addr_t
  2161. hal_srng_get_tp_addr(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  2162. {
  2163. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2164. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  2165. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  2166. return hal->shadow_rdptr_mem_paddr +
  2167. ((unsigned long)(srng->u.src_ring.tp_addr) -
  2168. (unsigned long)(hal->shadow_rdptr_mem_vaddr));
  2169. } else {
  2170. return hal->shadow_wrptr_mem_paddr +
  2171. ((unsigned long)(srng->u.dst_ring.tp_addr) -
  2172. (unsigned long)(hal->shadow_wrptr_mem_vaddr));
  2173. }
  2174. }
  2175. /**
  2176. * hal_srng_get_num_entries - Get total entries in the HAL Srng
  2177. *
  2178. * @hal_soc: Opaque HAL SOC handle
  2179. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  2180. *
  2181. * Return: total number of entries in hal ring
  2182. */
  2183. static inline
  2184. uint32_t hal_srng_get_num_entries(hal_soc_handle_t hal_soc_hdl,
  2185. hal_ring_handle_t hal_ring_hdl)
  2186. {
  2187. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2188. return srng->num_entries;
  2189. }
  2190. /**
  2191. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  2192. *
  2193. * @hal_soc: Opaque HAL SOC handle
  2194. * @hal_ring_hdl: Ring pointer (Source or Destination ring)
  2195. * @ring_params: SRNG parameters will be returned through this structure
  2196. */
  2197. void hal_get_srng_params(hal_soc_handle_t hal_soc_hdl,
  2198. hal_ring_handle_t hal_ring_hdl,
  2199. struct hal_srng_params *ring_params);
  2200. /**
  2201. * hal_mem_info - Retrieve hal memory base address
  2202. *
  2203. * @hal_soc: Opaque HAL SOC handle
  2204. * @mem: pointer to structure to be updated with hal mem info
  2205. */
  2206. void hal_get_meminfo(hal_soc_handle_t hal_soc_hdl, struct hal_mem_info *mem);
  2207. /**
  2208. * hal_get_target_type - Return target type
  2209. *
  2210. * @hal_soc: Opaque HAL SOC handle
  2211. */
  2212. uint32_t hal_get_target_type(hal_soc_handle_t hal_soc_hdl);
  2213. /**
  2214. * hal_srng_dst_hw_init - Private function to initialize SRNG
  2215. * destination ring HW
  2216. * @hal_soc: HAL SOC handle
  2217. * @srng: SRNG ring pointer
  2218. */
  2219. static inline void hal_srng_dst_hw_init(struct hal_soc *hal,
  2220. struct hal_srng *srng)
  2221. {
  2222. hal->ops->hal_srng_dst_hw_init(hal, srng);
  2223. }
  2224. /**
  2225. * hal_srng_src_hw_init - Private function to initialize SRNG
  2226. * source ring HW
  2227. * @hal_soc: HAL SOC handle
  2228. * @srng: SRNG ring pointer
  2229. */
  2230. static inline void hal_srng_src_hw_init(struct hal_soc *hal,
  2231. struct hal_srng *srng)
  2232. {
  2233. hal->ops->hal_srng_src_hw_init(hal, srng);
  2234. }
  2235. /**
  2236. * hal_get_hw_hptp() - Get HW head and tail pointer value for any ring
  2237. * @hal_soc: Opaque HAL SOC handle
  2238. * @hal_ring_hdl: Source ring pointer
  2239. * @headp: Head Pointer
  2240. * @tailp: Tail Pointer
  2241. * @ring_type: Ring
  2242. *
  2243. * Return: Update tail pointer and head pointer in arguments.
  2244. */
  2245. static inline
  2246. void hal_get_hw_hptp(hal_soc_handle_t hal_soc_hdl,
  2247. hal_ring_handle_t hal_ring_hdl,
  2248. uint32_t *headp, uint32_t *tailp,
  2249. uint8_t ring_type)
  2250. {
  2251. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2252. hal_soc->ops->hal_get_hw_hptp(hal_soc, hal_ring_hdl,
  2253. headp, tailp, ring_type);
  2254. }
  2255. /**
  2256. * hal_reo_setup - Initialize HW REO block
  2257. *
  2258. * @hal_soc: Opaque HAL SOC handle
  2259. * @reo_params: parameters needed by HAL for REO config
  2260. */
  2261. static inline void hal_reo_setup(hal_soc_handle_t hal_soc_hdl,
  2262. void *reoparams)
  2263. {
  2264. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2265. hal_soc->ops->hal_reo_setup(hal_soc, reoparams);
  2266. }
  2267. static inline
  2268. void hal_compute_reo_remap_ix2_ix3(hal_soc_handle_t hal_soc_hdl,
  2269. uint32_t *ring, uint32_t num_rings,
  2270. uint32_t *remap1, uint32_t *remap2)
  2271. {
  2272. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2273. return hal_soc->ops->hal_compute_reo_remap_ix2_ix3(ring,
  2274. num_rings, remap1, remap2);
  2275. }
  2276. /**
  2277. * hal_setup_link_idle_list - Setup scattered idle list using the
  2278. * buffer list provided
  2279. *
  2280. * @hal_soc: Opaque HAL SOC handle
  2281. * @scatter_bufs_base_paddr: Array of physical base addresses
  2282. * @scatter_bufs_base_vaddr: Array of virtual base addresses
  2283. * @num_scatter_bufs: Number of scatter buffers in the above lists
  2284. * @scatter_buf_size: Size of each scatter buffer
  2285. * @last_buf_end_offset: Offset to the last entry
  2286. * @num_entries: Total entries of all scatter bufs
  2287. *
  2288. */
  2289. static inline
  2290. void hal_setup_link_idle_list(hal_soc_handle_t hal_soc_hdl,
  2291. qdf_dma_addr_t scatter_bufs_base_paddr[],
  2292. void *scatter_bufs_base_vaddr[],
  2293. uint32_t num_scatter_bufs,
  2294. uint32_t scatter_buf_size,
  2295. uint32_t last_buf_end_offset,
  2296. uint32_t num_entries)
  2297. {
  2298. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2299. hal_soc->ops->hal_setup_link_idle_list(hal_soc, scatter_bufs_base_paddr,
  2300. scatter_bufs_base_vaddr, num_scatter_bufs,
  2301. scatter_buf_size, last_buf_end_offset,
  2302. num_entries);
  2303. }
  2304. #ifdef DUMP_REO_QUEUE_INFO_IN_DDR
  2305. /**
  2306. * hal_dump_rx_reo_queue_desc() - Dump reo queue descriptor fields
  2307. * @hw_qdesc_vaddr_aligned: Pointer to hw reo queue desc virtual addr
  2308. *
  2309. * Use the virtual addr pointer to reo h/w queue desc to read
  2310. * the values from ddr and log them.
  2311. *
  2312. * Return: none
  2313. */
  2314. static inline void hal_dump_rx_reo_queue_desc(
  2315. void *hw_qdesc_vaddr_aligned)
  2316. {
  2317. struct rx_reo_queue *hw_qdesc =
  2318. (struct rx_reo_queue *)hw_qdesc_vaddr_aligned;
  2319. if (!hw_qdesc)
  2320. return;
  2321. hal_info("receive_queue_number %u vld %u window_jump_2k %u"
  2322. " hole_count %u ba_window_size %u ignore_ampdu_flag %u"
  2323. " svld %u ssn %u current_index %u"
  2324. " disable_duplicate_detection %u soft_reorder_enable %u"
  2325. " chk_2k_mode %u oor_mode %u mpdu_frames_processed_count %u"
  2326. " msdu_frames_processed_count %u total_processed_byte_count %u"
  2327. " late_receive_mpdu_count %u seq_2k_error_detected_flag %u"
  2328. " pn_error_detected_flag %u current_mpdu_count %u"
  2329. " current_msdu_count %u timeout_count %u"
  2330. " forward_due_to_bar_count %u duplicate_count %u"
  2331. " frames_in_order_count %u bar_received_count %u"
  2332. " pn_check_needed %u pn_shall_be_even %u"
  2333. " pn_shall_be_uneven %u pn_size %u",
  2334. hw_qdesc->receive_queue_number,
  2335. hw_qdesc->vld,
  2336. hw_qdesc->window_jump_2k,
  2337. hw_qdesc->hole_count,
  2338. hw_qdesc->ba_window_size,
  2339. hw_qdesc->ignore_ampdu_flag,
  2340. hw_qdesc->svld,
  2341. hw_qdesc->ssn,
  2342. hw_qdesc->current_index,
  2343. hw_qdesc->disable_duplicate_detection,
  2344. hw_qdesc->soft_reorder_enable,
  2345. hw_qdesc->chk_2k_mode,
  2346. hw_qdesc->oor_mode,
  2347. hw_qdesc->mpdu_frames_processed_count,
  2348. hw_qdesc->msdu_frames_processed_count,
  2349. hw_qdesc->total_processed_byte_count,
  2350. hw_qdesc->late_receive_mpdu_count,
  2351. hw_qdesc->seq_2k_error_detected_flag,
  2352. hw_qdesc->pn_error_detected_flag,
  2353. hw_qdesc->current_mpdu_count,
  2354. hw_qdesc->current_msdu_count,
  2355. hw_qdesc->timeout_count,
  2356. hw_qdesc->forward_due_to_bar_count,
  2357. hw_qdesc->duplicate_count,
  2358. hw_qdesc->frames_in_order_count,
  2359. hw_qdesc->bar_received_count,
  2360. hw_qdesc->pn_check_needed,
  2361. hw_qdesc->pn_shall_be_even,
  2362. hw_qdesc->pn_shall_be_uneven,
  2363. hw_qdesc->pn_size);
  2364. }
  2365. #else /* DUMP_REO_QUEUE_INFO_IN_DDR */
  2366. static inline void hal_dump_rx_reo_queue_desc(
  2367. void *hw_qdesc_vaddr_aligned)
  2368. {
  2369. }
  2370. #endif /* DUMP_REO_QUEUE_INFO_IN_DDR */
  2371. /**
  2372. * hal_srng_dump_ring_desc() - Dump ring descriptor info
  2373. *
  2374. * @hal_soc: Opaque HAL SOC handle
  2375. * @hal_ring_hdl: Source ring pointer
  2376. * @ring_desc: Opaque ring descriptor handle
  2377. */
  2378. static inline void hal_srng_dump_ring_desc(hal_soc_handle_t hal_soc_hdl,
  2379. hal_ring_handle_t hal_ring_hdl,
  2380. hal_ring_desc_t ring_desc)
  2381. {
  2382. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2383. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  2384. ring_desc, (srng->entry_size << 2));
  2385. }
  2386. /**
  2387. * hal_srng_dump_ring() - Dump last 128 descs of the ring
  2388. *
  2389. * @hal_soc: Opaque HAL SOC handle
  2390. * @hal_ring_hdl: Source ring pointer
  2391. */
  2392. static inline void hal_srng_dump_ring(hal_soc_handle_t hal_soc_hdl,
  2393. hal_ring_handle_t hal_ring_hdl)
  2394. {
  2395. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2396. uint32_t *desc;
  2397. uint32_t tp, i;
  2398. tp = srng->u.dst_ring.tp;
  2399. for (i = 0; i < 128; i++) {
  2400. if (!tp)
  2401. tp = srng->ring_size;
  2402. desc = &srng->ring_base_vaddr[tp - srng->entry_size];
  2403. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP,
  2404. QDF_TRACE_LEVEL_DEBUG,
  2405. desc, (srng->entry_size << 2));
  2406. tp -= srng->entry_size;
  2407. }
  2408. }
  2409. /*
  2410. * hal_rxdma_desc_to_hal_ring_desc - API to convert rxdma ring desc
  2411. * to opaque dp_ring desc type
  2412. * @ring_desc - rxdma ring desc
  2413. *
  2414. * Return: hal_rxdma_desc_t type
  2415. */
  2416. static inline
  2417. hal_ring_desc_t hal_rxdma_desc_to_hal_ring_desc(hal_rxdma_desc_t ring_desc)
  2418. {
  2419. return (hal_ring_desc_t)ring_desc;
  2420. }
  2421. /**
  2422. * hal_srng_set_event() - Set hal_srng event
  2423. * @hal_ring_hdl: Source ring pointer
  2424. * @event: SRNG ring event
  2425. *
  2426. * Return: None
  2427. */
  2428. static inline void hal_srng_set_event(hal_ring_handle_t hal_ring_hdl, int event)
  2429. {
  2430. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2431. qdf_atomic_set_bit(event, &srng->srng_event);
  2432. }
  2433. /**
  2434. * hal_srng_clear_event() - Clear hal_srng event
  2435. * @hal_ring_hdl: Source ring pointer
  2436. * @event: SRNG ring event
  2437. *
  2438. * Return: None
  2439. */
  2440. static inline
  2441. void hal_srng_clear_event(hal_ring_handle_t hal_ring_hdl, int event)
  2442. {
  2443. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2444. qdf_atomic_clear_bit(event, &srng->srng_event);
  2445. }
  2446. /**
  2447. * hal_srng_get_clear_event() - Clear srng event and return old value
  2448. * @hal_ring_hdl: Source ring pointer
  2449. * @event: SRNG ring event
  2450. *
  2451. * Return: Return old event value
  2452. */
  2453. static inline
  2454. int hal_srng_get_clear_event(hal_ring_handle_t hal_ring_hdl, int event)
  2455. {
  2456. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2457. return qdf_atomic_test_and_clear_bit(event, &srng->srng_event);
  2458. }
  2459. /**
  2460. * hal_srng_set_flush_last_ts() - Record last flush time stamp
  2461. * @hal_ring_hdl: Source ring pointer
  2462. *
  2463. * Return: None
  2464. */
  2465. static inline void hal_srng_set_flush_last_ts(hal_ring_handle_t hal_ring_hdl)
  2466. {
  2467. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2468. srng->last_flush_ts = qdf_get_log_timestamp();
  2469. }
  2470. /**
  2471. * hal_srng_inc_flush_cnt() - Increment flush counter
  2472. * @hal_ring_hdl: Source ring pointer
  2473. *
  2474. * Return: None
  2475. */
  2476. static inline void hal_srng_inc_flush_cnt(hal_ring_handle_t hal_ring_hdl)
  2477. {
  2478. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2479. srng->flush_count++;
  2480. }
  2481. /**
  2482. * hal_rx_sw_mon_desc_info_get () - Get SW monitor desc info
  2483. *
  2484. * @hal: Core HAL soc handle
  2485. * @ring_desc: Mon dest ring descriptor
  2486. * @desc_info: Desc info to be populated
  2487. *
  2488. * Return void
  2489. */
  2490. static inline void
  2491. hal_rx_sw_mon_desc_info_get(struct hal_soc *hal,
  2492. hal_ring_desc_t ring_desc,
  2493. hal_rx_mon_desc_info_t desc_info)
  2494. {
  2495. return hal->ops->hal_rx_sw_mon_desc_info_get(ring_desc, desc_info);
  2496. }
  2497. /**
  2498. * hal_reo_set_err_dst_remap() - Set REO error destination ring remap
  2499. * register value.
  2500. *
  2501. * @hal_soc_hdl: Opaque HAL soc handle
  2502. *
  2503. * Return: None
  2504. */
  2505. static inline void hal_reo_set_err_dst_remap(hal_soc_handle_t hal_soc_hdl)
  2506. {
  2507. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2508. if (hal_soc->ops->hal_reo_set_err_dst_remap)
  2509. hal_soc->ops->hal_reo_set_err_dst_remap(hal_soc);
  2510. }
  2511. /**
  2512. * hal_reo_enable_pn_in_dest() - Subscribe for previous PN for 2k-jump or
  2513. * OOR error frames
  2514. * @hal_soc_hdl: Opaque HAL soc handle
  2515. *
  2516. * Return: true if feature is enabled,
  2517. * false, otherwise.
  2518. */
  2519. static inline uint8_t
  2520. hal_reo_enable_pn_in_dest(hal_soc_handle_t hal_soc_hdl)
  2521. {
  2522. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2523. if (hal_soc->ops->hal_reo_enable_pn_in_dest)
  2524. return hal_soc->ops->hal_reo_enable_pn_in_dest(hal_soc);
  2525. return 0;
  2526. }
  2527. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  2528. /**
  2529. * hal_set_one_target_reg_config() - Populate the target reg
  2530. * offset in hal_soc for one non srng related register at the
  2531. * given list index
  2532. * @hal_soc: hal handle
  2533. * @target_reg_offset: target register offset
  2534. * @list_index: index in hal list for shadow regs
  2535. *
  2536. * Return: none
  2537. */
  2538. void hal_set_one_target_reg_config(struct hal_soc *hal,
  2539. uint32_t target_reg_offset,
  2540. int list_index);
  2541. /**
  2542. * hal_set_shadow_regs() - Populate register offset for
  2543. * registers that need to be populated in list_shadow_reg_config
  2544. * in order to be sent to FW. These reg offsets will be mapped
  2545. * to shadow registers.
  2546. * @hal_soc: hal handle
  2547. *
  2548. * Return: QDF_STATUS_OK on success
  2549. */
  2550. QDF_STATUS hal_set_shadow_regs(void *hal_soc);
  2551. /**
  2552. * hal_construct_shadow_regs() - initialize the shadow registers
  2553. * for non-srng related register configs
  2554. * @hal_soc: hal handle
  2555. *
  2556. * Return: QDF_STATUS_OK on success
  2557. */
  2558. QDF_STATUS hal_construct_shadow_regs(void *hal_soc);
  2559. #else /* GENERIC_SHADOW_REGISTER_ACCESS_ENABLE */
  2560. static inline void hal_set_one_target_reg_config(
  2561. struct hal_soc *hal,
  2562. uint32_t target_reg_offset,
  2563. int list_index)
  2564. {
  2565. }
  2566. static inline QDF_STATUS hal_set_shadow_regs(void *hal_soc)
  2567. {
  2568. return QDF_STATUS_SUCCESS;
  2569. }
  2570. static inline QDF_STATUS hal_construct_shadow_regs(void *hal_soc)
  2571. {
  2572. return QDF_STATUS_SUCCESS;
  2573. }
  2574. #endif /* GENERIC_SHADOW_REGISTER_ACCESS_ENABLE */
  2575. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  2576. /**
  2577. * hal_flush_reg_write_work() - flush all writes from register write queue
  2578. * @arg: hal_soc pointer
  2579. *
  2580. * Return: None
  2581. */
  2582. void hal_flush_reg_write_work(hal_soc_handle_t hal_handle);
  2583. #else
  2584. static inline void hal_flush_reg_write_work(hal_soc_handle_t hal_handle) { }
  2585. #endif
  2586. /**
  2587. * hal_get_ring_usage - Calculate the ring usage percentage
  2588. * @hal_ring_hdl: Ring pointer
  2589. * @ring_type: Ring type
  2590. * @headp: pointer to head value
  2591. * @tailp: pointer to tail value
  2592. *
  2593. * Calculate the ring usage percentage for src and dest rings
  2594. *
  2595. * Return: Ring usage percentage
  2596. */
  2597. static inline
  2598. uint32_t hal_get_ring_usage(
  2599. hal_ring_handle_t hal_ring_hdl,
  2600. enum hal_ring_type ring_type, uint32_t *headp, uint32_t *tailp)
  2601. {
  2602. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  2603. uint32_t num_avail, num_valid = 0;
  2604. uint32_t ring_usage;
  2605. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  2606. if (*tailp > *headp)
  2607. num_avail = ((*tailp - *headp) / srng->entry_size) - 1;
  2608. else
  2609. num_avail = ((srng->ring_size - *headp + *tailp) /
  2610. srng->entry_size) - 1;
  2611. if (ring_type == WBM_IDLE_LINK)
  2612. num_valid = num_avail;
  2613. else
  2614. num_valid = srng->num_entries - num_avail;
  2615. } else {
  2616. if (*headp >= *tailp)
  2617. num_valid = ((*headp - *tailp) / srng->entry_size);
  2618. else
  2619. num_valid = ((srng->ring_size - *tailp + *headp) /
  2620. srng->entry_size);
  2621. }
  2622. ring_usage = (100 * num_valid) / srng->num_entries;
  2623. return ring_usage;
  2624. }
  2625. /**
  2626. * hal_cmem_write() - function for CMEM buffer writing
  2627. * @hal_soc_hdl: HAL SOC handle
  2628. * @offset: CMEM address
  2629. * @value: value to write
  2630. *
  2631. * Return: None.
  2632. */
  2633. static inline void
  2634. hal_cmem_write(hal_soc_handle_t hal_soc_hdl, uint32_t offset,
  2635. uint32_t value)
  2636. {
  2637. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2638. if (hal_soc->ops->hal_cmem_write)
  2639. hal_soc->ops->hal_cmem_write(hal_soc_hdl, offset, value);
  2640. return;
  2641. }
  2642. static inline bool
  2643. hal_dmac_cmn_src_rxbuf_ring_get(hal_soc_handle_t hal_soc_hdl)
  2644. {
  2645. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2646. return hal_soc->dmac_cmn_src_rxbuf_ring;
  2647. }
  2648. #endif /* _HAL_APIH_ */