pci.c 156 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  39. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  40. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  41. #define DEFAULT_FW_FILE_NAME "amss.bin"
  42. #define FW_V2_FILE_NAME "amss20.bin"
  43. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  44. #define DEVICE_MAJOR_VERSION_MASK 0xF
  45. #define WAKE_MSI_NAME "WAKE"
  46. #define DEV_RDDM_TIMEOUT 5000
  47. #define WAKE_EVENT_TIMEOUT 5000
  48. #ifdef CONFIG_CNSS_EMULATION
  49. #define EMULATION_HW 1
  50. #else
  51. #define EMULATION_HW 0
  52. #endif
  53. #define RAMDUMP_SIZE_DEFAULT 0x420000
  54. #define CNSS_256KB_SIZE 0x40000
  55. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  56. static DEFINE_SPINLOCK(pci_link_down_lock);
  57. static DEFINE_SPINLOCK(pci_reg_window_lock);
  58. static DEFINE_SPINLOCK(time_sync_lock);
  59. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  60. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  61. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  63. #define FORCE_WAKE_DELAY_MIN_US 4000
  64. #define FORCE_WAKE_DELAY_MAX_US 6000
  65. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  66. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  67. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  68. #define BOOT_DEBUG_TIMEOUT_MS 7000
  69. #define HANG_DATA_LENGTH 384
  70. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  71. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. static const struct mhi_channel_config cnss_mhi_channels[] = {
  73. {
  74. .num = 0,
  75. .name = "LOOPBACK",
  76. .num_elements = 32,
  77. .event_ring = 1,
  78. .dir = DMA_TO_DEVICE,
  79. .ee_mask = 0x4,
  80. .pollcfg = 0,
  81. .doorbell = MHI_DB_BRST_DISABLE,
  82. .lpm_notify = false,
  83. .offload_channel = false,
  84. .doorbell_mode_switch = false,
  85. .auto_queue = false,
  86. },
  87. {
  88. .num = 1,
  89. .name = "LOOPBACK",
  90. .num_elements = 32,
  91. .event_ring = 1,
  92. .dir = DMA_FROM_DEVICE,
  93. .ee_mask = 0x4,
  94. .pollcfg = 0,
  95. .doorbell = MHI_DB_BRST_DISABLE,
  96. .lpm_notify = false,
  97. .offload_channel = false,
  98. .doorbell_mode_switch = false,
  99. .auto_queue = false,
  100. },
  101. {
  102. .num = 4,
  103. .name = "DIAG",
  104. .num_elements = 64,
  105. .event_ring = 1,
  106. .dir = DMA_TO_DEVICE,
  107. .ee_mask = 0x4,
  108. .pollcfg = 0,
  109. .doorbell = MHI_DB_BRST_DISABLE,
  110. .lpm_notify = false,
  111. .offload_channel = false,
  112. .doorbell_mode_switch = false,
  113. .auto_queue = false,
  114. },
  115. {
  116. .num = 5,
  117. .name = "DIAG",
  118. .num_elements = 64,
  119. .event_ring = 1,
  120. .dir = DMA_FROM_DEVICE,
  121. .ee_mask = 0x4,
  122. .pollcfg = 0,
  123. .doorbell = MHI_DB_BRST_DISABLE,
  124. .lpm_notify = false,
  125. .offload_channel = false,
  126. .doorbell_mode_switch = false,
  127. .auto_queue = false,
  128. },
  129. {
  130. .num = 20,
  131. .name = "IPCR",
  132. .num_elements = 64,
  133. .event_ring = 1,
  134. .dir = DMA_TO_DEVICE,
  135. .ee_mask = 0x4,
  136. .pollcfg = 0,
  137. .doorbell = MHI_DB_BRST_DISABLE,
  138. .lpm_notify = false,
  139. .offload_channel = false,
  140. .doorbell_mode_switch = false,
  141. .auto_queue = false,
  142. },
  143. {
  144. .num = 21,
  145. .name = "IPCR",
  146. .num_elements = 64,
  147. .event_ring = 1,
  148. .dir = DMA_FROM_DEVICE,
  149. .ee_mask = 0x4,
  150. .pollcfg = 0,
  151. .doorbell = MHI_DB_BRST_DISABLE,
  152. .lpm_notify = false,
  153. .offload_channel = false,
  154. .doorbell_mode_switch = false,
  155. .auto_queue = true,
  156. },
  157. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  158. {
  159. .num = 50,
  160. .name = "ADSP_0",
  161. .num_elements = 64,
  162. .event_ring = 3,
  163. .dir = DMA_BIDIRECTIONAL,
  164. .ee_mask = 0x4,
  165. .pollcfg = 0,
  166. .doorbell = MHI_DB_BRST_DISABLE,
  167. .lpm_notify = false,
  168. .offload_channel = true,
  169. .doorbell_mode_switch = false,
  170. .auto_queue = false,
  171. },
  172. {
  173. .num = 51,
  174. .name = "ADSP_1",
  175. .num_elements = 64,
  176. .event_ring = 3,
  177. .dir = DMA_BIDIRECTIONAL,
  178. .ee_mask = 0x4,
  179. .pollcfg = 0,
  180. .doorbell = MHI_DB_BRST_DISABLE,
  181. .lpm_notify = false,
  182. .offload_channel = true,
  183. .doorbell_mode_switch = false,
  184. .auto_queue = false,
  185. },
  186. {
  187. .num = 70,
  188. .name = "ADSP_2",
  189. .num_elements = 64,
  190. .event_ring = 3,
  191. .dir = DMA_BIDIRECTIONAL,
  192. .ee_mask = 0x4,
  193. .pollcfg = 0,
  194. .doorbell = MHI_DB_BRST_DISABLE,
  195. .lpm_notify = false,
  196. .offload_channel = true,
  197. .doorbell_mode_switch = false,
  198. .auto_queue = false,
  199. },
  200. {
  201. .num = 71,
  202. .name = "ADSP_3",
  203. .num_elements = 64,
  204. .event_ring = 3,
  205. .dir = DMA_BIDIRECTIONAL,
  206. .ee_mask = 0x4,
  207. .pollcfg = 0,
  208. .doorbell = MHI_DB_BRST_DISABLE,
  209. .lpm_notify = false,
  210. .offload_channel = true,
  211. .doorbell_mode_switch = false,
  212. .auto_queue = false,
  213. },
  214. #endif
  215. };
  216. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  217. static struct mhi_event_config cnss_mhi_events[] = {
  218. #else
  219. static const struct mhi_event_config cnss_mhi_events[] = {
  220. #endif
  221. {
  222. .num_elements = 32,
  223. .irq_moderation_ms = 0,
  224. .irq = 1,
  225. .mode = MHI_DB_BRST_DISABLE,
  226. .data_type = MHI_ER_CTRL,
  227. .priority = 0,
  228. .hardware_event = false,
  229. .client_managed = false,
  230. .offload_channel = false,
  231. },
  232. {
  233. .num_elements = 256,
  234. .irq_moderation_ms = 0,
  235. .irq = 2,
  236. .mode = MHI_DB_BRST_DISABLE,
  237. .priority = 1,
  238. .hardware_event = false,
  239. .client_managed = false,
  240. .offload_channel = false,
  241. },
  242. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  243. {
  244. .num_elements = 32,
  245. .irq_moderation_ms = 0,
  246. .irq = 1,
  247. .mode = MHI_DB_BRST_DISABLE,
  248. .data_type = MHI_ER_BW_SCALE,
  249. .priority = 2,
  250. .hardware_event = false,
  251. .client_managed = false,
  252. .offload_channel = false,
  253. },
  254. #endif
  255. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  256. {
  257. .num_elements = 256,
  258. .irq_moderation_ms = 0,
  259. .irq = 2,
  260. .mode = MHI_DB_BRST_DISABLE,
  261. .data_type = MHI_ER_DATA,
  262. .priority = 1,
  263. .hardware_event = false,
  264. .client_managed = true,
  265. .offload_channel = true,
  266. },
  267. #endif
  268. };
  269. static const struct mhi_controller_config cnss_mhi_config = {
  270. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  271. .max_channels = 72,
  272. #else
  273. .max_channels = 32,
  274. #endif
  275. .timeout_ms = 10000,
  276. .use_bounce_buf = false,
  277. .buf_len = 0x8000,
  278. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  279. .ch_cfg = cnss_mhi_channels,
  280. .num_events = ARRAY_SIZE(cnss_mhi_events),
  281. .event_cfg = cnss_mhi_events,
  282. .m2_no_db = true,
  283. };
  284. static struct cnss_pci_reg ce_src[] = {
  285. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  286. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  287. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  288. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  289. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  290. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  291. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  292. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  293. { NULL },
  294. };
  295. static struct cnss_pci_reg ce_dst[] = {
  296. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  297. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  298. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  299. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  300. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  301. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  302. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  303. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  304. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  305. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  306. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  307. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  308. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  309. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  310. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  311. { NULL },
  312. };
  313. static struct cnss_pci_reg ce_cmn[] = {
  314. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  315. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  316. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  317. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  318. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  319. { NULL },
  320. };
  321. static struct cnss_pci_reg qdss_csr[] = {
  322. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  323. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  324. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  325. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  326. { NULL },
  327. };
  328. static struct cnss_pci_reg pci_scratch[] = {
  329. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  330. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  331. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  332. { NULL },
  333. };
  334. /* First field of the structure is the device bit mask. Use
  335. * enum cnss_pci_reg_mask as reference for the value.
  336. */
  337. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  338. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  339. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  340. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  341. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  342. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  343. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  344. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  345. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  346. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  347. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  348. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  349. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  350. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  351. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  352. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  353. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  354. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  355. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  356. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  357. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  358. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  359. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  360. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  361. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  362. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  364. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  365. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  366. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  367. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  368. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  369. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  370. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  371. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  372. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  374. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  375. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  376. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  380. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  381. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  385. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  386. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  395. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  396. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  397. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  398. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  399. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  400. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  401. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  402. };
  403. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  404. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  405. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  406. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  407. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  408. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  409. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  410. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  411. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  412. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  413. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  414. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  415. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  416. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  417. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  418. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  419. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  420. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  421. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  422. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  423. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  424. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  425. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  426. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  427. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  428. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  429. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  430. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  431. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  432. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  433. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  434. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  435. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  436. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  437. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  438. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  442. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  443. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  444. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  445. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  446. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  447. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  449. };
  450. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  451. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  452. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  453. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  454. {3, 0, WLAON_SW_COLD_RESET, 0},
  455. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  456. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  457. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  458. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  459. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  460. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  461. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  462. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  463. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  464. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  465. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  466. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  467. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  468. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  469. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  470. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  471. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  472. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  473. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  474. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  475. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  476. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  477. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  478. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  479. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  480. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  481. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  482. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  483. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  484. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  485. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  486. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  487. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  488. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  489. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  490. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  491. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  492. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  493. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  494. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  495. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  496. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  497. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  498. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  499. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  500. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  501. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  502. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  503. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  504. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  505. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  506. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  507. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  508. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  509. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  510. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  511. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  512. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  513. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  514. {3, 0, WLAON_DLY_CONFIG, 0},
  515. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  516. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  517. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  518. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  519. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  520. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  521. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  522. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  523. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  524. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  525. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  526. {3, 0, WLAON_DEBUG, 0},
  527. {3, 0, WLAON_SOC_PARAMETERS, 0},
  528. {3, 0, WLAON_WLPM_SIGNAL, 0},
  529. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  530. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  531. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  532. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  533. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  534. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  535. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  536. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  537. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  538. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  539. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  540. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  541. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  542. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  543. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  544. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  545. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  546. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  547. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  548. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  549. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  550. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  551. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  552. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  553. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  554. {3, 0, WLAON_WL_AON_SPARE2, 0},
  555. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  556. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  557. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  558. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  559. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  560. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  561. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  562. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  563. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  564. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  565. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  566. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  567. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  568. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  569. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  570. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  571. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  572. {3, 0, WLAON_INTR_STATUS, 0},
  573. {2, 0, WLAON_INTR_ENABLE, 0},
  574. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  575. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  576. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  577. {2, 0, WLAON_DBG_STATUS0, 0},
  578. {2, 0, WLAON_DBG_STATUS1, 0},
  579. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  580. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  581. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  582. };
  583. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  584. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  585. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  586. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  587. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  588. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  589. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  590. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  591. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  592. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  593. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  594. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  595. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  596. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  597. };
  598. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  599. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  600. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  601. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  602. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  603. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  604. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  605. {
  606. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  607. }
  608. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  609. {
  610. mhi_dump_sfr(pci_priv->mhi_ctrl);
  611. }
  612. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  613. u32 cookie)
  614. {
  615. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  616. }
  617. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  618. bool notify_clients)
  619. {
  620. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  621. }
  622. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  623. bool notify_clients)
  624. {
  625. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  626. }
  627. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  628. u32 timeout)
  629. {
  630. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  631. }
  632. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  633. int timeout_us, bool in_panic)
  634. {
  635. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  636. timeout_us, in_panic);
  637. }
  638. static void
  639. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  640. int (*cb)(struct mhi_controller *mhi_ctrl,
  641. struct mhi_link_info *link_info))
  642. {
  643. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  644. }
  645. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  646. {
  647. return mhi_force_reset(pci_priv->mhi_ctrl);
  648. }
  649. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  650. phys_addr_t base)
  651. {
  652. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  653. }
  654. #else
  655. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  656. {
  657. }
  658. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  659. {
  660. }
  661. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  662. u32 cookie)
  663. {
  664. return false;
  665. }
  666. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  667. bool notify_clients)
  668. {
  669. return -EOPNOTSUPP;
  670. }
  671. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  672. bool notify_clients)
  673. {
  674. return -EOPNOTSUPP;
  675. }
  676. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  677. u32 timeout)
  678. {
  679. }
  680. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  681. int timeout_us, bool in_panic)
  682. {
  683. return -EOPNOTSUPP;
  684. }
  685. static void
  686. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  687. int (*cb)(struct mhi_controller *mhi_ctrl,
  688. struct mhi_link_info *link_info))
  689. {
  690. }
  691. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  692. {
  693. return -EOPNOTSUPP;
  694. }
  695. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  696. phys_addr_t base)
  697. {
  698. }
  699. #endif /* CONFIG_MHI_BUS_MISC */
  700. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  701. {
  702. u16 device_id;
  703. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  704. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  705. (void *)_RET_IP_);
  706. return -EACCES;
  707. }
  708. if (pci_priv->pci_link_down_ind) {
  709. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  710. return -EIO;
  711. }
  712. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  713. if (device_id != pci_priv->device_id) {
  714. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  715. (void *)_RET_IP_, device_id,
  716. pci_priv->device_id);
  717. return -EIO;
  718. }
  719. return 0;
  720. }
  721. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  722. {
  723. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  724. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  725. u32 window_enable = WINDOW_ENABLE_BIT | window;
  726. u32 val;
  727. writel_relaxed(window_enable, pci_priv->bar +
  728. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  729. if (window != pci_priv->remap_window) {
  730. pci_priv->remap_window = window;
  731. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  732. window_enable);
  733. }
  734. /* Read it back to make sure the write has taken effect */
  735. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  736. if (val != window_enable) {
  737. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  738. window_enable, val);
  739. if (!cnss_pci_check_link_status(pci_priv) &&
  740. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  741. CNSS_ASSERT(0);
  742. }
  743. }
  744. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  745. u32 offset, u32 *val)
  746. {
  747. int ret;
  748. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  749. if (!in_interrupt() && !irqs_disabled()) {
  750. ret = cnss_pci_check_link_status(pci_priv);
  751. if (ret)
  752. return ret;
  753. }
  754. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  755. offset < MAX_UNWINDOWED_ADDRESS) {
  756. *val = readl_relaxed(pci_priv->bar + offset);
  757. return 0;
  758. }
  759. /* If in panic, assumption is kernel panic handler will hold all threads
  760. * and interrupts. Further pci_reg_window_lock could be held before
  761. * panic. So only lock during normal operation.
  762. */
  763. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  764. cnss_pci_select_window(pci_priv, offset);
  765. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  766. (offset & WINDOW_RANGE_MASK));
  767. } else {
  768. spin_lock_bh(&pci_reg_window_lock);
  769. cnss_pci_select_window(pci_priv, offset);
  770. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  771. (offset & WINDOW_RANGE_MASK));
  772. spin_unlock_bh(&pci_reg_window_lock);
  773. }
  774. return 0;
  775. }
  776. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  777. u32 val)
  778. {
  779. int ret;
  780. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  781. if (!in_interrupt() && !irqs_disabled()) {
  782. ret = cnss_pci_check_link_status(pci_priv);
  783. if (ret)
  784. return ret;
  785. }
  786. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  787. offset < MAX_UNWINDOWED_ADDRESS) {
  788. writel_relaxed(val, pci_priv->bar + offset);
  789. return 0;
  790. }
  791. /* Same constraint as PCI register read in panic */
  792. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  793. cnss_pci_select_window(pci_priv, offset);
  794. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  795. (offset & WINDOW_RANGE_MASK));
  796. } else {
  797. spin_lock_bh(&pci_reg_window_lock);
  798. cnss_pci_select_window(pci_priv, offset);
  799. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  800. (offset & WINDOW_RANGE_MASK));
  801. spin_unlock_bh(&pci_reg_window_lock);
  802. }
  803. return 0;
  804. }
  805. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  806. {
  807. struct device *dev = &pci_priv->pci_dev->dev;
  808. int ret;
  809. ret = cnss_pci_force_wake_request_sync(dev,
  810. FORCE_WAKE_DELAY_TIMEOUT_US);
  811. if (ret) {
  812. if (ret != -EAGAIN)
  813. cnss_pr_err("Failed to request force wake\n");
  814. return ret;
  815. }
  816. /* If device's M1 state-change event races here, it can be ignored,
  817. * as the device is expected to immediately move from M2 to M0
  818. * without entering low power state.
  819. */
  820. if (cnss_pci_is_device_awake(dev) != true)
  821. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  822. return 0;
  823. }
  824. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  825. {
  826. struct device *dev = &pci_priv->pci_dev->dev;
  827. int ret;
  828. ret = cnss_pci_force_wake_release(dev);
  829. if (ret && ret != -EAGAIN)
  830. cnss_pr_err("Failed to release force wake\n");
  831. return ret;
  832. }
  833. #if IS_ENABLED(CONFIG_INTERCONNECT)
  834. /**
  835. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  836. * @plat_priv: Platform private data struct
  837. * @bw: bandwidth
  838. * @save: toggle flag to save bandwidth to current_bw_vote
  839. *
  840. * Setup bandwidth votes for configured interconnect paths
  841. *
  842. * Return: 0 for success
  843. */
  844. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  845. u32 bw, bool save)
  846. {
  847. int ret = 0;
  848. struct cnss_bus_bw_info *bus_bw_info;
  849. if (!plat_priv->icc.path_count)
  850. return -EOPNOTSUPP;
  851. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  852. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  853. return -EINVAL;
  854. }
  855. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  856. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  857. ret = icc_set_bw(bus_bw_info->icc_path,
  858. bus_bw_info->cfg_table[bw].avg_bw,
  859. bus_bw_info->cfg_table[bw].peak_bw);
  860. if (ret) {
  861. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  862. bw, ret, bus_bw_info->icc_name,
  863. bus_bw_info->cfg_table[bw].avg_bw,
  864. bus_bw_info->cfg_table[bw].peak_bw);
  865. break;
  866. }
  867. }
  868. if (ret == 0 && save)
  869. plat_priv->icc.current_bw_vote = bw;
  870. return ret;
  871. }
  872. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  873. {
  874. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  875. if (!plat_priv)
  876. return -ENODEV;
  877. if (bandwidth < 0)
  878. return -EINVAL;
  879. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  880. }
  881. #else
  882. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  883. u32 bw, bool save)
  884. {
  885. return 0;
  886. }
  887. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  888. {
  889. return 0;
  890. }
  891. #endif
  892. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  893. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  894. u32 *val, bool raw_access)
  895. {
  896. int ret = 0;
  897. bool do_force_wake_put = true;
  898. if (raw_access) {
  899. ret = cnss_pci_reg_read(pci_priv, offset, val);
  900. goto out;
  901. }
  902. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  903. if (ret)
  904. goto out;
  905. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  906. if (ret < 0)
  907. goto runtime_pm_put;
  908. ret = cnss_pci_force_wake_get(pci_priv);
  909. if (ret)
  910. do_force_wake_put = false;
  911. ret = cnss_pci_reg_read(pci_priv, offset, val);
  912. if (ret) {
  913. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  914. offset, ret);
  915. goto force_wake_put;
  916. }
  917. force_wake_put:
  918. if (do_force_wake_put)
  919. cnss_pci_force_wake_put(pci_priv);
  920. runtime_pm_put:
  921. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  922. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  923. out:
  924. return ret;
  925. }
  926. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  927. u32 val, bool raw_access)
  928. {
  929. int ret = 0;
  930. bool do_force_wake_put = true;
  931. if (raw_access) {
  932. ret = cnss_pci_reg_write(pci_priv, offset, val);
  933. goto out;
  934. }
  935. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  936. if (ret)
  937. goto out;
  938. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  939. if (ret < 0)
  940. goto runtime_pm_put;
  941. ret = cnss_pci_force_wake_get(pci_priv);
  942. if (ret)
  943. do_force_wake_put = false;
  944. ret = cnss_pci_reg_write(pci_priv, offset, val);
  945. if (ret) {
  946. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  947. val, offset, ret);
  948. goto force_wake_put;
  949. }
  950. force_wake_put:
  951. if (do_force_wake_put)
  952. cnss_pci_force_wake_put(pci_priv);
  953. runtime_pm_put:
  954. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  955. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  956. out:
  957. return ret;
  958. }
  959. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  960. {
  961. struct pci_dev *pci_dev = pci_priv->pci_dev;
  962. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  963. bool link_down_or_recovery;
  964. if (!plat_priv)
  965. return -ENODEV;
  966. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  967. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  968. if (save) {
  969. if (link_down_or_recovery) {
  970. pci_priv->saved_state = NULL;
  971. } else {
  972. pci_save_state(pci_dev);
  973. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  974. }
  975. } else {
  976. if (link_down_or_recovery) {
  977. pci_load_saved_state(pci_dev, pci_priv->default_state);
  978. pci_restore_state(pci_dev);
  979. } else if (pci_priv->saved_state) {
  980. pci_load_and_free_saved_state(pci_dev,
  981. &pci_priv->saved_state);
  982. pci_restore_state(pci_dev);
  983. }
  984. }
  985. return 0;
  986. }
  987. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  988. {
  989. u16 link_status;
  990. int ret;
  991. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  992. &link_status);
  993. if (ret)
  994. return ret;
  995. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  996. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  997. pci_priv->def_link_width =
  998. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  999. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1000. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1001. pci_priv->def_link_speed, pci_priv->def_link_width);
  1002. return 0;
  1003. }
  1004. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1005. {
  1006. u32 reg_offset, val;
  1007. int i;
  1008. switch (pci_priv->device_id) {
  1009. case QCA6390_DEVICE_ID:
  1010. case QCA6490_DEVICE_ID:
  1011. break;
  1012. default:
  1013. return;
  1014. }
  1015. if (in_interrupt() || irqs_disabled())
  1016. return;
  1017. if (cnss_pci_check_link_status(pci_priv))
  1018. return;
  1019. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1020. for (i = 0; pci_scratch[i].name; i++) {
  1021. reg_offset = pci_scratch[i].offset;
  1022. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1023. return;
  1024. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1025. pci_scratch[i].name, val);
  1026. }
  1027. }
  1028. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1029. {
  1030. int ret = 0;
  1031. if (!pci_priv)
  1032. return -ENODEV;
  1033. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1034. cnss_pr_info("PCI link is already suspended\n");
  1035. goto out;
  1036. }
  1037. pci_clear_master(pci_priv->pci_dev);
  1038. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1039. if (ret)
  1040. goto out;
  1041. pci_disable_device(pci_priv->pci_dev);
  1042. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1043. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1044. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1045. }
  1046. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1047. pci_priv->drv_connected_last = 0;
  1048. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1049. if (ret)
  1050. goto out;
  1051. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1052. return 0;
  1053. out:
  1054. return ret;
  1055. }
  1056. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1057. {
  1058. int ret = 0;
  1059. if (!pci_priv)
  1060. return -ENODEV;
  1061. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1062. cnss_pr_info("PCI link is already resumed\n");
  1063. goto out;
  1064. }
  1065. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1066. if (ret) {
  1067. ret = -EAGAIN;
  1068. goto out;
  1069. }
  1070. pci_priv->pci_link_state = PCI_LINK_UP;
  1071. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1072. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1073. if (ret) {
  1074. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1075. goto out;
  1076. }
  1077. }
  1078. ret = pci_enable_device(pci_priv->pci_dev);
  1079. if (ret) {
  1080. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1081. goto out;
  1082. }
  1083. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1084. if (ret)
  1085. goto out;
  1086. pci_set_master(pci_priv->pci_dev);
  1087. if (pci_priv->pci_link_down_ind)
  1088. pci_priv->pci_link_down_ind = false;
  1089. return 0;
  1090. out:
  1091. return ret;
  1092. }
  1093. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1094. {
  1095. int ret;
  1096. switch (pci_priv->device_id) {
  1097. case QCA6390_DEVICE_ID:
  1098. case QCA6490_DEVICE_ID:
  1099. case KIWI_DEVICE_ID:
  1100. break;
  1101. default:
  1102. return -EOPNOTSUPP;
  1103. }
  1104. /* Always wait here to avoid missing WAKE assert for RDDM
  1105. * before link recovery
  1106. */
  1107. msleep(WAKE_EVENT_TIMEOUT);
  1108. ret = cnss_suspend_pci_link(pci_priv);
  1109. if (ret)
  1110. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1111. ret = cnss_resume_pci_link(pci_priv);
  1112. if (ret) {
  1113. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1114. del_timer(&pci_priv->dev_rddm_timer);
  1115. return ret;
  1116. }
  1117. mod_timer(&pci_priv->dev_rddm_timer,
  1118. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1119. cnss_mhi_debug_reg_dump(pci_priv);
  1120. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1121. return 0;
  1122. }
  1123. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1124. enum cnss_bus_event_type type,
  1125. void *data)
  1126. {
  1127. struct cnss_bus_event bus_event;
  1128. bus_event.etype = type;
  1129. bus_event.event_data = data;
  1130. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1131. }
  1132. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1133. {
  1134. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1135. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1136. unsigned long flags;
  1137. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1138. &plat_priv->ctrl_params.quirks))
  1139. panic("cnss: PCI link is down\n");
  1140. spin_lock_irqsave(&pci_link_down_lock, flags);
  1141. if (pci_priv->pci_link_down_ind) {
  1142. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1143. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1144. return;
  1145. }
  1146. pci_priv->pci_link_down_ind = true;
  1147. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1148. /* Notify MHI about link down*/
  1149. mhi_report_error(pci_priv->mhi_ctrl);
  1150. if (pci_dev->device == QCA6174_DEVICE_ID)
  1151. disable_irq(pci_dev->irq);
  1152. /* Notify bus related event. Now for all supported chips.
  1153. * Here PCIe LINK_DOWN notification taken care.
  1154. * uevent buffer can be extended later, to cover more bus info.
  1155. */
  1156. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1157. cnss_fatal_err("PCI link down, schedule recovery\n");
  1158. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1159. }
  1160. int cnss_pci_link_down(struct device *dev)
  1161. {
  1162. struct pci_dev *pci_dev = to_pci_dev(dev);
  1163. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1164. struct cnss_plat_data *plat_priv = NULL;
  1165. int ret;
  1166. if (!pci_priv) {
  1167. cnss_pr_err("pci_priv is NULL\n");
  1168. return -EINVAL;
  1169. }
  1170. plat_priv = pci_priv->plat_priv;
  1171. if (!plat_priv) {
  1172. cnss_pr_err("plat_priv is NULL\n");
  1173. return -ENODEV;
  1174. }
  1175. if (pci_priv->pci_link_down_ind) {
  1176. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1177. return -EBUSY;
  1178. }
  1179. if (pci_priv->drv_connected_last &&
  1180. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1181. "cnss-enable-self-recovery"))
  1182. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1183. cnss_pr_err("PCI link down is detected by drivers\n");
  1184. ret = cnss_pci_assert_perst(pci_priv);
  1185. if (ret)
  1186. cnss_pci_handle_linkdown(pci_priv);
  1187. return ret;
  1188. }
  1189. EXPORT_SYMBOL(cnss_pci_link_down);
  1190. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1191. {
  1192. struct cnss_plat_data *plat_priv;
  1193. if (!pci_priv) {
  1194. cnss_pr_err("pci_priv is NULL\n");
  1195. return -ENODEV;
  1196. }
  1197. plat_priv = pci_priv->plat_priv;
  1198. if (!plat_priv) {
  1199. cnss_pr_err("plat_priv is NULL\n");
  1200. return -ENODEV;
  1201. }
  1202. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1203. pci_priv->pci_link_down_ind;
  1204. }
  1205. int cnss_pci_is_device_down(struct device *dev)
  1206. {
  1207. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1208. return cnss_pcie_is_device_down(pci_priv);
  1209. }
  1210. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1211. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1212. {
  1213. spin_lock_bh(&pci_reg_window_lock);
  1214. }
  1215. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1216. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1217. {
  1218. spin_unlock_bh(&pci_reg_window_lock);
  1219. }
  1220. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1221. int cnss_get_pci_slot(struct device *dev)
  1222. {
  1223. struct pci_dev *pci_dev = to_pci_dev(dev);
  1224. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1225. struct cnss_plat_data *plat_priv = NULL;
  1226. if (!pci_priv) {
  1227. cnss_pr_err("pci_priv is NULL\n");
  1228. return -EINVAL;
  1229. }
  1230. plat_priv = pci_priv->plat_priv;
  1231. if (!plat_priv) {
  1232. cnss_pr_err("plat_priv is NULL\n");
  1233. return -ENODEV;
  1234. }
  1235. return plat_priv->rc_num;
  1236. }
  1237. EXPORT_SYMBOL(cnss_get_pci_slot);
  1238. /**
  1239. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1240. * @pci_priv: driver PCI bus context pointer
  1241. *
  1242. * Dump primary and secondary bootloader debug log data. For SBL check the
  1243. * log struct address and size for validity.
  1244. *
  1245. * Return: None
  1246. */
  1247. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1248. {
  1249. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1250. u32 pbl_log_sram_start;
  1251. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1252. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1253. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1254. u32 sbl_log_def_start = SRAM_START;
  1255. u32 sbl_log_def_end = SRAM_END;
  1256. int i;
  1257. switch (pci_priv->device_id) {
  1258. case QCA6390_DEVICE_ID:
  1259. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1260. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1261. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1262. break;
  1263. case QCA6490_DEVICE_ID:
  1264. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1265. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1266. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1267. break;
  1268. case KIWI_DEVICE_ID:
  1269. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1270. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1271. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1272. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1273. break;
  1274. default:
  1275. return;
  1276. }
  1277. if (cnss_pci_check_link_status(pci_priv))
  1278. return;
  1279. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1280. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1281. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1282. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1283. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1284. &pbl_bootstrap_status);
  1285. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1286. pbl_stage, sbl_log_start, sbl_log_size);
  1287. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1288. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1289. cnss_pr_dbg("Dumping PBL log data\n");
  1290. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1291. mem_addr = pbl_log_sram_start + i;
  1292. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1293. break;
  1294. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1295. }
  1296. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1297. sbl_log_max_size : sbl_log_size);
  1298. if (sbl_log_start < sbl_log_def_start ||
  1299. sbl_log_start > sbl_log_def_end ||
  1300. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1301. cnss_pr_err("Invalid SBL log data\n");
  1302. return;
  1303. }
  1304. cnss_pr_dbg("Dumping SBL log data\n");
  1305. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1306. mem_addr = sbl_log_start + i;
  1307. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1308. break;
  1309. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1310. }
  1311. }
  1312. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1313. {
  1314. struct cnss_plat_data *plat_priv;
  1315. u32 i, mem_addr;
  1316. u32 *dump_ptr;
  1317. plat_priv = pci_priv->plat_priv;
  1318. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1319. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1320. return;
  1321. if (!plat_priv->sram_dump) {
  1322. cnss_pr_err("SRAM dump memory is not allocated\n");
  1323. return;
  1324. }
  1325. if (cnss_pci_check_link_status(pci_priv))
  1326. return;
  1327. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1328. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1329. mem_addr = SRAM_START + i;
  1330. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1331. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1332. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1333. break;
  1334. }
  1335. /* Relinquish CPU after dumping 256KB chunks*/
  1336. if (!(i % CNSS_256KB_SIZE))
  1337. cond_resched();
  1338. }
  1339. }
  1340. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1341. {
  1342. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1343. cnss_fatal_err("MHI power up returns timeout\n");
  1344. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1345. cnss_get_dev_sol_value(plat_priv) > 0) {
  1346. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1347. * high. If RDDM times out, PBL/SBL error region may have been
  1348. * erased so no need to dump them either.
  1349. */
  1350. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1351. !pci_priv->pci_link_down_ind) {
  1352. mod_timer(&pci_priv->dev_rddm_timer,
  1353. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1354. }
  1355. } else {
  1356. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1357. cnss_mhi_debug_reg_dump(pci_priv);
  1358. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1359. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1360. cnss_pci_dump_bl_sram_mem(pci_priv);
  1361. cnss_pci_dump_sram(pci_priv);
  1362. return -ETIMEDOUT;
  1363. }
  1364. return 0;
  1365. }
  1366. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1367. {
  1368. switch (mhi_state) {
  1369. case CNSS_MHI_INIT:
  1370. return "INIT";
  1371. case CNSS_MHI_DEINIT:
  1372. return "DEINIT";
  1373. case CNSS_MHI_POWER_ON:
  1374. return "POWER_ON";
  1375. case CNSS_MHI_POWERING_OFF:
  1376. return "POWERING_OFF";
  1377. case CNSS_MHI_POWER_OFF:
  1378. return "POWER_OFF";
  1379. case CNSS_MHI_FORCE_POWER_OFF:
  1380. return "FORCE_POWER_OFF";
  1381. case CNSS_MHI_SUSPEND:
  1382. return "SUSPEND";
  1383. case CNSS_MHI_RESUME:
  1384. return "RESUME";
  1385. case CNSS_MHI_TRIGGER_RDDM:
  1386. return "TRIGGER_RDDM";
  1387. case CNSS_MHI_RDDM_DONE:
  1388. return "RDDM_DONE";
  1389. default:
  1390. return "UNKNOWN";
  1391. }
  1392. };
  1393. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1394. enum cnss_mhi_state mhi_state)
  1395. {
  1396. switch (mhi_state) {
  1397. case CNSS_MHI_INIT:
  1398. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1399. return 0;
  1400. break;
  1401. case CNSS_MHI_DEINIT:
  1402. case CNSS_MHI_POWER_ON:
  1403. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1404. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1405. return 0;
  1406. break;
  1407. case CNSS_MHI_FORCE_POWER_OFF:
  1408. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1409. return 0;
  1410. break;
  1411. case CNSS_MHI_POWER_OFF:
  1412. case CNSS_MHI_SUSPEND:
  1413. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1414. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1415. return 0;
  1416. break;
  1417. case CNSS_MHI_RESUME:
  1418. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1419. return 0;
  1420. break;
  1421. case CNSS_MHI_TRIGGER_RDDM:
  1422. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1423. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1424. return 0;
  1425. break;
  1426. case CNSS_MHI_RDDM_DONE:
  1427. return 0;
  1428. default:
  1429. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1430. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1431. }
  1432. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1433. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1434. pci_priv->mhi_state);
  1435. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1436. CNSS_ASSERT(0);
  1437. return -EINVAL;
  1438. }
  1439. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1440. enum cnss_mhi_state mhi_state)
  1441. {
  1442. switch (mhi_state) {
  1443. case CNSS_MHI_INIT:
  1444. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1445. break;
  1446. case CNSS_MHI_DEINIT:
  1447. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1448. break;
  1449. case CNSS_MHI_POWER_ON:
  1450. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1451. break;
  1452. case CNSS_MHI_POWERING_OFF:
  1453. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1454. break;
  1455. case CNSS_MHI_POWER_OFF:
  1456. case CNSS_MHI_FORCE_POWER_OFF:
  1457. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1458. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1459. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1460. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1461. break;
  1462. case CNSS_MHI_SUSPEND:
  1463. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1464. break;
  1465. case CNSS_MHI_RESUME:
  1466. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1467. break;
  1468. case CNSS_MHI_TRIGGER_RDDM:
  1469. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1470. break;
  1471. case CNSS_MHI_RDDM_DONE:
  1472. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1473. break;
  1474. default:
  1475. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1476. }
  1477. }
  1478. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1479. enum cnss_mhi_state mhi_state)
  1480. {
  1481. int ret = 0, retry = 0;
  1482. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1483. return 0;
  1484. if (mhi_state < 0) {
  1485. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1486. return -EINVAL;
  1487. }
  1488. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1489. if (ret)
  1490. goto out;
  1491. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1492. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1493. switch (mhi_state) {
  1494. case CNSS_MHI_INIT:
  1495. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1496. break;
  1497. case CNSS_MHI_DEINIT:
  1498. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1499. ret = 0;
  1500. break;
  1501. case CNSS_MHI_POWER_ON:
  1502. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1503. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1504. /* Only set img_pre_alloc when power up succeeds */
  1505. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1506. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1507. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1508. }
  1509. #endif
  1510. break;
  1511. case CNSS_MHI_POWER_OFF:
  1512. mhi_power_down(pci_priv->mhi_ctrl, true);
  1513. ret = 0;
  1514. break;
  1515. case CNSS_MHI_FORCE_POWER_OFF:
  1516. mhi_power_down(pci_priv->mhi_ctrl, false);
  1517. ret = 0;
  1518. break;
  1519. case CNSS_MHI_SUSPEND:
  1520. retry_mhi_suspend:
  1521. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1522. if (pci_priv->drv_connected_last)
  1523. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1524. else
  1525. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1526. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1527. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1528. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1529. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1530. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1531. goto retry_mhi_suspend;
  1532. }
  1533. break;
  1534. case CNSS_MHI_RESUME:
  1535. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1536. if (pci_priv->drv_connected_last) {
  1537. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1538. if (ret) {
  1539. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1540. break;
  1541. }
  1542. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1543. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1544. } else {
  1545. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1546. }
  1547. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1548. break;
  1549. case CNSS_MHI_TRIGGER_RDDM:
  1550. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1551. if (ret) {
  1552. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1553. cnss_pr_dbg("Sending host reset req\n");
  1554. ret = cnss_mhi_force_reset(pci_priv);
  1555. }
  1556. break;
  1557. case CNSS_MHI_RDDM_DONE:
  1558. break;
  1559. default:
  1560. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1561. ret = -EINVAL;
  1562. }
  1563. if (ret)
  1564. goto out;
  1565. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1566. return 0;
  1567. out:
  1568. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1569. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1570. return ret;
  1571. }
  1572. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1573. {
  1574. int ret = 0;
  1575. struct cnss_plat_data *plat_priv;
  1576. unsigned int timeout = 0;
  1577. if (!pci_priv) {
  1578. cnss_pr_err("pci_priv is NULL\n");
  1579. return -ENODEV;
  1580. }
  1581. plat_priv = pci_priv->plat_priv;
  1582. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1583. return 0;
  1584. if (MHI_TIMEOUT_OVERWRITE_MS)
  1585. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1586. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1587. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1588. if (ret)
  1589. return ret;
  1590. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1591. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1592. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1593. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1594. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1595. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1596. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1597. mod_timer(&pci_priv->boot_debug_timer,
  1598. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1599. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1600. del_timer_sync(&pci_priv->boot_debug_timer);
  1601. if (ret == 0)
  1602. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1603. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1604. if (ret == -ETIMEDOUT) {
  1605. /* This is a special case needs to be handled that if MHI
  1606. * power on returns -ETIMEDOUT, controller needs to take care
  1607. * the cleanup by calling MHI power down. Force to set the bit
  1608. * for driver internal MHI state to make sure it can be handled
  1609. * properly later.
  1610. */
  1611. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1612. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1613. }
  1614. return ret;
  1615. }
  1616. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1617. {
  1618. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1619. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1620. return;
  1621. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1622. cnss_pr_dbg("MHI is already powered off\n");
  1623. return;
  1624. }
  1625. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1626. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1627. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1628. if (!pci_priv->pci_link_down_ind)
  1629. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1630. else
  1631. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1632. }
  1633. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1634. {
  1635. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1636. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1637. return;
  1638. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1639. cnss_pr_dbg("MHI is already deinited\n");
  1640. return;
  1641. }
  1642. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1643. }
  1644. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1645. bool set_vddd4blow, bool set_shutdown,
  1646. bool do_force_wake)
  1647. {
  1648. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1649. int ret;
  1650. u32 val;
  1651. if (!plat_priv->set_wlaon_pwr_ctrl)
  1652. return;
  1653. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1654. pci_priv->pci_link_down_ind)
  1655. return;
  1656. if (do_force_wake)
  1657. if (cnss_pci_force_wake_get(pci_priv))
  1658. return;
  1659. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1660. if (ret) {
  1661. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1662. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1663. goto force_wake_put;
  1664. }
  1665. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1666. WLAON_QFPROM_PWR_CTRL_REG, val);
  1667. if (set_vddd4blow)
  1668. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1669. else
  1670. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1671. if (set_shutdown)
  1672. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1673. else
  1674. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1675. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1676. if (ret) {
  1677. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1678. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1679. goto force_wake_put;
  1680. }
  1681. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1682. WLAON_QFPROM_PWR_CTRL_REG);
  1683. if (set_shutdown)
  1684. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1685. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1686. force_wake_put:
  1687. if (do_force_wake)
  1688. cnss_pci_force_wake_put(pci_priv);
  1689. }
  1690. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1691. u64 *time_us)
  1692. {
  1693. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1694. u32 low, high;
  1695. u64 device_ticks;
  1696. if (!plat_priv->device_freq_hz) {
  1697. cnss_pr_err("Device time clock frequency is not valid\n");
  1698. return -EINVAL;
  1699. }
  1700. switch (pci_priv->device_id) {
  1701. case KIWI_DEVICE_ID:
  1702. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1703. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1704. break;
  1705. default:
  1706. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1707. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1708. break;
  1709. }
  1710. device_ticks = (u64)high << 32 | low;
  1711. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1712. *time_us = device_ticks * 10;
  1713. return 0;
  1714. }
  1715. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1716. {
  1717. switch (pci_priv->device_id) {
  1718. case KIWI_DEVICE_ID:
  1719. return;
  1720. default:
  1721. break;
  1722. }
  1723. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1724. TIME_SYNC_ENABLE);
  1725. }
  1726. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1727. {
  1728. switch (pci_priv->device_id) {
  1729. case KIWI_DEVICE_ID:
  1730. return;
  1731. default:
  1732. break;
  1733. }
  1734. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1735. TIME_SYNC_CLEAR);
  1736. }
  1737. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1738. u32 low, u32 high)
  1739. {
  1740. u32 time_reg_low = PCIE_SHADOW_REG_VALUE_0;
  1741. u32 time_reg_high = PCIE_SHADOW_REG_VALUE_1;
  1742. switch (pci_priv->device_id) {
  1743. case KIWI_DEVICE_ID:
  1744. /* Forward compatibility */
  1745. break;
  1746. default:
  1747. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1748. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1749. break;
  1750. }
  1751. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1752. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1753. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1754. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1755. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1756. time_reg_low, low, time_reg_high, high);
  1757. }
  1758. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1759. {
  1760. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1761. struct device *dev = &pci_priv->pci_dev->dev;
  1762. unsigned long flags = 0;
  1763. u64 host_time_us, device_time_us, offset;
  1764. u32 low, high;
  1765. int ret;
  1766. ret = cnss_pci_prevent_l1(dev);
  1767. if (ret)
  1768. goto out;
  1769. ret = cnss_pci_force_wake_get(pci_priv);
  1770. if (ret)
  1771. goto allow_l1;
  1772. spin_lock_irqsave(&time_sync_lock, flags);
  1773. cnss_pci_clear_time_sync_counter(pci_priv);
  1774. cnss_pci_enable_time_sync_counter(pci_priv);
  1775. host_time_us = cnss_get_host_timestamp(plat_priv);
  1776. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1777. cnss_pci_clear_time_sync_counter(pci_priv);
  1778. spin_unlock_irqrestore(&time_sync_lock, flags);
  1779. if (ret)
  1780. goto force_wake_put;
  1781. if (host_time_us < device_time_us) {
  1782. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1783. host_time_us, device_time_us);
  1784. ret = -EINVAL;
  1785. goto force_wake_put;
  1786. }
  1787. offset = host_time_us - device_time_us;
  1788. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1789. host_time_us, device_time_us, offset);
  1790. low = offset & 0xFFFFFFFF;
  1791. high = offset >> 32;
  1792. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1793. force_wake_put:
  1794. cnss_pci_force_wake_put(pci_priv);
  1795. allow_l1:
  1796. cnss_pci_allow_l1(dev);
  1797. out:
  1798. return ret;
  1799. }
  1800. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1801. {
  1802. struct cnss_pci_data *pci_priv =
  1803. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1804. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1805. unsigned int time_sync_period_ms =
  1806. plat_priv->ctrl_params.time_sync_period;
  1807. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1808. cnss_pr_dbg("Time sync is disabled\n");
  1809. return;
  1810. }
  1811. if (!time_sync_period_ms) {
  1812. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1813. return;
  1814. }
  1815. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1816. return;
  1817. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1818. goto runtime_pm_put;
  1819. mutex_lock(&pci_priv->bus_lock);
  1820. cnss_pci_update_timestamp(pci_priv);
  1821. mutex_unlock(&pci_priv->bus_lock);
  1822. schedule_delayed_work(&pci_priv->time_sync_work,
  1823. msecs_to_jiffies(time_sync_period_ms));
  1824. runtime_pm_put:
  1825. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1826. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1827. }
  1828. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1829. {
  1830. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1831. switch (pci_priv->device_id) {
  1832. case QCA6390_DEVICE_ID:
  1833. case QCA6490_DEVICE_ID:
  1834. case KIWI_DEVICE_ID:
  1835. break;
  1836. default:
  1837. return -EOPNOTSUPP;
  1838. }
  1839. if (!plat_priv->device_freq_hz) {
  1840. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1841. return -EINVAL;
  1842. }
  1843. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1844. return 0;
  1845. }
  1846. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1847. {
  1848. switch (pci_priv->device_id) {
  1849. case QCA6390_DEVICE_ID:
  1850. case QCA6490_DEVICE_ID:
  1851. case KIWI_DEVICE_ID:
  1852. break;
  1853. default:
  1854. return;
  1855. }
  1856. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1857. }
  1858. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1859. {
  1860. int ret = 0;
  1861. struct cnss_plat_data *plat_priv;
  1862. if (!pci_priv)
  1863. return -ENODEV;
  1864. plat_priv = pci_priv->plat_priv;
  1865. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1866. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1867. cnss_pr_dbg("Skip driver probe\n");
  1868. goto out;
  1869. }
  1870. if (!pci_priv->driver_ops) {
  1871. cnss_pr_err("driver_ops is NULL\n");
  1872. ret = -EINVAL;
  1873. goto out;
  1874. }
  1875. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1876. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1877. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  1878. pci_priv->pci_device_id);
  1879. if (ret) {
  1880. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  1881. ret);
  1882. goto out;
  1883. }
  1884. complete(&plat_priv->recovery_complete);
  1885. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  1886. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  1887. pci_priv->pci_device_id);
  1888. if (ret) {
  1889. cnss_pr_err("Failed to probe host driver, err = %d\n",
  1890. ret);
  1891. goto out;
  1892. }
  1893. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  1894. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1895. complete_all(&plat_priv->power_up_complete);
  1896. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  1897. &plat_priv->driver_state)) {
  1898. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  1899. pci_priv->pci_device_id);
  1900. if (ret) {
  1901. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  1902. ret);
  1903. plat_priv->power_up_error = ret;
  1904. complete_all(&plat_priv->power_up_complete);
  1905. goto out;
  1906. }
  1907. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  1908. complete_all(&plat_priv->power_up_complete);
  1909. } else {
  1910. complete(&plat_priv->power_up_complete);
  1911. }
  1912. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  1913. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1914. __pm_relax(plat_priv->recovery_ws);
  1915. }
  1916. cnss_pci_start_time_sync_update(pci_priv);
  1917. return 0;
  1918. out:
  1919. return ret;
  1920. }
  1921. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  1922. {
  1923. struct cnss_plat_data *plat_priv;
  1924. int ret;
  1925. if (!pci_priv)
  1926. return -ENODEV;
  1927. plat_priv = pci_priv->plat_priv;
  1928. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  1929. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  1930. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1931. cnss_pr_dbg("Skip driver remove\n");
  1932. return 0;
  1933. }
  1934. if (!pci_priv->driver_ops) {
  1935. cnss_pr_err("driver_ops is NULL\n");
  1936. return -EINVAL;
  1937. }
  1938. cnss_pci_stop_time_sync_update(pci_priv);
  1939. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1940. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1941. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  1942. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  1943. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  1944. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1945. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  1946. &plat_priv->driver_state)) {
  1947. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  1948. if (ret == -EAGAIN) {
  1949. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  1950. &plat_priv->driver_state);
  1951. return ret;
  1952. }
  1953. }
  1954. plat_priv->get_info_cb_ctx = NULL;
  1955. plat_priv->get_info_cb = NULL;
  1956. return 0;
  1957. }
  1958. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  1959. int modem_current_status)
  1960. {
  1961. struct cnss_wlan_driver *driver_ops;
  1962. if (!pci_priv)
  1963. return -ENODEV;
  1964. driver_ops = pci_priv->driver_ops;
  1965. if (!driver_ops || !driver_ops->modem_status)
  1966. return -EINVAL;
  1967. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  1968. return 0;
  1969. }
  1970. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  1971. enum cnss_driver_status status)
  1972. {
  1973. struct cnss_wlan_driver *driver_ops;
  1974. if (!pci_priv)
  1975. return -ENODEV;
  1976. driver_ops = pci_priv->driver_ops;
  1977. if (!driver_ops || !driver_ops->update_status)
  1978. return -EINVAL;
  1979. cnss_pr_dbg("Update driver status: %d\n", status);
  1980. driver_ops->update_status(pci_priv->pci_dev, status);
  1981. return 0;
  1982. }
  1983. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  1984. struct cnss_misc_reg *misc_reg,
  1985. u32 misc_reg_size,
  1986. char *reg_name)
  1987. {
  1988. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1989. bool do_force_wake_put = true;
  1990. int i;
  1991. if (!misc_reg)
  1992. return;
  1993. if (in_interrupt() || irqs_disabled())
  1994. return;
  1995. if (cnss_pci_check_link_status(pci_priv))
  1996. return;
  1997. if (cnss_pci_force_wake_get(pci_priv)) {
  1998. /* Continue to dump when device has entered RDDM already */
  1999. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2000. return;
  2001. do_force_wake_put = false;
  2002. }
  2003. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2004. for (i = 0; i < misc_reg_size; i++) {
  2005. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2006. &misc_reg[i].dev_mask))
  2007. continue;
  2008. if (misc_reg[i].wr) {
  2009. if (misc_reg[i].offset ==
  2010. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2011. i >= 1)
  2012. misc_reg[i].val =
  2013. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2014. misc_reg[i - 1].val;
  2015. if (cnss_pci_reg_write(pci_priv,
  2016. misc_reg[i].offset,
  2017. misc_reg[i].val))
  2018. goto force_wake_put;
  2019. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2020. misc_reg[i].val,
  2021. misc_reg[i].offset);
  2022. } else {
  2023. if (cnss_pci_reg_read(pci_priv,
  2024. misc_reg[i].offset,
  2025. &misc_reg[i].val))
  2026. goto force_wake_put;
  2027. }
  2028. }
  2029. force_wake_put:
  2030. if (do_force_wake_put)
  2031. cnss_pci_force_wake_put(pci_priv);
  2032. }
  2033. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2034. {
  2035. if (in_interrupt() || irqs_disabled())
  2036. return;
  2037. if (cnss_pci_check_link_status(pci_priv))
  2038. return;
  2039. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2040. WCSS_REG_SIZE, "wcss");
  2041. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2042. PCIE_REG_SIZE, "pcie");
  2043. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2044. WLAON_REG_SIZE, "wlaon");
  2045. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2046. SYSPM_REG_SIZE, "syspm");
  2047. }
  2048. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2049. {
  2050. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2051. u32 reg_offset;
  2052. bool do_force_wake_put = true;
  2053. if (in_interrupt() || irqs_disabled())
  2054. return;
  2055. if (cnss_pci_check_link_status(pci_priv))
  2056. return;
  2057. if (!pci_priv->debug_reg) {
  2058. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2059. sizeof(*pci_priv->debug_reg)
  2060. * array_size, GFP_KERNEL);
  2061. if (!pci_priv->debug_reg)
  2062. return;
  2063. }
  2064. if (cnss_pci_force_wake_get(pci_priv))
  2065. do_force_wake_put = false;
  2066. cnss_pr_dbg("Start to dump shadow registers\n");
  2067. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2068. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2069. pci_priv->debug_reg[j].offset = reg_offset;
  2070. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2071. &pci_priv->debug_reg[j].val))
  2072. goto force_wake_put;
  2073. }
  2074. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2075. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2076. pci_priv->debug_reg[j].offset = reg_offset;
  2077. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2078. &pci_priv->debug_reg[j].val))
  2079. goto force_wake_put;
  2080. }
  2081. force_wake_put:
  2082. if (do_force_wake_put)
  2083. cnss_pci_force_wake_put(pci_priv);
  2084. }
  2085. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2086. {
  2087. int ret = 0;
  2088. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2089. ret = cnss_power_on_device(plat_priv);
  2090. if (ret) {
  2091. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2092. goto out;
  2093. }
  2094. ret = cnss_resume_pci_link(pci_priv);
  2095. if (ret) {
  2096. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2097. goto power_off;
  2098. }
  2099. ret = cnss_pci_call_driver_probe(pci_priv);
  2100. if (ret)
  2101. goto suspend_link;
  2102. return 0;
  2103. suspend_link:
  2104. cnss_suspend_pci_link(pci_priv);
  2105. power_off:
  2106. cnss_power_off_device(plat_priv);
  2107. out:
  2108. return ret;
  2109. }
  2110. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2111. {
  2112. int ret = 0;
  2113. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2114. cnss_pci_pm_runtime_resume(pci_priv);
  2115. ret = cnss_pci_call_driver_remove(pci_priv);
  2116. if (ret == -EAGAIN)
  2117. goto out;
  2118. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2119. CNSS_BUS_WIDTH_NONE);
  2120. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2121. cnss_pci_set_auto_suspended(pci_priv, 0);
  2122. ret = cnss_suspend_pci_link(pci_priv);
  2123. if (ret)
  2124. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2125. cnss_power_off_device(plat_priv);
  2126. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2127. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2128. out:
  2129. return ret;
  2130. }
  2131. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2132. {
  2133. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2134. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2135. }
  2136. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2137. {
  2138. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2139. struct cnss_ramdump_info *ramdump_info;
  2140. ramdump_info = &plat_priv->ramdump_info;
  2141. if (!ramdump_info->ramdump_size)
  2142. return -EINVAL;
  2143. return cnss_do_ramdump(plat_priv);
  2144. }
  2145. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2146. {
  2147. struct cnss_pci_data *pci_priv;
  2148. struct cnss_wlan_driver *driver_ops;
  2149. pci_priv = plat_priv->bus_priv;
  2150. driver_ops = pci_priv->driver_ops;
  2151. if (driver_ops && driver_ops->get_driver_mode) {
  2152. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2153. cnss_pci_update_fw_name(pci_priv);
  2154. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2155. }
  2156. }
  2157. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2158. {
  2159. int ret = 0;
  2160. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2161. unsigned int timeout;
  2162. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2163. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2164. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2165. cnss_pci_clear_dump_info(pci_priv);
  2166. cnss_pci_power_off_mhi(pci_priv);
  2167. cnss_suspend_pci_link(pci_priv);
  2168. cnss_pci_deinit_mhi(pci_priv);
  2169. cnss_power_off_device(plat_priv);
  2170. }
  2171. /* Clear QMI send usage count during every power up */
  2172. pci_priv->qmi_send_usage_count = 0;
  2173. plat_priv->power_up_error = 0;
  2174. cnss_get_driver_mode_update_fw_name(plat_priv);
  2175. retry:
  2176. ret = cnss_power_on_device(plat_priv);
  2177. if (ret) {
  2178. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2179. goto out;
  2180. }
  2181. ret = cnss_resume_pci_link(pci_priv);
  2182. if (ret) {
  2183. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2184. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2185. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2186. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2187. &plat_priv->ctrl_params.quirks)) {
  2188. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2189. ret = 0;
  2190. goto out;
  2191. }
  2192. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2193. cnss_power_off_device(plat_priv);
  2194. /* Force toggle BT_EN GPIO low */
  2195. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2196. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2197. retry, bt_en_gpio);
  2198. if (bt_en_gpio >= 0)
  2199. gpio_direction_output(bt_en_gpio, 0);
  2200. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2201. gpio_get_value(bt_en_gpio));
  2202. }
  2203. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2204. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2205. cnss_get_input_gpio_value(plat_priv,
  2206. sw_ctrl_gpio));
  2207. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2208. goto retry;
  2209. }
  2210. /* Assert when it reaches maximum retries */
  2211. CNSS_ASSERT(0);
  2212. goto power_off;
  2213. }
  2214. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2215. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2216. ret = cnss_pci_start_mhi(pci_priv);
  2217. if (ret) {
  2218. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2219. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2220. !pci_priv->pci_link_down_ind && timeout) {
  2221. /* Start recovery directly for MHI start failures */
  2222. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2223. CNSS_REASON_DEFAULT);
  2224. }
  2225. return 0;
  2226. }
  2227. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2228. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2229. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2230. return 0;
  2231. }
  2232. cnss_set_pin_connect_status(plat_priv);
  2233. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2234. ret = cnss_pci_call_driver_probe(pci_priv);
  2235. if (ret)
  2236. goto stop_mhi;
  2237. } else if (timeout) {
  2238. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2239. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2240. else
  2241. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2242. mod_timer(&plat_priv->fw_boot_timer,
  2243. jiffies + msecs_to_jiffies(timeout));
  2244. }
  2245. return 0;
  2246. stop_mhi:
  2247. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2248. cnss_pci_power_off_mhi(pci_priv);
  2249. cnss_suspend_pci_link(pci_priv);
  2250. cnss_pci_deinit_mhi(pci_priv);
  2251. power_off:
  2252. cnss_power_off_device(plat_priv);
  2253. out:
  2254. return ret;
  2255. }
  2256. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2257. {
  2258. int ret = 0;
  2259. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2260. int do_force_wake = true;
  2261. cnss_pci_pm_runtime_resume(pci_priv);
  2262. ret = cnss_pci_call_driver_remove(pci_priv);
  2263. if (ret == -EAGAIN)
  2264. goto out;
  2265. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2266. CNSS_BUS_WIDTH_NONE);
  2267. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2268. cnss_pci_set_auto_suspended(pci_priv, 0);
  2269. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2270. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2271. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2272. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2273. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2274. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2275. del_timer(&pci_priv->dev_rddm_timer);
  2276. cnss_pci_collect_dump_info(pci_priv, false);
  2277. CNSS_ASSERT(0);
  2278. }
  2279. if (!cnss_is_device_powered_on(plat_priv)) {
  2280. cnss_pr_dbg("Device is already powered off, ignore\n");
  2281. goto skip_power_off;
  2282. }
  2283. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2284. do_force_wake = false;
  2285. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2286. /* FBC image will be freed after powering off MHI, so skip
  2287. * if RAM dump data is still valid.
  2288. */
  2289. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2290. goto skip_power_off;
  2291. cnss_pci_power_off_mhi(pci_priv);
  2292. ret = cnss_suspend_pci_link(pci_priv);
  2293. if (ret)
  2294. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2295. cnss_pci_deinit_mhi(pci_priv);
  2296. cnss_power_off_device(plat_priv);
  2297. skip_power_off:
  2298. pci_priv->remap_window = 0;
  2299. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2300. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2301. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2302. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2303. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2304. pci_priv->pci_link_down_ind = false;
  2305. }
  2306. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2307. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2308. out:
  2309. return ret;
  2310. }
  2311. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2312. {
  2313. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2314. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2315. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2316. plat_priv->driver_state);
  2317. cnss_pci_collect_dump_info(pci_priv, true);
  2318. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2319. }
  2320. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2321. {
  2322. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2323. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2324. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2325. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2326. int ret = 0;
  2327. if (!info_v2->dump_data_valid || !dump_seg ||
  2328. dump_data->nentries == 0)
  2329. return 0;
  2330. ret = cnss_do_elf_ramdump(plat_priv);
  2331. cnss_pci_clear_dump_info(pci_priv);
  2332. cnss_pci_power_off_mhi(pci_priv);
  2333. cnss_suspend_pci_link(pci_priv);
  2334. cnss_pci_deinit_mhi(pci_priv);
  2335. cnss_power_off_device(plat_priv);
  2336. return ret;
  2337. }
  2338. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2339. {
  2340. int ret = 0;
  2341. if (!pci_priv) {
  2342. cnss_pr_err("pci_priv is NULL\n");
  2343. return -ENODEV;
  2344. }
  2345. switch (pci_priv->device_id) {
  2346. case QCA6174_DEVICE_ID:
  2347. ret = cnss_qca6174_powerup(pci_priv);
  2348. break;
  2349. case QCA6290_DEVICE_ID:
  2350. case QCA6390_DEVICE_ID:
  2351. case QCA6490_DEVICE_ID:
  2352. case KIWI_DEVICE_ID:
  2353. ret = cnss_qca6290_powerup(pci_priv);
  2354. break;
  2355. default:
  2356. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2357. pci_priv->device_id);
  2358. ret = -ENODEV;
  2359. }
  2360. return ret;
  2361. }
  2362. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2363. {
  2364. int ret = 0;
  2365. if (!pci_priv) {
  2366. cnss_pr_err("pci_priv is NULL\n");
  2367. return -ENODEV;
  2368. }
  2369. switch (pci_priv->device_id) {
  2370. case QCA6174_DEVICE_ID:
  2371. ret = cnss_qca6174_shutdown(pci_priv);
  2372. break;
  2373. case QCA6290_DEVICE_ID:
  2374. case QCA6390_DEVICE_ID:
  2375. case QCA6490_DEVICE_ID:
  2376. case KIWI_DEVICE_ID:
  2377. ret = cnss_qca6290_shutdown(pci_priv);
  2378. break;
  2379. default:
  2380. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2381. pci_priv->device_id);
  2382. ret = -ENODEV;
  2383. }
  2384. return ret;
  2385. }
  2386. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2387. {
  2388. int ret = 0;
  2389. if (!pci_priv) {
  2390. cnss_pr_err("pci_priv is NULL\n");
  2391. return -ENODEV;
  2392. }
  2393. switch (pci_priv->device_id) {
  2394. case QCA6174_DEVICE_ID:
  2395. cnss_qca6174_crash_shutdown(pci_priv);
  2396. break;
  2397. case QCA6290_DEVICE_ID:
  2398. case QCA6390_DEVICE_ID:
  2399. case QCA6490_DEVICE_ID:
  2400. case KIWI_DEVICE_ID:
  2401. cnss_qca6290_crash_shutdown(pci_priv);
  2402. break;
  2403. default:
  2404. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2405. pci_priv->device_id);
  2406. ret = -ENODEV;
  2407. }
  2408. return ret;
  2409. }
  2410. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2411. {
  2412. int ret = 0;
  2413. if (!pci_priv) {
  2414. cnss_pr_err("pci_priv is NULL\n");
  2415. return -ENODEV;
  2416. }
  2417. switch (pci_priv->device_id) {
  2418. case QCA6174_DEVICE_ID:
  2419. ret = cnss_qca6174_ramdump(pci_priv);
  2420. break;
  2421. case QCA6290_DEVICE_ID:
  2422. case QCA6390_DEVICE_ID:
  2423. case QCA6490_DEVICE_ID:
  2424. case KIWI_DEVICE_ID:
  2425. ret = cnss_qca6290_ramdump(pci_priv);
  2426. break;
  2427. default:
  2428. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2429. pci_priv->device_id);
  2430. ret = -ENODEV;
  2431. }
  2432. return ret;
  2433. }
  2434. int cnss_pci_is_drv_connected(struct device *dev)
  2435. {
  2436. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2437. if (!pci_priv)
  2438. return -ENODEV;
  2439. return pci_priv->drv_connected_last;
  2440. }
  2441. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2442. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2443. {
  2444. struct cnss_plat_data *plat_priv =
  2445. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2446. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2447. struct cnss_cal_info *cal_info;
  2448. unsigned int timeout;
  2449. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2450. goto reg_driver;
  2451. } else {
  2452. if (plat_priv->charger_mode) {
  2453. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2454. return;
  2455. }
  2456. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2457. &plat_priv->driver_state)) {
  2458. timeout = cnss_get_timeout(plat_priv,
  2459. CNSS_TIMEOUT_CALIBRATION);
  2460. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2461. timeout / 1000);
  2462. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2463. msecs_to_jiffies(timeout));
  2464. return;
  2465. }
  2466. del_timer(&plat_priv->fw_boot_timer);
  2467. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2468. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2469. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2470. CNSS_ASSERT(0);
  2471. }
  2472. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2473. if (!cal_info)
  2474. return;
  2475. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2476. cnss_driver_event_post(plat_priv,
  2477. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2478. 0, cal_info);
  2479. }
  2480. reg_driver:
  2481. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2482. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2483. return;
  2484. }
  2485. reinit_completion(&plat_priv->power_up_complete);
  2486. cnss_driver_event_post(plat_priv,
  2487. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2488. CNSS_EVENT_SYNC_UNKILLABLE,
  2489. pci_priv->driver_ops);
  2490. }
  2491. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2492. {
  2493. int ret = 0;
  2494. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2495. struct cnss_pci_data *pci_priv;
  2496. const struct pci_device_id *id_table = driver_ops->id_table;
  2497. unsigned int timeout;
  2498. if (!cnss_check_driver_loading_allowed()) {
  2499. cnss_pr_info("No cnss2 dtsi entry present");
  2500. return -ENODEV;
  2501. }
  2502. if (!plat_priv) {
  2503. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2504. return -EAGAIN;
  2505. }
  2506. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2507. cnss_pr_info("pci probe not yet done for register driver\n");
  2508. return -EAGAIN;
  2509. }
  2510. pci_priv = plat_priv->bus_priv;
  2511. if (pci_priv->driver_ops) {
  2512. cnss_pr_err("Driver has already registered\n");
  2513. return -EEXIST;
  2514. }
  2515. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2516. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2517. return -EINVAL;
  2518. }
  2519. if (!id_table || !pci_dev_present(id_table)) {
  2520. /* id_table pointer will move from pci_dev_present(),
  2521. * so check again using local pointer.
  2522. */
  2523. id_table = driver_ops->id_table;
  2524. while (id_table && id_table->vendor) {
  2525. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2526. id_table->device);
  2527. id_table++;
  2528. }
  2529. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2530. pci_priv->device_id);
  2531. return -ENODEV;
  2532. }
  2533. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2534. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2535. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2536. driver_ops->chip_version,
  2537. plat_priv->device_version.major_version);
  2538. return -ENODEV;
  2539. }
  2540. cnss_get_driver_mode_update_fw_name(plat_priv);
  2541. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2542. if (!plat_priv->cbc_enabled ||
  2543. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2544. goto register_driver;
  2545. pci_priv->driver_ops = driver_ops;
  2546. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2547. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2548. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2549. * until CBC is complete
  2550. */
  2551. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2552. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2553. cnss_wlan_reg_driver_work);
  2554. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2555. msecs_to_jiffies(timeout));
  2556. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2557. return 0;
  2558. register_driver:
  2559. reinit_completion(&plat_priv->power_up_complete);
  2560. ret = cnss_driver_event_post(plat_priv,
  2561. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2562. CNSS_EVENT_SYNC_UNKILLABLE,
  2563. driver_ops);
  2564. return ret;
  2565. }
  2566. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2567. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2568. {
  2569. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2570. int ret = 0;
  2571. unsigned int timeout;
  2572. if (!plat_priv) {
  2573. cnss_pr_err("plat_priv is NULL\n");
  2574. return;
  2575. }
  2576. mutex_lock(&plat_priv->driver_ops_lock);
  2577. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2578. goto skip_wait_power_up;
  2579. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2580. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2581. msecs_to_jiffies(timeout));
  2582. if (!ret) {
  2583. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2584. timeout);
  2585. CNSS_ASSERT(0);
  2586. }
  2587. skip_wait_power_up:
  2588. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2589. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2590. goto skip_wait_recovery;
  2591. reinit_completion(&plat_priv->recovery_complete);
  2592. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2593. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2594. msecs_to_jiffies(timeout));
  2595. if (!ret) {
  2596. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2597. timeout);
  2598. CNSS_ASSERT(0);
  2599. }
  2600. skip_wait_recovery:
  2601. cnss_driver_event_post(plat_priv,
  2602. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2603. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2604. mutex_unlock(&plat_priv->driver_ops_lock);
  2605. }
  2606. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2607. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2608. void *data)
  2609. {
  2610. int ret = 0;
  2611. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2612. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2613. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2614. return -EINVAL;
  2615. }
  2616. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2617. pci_priv->driver_ops = data;
  2618. ret = cnss_pci_dev_powerup(pci_priv);
  2619. if (ret) {
  2620. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2621. pci_priv->driver_ops = NULL;
  2622. }
  2623. return ret;
  2624. }
  2625. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2626. {
  2627. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2628. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2629. cnss_pci_dev_shutdown(pci_priv);
  2630. pci_priv->driver_ops = NULL;
  2631. return 0;
  2632. }
  2633. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2634. {
  2635. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2636. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2637. int ret = 0;
  2638. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2639. if (driver_ops && driver_ops->suspend) {
  2640. ret = driver_ops->suspend(pci_dev, state);
  2641. if (ret) {
  2642. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2643. ret);
  2644. ret = -EAGAIN;
  2645. }
  2646. }
  2647. return ret;
  2648. }
  2649. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2650. {
  2651. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2652. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2653. int ret = 0;
  2654. if (driver_ops && driver_ops->resume) {
  2655. ret = driver_ops->resume(pci_dev);
  2656. if (ret)
  2657. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2658. ret);
  2659. }
  2660. return ret;
  2661. }
  2662. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2663. {
  2664. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2665. int ret = 0;
  2666. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2667. goto out;
  2668. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2669. ret = -EAGAIN;
  2670. goto out;
  2671. }
  2672. if (pci_priv->drv_connected_last)
  2673. goto skip_disable_pci;
  2674. pci_clear_master(pci_dev);
  2675. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2676. pci_disable_device(pci_dev);
  2677. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2678. if (ret)
  2679. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2680. skip_disable_pci:
  2681. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2682. ret = -EAGAIN;
  2683. goto resume_mhi;
  2684. }
  2685. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2686. return 0;
  2687. resume_mhi:
  2688. if (!pci_is_enabled(pci_dev))
  2689. if (pci_enable_device(pci_dev))
  2690. cnss_pr_err("Failed to enable PCI device\n");
  2691. if (pci_priv->saved_state)
  2692. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2693. pci_set_master(pci_dev);
  2694. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2695. out:
  2696. return ret;
  2697. }
  2698. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2699. {
  2700. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2701. int ret = 0;
  2702. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2703. goto out;
  2704. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2705. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2706. cnss_pci_link_down(&pci_dev->dev);
  2707. ret = -EAGAIN;
  2708. goto out;
  2709. }
  2710. pci_priv->pci_link_state = PCI_LINK_UP;
  2711. if (pci_priv->drv_connected_last)
  2712. goto skip_enable_pci;
  2713. ret = pci_enable_device(pci_dev);
  2714. if (ret) {
  2715. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2716. ret);
  2717. goto out;
  2718. }
  2719. if (pci_priv->saved_state)
  2720. cnss_set_pci_config_space(pci_priv,
  2721. RESTORE_PCI_CONFIG_SPACE);
  2722. pci_set_master(pci_dev);
  2723. skip_enable_pci:
  2724. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2725. out:
  2726. return ret;
  2727. }
  2728. static int cnss_pci_suspend(struct device *dev)
  2729. {
  2730. int ret = 0;
  2731. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2732. struct cnss_plat_data *plat_priv;
  2733. if (!pci_priv)
  2734. goto out;
  2735. plat_priv = pci_priv->plat_priv;
  2736. if (!plat_priv)
  2737. goto out;
  2738. if (!cnss_is_device_powered_on(plat_priv))
  2739. goto out;
  2740. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2741. pci_priv->drv_supported) {
  2742. pci_priv->drv_connected_last =
  2743. cnss_pci_get_drv_connected(pci_priv);
  2744. if (!pci_priv->drv_connected_last) {
  2745. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2746. ret = -EAGAIN;
  2747. goto out;
  2748. }
  2749. }
  2750. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2751. ret = cnss_pci_suspend_driver(pci_priv);
  2752. if (ret)
  2753. goto clear_flag;
  2754. if (!pci_priv->disable_pc) {
  2755. mutex_lock(&pci_priv->bus_lock);
  2756. ret = cnss_pci_suspend_bus(pci_priv);
  2757. mutex_unlock(&pci_priv->bus_lock);
  2758. if (ret)
  2759. goto resume_driver;
  2760. }
  2761. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2762. return 0;
  2763. resume_driver:
  2764. cnss_pci_resume_driver(pci_priv);
  2765. clear_flag:
  2766. pci_priv->drv_connected_last = 0;
  2767. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2768. out:
  2769. return ret;
  2770. }
  2771. static int cnss_pci_resume(struct device *dev)
  2772. {
  2773. int ret = 0;
  2774. struct pci_dev *pci_dev = to_pci_dev(dev);
  2775. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2776. struct cnss_plat_data *plat_priv;
  2777. if (!pci_priv)
  2778. goto out;
  2779. plat_priv = pci_priv->plat_priv;
  2780. if (!plat_priv)
  2781. goto out;
  2782. if (pci_priv->pci_link_down_ind)
  2783. goto out;
  2784. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2785. goto out;
  2786. if (!pci_priv->disable_pc) {
  2787. ret = cnss_pci_resume_bus(pci_priv);
  2788. if (ret)
  2789. goto out;
  2790. }
  2791. ret = cnss_pci_resume_driver(pci_priv);
  2792. pci_priv->drv_connected_last = 0;
  2793. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2794. out:
  2795. return ret;
  2796. }
  2797. static int cnss_pci_suspend_noirq(struct device *dev)
  2798. {
  2799. int ret = 0;
  2800. struct pci_dev *pci_dev = to_pci_dev(dev);
  2801. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2802. struct cnss_wlan_driver *driver_ops;
  2803. if (!pci_priv)
  2804. goto out;
  2805. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2806. goto out;
  2807. driver_ops = pci_priv->driver_ops;
  2808. if (driver_ops && driver_ops->suspend_noirq)
  2809. ret = driver_ops->suspend_noirq(pci_dev);
  2810. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2811. !pci_priv->plat_priv->use_pm_domain)
  2812. pci_save_state(pci_dev);
  2813. out:
  2814. return ret;
  2815. }
  2816. static int cnss_pci_resume_noirq(struct device *dev)
  2817. {
  2818. int ret = 0;
  2819. struct pci_dev *pci_dev = to_pci_dev(dev);
  2820. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2821. struct cnss_wlan_driver *driver_ops;
  2822. if (!pci_priv)
  2823. goto out;
  2824. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2825. goto out;
  2826. driver_ops = pci_priv->driver_ops;
  2827. if (driver_ops && driver_ops->resume_noirq &&
  2828. !pci_priv->pci_link_down_ind)
  2829. ret = driver_ops->resume_noirq(pci_dev);
  2830. out:
  2831. return ret;
  2832. }
  2833. static int cnss_pci_runtime_suspend(struct device *dev)
  2834. {
  2835. int ret = 0;
  2836. struct pci_dev *pci_dev = to_pci_dev(dev);
  2837. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2838. struct cnss_plat_data *plat_priv;
  2839. struct cnss_wlan_driver *driver_ops;
  2840. if (!pci_priv)
  2841. return -EAGAIN;
  2842. plat_priv = pci_priv->plat_priv;
  2843. if (!plat_priv)
  2844. return -EAGAIN;
  2845. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2846. return -EAGAIN;
  2847. if (pci_priv->pci_link_down_ind) {
  2848. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2849. return -EAGAIN;
  2850. }
  2851. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2852. pci_priv->drv_supported) {
  2853. pci_priv->drv_connected_last =
  2854. cnss_pci_get_drv_connected(pci_priv);
  2855. if (!pci_priv->drv_connected_last) {
  2856. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2857. return -EAGAIN;
  2858. }
  2859. }
  2860. cnss_pr_vdbg("Runtime suspend start\n");
  2861. driver_ops = pci_priv->driver_ops;
  2862. if (driver_ops && driver_ops->runtime_ops &&
  2863. driver_ops->runtime_ops->runtime_suspend)
  2864. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  2865. else
  2866. ret = cnss_auto_suspend(dev);
  2867. if (ret)
  2868. pci_priv->drv_connected_last = 0;
  2869. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  2870. return ret;
  2871. }
  2872. static int cnss_pci_runtime_resume(struct device *dev)
  2873. {
  2874. int ret = 0;
  2875. struct pci_dev *pci_dev = to_pci_dev(dev);
  2876. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2877. struct cnss_wlan_driver *driver_ops;
  2878. if (!pci_priv)
  2879. return -EAGAIN;
  2880. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2881. return -EAGAIN;
  2882. if (pci_priv->pci_link_down_ind) {
  2883. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2884. return -EAGAIN;
  2885. }
  2886. cnss_pr_vdbg("Runtime resume start\n");
  2887. driver_ops = pci_priv->driver_ops;
  2888. if (driver_ops && driver_ops->runtime_ops &&
  2889. driver_ops->runtime_ops->runtime_resume)
  2890. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  2891. else
  2892. ret = cnss_auto_resume(dev);
  2893. if (!ret)
  2894. pci_priv->drv_connected_last = 0;
  2895. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  2896. return ret;
  2897. }
  2898. static int cnss_pci_runtime_idle(struct device *dev)
  2899. {
  2900. cnss_pr_vdbg("Runtime idle\n");
  2901. pm_request_autosuspend(dev);
  2902. return -EBUSY;
  2903. }
  2904. int cnss_wlan_pm_control(struct device *dev, bool vote)
  2905. {
  2906. struct pci_dev *pci_dev = to_pci_dev(dev);
  2907. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2908. int ret = 0;
  2909. if (!pci_priv)
  2910. return -ENODEV;
  2911. ret = cnss_pci_disable_pc(pci_priv, vote);
  2912. if (ret)
  2913. return ret;
  2914. pci_priv->disable_pc = vote;
  2915. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  2916. return 0;
  2917. }
  2918. EXPORT_SYMBOL(cnss_wlan_pm_control);
  2919. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  2920. enum cnss_rtpm_id id)
  2921. {
  2922. if (id >= RTPM_ID_MAX)
  2923. return;
  2924. atomic_inc(&pci_priv->pm_stats.runtime_get);
  2925. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  2926. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  2927. cnss_get_host_timestamp(pci_priv->plat_priv);
  2928. }
  2929. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  2930. enum cnss_rtpm_id id)
  2931. {
  2932. if (id >= RTPM_ID_MAX)
  2933. return;
  2934. atomic_inc(&pci_priv->pm_stats.runtime_put);
  2935. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  2936. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  2937. cnss_get_host_timestamp(pci_priv->plat_priv);
  2938. }
  2939. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  2940. {
  2941. struct device *dev;
  2942. if (!pci_priv)
  2943. return;
  2944. dev = &pci_priv->pci_dev->dev;
  2945. cnss_pr_dbg("Runtime PM usage count: %d\n",
  2946. atomic_read(&dev->power.usage_count));
  2947. }
  2948. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  2949. {
  2950. struct device *dev;
  2951. enum rpm_status status;
  2952. if (!pci_priv)
  2953. return -ENODEV;
  2954. dev = &pci_priv->pci_dev->dev;
  2955. status = dev->power.runtime_status;
  2956. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  2957. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  2958. (void *)_RET_IP_);
  2959. return pm_request_resume(dev);
  2960. }
  2961. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  2962. {
  2963. struct device *dev;
  2964. enum rpm_status status;
  2965. if (!pci_priv)
  2966. return -ENODEV;
  2967. dev = &pci_priv->pci_dev->dev;
  2968. status = dev->power.runtime_status;
  2969. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  2970. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  2971. (void *)_RET_IP_);
  2972. return pm_runtime_resume(dev);
  2973. }
  2974. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  2975. enum cnss_rtpm_id id)
  2976. {
  2977. struct device *dev;
  2978. enum rpm_status status;
  2979. if (!pci_priv)
  2980. return -ENODEV;
  2981. dev = &pci_priv->pci_dev->dev;
  2982. status = dev->power.runtime_status;
  2983. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  2984. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  2985. (void *)_RET_IP_);
  2986. cnss_pci_pm_runtime_get_record(pci_priv, id);
  2987. return pm_runtime_get(dev);
  2988. }
  2989. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  2990. enum cnss_rtpm_id id)
  2991. {
  2992. struct device *dev;
  2993. enum rpm_status status;
  2994. if (!pci_priv)
  2995. return -ENODEV;
  2996. dev = &pci_priv->pci_dev->dev;
  2997. status = dev->power.runtime_status;
  2998. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  2999. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3000. (void *)_RET_IP_);
  3001. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3002. return pm_runtime_get_sync(dev);
  3003. }
  3004. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3005. enum cnss_rtpm_id id)
  3006. {
  3007. if (!pci_priv)
  3008. return;
  3009. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3010. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3011. }
  3012. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3013. enum cnss_rtpm_id id)
  3014. {
  3015. struct device *dev;
  3016. if (!pci_priv)
  3017. return -ENODEV;
  3018. dev = &pci_priv->pci_dev->dev;
  3019. if (atomic_read(&dev->power.usage_count) == 0) {
  3020. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3021. return -EINVAL;
  3022. }
  3023. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3024. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3025. }
  3026. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3027. enum cnss_rtpm_id id)
  3028. {
  3029. struct device *dev;
  3030. if (!pci_priv)
  3031. return;
  3032. dev = &pci_priv->pci_dev->dev;
  3033. if (atomic_read(&dev->power.usage_count) == 0) {
  3034. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3035. return;
  3036. }
  3037. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3038. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3039. }
  3040. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3041. {
  3042. if (!pci_priv)
  3043. return;
  3044. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3045. }
  3046. int cnss_auto_suspend(struct device *dev)
  3047. {
  3048. int ret = 0;
  3049. struct pci_dev *pci_dev = to_pci_dev(dev);
  3050. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3051. struct cnss_plat_data *plat_priv;
  3052. if (!pci_priv)
  3053. return -ENODEV;
  3054. plat_priv = pci_priv->plat_priv;
  3055. if (!plat_priv)
  3056. return -ENODEV;
  3057. mutex_lock(&pci_priv->bus_lock);
  3058. if (!pci_priv->qmi_send_usage_count) {
  3059. ret = cnss_pci_suspend_bus(pci_priv);
  3060. if (ret) {
  3061. mutex_unlock(&pci_priv->bus_lock);
  3062. return ret;
  3063. }
  3064. }
  3065. cnss_pci_set_auto_suspended(pci_priv, 1);
  3066. mutex_unlock(&pci_priv->bus_lock);
  3067. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3068. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3069. * current_bw_vote as in resume path we should vote for last used
  3070. * bandwidth vote. Also ignore error if bw voting is not setup.
  3071. */
  3072. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3073. return 0;
  3074. }
  3075. EXPORT_SYMBOL(cnss_auto_suspend);
  3076. int cnss_auto_resume(struct device *dev)
  3077. {
  3078. int ret = 0;
  3079. struct pci_dev *pci_dev = to_pci_dev(dev);
  3080. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3081. struct cnss_plat_data *plat_priv;
  3082. if (!pci_priv)
  3083. return -ENODEV;
  3084. plat_priv = pci_priv->plat_priv;
  3085. if (!plat_priv)
  3086. return -ENODEV;
  3087. mutex_lock(&pci_priv->bus_lock);
  3088. ret = cnss_pci_resume_bus(pci_priv);
  3089. if (ret) {
  3090. mutex_unlock(&pci_priv->bus_lock);
  3091. return ret;
  3092. }
  3093. cnss_pci_set_auto_suspended(pci_priv, 0);
  3094. mutex_unlock(&pci_priv->bus_lock);
  3095. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3096. return 0;
  3097. }
  3098. EXPORT_SYMBOL(cnss_auto_resume);
  3099. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3100. {
  3101. struct pci_dev *pci_dev = to_pci_dev(dev);
  3102. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3103. struct cnss_plat_data *plat_priv;
  3104. struct mhi_controller *mhi_ctrl;
  3105. if (!pci_priv)
  3106. return -ENODEV;
  3107. switch (pci_priv->device_id) {
  3108. case QCA6390_DEVICE_ID:
  3109. case QCA6490_DEVICE_ID:
  3110. case KIWI_DEVICE_ID:
  3111. break;
  3112. default:
  3113. return 0;
  3114. }
  3115. mhi_ctrl = pci_priv->mhi_ctrl;
  3116. if (!mhi_ctrl)
  3117. return -EINVAL;
  3118. plat_priv = pci_priv->plat_priv;
  3119. if (!plat_priv)
  3120. return -ENODEV;
  3121. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3122. return -EAGAIN;
  3123. if (timeout_us) {
  3124. /* Busy wait for timeout_us */
  3125. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3126. timeout_us, false);
  3127. } else {
  3128. /* Sleep wait for mhi_ctrl->timeout_ms */
  3129. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3130. }
  3131. }
  3132. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3133. int cnss_pci_force_wake_request(struct device *dev)
  3134. {
  3135. struct pci_dev *pci_dev = to_pci_dev(dev);
  3136. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3137. struct cnss_plat_data *plat_priv;
  3138. struct mhi_controller *mhi_ctrl;
  3139. if (!pci_priv)
  3140. return -ENODEV;
  3141. switch (pci_priv->device_id) {
  3142. case QCA6390_DEVICE_ID:
  3143. case QCA6490_DEVICE_ID:
  3144. case KIWI_DEVICE_ID:
  3145. break;
  3146. default:
  3147. return 0;
  3148. }
  3149. mhi_ctrl = pci_priv->mhi_ctrl;
  3150. if (!mhi_ctrl)
  3151. return -EINVAL;
  3152. plat_priv = pci_priv->plat_priv;
  3153. if (!plat_priv)
  3154. return -ENODEV;
  3155. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3156. return -EAGAIN;
  3157. mhi_device_get(mhi_ctrl->mhi_dev);
  3158. return 0;
  3159. }
  3160. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3161. int cnss_pci_is_device_awake(struct device *dev)
  3162. {
  3163. struct pci_dev *pci_dev = to_pci_dev(dev);
  3164. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3165. struct mhi_controller *mhi_ctrl;
  3166. if (!pci_priv)
  3167. return -ENODEV;
  3168. switch (pci_priv->device_id) {
  3169. case QCA6390_DEVICE_ID:
  3170. case QCA6490_DEVICE_ID:
  3171. case KIWI_DEVICE_ID:
  3172. break;
  3173. default:
  3174. return 0;
  3175. }
  3176. mhi_ctrl = pci_priv->mhi_ctrl;
  3177. if (!mhi_ctrl)
  3178. return -EINVAL;
  3179. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3180. }
  3181. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3182. int cnss_pci_force_wake_release(struct device *dev)
  3183. {
  3184. struct pci_dev *pci_dev = to_pci_dev(dev);
  3185. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3186. struct cnss_plat_data *plat_priv;
  3187. struct mhi_controller *mhi_ctrl;
  3188. if (!pci_priv)
  3189. return -ENODEV;
  3190. switch (pci_priv->device_id) {
  3191. case QCA6390_DEVICE_ID:
  3192. case QCA6490_DEVICE_ID:
  3193. case KIWI_DEVICE_ID:
  3194. break;
  3195. default:
  3196. return 0;
  3197. }
  3198. mhi_ctrl = pci_priv->mhi_ctrl;
  3199. if (!mhi_ctrl)
  3200. return -EINVAL;
  3201. plat_priv = pci_priv->plat_priv;
  3202. if (!plat_priv)
  3203. return -ENODEV;
  3204. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3205. return -EAGAIN;
  3206. mhi_device_put(mhi_ctrl->mhi_dev);
  3207. return 0;
  3208. }
  3209. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3210. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3211. {
  3212. int ret = 0;
  3213. if (!pci_priv)
  3214. return -ENODEV;
  3215. mutex_lock(&pci_priv->bus_lock);
  3216. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3217. !pci_priv->qmi_send_usage_count)
  3218. ret = cnss_pci_resume_bus(pci_priv);
  3219. pci_priv->qmi_send_usage_count++;
  3220. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3221. pci_priv->qmi_send_usage_count);
  3222. mutex_unlock(&pci_priv->bus_lock);
  3223. return ret;
  3224. }
  3225. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3226. {
  3227. int ret = 0;
  3228. if (!pci_priv)
  3229. return -ENODEV;
  3230. mutex_lock(&pci_priv->bus_lock);
  3231. if (pci_priv->qmi_send_usage_count)
  3232. pci_priv->qmi_send_usage_count--;
  3233. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3234. pci_priv->qmi_send_usage_count);
  3235. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3236. !pci_priv->qmi_send_usage_count &&
  3237. !cnss_pcie_is_device_down(pci_priv))
  3238. ret = cnss_pci_suspend_bus(pci_priv);
  3239. mutex_unlock(&pci_priv->bus_lock);
  3240. return ret;
  3241. }
  3242. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3243. {
  3244. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3245. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3246. struct device *dev = &pci_priv->pci_dev->dev;
  3247. int i;
  3248. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3249. if (!fw_mem[i].va && fw_mem[i].size) {
  3250. fw_mem[i].va =
  3251. dma_alloc_attrs(dev, fw_mem[i].size,
  3252. &fw_mem[i].pa, GFP_KERNEL,
  3253. fw_mem[i].attrs);
  3254. if (!fw_mem[i].va) {
  3255. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3256. fw_mem[i].size, fw_mem[i].type);
  3257. return -ENOMEM;
  3258. }
  3259. }
  3260. }
  3261. return 0;
  3262. }
  3263. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3264. {
  3265. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3266. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3267. struct device *dev = &pci_priv->pci_dev->dev;
  3268. int i;
  3269. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3270. if (fw_mem[i].va && fw_mem[i].size) {
  3271. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3272. fw_mem[i].va, &fw_mem[i].pa,
  3273. fw_mem[i].size, fw_mem[i].type);
  3274. dma_free_attrs(dev, fw_mem[i].size,
  3275. fw_mem[i].va, fw_mem[i].pa,
  3276. fw_mem[i].attrs);
  3277. fw_mem[i].va = NULL;
  3278. fw_mem[i].pa = 0;
  3279. fw_mem[i].size = 0;
  3280. fw_mem[i].type = 0;
  3281. }
  3282. }
  3283. plat_priv->fw_mem_seg_len = 0;
  3284. }
  3285. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3286. {
  3287. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3288. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3289. int i, j;
  3290. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3291. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3292. qdss_mem[i].va =
  3293. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3294. qdss_mem[i].size,
  3295. &qdss_mem[i].pa,
  3296. GFP_KERNEL);
  3297. if (!qdss_mem[i].va) {
  3298. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3299. qdss_mem[i].size,
  3300. qdss_mem[i].type, i);
  3301. break;
  3302. }
  3303. }
  3304. }
  3305. /* Best-effort allocation for QDSS trace */
  3306. if (i < plat_priv->qdss_mem_seg_len) {
  3307. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3308. qdss_mem[j].type = 0;
  3309. qdss_mem[j].size = 0;
  3310. }
  3311. plat_priv->qdss_mem_seg_len = i;
  3312. }
  3313. return 0;
  3314. }
  3315. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3316. {
  3317. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3318. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3319. int i;
  3320. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3321. if (qdss_mem[i].va && qdss_mem[i].size) {
  3322. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3323. &qdss_mem[i].pa, qdss_mem[i].size,
  3324. qdss_mem[i].type);
  3325. dma_free_coherent(&pci_priv->pci_dev->dev,
  3326. qdss_mem[i].size, qdss_mem[i].va,
  3327. qdss_mem[i].pa);
  3328. qdss_mem[i].va = NULL;
  3329. qdss_mem[i].pa = 0;
  3330. qdss_mem[i].size = 0;
  3331. qdss_mem[i].type = 0;
  3332. }
  3333. }
  3334. plat_priv->qdss_mem_seg_len = 0;
  3335. }
  3336. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3337. {
  3338. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3339. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3340. char filename[MAX_FIRMWARE_NAME_LEN];
  3341. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3342. const struct firmware *fw_entry;
  3343. int ret = 0;
  3344. /* Use forward compatibility here since for any recent device
  3345. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3346. */
  3347. switch (pci_priv->device_id) {
  3348. case QCA6174_DEVICE_ID:
  3349. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3350. pci_priv->device_id);
  3351. return -EINVAL;
  3352. case QCA6290_DEVICE_ID:
  3353. case QCA6390_DEVICE_ID:
  3354. case QCA6490_DEVICE_ID:
  3355. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3356. break;
  3357. case KIWI_DEVICE_ID:
  3358. switch (plat_priv->device_version.major_version) {
  3359. case FW_V2_NUMBER:
  3360. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3361. break;
  3362. default:
  3363. break;
  3364. }
  3365. break;
  3366. default:
  3367. break;
  3368. }
  3369. if (!m3_mem->va && !m3_mem->size) {
  3370. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3371. phy_filename);
  3372. ret = firmware_request_nowarn(&fw_entry, filename,
  3373. &pci_priv->pci_dev->dev);
  3374. if (ret) {
  3375. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3376. return ret;
  3377. }
  3378. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3379. fw_entry->size, &m3_mem->pa,
  3380. GFP_KERNEL);
  3381. if (!m3_mem->va) {
  3382. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3383. fw_entry->size);
  3384. release_firmware(fw_entry);
  3385. return -ENOMEM;
  3386. }
  3387. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3388. m3_mem->size = fw_entry->size;
  3389. release_firmware(fw_entry);
  3390. }
  3391. return 0;
  3392. }
  3393. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3394. {
  3395. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3396. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3397. if (m3_mem->va && m3_mem->size) {
  3398. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3399. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3400. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3401. m3_mem->va, m3_mem->pa);
  3402. }
  3403. m3_mem->va = NULL;
  3404. m3_mem->pa = 0;
  3405. m3_mem->size = 0;
  3406. }
  3407. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3408. {
  3409. struct cnss_plat_data *plat_priv;
  3410. if (!pci_priv)
  3411. return;
  3412. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3413. plat_priv = pci_priv->plat_priv;
  3414. if (!plat_priv)
  3415. return;
  3416. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3417. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3418. return;
  3419. }
  3420. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3421. CNSS_REASON_TIMEOUT);
  3422. }
  3423. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3424. {
  3425. pci_priv->iommu_domain = NULL;
  3426. }
  3427. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3428. {
  3429. if (!pci_priv)
  3430. return -ENODEV;
  3431. if (!pci_priv->smmu_iova_len)
  3432. return -EINVAL;
  3433. *addr = pci_priv->smmu_iova_start;
  3434. *size = pci_priv->smmu_iova_len;
  3435. return 0;
  3436. }
  3437. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3438. {
  3439. if (!pci_priv)
  3440. return -ENODEV;
  3441. if (!pci_priv->smmu_iova_ipa_len)
  3442. return -EINVAL;
  3443. *addr = pci_priv->smmu_iova_ipa_start;
  3444. *size = pci_priv->smmu_iova_ipa_len;
  3445. return 0;
  3446. }
  3447. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3448. {
  3449. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3450. if (!pci_priv)
  3451. return NULL;
  3452. return pci_priv->iommu_domain;
  3453. }
  3454. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3455. int cnss_smmu_map(struct device *dev,
  3456. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3457. {
  3458. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3459. struct cnss_plat_data *plat_priv;
  3460. unsigned long iova;
  3461. size_t len;
  3462. int ret = 0;
  3463. int flag = IOMMU_READ | IOMMU_WRITE;
  3464. struct pci_dev *root_port;
  3465. struct device_node *root_of_node;
  3466. bool dma_coherent = false;
  3467. if (!pci_priv)
  3468. return -ENODEV;
  3469. if (!iova_addr) {
  3470. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3471. &paddr, size);
  3472. return -EINVAL;
  3473. }
  3474. plat_priv = pci_priv->plat_priv;
  3475. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3476. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3477. if (pci_priv->iommu_geometry &&
  3478. iova >= pci_priv->smmu_iova_ipa_start +
  3479. pci_priv->smmu_iova_ipa_len) {
  3480. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3481. iova,
  3482. &pci_priv->smmu_iova_ipa_start,
  3483. pci_priv->smmu_iova_ipa_len);
  3484. return -ENOMEM;
  3485. }
  3486. if (!test_bit(DISABLE_IO_COHERENCY,
  3487. &plat_priv->ctrl_params.quirks)) {
  3488. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3489. if (!root_port) {
  3490. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3491. } else {
  3492. root_of_node = root_port->dev.of_node;
  3493. if (root_of_node && root_of_node->parent) {
  3494. dma_coherent =
  3495. of_property_read_bool(root_of_node->parent,
  3496. "dma-coherent");
  3497. cnss_pr_dbg("dma-coherent is %s\n",
  3498. dma_coherent ? "enabled" : "disabled");
  3499. if (dma_coherent)
  3500. flag |= IOMMU_CACHE;
  3501. }
  3502. }
  3503. }
  3504. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3505. ret = iommu_map(pci_priv->iommu_domain, iova,
  3506. rounddown(paddr, PAGE_SIZE), len, flag);
  3507. if (ret) {
  3508. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3509. return ret;
  3510. }
  3511. pci_priv->smmu_iova_ipa_current = iova + len;
  3512. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3513. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3514. return 0;
  3515. }
  3516. EXPORT_SYMBOL(cnss_smmu_map);
  3517. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3518. {
  3519. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3520. unsigned long iova;
  3521. size_t unmapped;
  3522. size_t len;
  3523. if (!pci_priv)
  3524. return -ENODEV;
  3525. iova = rounddown(iova_addr, PAGE_SIZE);
  3526. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3527. if (iova >= pci_priv->smmu_iova_ipa_start +
  3528. pci_priv->smmu_iova_ipa_len) {
  3529. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3530. iova,
  3531. &pci_priv->smmu_iova_ipa_start,
  3532. pci_priv->smmu_iova_ipa_len);
  3533. return -ENOMEM;
  3534. }
  3535. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3536. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3537. if (unmapped != len) {
  3538. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3539. unmapped, len);
  3540. return -EINVAL;
  3541. }
  3542. pci_priv->smmu_iova_ipa_current = iova;
  3543. return 0;
  3544. }
  3545. EXPORT_SYMBOL(cnss_smmu_unmap);
  3546. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3547. {
  3548. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3549. struct cnss_plat_data *plat_priv;
  3550. if (!pci_priv)
  3551. return -ENODEV;
  3552. plat_priv = pci_priv->plat_priv;
  3553. if (!plat_priv)
  3554. return -ENODEV;
  3555. info->va = pci_priv->bar;
  3556. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3557. info->chip_id = plat_priv->chip_info.chip_id;
  3558. info->chip_family = plat_priv->chip_info.chip_family;
  3559. info->board_id = plat_priv->board_info.board_id;
  3560. info->soc_id = plat_priv->soc_info.soc_id;
  3561. info->fw_version = plat_priv->fw_version_info.fw_version;
  3562. strlcpy(info->fw_build_timestamp,
  3563. plat_priv->fw_version_info.fw_build_timestamp,
  3564. sizeof(info->fw_build_timestamp));
  3565. memcpy(&info->device_version, &plat_priv->device_version,
  3566. sizeof(info->device_version));
  3567. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3568. sizeof(info->dev_mem_info));
  3569. return 0;
  3570. }
  3571. EXPORT_SYMBOL(cnss_get_soc_info);
  3572. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3573. {
  3574. int ret = 0;
  3575. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3576. int num_vectors;
  3577. struct cnss_msi_config *msi_config;
  3578. struct msi_desc *msi_desc;
  3579. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3580. return 0;
  3581. ret = cnss_pci_get_msi_assignment(pci_priv);
  3582. if (ret) {
  3583. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3584. goto out;
  3585. }
  3586. msi_config = pci_priv->msi_config;
  3587. if (!msi_config) {
  3588. cnss_pr_err("msi_config is NULL!\n");
  3589. ret = -EINVAL;
  3590. goto out;
  3591. }
  3592. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3593. msi_config->total_vectors,
  3594. msi_config->total_vectors,
  3595. PCI_IRQ_MSI);
  3596. if (num_vectors != msi_config->total_vectors) {
  3597. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3598. msi_config->total_vectors, num_vectors);
  3599. if (num_vectors >= 0)
  3600. ret = -EINVAL;
  3601. goto reset_msi_config;
  3602. }
  3603. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3604. if (!msi_desc) {
  3605. cnss_pr_err("msi_desc is NULL!\n");
  3606. ret = -EINVAL;
  3607. goto free_msi_vector;
  3608. }
  3609. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3610. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3611. return 0;
  3612. free_msi_vector:
  3613. pci_free_irq_vectors(pci_priv->pci_dev);
  3614. reset_msi_config:
  3615. pci_priv->msi_config = NULL;
  3616. out:
  3617. return ret;
  3618. }
  3619. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3620. {
  3621. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3622. return;
  3623. pci_free_irq_vectors(pci_priv->pci_dev);
  3624. }
  3625. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3626. int *num_vectors, u32 *user_base_data,
  3627. u32 *base_vector)
  3628. {
  3629. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3630. struct cnss_msi_config *msi_config;
  3631. int idx;
  3632. if (!pci_priv)
  3633. return -ENODEV;
  3634. msi_config = pci_priv->msi_config;
  3635. if (!msi_config) {
  3636. cnss_pr_err("MSI is not supported.\n");
  3637. return -EINVAL;
  3638. }
  3639. for (idx = 0; idx < msi_config->total_users; idx++) {
  3640. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3641. *num_vectors = msi_config->users[idx].num_vectors;
  3642. *user_base_data = msi_config->users[idx].base_vector
  3643. + pci_priv->msi_ep_base_data;
  3644. *base_vector = msi_config->users[idx].base_vector;
  3645. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3646. user_name, *num_vectors, *user_base_data,
  3647. *base_vector);
  3648. return 0;
  3649. }
  3650. }
  3651. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3652. return -EINVAL;
  3653. }
  3654. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3655. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3656. {
  3657. struct pci_dev *pci_dev = to_pci_dev(dev);
  3658. int irq_num;
  3659. irq_num = pci_irq_vector(pci_dev, vector);
  3660. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3661. return irq_num;
  3662. }
  3663. EXPORT_SYMBOL(cnss_get_msi_irq);
  3664. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3665. u32 *msi_addr_high)
  3666. {
  3667. struct pci_dev *pci_dev = to_pci_dev(dev);
  3668. u16 control;
  3669. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3670. &control);
  3671. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3672. msi_addr_low);
  3673. /* Return MSI high address only when device supports 64-bit MSI */
  3674. if (control & PCI_MSI_FLAGS_64BIT)
  3675. pci_read_config_dword(pci_dev,
  3676. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3677. msi_addr_high);
  3678. else
  3679. *msi_addr_high = 0;
  3680. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3681. *msi_addr_low, *msi_addr_high);
  3682. }
  3683. EXPORT_SYMBOL(cnss_get_msi_address);
  3684. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3685. {
  3686. int ret, num_vectors;
  3687. u32 user_base_data, base_vector;
  3688. if (!pci_priv)
  3689. return -ENODEV;
  3690. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3691. WAKE_MSI_NAME, &num_vectors,
  3692. &user_base_data, &base_vector);
  3693. if (ret) {
  3694. cnss_pr_err("WAKE MSI is not valid\n");
  3695. return 0;
  3696. }
  3697. return user_base_data;
  3698. }
  3699. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3700. {
  3701. int ret = 0;
  3702. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3703. u16 device_id;
  3704. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3705. if (device_id != pci_priv->pci_device_id->device) {
  3706. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3707. device_id, pci_priv->pci_device_id->device);
  3708. ret = -EIO;
  3709. goto out;
  3710. }
  3711. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3712. if (ret) {
  3713. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3714. goto out;
  3715. }
  3716. ret = pci_enable_device(pci_dev);
  3717. if (ret) {
  3718. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3719. goto out;
  3720. }
  3721. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3722. if (ret) {
  3723. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3724. goto disable_device;
  3725. }
  3726. switch (device_id) {
  3727. case QCA6174_DEVICE_ID:
  3728. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3729. break;
  3730. case QCA6390_DEVICE_ID:
  3731. case QCA6490_DEVICE_ID:
  3732. case KIWI_DEVICE_ID:
  3733. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3734. break;
  3735. default:
  3736. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3737. break;
  3738. }
  3739. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3740. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3741. if (ret) {
  3742. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3743. goto release_region;
  3744. }
  3745. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3746. if (ret) {
  3747. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  3748. ret);
  3749. goto release_region;
  3750. }
  3751. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3752. if (!pci_priv->bar) {
  3753. cnss_pr_err("Failed to do PCI IO map!\n");
  3754. ret = -EIO;
  3755. goto release_region;
  3756. }
  3757. /* Save default config space without BME enabled */
  3758. pci_save_state(pci_dev);
  3759. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3760. pci_set_master(pci_dev);
  3761. return 0;
  3762. release_region:
  3763. pci_release_region(pci_dev, PCI_BAR_NUM);
  3764. disable_device:
  3765. pci_disable_device(pci_dev);
  3766. out:
  3767. return ret;
  3768. }
  3769. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3770. {
  3771. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3772. pci_clear_master(pci_dev);
  3773. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3774. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3775. if (pci_priv->bar) {
  3776. pci_iounmap(pci_dev, pci_priv->bar);
  3777. pci_priv->bar = NULL;
  3778. }
  3779. pci_release_region(pci_dev, PCI_BAR_NUM);
  3780. if (pci_is_enabled(pci_dev))
  3781. pci_disable_device(pci_dev);
  3782. }
  3783. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3784. {
  3785. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3786. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3787. gfp_t gfp = GFP_KERNEL;
  3788. u32 reg_offset;
  3789. if (in_interrupt() || irqs_disabled())
  3790. gfp = GFP_ATOMIC;
  3791. if (!plat_priv->qdss_reg) {
  3792. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  3793. sizeof(*plat_priv->qdss_reg)
  3794. * array_size, gfp);
  3795. if (!plat_priv->qdss_reg)
  3796. return;
  3797. }
  3798. cnss_pr_dbg("Start to dump qdss registers\n");
  3799. for (i = 0; qdss_csr[i].name; i++) {
  3800. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  3801. if (cnss_pci_reg_read(pci_priv, reg_offset,
  3802. &plat_priv->qdss_reg[i]))
  3803. return;
  3804. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  3805. plat_priv->qdss_reg[i]);
  3806. }
  3807. }
  3808. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  3809. enum cnss_ce_index ce)
  3810. {
  3811. int i;
  3812. u32 ce_base = ce * CE_REG_INTERVAL;
  3813. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  3814. switch (pci_priv->device_id) {
  3815. case QCA6390_DEVICE_ID:
  3816. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  3817. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  3818. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  3819. break;
  3820. case QCA6490_DEVICE_ID:
  3821. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  3822. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  3823. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  3824. break;
  3825. default:
  3826. return;
  3827. }
  3828. switch (ce) {
  3829. case CNSS_CE_09:
  3830. case CNSS_CE_10:
  3831. for (i = 0; ce_src[i].name; i++) {
  3832. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  3833. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3834. return;
  3835. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3836. ce, ce_src[i].name, reg_offset, val);
  3837. }
  3838. for (i = 0; ce_dst[i].name; i++) {
  3839. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  3840. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3841. return;
  3842. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3843. ce, ce_dst[i].name, reg_offset, val);
  3844. }
  3845. break;
  3846. case CNSS_CE_COMMON:
  3847. for (i = 0; ce_cmn[i].name; i++) {
  3848. reg_offset = cmn_base + ce_cmn[i].offset;
  3849. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3850. return;
  3851. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  3852. ce_cmn[i].name, reg_offset, val);
  3853. }
  3854. break;
  3855. default:
  3856. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  3857. }
  3858. }
  3859. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  3860. {
  3861. if (cnss_pci_check_link_status(pci_priv))
  3862. return;
  3863. cnss_pr_dbg("Start to dump debug registers\n");
  3864. cnss_mhi_debug_reg_dump(pci_priv);
  3865. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3866. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  3867. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  3868. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  3869. }
  3870. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  3871. {
  3872. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  3873. return -EINVAL;
  3874. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  3875. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  3876. return 0;
  3877. }
  3878. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  3879. {
  3880. int ret;
  3881. struct cnss_plat_data *plat_priv;
  3882. if (!pci_priv)
  3883. return -ENODEV;
  3884. plat_priv = pci_priv->plat_priv;
  3885. if (!plat_priv)
  3886. return -ENODEV;
  3887. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  3888. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  3889. return -EINVAL;
  3890. cnss_auto_resume(&pci_priv->pci_dev->dev);
  3891. if (!cnss_pci_check_link_status(pci_priv))
  3892. cnss_mhi_debug_reg_dump(pci_priv);
  3893. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3894. cnss_pci_dump_misc_reg(pci_priv);
  3895. cnss_pci_dump_shadow_reg(pci_priv);
  3896. /* If link is still down here, directly trigger link down recovery */
  3897. ret = cnss_pci_check_link_status(pci_priv);
  3898. if (ret) {
  3899. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  3900. return 0;
  3901. }
  3902. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  3903. if (ret) {
  3904. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  3905. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  3906. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  3907. return 0;
  3908. }
  3909. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  3910. if (!cnss_pci_assert_host_sol(pci_priv))
  3911. return 0;
  3912. cnss_pci_dump_debug_reg(pci_priv);
  3913. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3914. CNSS_REASON_DEFAULT);
  3915. return ret;
  3916. }
  3917. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  3918. mod_timer(&pci_priv->dev_rddm_timer,
  3919. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  3920. }
  3921. return 0;
  3922. }
  3923. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  3924. struct cnss_dump_seg *dump_seg,
  3925. enum cnss_fw_dump_type type, int seg_no,
  3926. void *va, dma_addr_t dma, size_t size)
  3927. {
  3928. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3929. struct device *dev = &pci_priv->pci_dev->dev;
  3930. phys_addr_t pa;
  3931. dump_seg->address = dma;
  3932. dump_seg->v_address = va;
  3933. dump_seg->size = size;
  3934. dump_seg->type = type;
  3935. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  3936. seg_no, va, &dma, size);
  3937. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  3938. return;
  3939. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  3940. }
  3941. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  3942. struct cnss_dump_seg *dump_seg,
  3943. enum cnss_fw_dump_type type, int seg_no,
  3944. void *va, dma_addr_t dma, size_t size)
  3945. {
  3946. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3947. struct device *dev = &pci_priv->pci_dev->dev;
  3948. phys_addr_t pa;
  3949. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  3950. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  3951. }
  3952. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  3953. enum cnss_driver_status status, void *data)
  3954. {
  3955. struct cnss_uevent_data uevent_data;
  3956. struct cnss_wlan_driver *driver_ops;
  3957. driver_ops = pci_priv->driver_ops;
  3958. if (!driver_ops || !driver_ops->update_event) {
  3959. cnss_pr_dbg("Hang event driver ops is NULL\n");
  3960. return -EINVAL;
  3961. }
  3962. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  3963. uevent_data.status = status;
  3964. uevent_data.data = data;
  3965. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  3966. }
  3967. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  3968. {
  3969. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3970. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3971. struct cnss_hang_event hang_event;
  3972. void *hang_data_va = NULL;
  3973. u64 offset = 0;
  3974. u16 length = 0;
  3975. int i = 0;
  3976. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  3977. return;
  3978. memset(&hang_event, 0, sizeof(hang_event));
  3979. switch (pci_priv->device_id) {
  3980. case QCA6390_DEVICE_ID:
  3981. offset = HST_HANG_DATA_OFFSET;
  3982. length = HANG_DATA_LENGTH;
  3983. break;
  3984. case QCA6490_DEVICE_ID:
  3985. /* Fallback to hard-coded values if hang event params not
  3986. * present in QMI. Once all the firmware branches have the
  3987. * fix to send params over QMI, this can be removed.
  3988. */
  3989. if (plat_priv->hang_event_data_len) {
  3990. offset = plat_priv->hang_data_addr_offset;
  3991. length = plat_priv->hang_event_data_len;
  3992. } else {
  3993. offset = HSP_HANG_DATA_OFFSET;
  3994. length = HANG_DATA_LENGTH;
  3995. }
  3996. break;
  3997. case KIWI_DEVICE_ID:
  3998. offset = plat_priv->hang_data_addr_offset;
  3999. length = plat_priv->hang_event_data_len;
  4000. break;
  4001. default:
  4002. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4003. pci_priv->device_id);
  4004. return;
  4005. }
  4006. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4007. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4008. fw_mem[i].va) {
  4009. /* The offset must be < (fw_mem size- hangdata length) */
  4010. if (!(offset <= fw_mem[i].size - length))
  4011. goto exit;
  4012. hang_data_va = fw_mem[i].va + offset;
  4013. hang_event.hang_event_data = kmemdup(hang_data_va,
  4014. length,
  4015. GFP_ATOMIC);
  4016. if (!hang_event.hang_event_data) {
  4017. cnss_pr_dbg("Hang data memory alloc failed\n");
  4018. return;
  4019. }
  4020. hang_event.hang_event_data_len = length;
  4021. break;
  4022. }
  4023. }
  4024. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4025. kfree(hang_event.hang_event_data);
  4026. hang_event.hang_event_data = NULL;
  4027. return;
  4028. exit:
  4029. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4030. plat_priv->hang_data_addr_offset,
  4031. plat_priv->hang_event_data_len);
  4032. }
  4033. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4034. {
  4035. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4036. struct cnss_dump_data *dump_data =
  4037. &plat_priv->ramdump_info_v2.dump_data;
  4038. struct cnss_dump_seg *dump_seg =
  4039. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4040. struct image_info *fw_image, *rddm_image;
  4041. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4042. int ret, i, j;
  4043. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4044. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4045. cnss_pci_send_hang_event(pci_priv);
  4046. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4047. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4048. return;
  4049. }
  4050. if (!cnss_is_device_powered_on(plat_priv)) {
  4051. cnss_pr_dbg("Device is already powered off, skip\n");
  4052. return;
  4053. }
  4054. if (!in_panic) {
  4055. mutex_lock(&pci_priv->bus_lock);
  4056. ret = cnss_pci_check_link_status(pci_priv);
  4057. if (ret) {
  4058. if (ret != -EACCES) {
  4059. mutex_unlock(&pci_priv->bus_lock);
  4060. return;
  4061. }
  4062. if (cnss_pci_resume_bus(pci_priv)) {
  4063. mutex_unlock(&pci_priv->bus_lock);
  4064. return;
  4065. }
  4066. }
  4067. mutex_unlock(&pci_priv->bus_lock);
  4068. } else {
  4069. if (cnss_pci_check_link_status(pci_priv))
  4070. return;
  4071. /* Inside panic handler, reduce timeout for RDDM to avoid
  4072. * unnecessary hypervisor watchdog bite.
  4073. */
  4074. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4075. }
  4076. cnss_mhi_debug_reg_dump(pci_priv);
  4077. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4078. cnss_pci_dump_misc_reg(pci_priv);
  4079. cnss_pci_dump_shadow_reg(pci_priv);
  4080. cnss_pci_dump_qdss_reg(pci_priv);
  4081. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4082. if (ret) {
  4083. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4084. ret);
  4085. if (!cnss_pci_assert_host_sol(pci_priv))
  4086. return;
  4087. cnss_pci_dump_debug_reg(pci_priv);
  4088. return;
  4089. }
  4090. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4091. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4092. dump_data->nentries = 0;
  4093. cnss_mhi_dump_sfr(pci_priv);
  4094. if (!dump_seg) {
  4095. cnss_pr_warn("FW image dump collection not setup");
  4096. goto skip_dump;
  4097. }
  4098. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4099. fw_image->entries);
  4100. for (i = 0; i < fw_image->entries; i++) {
  4101. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4102. fw_image->mhi_buf[i].buf,
  4103. fw_image->mhi_buf[i].dma_addr,
  4104. fw_image->mhi_buf[i].len);
  4105. dump_seg++;
  4106. }
  4107. dump_data->nentries += fw_image->entries;
  4108. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4109. rddm_image->entries);
  4110. for (i = 0; i < rddm_image->entries; i++) {
  4111. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4112. rddm_image->mhi_buf[i].buf,
  4113. rddm_image->mhi_buf[i].dma_addr,
  4114. rddm_image->mhi_buf[i].len);
  4115. dump_seg++;
  4116. }
  4117. dump_data->nentries += rddm_image->entries;
  4118. cnss_pr_dbg("Collect remote heap dump segment\n");
  4119. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4120. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4121. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4122. CNSS_FW_REMOTE_HEAP, j,
  4123. fw_mem[i].va, fw_mem[i].pa,
  4124. fw_mem[i].size);
  4125. dump_seg++;
  4126. dump_data->nentries++;
  4127. j++;
  4128. }
  4129. }
  4130. if (dump_data->nentries > 0)
  4131. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4132. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4133. skip_dump:
  4134. complete(&plat_priv->rddm_complete);
  4135. }
  4136. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4137. {
  4138. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4139. struct cnss_dump_seg *dump_seg =
  4140. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4141. struct image_info *fw_image, *rddm_image;
  4142. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4143. int i, j;
  4144. if (!dump_seg)
  4145. return;
  4146. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4147. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4148. for (i = 0; i < fw_image->entries; i++) {
  4149. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4150. fw_image->mhi_buf[i].buf,
  4151. fw_image->mhi_buf[i].dma_addr,
  4152. fw_image->mhi_buf[i].len);
  4153. dump_seg++;
  4154. }
  4155. for (i = 0; i < rddm_image->entries; i++) {
  4156. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4157. rddm_image->mhi_buf[i].buf,
  4158. rddm_image->mhi_buf[i].dma_addr,
  4159. rddm_image->mhi_buf[i].len);
  4160. dump_seg++;
  4161. }
  4162. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4163. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4164. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4165. CNSS_FW_REMOTE_HEAP, j,
  4166. fw_mem[i].va, fw_mem[i].pa,
  4167. fw_mem[i].size);
  4168. dump_seg++;
  4169. j++;
  4170. }
  4171. }
  4172. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4173. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4174. }
  4175. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4176. {
  4177. if (!pci_priv)
  4178. return;
  4179. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4180. }
  4181. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4182. {
  4183. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4184. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4185. }
  4186. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4187. {
  4188. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4189. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4190. }
  4191. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4192. char *prefix_name, char *name)
  4193. {
  4194. struct cnss_plat_data *plat_priv;
  4195. if (!pci_priv)
  4196. return;
  4197. plat_priv = pci_priv->plat_priv;
  4198. if (!plat_priv->use_fw_path_with_prefix) {
  4199. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4200. return;
  4201. }
  4202. switch (pci_priv->device_id) {
  4203. case QCA6390_DEVICE_ID:
  4204. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4205. QCA6390_PATH_PREFIX "%s", name);
  4206. break;
  4207. case QCA6490_DEVICE_ID:
  4208. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4209. QCA6490_PATH_PREFIX "%s", name);
  4210. break;
  4211. case KIWI_DEVICE_ID:
  4212. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4213. KIWI_PATH_PREFIX "%s", name);
  4214. break;
  4215. default:
  4216. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4217. break;
  4218. }
  4219. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4220. }
  4221. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4222. {
  4223. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4224. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4225. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4226. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4227. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4228. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4229. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4230. plat_priv->device_version.family_number,
  4231. plat_priv->device_version.device_number,
  4232. plat_priv->device_version.major_version,
  4233. plat_priv->device_version.minor_version);
  4234. /* Only keep lower 4 bits as real device major version */
  4235. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4236. switch (pci_priv->device_id) {
  4237. case QCA6390_DEVICE_ID:
  4238. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4239. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4240. pci_priv->device_id,
  4241. plat_priv->device_version.major_version);
  4242. return -EINVAL;
  4243. }
  4244. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4245. FW_V2_FILE_NAME);
  4246. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4247. FW_V2_FILE_NAME);
  4248. break;
  4249. case QCA6490_DEVICE_ID:
  4250. switch (plat_priv->device_version.major_version) {
  4251. case FW_V2_NUMBER:
  4252. cnss_pci_add_fw_prefix_name(pci_priv,
  4253. plat_priv->firmware_name,
  4254. FW_V2_FILE_NAME);
  4255. snprintf(plat_priv->fw_fallback_name,
  4256. MAX_FIRMWARE_NAME_LEN,
  4257. FW_V2_FILE_NAME);
  4258. break;
  4259. default:
  4260. cnss_pci_add_fw_prefix_name(pci_priv,
  4261. plat_priv->firmware_name,
  4262. DEFAULT_FW_FILE_NAME);
  4263. snprintf(plat_priv->fw_fallback_name,
  4264. MAX_FIRMWARE_NAME_LEN,
  4265. DEFAULT_FW_FILE_NAME);
  4266. break;
  4267. }
  4268. break;
  4269. case KIWI_DEVICE_ID:
  4270. switch (plat_priv->device_version.major_version) {
  4271. case FW_V2_NUMBER:
  4272. /*
  4273. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4274. * platform driver loads corresponding binary according
  4275. * to current mode indicated by wlan driver. Otherwise
  4276. * use default binary.
  4277. * Mission mode using same binary name as before,
  4278. * if seprate binary is not there, fall back to default.
  4279. */
  4280. if (plat_priv->driver_mode == CNSS_MISSION) {
  4281. cnss_pci_add_fw_prefix_name(pci_priv,
  4282. plat_priv->firmware_name,
  4283. FW_V2_FILE_NAME);
  4284. cnss_pci_add_fw_prefix_name(pci_priv,
  4285. plat_priv->fw_fallback_name,
  4286. FW_V2_FILE_NAME);
  4287. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4288. cnss_pci_add_fw_prefix_name(pci_priv,
  4289. plat_priv->firmware_name,
  4290. FW_V2_FTM_FILE_NAME);
  4291. cnss_pci_add_fw_prefix_name(pci_priv,
  4292. plat_priv->fw_fallback_name,
  4293. FW_V2_FILE_NAME);
  4294. } else {
  4295. /*
  4296. * Since during cold boot calibration phase,
  4297. * wlan driver has not registered, so default
  4298. * fw binary will be used.
  4299. */
  4300. cnss_pci_add_fw_prefix_name(pci_priv,
  4301. plat_priv->firmware_name,
  4302. FW_V2_FILE_NAME);
  4303. snprintf(plat_priv->fw_fallback_name,
  4304. MAX_FIRMWARE_NAME_LEN,
  4305. FW_V2_FILE_NAME);
  4306. }
  4307. break;
  4308. default:
  4309. cnss_pci_add_fw_prefix_name(pci_priv,
  4310. plat_priv->firmware_name,
  4311. DEFAULT_FW_FILE_NAME);
  4312. snprintf(plat_priv->fw_fallback_name,
  4313. MAX_FIRMWARE_NAME_LEN,
  4314. DEFAULT_FW_FILE_NAME);
  4315. break;
  4316. }
  4317. break;
  4318. default:
  4319. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4320. DEFAULT_FW_FILE_NAME);
  4321. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4322. DEFAULT_FW_FILE_NAME);
  4323. break;
  4324. }
  4325. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4326. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4327. return 0;
  4328. }
  4329. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4330. {
  4331. switch (status) {
  4332. case MHI_CB_IDLE:
  4333. return "IDLE";
  4334. case MHI_CB_EE_RDDM:
  4335. return "RDDM";
  4336. case MHI_CB_SYS_ERROR:
  4337. return "SYS_ERROR";
  4338. case MHI_CB_FATAL_ERROR:
  4339. return "FATAL_ERROR";
  4340. case MHI_CB_EE_MISSION_MODE:
  4341. return "MISSION_MODE";
  4342. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4343. case MHI_CB_FALLBACK_IMG:
  4344. return "FW_FALLBACK";
  4345. #endif
  4346. default:
  4347. return "UNKNOWN";
  4348. }
  4349. };
  4350. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4351. {
  4352. struct cnss_pci_data *pci_priv =
  4353. from_timer(pci_priv, t, dev_rddm_timer);
  4354. enum mhi_ee_type mhi_ee;
  4355. if (!pci_priv)
  4356. return;
  4357. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4358. if (!cnss_pci_assert_host_sol(pci_priv))
  4359. return;
  4360. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4361. if (mhi_ee == MHI_EE_PBL)
  4362. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4363. if (mhi_ee == MHI_EE_RDDM) {
  4364. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4365. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4366. CNSS_REASON_RDDM);
  4367. } else {
  4368. cnss_mhi_debug_reg_dump(pci_priv);
  4369. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4370. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4371. CNSS_REASON_TIMEOUT);
  4372. }
  4373. }
  4374. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4375. {
  4376. struct cnss_pci_data *pci_priv =
  4377. from_timer(pci_priv, t, boot_debug_timer);
  4378. if (!pci_priv)
  4379. return;
  4380. if (cnss_pci_check_link_status(pci_priv))
  4381. return;
  4382. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4383. return;
  4384. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4385. return;
  4386. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4387. return;
  4388. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4389. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4390. cnss_mhi_debug_reg_dump(pci_priv);
  4391. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4392. cnss_pci_dump_bl_sram_mem(pci_priv);
  4393. mod_timer(&pci_priv->boot_debug_timer,
  4394. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4395. }
  4396. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4397. {
  4398. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4399. cnss_ignore_qmi_failure(true);
  4400. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4401. del_timer(&plat_priv->fw_boot_timer);
  4402. mod_timer(&pci_priv->dev_rddm_timer,
  4403. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4404. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4405. return 0;
  4406. }
  4407. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4408. {
  4409. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4410. }
  4411. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4412. enum mhi_callback reason)
  4413. {
  4414. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4415. struct cnss_plat_data *plat_priv;
  4416. enum cnss_recovery_reason cnss_reason;
  4417. if (!pci_priv) {
  4418. cnss_pr_err("pci_priv is NULL");
  4419. return;
  4420. }
  4421. plat_priv = pci_priv->plat_priv;
  4422. if (reason != MHI_CB_IDLE)
  4423. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4424. cnss_mhi_notify_status_to_str(reason), reason);
  4425. switch (reason) {
  4426. case MHI_CB_IDLE:
  4427. case MHI_CB_EE_MISSION_MODE:
  4428. return;
  4429. case MHI_CB_FATAL_ERROR:
  4430. cnss_ignore_qmi_failure(true);
  4431. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4432. del_timer(&plat_priv->fw_boot_timer);
  4433. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4434. cnss_reason = CNSS_REASON_DEFAULT;
  4435. break;
  4436. case MHI_CB_SYS_ERROR:
  4437. cnss_pci_handle_mhi_sys_err(pci_priv);
  4438. return;
  4439. case MHI_CB_EE_RDDM:
  4440. cnss_ignore_qmi_failure(true);
  4441. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4442. del_timer(&plat_priv->fw_boot_timer);
  4443. del_timer(&pci_priv->dev_rddm_timer);
  4444. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4445. cnss_reason = CNSS_REASON_RDDM;
  4446. break;
  4447. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4448. case MHI_CB_FALLBACK_IMG:
  4449. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4450. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4451. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4452. plat_priv->use_fw_path_with_prefix = false;
  4453. cnss_pci_update_fw_name(pci_priv);
  4454. }
  4455. return;
  4456. #endif
  4457. default:
  4458. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4459. return;
  4460. }
  4461. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4462. }
  4463. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4464. {
  4465. int ret, num_vectors, i;
  4466. u32 user_base_data, base_vector;
  4467. int *irq;
  4468. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4469. MHI_MSI_NAME, &num_vectors,
  4470. &user_base_data, &base_vector);
  4471. if (ret)
  4472. return ret;
  4473. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4474. num_vectors, base_vector);
  4475. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4476. if (!irq)
  4477. return -ENOMEM;
  4478. for (i = 0; i < num_vectors; i++)
  4479. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4480. base_vector + i);
  4481. pci_priv->mhi_ctrl->irq = irq;
  4482. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4483. return 0;
  4484. }
  4485. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4486. struct mhi_link_info *link_info)
  4487. {
  4488. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4489. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4490. int ret = 0;
  4491. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4492. link_info->target_link_speed,
  4493. link_info->target_link_width);
  4494. /* It has to set target link speed here before setting link bandwidth
  4495. * when device requests link speed change. This can avoid setting link
  4496. * bandwidth getting rejected if requested link speed is higher than
  4497. * current one.
  4498. */
  4499. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4500. link_info->target_link_speed);
  4501. if (ret)
  4502. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4503. link_info->target_link_speed, ret);
  4504. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4505. link_info->target_link_speed,
  4506. link_info->target_link_width);
  4507. if (ret) {
  4508. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4509. return ret;
  4510. }
  4511. pci_priv->def_link_speed = link_info->target_link_speed;
  4512. pci_priv->def_link_width = link_info->target_link_width;
  4513. return 0;
  4514. }
  4515. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4516. void __iomem *addr, u32 *out)
  4517. {
  4518. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4519. u32 tmp = readl_relaxed(addr);
  4520. /* Unexpected value, query the link status */
  4521. if (PCI_INVALID_READ(tmp) &&
  4522. cnss_pci_check_link_status(pci_priv))
  4523. return -EIO;
  4524. *out = tmp;
  4525. return 0;
  4526. }
  4527. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4528. void __iomem *addr, u32 val)
  4529. {
  4530. writel_relaxed(val, addr);
  4531. }
  4532. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4533. {
  4534. int ret = 0;
  4535. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4536. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4537. struct mhi_controller *mhi_ctrl;
  4538. phys_addr_t bar_start;
  4539. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4540. return 0;
  4541. mhi_ctrl = mhi_alloc_controller();
  4542. if (!mhi_ctrl) {
  4543. cnss_pr_err("Invalid MHI controller context\n");
  4544. return -EINVAL;
  4545. }
  4546. pci_priv->mhi_ctrl = mhi_ctrl;
  4547. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4548. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4549. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4550. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4551. #endif
  4552. mhi_ctrl->regs = pci_priv->bar;
  4553. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4554. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4555. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4556. &bar_start, mhi_ctrl->reg_len);
  4557. ret = cnss_pci_get_mhi_msi(pci_priv);
  4558. if (ret) {
  4559. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4560. goto free_mhi_ctrl;
  4561. }
  4562. if (pci_priv->smmu_s1_enable) {
  4563. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4564. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4565. pci_priv->smmu_iova_len;
  4566. } else {
  4567. mhi_ctrl->iova_start = 0;
  4568. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4569. }
  4570. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4571. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4572. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4573. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4574. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4575. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4576. if (!mhi_ctrl->rddm_size)
  4577. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4578. mhi_ctrl->sbl_size = SZ_512K;
  4579. mhi_ctrl->seg_len = SZ_512K;
  4580. mhi_ctrl->fbc_download = true;
  4581. ret = mhi_register_controller(mhi_ctrl, &cnss_mhi_config);
  4582. if (ret) {
  4583. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4584. goto free_mhi_irq;
  4585. }
  4586. /* MHI satellite driver only needs to connect when DRV is supported */
  4587. if (cnss_pci_is_drv_supported(pci_priv))
  4588. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4589. /* BW scale CB needs to be set after registering MHI per requirement */
  4590. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4591. ret = cnss_pci_update_fw_name(pci_priv);
  4592. if (ret)
  4593. goto unreg_mhi;
  4594. return 0;
  4595. unreg_mhi:
  4596. mhi_unregister_controller(mhi_ctrl);
  4597. free_mhi_irq:
  4598. kfree(mhi_ctrl->irq);
  4599. free_mhi_ctrl:
  4600. mhi_free_controller(mhi_ctrl);
  4601. return ret;
  4602. }
  4603. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4604. {
  4605. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4606. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4607. return;
  4608. mhi_unregister_controller(mhi_ctrl);
  4609. kfree(mhi_ctrl->irq);
  4610. mhi_free_controller(mhi_ctrl);
  4611. }
  4612. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4613. {
  4614. switch (pci_priv->device_id) {
  4615. case QCA6390_DEVICE_ID:
  4616. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4617. pci_priv->wcss_reg = wcss_reg_access_seq;
  4618. pci_priv->pcie_reg = pcie_reg_access_seq;
  4619. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4620. pci_priv->syspm_reg = syspm_reg_access_seq;
  4621. /* Configure WDOG register with specific value so that we can
  4622. * know if HW is in the process of WDOG reset recovery or not
  4623. * when reading the registers.
  4624. */
  4625. cnss_pci_reg_write
  4626. (pci_priv,
  4627. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4628. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4629. break;
  4630. case QCA6490_DEVICE_ID:
  4631. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4632. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4633. break;
  4634. default:
  4635. return;
  4636. }
  4637. }
  4638. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4639. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4640. {
  4641. return 0;
  4642. }
  4643. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4644. {
  4645. struct cnss_pci_data *pci_priv = data;
  4646. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4647. enum rpm_status status;
  4648. struct device *dev;
  4649. pci_priv->wake_counter++;
  4650. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4651. pci_priv->wake_irq, pci_priv->wake_counter);
  4652. /* Make sure abort current suspend */
  4653. cnss_pm_stay_awake(plat_priv);
  4654. cnss_pm_relax(plat_priv);
  4655. /* Above two pm* API calls will abort system suspend only when
  4656. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4657. * calling pm_system_wakeup() is just to guarantee system suspend
  4658. * can be aborted if it is not initiated in any case.
  4659. */
  4660. pm_system_wakeup();
  4661. dev = &pci_priv->pci_dev->dev;
  4662. status = dev->power.runtime_status;
  4663. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4664. cnss_pci_get_auto_suspended(pci_priv)) ||
  4665. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4666. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4667. cnss_pci_pm_request_resume(pci_priv);
  4668. }
  4669. return IRQ_HANDLED;
  4670. }
  4671. /**
  4672. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4673. * @pci_priv: driver PCI bus context pointer
  4674. *
  4675. * This function initializes WLAN PCI wake GPIO and corresponding
  4676. * interrupt. It should be used in non-MSM platforms whose PCIe
  4677. * root complex driver doesn't handle the GPIO.
  4678. *
  4679. * Return: 0 for success or skip, negative value for error
  4680. */
  4681. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4682. {
  4683. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4684. struct device *dev = &plat_priv->plat_dev->dev;
  4685. int ret = 0;
  4686. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4687. "wlan-pci-wake-gpio", 0);
  4688. if (pci_priv->wake_gpio < 0)
  4689. goto out;
  4690. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4691. pci_priv->wake_gpio);
  4692. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4693. if (ret) {
  4694. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4695. ret);
  4696. goto out;
  4697. }
  4698. gpio_direction_input(pci_priv->wake_gpio);
  4699. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4700. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4701. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4702. if (ret) {
  4703. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4704. goto free_gpio;
  4705. }
  4706. ret = enable_irq_wake(pci_priv->wake_irq);
  4707. if (ret) {
  4708. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4709. goto free_irq;
  4710. }
  4711. return 0;
  4712. free_irq:
  4713. free_irq(pci_priv->wake_irq, pci_priv);
  4714. free_gpio:
  4715. gpio_free(pci_priv->wake_gpio);
  4716. out:
  4717. return ret;
  4718. }
  4719. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4720. {
  4721. if (pci_priv->wake_gpio < 0)
  4722. return;
  4723. disable_irq_wake(pci_priv->wake_irq);
  4724. free_irq(pci_priv->wake_irq, pci_priv);
  4725. gpio_free(pci_priv->wake_gpio);
  4726. }
  4727. #endif
  4728. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4729. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4730. * has to take care everything device driver needed which is currently done
  4731. * from pci_dev_pm_ops.
  4732. */
  4733. static struct dev_pm_domain cnss_pm_domain = {
  4734. .ops = {
  4735. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4736. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4737. cnss_pci_resume_noirq)
  4738. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4739. cnss_pci_runtime_resume,
  4740. cnss_pci_runtime_idle)
  4741. }
  4742. };
  4743. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4744. const struct pci_device_id *id)
  4745. {
  4746. int ret = 0;
  4747. struct cnss_pci_data *pci_priv;
  4748. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4749. struct device *dev = &pci_dev->dev;
  4750. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4751. id->vendor, pci_dev->device);
  4752. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4753. if (!pci_priv) {
  4754. ret = -ENOMEM;
  4755. goto out;
  4756. }
  4757. pci_priv->pci_link_state = PCI_LINK_UP;
  4758. pci_priv->plat_priv = plat_priv;
  4759. pci_priv->pci_dev = pci_dev;
  4760. pci_priv->pci_device_id = id;
  4761. pci_priv->device_id = pci_dev->device;
  4762. cnss_set_pci_priv(pci_dev, pci_priv);
  4763. plat_priv->device_id = pci_dev->device;
  4764. plat_priv->bus_priv = pci_priv;
  4765. mutex_init(&pci_priv->bus_lock);
  4766. if (plat_priv->use_pm_domain)
  4767. dev->pm_domain = &cnss_pm_domain;
  4768. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4769. ret = cnss_register_subsys(plat_priv);
  4770. if (ret)
  4771. goto reset_ctx;
  4772. ret = cnss_register_ramdump(plat_priv);
  4773. if (ret)
  4774. goto unregister_subsys;
  4775. ret = cnss_pci_init_smmu(pci_priv);
  4776. if (ret)
  4777. goto unregister_ramdump;
  4778. ret = cnss_reg_pci_event(pci_priv);
  4779. if (ret) {
  4780. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  4781. goto deinit_smmu;
  4782. }
  4783. ret = cnss_pci_enable_bus(pci_priv);
  4784. if (ret)
  4785. goto dereg_pci_event;
  4786. ret = cnss_pci_enable_msi(pci_priv);
  4787. if (ret)
  4788. goto disable_bus;
  4789. ret = cnss_pci_register_mhi(pci_priv);
  4790. if (ret)
  4791. goto disable_msi;
  4792. switch (pci_dev->device) {
  4793. case QCA6174_DEVICE_ID:
  4794. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  4795. &pci_priv->revision_id);
  4796. break;
  4797. case QCA6290_DEVICE_ID:
  4798. case QCA6390_DEVICE_ID:
  4799. case QCA6490_DEVICE_ID:
  4800. case KIWI_DEVICE_ID:
  4801. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  4802. timer_setup(&pci_priv->dev_rddm_timer,
  4803. cnss_dev_rddm_timeout_hdlr, 0);
  4804. timer_setup(&pci_priv->boot_debug_timer,
  4805. cnss_boot_debug_timeout_hdlr, 0);
  4806. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  4807. cnss_pci_time_sync_work_hdlr);
  4808. cnss_pci_get_link_status(pci_priv);
  4809. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  4810. cnss_pci_wake_gpio_init(pci_priv);
  4811. break;
  4812. default:
  4813. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  4814. pci_dev->device);
  4815. ret = -ENODEV;
  4816. goto unreg_mhi;
  4817. }
  4818. cnss_pci_config_regs(pci_priv);
  4819. if (EMULATION_HW)
  4820. goto out;
  4821. ret = cnss_suspend_pci_link(pci_priv);
  4822. if (ret)
  4823. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  4824. cnss_power_off_device(plat_priv);
  4825. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  4826. return 0;
  4827. unreg_mhi:
  4828. cnss_pci_unregister_mhi(pci_priv);
  4829. disable_msi:
  4830. cnss_pci_disable_msi(pci_priv);
  4831. disable_bus:
  4832. cnss_pci_disable_bus(pci_priv);
  4833. dereg_pci_event:
  4834. cnss_dereg_pci_event(pci_priv);
  4835. deinit_smmu:
  4836. cnss_pci_deinit_smmu(pci_priv);
  4837. unregister_ramdump:
  4838. cnss_unregister_ramdump(plat_priv);
  4839. unregister_subsys:
  4840. cnss_unregister_subsys(plat_priv);
  4841. reset_ctx:
  4842. plat_priv->bus_priv = NULL;
  4843. out:
  4844. return ret;
  4845. }
  4846. static void cnss_pci_remove(struct pci_dev *pci_dev)
  4847. {
  4848. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  4849. struct cnss_plat_data *plat_priv =
  4850. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  4851. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  4852. cnss_pci_free_m3_mem(pci_priv);
  4853. cnss_pci_free_fw_mem(pci_priv);
  4854. cnss_pci_free_qdss_mem(pci_priv);
  4855. switch (pci_dev->device) {
  4856. case QCA6290_DEVICE_ID:
  4857. case QCA6390_DEVICE_ID:
  4858. case QCA6490_DEVICE_ID:
  4859. case KIWI_DEVICE_ID:
  4860. cnss_pci_wake_gpio_deinit(pci_priv);
  4861. del_timer(&pci_priv->boot_debug_timer);
  4862. del_timer(&pci_priv->dev_rddm_timer);
  4863. break;
  4864. default:
  4865. break;
  4866. }
  4867. cnss_pci_unregister_mhi(pci_priv);
  4868. cnss_pci_disable_msi(pci_priv);
  4869. cnss_pci_disable_bus(pci_priv);
  4870. cnss_dereg_pci_event(pci_priv);
  4871. cnss_pci_deinit_smmu(pci_priv);
  4872. if (plat_priv) {
  4873. cnss_unregister_ramdump(plat_priv);
  4874. cnss_unregister_subsys(plat_priv);
  4875. plat_priv->bus_priv = NULL;
  4876. } else {
  4877. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  4878. }
  4879. }
  4880. static const struct pci_device_id cnss_pci_id_table[] = {
  4881. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4882. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4883. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4884. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4885. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4886. { 0 }
  4887. };
  4888. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  4889. static const struct dev_pm_ops cnss_pm_ops = {
  4890. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4891. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4892. cnss_pci_resume_noirq)
  4893. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  4894. cnss_pci_runtime_idle)
  4895. };
  4896. struct pci_driver cnss_pci_driver = {
  4897. .name = "cnss_pci",
  4898. .id_table = cnss_pci_id_table,
  4899. .probe = cnss_pci_probe,
  4900. .remove = cnss_pci_remove,
  4901. .driver = {
  4902. .pm = &cnss_pm_ops,
  4903. },
  4904. };
  4905. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  4906. {
  4907. int ret, retry = 0;
  4908. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  4909. * since there may be link issues if it boots up with Gen3 link speed.
  4910. * Device is able to change it later at any time. It will be rejected
  4911. * if requested speed is higher than the one specified in PCIe DT.
  4912. */
  4913. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  4914. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  4915. PCI_EXP_LNKSTA_CLS_5_0GB);
  4916. if (ret && ret != -EPROBE_DEFER)
  4917. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  4918. rc_num, ret);
  4919. }
  4920. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  4921. retry:
  4922. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  4923. if (ret) {
  4924. if (ret == -EPROBE_DEFER) {
  4925. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  4926. goto out;
  4927. }
  4928. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  4929. rc_num, ret);
  4930. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  4931. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  4932. goto retry;
  4933. } else {
  4934. goto out;
  4935. }
  4936. }
  4937. plat_priv->rc_num = rc_num;
  4938. out:
  4939. return ret;
  4940. }
  4941. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  4942. {
  4943. struct device *dev = &plat_priv->plat_dev->dev;
  4944. const __be32 *prop;
  4945. int ret = 0, prop_len = 0, rc_count, i;
  4946. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  4947. if (!prop || !prop_len) {
  4948. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  4949. goto out;
  4950. }
  4951. rc_count = prop_len / sizeof(__be32);
  4952. for (i = 0; i < rc_count; i++) {
  4953. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  4954. if (!ret)
  4955. break;
  4956. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  4957. goto out;
  4958. }
  4959. ret = pci_register_driver(&cnss_pci_driver);
  4960. if (ret) {
  4961. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  4962. ret);
  4963. goto out;
  4964. }
  4965. if (!plat_priv->bus_priv) {
  4966. cnss_pr_err("Failed to probe PCI driver\n");
  4967. ret = -ENODEV;
  4968. goto unreg_pci;
  4969. }
  4970. return 0;
  4971. unreg_pci:
  4972. pci_unregister_driver(&cnss_pci_driver);
  4973. out:
  4974. return ret;
  4975. }
  4976. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  4977. {
  4978. pci_unregister_driver(&cnss_pci_driver);
  4979. }