lpass-cdc-tx-macro.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <asoc/msm-cdc-pinctrl.h>
  15. #include "lpass-cdc.h"
  16. #include "lpass-cdc-registers.h"
  17. #include "lpass-cdc-clk-rsc.h"
  18. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  19. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  20. #define NUM_DECIMATORS 8
  21. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  33. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET \
  34. (LPASS_CDC_TX1_TX_PATH_CTL - LPASS_CDC_TX0_TX_PATH_CTL)
  35. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  36. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  37. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  38. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  39. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  40. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  41. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  42. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  43. module_param(tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  45. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  46. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  47. struct snd_pcm_hw_params *params,
  48. struct snd_soc_dai *dai);
  49. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  50. unsigned int *tx_num, unsigned int *tx_slot,
  51. unsigned int *rx_num, unsigned int *rx_slot);
  52. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  53. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  54. enum {
  55. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  56. LPASS_CDC_TX_MACRO_AIF1_CAP,
  57. LPASS_CDC_TX_MACRO_AIF2_CAP,
  58. LPASS_CDC_TX_MACRO_AIF3_CAP,
  59. LPASS_CDC_TX_MACRO_MAX_DAIS
  60. };
  61. enum {
  62. LPASS_CDC_TX_MACRO_DEC0,
  63. LPASS_CDC_TX_MACRO_DEC1,
  64. LPASS_CDC_TX_MACRO_DEC2,
  65. LPASS_CDC_TX_MACRO_DEC3,
  66. LPASS_CDC_TX_MACRO_DEC4,
  67. LPASS_CDC_TX_MACRO_DEC5,
  68. LPASS_CDC_TX_MACRO_DEC6,
  69. LPASS_CDC_TX_MACRO_DEC7,
  70. LPASS_CDC_TX_MACRO_DEC_MAX,
  71. };
  72. enum {
  73. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  74. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  78. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  79. };
  80. enum {
  81. MSM_DMIC,
  82. SWR_MIC,
  83. ANC_FB_TUNE1
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct lpass_cdc_tx_macro_reg_mask_val {
  90. u16 reg;
  91. u8 mask;
  92. u8 val;
  93. };
  94. struct tx_mute_work {
  95. struct lpass_cdc_tx_macro_priv *tx_priv;
  96. u32 decimator;
  97. struct delayed_work dwork;
  98. };
  99. struct hpf_work {
  100. struct lpass_cdc_tx_macro_priv *tx_priv;
  101. u8 decimator;
  102. u8 hpf_cut_off_freq;
  103. struct delayed_work dwork;
  104. };
  105. struct lpass_cdc_tx_macro_priv {
  106. struct device *dev;
  107. bool dec_active[NUM_DECIMATORS];
  108. int tx_mclk_users;
  109. bool dapm_mclk_enable;
  110. struct mutex mclk_lock;
  111. struct snd_soc_component *component;
  112. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  113. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  114. u16 dmic_clk_div;
  115. u32 version;
  116. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  117. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  118. char __iomem *tx_io_base;
  119. struct platform_device *pdev_child_devices
  120. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  121. int child_count;
  122. bool bcs_enable;
  123. int dec_mode[NUM_DECIMATORS];
  124. int bcs_ch;
  125. bool bcs_clk_en;
  126. bool hs_slow_insert_complete;
  127. int pcm_rate[NUM_DECIMATORS];
  128. bool swr_dmic_enable;
  129. };
  130. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  131. struct device **tx_dev,
  132. struct lpass_cdc_tx_macro_priv **tx_priv,
  133. const char *func_name)
  134. {
  135. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  136. if (!(*tx_dev)) {
  137. dev_err(component->dev,
  138. "%s: null device for macro!\n", func_name);
  139. return false;
  140. }
  141. *tx_priv = dev_get_drvdata((*tx_dev));
  142. if (!(*tx_priv)) {
  143. dev_err(component->dev,
  144. "%s: priv is null for macro!\n", func_name);
  145. return false;
  146. }
  147. if (!(*tx_priv)->component) {
  148. dev_err(component->dev,
  149. "%s: tx_priv->component not initialized!\n", func_name);
  150. return false;
  151. }
  152. return true;
  153. }
  154. static int lpass_cdc_tx_macro_mclk_enable(
  155. struct lpass_cdc_tx_macro_priv *tx_priv,
  156. bool mclk_enable)
  157. {
  158. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  159. int ret = 0;
  160. if (regmap == NULL) {
  161. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  162. return -EINVAL;
  163. }
  164. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  165. __func__, mclk_enable, tx_priv->tx_mclk_users);
  166. mutex_lock(&tx_priv->mclk_lock);
  167. if (mclk_enable) {
  168. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  169. TX_CORE_CLK,
  170. TX_CORE_CLK,
  171. true);
  172. if (ret < 0) {
  173. dev_err_ratelimited(tx_priv->dev,
  174. "%s: request clock enable failed\n",
  175. __func__);
  176. goto exit;
  177. }
  178. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  179. true);
  180. regcache_mark_dirty(regmap);
  181. regcache_sync_region(regmap,
  182. TX_START_OFFSET,
  183. TX_MAX_OFFSET);
  184. if (tx_priv->tx_mclk_users == 0) {
  185. regmap_update_bits(regmap,
  186. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  187. 0x01, 0x01);
  188. regmap_update_bits(regmap,
  189. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  190. 0x01, 0x01);
  191. }
  192. tx_priv->tx_mclk_users++;
  193. } else {
  194. if (tx_priv->tx_mclk_users <= 0) {
  195. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  196. __func__);
  197. tx_priv->tx_mclk_users = 0;
  198. goto exit;
  199. }
  200. tx_priv->tx_mclk_users--;
  201. if (tx_priv->tx_mclk_users == 0) {
  202. regmap_update_bits(regmap,
  203. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  204. 0x01, 0x00);
  205. regmap_update_bits(regmap,
  206. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  207. 0x01, 0x00);
  208. }
  209. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  210. false);
  211. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  212. TX_CORE_CLK,
  213. TX_CORE_CLK,
  214. false);
  215. }
  216. exit:
  217. mutex_unlock(&tx_priv->mclk_lock);
  218. return ret;
  219. }
  220. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  221. bool enable)
  222. {
  223. struct device *tx_dev = NULL;
  224. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  225. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  226. return -EINVAL;
  227. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  228. }
  229. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  230. struct snd_kcontrol *kcontrol, int event)
  231. {
  232. struct snd_soc_component *component =
  233. snd_soc_dapm_to_component(w->dapm);
  234. int ret = 0;
  235. struct device *tx_dev = NULL;
  236. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  237. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  238. return -EINVAL;
  239. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  240. switch (event) {
  241. case SND_SOC_DAPM_PRE_PMU:
  242. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  243. if (ret)
  244. tx_priv->dapm_mclk_enable = false;
  245. else
  246. tx_priv->dapm_mclk_enable = true;
  247. break;
  248. case SND_SOC_DAPM_POST_PMD:
  249. if (tx_priv->dapm_mclk_enable)
  250. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  251. break;
  252. default:
  253. dev_err(tx_priv->dev,
  254. "%s: invalid DAPM event %d\n", __func__, event);
  255. ret = -EINVAL;
  256. }
  257. return ret;
  258. }
  259. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  260. u16 event, u32 data)
  261. {
  262. struct device *tx_dev = NULL;
  263. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  264. int ret = 0;
  265. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  266. return -EINVAL;
  267. switch (event) {
  268. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  269. trace_printk("%s, enter SSR down\n", __func__);
  270. if ((!pm_runtime_enabled(tx_dev) ||
  271. !pm_runtime_suspended(tx_dev))) {
  272. ret = lpass_cdc_runtime_suspend(tx_dev);
  273. if (!ret) {
  274. pm_runtime_disable(tx_dev);
  275. pm_runtime_set_suspended(tx_dev);
  276. pm_runtime_enable(tx_dev);
  277. }
  278. }
  279. break;
  280. case LPASS_CDC_MACRO_EVT_SSR_UP:
  281. trace_printk("%s, enter SSR up\n", __func__);
  282. break;
  283. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  284. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  285. break;
  286. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  287. if (tx_priv->bcs_clk_en)
  288. snd_soc_component_update_bits(component,
  289. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  290. if (data)
  291. tx_priv->hs_slow_insert_complete = true;
  292. else
  293. tx_priv->hs_slow_insert_complete = false;
  294. break;
  295. default:
  296. pr_debug("%s Invalid Event\n", __func__);
  297. break;
  298. }
  299. return 0;
  300. }
  301. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  302. {
  303. u16 adc_mux_reg = 0;
  304. bool ret = false;
  305. struct device *tx_dev = NULL;
  306. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  307. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  308. return ret;
  309. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  310. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  311. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  312. if (!tx_priv->swr_dmic_enable)
  313. return true;
  314. }
  315. return ret;
  316. }
  317. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  318. {
  319. struct delayed_work *hpf_delayed_work = NULL;
  320. struct hpf_work *hpf_work = NULL;
  321. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  322. struct snd_soc_component *component = NULL;
  323. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  324. u8 hpf_cut_off_freq = 0;
  325. u16 adc_reg = 0, adc_n = 0;
  326. hpf_delayed_work = to_delayed_work(work);
  327. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  328. tx_priv = hpf_work->tx_priv;
  329. component = tx_priv->component;
  330. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  331. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  332. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  333. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  334. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  335. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  336. __func__, hpf_work->decimator, hpf_cut_off_freq);
  337. if (is_amic_enabled(component, hpf_work->decimator)) {
  338. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  339. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  340. adc_n = snd_soc_component_read(component, adc_reg) &
  341. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  342. /* analog mic clear TX hold */
  343. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  344. snd_soc_component_update_bits(component,
  345. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  346. hpf_cut_off_freq << 5);
  347. snd_soc_component_update_bits(component, hpf_gate_reg,
  348. 0x03, 0x02);
  349. /* Add delay between toggle hpf gate based on sample rate */
  350. switch (tx_priv->pcm_rate[hpf_work->decimator]) {
  351. case 0:
  352. usleep_range(125, 130);
  353. break;
  354. case 1:
  355. usleep_range(62, 65);
  356. break;
  357. case 3:
  358. usleep_range(31, 32);
  359. break;
  360. case 4:
  361. usleep_range(20, 21);
  362. break;
  363. case 5:
  364. usleep_range(10, 11);
  365. break;
  366. case 6:
  367. usleep_range(5, 6);
  368. break;
  369. default:
  370. usleep_range(125, 130);
  371. }
  372. snd_soc_component_update_bits(component, hpf_gate_reg,
  373. 0x03, 0x01);
  374. } else {
  375. snd_soc_component_update_bits(component,
  376. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  377. hpf_cut_off_freq << 5);
  378. snd_soc_component_update_bits(component, hpf_gate_reg,
  379. 0x02, 0x02);
  380. /* Minimum 1 clk cycle delay is required as per HW spec */
  381. usleep_range(1000, 1010);
  382. snd_soc_component_update_bits(component, hpf_gate_reg,
  383. 0x02, 0x00);
  384. }
  385. }
  386. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  387. {
  388. struct tx_mute_work *tx_mute_dwork = NULL;
  389. struct snd_soc_component *component = NULL;
  390. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  391. struct delayed_work *delayed_work = NULL;
  392. u16 tx_vol_ctl_reg = 0;
  393. u8 decimator = 0;
  394. delayed_work = to_delayed_work(work);
  395. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  396. tx_priv = tx_mute_dwork->tx_priv;
  397. component = tx_priv->component;
  398. decimator = tx_mute_dwork->decimator;
  399. tx_vol_ctl_reg =
  400. LPASS_CDC_TX0_TX_PATH_CTL +
  401. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  402. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  403. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  404. __func__, decimator);
  405. }
  406. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  407. struct snd_ctl_elem_value *ucontrol)
  408. {
  409. struct snd_soc_dapm_widget *widget =
  410. snd_soc_dapm_kcontrol_widget(kcontrol);
  411. struct snd_soc_component *component =
  412. snd_soc_dapm_to_component(widget->dapm);
  413. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  414. unsigned int val = 0;
  415. u16 mic_sel_reg = 0;
  416. u16 dmic_clk_reg = 0;
  417. struct device *tx_dev = NULL;
  418. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  419. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  420. return -EINVAL;
  421. val = ucontrol->value.enumerated.item[0];
  422. if (val > e->items - 1)
  423. return -EINVAL;
  424. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  425. widget->name, val);
  426. switch (e->reg) {
  427. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  428. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  429. break;
  430. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  431. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  432. break;
  433. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  434. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  435. break;
  436. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  437. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  438. break;
  439. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  440. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  441. break;
  442. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  443. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  444. break;
  445. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  446. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  447. break;
  448. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  449. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  450. break;
  451. default:
  452. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  453. __func__, e->reg);
  454. return -EINVAL;
  455. }
  456. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  457. if (val != 0) {
  458. if (!tx_priv->swr_dmic_enable) {
  459. snd_soc_component_update_bits(component,
  460. mic_sel_reg,
  461. 1 << 7, 0x0 << 7);
  462. } else {
  463. snd_soc_component_update_bits(component,
  464. mic_sel_reg,
  465. 1 << 7, 0x1 << 7);
  466. snd_soc_component_update_bits(component,
  467. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  468. 0x80, 0x00);
  469. dmic_clk_reg =
  470. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  471. ((val - 5)/2) * 4;
  472. snd_soc_component_update_bits(component,
  473. dmic_clk_reg,
  474. 0x0E, tx_priv->dmic_clk_div << 0x1);
  475. }
  476. }
  477. } else {
  478. /* DMIC selected */
  479. if (val != 0)
  480. snd_soc_component_update_bits(component, mic_sel_reg,
  481. 1 << 7, 1 << 7);
  482. }
  483. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  484. }
  485. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  486. struct snd_ctl_elem_value *ucontrol)
  487. {
  488. struct snd_soc_dapm_widget *widget =
  489. snd_soc_dapm_kcontrol_widget(kcontrol);
  490. struct snd_soc_component *component =
  491. snd_soc_dapm_to_component(widget->dapm);
  492. struct soc_multi_mixer_control *mixer =
  493. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  494. u32 dai_id = widget->shift;
  495. u32 dec_id = mixer->shift;
  496. struct device *tx_dev = NULL;
  497. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  498. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  499. return -EINVAL;
  500. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  501. ucontrol->value.integer.value[0] = 1;
  502. else
  503. ucontrol->value.integer.value[0] = 0;
  504. return 0;
  505. }
  506. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  507. struct snd_ctl_elem_value *ucontrol)
  508. {
  509. struct snd_soc_dapm_widget *widget =
  510. snd_soc_dapm_kcontrol_widget(kcontrol);
  511. struct snd_soc_component *component =
  512. snd_soc_dapm_to_component(widget->dapm);
  513. struct snd_soc_dapm_update *update = NULL;
  514. struct soc_multi_mixer_control *mixer =
  515. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  516. u32 dai_id = widget->shift;
  517. u32 dec_id = mixer->shift;
  518. u32 enable = ucontrol->value.integer.value[0];
  519. struct device *tx_dev = NULL;
  520. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  521. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  522. return -EINVAL;
  523. if (enable) {
  524. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  525. tx_priv->active_ch_cnt[dai_id]++;
  526. } else {
  527. tx_priv->active_ch_cnt[dai_id]--;
  528. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  529. }
  530. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  531. return 0;
  532. }
  533. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  534. unsigned int *path_num)
  535. {
  536. int ret = 0;
  537. char *widget_name = NULL;
  538. char *w_name = NULL;
  539. char *path_num_char = NULL;
  540. char *path_name = NULL;
  541. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  542. if (!widget_name)
  543. return -EINVAL;
  544. w_name = widget_name;
  545. path_name = strsep(&widget_name, " ");
  546. if (!path_name) {
  547. pr_err("%s: Invalid widget name = %s\n",
  548. __func__, widget_name);
  549. ret = -EINVAL;
  550. goto err;
  551. }
  552. path_num_char = strpbrk(path_name, "01234567");
  553. if (!path_num_char) {
  554. pr_err("%s: tx path index not found\n",
  555. __func__);
  556. ret = -EINVAL;
  557. goto err;
  558. }
  559. ret = kstrtouint(path_num_char, 10, path_num);
  560. if (ret < 0)
  561. pr_err("%s: Invalid tx path = %s\n",
  562. __func__, w_name);
  563. err:
  564. kfree(w_name);
  565. return ret;
  566. }
  567. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  568. struct snd_ctl_elem_value *ucontrol)
  569. {
  570. struct snd_soc_component *component =
  571. snd_soc_kcontrol_component(kcontrol);
  572. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  573. struct device *tx_dev = NULL;
  574. int ret = 0;
  575. int path = 0;
  576. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  577. return -EINVAL;
  578. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  579. if (ret)
  580. return ret;
  581. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  582. return 0;
  583. }
  584. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  585. struct snd_ctl_elem_value *ucontrol)
  586. {
  587. struct snd_soc_component *component =
  588. snd_soc_kcontrol_component(kcontrol);
  589. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  590. struct device *tx_dev = NULL;
  591. int value = ucontrol->value.integer.value[0];
  592. int ret = 0;
  593. int path = 0;
  594. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  595. return -EINVAL;
  596. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  597. if (ret)
  598. return ret;
  599. tx_priv->dec_mode[path] = value;
  600. return 0;
  601. }
  602. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  603. struct snd_ctl_elem_value *ucontrol)
  604. {
  605. struct snd_soc_component *component =
  606. snd_soc_kcontrol_component(kcontrol);
  607. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  608. struct device *tx_dev = NULL;
  609. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  610. return -EINVAL;
  611. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  612. return 0;
  613. }
  614. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  615. struct snd_ctl_elem_value *ucontrol)
  616. {
  617. struct snd_soc_component *component =
  618. snd_soc_kcontrol_component(kcontrol);
  619. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  620. struct device *tx_dev = NULL;
  621. int value = ucontrol->value.enumerated.item[0];
  622. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  623. return -EINVAL;
  624. tx_priv->bcs_ch = value;
  625. return 0;
  626. }
  627. static int lpass_cdc_tx_macro_swr_dmic_get(struct snd_kcontrol *kcontrol,
  628. struct snd_ctl_elem_value *ucontrol)
  629. {
  630. struct snd_soc_component *component =
  631. snd_soc_kcontrol_component(kcontrol);
  632. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  633. struct device *tx_dev = NULL;
  634. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  635. return -EINVAL;
  636. ucontrol->value.integer.value[0] = tx_priv->swr_dmic_enable;
  637. return 0;
  638. }
  639. static int lpass_cdc_tx_macro_swr_dmic_put(struct snd_kcontrol *kcontrol,
  640. struct snd_ctl_elem_value *ucontrol)
  641. {
  642. struct snd_soc_component *component =
  643. snd_soc_kcontrol_component(kcontrol);
  644. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  645. struct device *tx_dev = NULL;
  646. int value = ucontrol->value.integer.value[0];
  647. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  648. return -EINVAL;
  649. tx_priv->swr_dmic_enable = value;
  650. return 0;
  651. }
  652. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  653. struct snd_ctl_elem_value *ucontrol)
  654. {
  655. struct snd_soc_component *component =
  656. snd_soc_kcontrol_component(kcontrol);
  657. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  658. struct device *tx_dev = NULL;
  659. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  660. return -EINVAL;
  661. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  662. return 0;
  663. }
  664. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  665. struct snd_ctl_elem_value *ucontrol)
  666. {
  667. struct snd_soc_component *component =
  668. snd_soc_kcontrol_component(kcontrol);
  669. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  670. struct device *tx_dev = NULL;
  671. int value = ucontrol->value.integer.value[0];
  672. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  673. return -EINVAL;
  674. tx_priv->bcs_enable = value;
  675. return 0;
  676. }
  677. static const char * const bcs_ch_sel_mux_text[] = {
  678. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  679. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  680. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  681. };
  682. static const struct soc_enum bcs_ch_sel_mux_enum =
  683. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  684. bcs_ch_sel_mux_text);
  685. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  686. struct snd_ctl_elem_value *ucontrol)
  687. {
  688. struct snd_soc_component *component =
  689. snd_soc_kcontrol_component(kcontrol);
  690. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  691. struct device *tx_dev = NULL;
  692. int value = 0;
  693. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  694. return -EINVAL;
  695. value = (snd_soc_component_read(component,
  696. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  697. ucontrol->value.integer.value[0] = value;
  698. return 0;
  699. }
  700. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  701. struct snd_ctl_elem_value *ucontrol)
  702. {
  703. struct snd_soc_component *component =
  704. snd_soc_kcontrol_component(kcontrol);
  705. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  706. struct device *tx_dev = NULL;
  707. int value;
  708. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  709. return -EINVAL;
  710. if (ucontrol->value.integer.value[0] < 0 ||
  711. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  712. return -EINVAL;
  713. value = ucontrol->value.integer.value[0];
  714. snd_soc_component_update_bits(component,
  715. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  716. return 0;
  717. }
  718. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  719. struct snd_kcontrol *kcontrol, int event)
  720. {
  721. struct snd_soc_component *component =
  722. snd_soc_dapm_to_component(w->dapm);
  723. unsigned int dmic = 0;
  724. int ret = 0;
  725. char *wname = NULL;
  726. wname = strpbrk(w->name, "01234567");
  727. if (!wname) {
  728. dev_err(component->dev, "%s: widget not found\n", __func__);
  729. return -EINVAL;
  730. }
  731. ret = kstrtouint(wname, 10, &dmic);
  732. if (ret < 0) {
  733. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  734. __func__);
  735. return -EINVAL;
  736. }
  737. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  738. __func__, event, dmic);
  739. switch (event) {
  740. case SND_SOC_DAPM_PRE_PMU:
  741. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  742. break;
  743. case SND_SOC_DAPM_POST_PMD:
  744. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  745. break;
  746. }
  747. return 0;
  748. }
  749. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  750. struct snd_kcontrol *kcontrol, int event)
  751. {
  752. struct snd_soc_component *component =
  753. snd_soc_dapm_to_component(w->dapm);
  754. unsigned int decimator = 0;
  755. u16 tx_vol_ctl_reg = 0;
  756. u16 dec_cfg_reg = 0;
  757. u16 hpf_gate_reg = 0;
  758. u16 tx_gain_ctl_reg = 0;
  759. u16 tx_fs_reg = 0;
  760. u8 hpf_cut_off_freq = 0;
  761. u16 adc_mux_reg = 0;
  762. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  763. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  764. struct device *tx_dev = NULL;
  765. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  766. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  767. return -EINVAL;
  768. decimator = w->shift;
  769. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  770. w->name, decimator);
  771. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  772. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  773. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  774. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  775. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  776. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  777. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  778. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  779. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  780. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  781. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  782. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  783. tx_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  784. tx_fs_reg) & 0x0F);
  785. switch (event) {
  786. case SND_SOC_DAPM_PRE_PMU:
  787. snd_soc_component_update_bits(component,
  788. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  789. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  790. /* Enable TX PGA Mute */
  791. snd_soc_component_update_bits(component,
  792. tx_vol_ctl_reg, 0x10, 0x10);
  793. break;
  794. case SND_SOC_DAPM_POST_PMU:
  795. snd_soc_component_update_bits(component,
  796. tx_vol_ctl_reg, 0x20, 0x20);
  797. if (!is_amic_enabled(component, decimator)) {
  798. snd_soc_component_update_bits(component,
  799. hpf_gate_reg, 0x01, 0x00);
  800. /*
  801. * Minimum 1 clk cycle delay is required as per HW spec
  802. */
  803. usleep_range(1000, 1010);
  804. }
  805. hpf_cut_off_freq = (
  806. snd_soc_component_read(component, dec_cfg_reg) &
  807. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  808. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  809. hpf_cut_off_freq;
  810. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  811. snd_soc_component_update_bits(component, dec_cfg_reg,
  812. TX_HPF_CUT_OFF_FREQ_MASK,
  813. CF_MIN_3DB_150HZ << 5);
  814. if (is_amic_enabled(component, decimator)) {
  815. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  816. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  817. }
  818. if (tx_unmute_delay < unmute_delay)
  819. tx_unmute_delay = unmute_delay;
  820. /* schedule work queue to Remove Mute */
  821. queue_delayed_work(system_freezable_wq,
  822. &tx_priv->tx_mute_dwork[decimator].dwork,
  823. msecs_to_jiffies(tx_unmute_delay));
  824. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  825. CF_MIN_3DB_150HZ) {
  826. queue_delayed_work(system_freezable_wq,
  827. &tx_priv->tx_hpf_work[decimator].dwork,
  828. msecs_to_jiffies(hpf_delay));
  829. snd_soc_component_update_bits(component,
  830. hpf_gate_reg, 0x03, 0x02);
  831. if (!is_amic_enabled(component, decimator))
  832. snd_soc_component_update_bits(component,
  833. hpf_gate_reg, 0x03, 0x00);
  834. snd_soc_component_update_bits(component,
  835. hpf_gate_reg, 0x03, 0x01);
  836. /*
  837. * 6ms delay is required as per HW spec
  838. */
  839. usleep_range(6000, 6010);
  840. }
  841. /* apply gain after decimator is enabled */
  842. snd_soc_component_write(component, tx_gain_ctl_reg,
  843. snd_soc_component_read(component,
  844. tx_gain_ctl_reg));
  845. if (tx_priv->bcs_enable) {
  846. snd_soc_component_update_bits(component,
  847. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  848. tx_priv->bcs_ch);
  849. snd_soc_component_update_bits(component, dec_cfg_reg,
  850. 0x01, 0x01);
  851. tx_priv->bcs_clk_en = true;
  852. if (tx_priv->hs_slow_insert_complete)
  853. snd_soc_component_update_bits(component,
  854. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  855. 0x40);
  856. }
  857. break;
  858. case SND_SOC_DAPM_PRE_PMD:
  859. hpf_cut_off_freq =
  860. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  861. snd_soc_component_update_bits(component,
  862. tx_vol_ctl_reg, 0x10, 0x10);
  863. if (cancel_delayed_work_sync(
  864. &tx_priv->tx_hpf_work[decimator].dwork)) {
  865. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  866. snd_soc_component_update_bits(
  867. component, dec_cfg_reg,
  868. TX_HPF_CUT_OFF_FREQ_MASK,
  869. hpf_cut_off_freq << 5);
  870. if (is_amic_enabled(component, decimator))
  871. snd_soc_component_update_bits(component,
  872. hpf_gate_reg,
  873. 0x03, 0x02);
  874. else
  875. snd_soc_component_update_bits(component,
  876. hpf_gate_reg,
  877. 0x03, 0x03);
  878. /*
  879. * Minimum 1 clk cycle delay is required
  880. * as per HW spec
  881. */
  882. usleep_range(1000, 1010);
  883. snd_soc_component_update_bits(component,
  884. hpf_gate_reg,
  885. 0x03, 0x01);
  886. }
  887. }
  888. cancel_delayed_work_sync(
  889. &tx_priv->tx_mute_dwork[decimator].dwork);
  890. if (snd_soc_component_read(component, adc_mux_reg)
  891. & SWR_MIC)
  892. snd_soc_component_update_bits(component,
  893. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  894. 0x01, 0x00);
  895. break;
  896. case SND_SOC_DAPM_POST_PMD:
  897. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  898. 0x20, 0x00);
  899. snd_soc_component_update_bits(component,
  900. dec_cfg_reg, 0x06, 0x00);
  901. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  902. 0x10, 0x00);
  903. if (tx_priv->bcs_enable) {
  904. snd_soc_component_update_bits(component, dec_cfg_reg,
  905. 0x01, 0x00);
  906. snd_soc_component_update_bits(component,
  907. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  908. tx_priv->bcs_clk_en = false;
  909. snd_soc_component_update_bits(component,
  910. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  911. 0x00);
  912. }
  913. break;
  914. }
  915. return 0;
  916. }
  917. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  918. struct snd_kcontrol *kcontrol, int event)
  919. {
  920. return 0;
  921. }
  922. /* Cutoff frequency for high pass filter */
  923. static const char * const cf_text[] = {
  924. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  925. };
  926. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  927. cf_text);
  928. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  929. cf_text);
  930. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  931. cf_text);
  932. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  933. cf_text);
  934. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  935. cf_text);
  936. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  937. cf_text);
  938. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  939. cf_text);
  940. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  941. cf_text);
  942. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  943. struct snd_pcm_hw_params *params,
  944. struct snd_soc_dai *dai)
  945. {
  946. int tx_fs_rate = -EINVAL;
  947. struct snd_soc_component *component = dai->component;
  948. u32 decimator = 0;
  949. u32 sample_rate = 0;
  950. u16 tx_fs_reg = 0;
  951. struct device *tx_dev = NULL;
  952. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  953. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  954. return -EINVAL;
  955. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  956. dai->name, dai->id, params_rate(params),
  957. params_channels(params));
  958. sample_rate = params_rate(params);
  959. switch (sample_rate) {
  960. case 8000:
  961. tx_fs_rate = 0;
  962. break;
  963. case 16000:
  964. tx_fs_rate = 1;
  965. break;
  966. case 32000:
  967. tx_fs_rate = 3;
  968. break;
  969. case 48000:
  970. tx_fs_rate = 4;
  971. break;
  972. case 96000:
  973. tx_fs_rate = 5;
  974. break;
  975. case 192000:
  976. tx_fs_rate = 6;
  977. break;
  978. case 384000:
  979. tx_fs_rate = 7;
  980. break;
  981. default:
  982. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  983. __func__, params_rate(params));
  984. return -EINVAL;
  985. }
  986. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  987. LPASS_CDC_TX_MACRO_DEC_MAX) {
  988. if (decimator >= 0) {
  989. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  990. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  991. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  992. __func__, decimator, sample_rate);
  993. snd_soc_component_update_bits(component, tx_fs_reg,
  994. 0x0F, tx_fs_rate);
  995. } else {
  996. dev_err(component->dev,
  997. "%s: ERROR: Invalid decimator: %d\n",
  998. __func__, decimator);
  999. return -EINVAL;
  1000. }
  1001. }
  1002. return 0;
  1003. }
  1004. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  1005. unsigned int *tx_num, unsigned int *tx_slot,
  1006. unsigned int *rx_num, unsigned int *rx_slot)
  1007. {
  1008. struct snd_soc_component *component = dai->component;
  1009. struct device *tx_dev = NULL;
  1010. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1011. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1012. return -EINVAL;
  1013. switch (dai->id) {
  1014. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  1015. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  1016. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  1017. *tx_slot = tx_priv->active_ch_mask[dai->id];
  1018. *tx_num = tx_priv->active_ch_cnt[dai->id];
  1019. break;
  1020. default:
  1021. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  1022. break;
  1023. }
  1024. return 0;
  1025. }
  1026. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1027. .hw_params = lpass_cdc_tx_macro_hw_params,
  1028. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1029. };
  1030. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1031. {
  1032. .name = "tx_macro_tx1",
  1033. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1034. .capture = {
  1035. .stream_name = "TX_AIF1 Capture",
  1036. .rates = LPASS_CDC_TX_MACRO_RATES,
  1037. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1038. .rate_max = 192000,
  1039. .rate_min = 8000,
  1040. .channels_min = 1,
  1041. .channels_max = 8,
  1042. },
  1043. .ops = &lpass_cdc_tx_macro_dai_ops,
  1044. },
  1045. {
  1046. .name = "tx_macro_tx2",
  1047. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1048. .capture = {
  1049. .stream_name = "TX_AIF2 Capture",
  1050. .rates = LPASS_CDC_TX_MACRO_RATES,
  1051. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1052. .rate_max = 192000,
  1053. .rate_min = 8000,
  1054. .channels_min = 1,
  1055. .channels_max = 8,
  1056. },
  1057. .ops = &lpass_cdc_tx_macro_dai_ops,
  1058. },
  1059. {
  1060. .name = "tx_macro_tx3",
  1061. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1062. .capture = {
  1063. .stream_name = "TX_AIF3 Capture",
  1064. .rates = LPASS_CDC_TX_MACRO_RATES,
  1065. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1066. .rate_max = 192000,
  1067. .rate_min = 8000,
  1068. .channels_min = 1,
  1069. .channels_max = 8,
  1070. },
  1071. .ops = &lpass_cdc_tx_macro_dai_ops,
  1072. },
  1073. };
  1074. #define STRING(name) #name
  1075. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1076. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1077. static const struct snd_kcontrol_new name##_mux = \
  1078. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1079. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1080. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1081. static const struct snd_kcontrol_new name##_mux = \
  1082. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1083. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1084. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1085. static const char * const adc_mux_text[] = {
  1086. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1087. };
  1088. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1089. 0, adc_mux_text);
  1090. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1091. 0, adc_mux_text);
  1092. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1093. 0, adc_mux_text);
  1094. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1095. 0, adc_mux_text);
  1096. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1097. 0, adc_mux_text);
  1098. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1099. 0, adc_mux_text);
  1100. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1101. 0, adc_mux_text);
  1102. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1103. 0, adc_mux_text);
  1104. static const char * const dmic_mux_text[] = {
  1105. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1106. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1107. };
  1108. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1109. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1110. lpass_cdc_tx_macro_put_dec_enum);
  1111. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1112. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1113. lpass_cdc_tx_macro_put_dec_enum);
  1114. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1115. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1116. lpass_cdc_tx_macro_put_dec_enum);
  1117. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1118. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1119. lpass_cdc_tx_macro_put_dec_enum);
  1120. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1121. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1122. lpass_cdc_tx_macro_put_dec_enum);
  1123. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1124. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1125. lpass_cdc_tx_macro_put_dec_enum);
  1126. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1127. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1128. lpass_cdc_tx_macro_put_dec_enum);
  1129. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1130. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1131. lpass_cdc_tx_macro_put_dec_enum);
  1132. static const char * const smic_mux_text[] = {
  1133. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1134. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1135. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1136. };
  1137. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1138. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1139. lpass_cdc_tx_macro_put_dec_enum);
  1140. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1141. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1142. lpass_cdc_tx_macro_put_dec_enum);
  1143. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1144. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1145. lpass_cdc_tx_macro_put_dec_enum);
  1146. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1147. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1148. lpass_cdc_tx_macro_put_dec_enum);
  1149. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1150. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1151. lpass_cdc_tx_macro_put_dec_enum);
  1152. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1153. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1154. lpass_cdc_tx_macro_put_dec_enum);
  1155. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1156. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1157. lpass_cdc_tx_macro_put_dec_enum);
  1158. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1159. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1160. lpass_cdc_tx_macro_put_dec_enum);
  1161. static const char * const dec_mode_mux_text[] = {
  1162. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1163. };
  1164. static const struct soc_enum dec_mode_mux_enum =
  1165. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1166. dec_mode_mux_text);
  1167. static const char * const bcs_ch_enum_text[] = {
  1168. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1169. "CH10", "CH11",
  1170. };
  1171. static const struct soc_enum bcs_ch_enum =
  1172. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1173. bcs_ch_enum_text);
  1174. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1175. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1176. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1177. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1178. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1179. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1180. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1181. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1182. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1183. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1184. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1185. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1186. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1187. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1188. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1189. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1190. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1191. };
  1192. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1193. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1194. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1195. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1196. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1197. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1198. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1199. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1200. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1201. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1202. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1203. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1204. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1205. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1206. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1207. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1208. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1209. };
  1210. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1211. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1212. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1213. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1214. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1215. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1216. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1217. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1218. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1219. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1220. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1221. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1222. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1223. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1224. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1225. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1226. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1227. };
  1228. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1229. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1230. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1231. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1232. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1233. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1234. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1235. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1236. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1237. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1238. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1239. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1240. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1241. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1242. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1243. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1244. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1245. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1246. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1247. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1248. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1249. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1250. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1251. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1252. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1253. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1254. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1255. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1256. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1257. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1258. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1259. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1260. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1261. lpass_cdc_tx_macro_enable_micbias,
  1262. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1263. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1264. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1265. SND_SOC_DAPM_POST_PMD),
  1266. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1267. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1268. SND_SOC_DAPM_POST_PMD),
  1269. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1270. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1271. SND_SOC_DAPM_POST_PMD),
  1272. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1273. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1274. SND_SOC_DAPM_POST_PMD),
  1275. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1276. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1277. SND_SOC_DAPM_POST_PMD),
  1278. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1279. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1280. SND_SOC_DAPM_POST_PMD),
  1281. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1282. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1283. SND_SOC_DAPM_POST_PMD),
  1284. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1285. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1286. SND_SOC_DAPM_POST_PMD),
  1287. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1288. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1289. LPASS_CDC_TX_MACRO_DEC0, 0,
  1290. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1291. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1292. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1293. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1294. LPASS_CDC_TX_MACRO_DEC1, 0,
  1295. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1296. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1297. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1298. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1299. LPASS_CDC_TX_MACRO_DEC2, 0,
  1300. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1301. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1302. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1303. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1304. LPASS_CDC_TX_MACRO_DEC3, 0,
  1305. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1306. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1307. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1308. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1309. LPASS_CDC_TX_MACRO_DEC4, 0,
  1310. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1311. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1312. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1313. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1314. LPASS_CDC_TX_MACRO_DEC5, 0,
  1315. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1316. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1317. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1318. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1319. LPASS_CDC_TX_MACRO_DEC6, 0,
  1320. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1321. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1322. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1323. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1324. LPASS_CDC_TX_MACRO_DEC7, 0,
  1325. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1326. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1327. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1328. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1329. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1330. };
  1331. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1332. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1333. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1334. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1335. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1336. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1337. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1338. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1339. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1340. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1341. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1342. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1343. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1344. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1345. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1346. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1347. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1348. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1349. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1350. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1351. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1352. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1353. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1354. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1355. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1356. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1357. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1358. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1359. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1360. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1361. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1362. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1363. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1364. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1365. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1366. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1367. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1368. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1369. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1370. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1371. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1372. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1373. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1374. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1375. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1376. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1377. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1378. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1379. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1380. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1381. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1382. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1383. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1384. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1385. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1386. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1387. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1388. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1389. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1390. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1391. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1392. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1393. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1394. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1395. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1396. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1397. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1398. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1399. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1400. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1401. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1402. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1403. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1404. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1405. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1406. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1407. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1408. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1409. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1410. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1411. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1412. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1413. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1414. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1415. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1416. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1417. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1418. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1419. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1420. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1421. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1422. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1423. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1424. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1425. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1426. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1427. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1428. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1429. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1430. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1431. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1432. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1433. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1434. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1435. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1436. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1437. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1438. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1439. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1440. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1441. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1442. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1443. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1444. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1445. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1446. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1447. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1448. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1449. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1450. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1451. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1452. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1453. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1454. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1455. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1456. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1457. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1458. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1459. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1460. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1461. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1462. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1463. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1464. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1465. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1466. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1467. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1468. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1469. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1470. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1471. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1472. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1473. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1474. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1475. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1476. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1477. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1478. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1479. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1480. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1481. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1482. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1483. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1484. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1485. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1486. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1487. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1488. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1489. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1490. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1491. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1492. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1493. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1494. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1495. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1496. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1497. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1498. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1499. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1500. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1501. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1502. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1503. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1504. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1505. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1506. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1507. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1508. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1509. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1510. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1511. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1512. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1513. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1514. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1515. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1516. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1517. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1518. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1519. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1520. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1521. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1522. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1523. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1524. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1525. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1526. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1527. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1528. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1529. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1530. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1531. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1532. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1533. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1534. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1535. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1536. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1537. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1538. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1539. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1540. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1541. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1542. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1543. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1544. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1545. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1546. };
  1547. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1548. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1549. LPASS_CDC_TX0_TX_VOL_CTL,
  1550. -84, 40, digital_gain),
  1551. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1552. LPASS_CDC_TX1_TX_VOL_CTL,
  1553. -84, 40, digital_gain),
  1554. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1555. LPASS_CDC_TX2_TX_VOL_CTL,
  1556. -84, 40, digital_gain),
  1557. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1558. LPASS_CDC_TX3_TX_VOL_CTL,
  1559. -84, 40, digital_gain),
  1560. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1561. LPASS_CDC_TX4_TX_VOL_CTL,
  1562. -84, 40, digital_gain),
  1563. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1564. LPASS_CDC_TX5_TX_VOL_CTL,
  1565. -84, 40, digital_gain),
  1566. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1567. LPASS_CDC_TX6_TX_VOL_CTL,
  1568. -84, 40, digital_gain),
  1569. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1570. LPASS_CDC_TX7_TX_VOL_CTL,
  1571. -84, 40, digital_gain),
  1572. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1573. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1574. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1575. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1576. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1577. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1578. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1579. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1580. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1581. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1582. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1583. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1584. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1585. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1586. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1587. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1588. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1589. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1590. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1591. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1592. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1593. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1594. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1595. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1596. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1597. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1598. SOC_SINGLE_EXT("TX_SWR_DMIC Enable", SND_SOC_NOPM, 0, 1, 0,
  1599. lpass_cdc_tx_macro_swr_dmic_get, lpass_cdc_tx_macro_swr_dmic_put),
  1600. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1601. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1602. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1603. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1604. };
  1605. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1606. {
  1607. struct device *tx_dev = NULL;
  1608. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1609. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1610. return -EINVAL;
  1611. return tx_priv->dmic_clk_div;
  1612. }
  1613. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1614. struct lpass_cdc_tx_macro_priv *tx_priv)
  1615. {
  1616. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1617. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1618. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1619. mclk_rate % dmic_sample_rate != 0)
  1620. goto undefined_rate;
  1621. div_factor = mclk_rate / dmic_sample_rate;
  1622. switch (div_factor) {
  1623. case 2:
  1624. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1625. break;
  1626. case 3:
  1627. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1628. break;
  1629. case 4:
  1630. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1631. break;
  1632. case 6:
  1633. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1634. break;
  1635. case 8:
  1636. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1637. break;
  1638. case 16:
  1639. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1640. break;
  1641. default:
  1642. /* Any other DIV factor is invalid */
  1643. goto undefined_rate;
  1644. }
  1645. /* Valid dmic DIV factors */
  1646. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1647. __func__, div_factor, mclk_rate);
  1648. return dmic_sample_rate;
  1649. undefined_rate:
  1650. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1651. __func__, dmic_sample_rate, mclk_rate);
  1652. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1653. return dmic_sample_rate;
  1654. }
  1655. static const struct lpass_cdc_tx_macro_reg_mask_val
  1656. lpass_cdc_tx_macro_reg_init[] = {
  1657. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1658. };
  1659. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1660. {
  1661. struct snd_soc_dapm_context *dapm =
  1662. snd_soc_component_get_dapm(component);
  1663. int ret = 0, i = 0;
  1664. struct device *tx_dev = NULL;
  1665. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1666. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1667. if (!tx_dev) {
  1668. dev_err(component->dev,
  1669. "%s: null device for macro!\n", __func__);
  1670. return -EINVAL;
  1671. }
  1672. tx_priv = dev_get_drvdata(tx_dev);
  1673. if (!tx_priv) {
  1674. dev_err(component->dev,
  1675. "%s: priv is null for macro!\n", __func__);
  1676. return -EINVAL;
  1677. }
  1678. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1679. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1680. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1681. if (ret < 0) {
  1682. dev_err(tx_dev, "%s: Failed to add controls\n",
  1683. __func__);
  1684. return ret;
  1685. }
  1686. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1687. ARRAY_SIZE(tx_audio_map));
  1688. if (ret < 0) {
  1689. dev_err(tx_dev, "%s: Failed to add routes\n",
  1690. __func__);
  1691. return ret;
  1692. }
  1693. ret = snd_soc_dapm_new_widgets(dapm->card);
  1694. if (ret < 0) {
  1695. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1696. return ret;
  1697. }
  1698. ret = snd_soc_add_component_controls(component,
  1699. lpass_cdc_tx_macro_snd_controls,
  1700. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1701. if (ret < 0) {
  1702. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1703. __func__);
  1704. return ret;
  1705. }
  1706. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1707. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1708. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1709. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1710. snd_soc_dapm_sync(dapm);
  1711. for (i = 0; i < NUM_DECIMATORS; i++) {
  1712. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1713. tx_priv->tx_hpf_work[i].decimator = i;
  1714. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1715. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1716. }
  1717. for (i = 0; i < NUM_DECIMATORS; i++) {
  1718. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1719. tx_priv->tx_mute_dwork[i].decimator = i;
  1720. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1721. lpass_cdc_tx_macro_mute_update_callback);
  1722. }
  1723. tx_priv->component = component;
  1724. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1725. snd_soc_component_update_bits(component,
  1726. lpass_cdc_tx_macro_reg_init[i].reg,
  1727. lpass_cdc_tx_macro_reg_init[i].mask,
  1728. lpass_cdc_tx_macro_reg_init[i].val);
  1729. return 0;
  1730. }
  1731. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1732. {
  1733. struct device *tx_dev = NULL;
  1734. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1735. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1736. return -EINVAL;
  1737. tx_priv->component = NULL;
  1738. return 0;
  1739. }
  1740. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1741. char __iomem *tx_io_base)
  1742. {
  1743. memset(ops, 0, sizeof(struct macro_ops));
  1744. ops->init = lpass_cdc_tx_macro_init;
  1745. ops->exit = lpass_cdc_tx_macro_deinit;
  1746. ops->io_base = tx_io_base;
  1747. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1748. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1749. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1750. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1751. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1752. }
  1753. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1754. {
  1755. struct macro_ops ops = {0};
  1756. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1757. u32 tx_base_addr = 0, sample_rate = 0;
  1758. char __iomem *tx_io_base = NULL;
  1759. int ret = 0;
  1760. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1761. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1762. dev_err(&pdev->dev,
  1763. "%s: va-macro not registered yet, defer\n", __func__);
  1764. return -EPROBE_DEFER;
  1765. }
  1766. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1767. GFP_KERNEL);
  1768. if (!tx_priv)
  1769. return -ENOMEM;
  1770. platform_set_drvdata(pdev, tx_priv);
  1771. tx_priv->dev = &pdev->dev;
  1772. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1773. &tx_base_addr);
  1774. if (ret) {
  1775. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1776. __func__, "reg");
  1777. return ret;
  1778. }
  1779. dev_set_drvdata(&pdev->dev, tx_priv);
  1780. tx_io_base = devm_ioremap(&pdev->dev,
  1781. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1782. if (!tx_io_base) {
  1783. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1784. return -ENOMEM;
  1785. }
  1786. tx_priv->tx_io_base = tx_io_base;
  1787. tx_priv->swr_dmic_enable = false;
  1788. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1789. &sample_rate);
  1790. if (ret) {
  1791. dev_err(&pdev->dev,
  1792. "%s: could not find sample_rate entry in dt\n",
  1793. __func__);
  1794. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1795. } else {
  1796. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1797. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1798. return -EINVAL;
  1799. }
  1800. mutex_init(&tx_priv->mclk_lock);
  1801. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1802. ops.clk_id_req = TX_CORE_CLK;
  1803. ops.default_clk_id = TX_CORE_CLK;
  1804. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1805. if (ret) {
  1806. dev_err(&pdev->dev,
  1807. "%s: register macro failed\n", __func__);
  1808. goto err_reg_macro;
  1809. }
  1810. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1811. pm_runtime_use_autosuspend(&pdev->dev);
  1812. pm_runtime_set_suspended(&pdev->dev);
  1813. pm_suspend_ignore_children(&pdev->dev, true);
  1814. pm_runtime_enable(&pdev->dev);
  1815. return 0;
  1816. err_reg_macro:
  1817. mutex_destroy(&tx_priv->mclk_lock);
  1818. return ret;
  1819. }
  1820. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1821. {
  1822. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1823. tx_priv = platform_get_drvdata(pdev);
  1824. if (!tx_priv)
  1825. return -EINVAL;
  1826. pm_runtime_disable(&pdev->dev);
  1827. pm_runtime_set_suspended(&pdev->dev);
  1828. mutex_destroy(&tx_priv->mclk_lock);
  1829. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1830. return 0;
  1831. }
  1832. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1833. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1834. {}
  1835. };
  1836. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1837. SET_SYSTEM_SLEEP_PM_OPS(
  1838. pm_runtime_force_suspend,
  1839. pm_runtime_force_resume
  1840. )
  1841. SET_RUNTIME_PM_OPS(
  1842. lpass_cdc_runtime_suspend,
  1843. lpass_cdc_runtime_resume,
  1844. NULL
  1845. )
  1846. };
  1847. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1848. .driver = {
  1849. .name = "lpass_cdc_tx_macro",
  1850. .owner = THIS_MODULE,
  1851. .pm = &lpass_cdc_dev_pm_ops,
  1852. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1853. .suppress_bind_attrs = true,
  1854. },
  1855. .probe = lpass_cdc_tx_macro_probe,
  1856. .remove = lpass_cdc_tx_macro_remove,
  1857. };
  1858. module_platform_driver(lpass_cdc_tx_macro_driver);
  1859. MODULE_DESCRIPTION("TX macro driver");
  1860. MODULE_LICENSE("GPL v2");