dsi_ctrl.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_CTRL_H_
  6. #define _DSI_CTRL_H_
  7. #include <linux/debugfs.h>
  8. #include "dsi_defs.h"
  9. #include "dsi_ctrl_hw.h"
  10. #include "dsi_clk.h"
  11. #include "dsi_pwr.h"
  12. #include "drm/drm_mipi_dsi.h"
  13. /*
  14. * DSI Command transfer modifiers
  15. * @DSI_CTRL_CMD_READ: The current transfer involves reading data.
  16. * @DSI_CTRL_CMD_BROADCAST: The current transfer needs to be done in
  17. * broadcast mode to multiple slaves.
  18. * @DSI_CTRL_CMD_BROADCAST_MASTER: This controller is the master and the slaves
  19. * sync to this trigger.
  20. * @DSI_CTRL_CMD_DEFER_TRIGGER: Defer the command trigger to later.
  21. * @DSI_CTRL_CMD_FIFO_STORE: Use FIFO for command transfer in place of
  22. * reading data from memory.
  23. * @DSI_CTRL_CMD_FETCH_MEMORY: Fetch command from memory through AXI bus
  24. * and transfer it.
  25. * @DSI_CTRL_CMD_LAST_COMMAND: Trigger the DMA cmd transfer if this is last
  26. * command in the batch.
  27. * @DSI_CTRL_CMD_NON_EMBEDDED_MODE:Transfer cmd packets in non embedded mode.
  28. * @DSI_CTRL_CMD_CUSTOM_DMA_SCHED: Use the dma scheduling line number defined in
  29. * display panel dtsi file instead of default.
  30. * @DSI_CTRL_CMD_ASYNC_WAIT: Command flag to indicate that the wait for done
  31. * for this command is asynchronous and must be queued.
  32. * @DSI_CTRL_CMD_SUBLINK0: Send the command in splitlink sublink0 only.
  33. * @DSI_CTRL_CMD_SUBLINK1: Send the command in splitlink sublink1 only.
  34. */
  35. #define DSI_CTRL_CMD_READ 0x1
  36. #define DSI_CTRL_CMD_BROADCAST 0x2
  37. #define DSI_CTRL_CMD_BROADCAST_MASTER 0x4
  38. #define DSI_CTRL_CMD_DEFER_TRIGGER 0x8
  39. #define DSI_CTRL_CMD_FIFO_STORE 0x10
  40. #define DSI_CTRL_CMD_FETCH_MEMORY 0x20
  41. #define DSI_CTRL_CMD_LAST_COMMAND 0x40
  42. #define DSI_CTRL_CMD_NON_EMBEDDED_MODE 0x80
  43. #define DSI_CTRL_CMD_CUSTOM_DMA_SCHED 0x100
  44. #define DSI_CTRL_CMD_ASYNC_WAIT 0x200
  45. #define DSI_CTRL_CMD_SUBLINK0 0x400
  46. #define DSI_CTRL_CMD_SUBLINK1 0x800
  47. /* DSI embedded mode fifo size
  48. * If the command is greater than 256 bytes it is sent in non-embedded mode.
  49. */
  50. #define DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES 256
  51. /* max size supported for dsi cmd transfer using TPG */
  52. #define DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE 64
  53. /*Default tearcheck window size as programmed by MDP*/
  54. #define TEARCHECK_WINDOW_SIZE 5
  55. /**
  56. * enum dsi_power_state - defines power states for dsi controller.
  57. * @DSI_CTRL_POWER_VREG_OFF: Digital and analog supplies for DSI controller
  58. turned off
  59. * @DSI_CTRL_POWER_VREG_ON: Digital and analog supplies for DSI controller
  60. * @DSI_CTRL_POWER_MAX: Maximum value.
  61. */
  62. enum dsi_power_state {
  63. DSI_CTRL_POWER_VREG_OFF = 0,
  64. DSI_CTRL_POWER_VREG_ON,
  65. DSI_CTRL_POWER_MAX,
  66. };
  67. /**
  68. * enum dsi_engine_state - define engine status for dsi controller.
  69. * @DSI_CTRL_ENGINE_OFF: Engine is turned off.
  70. * @DSI_CTRL_ENGINE_ON: Engine is turned on.
  71. * @DSI_CTRL_ENGINE_MAX: Maximum value.
  72. */
  73. enum dsi_engine_state {
  74. DSI_CTRL_ENGINE_OFF = 0,
  75. DSI_CTRL_ENGINE_ON,
  76. DSI_CTRL_ENGINE_MAX,
  77. };
  78. /**
  79. * enum dsi_ctrl_driver_ops - controller driver ops
  80. */
  81. enum dsi_ctrl_driver_ops {
  82. DSI_CTRL_OP_POWER_STATE_CHANGE,
  83. DSI_CTRL_OP_CMD_ENGINE,
  84. DSI_CTRL_OP_VID_ENGINE,
  85. DSI_CTRL_OP_HOST_ENGINE,
  86. DSI_CTRL_OP_CMD_TX,
  87. DSI_CTRL_OP_HOST_INIT,
  88. DSI_CTRL_OP_TPG,
  89. DSI_CTRL_OP_PHY_SW_RESET,
  90. DSI_CTRL_OP_ASYNC_TIMING,
  91. DSI_CTRL_OP_MAX
  92. };
  93. /**
  94. * struct dsi_ctrl_power_info - digital and analog power supplies for dsi host
  95. * @digital: Digital power supply required to turn on DSI controller hardware.
  96. * @host_pwr: Analog power supplies required to turn on DSI controller hardware.
  97. * Even though DSI controller it self does not require an analog
  98. * power supply, supplies required for PLL can be defined here to
  99. * allow proper control over these supplies.
  100. */
  101. struct dsi_ctrl_power_info {
  102. struct dsi_regulator_info digital;
  103. struct dsi_regulator_info host_pwr;
  104. };
  105. /**
  106. * struct dsi_ctrl_clk_info - clock information for DSI controller
  107. * @core_clks: Core clocks needed to access DSI controller registers.
  108. * @hs_link_clks: Clocks required to transmit high speed data over DSI
  109. * @lp_link_clks: Clocks required to perform low power ops over DSI
  110. * @rcg_clks: Root clock generation clocks generated in MMSS_CC. The
  111. * output of the PLL is set as parent for these root
  112. * clocks. These clocks are specific to controller
  113. * instance.
  114. * @xo_clk: XO clocks used to park the DSI PLL before turning off.
  115. * @mux_clks: Mux clocks used for Dynamic refresh feature.
  116. * @ext_clks: External byte/pixel clocks from the MMSS block. These
  117. * clocks are set as parent to rcg clocks.
  118. * @pll_op_clks: TODO:
  119. * @shadow_clks: TODO:
  120. */
  121. struct dsi_ctrl_clk_info {
  122. /* Clocks parsed from DT */
  123. struct dsi_core_clk_info core_clks;
  124. struct dsi_link_hs_clk_info hs_link_clks;
  125. struct dsi_link_lp_clk_info lp_link_clks;
  126. struct dsi_clk_link_set rcg_clks;
  127. struct dsi_clk_link_set xo_clk;
  128. /* Clocks set by DSI Manager */
  129. struct dsi_clk_link_set mux_clks;
  130. struct dsi_clk_link_set ext_clks;
  131. struct dsi_clk_link_set pll_op_clks;
  132. struct dsi_clk_link_set shadow_clks;
  133. };
  134. /**
  135. * struct dsi_ctrl_state_info - current driver state information
  136. * @power_state: Status of power states on DSI controller.
  137. * @cmd_engine_state: Status of DSI command engine.
  138. * @vid_engine_state: Status of DSI video engine.
  139. * @controller_state: Status of DSI Controller engine.
  140. * @host_initialized: Boolean to indicate status of DSi host Initialization
  141. * @tpg_enabled: Boolean to indicate whether tpg is enabled.
  142. */
  143. struct dsi_ctrl_state_info {
  144. enum dsi_power_state power_state;
  145. enum dsi_engine_state cmd_engine_state;
  146. enum dsi_engine_state vid_engine_state;
  147. enum dsi_engine_state controller_state;
  148. bool host_initialized;
  149. bool tpg_enabled;
  150. };
  151. /**
  152. * struct dsi_ctrl_interrupts - define interrupt information
  153. * @irq_lock: Spinlock for ISR handler.
  154. * @irq_num: Linux interrupt number associated with device.
  155. * @irq_stat_mask: Hardware mask of currently enabled interrupts.
  156. * @irq_stat_refcount: Number of times each interrupt has been requested.
  157. * @irq_stat_cb: Status IRQ callback definitions.
  158. * @irq_err_cb: IRQ callback definition to handle DSI ERRORs.
  159. * @cmd_dma_done: Completion signal for DSI_CMD_MODE_DMA_DONE interrupt
  160. * @vid_frame_done: Completion signal for DSI_VIDEO_MODE_FRAME_DONE int.
  161. * @cmd_frame_done: Completion signal for DSI_CMD_FRAME_DONE interrupt.
  162. */
  163. struct dsi_ctrl_interrupts {
  164. spinlock_t irq_lock;
  165. int irq_num;
  166. uint32_t irq_stat_mask;
  167. int irq_stat_refcount[DSI_STATUS_INTERRUPT_COUNT];
  168. struct dsi_event_cb_info irq_stat_cb[DSI_STATUS_INTERRUPT_COUNT];
  169. struct dsi_event_cb_info irq_err_cb;
  170. struct completion cmd_dma_done;
  171. struct completion vid_frame_done;
  172. struct completion cmd_frame_done;
  173. struct completion bta_done;
  174. };
  175. /**
  176. * struct dsi_ctrl - DSI controller object
  177. * @pdev: Pointer to platform device.
  178. * @cell_index: Instance cell id.
  179. * @horiz_index: Index in physical horizontal CTRL layout, 0 = leftmost
  180. * @name: Name of the controller instance.
  181. * @refcount: ref counter.
  182. * @ctrl_lock: Mutex for hardware and object access.
  183. * @drm_dev: Pointer to DRM device.
  184. * @version: DSI controller version.
  185. * @hw: DSI controller hardware object.
  186. * @current_state: Current driver and hardware state.
  187. * @clk_cb: Callback for DSI clock control.
  188. * @irq_info: Interrupt information.
  189. * @recovery_cb: Recovery call back to SDE.
  190. * @panel_id_cb: Callback for reporting panel id.
  191. * @clk_info: Clock information.
  192. * @clk_freq: DSi Link clock frequency information.
  193. * @pwr_info: Power information.
  194. * @host_config: Current host configuration.
  195. * @mode_bounds: Boundaries of the default mode ROI.
  196. * Origin is at top left of all CTRLs.
  197. * @roi: Partial update region of interest.
  198. * Origin is top left of this CTRL.
  199. * @tx_cmd_buf: Tx command buffer.
  200. * @cmd_buffer_iova: cmd buffer mapped address.
  201. * @cmd_buffer_size: Size of command buffer.
  202. * @vaddr: CPU virtual address of cmd buffer.
  203. * @secure_mode: Indicates if secure-session is in progress
  204. * @esd_check_underway: Indicates if esd status check is in progress
  205. * @dma_cmd_wait: Work object waiting on DMA command transfer done.
  206. * @dma_cmd_workq: Pointer to the workqueue of DMA command transfer done
  207. * wait sequence.
  208. * @dma_wait_queued: Indicates if any DMA command transfer wait work
  209. * is queued.
  210. * @dma_irq_trig: Atomic state to indicate DMA done IRQ
  211. * triggered.
  212. * @debugfs_root: Root for debugfs entries.
  213. * @misr_enable: Frame MISR enable/disable
  214. * @misr_cache: Cached Frame MISR value
  215. * @frame_threshold_time_us: Frame threshold time in microseconds, where
  216. * dsi data lane will be idle i.e from pingpong done to
  217. * next TE for command mode.
  218. * @phy_isolation_enabled: A boolean property allows to isolate the phy from
  219. * dsi controller and run only dsi controller.
  220. * @null_insertion_enabled: A boolean property to allow dsi controller to
  221. * insert null packet.
  222. * @modeupdated: Boolean to send new roi if mode is updated.
  223. * @split_link_supported: Boolean to check if hw supports split link.
  224. * @enable_cmd_dma_stats: Boolean to indicate the verbose logging during
  225. * CMD transfer.
  226. * count.
  227. * @cmd_mode: Boolean to indicate if panel is running in
  228. * command mode.
  229. * @cmd_trigger_line: unsigned integer that indicates the line at
  230. * which command gets triggered.
  231. * @cmd_trigger_frame: unsigned integer that indicates the frame at
  232. * which command gets triggered.
  233. * @cmd_success_line: unsigned integer that indicates the line at
  234. * which command transfer is successful.
  235. * @cmd_success_frame: unsigned integer that indicates the frame at
  236. * which command transfer is successful.
  237. */
  238. struct dsi_ctrl {
  239. struct platform_device *pdev;
  240. u32 cell_index;
  241. u32 horiz_index;
  242. const char *name;
  243. u32 refcount;
  244. struct mutex ctrl_lock;
  245. struct drm_device *drm_dev;
  246. enum dsi_ctrl_version version;
  247. struct dsi_ctrl_hw hw;
  248. /* Current state */
  249. struct dsi_ctrl_state_info current_state;
  250. struct clk_ctrl_cb clk_cb;
  251. struct dsi_ctrl_interrupts irq_info;
  252. struct dsi_event_cb_info recovery_cb;
  253. struct dsi_event_cb_info panel_id_cb;
  254. /* Clock and power states */
  255. struct dsi_ctrl_clk_info clk_info;
  256. struct link_clk_freq clk_freq;
  257. struct dsi_ctrl_power_info pwr_info;
  258. struct dsi_host_config host_config;
  259. struct dsi_rect mode_bounds;
  260. struct dsi_rect roi;
  261. /* Command tx and rx */
  262. struct drm_gem_object *tx_cmd_buf;
  263. u32 cmd_buffer_size;
  264. u32 cmd_buffer_iova;
  265. u32 cmd_len;
  266. void *vaddr;
  267. bool secure_mode;
  268. bool esd_check_underway;
  269. struct work_struct dma_cmd_wait;
  270. struct workqueue_struct *dma_cmd_workq;
  271. bool dma_wait_queued;
  272. atomic_t dma_irq_trig;
  273. /* Debug Information */
  274. struct dentry *debugfs_root;
  275. /* MISR */
  276. bool misr_enable;
  277. u32 misr_cache;
  278. u32 frame_threshold_time_us;
  279. /* Check for spurious interrupts */
  280. unsigned long jiffies_start;
  281. unsigned int error_interrupt_count;
  282. bool phy_isolation_enabled;
  283. bool null_insertion_enabled;
  284. bool modeupdated;
  285. bool split_link_supported;
  286. bool enable_cmd_dma_stats;
  287. bool cmd_mode;
  288. u32 cmd_trigger_line;
  289. u32 cmd_trigger_frame;
  290. u32 cmd_success_line;
  291. u32 cmd_success_frame;
  292. };
  293. /**
  294. * dsi_ctrl_check_resource() - check if DSI controller is probed
  295. * @of_node: of_node of the DSI controller.
  296. *
  297. * Checks if the DSI controller has been probed and is available.
  298. *
  299. * Return: status of DSI controller
  300. */
  301. bool dsi_ctrl_check_resource(struct device_node *of_node);
  302. /**
  303. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  304. * @of_node: of_node of the DSI controller.
  305. *
  306. * Gets the DSI controller handle for the corresponding of_node. The ref count
  307. * is incremented to one and all subsequent gets will fail until the original
  308. * clients calls a put.
  309. *
  310. * Return: DSI Controller handle.
  311. */
  312. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node);
  313. /**
  314. * dsi_ctrl_put() - releases a dsi controller handle.
  315. * @dsi_ctrl: DSI controller handle.
  316. *
  317. * Releases the DSI controller. Driver will clean up all resources and puts back
  318. * the DSI controller into reset state.
  319. */
  320. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl);
  321. /**
  322. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  323. * @dsi_ctrl: DSI controller handle.
  324. * @parent: Parent directory for debug fs.
  325. *
  326. * Initializes DSI controller driver. Driver should be initialized after
  327. * dsi_ctrl_get() succeeds.
  328. *
  329. * Return: error code.
  330. */
  331. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent);
  332. /**
  333. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  334. * @dsi_ctrl: DSI controller handle.
  335. *
  336. * Releases all resources acquired by dsi_ctrl_drv_init().
  337. *
  338. * Return: error code.
  339. */
  340. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl);
  341. /**
  342. * dsi_ctrl_validate_timing() - validate a video timing configuration
  343. * @dsi_ctrl: DSI controller handle.
  344. * @timing: Pointer to timing data.
  345. *
  346. * Driver will validate if the timing configuration is supported on the
  347. * controller hardware.
  348. *
  349. * Return: error code if timing is not supported.
  350. */
  351. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  352. struct dsi_mode_info *timing);
  353. /**
  354. * dsi_ctrl_update_host_config() - update dsi host configuration
  355. * @dsi_ctrl: DSI controller handle.
  356. * @config: DSI host configuration.
  357. * @mode: DSI host mode selected.
  358. * @flags: dsi_mode_flags modifying the behavior
  359. * @clk_handle: Clock handle for DSI clocks
  360. *
  361. * Updates driver with new Host configuration to use for host initialization.
  362. * This function call will only update the software context. The stored
  363. * configuration information will be used when the host is initialized.
  364. *
  365. * Return: error code.
  366. */
  367. int dsi_ctrl_update_host_config(struct dsi_ctrl *dsi_ctrl,
  368. struct dsi_host_config *config,
  369. struct dsi_display_mode *mode, int flags,
  370. void *clk_handle);
  371. /**
  372. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  373. * @dsi_ctrl: DSI controller handle.
  374. * @enable: Enable/disable Timing DB register
  375. *
  376. * Update timing db register value during dfps usecases
  377. *
  378. * Return: error code.
  379. */
  380. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  381. bool enable);
  382. /**
  383. * dsi_ctrl_async_timing_update() - update only controller timing
  384. * @dsi_ctrl: DSI controller handle.
  385. * @timing: New DSI timing info
  386. *
  387. * Updates host timing values to asynchronously transition to new timing
  388. * For example, to update the porch values in a seamless/dynamic fps switch.
  389. *
  390. * Return: error code.
  391. */
  392. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  393. struct dsi_mode_info *timing);
  394. /**
  395. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  396. * @dsi_ctrl: DSI controller handle.
  397. *
  398. * Performs a PHY software reset on the DSI controller. Reset should be done
  399. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  400. * not enabled.
  401. *
  402. * This function will fail if driver is in any other state.
  403. *
  404. * Return: error code.
  405. */
  406. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl);
  407. /**
  408. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  409. * to DSI PHY hardware.
  410. * @dsi_ctrl: DSI controller handle.
  411. * @enable: Mask/unmask the PHY reset signal.
  412. *
  413. * Return: error code.
  414. */
  415. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable);
  416. /**
  417. * dsi_ctrl_config_clk_gating() - Enable/Disable DSI PHY clk gating
  418. * @dsi_ctrl: DSI controller handle.
  419. * @enable: Enable/disable DSI PHY clk gating
  420. * @clk_selection: clock selection for gating
  421. *
  422. * Return: error code.
  423. */
  424. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  425. enum dsi_clk_gate_type clk_selection);
  426. /**
  427. * dsi_ctrl_soft_reset() - perform a soft reset on DSI controller
  428. * @dsi_ctrl: DSI controller handle.
  429. *
  430. * The video, command and controller engines will be disabled before the
  431. * reset is triggered. After, the engines will be re-enabled to the same state
  432. * as before the reset.
  433. *
  434. * If the reset is done while MDP timing engine is turned on, the video
  435. * engine should be re-enabled only during the vertical blanking time.
  436. *
  437. * Return: error code
  438. */
  439. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl);
  440. /**
  441. * dsi_ctrl_host_timing_update - reinitialize host with new timing values
  442. * @dsi_ctrl: DSI controller handle.
  443. *
  444. * Reinitialize DSI controller hardware with new display timing values
  445. * when resolution is switched dynamically.
  446. *
  447. * Return: error code
  448. */
  449. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl);
  450. /**
  451. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  452. * @dsi_ctrl: DSI controller handle.
  453. * @skip_op: Boolean to indicate few operations can be skipped.
  454. * Set during the cont-splash or trusted-vm enable case.
  455. *
  456. * Initializes DSI controller hardware with host configuration provided by
  457. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  458. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  459. * performed.
  460. *
  461. * Return: error code.
  462. */
  463. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op);
  464. /**
  465. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  466. * @dsi_ctrl: DSI controller handle.
  467. *
  468. * De-initializes DSI controller hardware. It can be performed only during
  469. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  470. *
  471. * Return: error code.
  472. */
  473. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl);
  474. /**
  475. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  476. * @dsi_ctrl: DSI controller handle.
  477. * @enable: enable/disable ULPS.
  478. *
  479. * ULPS can be enabled/disabled after DSI host engine is turned on.
  480. *
  481. * Return: error code.
  482. */
  483. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable);
  484. /**
  485. * dsi_ctrl_timing_setup() - Setup DSI host config
  486. * @dsi_ctrl: DSI controller handle.
  487. *
  488. * Initializes DSI controller hardware with host configuration provided by
  489. * dsi_ctrl_update_host_config(). This is called while setting up DSI host
  490. * through dsi_ctrl_setup() and after any ROI change.
  491. *
  492. * Also used to program the video mode timing values.
  493. *
  494. * Return: error code.
  495. */
  496. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl);
  497. /**
  498. * dsi_ctrl_setup() - Setup DSI host hardware while coming out of idle screen.
  499. * @dsi_ctrl: DSI controller handle.
  500. *
  501. * Initialization of DSI controller hardware with host configuration and
  502. * enabling required interrupts. Initialization can be performed only during
  503. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  504. * performed.
  505. *
  506. * Return: error code.
  507. */
  508. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl);
  509. /**
  510. * dsi_ctrl_set_roi() - Set DSI controller's region of interest
  511. * @dsi_ctrl: DSI controller handle.
  512. * @roi: Region of interest rectangle, must be less than mode bounds
  513. * @changed: Output parameter, set to true of the controller's ROI was
  514. * dirtied by setting the new ROI, and DCS cmd update needed
  515. *
  516. * Return: error code.
  517. */
  518. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  519. bool *changed);
  520. /**
  521. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  522. * @dsi_ctrl: DSI controller handle.
  523. * @on: enable/disable test pattern.
  524. *
  525. * Test pattern can be enabled only after Video engine (for video mode panels)
  526. * or command engine (for cmd mode panels) is enabled.
  527. *
  528. * Return: error code.
  529. */
  530. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on);
  531. /**
  532. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  533. * @dsi_ctrl: DSI controller handle.
  534. * @cmd: Description of the cmd to be sent.
  535. *
  536. * Command transfer can be done only when command engine is enabled. The
  537. * transfer API will until either the command transfer finishes or the timeout
  538. * value is reached. If the trigger is deferred, it will return without
  539. * triggering the transfer. Command parameters are programmed to hardware.
  540. *
  541. * Return: error code.
  542. */
  543. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd);
  544. /**
  545. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  546. * @dsi_ctrl: DSI controller handle.
  547. * @flags: Modifiers.
  548. *
  549. * Return: error code.
  550. */
  551. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags);
  552. /**
  553. * dsi_ctrl_set_power_state() - set power state for dsi controller
  554. * @dsi_ctrl: DSI controller handle.
  555. * @state: Power state.
  556. *
  557. * Set power state for DSI controller. Power state can be changed only when
  558. * Controller, Video and Command engines are turned off.
  559. *
  560. * Return: error code.
  561. */
  562. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  563. enum dsi_power_state state);
  564. /**
  565. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  566. * @dsi_ctrl: DSI Controller handle.
  567. * @state: Engine state.
  568. * @skip_op: Boolean to indicate few operations can be skipped.
  569. * Set during the cont-splash or trusted-vm enable case.
  570. *
  571. * Command engine state can be modified only when DSI controller power state is
  572. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  573. *
  574. * Return: error code.
  575. */
  576. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  577. enum dsi_engine_state state, bool skip_op);
  578. /**
  579. * dsi_ctrl_validate_host_state() - validate DSI ctrl host state
  580. * @dsi_ctrl: DSI Controller handle.
  581. *
  582. * Validate DSI cotroller host state
  583. *
  584. * Return: boolean indicating whether host is not initialized.
  585. */
  586. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl);
  587. /**
  588. * dsi_ctrl_set_vid_engine_state() - set video engine state
  589. * @dsi_ctrl: DSI Controller handle.
  590. * @state: Engine state.
  591. * @skip_op: Boolean to indicate few operations can be skipped.
  592. * Set during the cont-splash or trusted-vm enable case.
  593. *
  594. * Video engine state can be modified only when DSI controller power state is
  595. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  596. *
  597. * Return: error code.
  598. */
  599. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  600. enum dsi_engine_state state, bool skip_op);
  601. /**
  602. * dsi_ctrl_set_host_engine_state() - set host engine state
  603. * @dsi_ctrl: DSI Controller handle.
  604. * @state: Engine state.
  605. * @skip_op: Boolean to indicate few operations can be skipped.
  606. * Set during the cont-splash or trusted-vm enable case.
  607. *
  608. * Host engine state can be modified only when DSI controller power state is
  609. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  610. *
  611. * Return: error code.
  612. */
  613. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  614. enum dsi_engine_state state, bool skip_op);
  615. /**
  616. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  617. * @dsi_ctrl: DSI controller handle.
  618. * @enable: enable/disable ULPS.
  619. *
  620. * ULPS can be enabled/disabled after DSI host engine is turned on.
  621. *
  622. * Return: error code.
  623. */
  624. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable);
  625. /**
  626. * dsi_ctrl_clk_cb_register() - Register DSI controller clk control callback
  627. * @dsi_ctrl: DSI controller handle.
  628. * @clk__cb: Structure containing callback for clock control.
  629. *
  630. * Register call for DSI clock control
  631. *
  632. * Return: error code.
  633. */
  634. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  635. struct clk_ctrl_cb *clk_cb);
  636. /**
  637. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  638. * @dsi_ctrl: DSI controller handle.
  639. * @enable: enable/disable clamping.
  640. * @ulps_enabled: ulps state.
  641. *
  642. * Clamps can be enabled/disabled while DSI controller is still turned on.
  643. *
  644. * Return: error code.
  645. */
  646. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_Ctrl,
  647. bool enable, bool ulps_enabled);
  648. /**
  649. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  650. * @dsi_ctrl: DSI controller handle.
  651. * @source_clks: Source clocks for DSI link clocks.
  652. *
  653. * Clock source should be changed while link clocks are disabled.
  654. *
  655. * Return: error code.
  656. */
  657. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  658. struct dsi_clk_link_set *source_clks);
  659. /**
  660. * dsi_ctrl_enable_status_interrupt() - enable status interrupts
  661. * @dsi_ctrl: DSI controller handle.
  662. * @intr_idx: Index interrupt to disable.
  663. * @event_info: Pointer to event callback definition
  664. */
  665. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  666. uint32_t intr_idx, struct dsi_event_cb_info *event_info);
  667. /**
  668. * dsi_ctrl_disable_status_interrupt() - disable status interrupts
  669. * @dsi_ctrl: DSI controller handle.
  670. * @intr_idx: Index interrupt to disable.
  671. */
  672. void dsi_ctrl_disable_status_interrupt(
  673. struct dsi_ctrl *dsi_ctrl, uint32_t intr_idx);
  674. /**
  675. * dsi_ctrl_setup_misr() - Setup frame MISR
  676. * @dsi_ctrl: DSI controller handle.
  677. * @enable: enable/disable MISR.
  678. * @frame_count: Number of frames to accumulate MISR.
  679. *
  680. * Return: error code.
  681. */
  682. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  683. bool enable,
  684. u32 frame_count);
  685. /**
  686. * dsi_ctrl_collect_misr() - Read frame MISR
  687. * @dsi_ctrl: DSI controller handle.
  688. *
  689. * Return: MISR value.
  690. */
  691. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl);
  692. /**
  693. * dsi_ctrl_cache_misr - Cache frame MISR value
  694. * @dsi_ctrl: DSI controller handle.
  695. */
  696. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl);
  697. /**
  698. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  699. */
  700. void dsi_ctrl_drv_register(void);
  701. /**
  702. * dsi_ctrl_drv_unregister() - unregister platform driver
  703. */
  704. void dsi_ctrl_drv_unregister(void);
  705. /**
  706. * dsi_ctrl_reset() - Reset DSI PHY CLK/DATA lane
  707. * @dsi_ctrl: DSI controller handle.
  708. * @mask: Mask to indicate if CLK and/or DATA lane needs reset.
  709. */
  710. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask);
  711. /**
  712. * dsi_ctrl_get_hw_version() - read dsi controller hw revision
  713. * @dsi_ctrl: DSI controller handle.
  714. */
  715. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl);
  716. /**
  717. * dsi_ctrl_vid_engine_en() - Control DSI video engine HW state
  718. * @dsi_ctrl: DSI controller handle.
  719. * @on: variable to control video engine ON/OFF.
  720. */
  721. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on);
  722. /**
  723. * dsi_ctrl_setup_avr() - Set/Clear the AVR_SUPPORT_ENABLE bit
  724. * @dsi_ctrl: DSI controller handle.
  725. * @enable: variable to control AVR support ON/OFF.
  726. */
  727. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable);
  728. /**
  729. * @dsi_ctrl: DSI controller handle.
  730. * cmd_len: Length of command.
  731. * flags: Config mode flags.
  732. */
  733. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl, u32 cmd_len,
  734. u32 *flags);
  735. /**
  736. * @dsi_ctrl: DSI controller handle.
  737. * cmd_len: Length of command.
  738. * flags: Config mode flags.
  739. */
  740. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl, u32 cmd_len,
  741. u32 *flags);
  742. /**
  743. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  744. * @dsi_ctrl: DSI controller handle.
  745. * @enable: variable to control register/deregister isr
  746. */
  747. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable);
  748. /**
  749. * dsi_ctrl_mask_error_status_interrupts() - API to mask dsi ctrl error status
  750. * interrupts
  751. * @dsi_ctrl: DSI controller handle.
  752. * @idx: id indicating which interrupts to enable/disable.
  753. * @mask_enable: boolean to enable/disable masking.
  754. */
  755. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  756. bool mask_enable);
  757. /**
  758. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  759. * interrupts at any time.
  760. * @dsi_ctrl: DSI controller handle.
  761. * @enable: variable to control enable/disable irq line
  762. */
  763. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable);
  764. /**
  765. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  766. */
  767. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  768. bool *state);
  769. /**
  770. * dsi_ctrl_wait_for_cmd_mode_mdp_idle() - Wait for command mode engine not to
  771. * be busy sending data from display engine.
  772. * @dsi_ctrl: DSI controller handle.
  773. */
  774. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl);
  775. /**
  776. * dsi_ctrl_update_host_state() - Set the host state
  777. */
  778. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  779. enum dsi_ctrl_driver_ops op, bool en);
  780. /**
  781. * dsi_ctrl_pixel_format_to_bpp() - returns number of bits per pxl
  782. */
  783. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format);
  784. /**
  785. * dsi_ctrl_hs_req_sel() - API to enable continuous clk support through phy
  786. * @dsi_ctrl: DSI controller handle.
  787. * @sel_phy: Boolean to control whether to select phy or
  788. * controller
  789. */
  790. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy);
  791. /**
  792. * dsi_ctrl_set_continuous_clk() - API to set/unset force clock lane HS request.
  793. * @dsi_ctrl: DSI controller handle.
  794. * @enable: variable to control continuous clock.
  795. */
  796. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable);
  797. /**
  798. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamic refresh done
  799. * interrupt.
  800. * @dsi_ctrl: DSI controller handle.
  801. */
  802. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl);
  803. /**
  804. * dsi_ctrl_get_io_resources() - reads associated register range
  805. *
  806. * @io_res: pointer to msm_io_res struct to populate the ranges
  807. *
  808. * Return: error code.
  809. */
  810. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res);
  811. /**
  812. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow errors.
  813. * @dsi_ctrl: DSI controller handle.
  814. * @enable: variable to control masking/unmasking.
  815. */
  816. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable);
  817. #endif /* _DSI_CTRL_H_ */