sde_crtc.c 182 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. if ((msm_is_mode_seamless(adjusted_mode) ||
  358. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  359. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  360. (!crtc->enabled)) {
  361. SDE_ERROR("crtc state prevents seamless transition\n");
  362. return false;
  363. }
  364. return true;
  365. }
  366. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  367. struct sde_plane_state *pstate, struct sde_format *format)
  368. {
  369. uint32_t blend_op, fg_alpha, bg_alpha;
  370. uint32_t blend_type;
  371. struct sde_hw_mixer *lm = mixer->hw_lm;
  372. /* default to opaque blending */
  373. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  374. bg_alpha = 0xFF - fg_alpha;
  375. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  376. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  377. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  378. switch (blend_type) {
  379. case SDE_DRM_BLEND_OP_OPAQUE:
  380. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  381. SDE_BLEND_BG_ALPHA_BG_CONST;
  382. break;
  383. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  384. if (format->alpha_enable) {
  385. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  386. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  387. if (fg_alpha != 0xff) {
  388. bg_alpha = fg_alpha;
  389. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  390. SDE_BLEND_BG_INV_MOD_ALPHA;
  391. } else {
  392. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  393. }
  394. }
  395. break;
  396. case SDE_DRM_BLEND_OP_COVERAGE:
  397. if (format->alpha_enable) {
  398. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  399. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  400. if (fg_alpha != 0xff) {
  401. bg_alpha = fg_alpha;
  402. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  403. SDE_BLEND_BG_MOD_ALPHA |
  404. SDE_BLEND_BG_INV_MOD_ALPHA;
  405. } else {
  406. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  407. }
  408. }
  409. break;
  410. default:
  411. /* do nothing */
  412. break;
  413. }
  414. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  415. bg_alpha, blend_op);
  416. SDE_DEBUG(
  417. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  418. (char *) &format->base.pixel_format,
  419. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  420. }
  421. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  422. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  423. struct sde_hw_dim_layer *dim_layer)
  424. {
  425. struct sde_crtc_state *cstate;
  426. struct sde_hw_mixer *lm;
  427. struct sde_hw_dim_layer split_dim_layer;
  428. int i;
  429. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  430. SDE_DEBUG("empty dim_layer\n");
  431. return;
  432. }
  433. cstate = to_sde_crtc_state(crtc->state);
  434. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  435. dim_layer->flags, dim_layer->stage);
  436. split_dim_layer.stage = dim_layer->stage;
  437. split_dim_layer.color_fill = dim_layer->color_fill;
  438. /*
  439. * traverse through the layer mixers attached to crtc and find the
  440. * intersecting dim layer rect in each LM and program accordingly.
  441. */
  442. for (i = 0; i < sde_crtc->num_mixers; i++) {
  443. split_dim_layer.flags = dim_layer->flags;
  444. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  445. &split_dim_layer.rect);
  446. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  447. /*
  448. * no extra programming required for non-intersecting
  449. * layer mixers with INCLUSIVE dim layer
  450. */
  451. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  452. continue;
  453. /*
  454. * program the other non-intersecting layer mixers with
  455. * INCLUSIVE dim layer of full size for uniformity
  456. * with EXCLUSIVE dim layer config.
  457. */
  458. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  459. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  460. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  461. sizeof(split_dim_layer.rect));
  462. } else {
  463. split_dim_layer.rect.x =
  464. split_dim_layer.rect.x -
  465. cstate->lm_roi[i].x;
  466. split_dim_layer.rect.y =
  467. split_dim_layer.rect.y -
  468. cstate->lm_roi[i].y;
  469. }
  470. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  471. cstate->lm_roi[i].x,
  472. cstate->lm_roi[i].y,
  473. cstate->lm_roi[i].w,
  474. cstate->lm_roi[i].h,
  475. dim_layer->rect.x,
  476. dim_layer->rect.y,
  477. dim_layer->rect.w,
  478. dim_layer->rect.h,
  479. split_dim_layer.rect.x,
  480. split_dim_layer.rect.y,
  481. split_dim_layer.rect.w,
  482. split_dim_layer.rect.h);
  483. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  484. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  485. split_dim_layer.rect.w, split_dim_layer.rect.h);
  486. lm = mixer[i].hw_lm;
  487. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  488. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  489. }
  490. }
  491. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  492. const struct sde_rect **crtc_roi)
  493. {
  494. struct sde_crtc_state *crtc_state;
  495. if (!state || !crtc_roi)
  496. return;
  497. crtc_state = to_sde_crtc_state(state);
  498. *crtc_roi = &crtc_state->crtc_roi;
  499. }
  500. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  501. {
  502. struct sde_crtc_state *cstate;
  503. struct sde_crtc *sde_crtc;
  504. if (!state || !state->crtc)
  505. return false;
  506. sde_crtc = to_sde_crtc(state->crtc);
  507. cstate = to_sde_crtc_state(state);
  508. return msm_property_is_dirty(&sde_crtc->property_info,
  509. &cstate->property_state, CRTC_PROP_ROI_V1);
  510. }
  511. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  512. void __user *usr_ptr)
  513. {
  514. struct drm_crtc *crtc;
  515. struct sde_crtc_state *cstate;
  516. struct sde_drm_roi_v1 roi_v1;
  517. int i;
  518. if (!state) {
  519. SDE_ERROR("invalid args\n");
  520. return -EINVAL;
  521. }
  522. cstate = to_sde_crtc_state(state);
  523. crtc = cstate->base.crtc;
  524. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  525. if (!usr_ptr) {
  526. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  527. return 0;
  528. }
  529. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  530. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  531. return -EINVAL;
  532. }
  533. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  534. if (roi_v1.num_rects == 0) {
  535. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  536. return 0;
  537. }
  538. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  539. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  540. roi_v1.num_rects);
  541. return -EINVAL;
  542. }
  543. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  544. for (i = 0; i < roi_v1.num_rects; ++i) {
  545. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  546. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  547. DRMID(crtc), i,
  548. cstate->user_roi_list.roi[i].x1,
  549. cstate->user_roi_list.roi[i].y1,
  550. cstate->user_roi_list.roi[i].x2,
  551. cstate->user_roi_list.roi[i].y2);
  552. SDE_EVT32_VERBOSE(DRMID(crtc),
  553. cstate->user_roi_list.roi[i].x1,
  554. cstate->user_roi_list.roi[i].y1,
  555. cstate->user_roi_list.roi[i].x2,
  556. cstate->user_roi_list.roi[i].y2);
  557. }
  558. return 0;
  559. }
  560. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  561. struct drm_crtc_state *state)
  562. {
  563. struct drm_connector *conn;
  564. struct drm_connector_state *conn_state;
  565. struct sde_crtc *sde_crtc;
  566. struct sde_crtc_state *crtc_state;
  567. struct sde_rect *crtc_roi;
  568. struct msm_mode_info mode_info;
  569. int i = 0;
  570. int rc;
  571. bool is_crtc_roi_dirty;
  572. bool is_any_conn_roi_dirty;
  573. if (!crtc || !state)
  574. return -EINVAL;
  575. sde_crtc = to_sde_crtc(crtc);
  576. crtc_state = to_sde_crtc_state(state);
  577. crtc_roi = &crtc_state->crtc_roi;
  578. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  579. is_any_conn_roi_dirty = false;
  580. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  581. struct sde_connector *sde_conn;
  582. struct sde_connector_state *sde_conn_state;
  583. struct sde_rect conn_roi;
  584. if (!conn_state || conn_state->crtc != crtc)
  585. continue;
  586. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  587. if (rc) {
  588. SDE_ERROR("failed to get mode info\n");
  589. return -EINVAL;
  590. }
  591. sde_conn = to_sde_connector(conn_state->connector);
  592. sde_conn_state = to_sde_connector_state(conn_state);
  593. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  594. msm_property_is_dirty(
  595. &sde_conn->property_info,
  596. &sde_conn_state->property_state,
  597. CONNECTOR_PROP_ROI_V1);
  598. if (!mode_info.roi_caps.enabled)
  599. continue;
  600. /*
  601. * current driver only supports same connector and crtc size,
  602. * but if support for different sizes is added, driver needs
  603. * to check the connector roi here to make sure is full screen
  604. * for dsc 3d-mux topology that doesn't support partial update.
  605. */
  606. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  607. sizeof(crtc_state->user_roi_list))) {
  608. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  609. sde_crtc->name);
  610. return -EINVAL;
  611. }
  612. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  613. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  614. conn_roi.x, conn_roi.y,
  615. conn_roi.w, conn_roi.h);
  616. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  617. conn_roi.x, conn_roi.y,
  618. conn_roi.w, conn_roi.h);
  619. }
  620. /*
  621. * Check against CRTC ROI and Connector ROI not being updated together.
  622. * This restriction should be relaxed when Connector ROI scaling is
  623. * supported.
  624. */
  625. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  626. SDE_ERROR("connector/crtc rois not updated together\n");
  627. return -EINVAL;
  628. }
  629. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  630. /* clear the ROI to null if it matches full screen anyways */
  631. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  632. crtc_roi->w == state->adjusted_mode.hdisplay &&
  633. crtc_roi->h == state->adjusted_mode.vdisplay)
  634. memset(crtc_roi, 0, sizeof(*crtc_roi));
  635. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  636. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  637. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  638. crtc_roi->h);
  639. return 0;
  640. }
  641. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  642. struct drm_crtc_state *state)
  643. {
  644. struct sde_crtc *sde_crtc;
  645. struct sde_crtc_state *crtc_state;
  646. struct drm_connector *conn;
  647. struct drm_connector_state *conn_state;
  648. int i;
  649. if (!crtc || !state)
  650. return -EINVAL;
  651. sde_crtc = to_sde_crtc(crtc);
  652. crtc_state = to_sde_crtc_state(state);
  653. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  654. return 0;
  655. /* partial update active, check if autorefresh is also requested */
  656. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  657. uint64_t autorefresh;
  658. if (!conn_state || conn_state->crtc != crtc)
  659. continue;
  660. autorefresh = sde_connector_get_property(conn_state,
  661. CONNECTOR_PROP_AUTOREFRESH);
  662. if (autorefresh) {
  663. SDE_ERROR(
  664. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  665. sde_crtc->name, autorefresh);
  666. return -EINVAL;
  667. }
  668. }
  669. return 0;
  670. }
  671. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  672. struct drm_crtc_state *state, int lm_idx)
  673. {
  674. struct sde_kms *sde_kms;
  675. struct sde_crtc *sde_crtc;
  676. struct sde_crtc_state *crtc_state;
  677. const struct sde_rect *crtc_roi;
  678. const struct sde_rect *lm_bounds;
  679. struct sde_rect *lm_roi;
  680. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  681. return -EINVAL;
  682. sde_kms = _sde_crtc_get_kms(crtc);
  683. if (!sde_kms || !sde_kms->catalog) {
  684. SDE_ERROR("invalid parameters\n");
  685. return -EINVAL;
  686. }
  687. sde_crtc = to_sde_crtc(crtc);
  688. crtc_state = to_sde_crtc_state(state);
  689. crtc_roi = &crtc_state->crtc_roi;
  690. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  691. lm_roi = &crtc_state->lm_roi[lm_idx];
  692. if (sde_kms_rect_is_null(crtc_roi))
  693. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  694. else
  695. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  696. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  697. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  698. /*
  699. * partial update is not supported with 3dmux dsc or dest scaler.
  700. * hence, crtc roi must match the mixer dimensions.
  701. */
  702. if (crtc_state->num_ds_enabled ||
  703. sde_rm_topology_is_group(&sde_kms->rm, state,
  704. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  705. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  706. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  707. return -EINVAL;
  708. }
  709. }
  710. /* if any dimension is zero, clear all dimensions for clarity */
  711. if (sde_kms_rect_is_null(lm_roi))
  712. memset(lm_roi, 0, sizeof(*lm_roi));
  713. return 0;
  714. }
  715. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  716. struct drm_crtc_state *state)
  717. {
  718. struct sde_crtc *sde_crtc;
  719. struct sde_crtc_state *crtc_state;
  720. u32 disp_bitmask = 0;
  721. int i;
  722. if (!crtc || !state) {
  723. pr_err("Invalid crtc or state\n");
  724. return 0;
  725. }
  726. sde_crtc = to_sde_crtc(crtc);
  727. crtc_state = to_sde_crtc_state(state);
  728. /* pingpong split: one ROI, one LM, two physical displays */
  729. if (crtc_state->is_ppsplit) {
  730. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  731. struct sde_rect *roi = &crtc_state->lm_roi[0];
  732. if (sde_kms_rect_is_null(roi))
  733. disp_bitmask = 0;
  734. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  735. disp_bitmask = BIT(0); /* left only */
  736. else if (roi->x >= lm_split_width)
  737. disp_bitmask = BIT(1); /* right only */
  738. else
  739. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  740. } else if (sde_crtc->mixers_swapped) {
  741. disp_bitmask = BIT(0);
  742. } else {
  743. for (i = 0; i < sde_crtc->num_mixers; i++) {
  744. if (!sde_kms_rect_is_null(
  745. &crtc_state->lm_roi[i]))
  746. disp_bitmask |= BIT(i);
  747. }
  748. }
  749. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  750. return disp_bitmask;
  751. }
  752. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  753. struct drm_crtc_state *state)
  754. {
  755. struct sde_crtc *sde_crtc;
  756. struct sde_crtc_state *crtc_state;
  757. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  758. if (!crtc || !state)
  759. return -EINVAL;
  760. sde_crtc = to_sde_crtc(crtc);
  761. crtc_state = to_sde_crtc_state(state);
  762. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  763. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  764. sde_crtc->name, sde_crtc->num_mixers);
  765. return -EINVAL;
  766. }
  767. /*
  768. * If using pingpong split: one ROI, one LM, two physical displays
  769. * then the ROI must be centered on the panel split boundary and
  770. * be of equal width across the split.
  771. */
  772. if (crtc_state->is_ppsplit) {
  773. u16 panel_split_width;
  774. u32 display_mask;
  775. roi[0] = &crtc_state->lm_roi[0];
  776. if (sde_kms_rect_is_null(roi[0]))
  777. return 0;
  778. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  779. if (display_mask != (BIT(0) | BIT(1)))
  780. return 0;
  781. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  782. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  783. SDE_ERROR("%s: roi x %d w %d split %d\n",
  784. sde_crtc->name, roi[0]->x, roi[0]->w,
  785. panel_split_width);
  786. return -EINVAL;
  787. }
  788. return 0;
  789. }
  790. /*
  791. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  792. * LMs and be of equal width.
  793. */
  794. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  795. return 0;
  796. roi[0] = &crtc_state->lm_roi[0];
  797. roi[1] = &crtc_state->lm_roi[1];
  798. /* if one of the roi is null it's a left/right-only update */
  799. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  800. return 0;
  801. /* check lm rois are equal width & first roi ends at 2nd roi */
  802. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  803. SDE_ERROR(
  804. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  805. sde_crtc->name, roi[0]->x, roi[0]->w,
  806. roi[1]->x, roi[1]->w);
  807. return -EINVAL;
  808. }
  809. return 0;
  810. }
  811. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  812. struct drm_crtc_state *state)
  813. {
  814. struct sde_crtc *sde_crtc;
  815. struct sde_crtc_state *crtc_state;
  816. const struct sde_rect *crtc_roi;
  817. const struct drm_plane_state *pstate;
  818. struct drm_plane *plane;
  819. if (!crtc || !state)
  820. return -EINVAL;
  821. /*
  822. * Reject commit if a Plane CRTC destination coordinates fall outside
  823. * the partial CRTC ROI. LM output is determined via connector ROIs,
  824. * if they are specified, not Plane CRTC ROIs.
  825. */
  826. sde_crtc = to_sde_crtc(crtc);
  827. crtc_state = to_sde_crtc_state(state);
  828. crtc_roi = &crtc_state->crtc_roi;
  829. if (sde_kms_rect_is_null(crtc_roi))
  830. return 0;
  831. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  832. struct sde_rect plane_roi, intersection;
  833. if (IS_ERR_OR_NULL(pstate)) {
  834. int rc = PTR_ERR(pstate);
  835. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  836. sde_crtc->name, plane->base.id, rc);
  837. return rc;
  838. }
  839. plane_roi.x = pstate->crtc_x;
  840. plane_roi.y = pstate->crtc_y;
  841. plane_roi.w = pstate->crtc_w;
  842. plane_roi.h = pstate->crtc_h;
  843. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  844. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  845. SDE_ERROR(
  846. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  847. sde_crtc->name, plane->base.id,
  848. plane_roi.x, plane_roi.y,
  849. plane_roi.w, plane_roi.h,
  850. crtc_roi->x, crtc_roi->y,
  851. crtc_roi->w, crtc_roi->h);
  852. return -E2BIG;
  853. }
  854. }
  855. return 0;
  856. }
  857. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  858. struct drm_crtc_state *state)
  859. {
  860. struct sde_crtc *sde_crtc;
  861. struct sde_crtc_state *sde_crtc_state;
  862. struct msm_mode_info mode_info;
  863. int rc, lm_idx, i;
  864. if (!crtc || !state)
  865. return -EINVAL;
  866. memset(&mode_info, 0, sizeof(mode_info));
  867. sde_crtc = to_sde_crtc(crtc);
  868. sde_crtc_state = to_sde_crtc_state(state);
  869. /*
  870. * check connector array cached at modeset time since incoming atomic
  871. * state may not include any connectors if they aren't modified
  872. */
  873. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  874. struct drm_connector *conn = sde_crtc_state->connectors[i];
  875. if (!conn || !conn->state)
  876. continue;
  877. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  878. if (rc) {
  879. SDE_ERROR("failed to get mode info\n");
  880. return -EINVAL;
  881. }
  882. if (!mode_info.roi_caps.enabled)
  883. continue;
  884. if (sde_crtc_state->user_roi_list.num_rects >
  885. mode_info.roi_caps.num_roi) {
  886. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  887. sde_crtc_state->user_roi_list.num_rects,
  888. mode_info.roi_caps.num_roi);
  889. return -E2BIG;
  890. }
  891. rc = _sde_crtc_set_crtc_roi(crtc, state);
  892. if (rc)
  893. return rc;
  894. rc = _sde_crtc_check_autorefresh(crtc, state);
  895. if (rc)
  896. return rc;
  897. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  898. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  899. if (rc)
  900. return rc;
  901. }
  902. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  903. if (rc)
  904. return rc;
  905. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  906. if (rc)
  907. return rc;
  908. }
  909. return 0;
  910. }
  911. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  912. {
  913. struct sde_crtc *sde_crtc;
  914. struct sde_crtc_state *cstate;
  915. const struct sde_rect *lm_roi;
  916. struct sde_hw_mixer *hw_lm;
  917. bool right_mixer = false;
  918. bool lm_updated = false;
  919. int lm_idx;
  920. if (!crtc)
  921. return;
  922. sde_crtc = to_sde_crtc(crtc);
  923. cstate = to_sde_crtc_state(crtc->state);
  924. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  925. struct sde_hw_mixer_cfg cfg;
  926. lm_roi = &cstate->lm_roi[lm_idx];
  927. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  928. if (!sde_crtc->mixers_swapped)
  929. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  930. if (lm_roi->w != hw_lm->cfg.out_width ||
  931. lm_roi->h != hw_lm->cfg.out_height ||
  932. right_mixer != hw_lm->cfg.right_mixer) {
  933. hw_lm->cfg.out_width = lm_roi->w;
  934. hw_lm->cfg.out_height = lm_roi->h;
  935. hw_lm->cfg.right_mixer = right_mixer;
  936. cfg.out_width = lm_roi->w;
  937. cfg.out_height = lm_roi->h;
  938. cfg.right_mixer = right_mixer;
  939. cfg.flags = 0;
  940. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  941. lm_updated = true;
  942. }
  943. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  944. lm_roi->h, right_mixer, lm_updated);
  945. }
  946. if (lm_updated)
  947. sde_cp_crtc_res_change(crtc);
  948. }
  949. struct plane_state {
  950. struct sde_plane_state *sde_pstate;
  951. const struct drm_plane_state *drm_pstate;
  952. int stage;
  953. u32 pipe_id;
  954. };
  955. static int pstate_cmp(const void *a, const void *b)
  956. {
  957. struct plane_state *pa = (struct plane_state *)a;
  958. struct plane_state *pb = (struct plane_state *)b;
  959. int rc = 0;
  960. int pa_zpos, pb_zpos;
  961. enum sde_layout pa_layout, pb_layout;
  962. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  963. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  964. pa_layout = pa->sde_pstate->layout;
  965. pb_layout = pb->sde_pstate->layout;
  966. if (pa_zpos != pb_zpos)
  967. rc = pa_zpos - pb_zpos;
  968. else if (pa_layout != pb_layout)
  969. rc = pa_layout - pb_layout;
  970. else
  971. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  972. return rc;
  973. }
  974. /*
  975. * validate and set source split:
  976. * use pstates sorted by stage to check planes on same stage
  977. * we assume that all pipes are in source split so its valid to compare
  978. * without taking into account left/right mixer placement
  979. */
  980. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  981. struct plane_state *pstates, int cnt)
  982. {
  983. struct plane_state *prv_pstate, *cur_pstate;
  984. enum sde_layout prev_layout, cur_layout;
  985. struct sde_rect left_rect, right_rect;
  986. struct sde_kms *sde_kms;
  987. int32_t left_pid, right_pid;
  988. int32_t stage;
  989. int i, rc = 0;
  990. sde_kms = _sde_crtc_get_kms(crtc);
  991. if (!sde_kms || !sde_kms->catalog) {
  992. SDE_ERROR("invalid parameters\n");
  993. return -EINVAL;
  994. }
  995. for (i = 1; i < cnt; i++) {
  996. prv_pstate = &pstates[i - 1];
  997. cur_pstate = &pstates[i];
  998. prev_layout = prv_pstate->sde_pstate->layout;
  999. cur_layout = cur_pstate->sde_pstate->layout;
  1000. if (prv_pstate->stage != cur_pstate->stage ||
  1001. prev_layout != cur_layout)
  1002. continue;
  1003. stage = cur_pstate->stage;
  1004. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1005. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1006. prv_pstate->drm_pstate->crtc_y,
  1007. prv_pstate->drm_pstate->crtc_w,
  1008. prv_pstate->drm_pstate->crtc_h, false);
  1009. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1010. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1011. cur_pstate->drm_pstate->crtc_y,
  1012. cur_pstate->drm_pstate->crtc_w,
  1013. cur_pstate->drm_pstate->crtc_h, false);
  1014. if (right_rect.x < left_rect.x) {
  1015. swap(left_pid, right_pid);
  1016. swap(left_rect, right_rect);
  1017. swap(prv_pstate, cur_pstate);
  1018. }
  1019. /*
  1020. * - planes are enumerated in pipe-priority order such that
  1021. * planes with lower drm_id must be left-most in a shared
  1022. * blend-stage when using source split.
  1023. * - planes in source split must be contiguous in width
  1024. * - planes in source split must have same dest yoff and height
  1025. */
  1026. if ((right_pid < left_pid) &&
  1027. !sde_kms->catalog->pipe_order_type) {
  1028. SDE_ERROR(
  1029. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1030. stage, left_pid, right_pid);
  1031. return -EINVAL;
  1032. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1033. SDE_ERROR(
  1034. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1035. stage, left_rect.x, left_rect.w,
  1036. right_rect.x, right_rect.w);
  1037. return -EINVAL;
  1038. } else if ((left_rect.y != right_rect.y) ||
  1039. (left_rect.h != right_rect.h)) {
  1040. SDE_ERROR(
  1041. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1042. stage, left_rect.y, left_rect.h,
  1043. right_rect.y, right_rect.h);
  1044. return -EINVAL;
  1045. }
  1046. }
  1047. return rc;
  1048. }
  1049. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1050. struct plane_state *pstates, int cnt)
  1051. {
  1052. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1053. enum sde_layout prev_layout, cur_layout;
  1054. struct sde_kms *sde_kms;
  1055. struct sde_rect left_rect, right_rect;
  1056. int32_t left_pid, right_pid;
  1057. int32_t stage;
  1058. int i;
  1059. sde_kms = _sde_crtc_get_kms(crtc);
  1060. if (!sde_kms || !sde_kms->catalog) {
  1061. SDE_ERROR("invalid parameters\n");
  1062. return;
  1063. }
  1064. if (!sde_kms->catalog->pipe_order_type)
  1065. return;
  1066. for (i = 0; i < cnt; i++) {
  1067. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1068. cur_pstate = &pstates[i];
  1069. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1070. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1071. SDE_LAYOUT_NONE;
  1072. cur_layout = cur_pstate->sde_pstate->layout;
  1073. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1074. || (prev_layout != cur_layout)) {
  1075. /*
  1076. * reset if prv or nxt pipes are not in the same stage
  1077. * as the cur pipe
  1078. */
  1079. if ((!nxt_pstate)
  1080. || (nxt_pstate->stage != cur_pstate->stage)
  1081. || (nxt_pstate->sde_pstate->layout !=
  1082. cur_pstate->sde_pstate->layout))
  1083. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1084. continue;
  1085. }
  1086. stage = cur_pstate->stage;
  1087. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1088. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1089. prv_pstate->drm_pstate->crtc_y,
  1090. prv_pstate->drm_pstate->crtc_w,
  1091. prv_pstate->drm_pstate->crtc_h, false);
  1092. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1093. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1094. cur_pstate->drm_pstate->crtc_y,
  1095. cur_pstate->drm_pstate->crtc_w,
  1096. cur_pstate->drm_pstate->crtc_h, false);
  1097. if (right_rect.x < left_rect.x) {
  1098. swap(left_pid, right_pid);
  1099. swap(left_rect, right_rect);
  1100. swap(prv_pstate, cur_pstate);
  1101. }
  1102. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1103. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1104. }
  1105. for (i = 0; i < cnt; i++) {
  1106. cur_pstate = &pstates[i];
  1107. sde_plane_setup_src_split_order(
  1108. cur_pstate->drm_pstate->plane,
  1109. cur_pstate->sde_pstate->multirect_index,
  1110. cur_pstate->sde_pstate->pipe_order_flags);
  1111. }
  1112. }
  1113. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1114. int num_mixers, struct plane_state *pstates, int cnt)
  1115. {
  1116. int i, lm_idx;
  1117. struct sde_format *format;
  1118. bool blend_stage[SDE_STAGE_MAX] = { false };
  1119. u32 blend_type;
  1120. for (i = cnt - 1; i >= 0; i--) {
  1121. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1122. PLANE_PROP_BLEND_OP);
  1123. /* stage has already been programmed or BLEND_OP_SKIP type */
  1124. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1125. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1126. continue;
  1127. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1128. format = to_sde_format(msm_framebuffer_format(
  1129. pstates[i].sde_pstate->base.fb));
  1130. if (!format) {
  1131. SDE_ERROR("invalid format\n");
  1132. return;
  1133. }
  1134. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1135. pstates[i].sde_pstate, format);
  1136. blend_stage[pstates[i].sde_pstate->stage] = true;
  1137. }
  1138. }
  1139. }
  1140. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1141. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1142. struct sde_crtc_mixer *mixer)
  1143. {
  1144. struct drm_plane *plane;
  1145. struct drm_framebuffer *fb;
  1146. struct drm_plane_state *state;
  1147. struct sde_crtc_state *cstate;
  1148. struct sde_plane_state *pstate = NULL;
  1149. struct plane_state *pstates = NULL;
  1150. struct sde_format *format;
  1151. struct sde_hw_ctl *ctl;
  1152. struct sde_hw_mixer *lm;
  1153. struct sde_hw_stage_cfg *stage_cfg;
  1154. struct sde_rect plane_crtc_roi;
  1155. uint32_t stage_idx, lm_idx, layout_idx;
  1156. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1157. int i, mode, cnt = 0;
  1158. bool bg_alpha_enable = false, is_secure = false;
  1159. u32 blend_type;
  1160. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1161. if (!sde_crtc || !crtc->state || !mixer) {
  1162. SDE_ERROR("invalid sde_crtc or mixer\n");
  1163. return;
  1164. }
  1165. ctl = mixer->hw_ctl;
  1166. lm = mixer->hw_lm;
  1167. cstate = to_sde_crtc_state(crtc->state);
  1168. pstates = kcalloc(SDE_PSTATES_MAX,
  1169. sizeof(struct plane_state), GFP_KERNEL);
  1170. if (!pstates)
  1171. return;
  1172. memset(fetch_active, 0, sizeof(fetch_active));
  1173. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1174. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1175. state = plane->state;
  1176. if (!state)
  1177. continue;
  1178. plane_crtc_roi.x = state->crtc_x;
  1179. plane_crtc_roi.y = state->crtc_y;
  1180. plane_crtc_roi.w = state->crtc_w;
  1181. plane_crtc_roi.h = state->crtc_h;
  1182. pstate = to_sde_plane_state(state);
  1183. fb = state->fb;
  1184. mode = sde_plane_get_property(pstate,
  1185. PLANE_PROP_FB_TRANSLATION_MODE);
  1186. is_secure = ((mode == SDE_DRM_FB_SEC) ||
  1187. (mode == SDE_DRM_FB_SEC_DIR_TRANS)) ?
  1188. true : false;
  1189. set_bit(sde_plane_pipe(plane), fetch_active);
  1190. sde_plane_ctl_flush(plane, ctl, true);
  1191. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1192. crtc->base.id,
  1193. pstate->stage,
  1194. plane->base.id,
  1195. sde_plane_pipe(plane) - SSPP_VIG0,
  1196. state->fb ? state->fb->base.id : -1);
  1197. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1198. if (!format) {
  1199. SDE_ERROR("invalid format\n");
  1200. goto end;
  1201. }
  1202. blend_type = sde_plane_get_property(pstate,
  1203. PLANE_PROP_BLEND_OP);
  1204. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1205. if (pstate->stage == SDE_STAGE_BASE &&
  1206. format->alpha_enable)
  1207. bg_alpha_enable = true;
  1208. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1209. state->fb ? state->fb->base.id : -1,
  1210. state->src_x >> 16, state->src_y >> 16,
  1211. state->src_w >> 16, state->src_h >> 16,
  1212. state->crtc_x, state->crtc_y,
  1213. state->crtc_w, state->crtc_h,
  1214. pstate->rotation, is_secure);
  1215. /*
  1216. * none or left layout will program to layer mixer
  1217. * group 0, right layout will program to layer mixer
  1218. * group 1.
  1219. */
  1220. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1221. layout_idx = 0;
  1222. else
  1223. layout_idx = 1;
  1224. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1225. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1226. stage_cfg->stage[pstate->stage][stage_idx] =
  1227. sde_plane_pipe(plane);
  1228. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1229. pstate->multirect_index;
  1230. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1231. sde_plane_pipe(plane) - SSPP_VIG0,
  1232. pstate->stage,
  1233. pstate->multirect_index,
  1234. pstate->multirect_mode,
  1235. format->base.pixel_format,
  1236. fb ? fb->modifier : 0,
  1237. layout_idx);
  1238. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1239. lm_idx++) {
  1240. if (bg_alpha_enable && !format->alpha_enable)
  1241. mixer[lm_idx].mixer_op_mode = 0;
  1242. else
  1243. mixer[lm_idx].mixer_op_mode |=
  1244. 1 << pstate->stage;
  1245. }
  1246. }
  1247. if (cnt >= SDE_PSTATES_MAX)
  1248. continue;
  1249. pstates[cnt].sde_pstate = pstate;
  1250. pstates[cnt].drm_pstate = state;
  1251. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1252. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1253. else
  1254. pstates[cnt].stage = sde_plane_get_property(
  1255. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1256. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1257. cnt++;
  1258. }
  1259. /* blend config update */
  1260. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1261. pstates, cnt);
  1262. if (ctl->ops.set_active_pipes)
  1263. ctl->ops.set_active_pipes(ctl, fetch_active);
  1264. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1265. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1266. if (lm && lm->ops.setup_dim_layer) {
  1267. cstate = to_sde_crtc_state(crtc->state);
  1268. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1269. for (i = 0; i < cstate->num_dim_layers; i++)
  1270. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1271. mixer, &cstate->dim_layer[i]);
  1272. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1273. }
  1274. }
  1275. end:
  1276. kfree(pstates);
  1277. }
  1278. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1279. struct drm_crtc *crtc)
  1280. {
  1281. struct sde_crtc *sde_crtc;
  1282. struct sde_crtc_state *cstate;
  1283. struct drm_encoder *drm_enc;
  1284. bool is_right_only;
  1285. bool encoder_in_dsc_merge = false;
  1286. if (!crtc || !crtc->state)
  1287. return;
  1288. sde_crtc = to_sde_crtc(crtc);
  1289. cstate = to_sde_crtc_state(crtc->state);
  1290. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1291. return;
  1292. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1293. crtc->state->encoder_mask) {
  1294. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1295. encoder_in_dsc_merge = true;
  1296. break;
  1297. }
  1298. }
  1299. /**
  1300. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1301. * This is due to two reasons:
  1302. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1303. * the left DSC must be used, right DSC cannot be used alone.
  1304. * For right-only partial update, this means swap layer mixers to map
  1305. * Left LM to Right INTF. On later HW this was relaxed.
  1306. * - In DSC Merge mode, the physical encoder has already registered
  1307. * PP0 as the master, to switch to right-only we would have to
  1308. * reprogram to be driven by PP1 instead.
  1309. * To support both cases, we prefer to support the mixer swap solution.
  1310. */
  1311. if (!encoder_in_dsc_merge) {
  1312. if (sde_crtc->mixers_swapped) {
  1313. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1314. sde_crtc->mixers_swapped = false;
  1315. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1316. }
  1317. return;
  1318. }
  1319. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1320. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1321. if (is_right_only && !sde_crtc->mixers_swapped) {
  1322. /* right-only update swap mixers */
  1323. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1324. sde_crtc->mixers_swapped = true;
  1325. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1326. /* left-only or full update, swap back */
  1327. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1328. sde_crtc->mixers_swapped = false;
  1329. }
  1330. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1331. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1332. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1333. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1334. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1335. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1336. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1337. }
  1338. /**
  1339. * _sde_crtc_blend_setup - configure crtc mixers
  1340. * @crtc: Pointer to drm crtc structure
  1341. * @old_state: Pointer to old crtc state
  1342. * @add_planes: Whether or not to add planes to mixers
  1343. */
  1344. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1345. struct drm_crtc_state *old_state, bool add_planes)
  1346. {
  1347. struct sde_crtc *sde_crtc;
  1348. struct sde_crtc_state *sde_crtc_state;
  1349. struct sde_crtc_mixer *mixer;
  1350. struct sde_hw_ctl *ctl;
  1351. struct sde_hw_mixer *lm;
  1352. struct sde_ctl_flush_cfg cfg = {0,};
  1353. int i;
  1354. if (!crtc)
  1355. return;
  1356. sde_crtc = to_sde_crtc(crtc);
  1357. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1358. mixer = sde_crtc->mixers;
  1359. SDE_DEBUG("%s\n", sde_crtc->name);
  1360. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1361. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1362. return;
  1363. }
  1364. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1365. if (!mixer[i].hw_lm) {
  1366. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1367. return;
  1368. }
  1369. mixer[i].mixer_op_mode = 0;
  1370. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1371. sde_crtc_state->dirty)) {
  1372. /* clear dim_layer settings */
  1373. lm = mixer[i].hw_lm;
  1374. if (lm->ops.clear_dim_layer)
  1375. lm->ops.clear_dim_layer(lm);
  1376. }
  1377. }
  1378. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1379. /* initialize stage cfg */
  1380. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1381. if (add_planes)
  1382. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1383. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1384. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1385. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1386. ctl = mixer[i].hw_ctl;
  1387. lm = mixer[i].hw_lm;
  1388. if (sde_kms_rect_is_null(lm_roi))
  1389. sde_crtc->mixers[i].mixer_op_mode = 0;
  1390. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1391. /* stage config flush mask */
  1392. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1393. ctl->ops.get_pending_flush(ctl, &cfg);
  1394. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1395. mixer[i].hw_lm->idx - LM_0,
  1396. mixer[i].mixer_op_mode,
  1397. ctl->idx - CTL_0,
  1398. cfg.pending_flush_mask);
  1399. if (sde_kms_rect_is_null(lm_roi)) {
  1400. SDE_DEBUG(
  1401. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1402. sde_crtc->name, lm->idx - LM_0,
  1403. ctl->idx - CTL_0);
  1404. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1405. NULL, true);
  1406. } else {
  1407. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1408. &sde_crtc->stage_cfg[lm_layout],
  1409. false);
  1410. }
  1411. }
  1412. _sde_crtc_program_lm_output_roi(crtc);
  1413. }
  1414. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1415. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1416. {
  1417. struct drm_plane *plane;
  1418. struct sde_plane_state *sde_pstate;
  1419. uint32_t mode = 0;
  1420. int rc;
  1421. if (!crtc) {
  1422. SDE_ERROR("invalid state\n");
  1423. return -EINVAL;
  1424. }
  1425. *fb_ns = 0;
  1426. *fb_sec = 0;
  1427. *fb_sec_dir = 0;
  1428. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1429. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1430. rc = PTR_ERR(plane);
  1431. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1432. DRMID(crtc), DRMID(plane), rc);
  1433. return rc;
  1434. }
  1435. sde_pstate = to_sde_plane_state(plane->state);
  1436. mode = sde_plane_get_property(sde_pstate,
  1437. PLANE_PROP_FB_TRANSLATION_MODE);
  1438. switch (mode) {
  1439. case SDE_DRM_FB_NON_SEC:
  1440. (*fb_ns)++;
  1441. break;
  1442. case SDE_DRM_FB_SEC:
  1443. (*fb_sec)++;
  1444. break;
  1445. case SDE_DRM_FB_SEC_DIR_TRANS:
  1446. (*fb_sec_dir)++;
  1447. break;
  1448. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1449. break;
  1450. default:
  1451. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1452. DRMID(plane), mode);
  1453. return -EINVAL;
  1454. }
  1455. }
  1456. return 0;
  1457. }
  1458. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1459. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1460. {
  1461. struct drm_plane *plane;
  1462. const struct drm_plane_state *pstate;
  1463. struct sde_plane_state *sde_pstate;
  1464. uint32_t mode = 0;
  1465. int rc;
  1466. if (!state) {
  1467. SDE_ERROR("invalid state\n");
  1468. return -EINVAL;
  1469. }
  1470. *fb_ns = 0;
  1471. *fb_sec = 0;
  1472. *fb_sec_dir = 0;
  1473. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1474. if (IS_ERR_OR_NULL(pstate)) {
  1475. rc = PTR_ERR(pstate);
  1476. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1477. DRMID(state->crtc), DRMID(plane), rc);
  1478. return rc;
  1479. }
  1480. sde_pstate = to_sde_plane_state(pstate);
  1481. mode = sde_plane_get_property(sde_pstate,
  1482. PLANE_PROP_FB_TRANSLATION_MODE);
  1483. switch (mode) {
  1484. case SDE_DRM_FB_NON_SEC:
  1485. (*fb_ns)++;
  1486. break;
  1487. case SDE_DRM_FB_SEC:
  1488. (*fb_sec)++;
  1489. break;
  1490. case SDE_DRM_FB_SEC_DIR_TRANS:
  1491. (*fb_sec_dir)++;
  1492. break;
  1493. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1494. break;
  1495. default:
  1496. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1497. DRMID(plane), mode);
  1498. return -EINVAL;
  1499. }
  1500. }
  1501. return 0;
  1502. }
  1503. static void _sde_drm_fb_sec_dir_trans(
  1504. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1505. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1506. {
  1507. /* secure display usecase */
  1508. if ((smmu_state->state == ATTACHED)
  1509. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1510. smmu_state->state = catalog->sui_ns_allowed ?
  1511. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1512. smmu_state->secure_level = secure_level;
  1513. smmu_state->transition_type = PRE_COMMIT;
  1514. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1515. if (old_valid_fb)
  1516. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1517. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1518. if (catalog->sui_misr_supported)
  1519. smmu_state->sui_misr_state =
  1520. SUI_MISR_ENABLE_REQ;
  1521. /* secure camera usecase */
  1522. } else if (smmu_state->state == ATTACHED) {
  1523. smmu_state->state = DETACH_SEC_REQ;
  1524. smmu_state->secure_level = secure_level;
  1525. smmu_state->transition_type = PRE_COMMIT;
  1526. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1527. }
  1528. }
  1529. static void _sde_drm_fb_transactions(
  1530. struct sde_kms_smmu_state_data *smmu_state,
  1531. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1532. int *ops)
  1533. {
  1534. if (((smmu_state->state == DETACHED)
  1535. || (smmu_state->state == DETACH_ALL_REQ))
  1536. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1537. && ((smmu_state->state == DETACHED_SEC)
  1538. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1539. smmu_state->state = catalog->sui_ns_allowed ?
  1540. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1541. smmu_state->transition_type = post_commit ?
  1542. POST_COMMIT : PRE_COMMIT;
  1543. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1544. if (old_valid_fb)
  1545. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1546. if (catalog->sui_misr_supported)
  1547. smmu_state->sui_misr_state =
  1548. SUI_MISR_DISABLE_REQ;
  1549. } else if ((smmu_state->state == DETACHED_SEC)
  1550. || (smmu_state->state == DETACH_SEC_REQ)) {
  1551. smmu_state->state = ATTACH_SEC_REQ;
  1552. smmu_state->transition_type = post_commit ?
  1553. POST_COMMIT : PRE_COMMIT;
  1554. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1555. if (old_valid_fb)
  1556. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1557. }
  1558. }
  1559. /**
  1560. * sde_crtc_get_secure_transition_ops - determines the operations that
  1561. * need to be performed before transitioning to secure state
  1562. * This function should be called after swapping the new state
  1563. * @crtc: Pointer to drm crtc structure
  1564. * Returns the bitmask of operations need to be performed, -Error in
  1565. * case of error cases
  1566. */
  1567. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1568. struct drm_crtc_state *old_crtc_state,
  1569. bool old_valid_fb)
  1570. {
  1571. struct drm_plane *plane;
  1572. struct drm_encoder *encoder;
  1573. struct sde_crtc *sde_crtc;
  1574. struct sde_kms *sde_kms;
  1575. struct sde_mdss_cfg *catalog;
  1576. struct sde_kms_smmu_state_data *smmu_state;
  1577. uint32_t translation_mode = 0, secure_level;
  1578. int ops = 0;
  1579. bool post_commit = false;
  1580. if (!crtc || !crtc->state) {
  1581. SDE_ERROR("invalid crtc\n");
  1582. return -EINVAL;
  1583. }
  1584. sde_kms = _sde_crtc_get_kms(crtc);
  1585. if (!sde_kms)
  1586. return -EINVAL;
  1587. smmu_state = &sde_kms->smmu_state;
  1588. smmu_state->prev_state = smmu_state->state;
  1589. smmu_state->prev_secure_level = smmu_state->secure_level;
  1590. sde_crtc = to_sde_crtc(crtc);
  1591. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1592. catalog = sde_kms->catalog;
  1593. /*
  1594. * SMMU operations need to be delayed in case of video mode panels
  1595. * when switching back to non_secure mode
  1596. */
  1597. drm_for_each_encoder_mask(encoder, crtc->dev,
  1598. crtc->state->encoder_mask) {
  1599. if (sde_encoder_is_dsi_display(encoder))
  1600. post_commit |= sde_encoder_check_curr_mode(encoder,
  1601. MSM_DISPLAY_VIDEO_MODE);
  1602. }
  1603. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1604. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1605. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1606. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1607. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1608. if (!plane->state)
  1609. continue;
  1610. translation_mode = sde_plane_get_property(
  1611. to_sde_plane_state(plane->state),
  1612. PLANE_PROP_FB_TRANSLATION_MODE);
  1613. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1614. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1615. DRMID(crtc), translation_mode);
  1616. return -EINVAL;
  1617. }
  1618. /* we can break if we find sec_dir plane */
  1619. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1620. break;
  1621. }
  1622. mutex_lock(&sde_kms->secure_transition_lock);
  1623. switch (translation_mode) {
  1624. case SDE_DRM_FB_SEC_DIR_TRANS:
  1625. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1626. catalog, old_valid_fb, &ops);
  1627. break;
  1628. case SDE_DRM_FB_SEC:
  1629. case SDE_DRM_FB_NON_SEC:
  1630. _sde_drm_fb_transactions(smmu_state, catalog,
  1631. old_valid_fb, post_commit, &ops);
  1632. break;
  1633. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1634. ops = 0;
  1635. break;
  1636. default:
  1637. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1638. DRMID(crtc), translation_mode);
  1639. ops = -EINVAL;
  1640. }
  1641. /* log only during actual transition times */
  1642. if (ops) {
  1643. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1644. DRMID(crtc), smmu_state->state,
  1645. secure_level, smmu_state->secure_level,
  1646. smmu_state->transition_type, ops);
  1647. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1648. smmu_state->state, smmu_state->transition_type,
  1649. smmu_state->secure_level, old_valid_fb,
  1650. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1651. }
  1652. mutex_unlock(&sde_kms->secure_transition_lock);
  1653. return ops;
  1654. }
  1655. /**
  1656. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1657. * LUTs are configured only once during boot
  1658. * @sde_crtc: Pointer to sde crtc
  1659. * @cstate: Pointer to sde crtc state
  1660. */
  1661. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1662. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1663. {
  1664. struct sde_hw_scaler3_lut_cfg *cfg;
  1665. struct sde_kms *sde_kms;
  1666. u32 *lut_data = NULL;
  1667. size_t len = 0;
  1668. int ret = 0;
  1669. if (!sde_crtc || !cstate) {
  1670. SDE_ERROR("invalid args\n");
  1671. return -EINVAL;
  1672. }
  1673. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1674. if (!sde_kms)
  1675. return -EINVAL;
  1676. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1677. return 0;
  1678. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1679. &cstate->property_state, &len, lut_idx);
  1680. if (!lut_data || !len) {
  1681. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1682. lut_idx, lut_data, len);
  1683. lut_data = NULL;
  1684. len = 0;
  1685. }
  1686. cfg = &cstate->scl3_lut_cfg;
  1687. switch (lut_idx) {
  1688. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1689. cfg->dir_lut = lut_data;
  1690. cfg->dir_len = len;
  1691. break;
  1692. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1693. cfg->cir_lut = lut_data;
  1694. cfg->cir_len = len;
  1695. break;
  1696. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1697. cfg->sep_lut = lut_data;
  1698. cfg->sep_len = len;
  1699. break;
  1700. default:
  1701. ret = -EINVAL;
  1702. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1703. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1704. break;
  1705. }
  1706. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1707. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1708. cfg->is_configured);
  1709. return ret;
  1710. }
  1711. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1712. {
  1713. struct sde_crtc *sde_crtc;
  1714. if (!crtc) {
  1715. SDE_ERROR("invalid crtc\n");
  1716. return;
  1717. }
  1718. sde_crtc = to_sde_crtc(crtc);
  1719. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1720. }
  1721. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1722. {
  1723. int i;
  1724. /**
  1725. * Check if sufficient hw resources are
  1726. * available as per target caps & topology
  1727. */
  1728. if (!sde_crtc) {
  1729. SDE_ERROR("invalid argument\n");
  1730. return -EINVAL;
  1731. }
  1732. if (!sde_crtc->num_mixers ||
  1733. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1734. SDE_ERROR("%s: invalid number mixers: %d\n",
  1735. sde_crtc->name, sde_crtc->num_mixers);
  1736. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1737. SDE_EVTLOG_ERROR);
  1738. return -EINVAL;
  1739. }
  1740. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1741. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1742. || !sde_crtc->mixers[i].hw_ds) {
  1743. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1744. sde_crtc->name, i);
  1745. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1746. i, sde_crtc->mixers[i].hw_lm,
  1747. sde_crtc->mixers[i].hw_ctl,
  1748. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1749. return -EINVAL;
  1750. }
  1751. }
  1752. return 0;
  1753. }
  1754. /**
  1755. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1756. * @crtc: Pointer to drm crtc
  1757. */
  1758. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1759. {
  1760. struct sde_crtc *sde_crtc;
  1761. struct sde_crtc_state *cstate;
  1762. struct sde_hw_mixer *hw_lm;
  1763. struct sde_hw_ctl *hw_ctl;
  1764. struct sde_hw_ds *hw_ds;
  1765. struct sde_hw_ds_cfg *cfg;
  1766. struct sde_kms *kms;
  1767. u32 op_mode = 0;
  1768. u32 lm_idx = 0, num_mixers = 0;
  1769. int i, count = 0;
  1770. if (!crtc)
  1771. return;
  1772. sde_crtc = to_sde_crtc(crtc);
  1773. cstate = to_sde_crtc_state(crtc->state);
  1774. kms = _sde_crtc_get_kms(crtc);
  1775. num_mixers = sde_crtc->num_mixers;
  1776. count = cstate->num_ds;
  1777. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1778. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1779. cstate->num_ds_enabled);
  1780. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1781. SDE_DEBUG("no change in settings, skip commit\n");
  1782. } else if (!kms || !kms->catalog) {
  1783. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1784. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1785. SDE_DEBUG("dest scaler feature not supported\n");
  1786. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1787. //do nothing
  1788. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1789. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1790. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1791. } else {
  1792. for (i = 0; i < count; i++) {
  1793. cfg = &cstate->ds_cfg[i];
  1794. if (!cfg->flags)
  1795. continue;
  1796. lm_idx = cfg->idx;
  1797. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1798. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1799. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1800. /* Setup op mode - Dual/single */
  1801. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1802. op_mode |= BIT(hw_ds->idx - DS_0);
  1803. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1804. op_mode |= (cstate->num_ds_enabled ==
  1805. CRTC_DUAL_MIXERS_ONLY) ?
  1806. SDE_DS_OP_MODE_DUAL : 0;
  1807. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1808. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1809. }
  1810. /* Setup scaler */
  1811. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1812. (cfg->flags &
  1813. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1814. if (hw_ds->ops.setup_scaler)
  1815. hw_ds->ops.setup_scaler(hw_ds,
  1816. &cfg->scl3_cfg,
  1817. &cstate->scl3_lut_cfg);
  1818. }
  1819. /*
  1820. * Dest scaler shares the flush bit of the LM in control
  1821. */
  1822. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1823. hw_ctl->ops.update_bitmask_mixer(
  1824. hw_ctl, hw_lm->idx, 1);
  1825. }
  1826. }
  1827. }
  1828. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1829. {
  1830. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1831. struct sde_crtc *sde_crtc;
  1832. struct msm_drm_private *priv;
  1833. struct sde_crtc_frame_event *fevent;
  1834. struct sde_kms_frame_event_cb_data *cb_data;
  1835. struct drm_plane *plane;
  1836. u32 ubwc_error;
  1837. unsigned long flags;
  1838. u32 crtc_id;
  1839. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1840. if (!data) {
  1841. SDE_ERROR("invalid parameters\n");
  1842. return;
  1843. }
  1844. crtc = cb_data->crtc;
  1845. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1846. SDE_ERROR("invalid parameters\n");
  1847. return;
  1848. }
  1849. sde_crtc = to_sde_crtc(crtc);
  1850. priv = crtc->dev->dev_private;
  1851. crtc_id = drm_crtc_index(crtc);
  1852. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1853. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1854. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1855. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1856. struct sde_crtc_frame_event, list);
  1857. if (fevent)
  1858. list_del_init(&fevent->list);
  1859. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1860. if (!fevent) {
  1861. SDE_ERROR("crtc%d event %d overflow\n",
  1862. crtc->base.id, event);
  1863. SDE_EVT32(DRMID(crtc), event);
  1864. return;
  1865. }
  1866. /* log and clear plane ubwc errors if any */
  1867. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1868. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1869. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1870. drm_for_each_plane_mask(plane, crtc->dev,
  1871. sde_crtc->plane_mask_old) {
  1872. ubwc_error = sde_plane_get_ubwc_error(plane);
  1873. if (ubwc_error) {
  1874. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1875. ubwc_error, SDE_EVTLOG_ERROR);
  1876. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1877. DRMID(crtc), DRMID(plane),
  1878. ubwc_error);
  1879. sde_plane_clear_ubwc_error(plane);
  1880. }
  1881. }
  1882. }
  1883. fevent->event = event;
  1884. fevent->crtc = crtc;
  1885. fevent->connector = cb_data->connector;
  1886. fevent->ts = ktime_get();
  1887. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1888. }
  1889. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1890. struct drm_crtc_state *old_state)
  1891. {
  1892. struct drm_device *dev;
  1893. struct sde_crtc *sde_crtc;
  1894. struct sde_crtc_state *cstate;
  1895. struct drm_connector *conn;
  1896. struct drm_encoder *encoder;
  1897. struct drm_connector_list_iter conn_iter;
  1898. if (!crtc || !crtc->state) {
  1899. SDE_ERROR("invalid crtc\n");
  1900. return;
  1901. }
  1902. dev = crtc->dev;
  1903. sde_crtc = to_sde_crtc(crtc);
  1904. cstate = to_sde_crtc_state(crtc->state);
  1905. SDE_EVT32_VERBOSE(DRMID(crtc));
  1906. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1907. /* identify connectors attached to this crtc */
  1908. cstate->num_connectors = 0;
  1909. drm_connector_list_iter_begin(dev, &conn_iter);
  1910. drm_for_each_connector_iter(conn, &conn_iter)
  1911. if (conn->state && conn->state->crtc == crtc &&
  1912. cstate->num_connectors < MAX_CONNECTORS) {
  1913. encoder = conn->state->best_encoder;
  1914. if (encoder)
  1915. sde_encoder_register_frame_event_callback(
  1916. encoder,
  1917. sde_crtc_frame_event_cb,
  1918. crtc);
  1919. cstate->connectors[cstate->num_connectors++] = conn;
  1920. sde_connector_prepare_fence(conn);
  1921. }
  1922. drm_connector_list_iter_end(&conn_iter);
  1923. /* prepare main output fence */
  1924. sde_fence_prepare(sde_crtc->output_fence);
  1925. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1926. }
  1927. /**
  1928. * sde_crtc_complete_flip - signal pending page_flip events
  1929. * Any pending vblank events are added to the vblank_event_list
  1930. * so that the next vblank interrupt shall signal them.
  1931. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1932. * This API signals any pending PAGE_FLIP events requested through
  1933. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1934. * if file!=NULL, this is preclose potential cancel-flip path
  1935. * @crtc: Pointer to drm crtc structure
  1936. * @file: Pointer to drm file
  1937. */
  1938. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1939. struct drm_file *file)
  1940. {
  1941. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1942. struct drm_device *dev = crtc->dev;
  1943. struct drm_pending_vblank_event *event;
  1944. unsigned long flags;
  1945. spin_lock_irqsave(&dev->event_lock, flags);
  1946. event = sde_crtc->event;
  1947. if (!event)
  1948. goto end;
  1949. /*
  1950. * if regular vblank case (!file) or if cancel-flip from
  1951. * preclose on file that requested flip, then send the
  1952. * event:
  1953. */
  1954. if (!file || (event->base.file_priv == file)) {
  1955. sde_crtc->event = NULL;
  1956. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1957. sde_crtc->name, event);
  1958. SDE_EVT32_VERBOSE(DRMID(crtc));
  1959. drm_crtc_send_vblank_event(crtc, event);
  1960. }
  1961. end:
  1962. spin_unlock_irqrestore(&dev->event_lock, flags);
  1963. }
  1964. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1965. struct drm_crtc_state *cstate)
  1966. {
  1967. struct drm_encoder *encoder;
  1968. if (!crtc || !crtc->dev || !cstate) {
  1969. SDE_ERROR("invalid crtc\n");
  1970. return INTF_MODE_NONE;
  1971. }
  1972. drm_for_each_encoder_mask(encoder, crtc->dev,
  1973. cstate->encoder_mask) {
  1974. /* continue if copy encoder is encountered */
  1975. if (sde_encoder_in_clone_mode(encoder))
  1976. continue;
  1977. return sde_encoder_get_intf_mode(encoder);
  1978. }
  1979. return INTF_MODE_NONE;
  1980. }
  1981. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1982. {
  1983. struct drm_encoder *encoder;
  1984. if (!crtc || !crtc->dev) {
  1985. SDE_ERROR("invalid crtc\n");
  1986. return INTF_MODE_NONE;
  1987. }
  1988. drm_for_each_encoder(encoder, crtc->dev)
  1989. if ((encoder->crtc == crtc)
  1990. && !sde_encoder_in_cont_splash(encoder))
  1991. return sde_encoder_get_fps(encoder);
  1992. return 0;
  1993. }
  1994. static void sde_crtc_vblank_cb(void *data)
  1995. {
  1996. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1997. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1998. /* keep statistics on vblank callback - with auto reset via debugfs */
  1999. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2000. sde_crtc->vblank_cb_time = ktime_get();
  2001. else
  2002. sde_crtc->vblank_cb_count++;
  2003. sde_crtc->vblank_last_cb_time = ktime_get();
  2004. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2005. drm_crtc_handle_vblank(crtc);
  2006. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2007. SDE_EVT32_VERBOSE(DRMID(crtc));
  2008. }
  2009. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2010. ktime_t ts, enum sde_fence_event fence_event)
  2011. {
  2012. if (!connector) {
  2013. SDE_ERROR("invalid param\n");
  2014. return;
  2015. }
  2016. SDE_ATRACE_BEGIN("signal_retire_fence");
  2017. sde_connector_complete_commit(connector, ts, fence_event);
  2018. SDE_ATRACE_END("signal_retire_fence");
  2019. }
  2020. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2021. {
  2022. struct msm_drm_private *priv;
  2023. struct sde_crtc_frame_event *fevent;
  2024. struct drm_crtc *crtc;
  2025. struct sde_crtc *sde_crtc;
  2026. struct sde_kms *sde_kms;
  2027. unsigned long flags;
  2028. bool in_clone_mode = false;
  2029. if (!work) {
  2030. SDE_ERROR("invalid work handle\n");
  2031. return;
  2032. }
  2033. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2034. if (!fevent->crtc || !fevent->crtc->state) {
  2035. SDE_ERROR("invalid crtc\n");
  2036. return;
  2037. }
  2038. crtc = fevent->crtc;
  2039. sde_crtc = to_sde_crtc(crtc);
  2040. sde_kms = _sde_crtc_get_kms(crtc);
  2041. if (!sde_kms) {
  2042. SDE_ERROR("invalid kms handle\n");
  2043. return;
  2044. }
  2045. priv = sde_kms->dev->dev_private;
  2046. SDE_ATRACE_BEGIN("crtc_frame_event");
  2047. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2048. ktime_to_ns(fevent->ts));
  2049. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2050. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2051. true : false;
  2052. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2053. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2054. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2055. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2056. /* this should not happen */
  2057. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2058. crtc->base.id,
  2059. ktime_to_ns(fevent->ts),
  2060. atomic_read(&sde_crtc->frame_pending));
  2061. SDE_EVT32(DRMID(crtc), fevent->event,
  2062. SDE_EVTLOG_FUNC_CASE1);
  2063. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2064. /* release bandwidth and other resources */
  2065. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2066. crtc->base.id,
  2067. ktime_to_ns(fevent->ts));
  2068. SDE_EVT32(DRMID(crtc), fevent->event,
  2069. SDE_EVTLOG_FUNC_CASE2);
  2070. sde_core_perf_crtc_release_bw(crtc);
  2071. } else {
  2072. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2073. SDE_EVTLOG_FUNC_CASE3);
  2074. }
  2075. }
  2076. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2077. SDE_ATRACE_BEGIN("signal_release_fence");
  2078. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2079. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2080. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2081. SDE_ATRACE_END("signal_release_fence");
  2082. }
  2083. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2084. /* this api should be called without spin_lock */
  2085. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2086. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2087. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2088. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2089. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2090. crtc->base.id, ktime_to_ns(fevent->ts));
  2091. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2092. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2093. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2094. SDE_ATRACE_END("crtc_frame_event");
  2095. }
  2096. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2097. struct drm_crtc_state *old_state)
  2098. {
  2099. struct sde_crtc *sde_crtc;
  2100. if (!crtc || !crtc->state) {
  2101. SDE_ERROR("invalid crtc\n");
  2102. return;
  2103. }
  2104. sde_crtc = to_sde_crtc(crtc);
  2105. SDE_EVT32_VERBOSE(DRMID(crtc));
  2106. sde_core_perf_crtc_update(crtc, 0, false);
  2107. }
  2108. /**
  2109. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2110. * @cstate: Pointer to sde crtc state
  2111. */
  2112. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2113. {
  2114. if (!cstate) {
  2115. SDE_ERROR("invalid cstate\n");
  2116. return;
  2117. }
  2118. cstate->input_fence_timeout_ns =
  2119. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2120. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2121. }
  2122. /**
  2123. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2124. * @cstate: Pointer to sde crtc state
  2125. */
  2126. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2127. {
  2128. u32 i;
  2129. if (!cstate)
  2130. return;
  2131. for (i = 0; i < cstate->num_dim_layers; i++)
  2132. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2133. cstate->num_dim_layers = 0;
  2134. }
  2135. /**
  2136. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2137. * @cstate: Pointer to sde crtc state
  2138. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2139. */
  2140. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2141. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2142. {
  2143. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2144. struct sde_drm_dim_layer_cfg *user_cfg;
  2145. struct sde_hw_dim_layer *dim_layer;
  2146. u32 count, i;
  2147. struct sde_kms *kms;
  2148. if (!crtc || !cstate) {
  2149. SDE_ERROR("invalid crtc or cstate\n");
  2150. return;
  2151. }
  2152. dim_layer = cstate->dim_layer;
  2153. if (!usr_ptr) {
  2154. /* usr_ptr is null when setting the default property value */
  2155. _sde_crtc_clear_dim_layers_v1(cstate);
  2156. SDE_DEBUG("dim_layer data removed\n");
  2157. goto clear;
  2158. }
  2159. kms = _sde_crtc_get_kms(crtc);
  2160. if (!kms || !kms->catalog) {
  2161. SDE_ERROR("invalid kms\n");
  2162. return;
  2163. }
  2164. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2165. SDE_ERROR("failed to copy dim_layer data\n");
  2166. return;
  2167. }
  2168. count = dim_layer_v1.num_layers;
  2169. if (count > SDE_MAX_DIM_LAYERS) {
  2170. SDE_ERROR("invalid number of dim_layers:%d", count);
  2171. return;
  2172. }
  2173. /* populate from user space */
  2174. cstate->num_dim_layers = count;
  2175. for (i = 0; i < count; i++) {
  2176. user_cfg = &dim_layer_v1.layer_cfg[i];
  2177. dim_layer[i].flags = user_cfg->flags;
  2178. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2179. user_cfg->stage : user_cfg->stage +
  2180. SDE_STAGE_0;
  2181. dim_layer[i].rect.x = user_cfg->rect.x1;
  2182. dim_layer[i].rect.y = user_cfg->rect.y1;
  2183. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2184. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2185. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2186. user_cfg->color_fill.color_0,
  2187. user_cfg->color_fill.color_1,
  2188. user_cfg->color_fill.color_2,
  2189. user_cfg->color_fill.color_3,
  2190. };
  2191. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2192. i, dim_layer[i].flags, dim_layer[i].stage);
  2193. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2194. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2195. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2196. dim_layer[i].color_fill.color_0,
  2197. dim_layer[i].color_fill.color_1,
  2198. dim_layer[i].color_fill.color_2,
  2199. dim_layer[i].color_fill.color_3);
  2200. }
  2201. clear:
  2202. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2203. }
  2204. /**
  2205. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2206. * @sde_crtc : Pointer to sde crtc
  2207. * @cstate : Pointer to sde crtc state
  2208. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2209. */
  2210. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2211. struct sde_crtc_state *cstate,
  2212. void __user *usr_ptr)
  2213. {
  2214. struct sde_drm_dest_scaler_data ds_data;
  2215. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2216. struct sde_drm_scaler_v2 scaler_v2;
  2217. void __user *scaler_v2_usr;
  2218. int i, count;
  2219. if (!sde_crtc || !cstate) {
  2220. SDE_ERROR("invalid sde_crtc/state\n");
  2221. return -EINVAL;
  2222. }
  2223. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2224. if (!usr_ptr) {
  2225. SDE_DEBUG("ds data removed\n");
  2226. return 0;
  2227. }
  2228. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2229. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2230. sde_crtc->name);
  2231. return -EINVAL;
  2232. }
  2233. count = ds_data.num_dest_scaler;
  2234. if (!count) {
  2235. SDE_DEBUG("no ds data available\n");
  2236. return 0;
  2237. }
  2238. if (count > SDE_MAX_DS_COUNT) {
  2239. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2240. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2241. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2242. return -EINVAL;
  2243. }
  2244. /* Populate from user space */
  2245. for (i = 0; i < count; i++) {
  2246. ds_cfg_usr = &ds_data.ds_cfg[i];
  2247. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2248. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2249. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2250. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2251. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2252. if (ds_cfg_usr->scaler_cfg) {
  2253. scaler_v2_usr =
  2254. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2255. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2256. sizeof(scaler_v2))) {
  2257. SDE_ERROR("%s:scaler: copy from user failed\n",
  2258. sde_crtc->name);
  2259. return -EINVAL;
  2260. }
  2261. }
  2262. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2263. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2264. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2265. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2266. scaler_v2.dst_width, scaler_v2.dst_height);
  2267. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2268. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2269. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2270. scaler_v2.dst_width, scaler_v2.dst_height);
  2271. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2272. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2273. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2274. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2275. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2276. ds_cfg_usr->lm_height);
  2277. }
  2278. cstate->num_ds = count;
  2279. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2280. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2281. return 0;
  2282. }
  2283. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2284. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2285. struct sde_hw_ds_cfg *prev_cfg)
  2286. {
  2287. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2288. || !cfg->lm_width || !cfg->lm_height) {
  2289. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2290. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2291. hdisplay, mode->vdisplay);
  2292. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2293. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2294. return -E2BIG;
  2295. }
  2296. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2297. cfg->lm_height != prev_cfg->lm_height)) {
  2298. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2299. crtc->base.id, cfg->lm_width,
  2300. cfg->lm_height, prev_cfg->lm_width,
  2301. prev_cfg->lm_height);
  2302. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2303. prev_cfg->lm_width, prev_cfg->lm_height,
  2304. SDE_EVTLOG_ERROR);
  2305. return -EINVAL;
  2306. }
  2307. return 0;
  2308. }
  2309. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2310. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2311. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2312. u32 max_in_width, u32 max_out_width)
  2313. {
  2314. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2315. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2316. /**
  2317. * Scaler src and dst width shouldn't exceed the maximum
  2318. * width limitation. Also, if there is no partial update
  2319. * dst width and height must match display resolution.
  2320. */
  2321. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2322. cfg->scl3_cfg.dst_width > max_out_width ||
  2323. !cfg->scl3_cfg.src_width[0] ||
  2324. !cfg->scl3_cfg.dst_width ||
  2325. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2326. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2327. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2328. SDE_ERROR("crtc%d: ", crtc->base.id);
  2329. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2330. cfg->scl3_cfg.src_width[0],
  2331. cfg->scl3_cfg.dst_width,
  2332. cfg->scl3_cfg.dst_height,
  2333. hdisplay, mode->vdisplay);
  2334. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2335. sde_crtc->num_mixers, cfg->flags,
  2336. hw_ds->idx - DS_0);
  2337. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2338. cfg->scl3_cfg.enable,
  2339. cfg->scl3_cfg.de.enable);
  2340. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2341. cfg->scl3_cfg.de.enable, cfg->flags,
  2342. max_in_width, max_out_width,
  2343. cfg->scl3_cfg.src_width[0],
  2344. cfg->scl3_cfg.dst_width,
  2345. cfg->scl3_cfg.dst_height, hdisplay,
  2346. mode->vdisplay, sde_crtc->num_mixers,
  2347. SDE_EVTLOG_ERROR);
  2348. cfg->flags &=
  2349. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2350. cfg->flags &=
  2351. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2352. return -EINVAL;
  2353. }
  2354. }
  2355. return 0;
  2356. }
  2357. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2358. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2359. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2360. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2361. {
  2362. int i, ret;
  2363. u32 lm_idx;
  2364. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2365. for (i = 0; i < cstate->num_ds; i++) {
  2366. cfg = &cstate->ds_cfg[i];
  2367. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2368. lm_idx = cfg->idx;
  2369. /**
  2370. * Validate against topology
  2371. * No of dest scalers should match the num of mixers
  2372. * unless it is partial update left only/right only use case
  2373. */
  2374. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2375. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2376. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2377. crtc->base.id, i, lm_idx, cfg->flags);
  2378. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2379. SDE_EVTLOG_ERROR);
  2380. return -EINVAL;
  2381. }
  2382. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2383. if (!max_in_width && !max_out_width) {
  2384. max_in_width = hw_ds->scl->top->maxinputwidth;
  2385. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2386. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2387. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2388. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2389. max_in_width, max_out_width, cstate->num_ds);
  2390. }
  2391. /* Check LM width and height */
  2392. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2393. prev_cfg);
  2394. if (ret)
  2395. return ret;
  2396. /* Check scaler data */
  2397. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2398. hw_ds, cfg, hdisplay,
  2399. max_in_width, max_out_width);
  2400. if (ret)
  2401. return ret;
  2402. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2403. (*num_ds_enable)++;
  2404. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2405. hw_ds->idx - DS_0, cfg->flags);
  2406. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2407. }
  2408. return 0;
  2409. }
  2410. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2411. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2412. {
  2413. struct sde_hw_ds_cfg *cfg;
  2414. int i;
  2415. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2416. cstate->num_ds_enabled, num_ds_enable);
  2417. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2418. cstate->num_ds, cstate->dirty[0]);
  2419. if (cstate->num_ds_enabled != num_ds_enable) {
  2420. /* Disabling destination scaler */
  2421. if (!num_ds_enable) {
  2422. for (i = 0; i < cstate->num_ds; i++) {
  2423. cfg = &cstate->ds_cfg[i];
  2424. cfg->idx = i;
  2425. /* Update scaler settings in disable case */
  2426. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2427. cfg->scl3_cfg.enable = 0;
  2428. cfg->scl3_cfg.de.enable = 0;
  2429. }
  2430. }
  2431. cstate->num_ds_enabled = num_ds_enable;
  2432. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2433. } else {
  2434. if (!cstate->num_ds_enabled)
  2435. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2436. }
  2437. }
  2438. /**
  2439. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2440. * @crtc : Pointer to drm crtc
  2441. * @state : Pointer to drm crtc state
  2442. */
  2443. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2444. struct drm_crtc_state *state)
  2445. {
  2446. struct sde_crtc *sde_crtc;
  2447. struct sde_crtc_state *cstate;
  2448. struct drm_display_mode *mode;
  2449. struct sde_kms *kms;
  2450. struct sde_hw_ds *hw_ds = NULL;
  2451. u32 ret = 0;
  2452. u32 num_ds_enable = 0, hdisplay = 0;
  2453. u32 max_in_width = 0, max_out_width = 0;
  2454. if (!crtc || !state)
  2455. return -EINVAL;
  2456. sde_crtc = to_sde_crtc(crtc);
  2457. cstate = to_sde_crtc_state(state);
  2458. kms = _sde_crtc_get_kms(crtc);
  2459. mode = &state->adjusted_mode;
  2460. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2461. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2462. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2463. return 0;
  2464. }
  2465. if (!kms || !kms->catalog) {
  2466. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2467. return -EINVAL;
  2468. }
  2469. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2470. SDE_DEBUG("dest scaler feature not supported\n");
  2471. return 0;
  2472. }
  2473. if (!sde_crtc->num_mixers) {
  2474. SDE_DEBUG("mixers not allocated\n");
  2475. return 0;
  2476. }
  2477. ret = _sde_validate_hw_resources(sde_crtc);
  2478. if (ret)
  2479. goto err;
  2480. /**
  2481. * No of dest scalers shouldn't exceed hw ds block count and
  2482. * also, match the num of mixers unless it is partial update
  2483. * left only/right only use case - currently PU + DS is not supported
  2484. */
  2485. if (cstate->num_ds > kms->catalog->ds_count ||
  2486. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2487. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2488. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2489. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2490. cstate->ds_cfg[0].flags);
  2491. ret = -EINVAL;
  2492. goto err;
  2493. }
  2494. /**
  2495. * Check if DS needs to be enabled or disabled
  2496. * In case of enable, validate the data
  2497. */
  2498. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2499. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2500. cstate->num_ds, cstate->ds_cfg[0].flags);
  2501. goto disable;
  2502. }
  2503. /* Display resolution */
  2504. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2505. /* Validate the DS data */
  2506. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2507. mode, hw_ds, hdisplay, &num_ds_enable,
  2508. max_in_width, max_out_width);
  2509. if (ret)
  2510. goto err;
  2511. disable:
  2512. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2513. return 0;
  2514. err:
  2515. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2516. return ret;
  2517. }
  2518. /**
  2519. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2520. * @crtc: Pointer to CRTC object
  2521. */
  2522. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2523. {
  2524. struct drm_plane *plane = NULL;
  2525. uint32_t wait_ms = 1;
  2526. ktime_t kt_end, kt_wait;
  2527. int rc = 0;
  2528. SDE_DEBUG("\n");
  2529. if (!crtc || !crtc->state) {
  2530. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2531. return;
  2532. }
  2533. /* use monotonic timer to limit total fence wait time */
  2534. kt_end = ktime_add_ns(ktime_get(),
  2535. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2536. /*
  2537. * Wait for fences sequentially, as all of them need to be signalled
  2538. * before we can proceed.
  2539. *
  2540. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2541. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2542. * that each plane can check its fence status and react appropriately
  2543. * if its fence has timed out. Call input fence wait multiple times if
  2544. * fence wait is interrupted due to interrupt call.
  2545. */
  2546. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2547. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2548. do {
  2549. kt_wait = ktime_sub(kt_end, ktime_get());
  2550. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2551. wait_ms = ktime_to_ms(kt_wait);
  2552. else
  2553. wait_ms = 0;
  2554. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2555. } while (wait_ms && rc == -ERESTARTSYS);
  2556. }
  2557. SDE_ATRACE_END("plane_wait_input_fence");
  2558. }
  2559. static void _sde_crtc_setup_mixer_for_encoder(
  2560. struct drm_crtc *crtc,
  2561. struct drm_encoder *enc)
  2562. {
  2563. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2564. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2565. struct sde_rm *rm = &sde_kms->rm;
  2566. struct sde_crtc_mixer *mixer;
  2567. struct sde_hw_ctl *last_valid_ctl = NULL;
  2568. int i;
  2569. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2570. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2571. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2572. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2573. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2574. /* Set up all the mixers and ctls reserved by this encoder */
  2575. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2576. mixer = &sde_crtc->mixers[i];
  2577. if (!sde_rm_get_hw(rm, &lm_iter))
  2578. break;
  2579. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2580. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2581. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2582. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2583. mixer->hw_lm->idx - LM_0);
  2584. mixer->hw_ctl = last_valid_ctl;
  2585. } else {
  2586. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2587. last_valid_ctl = mixer->hw_ctl;
  2588. sde_crtc->num_ctls++;
  2589. }
  2590. /* Shouldn't happen, mixers are always >= ctls */
  2591. if (!mixer->hw_ctl) {
  2592. SDE_ERROR("no valid ctls found for lm %d\n",
  2593. mixer->hw_lm->idx - LM_0);
  2594. return;
  2595. }
  2596. /* Dspp may be null */
  2597. (void) sde_rm_get_hw(rm, &dspp_iter);
  2598. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2599. /* DS may be null */
  2600. (void) sde_rm_get_hw(rm, &ds_iter);
  2601. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2602. mixer->encoder = enc;
  2603. sde_crtc->num_mixers++;
  2604. SDE_DEBUG("setup mixer %d: lm %d\n",
  2605. i, mixer->hw_lm->idx - LM_0);
  2606. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2607. i, mixer->hw_ctl->idx - CTL_0);
  2608. if (mixer->hw_ds)
  2609. SDE_DEBUG("setup mixer %d: ds %d\n",
  2610. i, mixer->hw_ds->idx - DS_0);
  2611. }
  2612. }
  2613. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2614. {
  2615. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2616. struct drm_encoder *enc;
  2617. sde_crtc->num_ctls = 0;
  2618. sde_crtc->num_mixers = 0;
  2619. sde_crtc->mixers_swapped = false;
  2620. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2621. mutex_lock(&sde_crtc->crtc_lock);
  2622. /* Check for mixers on all encoders attached to this crtc */
  2623. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2624. if (enc->crtc != crtc)
  2625. continue;
  2626. /* avoid overwriting mixers info from a copy encoder */
  2627. if (sde_encoder_in_clone_mode(enc))
  2628. continue;
  2629. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2630. }
  2631. mutex_unlock(&sde_crtc->crtc_lock);
  2632. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2633. }
  2634. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2635. {
  2636. int i;
  2637. struct sde_crtc_state *cstate;
  2638. cstate = to_sde_crtc_state(state);
  2639. cstate->is_ppsplit = false;
  2640. for (i = 0; i < cstate->num_connectors; i++) {
  2641. struct drm_connector *conn = cstate->connectors[i];
  2642. if (sde_connector_get_topology_name(conn) ==
  2643. SDE_RM_TOPOLOGY_PPSPLIT)
  2644. cstate->is_ppsplit = true;
  2645. }
  2646. }
  2647. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2648. struct drm_crtc_state *state)
  2649. {
  2650. struct sde_crtc *sde_crtc;
  2651. struct sde_crtc_state *cstate;
  2652. struct drm_display_mode *adj_mode;
  2653. u32 crtc_split_width;
  2654. int i;
  2655. if (!crtc || !state) {
  2656. SDE_ERROR("invalid args\n");
  2657. return;
  2658. }
  2659. sde_crtc = to_sde_crtc(crtc);
  2660. cstate = to_sde_crtc_state(state);
  2661. adj_mode = &state->adjusted_mode;
  2662. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2663. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2664. cstate->lm_bounds[i].x = crtc_split_width * i;
  2665. cstate->lm_bounds[i].y = 0;
  2666. cstate->lm_bounds[i].w = crtc_split_width;
  2667. cstate->lm_bounds[i].h =
  2668. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2669. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2670. sizeof(cstate->lm_roi[i]));
  2671. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2672. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2673. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2674. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2675. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2676. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2677. }
  2678. drm_mode_debug_printmodeline(adj_mode);
  2679. }
  2680. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2681. {
  2682. struct sde_crtc_mixer mixer;
  2683. /*
  2684. * Use mixer[0] to get hw_ctl which will use ops to clear
  2685. * all blendstages. Clear all blendstages will iterate through
  2686. * all mixers.
  2687. */
  2688. if (sde_crtc->num_mixers) {
  2689. mixer = sde_crtc->mixers[0];
  2690. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2691. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2692. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2693. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2694. }
  2695. }
  2696. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2697. struct drm_crtc_state *old_state)
  2698. {
  2699. struct sde_crtc *sde_crtc;
  2700. struct drm_encoder *encoder;
  2701. struct drm_device *dev;
  2702. struct sde_kms *sde_kms;
  2703. struct drm_plane *plane;
  2704. struct sde_splash_display *splash_display;
  2705. bool cont_splash_enabled = false, apply_cp_prop = false;
  2706. size_t i;
  2707. if (!crtc) {
  2708. SDE_ERROR("invalid crtc\n");
  2709. return;
  2710. }
  2711. if (!crtc->state->enable) {
  2712. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2713. crtc->base.id, crtc->state->enable);
  2714. return;
  2715. }
  2716. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2717. SDE_ERROR("power resource is not enabled\n");
  2718. return;
  2719. }
  2720. sde_kms = _sde_crtc_get_kms(crtc);
  2721. if (!sde_kms)
  2722. return;
  2723. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2724. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2725. sde_crtc = to_sde_crtc(crtc);
  2726. dev = crtc->dev;
  2727. if (!sde_crtc->num_mixers) {
  2728. _sde_crtc_setup_mixers(crtc);
  2729. _sde_crtc_setup_is_ppsplit(crtc->state);
  2730. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2731. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2732. }
  2733. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2734. if (encoder->crtc != crtc)
  2735. continue;
  2736. /* encoder will trigger pending mask now */
  2737. sde_encoder_trigger_kickoff_pending(encoder);
  2738. }
  2739. /* update performance setting */
  2740. sde_core_perf_crtc_update(crtc, 1, false);
  2741. /*
  2742. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2743. * it means we are trying to flush a CRTC whose state is disabled:
  2744. * nothing else needs to be done.
  2745. */
  2746. if (unlikely(!sde_crtc->num_mixers))
  2747. goto end;
  2748. _sde_crtc_blend_setup(crtc, old_state, true);
  2749. _sde_crtc_dest_scaler_setup(crtc);
  2750. if (old_state->mode_changed) {
  2751. sde_core_perf_crtc_update_uidle(crtc, true);
  2752. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2753. if (plane->state && plane->state->fb)
  2754. _sde_plane_set_qos_lut(plane, crtc,
  2755. plane->state->fb);
  2756. }
  2757. }
  2758. /*
  2759. * Since CP properties use AXI buffer to program the
  2760. * HW, check if context bank is in attached state,
  2761. * apply color processing properties only if
  2762. * smmu state is attached,
  2763. */
  2764. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2765. splash_display = &sde_kms->splash_data.splash_display[i];
  2766. if (splash_display->cont_splash_enabled &&
  2767. splash_display->encoder &&
  2768. crtc == splash_display->encoder->crtc)
  2769. cont_splash_enabled = true;
  2770. }
  2771. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2772. true : sde_crtc->enabled;
  2773. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2774. (cont_splash_enabled || apply_cp_prop))
  2775. sde_cp_crtc_apply_properties(crtc);
  2776. /*
  2777. * PP_DONE irq is only used by command mode for now.
  2778. * It is better to request pending before FLUSH and START trigger
  2779. * to make sure no pp_done irq missed.
  2780. * This is safe because no pp_done will happen before SW trigger
  2781. * in command mode.
  2782. */
  2783. end:
  2784. SDE_ATRACE_END("crtc_atomic_begin");
  2785. }
  2786. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2787. struct drm_crtc_state *old_crtc_state)
  2788. {
  2789. struct drm_encoder *encoder;
  2790. struct sde_crtc *sde_crtc;
  2791. struct drm_device *dev;
  2792. struct drm_plane *plane;
  2793. struct msm_drm_private *priv;
  2794. struct sde_crtc_state *cstate;
  2795. struct sde_kms *sde_kms;
  2796. int i;
  2797. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2798. SDE_ERROR("invalid crtc\n");
  2799. return;
  2800. }
  2801. if (!crtc->state->enable) {
  2802. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2803. crtc->base.id, crtc->state->enable);
  2804. return;
  2805. }
  2806. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2807. SDE_ERROR("power resource is not enabled\n");
  2808. return;
  2809. }
  2810. sde_kms = _sde_crtc_get_kms(crtc);
  2811. if (!sde_kms) {
  2812. SDE_ERROR("invalid kms\n");
  2813. return;
  2814. }
  2815. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2816. sde_crtc = to_sde_crtc(crtc);
  2817. cstate = to_sde_crtc_state(crtc->state);
  2818. dev = crtc->dev;
  2819. priv = dev->dev_private;
  2820. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2821. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2822. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2823. false);
  2824. else
  2825. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2826. /*
  2827. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2828. * it means we are trying to flush a CRTC whose state is disabled:
  2829. * nothing else needs to be done.
  2830. */
  2831. if (unlikely(!sde_crtc->num_mixers))
  2832. return;
  2833. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2834. /*
  2835. * For planes without commit update, drm framework will not add
  2836. * those planes to current state since hardware update is not
  2837. * required. However, if those planes were power collapsed since
  2838. * last commit cycle, driver has to restore the hardware state
  2839. * of those planes explicitly here prior to plane flush.
  2840. * Also use this iteration to see if any plane requires cache,
  2841. * so during the perf update driver can activate/deactivate
  2842. * the cache accordingly.
  2843. */
  2844. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2845. sde_crtc->new_perf.llcc_active[i] = false;
  2846. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2847. sde_plane_restore(plane);
  2848. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2849. if (sde_plane_is_cache_required(plane, i))
  2850. sde_crtc->new_perf.llcc_active[i] = true;
  2851. }
  2852. }
  2853. sde_core_perf_crtc_update_llcc(crtc);
  2854. /* wait for acquire fences before anything else is done */
  2855. _sde_crtc_wait_for_fences(crtc);
  2856. if (!cstate->rsc_update) {
  2857. drm_for_each_encoder_mask(encoder, dev,
  2858. crtc->state->encoder_mask) {
  2859. cstate->rsc_client =
  2860. sde_encoder_get_rsc_client(encoder);
  2861. }
  2862. cstate->rsc_update = true;
  2863. }
  2864. /*
  2865. * Final plane updates: Give each plane a chance to complete all
  2866. * required writes/flushing before crtc's "flush
  2867. * everything" call below.
  2868. */
  2869. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2870. if (sde_kms->smmu_state.transition_error)
  2871. sde_plane_set_error(plane, true);
  2872. sde_plane_flush(plane);
  2873. }
  2874. /* Kickoff will be scheduled by outer layer */
  2875. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2876. }
  2877. /**
  2878. * sde_crtc_destroy_state - state destroy hook
  2879. * @crtc: drm CRTC
  2880. * @state: CRTC state object to release
  2881. */
  2882. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2883. struct drm_crtc_state *state)
  2884. {
  2885. struct sde_crtc *sde_crtc;
  2886. struct sde_crtc_state *cstate;
  2887. struct drm_encoder *enc;
  2888. struct sde_kms *sde_kms;
  2889. if (!crtc || !state) {
  2890. SDE_ERROR("invalid argument(s)\n");
  2891. return;
  2892. }
  2893. sde_crtc = to_sde_crtc(crtc);
  2894. cstate = to_sde_crtc_state(state);
  2895. sde_kms = _sde_crtc_get_kms(crtc);
  2896. if (!sde_kms) {
  2897. SDE_ERROR("invalid sde_kms\n");
  2898. return;
  2899. }
  2900. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2901. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2902. sde_rm_release(&sde_kms->rm, enc, true);
  2903. __drm_atomic_helper_crtc_destroy_state(state);
  2904. /* destroy value helper */
  2905. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2906. &cstate->property_state);
  2907. }
  2908. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2909. {
  2910. struct sde_crtc *sde_crtc;
  2911. int i;
  2912. if (!crtc) {
  2913. SDE_ERROR("invalid argument\n");
  2914. return -EINVAL;
  2915. }
  2916. sde_crtc = to_sde_crtc(crtc);
  2917. if (!atomic_read(&sde_crtc->frame_pending)) {
  2918. SDE_DEBUG("no frames pending\n");
  2919. return 0;
  2920. }
  2921. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2922. /*
  2923. * flush all the event thread work to make sure all the
  2924. * FRAME_EVENTS from encoder are propagated to crtc
  2925. */
  2926. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2927. if (list_empty(&sde_crtc->frame_events[i].list))
  2928. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2929. }
  2930. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2931. return 0;
  2932. }
  2933. /**
  2934. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2935. * @crtc: Pointer to crtc structure
  2936. */
  2937. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2938. {
  2939. struct drm_plane *plane;
  2940. struct drm_plane_state *state;
  2941. struct sde_crtc *sde_crtc;
  2942. struct sde_crtc_mixer *mixer;
  2943. struct sde_hw_ctl *ctl;
  2944. if (!crtc)
  2945. return;
  2946. sde_crtc = to_sde_crtc(crtc);
  2947. mixer = sde_crtc->mixers;
  2948. if (!mixer)
  2949. return;
  2950. ctl = mixer->hw_ctl;
  2951. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2952. state = plane->state;
  2953. if (!state)
  2954. continue;
  2955. /* clear plane flush bitmask */
  2956. sde_plane_ctl_flush(plane, ctl, false);
  2957. }
  2958. }
  2959. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2960. struct drm_crtc_state *old_state)
  2961. {
  2962. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2963. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  2964. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2965. struct msm_drm_private *priv;
  2966. struct msm_drm_thread *event_thread;
  2967. int idle_time = 0;
  2968. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2969. return;
  2970. priv = sde_kms->dev->dev_private;
  2971. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2972. if (!idle_time ||
  2973. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2974. MSM_DISPLAY_VIDEO_MODE) ||
  2975. (crtc->index >= ARRAY_SIZE(priv->event_thread)))
  2976. return;
  2977. /* schedule the idle notify delayed work */
  2978. event_thread = &priv->event_thread[crtc->index];
  2979. kthread_mod_delayed_work(&event_thread->worker,
  2980. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  2981. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2982. }
  2983. /**
  2984. * sde_crtc_reset_hw - attempt hardware reset on errors
  2985. * @crtc: Pointer to DRM crtc instance
  2986. * @old_state: Pointer to crtc state for previous commit
  2987. * @recovery_events: Whether or not recovery events are enabled
  2988. * Returns: Zero if current commit should still be attempted
  2989. */
  2990. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2991. bool recovery_events)
  2992. {
  2993. struct drm_plane *plane_halt[MAX_PLANES];
  2994. struct drm_plane *plane;
  2995. struct drm_encoder *encoder;
  2996. struct sde_crtc *sde_crtc;
  2997. struct sde_crtc_state *cstate;
  2998. struct sde_hw_ctl *ctl;
  2999. signed int i, plane_count;
  3000. int rc;
  3001. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3002. return -EINVAL;
  3003. sde_crtc = to_sde_crtc(crtc);
  3004. cstate = to_sde_crtc_state(crtc->state);
  3005. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3006. /* optionally generate a panic instead of performing a h/w reset */
  3007. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3008. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3009. ctl = sde_crtc->mixers[i].hw_ctl;
  3010. if (!ctl || !ctl->ops.reset)
  3011. continue;
  3012. rc = ctl->ops.reset(ctl);
  3013. if (rc) {
  3014. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3015. crtc->base.id, ctl->idx - CTL_0);
  3016. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3017. SDE_EVTLOG_ERROR);
  3018. break;
  3019. }
  3020. }
  3021. /* Early out if simple ctl reset succeeded */
  3022. if (i == sde_crtc->num_ctls)
  3023. return 0;
  3024. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3025. /* force all components in the system into reset at the same time */
  3026. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3027. ctl = sde_crtc->mixers[i].hw_ctl;
  3028. if (!ctl || !ctl->ops.hard_reset)
  3029. continue;
  3030. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3031. ctl->ops.hard_reset(ctl, true);
  3032. }
  3033. plane_count = 0;
  3034. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3035. if (plane_count >= ARRAY_SIZE(plane_halt))
  3036. break;
  3037. plane_halt[plane_count++] = plane;
  3038. sde_plane_halt_requests(plane, true);
  3039. sde_plane_set_revalidate(plane, true);
  3040. }
  3041. /* provide safe "border color only" commit configuration for later */
  3042. _sde_crtc_remove_pipe_flush(crtc);
  3043. _sde_crtc_blend_setup(crtc, old_state, false);
  3044. /* take h/w components out of reset */
  3045. for (i = plane_count - 1; i >= 0; --i)
  3046. sde_plane_halt_requests(plane_halt[i], false);
  3047. /* attempt to poll for start of frame cycle before reset release */
  3048. list_for_each_entry(encoder,
  3049. &crtc->dev->mode_config.encoder_list, head) {
  3050. if (encoder->crtc != crtc)
  3051. continue;
  3052. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3053. sde_encoder_poll_line_counts(encoder);
  3054. }
  3055. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3056. ctl = sde_crtc->mixers[i].hw_ctl;
  3057. if (!ctl || !ctl->ops.hard_reset)
  3058. continue;
  3059. ctl->ops.hard_reset(ctl, false);
  3060. }
  3061. list_for_each_entry(encoder,
  3062. &crtc->dev->mode_config.encoder_list, head) {
  3063. if (encoder->crtc != crtc)
  3064. continue;
  3065. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3066. sde_encoder_kickoff(encoder, false, true);
  3067. }
  3068. /* panic the device if VBIF is not in good state */
  3069. return !recovery_events ? 0 : -EAGAIN;
  3070. }
  3071. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3072. struct drm_crtc_state *old_state)
  3073. {
  3074. struct drm_encoder *encoder;
  3075. struct drm_device *dev;
  3076. struct sde_crtc *sde_crtc;
  3077. struct sde_kms *sde_kms;
  3078. struct sde_crtc_state *cstate;
  3079. bool is_error = false;
  3080. unsigned long flags;
  3081. enum sde_crtc_idle_pc_state idle_pc_state;
  3082. struct sde_encoder_kickoff_params params = { 0 };
  3083. if (!crtc) {
  3084. SDE_ERROR("invalid argument\n");
  3085. return;
  3086. }
  3087. dev = crtc->dev;
  3088. sde_crtc = to_sde_crtc(crtc);
  3089. sde_kms = _sde_crtc_get_kms(crtc);
  3090. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3091. SDE_ERROR("invalid argument\n");
  3092. return;
  3093. }
  3094. cstate = to_sde_crtc_state(crtc->state);
  3095. /*
  3096. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3097. * it means we are trying to start a CRTC whose state is disabled:
  3098. * nothing else needs to be done.
  3099. */
  3100. if (unlikely(!sde_crtc->num_mixers))
  3101. return;
  3102. SDE_ATRACE_BEGIN("crtc_commit");
  3103. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3104. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3105. if (encoder->crtc != crtc)
  3106. continue;
  3107. /*
  3108. * Encoder will flush/start now, unless it has a tx pending.
  3109. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3110. */
  3111. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3112. crtc->state);
  3113. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3114. sde_crtc->needs_hw_reset = true;
  3115. if (idle_pc_state != IDLE_PC_NONE)
  3116. sde_encoder_control_idle_pc(encoder,
  3117. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3118. }
  3119. /*
  3120. * Optionally attempt h/w recovery if any errors were detected while
  3121. * preparing for the kickoff
  3122. */
  3123. if (sde_crtc->needs_hw_reset) {
  3124. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3125. if (sde_crtc->frame_trigger_mode
  3126. != FRAME_DONE_WAIT_POSTED_START &&
  3127. sde_crtc_reset_hw(crtc, old_state,
  3128. params.recovery_events_enabled))
  3129. is_error = true;
  3130. sde_crtc->needs_hw_reset = false;
  3131. }
  3132. sde_crtc_calc_fps(sde_crtc);
  3133. SDE_ATRACE_BEGIN("flush_event_thread");
  3134. _sde_crtc_flush_event_thread(crtc);
  3135. SDE_ATRACE_END("flush_event_thread");
  3136. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3137. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3138. /* acquire bandwidth and other resources */
  3139. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3140. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3141. } else {
  3142. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3143. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3144. }
  3145. sde_crtc->play_count++;
  3146. sde_vbif_clear_errors(sde_kms);
  3147. if (is_error) {
  3148. _sde_crtc_remove_pipe_flush(crtc);
  3149. _sde_crtc_blend_setup(crtc, old_state, false);
  3150. }
  3151. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3152. if (encoder->crtc != crtc)
  3153. continue;
  3154. sde_encoder_kickoff(encoder, false, true);
  3155. }
  3156. /* store the event after frame trigger */
  3157. if (sde_crtc->event) {
  3158. WARN_ON(sde_crtc->event);
  3159. } else {
  3160. spin_lock_irqsave(&dev->event_lock, flags);
  3161. sde_crtc->event = crtc->state->event;
  3162. spin_unlock_irqrestore(&dev->event_lock, flags);
  3163. }
  3164. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3165. SDE_ATRACE_END("crtc_commit");
  3166. }
  3167. /**
  3168. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3169. * @sde_crtc: Pointer to sde crtc structure
  3170. * @enable: Whether to enable/disable vblanks
  3171. *
  3172. * @Return: error code
  3173. */
  3174. static int _sde_crtc_vblank_enable_no_lock(
  3175. struct sde_crtc *sde_crtc, bool enable)
  3176. {
  3177. struct drm_crtc *crtc;
  3178. struct drm_encoder *enc;
  3179. if (!sde_crtc) {
  3180. SDE_ERROR("invalid crtc\n");
  3181. return -EINVAL;
  3182. }
  3183. crtc = &sde_crtc->base;
  3184. if (enable) {
  3185. int ret;
  3186. /* drop lock since power crtc cb may try to re-acquire lock */
  3187. mutex_unlock(&sde_crtc->crtc_lock);
  3188. ret = pm_runtime_get_sync(crtc->dev->dev);
  3189. mutex_lock(&sde_crtc->crtc_lock);
  3190. if (ret < 0)
  3191. return ret;
  3192. drm_for_each_encoder_mask(enc, crtc->dev,
  3193. crtc->state->encoder_mask) {
  3194. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3195. sde_crtc->enabled);
  3196. sde_encoder_register_vblank_callback(enc,
  3197. sde_crtc_vblank_cb, (void *)crtc);
  3198. }
  3199. } else {
  3200. drm_for_each_encoder_mask(enc, crtc->dev,
  3201. crtc->state->encoder_mask) {
  3202. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3203. sde_crtc->enabled);
  3204. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3205. }
  3206. /* drop lock since power crtc cb may try to re-acquire lock */
  3207. mutex_unlock(&sde_crtc->crtc_lock);
  3208. pm_runtime_put_sync(crtc->dev->dev);
  3209. mutex_lock(&sde_crtc->crtc_lock);
  3210. }
  3211. return 0;
  3212. }
  3213. /**
  3214. * sde_crtc_duplicate_state - state duplicate hook
  3215. * @crtc: Pointer to drm crtc structure
  3216. * @Returns: Pointer to new drm_crtc_state structure
  3217. */
  3218. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3219. {
  3220. struct sde_crtc *sde_crtc;
  3221. struct sde_crtc_state *cstate, *old_cstate;
  3222. if (!crtc || !crtc->state) {
  3223. SDE_ERROR("invalid argument(s)\n");
  3224. return NULL;
  3225. }
  3226. sde_crtc = to_sde_crtc(crtc);
  3227. old_cstate = to_sde_crtc_state(crtc->state);
  3228. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3229. if (!cstate) {
  3230. SDE_ERROR("failed to allocate state\n");
  3231. return NULL;
  3232. }
  3233. /* duplicate value helper */
  3234. msm_property_duplicate_state(&sde_crtc->property_info,
  3235. old_cstate, cstate,
  3236. &cstate->property_state, cstate->property_values);
  3237. /* duplicate base helper */
  3238. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3239. return &cstate->base;
  3240. }
  3241. /**
  3242. * sde_crtc_reset - reset hook for CRTCs
  3243. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3244. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3245. * @crtc: Pointer to drm crtc structure
  3246. */
  3247. static void sde_crtc_reset(struct drm_crtc *crtc)
  3248. {
  3249. struct sde_crtc *sde_crtc;
  3250. struct sde_crtc_state *cstate;
  3251. if (!crtc) {
  3252. SDE_ERROR("invalid crtc\n");
  3253. return;
  3254. }
  3255. /* revert suspend actions, if necessary */
  3256. if (!sde_crtc_is_reset_required(crtc)) {
  3257. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3258. return;
  3259. }
  3260. /* remove previous state, if present */
  3261. if (crtc->state) {
  3262. sde_crtc_destroy_state(crtc, crtc->state);
  3263. crtc->state = 0;
  3264. }
  3265. sde_crtc = to_sde_crtc(crtc);
  3266. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3267. if (!cstate) {
  3268. SDE_ERROR("failed to allocate state\n");
  3269. return;
  3270. }
  3271. /* reset value helper */
  3272. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3273. &cstate->property_state,
  3274. cstate->property_values);
  3275. _sde_crtc_set_input_fence_timeout(cstate);
  3276. cstate->base.crtc = crtc;
  3277. crtc->state = &cstate->base;
  3278. }
  3279. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3280. {
  3281. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3282. struct sde_hw_mixer *hw_lm;
  3283. int lm_idx;
  3284. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3285. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3286. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3287. hw_lm->cfg.out_width = 0;
  3288. hw_lm->cfg.out_height = 0;
  3289. }
  3290. SDE_EVT32(DRMID(crtc));
  3291. }
  3292. static void sde_crtc_reset_sw_state_for_ipc(struct drm_crtc *crtc)
  3293. {
  3294. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3295. struct drm_plane *plane;
  3296. /* mark planes, mixers, and other blocks dirty for next update */
  3297. drm_atomic_crtc_for_each_plane(plane, crtc)
  3298. sde_plane_set_revalidate(plane, true);
  3299. /* mark mixers dirty for next update */
  3300. sde_crtc_clear_cached_mixer_cfg(crtc);
  3301. /* mark other properties which need to be dirty for next update */
  3302. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3303. if (cstate->num_ds_enabled)
  3304. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3305. }
  3306. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3307. {
  3308. struct sde_crtc *sde_crtc;
  3309. struct sde_crtc_state *cstate;
  3310. struct drm_encoder *encoder;
  3311. sde_crtc = to_sde_crtc(crtc);
  3312. cstate = to_sde_crtc_state(crtc->state);
  3313. /* restore encoder; crtc will be programmed during commit */
  3314. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3315. sde_encoder_virt_restore(encoder);
  3316. /* restore UIDLE */
  3317. sde_core_perf_crtc_update_uidle(crtc, true);
  3318. sde_cp_crtc_post_ipc(crtc);
  3319. }
  3320. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3321. {
  3322. struct drm_crtc *crtc = arg;
  3323. struct sde_crtc *sde_crtc;
  3324. struct drm_encoder *encoder;
  3325. u32 power_on;
  3326. unsigned long flags;
  3327. struct sde_crtc_irq_info *node = NULL;
  3328. int ret = 0;
  3329. struct drm_event event;
  3330. if (!crtc) {
  3331. SDE_ERROR("invalid crtc\n");
  3332. return;
  3333. }
  3334. sde_crtc = to_sde_crtc(crtc);
  3335. mutex_lock(&sde_crtc->crtc_lock);
  3336. SDE_EVT32(DRMID(crtc), event_type);
  3337. switch (event_type) {
  3338. case SDE_POWER_EVENT_POST_ENABLE:
  3339. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3340. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3341. ret = 0;
  3342. if (node->func)
  3343. ret = node->func(crtc, true, &node->irq);
  3344. if (ret)
  3345. SDE_ERROR("%s failed to enable event %x\n",
  3346. sde_crtc->name, node->event);
  3347. }
  3348. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3349. sde_crtc_post_ipc(crtc);
  3350. break;
  3351. case SDE_POWER_EVENT_PRE_DISABLE:
  3352. drm_for_each_encoder_mask(encoder, crtc->dev,
  3353. crtc->state->encoder_mask) {
  3354. /*
  3355. * disable the vsync source after updating the
  3356. * rsc state. rsc state update might have vsync wait
  3357. * and vsync source must be disabled after it.
  3358. * It will avoid generating any vsync from this point
  3359. * till mode-2 entry. It is SW workaround for HW
  3360. * limitation and should not be removed without
  3361. * checking the updated design.
  3362. */
  3363. sde_encoder_control_te(encoder, false);
  3364. }
  3365. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3366. node = NULL;
  3367. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3368. ret = 0;
  3369. if (node->func)
  3370. ret = node->func(crtc, false, &node->irq);
  3371. if (ret)
  3372. SDE_ERROR("%s failed to disable event %x\n",
  3373. sde_crtc->name, node->event);
  3374. }
  3375. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3376. sde_cp_crtc_pre_ipc(crtc);
  3377. break;
  3378. case SDE_POWER_EVENT_POST_DISABLE:
  3379. sde_crtc_reset_sw_state_for_ipc(crtc);
  3380. sde_cp_crtc_suspend(crtc);
  3381. event.type = DRM_EVENT_SDE_POWER;
  3382. event.length = sizeof(power_on);
  3383. power_on = 0;
  3384. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3385. (u8 *)&power_on);
  3386. break;
  3387. default:
  3388. SDE_DEBUG("event:%d not handled\n", event_type);
  3389. break;
  3390. }
  3391. mutex_unlock(&sde_crtc->crtc_lock);
  3392. }
  3393. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3394. {
  3395. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3396. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3397. /* mark mixer cfgs dirty before wiping them */
  3398. sde_crtc_clear_cached_mixer_cfg(crtc);
  3399. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3400. sde_crtc->num_mixers = 0;
  3401. sde_crtc->mixers_swapped = false;
  3402. /* disable clk & bw control until clk & bw properties are set */
  3403. cstate->bw_control = false;
  3404. cstate->bw_split_vote = false;
  3405. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3406. }
  3407. static void sde_crtc_disable(struct drm_crtc *crtc)
  3408. {
  3409. struct sde_kms *sde_kms;
  3410. struct sde_crtc *sde_crtc;
  3411. struct sde_crtc_state *cstate;
  3412. struct drm_encoder *encoder;
  3413. struct msm_drm_private *priv;
  3414. unsigned long flags;
  3415. struct sde_crtc_irq_info *node = NULL;
  3416. struct drm_event event;
  3417. u32 power_on;
  3418. bool in_cont_splash = false;
  3419. int ret, i;
  3420. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3421. SDE_ERROR("invalid crtc\n");
  3422. return;
  3423. }
  3424. sde_kms = _sde_crtc_get_kms(crtc);
  3425. if (!sde_kms) {
  3426. SDE_ERROR("invalid kms\n");
  3427. return;
  3428. }
  3429. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3430. SDE_ERROR("power resource is not enabled\n");
  3431. return;
  3432. }
  3433. sde_crtc = to_sde_crtc(crtc);
  3434. cstate = to_sde_crtc_state(crtc->state);
  3435. priv = crtc->dev->dev_private;
  3436. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3437. drm_crtc_vblank_off(crtc);
  3438. mutex_lock(&sde_crtc->crtc_lock);
  3439. SDE_EVT32_VERBOSE(DRMID(crtc));
  3440. /* update color processing on suspend */
  3441. event.type = DRM_EVENT_CRTC_POWER;
  3442. event.length = sizeof(u32);
  3443. sde_cp_crtc_suspend(crtc);
  3444. power_on = 0;
  3445. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3446. (u8 *)&power_on);
  3447. _sde_crtc_flush_event_thread(crtc);
  3448. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3449. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3450. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3451. crtc->state->active, crtc->state->enable);
  3452. sde_crtc->enabled = false;
  3453. /* Try to disable uidle */
  3454. sde_core_perf_crtc_update_uidle(crtc, false);
  3455. if (atomic_read(&sde_crtc->frame_pending)) {
  3456. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3457. atomic_read(&sde_crtc->frame_pending));
  3458. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3459. SDE_EVTLOG_FUNC_CASE2);
  3460. sde_core_perf_crtc_release_bw(crtc);
  3461. atomic_set(&sde_crtc->frame_pending, 0);
  3462. }
  3463. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3464. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3465. ret = 0;
  3466. if (node->func)
  3467. ret = node->func(crtc, false, &node->irq);
  3468. if (ret)
  3469. SDE_ERROR("%s failed to disable event %x\n",
  3470. sde_crtc->name, node->event);
  3471. }
  3472. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3473. drm_for_each_encoder_mask(encoder, crtc->dev,
  3474. crtc->state->encoder_mask) {
  3475. if (sde_encoder_in_cont_splash(encoder)) {
  3476. in_cont_splash = true;
  3477. break;
  3478. }
  3479. }
  3480. /* avoid clk/bw downvote if cont-splash is enabled */
  3481. if (!in_cont_splash)
  3482. sde_core_perf_crtc_update(crtc, 0, true);
  3483. drm_for_each_encoder_mask(encoder, crtc->dev,
  3484. crtc->state->encoder_mask) {
  3485. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3486. cstate->rsc_client = NULL;
  3487. cstate->rsc_update = false;
  3488. /*
  3489. * reset idle power-collapse to original state during suspend;
  3490. * user-mode will change the state on resume, if required
  3491. */
  3492. if (sde_kms->catalog->has_idle_pc)
  3493. sde_encoder_control_idle_pc(encoder, true);
  3494. }
  3495. if (sde_crtc->power_event) {
  3496. sde_power_handle_unregister_event(&priv->phandle,
  3497. sde_crtc->power_event);
  3498. sde_crtc->power_event = NULL;
  3499. }
  3500. /**
  3501. * All callbacks are unregistered and frame done waits are complete
  3502. * at this point. No buffers are accessed by hardware.
  3503. * reset the fence timeline if crtc will not be enabled for this commit
  3504. */
  3505. if (!crtc->state->active || !crtc->state->enable) {
  3506. sde_fence_signal(sde_crtc->output_fence,
  3507. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3508. for (i = 0; i < cstate->num_connectors; ++i)
  3509. sde_connector_commit_reset(cstate->connectors[i],
  3510. ktime_get());
  3511. }
  3512. _sde_crtc_reset(crtc);
  3513. mutex_unlock(&sde_crtc->crtc_lock);
  3514. }
  3515. static void sde_crtc_enable(struct drm_crtc *crtc,
  3516. struct drm_crtc_state *old_crtc_state)
  3517. {
  3518. struct sde_crtc *sde_crtc;
  3519. struct drm_encoder *encoder;
  3520. struct msm_drm_private *priv;
  3521. unsigned long flags;
  3522. struct sde_crtc_irq_info *node = NULL;
  3523. struct drm_event event;
  3524. u32 power_on;
  3525. int ret, i;
  3526. struct sde_crtc_state *cstate;
  3527. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3528. SDE_ERROR("invalid crtc\n");
  3529. return;
  3530. }
  3531. priv = crtc->dev->dev_private;
  3532. cstate = to_sde_crtc_state(crtc->state);
  3533. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3534. SDE_ERROR("power resource is not enabled\n");
  3535. return;
  3536. }
  3537. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3538. SDE_EVT32_VERBOSE(DRMID(crtc));
  3539. sde_crtc = to_sde_crtc(crtc);
  3540. /*
  3541. * Avoid drm_crtc_vblank_on during seamless DMS case
  3542. * when CRTC is already in enabled state
  3543. */
  3544. if (!sde_crtc->enabled)
  3545. drm_crtc_vblank_on(crtc);
  3546. mutex_lock(&sde_crtc->crtc_lock);
  3547. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3548. /*
  3549. * Try to enable uidle (if possible), we do this before the call
  3550. * to return early during seamless dms mode, so any fps
  3551. * change is also consider to enable/disable UIDLE
  3552. */
  3553. sde_core_perf_crtc_update_uidle(crtc, true);
  3554. /* return early if crtc is already enabled, do this after UIDLE check */
  3555. if (sde_crtc->enabled) {
  3556. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3557. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3558. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3559. sde_crtc->name);
  3560. else
  3561. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3562. mutex_unlock(&sde_crtc->crtc_lock);
  3563. return;
  3564. }
  3565. drm_for_each_encoder_mask(encoder, crtc->dev,
  3566. crtc->state->encoder_mask) {
  3567. sde_encoder_register_frame_event_callback(encoder,
  3568. sde_crtc_frame_event_cb, crtc);
  3569. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3570. sde_encoder_check_curr_mode(encoder,
  3571. MSM_DISPLAY_VIDEO_MODE));
  3572. }
  3573. sde_crtc->enabled = true;
  3574. /* update color processing on resume */
  3575. event.type = DRM_EVENT_CRTC_POWER;
  3576. event.length = sizeof(u32);
  3577. sde_cp_crtc_resume(crtc);
  3578. power_on = 1;
  3579. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3580. (u8 *)&power_on);
  3581. mutex_unlock(&sde_crtc->crtc_lock);
  3582. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3583. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3584. ret = 0;
  3585. if (node->func)
  3586. ret = node->func(crtc, true, &node->irq);
  3587. if (ret)
  3588. SDE_ERROR("%s failed to enable event %x\n",
  3589. sde_crtc->name, node->event);
  3590. }
  3591. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3592. sde_crtc->power_event = sde_power_handle_register_event(
  3593. &priv->phandle,
  3594. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3595. SDE_POWER_EVENT_PRE_DISABLE,
  3596. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3597. /* Enable ESD thread */
  3598. for (i = 0; i < cstate->num_connectors; i++)
  3599. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3600. }
  3601. /* no input validation - caller API has all the checks */
  3602. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3603. struct plane_state pstates[], int cnt)
  3604. {
  3605. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3606. struct drm_display_mode *mode = &state->adjusted_mode;
  3607. const struct drm_plane_state *pstate;
  3608. struct sde_plane_state *sde_pstate;
  3609. int rc = 0, i;
  3610. /* Check dim layer rect bounds and stage */
  3611. for (i = 0; i < cstate->num_dim_layers; i++) {
  3612. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3613. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3614. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3615. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3616. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3617. (!cstate->dim_layer[i].rect.w) ||
  3618. (!cstate->dim_layer[i].rect.h)) {
  3619. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3620. cstate->dim_layer[i].rect.x,
  3621. cstate->dim_layer[i].rect.y,
  3622. cstate->dim_layer[i].rect.w,
  3623. cstate->dim_layer[i].rect.h,
  3624. cstate->dim_layer[i].stage);
  3625. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3626. mode->vdisplay);
  3627. rc = -E2BIG;
  3628. goto end;
  3629. }
  3630. }
  3631. /* log all src and excl_rect, useful for debugging */
  3632. for (i = 0; i < cnt; i++) {
  3633. pstate = pstates[i].drm_pstate;
  3634. sde_pstate = to_sde_plane_state(pstate);
  3635. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3636. pstate->plane->base.id, pstates[i].stage,
  3637. pstate->crtc_x, pstate->crtc_y,
  3638. pstate->crtc_w, pstate->crtc_h,
  3639. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3640. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3641. }
  3642. end:
  3643. return rc;
  3644. }
  3645. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3646. struct drm_crtc_state *state, struct plane_state pstates[],
  3647. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3648. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3649. {
  3650. struct drm_plane *plane;
  3651. int i;
  3652. if (secure == SDE_DRM_SEC_ONLY) {
  3653. /*
  3654. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3655. * - fb_sec_dir is for secure camera preview and
  3656. * secure display use case
  3657. * - fb_sec is for secure video playback
  3658. * - fb_ns is for normal non secure use cases
  3659. */
  3660. if (fb_ns || fb_sec) {
  3661. SDE_ERROR(
  3662. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3663. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3664. return -EINVAL;
  3665. }
  3666. /*
  3667. * - only one blending stage is allowed in sec_crtc
  3668. * - validate if pipe is allowed for sec-ui updates
  3669. */
  3670. for (i = 1; i < cnt; i++) {
  3671. if (!pstates[i].drm_pstate
  3672. || !pstates[i].drm_pstate->plane) {
  3673. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3674. DRMID(crtc), i);
  3675. return -EINVAL;
  3676. }
  3677. plane = pstates[i].drm_pstate->plane;
  3678. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3679. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3680. DRMID(crtc), plane->base.id);
  3681. return -EINVAL;
  3682. } else if (pstates[i].stage != pstates[i-1].stage) {
  3683. SDE_ERROR(
  3684. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3685. DRMID(crtc), i, pstates[i].stage,
  3686. i-1, pstates[i-1].stage);
  3687. return -EINVAL;
  3688. }
  3689. }
  3690. /* check if all the dim_layers are in the same stage */
  3691. for (i = 1; i < cstate->num_dim_layers; i++) {
  3692. if (cstate->dim_layer[i].stage !=
  3693. cstate->dim_layer[i-1].stage) {
  3694. SDE_ERROR(
  3695. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3696. DRMID(crtc),
  3697. i, cstate->dim_layer[i].stage,
  3698. i-1, cstate->dim_layer[i-1].stage);
  3699. return -EINVAL;
  3700. }
  3701. }
  3702. /*
  3703. * if secure-ui supported blendstage is specified,
  3704. * - fail empty commit
  3705. * - validate dim_layer or plane is staged in the supported
  3706. * blendstage
  3707. */
  3708. if (sde_kms->catalog->sui_supported_blendstage) {
  3709. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3710. cstate->dim_layer[0].stage;
  3711. if (!sde_kms->catalog->has_base_layer)
  3712. sec_stage -= SDE_STAGE_0;
  3713. if ((!cnt && !cstate->num_dim_layers) ||
  3714. (sde_kms->catalog->sui_supported_blendstage
  3715. != sec_stage)) {
  3716. SDE_ERROR(
  3717. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3718. DRMID(crtc), cnt,
  3719. cstate->num_dim_layers, sec_stage);
  3720. return -EINVAL;
  3721. }
  3722. }
  3723. }
  3724. return 0;
  3725. }
  3726. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3727. struct drm_crtc_state *state, int fb_sec_dir)
  3728. {
  3729. struct drm_encoder *encoder;
  3730. int encoder_cnt = 0;
  3731. if (fb_sec_dir) {
  3732. drm_for_each_encoder_mask(encoder, crtc->dev,
  3733. state->encoder_mask)
  3734. encoder_cnt++;
  3735. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3736. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3737. DRMID(crtc), encoder_cnt);
  3738. return -EINVAL;
  3739. }
  3740. }
  3741. return 0;
  3742. }
  3743. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3744. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3745. int fb_ns, int fb_sec, int fb_sec_dir)
  3746. {
  3747. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3748. struct drm_encoder *encoder;
  3749. int is_video_mode = false;
  3750. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3751. if (sde_encoder_is_dsi_display(encoder))
  3752. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3753. MSM_DISPLAY_VIDEO_MODE);
  3754. }
  3755. /*
  3756. * Secure display to secure camera needs without direct
  3757. * transition is currently not allowed
  3758. */
  3759. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3760. smmu_state->state != ATTACHED &&
  3761. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3762. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3763. smmu_state->state, smmu_state->secure_level,
  3764. secure);
  3765. goto sec_err;
  3766. }
  3767. /*
  3768. * In video mode check for null commit before transition
  3769. * from secure to non secure and vice versa
  3770. */
  3771. if (is_video_mode && smmu_state &&
  3772. state->plane_mask && crtc->state->plane_mask &&
  3773. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3774. (secure == SDE_DRM_SEC_ONLY))) ||
  3775. (fb_ns && ((smmu_state->state == DETACHED) ||
  3776. (smmu_state->state == DETACH_ALL_REQ))) ||
  3777. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3778. (smmu_state->state == DETACH_SEC_REQ)) &&
  3779. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3780. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3781. smmu_state->state, smmu_state->secure_level,
  3782. secure, crtc->state->plane_mask, state->plane_mask);
  3783. goto sec_err;
  3784. }
  3785. return 0;
  3786. sec_err:
  3787. SDE_ERROR(
  3788. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3789. DRMID(crtc), secure, smmu_state->state,
  3790. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3791. return -EINVAL;
  3792. }
  3793. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3794. struct drm_crtc_state *state, uint32_t fb_sec)
  3795. {
  3796. bool conn_secure = false, is_wb = false;
  3797. struct drm_connector *conn;
  3798. struct drm_connector_state *conn_state;
  3799. int i;
  3800. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3801. if (conn_state && conn_state->crtc == crtc) {
  3802. if (conn->connector_type ==
  3803. DRM_MODE_CONNECTOR_VIRTUAL)
  3804. is_wb = true;
  3805. if (sde_connector_get_property(conn_state,
  3806. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3807. SDE_DRM_FB_SEC)
  3808. conn_secure = true;
  3809. }
  3810. }
  3811. /*
  3812. * If any input buffers are secure for wb,
  3813. * the output buffer must also be secure.
  3814. */
  3815. if (is_wb && fb_sec && !conn_secure) {
  3816. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3817. DRMID(crtc), fb_sec, conn_secure);
  3818. return -EINVAL;
  3819. }
  3820. return 0;
  3821. }
  3822. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3823. struct drm_crtc_state *state, struct plane_state pstates[],
  3824. int cnt)
  3825. {
  3826. struct sde_crtc_state *cstate;
  3827. struct sde_kms *sde_kms;
  3828. uint32_t secure;
  3829. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3830. int rc;
  3831. if (!crtc || !state) {
  3832. SDE_ERROR("invalid arguments\n");
  3833. return -EINVAL;
  3834. }
  3835. sde_kms = _sde_crtc_get_kms(crtc);
  3836. if (!sde_kms || !sde_kms->catalog) {
  3837. SDE_ERROR("invalid kms\n");
  3838. return -EINVAL;
  3839. }
  3840. cstate = to_sde_crtc_state(state);
  3841. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3842. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3843. &fb_sec, &fb_sec_dir);
  3844. if (rc)
  3845. return rc;
  3846. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3847. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3848. if (rc)
  3849. return rc;
  3850. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3851. if (rc)
  3852. return rc;
  3853. /*
  3854. * secure_crtc is not allowed in a shared toppolgy
  3855. * across different encoders.
  3856. */
  3857. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3858. if (rc)
  3859. return rc;
  3860. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3861. secure, fb_ns, fb_sec, fb_sec_dir);
  3862. if (rc)
  3863. return rc;
  3864. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3865. return 0;
  3866. }
  3867. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3868. struct drm_crtc_state *state,
  3869. struct drm_display_mode *mode,
  3870. struct plane_state *pstates,
  3871. struct drm_plane *plane,
  3872. struct sde_multirect_plane_states *multirect_plane,
  3873. int *cnt)
  3874. {
  3875. struct sde_crtc *sde_crtc;
  3876. struct sde_crtc_state *cstate;
  3877. const struct drm_plane_state *pstate;
  3878. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3879. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3880. int inc_sde_stage = 0;
  3881. struct sde_kms *kms;
  3882. sde_crtc = to_sde_crtc(crtc);
  3883. cstate = to_sde_crtc_state(state);
  3884. kms = _sde_crtc_get_kms(crtc);
  3885. if (!kms || !kms->catalog) {
  3886. SDE_ERROR("invalid kms\n");
  3887. return -EINVAL;
  3888. }
  3889. memset(pipe_staged, 0, sizeof(pipe_staged));
  3890. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3891. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3892. if (cstate->num_ds_enabled)
  3893. mixer_width = mixer_width * cstate->num_ds_enabled;
  3894. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3895. if (IS_ERR_OR_NULL(pstate)) {
  3896. rc = PTR_ERR(pstate);
  3897. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3898. sde_crtc->name, plane->base.id, rc);
  3899. return rc;
  3900. }
  3901. if (*cnt >= SDE_PSTATES_MAX)
  3902. continue;
  3903. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3904. pstates[*cnt].drm_pstate = pstate;
  3905. pstates[*cnt].stage = sde_plane_get_property(
  3906. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3907. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3908. if (!kms->catalog->has_base_layer)
  3909. inc_sde_stage = SDE_STAGE_0;
  3910. /* check dim layer stage with every plane */
  3911. for (i = 0; i < cstate->num_dim_layers; i++) {
  3912. if (cstate->dim_layer[i].stage ==
  3913. (pstates[*cnt].stage + inc_sde_stage)) {
  3914. SDE_ERROR(
  3915. "plane:%d/dim_layer:%i-same stage:%d\n",
  3916. plane->base.id, i,
  3917. cstate->dim_layer[i].stage);
  3918. return -EINVAL;
  3919. }
  3920. }
  3921. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3922. multirect_plane[multirect_count].r0 =
  3923. pipe_staged[pstates[*cnt].pipe_id];
  3924. multirect_plane[multirect_count].r1 = pstate;
  3925. multirect_count++;
  3926. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3927. } else {
  3928. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3929. }
  3930. (*cnt)++;
  3931. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3932. mode->vdisplay) ||
  3933. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3934. mode->hdisplay)) {
  3935. SDE_ERROR("invalid vertical/horizontal destination\n");
  3936. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3937. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3938. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3939. return -E2BIG;
  3940. }
  3941. if (cstate->num_ds_enabled &&
  3942. ((pstate->crtc_h > mixer_height) ||
  3943. (pstate->crtc_w > mixer_width))) {
  3944. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3945. pstate->crtc_w, pstate->crtc_h,
  3946. mixer_width, mixer_height);
  3947. return -E2BIG;
  3948. }
  3949. }
  3950. for (i = 1; i < SSPP_MAX; i++) {
  3951. if (pipe_staged[i]) {
  3952. sde_plane_clear_multirect(pipe_staged[i]);
  3953. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3954. struct sde_plane_state *psde_state;
  3955. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3956. pipe_staged[i]->plane->base.id);
  3957. psde_state = to_sde_plane_state(
  3958. pipe_staged[i]);
  3959. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3960. }
  3961. }
  3962. }
  3963. for (i = 0; i < multirect_count; i++) {
  3964. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3965. SDE_ERROR(
  3966. "multirect validation failed for planes (%d - %d)\n",
  3967. multirect_plane[i].r0->plane->base.id,
  3968. multirect_plane[i].r1->plane->base.id);
  3969. return -EINVAL;
  3970. }
  3971. }
  3972. return rc;
  3973. }
  3974. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3975. struct sde_crtc *sde_crtc,
  3976. struct plane_state *pstates,
  3977. struct sde_crtc_state *cstate,
  3978. struct drm_display_mode *mode,
  3979. int cnt)
  3980. {
  3981. int rc = 0, i, z_pos;
  3982. u32 zpos_cnt = 0;
  3983. struct drm_crtc *crtc;
  3984. struct sde_kms *kms;
  3985. enum sde_layout layout;
  3986. crtc = &sde_crtc->base;
  3987. kms = _sde_crtc_get_kms(crtc);
  3988. if (!kms || !kms->catalog) {
  3989. SDE_ERROR("Invalid kms\n");
  3990. return -EINVAL;
  3991. }
  3992. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3993. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3994. if (rc)
  3995. return rc;
  3996. if (!sde_is_custom_client()) {
  3997. int stage_old = pstates[0].stage;
  3998. z_pos = 0;
  3999. for (i = 0; i < cnt; i++) {
  4000. if (stage_old != pstates[i].stage)
  4001. ++z_pos;
  4002. stage_old = pstates[i].stage;
  4003. pstates[i].stage = z_pos;
  4004. }
  4005. }
  4006. z_pos = -1;
  4007. layout = SDE_LAYOUT_NONE;
  4008. for (i = 0; i < cnt; i++) {
  4009. /* reset counts at every new blend stage */
  4010. if (pstates[i].stage != z_pos ||
  4011. pstates[i].sde_pstate->layout != layout) {
  4012. zpos_cnt = 0;
  4013. z_pos = pstates[i].stage;
  4014. layout = pstates[i].sde_pstate->layout;
  4015. }
  4016. /* verify z_pos setting before using it */
  4017. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4018. SDE_ERROR("> %d plane stages assigned\n",
  4019. SDE_STAGE_MAX - SDE_STAGE_0);
  4020. return -EINVAL;
  4021. } else if (zpos_cnt == 2) {
  4022. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4023. return -EINVAL;
  4024. } else {
  4025. zpos_cnt++;
  4026. }
  4027. if (!kms->catalog->has_base_layer)
  4028. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4029. else
  4030. pstates[i].sde_pstate->stage = z_pos;
  4031. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4032. z_pos);
  4033. }
  4034. return rc;
  4035. }
  4036. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4037. struct drm_crtc_state *state,
  4038. struct plane_state *pstates,
  4039. struct sde_multirect_plane_states *multirect_plane)
  4040. {
  4041. struct sde_crtc *sde_crtc;
  4042. struct sde_crtc_state *cstate;
  4043. struct sde_kms *kms;
  4044. struct drm_plane *plane = NULL;
  4045. struct drm_display_mode *mode;
  4046. int rc = 0, cnt = 0;
  4047. kms = _sde_crtc_get_kms(crtc);
  4048. if (!kms || !kms->catalog) {
  4049. SDE_ERROR("invalid parameters\n");
  4050. return -EINVAL;
  4051. }
  4052. sde_crtc = to_sde_crtc(crtc);
  4053. cstate = to_sde_crtc_state(state);
  4054. mode = &state->adjusted_mode;
  4055. /* get plane state for all drm planes associated with crtc state */
  4056. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4057. plane, multirect_plane, &cnt);
  4058. if (rc)
  4059. return rc;
  4060. /* assign mixer stages based on sorted zpos property */
  4061. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4062. if (rc)
  4063. return rc;
  4064. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4065. if (rc)
  4066. return rc;
  4067. /*
  4068. * validate and set source split:
  4069. * use pstates sorted by stage to check planes on same stage
  4070. * we assume that all pipes are in source split so its valid to compare
  4071. * without taking into account left/right mixer placement
  4072. */
  4073. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4074. if (rc)
  4075. return rc;
  4076. return 0;
  4077. }
  4078. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4079. struct drm_crtc_state *crtc_state)
  4080. {
  4081. struct sde_kms *kms;
  4082. struct drm_plane *plane;
  4083. struct drm_plane_state *plane_state;
  4084. struct sde_plane_state *pstate;
  4085. int layout_split;
  4086. kms = _sde_crtc_get_kms(crtc);
  4087. if (!kms || !kms->catalog) {
  4088. SDE_ERROR("invalid parameters\n");
  4089. return -EINVAL;
  4090. }
  4091. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4092. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4093. return 0;
  4094. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4095. plane_state = drm_atomic_get_existing_plane_state(
  4096. crtc_state->state, plane);
  4097. if (!plane_state)
  4098. continue;
  4099. pstate = to_sde_plane_state(plane_state);
  4100. layout_split = crtc_state->mode.hdisplay >> 1;
  4101. if (plane_state->crtc_x >= layout_split) {
  4102. plane_state->crtc_x -= layout_split;
  4103. pstate->layout_offset = layout_split;
  4104. pstate->layout = SDE_LAYOUT_RIGHT;
  4105. } else {
  4106. pstate->layout_offset = -1;
  4107. pstate->layout = SDE_LAYOUT_LEFT;
  4108. }
  4109. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4110. DRMID(plane), plane_state->crtc_x,
  4111. pstate->layout);
  4112. /* check layout boundary */
  4113. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4114. plane_state->crtc_w, layout_split)) {
  4115. SDE_ERROR("invalid horizontal destination\n");
  4116. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4117. plane_state->crtc_x,
  4118. plane_state->crtc_w,
  4119. layout_split, pstate->layout);
  4120. return -E2BIG;
  4121. }
  4122. }
  4123. return 0;
  4124. }
  4125. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4126. struct drm_crtc_state *state)
  4127. {
  4128. struct drm_device *dev;
  4129. struct sde_crtc *sde_crtc;
  4130. struct plane_state *pstates = NULL;
  4131. struct sde_crtc_state *cstate;
  4132. struct drm_display_mode *mode;
  4133. int rc = 0;
  4134. struct sde_multirect_plane_states *multirect_plane = NULL;
  4135. struct drm_connector *conn;
  4136. struct drm_connector_list_iter conn_iter;
  4137. if (!crtc) {
  4138. SDE_ERROR("invalid crtc\n");
  4139. return -EINVAL;
  4140. }
  4141. dev = crtc->dev;
  4142. sde_crtc = to_sde_crtc(crtc);
  4143. cstate = to_sde_crtc_state(state);
  4144. if (!state->enable || !state->active) {
  4145. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4146. crtc->base.id, state->enable, state->active);
  4147. goto end;
  4148. }
  4149. pstates = kcalloc(SDE_PSTATES_MAX,
  4150. sizeof(struct plane_state), GFP_KERNEL);
  4151. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4152. sizeof(struct sde_multirect_plane_states),
  4153. GFP_KERNEL);
  4154. if (!pstates || !multirect_plane) {
  4155. rc = -ENOMEM;
  4156. goto end;
  4157. }
  4158. mode = &state->adjusted_mode;
  4159. SDE_DEBUG("%s: check", sde_crtc->name);
  4160. /* force a full mode set if active state changed */
  4161. if (state->active_changed)
  4162. state->mode_changed = true;
  4163. /* identify connectors attached to this crtc */
  4164. cstate->num_connectors = 0;
  4165. drm_connector_list_iter_begin(dev, &conn_iter);
  4166. drm_for_each_connector_iter(conn, &conn_iter)
  4167. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4168. && cstate->num_connectors < MAX_CONNECTORS) {
  4169. cstate->connectors[cstate->num_connectors++] = conn;
  4170. }
  4171. drm_connector_list_iter_end(&conn_iter);
  4172. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4173. if (rc) {
  4174. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4175. crtc->base.id, rc);
  4176. goto end;
  4177. }
  4178. rc = _sde_crtc_check_plane_layout(crtc, state);
  4179. if (rc) {
  4180. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4181. crtc->base.id, rc);
  4182. goto end;
  4183. }
  4184. _sde_crtc_setup_is_ppsplit(state);
  4185. _sde_crtc_setup_lm_bounds(crtc, state);
  4186. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4187. multirect_plane);
  4188. if (rc) {
  4189. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4190. goto end;
  4191. }
  4192. rc = sde_core_perf_crtc_check(crtc, state);
  4193. if (rc) {
  4194. SDE_ERROR("crtc%d failed performance check %d\n",
  4195. crtc->base.id, rc);
  4196. goto end;
  4197. }
  4198. rc = _sde_crtc_check_rois(crtc, state);
  4199. if (rc) {
  4200. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4201. goto end;
  4202. }
  4203. rc = sde_cp_crtc_check_properties(crtc, state);
  4204. if (rc) {
  4205. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4206. crtc->base.id, rc);
  4207. goto end;
  4208. }
  4209. end:
  4210. kfree(pstates);
  4211. kfree(multirect_plane);
  4212. return rc;
  4213. }
  4214. /**
  4215. * sde_crtc_get_num_datapath - get the number of datapath active
  4216. * of primary connector
  4217. * @crtc: Pointer to DRM crtc object
  4218. * @connector: Pointer to DRM connector object of WB in CWB case
  4219. */
  4220. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4221. struct drm_connector *connector)
  4222. {
  4223. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4224. struct sde_connector_state *sde_conn_state = NULL;
  4225. struct drm_connector *conn;
  4226. struct drm_connector_list_iter conn_iter;
  4227. if (!sde_crtc || !connector) {
  4228. SDE_DEBUG("Invalid argument\n");
  4229. return 0;
  4230. }
  4231. if (sde_crtc->num_mixers)
  4232. return sde_crtc->num_mixers;
  4233. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4234. drm_for_each_connector_iter(conn, &conn_iter) {
  4235. if (conn->state && conn->state->crtc == crtc &&
  4236. conn != connector)
  4237. sde_conn_state = to_sde_connector_state(conn->state);
  4238. }
  4239. drm_connector_list_iter_end(&conn_iter);
  4240. if (sde_conn_state)
  4241. return sde_conn_state->mode_info.topology.num_lm;
  4242. return 0;
  4243. }
  4244. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4245. {
  4246. struct sde_crtc *sde_crtc;
  4247. int ret;
  4248. if (!crtc) {
  4249. SDE_ERROR("invalid crtc\n");
  4250. return -EINVAL;
  4251. }
  4252. sde_crtc = to_sde_crtc(crtc);
  4253. mutex_lock(&sde_crtc->crtc_lock);
  4254. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4255. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4256. if (ret)
  4257. SDE_ERROR("%s vblank enable failed: %d\n",
  4258. sde_crtc->name, ret);
  4259. mutex_unlock(&sde_crtc->crtc_lock);
  4260. return 0;
  4261. }
  4262. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4263. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4264. {
  4265. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4266. catalog->mdp[0].has_dest_scaler);
  4267. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4268. catalog->ds_count);
  4269. if (catalog->ds[0].top) {
  4270. sde_kms_info_add_keyint(info,
  4271. "max_dest_scaler_input_width",
  4272. catalog->ds[0].top->maxinputwidth);
  4273. sde_kms_info_add_keyint(info,
  4274. "max_dest_scaler_output_width",
  4275. catalog->ds[0].top->maxoutputwidth);
  4276. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4277. catalog->ds[0].top->maxupscale);
  4278. }
  4279. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4280. msm_property_install_volatile_range(
  4281. &sde_crtc->property_info, "dest_scaler",
  4282. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4283. msm_property_install_blob(&sde_crtc->property_info,
  4284. "ds_lut_ed", 0,
  4285. CRTC_PROP_DEST_SCALER_LUT_ED);
  4286. msm_property_install_blob(&sde_crtc->property_info,
  4287. "ds_lut_cir", 0,
  4288. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4289. msm_property_install_blob(&sde_crtc->property_info,
  4290. "ds_lut_sep", 0,
  4291. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4292. } else if (catalog->ds[0].features
  4293. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4294. msm_property_install_volatile_range(
  4295. &sde_crtc->property_info, "dest_scaler",
  4296. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4297. }
  4298. }
  4299. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4300. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4301. struct sde_kms_info *info)
  4302. {
  4303. msm_property_install_range(&sde_crtc->property_info,
  4304. "core_clk", 0x0, 0, U64_MAX,
  4305. sde_kms->perf.max_core_clk_rate,
  4306. CRTC_PROP_CORE_CLK);
  4307. msm_property_install_range(&sde_crtc->property_info,
  4308. "core_ab", 0x0, 0, U64_MAX,
  4309. catalog->perf.max_bw_high * 1000ULL,
  4310. CRTC_PROP_CORE_AB);
  4311. msm_property_install_range(&sde_crtc->property_info,
  4312. "core_ib", 0x0, 0, U64_MAX,
  4313. catalog->perf.max_bw_high * 1000ULL,
  4314. CRTC_PROP_CORE_IB);
  4315. msm_property_install_range(&sde_crtc->property_info,
  4316. "llcc_ab", 0x0, 0, U64_MAX,
  4317. catalog->perf.max_bw_high * 1000ULL,
  4318. CRTC_PROP_LLCC_AB);
  4319. msm_property_install_range(&sde_crtc->property_info,
  4320. "llcc_ib", 0x0, 0, U64_MAX,
  4321. catalog->perf.max_bw_high * 1000ULL,
  4322. CRTC_PROP_LLCC_IB);
  4323. msm_property_install_range(&sde_crtc->property_info,
  4324. "dram_ab", 0x0, 0, U64_MAX,
  4325. catalog->perf.max_bw_high * 1000ULL,
  4326. CRTC_PROP_DRAM_AB);
  4327. msm_property_install_range(&sde_crtc->property_info,
  4328. "dram_ib", 0x0, 0, U64_MAX,
  4329. catalog->perf.max_bw_high * 1000ULL,
  4330. CRTC_PROP_DRAM_IB);
  4331. msm_property_install_range(&sde_crtc->property_info,
  4332. "rot_prefill_bw", 0, 0, U64_MAX,
  4333. catalog->perf.max_bw_high * 1000ULL,
  4334. CRTC_PROP_ROT_PREFILL_BW);
  4335. msm_property_install_range(&sde_crtc->property_info,
  4336. "rot_clk", 0, 0, U64_MAX,
  4337. sde_kms->perf.max_core_clk_rate,
  4338. CRTC_PROP_ROT_CLK);
  4339. if (catalog->perf.max_bw_low)
  4340. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4341. catalog->perf.max_bw_low * 1000LL);
  4342. if (catalog->perf.max_bw_high)
  4343. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4344. catalog->perf.max_bw_high * 1000LL);
  4345. if (catalog->perf.min_core_ib)
  4346. sde_kms_info_add_keyint(info, "min_core_ib",
  4347. catalog->perf.min_core_ib * 1000LL);
  4348. if (catalog->perf.min_llcc_ib)
  4349. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4350. catalog->perf.min_llcc_ib * 1000LL);
  4351. if (catalog->perf.min_dram_ib)
  4352. sde_kms_info_add_keyint(info, "min_dram_ib",
  4353. catalog->perf.min_dram_ib * 1000LL);
  4354. if (sde_kms->perf.max_core_clk_rate)
  4355. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4356. sde_kms->perf.max_core_clk_rate);
  4357. }
  4358. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4359. struct sde_mdss_cfg *catalog)
  4360. {
  4361. sde_kms_info_reset(info);
  4362. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4363. sde_kms_info_add_keyint(info, "max_linewidth",
  4364. catalog->max_mixer_width);
  4365. sde_kms_info_add_keyint(info, "max_blendstages",
  4366. catalog->max_mixer_blendstages);
  4367. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4368. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4369. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4370. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4371. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4372. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4373. if (catalog->ubwc_version) {
  4374. sde_kms_info_add_keyint(info, "UBWC version",
  4375. catalog->ubwc_version);
  4376. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4377. catalog->macrotile_mode);
  4378. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4379. catalog->mdp[0].highest_bank_bit);
  4380. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4381. catalog->mdp[0].ubwc_swizzle);
  4382. }
  4383. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4384. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4385. else
  4386. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4387. if (sde_is_custom_client()) {
  4388. /* No support for SMART_DMA_V1 yet */
  4389. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4390. sde_kms_info_add_keystr(info,
  4391. "smart_dma_rev", "smart_dma_v2");
  4392. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4393. sde_kms_info_add_keystr(info,
  4394. "smart_dma_rev", "smart_dma_v2p5");
  4395. }
  4396. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4397. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4398. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4399. if (catalog->uidle_cfg.uidle_rev)
  4400. sde_kms_info_add_keyint(info, "has_uidle",
  4401. true);
  4402. sde_kms_info_add_keystr(info, "core_ib_ff",
  4403. catalog->perf.core_ib_ff);
  4404. sde_kms_info_add_keystr(info, "core_clk_ff",
  4405. catalog->perf.core_clk_ff);
  4406. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4407. catalog->perf.comp_ratio_rt);
  4408. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4409. catalog->perf.comp_ratio_nrt);
  4410. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4411. catalog->perf.dest_scale_prefill_lines);
  4412. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4413. catalog->perf.undersized_prefill_lines);
  4414. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4415. catalog->perf.macrotile_prefill_lines);
  4416. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4417. catalog->perf.yuv_nv12_prefill_lines);
  4418. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4419. catalog->perf.linear_prefill_lines);
  4420. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4421. catalog->perf.downscaling_prefill_lines);
  4422. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4423. catalog->perf.xtra_prefill_lines);
  4424. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4425. catalog->perf.amortizable_threshold);
  4426. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4427. catalog->perf.min_prefill_lines);
  4428. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4429. catalog->perf.num_mnoc_ports);
  4430. sde_kms_info_add_keyint(info, "axi_bus_width",
  4431. catalog->perf.axi_bus_width);
  4432. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4433. catalog->sui_supported_blendstage);
  4434. if (catalog->ubwc_bw_calc_version)
  4435. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4436. catalog->ubwc_bw_calc_version);
  4437. }
  4438. /**
  4439. * sde_crtc_install_properties - install all drm properties for crtc
  4440. * @crtc: Pointer to drm crtc structure
  4441. */
  4442. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4443. struct sde_mdss_cfg *catalog)
  4444. {
  4445. struct sde_crtc *sde_crtc;
  4446. struct sde_kms_info *info;
  4447. struct sde_kms *sde_kms;
  4448. static const struct drm_prop_enum_list e_secure_level[] = {
  4449. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4450. {SDE_DRM_SEC_ONLY, "sec_only"},
  4451. };
  4452. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4453. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4454. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4455. };
  4456. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4457. {IDLE_PC_NONE, "idle_pc_none"},
  4458. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4459. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4460. };
  4461. static const struct drm_prop_enum_list e_cache_state[] = {
  4462. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4463. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4464. };
  4465. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4466. {VM_REQ_NONE, "vm_req_none"},
  4467. {VM_REQ_RELEASE, "vm_req_release"},
  4468. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4469. };
  4470. SDE_DEBUG("\n");
  4471. if (!crtc || !catalog) {
  4472. SDE_ERROR("invalid crtc or catalog\n");
  4473. return;
  4474. }
  4475. sde_crtc = to_sde_crtc(crtc);
  4476. sde_kms = _sde_crtc_get_kms(crtc);
  4477. if (!sde_kms) {
  4478. SDE_ERROR("invalid argument\n");
  4479. return;
  4480. }
  4481. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4482. if (!info) {
  4483. SDE_ERROR("failed to allocate info memory\n");
  4484. return;
  4485. }
  4486. sde_crtc_setup_capabilities_blob(info, catalog);
  4487. msm_property_install_range(&sde_crtc->property_info,
  4488. "input_fence_timeout", 0x0, 0,
  4489. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4490. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4491. msm_property_install_volatile_range(&sde_crtc->property_info,
  4492. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4493. msm_property_install_range(&sde_crtc->property_info,
  4494. "output_fence_offset", 0x0, 0, 1, 0,
  4495. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4496. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4497. msm_property_install_range(&sde_crtc->property_info,
  4498. "idle_time", 0, 0, U64_MAX, 0,
  4499. CRTC_PROP_IDLE_TIMEOUT);
  4500. if (catalog->has_trusted_vm_support) {
  4501. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4502. msm_property_install_enum(&sde_crtc->property_info,
  4503. "vm_request_state", 0x0, 0, e_vm_req_state,
  4504. ARRAY_SIZE(e_vm_req_state), init_idx,
  4505. CRTC_PROP_VM_REQ_STATE);
  4506. }
  4507. if (catalog->has_idle_pc)
  4508. msm_property_install_enum(&sde_crtc->property_info,
  4509. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4510. ARRAY_SIZE(e_idle_pc_state), 0,
  4511. CRTC_PROP_IDLE_PC_STATE);
  4512. if (catalog->has_cwb_support)
  4513. msm_property_install_enum(&sde_crtc->property_info,
  4514. "capture_mode", 0, 0, e_cwb_data_points,
  4515. ARRAY_SIZE(e_cwb_data_points), 0,
  4516. CRTC_PROP_CAPTURE_OUTPUT);
  4517. msm_property_install_volatile_range(&sde_crtc->property_info,
  4518. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4519. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4520. 0x0, 0, e_secure_level,
  4521. ARRAY_SIZE(e_secure_level), 0,
  4522. CRTC_PROP_SECURITY_LEVEL);
  4523. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4524. 0x0, 0, e_cache_state,
  4525. ARRAY_SIZE(e_cache_state), 0,
  4526. CRTC_PROP_CACHE_STATE);
  4527. if (catalog->has_dim_layer) {
  4528. msm_property_install_volatile_range(&sde_crtc->property_info,
  4529. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4530. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4531. SDE_MAX_DIM_LAYERS);
  4532. }
  4533. if (catalog->mdp[0].has_dest_scaler)
  4534. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4535. info);
  4536. if (catalog->dspp_count && catalog->rc_count)
  4537. sde_kms_info_add_keyint(info, "rc_mem_size",
  4538. catalog->dspp[0].sblk->rc.mem_total_size);
  4539. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4540. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4541. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4542. catalog->has_base_layer);
  4543. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4544. info->data, SDE_KMS_INFO_DATALEN(info),
  4545. CRTC_PROP_INFO);
  4546. kfree(info);
  4547. }
  4548. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4549. const struct drm_crtc_state *state, uint64_t *val)
  4550. {
  4551. struct sde_crtc *sde_crtc;
  4552. struct sde_crtc_state *cstate;
  4553. uint32_t offset;
  4554. bool is_vid = false;
  4555. struct drm_encoder *encoder;
  4556. sde_crtc = to_sde_crtc(crtc);
  4557. cstate = to_sde_crtc_state(state);
  4558. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4559. if (sde_encoder_check_curr_mode(encoder,
  4560. MSM_DISPLAY_VIDEO_MODE))
  4561. is_vid = true;
  4562. if (is_vid)
  4563. break;
  4564. }
  4565. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4566. /*
  4567. * Increment trigger offset for vidoe mode alone as its release fence
  4568. * can be triggered only after the next frame-update. For cmd mode &
  4569. * virtual displays the release fence for the current frame can be
  4570. * triggered right after PP_DONE/WB_DONE interrupt
  4571. */
  4572. if (is_vid)
  4573. offset++;
  4574. /*
  4575. * Hwcomposer now queries the fences using the commit list in atomic
  4576. * commit ioctl. The offset should be set to next timeline
  4577. * which will be incremented during the prepare commit phase
  4578. */
  4579. offset++;
  4580. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4581. }
  4582. /**
  4583. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4584. * @crtc: Pointer to drm crtc structure
  4585. * @state: Pointer to drm crtc state structure
  4586. * @property: Pointer to targeted drm property
  4587. * @val: Updated property value
  4588. * @Returns: Zero on success
  4589. */
  4590. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4591. struct drm_crtc_state *state,
  4592. struct drm_property *property,
  4593. uint64_t val)
  4594. {
  4595. struct sde_crtc *sde_crtc;
  4596. struct sde_crtc_state *cstate;
  4597. int idx, ret;
  4598. uint64_t fence_user_fd;
  4599. uint64_t __user prev_user_fd;
  4600. if (!crtc || !state || !property) {
  4601. SDE_ERROR("invalid argument(s)\n");
  4602. return -EINVAL;
  4603. }
  4604. sde_crtc = to_sde_crtc(crtc);
  4605. cstate = to_sde_crtc_state(state);
  4606. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4607. /* check with cp property system first */
  4608. ret = sde_cp_crtc_set_property(crtc, property, val);
  4609. if (ret != -ENOENT)
  4610. goto exit;
  4611. /* if not handled by cp, check msm_property system */
  4612. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4613. &cstate->property_state, property, val);
  4614. if (ret)
  4615. goto exit;
  4616. idx = msm_property_index(&sde_crtc->property_info, property);
  4617. switch (idx) {
  4618. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4619. _sde_crtc_set_input_fence_timeout(cstate);
  4620. break;
  4621. case CRTC_PROP_DIM_LAYER_V1:
  4622. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4623. (void __user *)(uintptr_t)val);
  4624. break;
  4625. case CRTC_PROP_ROI_V1:
  4626. ret = _sde_crtc_set_roi_v1(state,
  4627. (void __user *)(uintptr_t)val);
  4628. break;
  4629. case CRTC_PROP_DEST_SCALER:
  4630. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4631. (void __user *)(uintptr_t)val);
  4632. break;
  4633. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4634. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4635. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4636. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4637. break;
  4638. case CRTC_PROP_CORE_CLK:
  4639. case CRTC_PROP_CORE_AB:
  4640. case CRTC_PROP_CORE_IB:
  4641. cstate->bw_control = true;
  4642. break;
  4643. case CRTC_PROP_LLCC_AB:
  4644. case CRTC_PROP_LLCC_IB:
  4645. case CRTC_PROP_DRAM_AB:
  4646. case CRTC_PROP_DRAM_IB:
  4647. cstate->bw_control = true;
  4648. cstate->bw_split_vote = true;
  4649. break;
  4650. case CRTC_PROP_OUTPUT_FENCE:
  4651. if (!val)
  4652. goto exit;
  4653. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4654. sizeof(uint64_t));
  4655. if (ret) {
  4656. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4657. ret = -EFAULT;
  4658. goto exit;
  4659. }
  4660. /*
  4661. * client is expected to reset the property to -1 before
  4662. * requesting for the release fence
  4663. */
  4664. if (prev_user_fd == -1) {
  4665. ret = _sde_crtc_get_output_fence(crtc, state,
  4666. &fence_user_fd);
  4667. if (ret) {
  4668. SDE_ERROR("fence create failed rc:%d\n", ret);
  4669. goto exit;
  4670. }
  4671. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4672. &fence_user_fd, sizeof(uint64_t));
  4673. if (ret) {
  4674. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4675. put_unused_fd(fence_user_fd);
  4676. ret = -EFAULT;
  4677. goto exit;
  4678. }
  4679. }
  4680. break;
  4681. default:
  4682. /* nothing to do */
  4683. break;
  4684. }
  4685. exit:
  4686. if (ret) {
  4687. if (ret != -EPERM)
  4688. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4689. crtc->name, DRMID(property),
  4690. property->name, ret);
  4691. else
  4692. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4693. crtc->name, DRMID(property),
  4694. property->name, ret);
  4695. } else {
  4696. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4697. property->base.id, val);
  4698. }
  4699. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4700. return ret;
  4701. }
  4702. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4703. {
  4704. struct drm_plane *plane;
  4705. struct drm_plane_state *state;
  4706. struct sde_plane_state *pstate;
  4707. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4708. state = plane->state;
  4709. if (!state)
  4710. continue;
  4711. pstate = to_sde_plane_state(state);
  4712. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4713. }
  4714. }
  4715. /**
  4716. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4717. * @crtc: Pointer to drm crtc structure
  4718. * @state: Pointer to drm crtc state structure
  4719. * @property: Pointer to targeted drm property
  4720. * @val: Pointer to variable for receiving property value
  4721. * @Returns: Zero on success
  4722. */
  4723. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4724. const struct drm_crtc_state *state,
  4725. struct drm_property *property,
  4726. uint64_t *val)
  4727. {
  4728. struct sde_crtc *sde_crtc;
  4729. struct sde_crtc_state *cstate;
  4730. int ret = -EINVAL, i;
  4731. if (!crtc || !state) {
  4732. SDE_ERROR("invalid argument(s)\n");
  4733. goto end;
  4734. }
  4735. sde_crtc = to_sde_crtc(crtc);
  4736. cstate = to_sde_crtc_state(state);
  4737. i = msm_property_index(&sde_crtc->property_info, property);
  4738. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4739. *val = ~0;
  4740. ret = 0;
  4741. } else {
  4742. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4743. &cstate->property_state, property, val);
  4744. if (ret)
  4745. ret = sde_cp_crtc_get_property(crtc, property, val);
  4746. }
  4747. if (ret)
  4748. DRM_ERROR("get property failed\n");
  4749. end:
  4750. return ret;
  4751. }
  4752. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4753. struct drm_crtc_state *crtc_state)
  4754. {
  4755. struct sde_crtc *sde_crtc;
  4756. struct sde_crtc_state *cstate;
  4757. struct drm_property *drm_prop;
  4758. enum msm_mdp_crtc_property prop_idx;
  4759. if (!crtc || !crtc_state) {
  4760. SDE_ERROR("invalid params\n");
  4761. return -EINVAL;
  4762. }
  4763. sde_crtc = to_sde_crtc(crtc);
  4764. cstate = to_sde_crtc_state(crtc_state);
  4765. sde_cp_crtc_clear(crtc);
  4766. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4767. uint64_t val = cstate->property_values[prop_idx].value;
  4768. uint64_t def;
  4769. int ret;
  4770. drm_prop = msm_property_index_to_drm_property(
  4771. &sde_crtc->property_info, prop_idx);
  4772. if (!drm_prop) {
  4773. /* not all props will be installed, based on caps */
  4774. SDE_DEBUG("%s: invalid property index %d\n",
  4775. sde_crtc->name, prop_idx);
  4776. continue;
  4777. }
  4778. def = msm_property_get_default(&sde_crtc->property_info,
  4779. prop_idx);
  4780. if (val == def)
  4781. continue;
  4782. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4783. sde_crtc->name, drm_prop->name, prop_idx, val,
  4784. def);
  4785. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4786. def);
  4787. if (ret) {
  4788. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4789. sde_crtc->name, prop_idx, ret);
  4790. continue;
  4791. }
  4792. }
  4793. /* disable clk and bw control until clk & bw properties are set */
  4794. cstate->bw_control = false;
  4795. cstate->bw_split_vote = false;
  4796. return 0;
  4797. }
  4798. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4799. {
  4800. struct sde_crtc *sde_crtc;
  4801. struct sde_crtc_mixer *m;
  4802. int i;
  4803. if (!crtc) {
  4804. SDE_ERROR("invalid argument\n");
  4805. return;
  4806. }
  4807. sde_crtc = to_sde_crtc(crtc);
  4808. sde_crtc->misr_enable_sui = enable;
  4809. sde_crtc->misr_frame_count = frame_count;
  4810. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4811. m = &sde_crtc->mixers[i];
  4812. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4813. continue;
  4814. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4815. }
  4816. }
  4817. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4818. struct sde_crtc_misr_info *crtc_misr_info)
  4819. {
  4820. struct sde_crtc *sde_crtc;
  4821. struct sde_kms *sde_kms;
  4822. if (!crtc_misr_info) {
  4823. SDE_ERROR("invalid misr info\n");
  4824. return;
  4825. }
  4826. crtc_misr_info->misr_enable = false;
  4827. crtc_misr_info->misr_frame_count = 0;
  4828. if (!crtc) {
  4829. SDE_ERROR("invalid crtc\n");
  4830. return;
  4831. }
  4832. sde_kms = _sde_crtc_get_kms(crtc);
  4833. if (!sde_kms) {
  4834. SDE_ERROR("invalid sde_kms\n");
  4835. return;
  4836. }
  4837. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4838. return;
  4839. sde_crtc = to_sde_crtc(crtc);
  4840. crtc_misr_info->misr_enable =
  4841. sde_crtc->misr_enable_debugfs ? true : false;
  4842. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4843. }
  4844. #ifdef CONFIG_DEBUG_FS
  4845. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4846. {
  4847. struct sde_crtc *sde_crtc;
  4848. struct sde_plane_state *pstate = NULL;
  4849. struct sde_crtc_mixer *m;
  4850. struct drm_crtc *crtc;
  4851. struct drm_plane *plane;
  4852. struct drm_display_mode *mode;
  4853. struct drm_framebuffer *fb;
  4854. struct drm_plane_state *state;
  4855. struct sde_crtc_state *cstate;
  4856. int i, out_width, out_height;
  4857. if (!s || !s->private)
  4858. return -EINVAL;
  4859. sde_crtc = s->private;
  4860. crtc = &sde_crtc->base;
  4861. cstate = to_sde_crtc_state(crtc->state);
  4862. mutex_lock(&sde_crtc->crtc_lock);
  4863. mode = &crtc->state->adjusted_mode;
  4864. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4865. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4866. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4867. mode->hdisplay, mode->vdisplay);
  4868. seq_puts(s, "\n");
  4869. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4870. m = &sde_crtc->mixers[i];
  4871. if (!m->hw_lm)
  4872. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4873. else if (!m->hw_ctl)
  4874. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4875. else
  4876. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4877. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4878. out_width, out_height);
  4879. }
  4880. seq_puts(s, "\n");
  4881. for (i = 0; i < cstate->num_dim_layers; i++) {
  4882. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4883. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4884. i, dim_layer->stage, dim_layer->flags);
  4885. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4886. dim_layer->rect.x, dim_layer->rect.y,
  4887. dim_layer->rect.w, dim_layer->rect.h);
  4888. seq_printf(s,
  4889. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4890. dim_layer->color_fill.color_0,
  4891. dim_layer->color_fill.color_1,
  4892. dim_layer->color_fill.color_2,
  4893. dim_layer->color_fill.color_3);
  4894. seq_puts(s, "\n");
  4895. }
  4896. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4897. pstate = to_sde_plane_state(plane->state);
  4898. state = plane->state;
  4899. if (!pstate || !state)
  4900. continue;
  4901. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4902. plane->base.id, pstate->stage, pstate->rotation);
  4903. if (plane->state->fb) {
  4904. fb = plane->state->fb;
  4905. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4906. fb->base.id, (char *) &fb->format->format,
  4907. fb->width, fb->height);
  4908. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4909. seq_printf(s, "cpp[%d]:%u ",
  4910. i, fb->format->cpp[i]);
  4911. seq_puts(s, "\n\t");
  4912. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4913. seq_puts(s, "\n");
  4914. seq_puts(s, "\t");
  4915. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4916. seq_printf(s, "pitches[%d]:%8u ", i,
  4917. fb->pitches[i]);
  4918. seq_puts(s, "\n");
  4919. seq_puts(s, "\t");
  4920. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4921. seq_printf(s, "offsets[%d]:%8u ", i,
  4922. fb->offsets[i]);
  4923. seq_puts(s, "\n");
  4924. }
  4925. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4926. state->src_x >> 16, state->src_y >> 16,
  4927. state->src_w >> 16, state->src_h >> 16);
  4928. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4929. state->crtc_x, state->crtc_y, state->crtc_w,
  4930. state->crtc_h);
  4931. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4932. pstate->multirect_mode, pstate->multirect_index);
  4933. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4934. pstate->excl_rect.x, pstate->excl_rect.y,
  4935. pstate->excl_rect.w, pstate->excl_rect.h);
  4936. seq_puts(s, "\n");
  4937. }
  4938. if (sde_crtc->vblank_cb_count) {
  4939. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4940. u32 diff_ms = ktime_to_ms(diff);
  4941. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4942. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4943. seq_printf(s,
  4944. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4945. fps, sde_crtc->vblank_cb_count,
  4946. ktime_to_ms(diff), sde_crtc->play_count);
  4947. /* reset time & count for next measurement */
  4948. sde_crtc->vblank_cb_count = 0;
  4949. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4950. }
  4951. mutex_unlock(&sde_crtc->crtc_lock);
  4952. return 0;
  4953. }
  4954. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4955. {
  4956. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4957. }
  4958. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4959. const char __user *user_buf, size_t count, loff_t *ppos)
  4960. {
  4961. struct drm_crtc *crtc;
  4962. struct sde_crtc *sde_crtc;
  4963. char buf[MISR_BUFF_SIZE + 1];
  4964. u32 frame_count, enable;
  4965. size_t buff_copy;
  4966. struct sde_kms *sde_kms;
  4967. if (!file || !file->private_data)
  4968. return -EINVAL;
  4969. sde_crtc = file->private_data;
  4970. crtc = &sde_crtc->base;
  4971. sde_kms = _sde_crtc_get_kms(crtc);
  4972. if (!sde_kms) {
  4973. SDE_ERROR("invalid sde_kms\n");
  4974. return -EINVAL;
  4975. }
  4976. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4977. if (copy_from_user(buf, user_buf, buff_copy)) {
  4978. SDE_ERROR("buffer copy failed\n");
  4979. return -EINVAL;
  4980. }
  4981. buf[buff_copy] = 0; /* end of string */
  4982. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4983. return -EINVAL;
  4984. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4985. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4986. DRMID(crtc));
  4987. return -EINVAL;
  4988. }
  4989. sde_crtc->misr_enable_debugfs = enable;
  4990. sde_crtc->misr_frame_count = frame_count;
  4991. sde_crtc->misr_reconfigure = true;
  4992. return count;
  4993. }
  4994. static ssize_t _sde_crtc_misr_read(struct file *file,
  4995. char __user *user_buff, size_t count, loff_t *ppos)
  4996. {
  4997. struct drm_crtc *crtc;
  4998. struct sde_crtc *sde_crtc;
  4999. struct sde_kms *sde_kms;
  5000. struct sde_crtc_mixer *m;
  5001. int i = 0, rc;
  5002. ssize_t len = 0;
  5003. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5004. if (*ppos)
  5005. return 0;
  5006. if (!file || !file->private_data)
  5007. return -EINVAL;
  5008. sde_crtc = file->private_data;
  5009. crtc = &sde_crtc->base;
  5010. sde_kms = _sde_crtc_get_kms(crtc);
  5011. if (!sde_kms)
  5012. return -EINVAL;
  5013. rc = pm_runtime_get_sync(crtc->dev->dev);
  5014. if (rc < 0)
  5015. return rc;
  5016. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5017. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5018. goto end;
  5019. }
  5020. if (!sde_crtc->misr_enable_debugfs) {
  5021. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5022. "disabled\n");
  5023. goto buff_check;
  5024. }
  5025. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5026. u32 misr_value = 0;
  5027. m = &sde_crtc->mixers[i];
  5028. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5029. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5030. "invalid\n");
  5031. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5032. continue;
  5033. }
  5034. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5035. if (rc) {
  5036. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5037. "invalid\n");
  5038. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5039. DRMID(crtc), rc);
  5040. continue;
  5041. } else {
  5042. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5043. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5044. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5045. "0x%x\n", misr_value);
  5046. }
  5047. }
  5048. buff_check:
  5049. if (count <= len) {
  5050. len = 0;
  5051. goto end;
  5052. }
  5053. if (copy_to_user(user_buff, buf, len)) {
  5054. len = -EFAULT;
  5055. goto end;
  5056. }
  5057. *ppos += len; /* increase offset */
  5058. end:
  5059. pm_runtime_put_sync(crtc->dev->dev);
  5060. return len;
  5061. }
  5062. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5063. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5064. { \
  5065. return single_open(file, __prefix ## _show, inode->i_private); \
  5066. } \
  5067. static const struct file_operations __prefix ## _fops = { \
  5068. .owner = THIS_MODULE, \
  5069. .open = __prefix ## _open, \
  5070. .release = single_release, \
  5071. .read = seq_read, \
  5072. .llseek = seq_lseek, \
  5073. }
  5074. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5075. {
  5076. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5077. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5078. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5079. int i;
  5080. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5081. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5082. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5083. crtc->state));
  5084. seq_printf(s, "core_clk_rate: %llu\n",
  5085. sde_crtc->cur_perf.core_clk_rate);
  5086. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5087. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5088. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5089. sde_power_handle_get_dbus_name(i),
  5090. sde_crtc->cur_perf.bw_ctl[i]);
  5091. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5092. sde_power_handle_get_dbus_name(i),
  5093. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5094. }
  5095. return 0;
  5096. }
  5097. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5098. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5099. {
  5100. struct drm_crtc *crtc;
  5101. struct drm_plane *plane;
  5102. struct drm_connector *conn;
  5103. struct drm_mode_object *drm_obj;
  5104. struct sde_crtc *sde_crtc;
  5105. struct sde_crtc_state *cstate;
  5106. struct sde_fence_context *ctx;
  5107. struct drm_connector_list_iter conn_iter;
  5108. struct drm_device *dev;
  5109. if (!s || !s->private)
  5110. return -EINVAL;
  5111. sde_crtc = s->private;
  5112. crtc = &sde_crtc->base;
  5113. dev = crtc->dev;
  5114. cstate = to_sde_crtc_state(crtc->state);
  5115. /* Dump input fence info */
  5116. seq_puts(s, "===Input fence===\n");
  5117. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5118. struct sde_plane_state *pstate;
  5119. struct dma_fence *fence;
  5120. pstate = to_sde_plane_state(plane->state);
  5121. if (!pstate)
  5122. continue;
  5123. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5124. pstate->stage);
  5125. fence = pstate->input_fence;
  5126. if (fence)
  5127. sde_fence_list_dump(fence, &s);
  5128. }
  5129. /* Dump release fence info */
  5130. seq_puts(s, "\n");
  5131. seq_puts(s, "===Release fence===\n");
  5132. ctx = sde_crtc->output_fence;
  5133. drm_obj = &crtc->base;
  5134. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5135. seq_puts(s, "\n");
  5136. /* Dump retire fence info */
  5137. seq_puts(s, "===Retire fence===\n");
  5138. drm_connector_list_iter_begin(dev, &conn_iter);
  5139. drm_for_each_connector_iter(conn, &conn_iter)
  5140. if (conn->state && conn->state->crtc == crtc &&
  5141. cstate->num_connectors < MAX_CONNECTORS) {
  5142. struct sde_connector *c_conn;
  5143. c_conn = to_sde_connector(conn);
  5144. ctx = c_conn->retire_fence;
  5145. drm_obj = &conn->base;
  5146. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5147. }
  5148. drm_connector_list_iter_end(&conn_iter);
  5149. seq_puts(s, "\n");
  5150. return 0;
  5151. }
  5152. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5153. {
  5154. return single_open(file, _sde_debugfs_fence_status_show,
  5155. inode->i_private);
  5156. }
  5157. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5158. {
  5159. struct sde_crtc *sde_crtc;
  5160. struct sde_kms *sde_kms;
  5161. static const struct file_operations debugfs_status_fops = {
  5162. .open = _sde_debugfs_status_open,
  5163. .read = seq_read,
  5164. .llseek = seq_lseek,
  5165. .release = single_release,
  5166. };
  5167. static const struct file_operations debugfs_misr_fops = {
  5168. .open = simple_open,
  5169. .read = _sde_crtc_misr_read,
  5170. .write = _sde_crtc_misr_setup,
  5171. };
  5172. static const struct file_operations debugfs_fps_fops = {
  5173. .open = _sde_debugfs_fps_status,
  5174. .read = seq_read,
  5175. };
  5176. static const struct file_operations debugfs_fence_fops = {
  5177. .open = _sde_debugfs_fence_status,
  5178. .read = seq_read,
  5179. };
  5180. if (!crtc)
  5181. return -EINVAL;
  5182. sde_crtc = to_sde_crtc(crtc);
  5183. sde_kms = _sde_crtc_get_kms(crtc);
  5184. if (!sde_kms)
  5185. return -EINVAL;
  5186. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5187. crtc->dev->primary->debugfs_root);
  5188. if (!sde_crtc->debugfs_root)
  5189. return -ENOMEM;
  5190. /* don't error check these */
  5191. debugfs_create_file("status", 0400,
  5192. sde_crtc->debugfs_root,
  5193. sde_crtc, &debugfs_status_fops);
  5194. debugfs_create_file("state", 0400,
  5195. sde_crtc->debugfs_root,
  5196. &sde_crtc->base,
  5197. &sde_crtc_debugfs_state_fops);
  5198. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5199. sde_crtc, &debugfs_misr_fops);
  5200. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5201. sde_crtc, &debugfs_fps_fops);
  5202. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5203. sde_crtc, &debugfs_fence_fops);
  5204. return 0;
  5205. }
  5206. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5207. {
  5208. struct sde_crtc *sde_crtc;
  5209. if (!crtc)
  5210. return;
  5211. sde_crtc = to_sde_crtc(crtc);
  5212. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5213. }
  5214. #else
  5215. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5216. {
  5217. return 0;
  5218. }
  5219. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5220. {
  5221. }
  5222. #endif /* CONFIG_DEBUG_FS */
  5223. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5224. {
  5225. return _sde_crtc_init_debugfs(crtc);
  5226. }
  5227. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5228. {
  5229. _sde_crtc_destroy_debugfs(crtc);
  5230. }
  5231. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5232. .set_config = drm_atomic_helper_set_config,
  5233. .destroy = sde_crtc_destroy,
  5234. .page_flip = drm_atomic_helper_page_flip,
  5235. .atomic_set_property = sde_crtc_atomic_set_property,
  5236. .atomic_get_property = sde_crtc_atomic_get_property,
  5237. .reset = sde_crtc_reset,
  5238. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5239. .atomic_destroy_state = sde_crtc_destroy_state,
  5240. .late_register = sde_crtc_late_register,
  5241. .early_unregister = sde_crtc_early_unregister,
  5242. };
  5243. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5244. .mode_fixup = sde_crtc_mode_fixup,
  5245. .disable = sde_crtc_disable,
  5246. .atomic_enable = sde_crtc_enable,
  5247. .atomic_check = sde_crtc_atomic_check,
  5248. .atomic_begin = sde_crtc_atomic_begin,
  5249. .atomic_flush = sde_crtc_atomic_flush,
  5250. };
  5251. static void _sde_crtc_event_cb(struct kthread_work *work)
  5252. {
  5253. struct sde_crtc_event *event;
  5254. struct sde_crtc *sde_crtc;
  5255. unsigned long irq_flags;
  5256. if (!work) {
  5257. SDE_ERROR("invalid work item\n");
  5258. return;
  5259. }
  5260. event = container_of(work, struct sde_crtc_event, kt_work);
  5261. /* set sde_crtc to NULL for static work structures */
  5262. sde_crtc = event->sde_crtc;
  5263. if (!sde_crtc)
  5264. return;
  5265. if (event->cb_func)
  5266. event->cb_func(&sde_crtc->base, event->usr);
  5267. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5268. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5269. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5270. }
  5271. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5272. void (*func)(struct drm_crtc *crtc, void *usr),
  5273. void *usr, bool color_processing_event)
  5274. {
  5275. unsigned long irq_flags;
  5276. struct sde_crtc *sde_crtc;
  5277. struct msm_drm_private *priv;
  5278. struct sde_crtc_event *event = NULL;
  5279. u32 crtc_id;
  5280. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5281. SDE_ERROR("invalid parameters\n");
  5282. return -EINVAL;
  5283. }
  5284. sde_crtc = to_sde_crtc(crtc);
  5285. priv = crtc->dev->dev_private;
  5286. crtc_id = drm_crtc_index(crtc);
  5287. /*
  5288. * Obtain an event struct from the private cache. This event
  5289. * queue may be called from ISR contexts, so use a private
  5290. * cache to avoid calling any memory allocation functions.
  5291. */
  5292. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5293. if (!list_empty(&sde_crtc->event_free_list)) {
  5294. event = list_first_entry(&sde_crtc->event_free_list,
  5295. struct sde_crtc_event, list);
  5296. list_del_init(&event->list);
  5297. }
  5298. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5299. if (!event)
  5300. return -ENOMEM;
  5301. /* populate event node */
  5302. event->sde_crtc = sde_crtc;
  5303. event->cb_func = func;
  5304. event->usr = usr;
  5305. /* queue new event request */
  5306. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5307. if (color_processing_event)
  5308. kthread_queue_work(&priv->pp_event_worker,
  5309. &event->kt_work);
  5310. else
  5311. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5312. &event->kt_work);
  5313. return 0;
  5314. }
  5315. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5316. {
  5317. int i, rc = 0;
  5318. if (!sde_crtc) {
  5319. SDE_ERROR("invalid crtc\n");
  5320. return -EINVAL;
  5321. }
  5322. spin_lock_init(&sde_crtc->event_lock);
  5323. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5324. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5325. list_add_tail(&sde_crtc->event_cache[i].list,
  5326. &sde_crtc->event_free_list);
  5327. return rc;
  5328. }
  5329. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5330. enum sde_crtc_cache_state state,
  5331. bool is_vidmode)
  5332. {
  5333. struct drm_plane *plane;
  5334. struct sde_crtc *sde_crtc;
  5335. if (!crtc || !crtc->dev)
  5336. return;
  5337. sde_crtc = to_sde_crtc(crtc);
  5338. if (sde_crtc->cache_state == state)
  5339. return;
  5340. switch (state) {
  5341. case CACHE_STATE_NORMAL:
  5342. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5343. && !is_vidmode)
  5344. return;
  5345. kthread_cancel_delayed_work_sync(
  5346. &sde_crtc->static_cache_read_work);
  5347. break;
  5348. case CACHE_STATE_PRE_CACHE:
  5349. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5350. return;
  5351. break;
  5352. case CACHE_STATE_FRAME_WRITE:
  5353. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5354. return;
  5355. break;
  5356. case CACHE_STATE_FRAME_READ:
  5357. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5358. return;
  5359. break;
  5360. case CACHE_STATE_DISABLED:
  5361. break;
  5362. default:
  5363. return;
  5364. }
  5365. sde_crtc->cache_state = state;
  5366. drm_atomic_crtc_for_each_plane(plane, crtc)
  5367. sde_plane_static_img_control(plane, state);
  5368. }
  5369. /*
  5370. * __sde_crtc_static_cache_read_work - transition to cache read
  5371. */
  5372. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5373. {
  5374. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5375. static_cache_read_work.work);
  5376. struct drm_crtc *crtc;
  5377. struct drm_encoder *enc, *drm_enc = NULL;
  5378. if (!sde_crtc)
  5379. return;
  5380. crtc = &sde_crtc->base;
  5381. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5382. return;
  5383. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5384. drm_enc = enc;
  5385. if (sde_encoder_in_clone_mode(drm_enc))
  5386. return;
  5387. }
  5388. if (!drm_enc) {
  5389. SDE_ERROR("invalid encoder\n");
  5390. return;
  5391. }
  5392. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5393. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5394. /* kickoff encoder with previous configuration and wait for VBLANK */
  5395. sde_encoder_kickoff(drm_enc, false, false);
  5396. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5397. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5398. }
  5399. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5400. {
  5401. struct drm_device *dev;
  5402. struct msm_drm_private *priv;
  5403. struct msm_drm_thread *disp_thread;
  5404. struct sde_crtc *sde_crtc;
  5405. struct sde_crtc_state *cstate;
  5406. u32 msecs_fps = 0;
  5407. if (!crtc)
  5408. return;
  5409. dev = crtc->dev;
  5410. sde_crtc = to_sde_crtc(crtc);
  5411. cstate = to_sde_crtc_state(crtc->state);
  5412. if (!dev || !dev->dev_private || !sde_crtc)
  5413. return;
  5414. priv = dev->dev_private;
  5415. disp_thread = &priv->disp_thread[crtc->index];
  5416. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5417. return;
  5418. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5419. /* Kickoff transition to read state after next vblank */
  5420. kthread_queue_delayed_work(&disp_thread->worker,
  5421. &sde_crtc->static_cache_read_work,
  5422. msecs_to_jiffies(msecs_fps));
  5423. }
  5424. /*
  5425. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5426. */
  5427. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5428. {
  5429. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5430. idle_notify_work.work);
  5431. struct drm_crtc *crtc;
  5432. struct drm_event event;
  5433. int ret = 0;
  5434. if (!sde_crtc) {
  5435. SDE_ERROR("invalid sde crtc\n");
  5436. } else {
  5437. crtc = &sde_crtc->base;
  5438. event.type = DRM_EVENT_IDLE_NOTIFY;
  5439. event.length = sizeof(u32);
  5440. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5441. &event, (u8 *)&ret);
  5442. SDE_EVT32(DRMID(crtc));
  5443. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5444. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5445. }
  5446. }
  5447. /* initialize crtc */
  5448. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5449. {
  5450. struct drm_crtc *crtc = NULL;
  5451. struct sde_crtc *sde_crtc = NULL;
  5452. struct msm_drm_private *priv = NULL;
  5453. struct sde_kms *kms = NULL;
  5454. int i, rc;
  5455. priv = dev->dev_private;
  5456. kms = to_sde_kms(priv->kms);
  5457. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5458. if (!sde_crtc)
  5459. return ERR_PTR(-ENOMEM);
  5460. crtc = &sde_crtc->base;
  5461. crtc->dev = dev;
  5462. mutex_init(&sde_crtc->crtc_lock);
  5463. spin_lock_init(&sde_crtc->spin_lock);
  5464. atomic_set(&sde_crtc->frame_pending, 0);
  5465. sde_crtc->enabled = false;
  5466. /* Below parameters are for fps calculation for sysfs node */
  5467. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5468. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5469. sizeof(ktime_t), GFP_KERNEL);
  5470. if (!sde_crtc->fps_info.time_buf)
  5471. SDE_ERROR("invalid buffer\n");
  5472. else
  5473. memset(sde_crtc->fps_info.time_buf, 0,
  5474. sizeof(*(sde_crtc->fps_info.time_buf)));
  5475. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5476. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5477. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5478. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5479. list_add(&sde_crtc->frame_events[i].list,
  5480. &sde_crtc->frame_event_list);
  5481. kthread_init_work(&sde_crtc->frame_events[i].work,
  5482. sde_crtc_frame_event_work);
  5483. }
  5484. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5485. NULL);
  5486. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5487. /* save user friendly CRTC name for later */
  5488. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5489. /* initialize event handling */
  5490. rc = _sde_crtc_init_events(sde_crtc);
  5491. if (rc) {
  5492. drm_crtc_cleanup(crtc);
  5493. kfree(sde_crtc);
  5494. return ERR_PTR(rc);
  5495. }
  5496. /* initialize output fence support */
  5497. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5498. if (IS_ERR(sde_crtc->output_fence)) {
  5499. rc = PTR_ERR(sde_crtc->output_fence);
  5500. SDE_ERROR("failed to init fence, %d\n", rc);
  5501. drm_crtc_cleanup(crtc);
  5502. kfree(sde_crtc);
  5503. return ERR_PTR(rc);
  5504. }
  5505. /* create CRTC properties */
  5506. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5507. priv->crtc_property, sde_crtc->property_data,
  5508. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5509. sizeof(struct sde_crtc_state));
  5510. sde_crtc_install_properties(crtc, kms->catalog);
  5511. /* Install color processing properties */
  5512. sde_cp_crtc_init(crtc);
  5513. sde_cp_crtc_install_properties(crtc);
  5514. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5515. sde_crtc->cur_perf.llcc_active[i] = false;
  5516. sde_crtc->new_perf.llcc_active[i] = false;
  5517. }
  5518. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5519. __sde_crtc_idle_notify_work);
  5520. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5521. __sde_crtc_static_cache_read_work);
  5522. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5523. crtc->base.id,
  5524. sde_crtc->new_perf.llcc_active,
  5525. sde_crtc->cur_perf.llcc_active);
  5526. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5527. return crtc;
  5528. }
  5529. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5530. {
  5531. struct sde_crtc *sde_crtc;
  5532. int rc = 0;
  5533. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5534. SDE_ERROR("invalid input param(s)\n");
  5535. rc = -EINVAL;
  5536. goto end;
  5537. }
  5538. sde_crtc = to_sde_crtc(crtc);
  5539. sde_crtc->sysfs_dev = device_create_with_groups(
  5540. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5541. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5542. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5543. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5544. PTR_ERR(sde_crtc->sysfs_dev));
  5545. if (!sde_crtc->sysfs_dev)
  5546. rc = -EINVAL;
  5547. else
  5548. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5549. goto end;
  5550. }
  5551. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5552. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5553. if (!sde_crtc->vsync_event_sf)
  5554. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5555. crtc->base.id);
  5556. end:
  5557. return rc;
  5558. }
  5559. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5560. struct drm_crtc *crtc_drm, u32 event)
  5561. {
  5562. struct sde_crtc *crtc = NULL;
  5563. struct sde_crtc_irq_info *node;
  5564. unsigned long flags;
  5565. bool found = false;
  5566. int ret, i = 0;
  5567. bool add_event = false;
  5568. crtc = to_sde_crtc(crtc_drm);
  5569. spin_lock_irqsave(&crtc->spin_lock, flags);
  5570. list_for_each_entry(node, &crtc->user_event_list, list) {
  5571. if (node->event == event) {
  5572. found = true;
  5573. break;
  5574. }
  5575. }
  5576. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5577. /* event already enabled */
  5578. if (found)
  5579. return 0;
  5580. node = NULL;
  5581. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5582. if (custom_events[i].event == event &&
  5583. custom_events[i].func) {
  5584. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5585. if (!node)
  5586. return -ENOMEM;
  5587. INIT_LIST_HEAD(&node->list);
  5588. INIT_LIST_HEAD(&node->irq.list);
  5589. node->func = custom_events[i].func;
  5590. node->event = event;
  5591. node->state = IRQ_NOINIT;
  5592. spin_lock_init(&node->state_lock);
  5593. break;
  5594. }
  5595. }
  5596. if (!node) {
  5597. SDE_ERROR("unsupported event %x\n", event);
  5598. return -EINVAL;
  5599. }
  5600. ret = 0;
  5601. if (crtc_drm->enabled) {
  5602. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5603. if (ret < 0) {
  5604. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5605. kfree(node);
  5606. return ret;
  5607. }
  5608. INIT_LIST_HEAD(&node->irq.list);
  5609. mutex_lock(&crtc->crtc_lock);
  5610. ret = node->func(crtc_drm, true, &node->irq);
  5611. if (!ret) {
  5612. spin_lock_irqsave(&crtc->spin_lock, flags);
  5613. list_add_tail(&node->list, &crtc->user_event_list);
  5614. add_event = true;
  5615. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5616. }
  5617. mutex_unlock(&crtc->crtc_lock);
  5618. pm_runtime_put_sync(crtc_drm->dev->dev);
  5619. }
  5620. if (add_event)
  5621. return 0;
  5622. if (!ret) {
  5623. spin_lock_irqsave(&crtc->spin_lock, flags);
  5624. list_add_tail(&node->list, &crtc->user_event_list);
  5625. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5626. } else {
  5627. kfree(node);
  5628. }
  5629. return ret;
  5630. }
  5631. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5632. struct drm_crtc *crtc_drm, u32 event)
  5633. {
  5634. struct sde_crtc *crtc = NULL;
  5635. struct sde_crtc_irq_info *node = NULL;
  5636. unsigned long flags;
  5637. bool found = false;
  5638. int ret;
  5639. crtc = to_sde_crtc(crtc_drm);
  5640. spin_lock_irqsave(&crtc->spin_lock, flags);
  5641. list_for_each_entry(node, &crtc->user_event_list, list) {
  5642. if (node->event == event) {
  5643. list_del_init(&node->list);
  5644. found = true;
  5645. break;
  5646. }
  5647. }
  5648. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5649. /* event already disabled */
  5650. if (!found)
  5651. return 0;
  5652. /**
  5653. * crtc is disabled interrupts are cleared remove from the list,
  5654. * no need to disable/de-register.
  5655. */
  5656. if (!crtc_drm->enabled) {
  5657. kfree(node);
  5658. return 0;
  5659. }
  5660. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5661. if (ret < 0) {
  5662. SDE_ERROR("failed to enable power resource %d\n", ret);
  5663. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5664. kfree(node);
  5665. return ret;
  5666. }
  5667. ret = node->func(crtc_drm, false, &node->irq);
  5668. if (ret) {
  5669. spin_lock_irqsave(&crtc->spin_lock, flags);
  5670. list_add_tail(&node->list, &crtc->user_event_list);
  5671. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5672. } else {
  5673. kfree(node);
  5674. }
  5675. pm_runtime_put_sync(crtc_drm->dev->dev);
  5676. return ret;
  5677. }
  5678. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5679. struct drm_crtc *crtc_drm, u32 event, bool en)
  5680. {
  5681. struct sde_crtc *crtc = NULL;
  5682. int ret;
  5683. crtc = to_sde_crtc(crtc_drm);
  5684. if (!crtc || !kms || !kms->dev) {
  5685. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5686. kms, ((kms) ? (kms->dev) : NULL));
  5687. return -EINVAL;
  5688. }
  5689. if (en)
  5690. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5691. else
  5692. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5693. return ret;
  5694. }
  5695. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5696. bool en, struct sde_irq_callback *irq)
  5697. {
  5698. return 0;
  5699. }
  5700. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5701. struct sde_irq_callback *noirq)
  5702. {
  5703. /*
  5704. * IRQ object noirq is not being used here since there is
  5705. * no crtc irq from pm event.
  5706. */
  5707. return 0;
  5708. }
  5709. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5710. bool en, struct sde_irq_callback *irq)
  5711. {
  5712. return 0;
  5713. }
  5714. /**
  5715. * sde_crtc_update_cont_splash_settings - update mixer settings
  5716. * and initial clk during device bootup for cont_splash use case
  5717. * @crtc: Pointer to drm crtc structure
  5718. */
  5719. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5720. {
  5721. struct sde_kms *kms = NULL;
  5722. struct msm_drm_private *priv;
  5723. struct sde_crtc *sde_crtc;
  5724. u64 rate;
  5725. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5726. SDE_ERROR("invalid crtc\n");
  5727. return;
  5728. }
  5729. priv = crtc->dev->dev_private;
  5730. kms = to_sde_kms(priv->kms);
  5731. if (!kms || !kms->catalog) {
  5732. SDE_ERROR("invalid parameters\n");
  5733. return;
  5734. }
  5735. _sde_crtc_setup_mixers(crtc);
  5736. crtc->enabled = true;
  5737. /* update core clk value for initial state with cont-splash */
  5738. sde_crtc = to_sde_crtc(crtc);
  5739. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5740. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5741. rate : kms->perf.max_core_clk_rate;
  5742. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5743. }