wlan_firmware_service_v01.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  26. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  27. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  28. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  29. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  30. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  31. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  32. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  33. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  34. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  35. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  36. #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
  37. #define QMI_WLFW_LPASS_SSR_RESP_V01 0x005E
  38. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  39. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  40. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  41. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  42. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  43. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  44. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  45. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  46. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  47. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  48. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  49. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  50. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  51. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  52. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  53. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  54. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  55. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  56. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  57. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  58. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  59. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  60. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  61. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  62. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  63. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  64. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  65. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  66. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  67. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  68. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  69. #define QMI_WLFW_LPASS_SSR_REQ_V01 0x005E
  70. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  71. #define QMI_WLFW_INI_RESP_V01 0x002F
  72. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  73. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  74. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  75. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  76. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  77. #define QMI_WLFW_FW_SSR_IND_V01 0x005C
  78. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  79. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  80. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  81. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  82. #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
  83. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  84. #define QMI_WLFW_INI_REQ_V01 0x002F
  85. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  86. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  87. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  88. #define QMI_WLFW_CAP_RESP_V01 0x0024
  89. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  90. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  91. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  92. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  93. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  94. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  95. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  96. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  97. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  98. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  99. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  100. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  101. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  102. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  103. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  104. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  105. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  106. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  107. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  108. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  109. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  110. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  111. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  112. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  113. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  114. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  115. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  116. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  117. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  118. #define QMI_WLFW_MAX_NUM_ADJ_MLO_CHIPS_V01 2
  119. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  120. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  121. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  122. #define QMI_WLFW_MAX_NUM_MLO_V2_CHIPS_V01 4
  123. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  124. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  125. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  126. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  127. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  128. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  129. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  130. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  131. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  132. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  133. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  134. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  135. #define QMI_WLFW_MAX_NUM_CE_V01 12
  136. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  137. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  138. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  139. #define QMI_WLFW_MAX_STR_LEN_V01 16
  140. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  141. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  142. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  143. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  144. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  145. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  146. enum wlfw_driver_mode_enum_v01 {
  147. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  148. QMI_WLFW_MISSION_V01 = 0,
  149. QMI_WLFW_FTM_V01 = 1,
  150. QMI_WLFW_EPPING_V01 = 2,
  151. QMI_WLFW_WALTEST_V01 = 3,
  152. QMI_WLFW_OFF_V01 = 4,
  153. QMI_WLFW_CCPM_V01 = 5,
  154. QMI_WLFW_QVIT_V01 = 6,
  155. QMI_WLFW_CALIBRATION_V01 = 7,
  156. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  157. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  158. };
  159. enum wlfw_cal_temp_id_enum_v01 {
  160. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  161. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  162. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  163. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  164. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  165. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  166. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  167. };
  168. enum wlfw_pipedir_enum_v01 {
  169. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  170. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  171. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  172. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  173. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  174. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  175. };
  176. enum wlfw_mem_type_enum_v01 {
  177. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  178. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  179. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  180. QMI_WLFW_MEM_BDF_V01 = 2,
  181. QMI_WLFW_MEM_M3_V01 = 3,
  182. QMI_WLFW_MEM_CAL_V01 = 4,
  183. QMI_WLFW_MEM_DPD_V01 = 5,
  184. QMI_WLFW_MEM_QDSS_V01 = 6,
  185. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  186. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  187. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  188. QMI_WLFW_AFC_MEM_V01 = 10,
  189. QMI_WLFW_MEM_LPASS_SHARED_V01 = 11,
  190. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  191. };
  192. enum wlfw_share_mem_type_enum_v01 {
  193. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  194. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  195. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  196. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  197. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  198. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  199. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  200. };
  201. enum wlfw_qdss_trace_mode_enum_v01 {
  202. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  203. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  204. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  205. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  206. };
  207. enum wlfw_wfc_media_quality_v01 {
  208. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  209. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  210. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  211. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  212. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  213. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  214. };
  215. enum wlfw_soc_wake_enum_v01 {
  216. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  217. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  218. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  219. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  220. };
  221. enum wlfw_host_build_type_v01 {
  222. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  223. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  224. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  225. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  226. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  227. };
  228. enum wlfw_qmi_param_value_v01 {
  229. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  230. QMI_PARAM_INVALID_V01 = 0,
  231. QMI_PARAM_ENABLE_V01 = 1,
  232. QMI_PARAM_DISABLE_V01 = 2,
  233. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  234. };
  235. enum wlfw_rd_card_chain_cap_v01 {
  236. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  237. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  238. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  239. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  240. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  241. };
  242. enum wlfw_he_channel_width_cap_v01 {
  243. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  244. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  245. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  246. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  247. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  248. };
  249. enum wlfw_phy_qam_cap_v01 {
  250. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  251. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  252. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  253. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  254. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  255. };
  256. enum wlfw_pcie_gen_speed_v01 {
  257. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  258. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  259. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  260. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  261. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  262. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  263. };
  264. enum wlfw_power_save_mode_v01 {
  265. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  266. WLFW_POWER_SAVE_ENTER_V01 = 0,
  267. WLFW_POWER_SAVE_EXIT_V01 = 1,
  268. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  269. };
  270. enum wlfw_m3_segment_type_v01 {
  271. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  272. QMI_M3_SEGMENT_INVALID_V01 = 0,
  273. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  274. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  275. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  276. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  277. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  278. QMI_M3_SEGMENT_MAX_V01 = 6,
  279. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  280. };
  281. enum cnss_feature_v01 {
  282. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  283. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  284. CNSS_DRV_SUPPORT_V01 = 1,
  285. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  286. CNSS_QDSS_CFG_MISS_V01 = 3,
  287. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  288. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  289. CNSS_AUX_UC_SUPPORT_V01 = 6,
  290. CNSS_MAX_FEATURE_V01 = 64,
  291. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  292. };
  293. enum wlfw_bdf_dnld_method_v01 {
  294. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  295. WLFW_DIRECT_BDF_COPY_V01 = 0,
  296. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  297. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  298. };
  299. enum wlfw_gpio_info_type_v01 {
  300. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  301. WLAN_EN_GPIO_V01 = 0,
  302. BT_EN_GPIO_V01 = 1,
  303. HOST_SOL_GPIO_V01 = 2,
  304. TARGET_SOL_GPIO_V01 = 3,
  305. GPIO_TYPE_MAX_V01 = 4,
  306. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  307. };
  308. enum wlfw_ini_file_type_v01 {
  309. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  310. WLFW_INI_CFG_FILE_V01 = 0,
  311. WLFW_CONN_ROAM_INI_V01 = 1,
  312. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  313. };
  314. enum wlfw_wlan_rf_subtype_v01 {
  315. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  316. WLFW_WLAN_RF_SLATE_V01 = 0,
  317. WLFW_WLAN_RF_APACHE_V01 = 1,
  318. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  319. };
  320. enum wlfw_pcie_link_state_enum_v01 {
  321. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  322. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  323. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  324. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  325. };
  326. enum wlfw_tme_lite_file_type_v01 {
  327. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  328. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  329. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  330. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  331. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  332. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  333. };
  334. enum wlfw_bmps_state_enum_v01 {
  335. WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  336. QMI_WLFW_BMPS_ENABLE_V01 = 0,
  337. QMI_WLFW_BMPS_DISABLE_V01 = 1,
  338. WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  339. };
  340. enum wlfw_fw_ssr_reason_v01 {
  341. WLFW_FW_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  342. WLFW_FW_SSR_REASON_DEFAULT_V01 = 0,
  343. WLFW_FW_SSR_REASON_XPAN_V01 = 1,
  344. WLFW_FW_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  345. };
  346. enum wlfw_lpass_ssr_reason_v01 {
  347. WLFW_LPASS_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  348. WLFW_LPASS_SSR_REASON_NON_CE_V01 = 0,
  349. WLFW_LPASS_SSR_REASON_CE_V01 = 1,
  350. WLFW_LPASS_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  351. };
  352. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  353. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  354. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  355. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  356. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  357. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  358. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  359. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  360. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  361. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  362. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  363. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  364. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  365. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  366. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  367. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  368. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  369. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  370. u32 pipe_num;
  371. enum wlfw_pipedir_enum_v01 pipe_dir;
  372. u32 nentries;
  373. u32 nbytes_max;
  374. u32 flags;
  375. };
  376. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  377. u32 service_id;
  378. enum wlfw_pipedir_enum_v01 pipe_dir;
  379. u32 pipe_num;
  380. };
  381. struct wlfw_shadow_reg_cfg_s_v01 {
  382. u16 id;
  383. u16 offset;
  384. };
  385. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  386. u32 addr;
  387. };
  388. struct wlfw_rri_over_ddr_cfg_s_v01 {
  389. u32 base_addr_low;
  390. u32 base_addr_high;
  391. };
  392. struct wlfw_msi_cfg_s_v01 {
  393. u16 ce_id;
  394. u16 msi_vector;
  395. };
  396. struct wlfw_memory_region_info_s_v01 {
  397. u64 region_addr;
  398. u32 size;
  399. u8 secure_flag;
  400. };
  401. struct wlfw_mem_cfg_s_v01 {
  402. u64 offset;
  403. u32 size;
  404. u8 secure_flag;
  405. };
  406. struct wlfw_mem_seg_s_v01 {
  407. u32 size;
  408. enum wlfw_mem_type_enum_v01 type;
  409. u32 mem_cfg_len;
  410. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  411. };
  412. struct wlfw_mem_seg_resp_s_v01 {
  413. u64 addr;
  414. u32 size;
  415. enum wlfw_mem_type_enum_v01 type;
  416. u8 restore;
  417. };
  418. struct wlfw_rf_chip_info_s_v01 {
  419. u32 chip_id;
  420. u32 chip_family;
  421. };
  422. struct wlfw_rf_board_info_s_v01 {
  423. u32 board_id;
  424. };
  425. struct wlfw_soc_info_s_v01 {
  426. u32 soc_id;
  427. };
  428. struct wlfw_fw_version_info_s_v01 {
  429. u32 fw_version;
  430. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  431. };
  432. struct wlfw_host_ddr_range_s_v01 {
  433. u64 start;
  434. u64 size;
  435. };
  436. struct wlfw_m3_segment_info_s_v01 {
  437. enum wlfw_m3_segment_type_v01 type;
  438. u64 addr;
  439. u64 size;
  440. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  441. };
  442. struct wlfw_dev_mem_info_s_v01 {
  443. u64 start;
  444. u64 size;
  445. };
  446. struct wlfw_host_mlo_chip_info_s_v01 {
  447. u8 chip_id;
  448. u8 num_local_links;
  449. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  450. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  451. };
  452. struct wlfw_host_mlo_chip_v2_info_s_v01 {
  453. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info;
  454. u8 adj_mlo_num_chips;
  455. struct wlfw_host_mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_NUM_ADJ_MLO_CHIPS_V01];
  456. };
  457. struct wlfw_pmu_param_v01 {
  458. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  459. u32 wake_volt_valid;
  460. u32 wake_volt;
  461. u32 sleep_volt_valid;
  462. u32 sleep_volt;
  463. };
  464. struct wlfw_pmu_cfg_v01 {
  465. u32 pmu_param_len;
  466. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  467. };
  468. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  469. u32 addr;
  470. };
  471. struct wlfw_share_mem_info_s_v01 {
  472. enum wlfw_share_mem_type_enum_v01 type;
  473. u64 start;
  474. u64 size;
  475. };
  476. struct wlfw_host_pcie_link_info_s_v01 {
  477. u32 pci_link_speed;
  478. u32 pci_link_width;
  479. };
  480. struct wlfw_ind_register_req_msg_v01 {
  481. u8 fw_ready_enable_valid;
  482. u8 fw_ready_enable;
  483. u8 initiate_cal_download_enable_valid;
  484. u8 initiate_cal_download_enable;
  485. u8 initiate_cal_update_enable_valid;
  486. u8 initiate_cal_update_enable;
  487. u8 msa_ready_enable_valid;
  488. u8 msa_ready_enable;
  489. u8 pin_connect_result_enable_valid;
  490. u8 pin_connect_result_enable;
  491. u8 client_id_valid;
  492. u32 client_id;
  493. u8 request_mem_enable_valid;
  494. u8 request_mem_enable;
  495. u8 fw_mem_ready_enable_valid;
  496. u8 fw_mem_ready_enable;
  497. u8 fw_init_done_enable_valid;
  498. u8 fw_init_done_enable;
  499. u8 rejuvenate_enable_valid;
  500. u32 rejuvenate_enable;
  501. u8 xo_cal_enable_valid;
  502. u8 xo_cal_enable;
  503. u8 cal_done_enable_valid;
  504. u8 cal_done_enable;
  505. u8 qdss_trace_req_mem_enable_valid;
  506. u8 qdss_trace_req_mem_enable;
  507. u8 qdss_trace_save_enable_valid;
  508. u8 qdss_trace_save_enable;
  509. u8 qdss_trace_free_enable_valid;
  510. u8 qdss_trace_free_enable;
  511. u8 respond_get_info_enable_valid;
  512. u8 respond_get_info_enable;
  513. u8 m3_dump_upload_req_enable_valid;
  514. u8 m3_dump_upload_req_enable;
  515. u8 wfc_call_twt_config_enable_valid;
  516. u8 wfc_call_twt_config_enable;
  517. u8 qdss_mem_ready_enable_valid;
  518. u8 qdss_mem_ready_enable;
  519. u8 m3_dump_upload_segments_req_enable_valid;
  520. u8 m3_dump_upload_segments_req_enable;
  521. u8 fw_ssr_enable_valid;
  522. u8 fw_ssr_enable;
  523. };
  524. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 90
  525. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  526. struct wlfw_ind_register_resp_msg_v01 {
  527. struct qmi_response_type_v01 resp;
  528. u8 fw_status_valid;
  529. u64 fw_status;
  530. };
  531. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  532. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  533. struct wlfw_fw_ready_ind_msg_v01 {
  534. char placeholder;
  535. };
  536. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  537. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  538. struct wlfw_msa_ready_ind_msg_v01 {
  539. u8 hang_data_addr_offset_valid;
  540. u32 hang_data_addr_offset;
  541. u8 hang_data_length_valid;
  542. u16 hang_data_length;
  543. };
  544. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  545. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  546. struct wlfw_pin_connect_result_ind_msg_v01 {
  547. u8 pwr_pin_result_valid;
  548. u32 pwr_pin_result;
  549. u8 phy_io_pin_result_valid;
  550. u32 phy_io_pin_result;
  551. u8 rf_pin_result_valid;
  552. u32 rf_pin_result;
  553. };
  554. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  555. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  556. struct wlfw_wlan_mode_req_msg_v01 {
  557. enum wlfw_driver_mode_enum_v01 mode;
  558. u8 hw_debug_valid;
  559. u8 hw_debug;
  560. u8 xo_cal_data_valid;
  561. u8 xo_cal_data;
  562. u8 wlan_en_delay_valid;
  563. u32 wlan_en_delay;
  564. };
  565. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  566. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  567. struct wlfw_wlan_mode_resp_msg_v01 {
  568. struct qmi_response_type_v01 resp;
  569. };
  570. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  571. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  572. struct wlfw_wlan_cfg_req_msg_v01 {
  573. u8 host_version_valid;
  574. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  575. u8 tgt_cfg_valid;
  576. u32 tgt_cfg_len;
  577. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  578. u8 svc_cfg_valid;
  579. u32 svc_cfg_len;
  580. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  581. u8 shadow_reg_valid;
  582. u32 shadow_reg_len;
  583. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  584. u8 shadow_reg_v2_valid;
  585. u32 shadow_reg_v2_len;
  586. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  587. u8 rri_over_ddr_cfg_valid;
  588. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  589. u8 msi_cfg_valid;
  590. u32 msi_cfg_len;
  591. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  592. u8 shadow_reg_v3_valid;
  593. u32 shadow_reg_v3_len;
  594. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  595. };
  596. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  597. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  598. struct wlfw_wlan_cfg_resp_msg_v01 {
  599. struct qmi_response_type_v01 resp;
  600. };
  601. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  602. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  603. struct wlfw_cap_req_msg_v01 {
  604. char placeholder;
  605. };
  606. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  607. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  608. struct wlfw_cap_resp_msg_v01 {
  609. struct qmi_response_type_v01 resp;
  610. u8 chip_info_valid;
  611. struct wlfw_rf_chip_info_s_v01 chip_info;
  612. u8 board_info_valid;
  613. struct wlfw_rf_board_info_s_v01 board_info;
  614. u8 soc_info_valid;
  615. struct wlfw_soc_info_s_v01 soc_info;
  616. u8 fw_version_info_valid;
  617. struct wlfw_fw_version_info_s_v01 fw_version_info;
  618. u8 fw_build_id_valid;
  619. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  620. u8 num_macs_valid;
  621. u8 num_macs;
  622. u8 voltage_mv_valid;
  623. u32 voltage_mv;
  624. u8 time_freq_hz_valid;
  625. u32 time_freq_hz;
  626. u8 otp_version_valid;
  627. u32 otp_version;
  628. u8 eeprom_caldata_read_timeout_valid;
  629. u32 eeprom_caldata_read_timeout;
  630. u8 fw_caps_valid;
  631. u64 fw_caps;
  632. u8 rd_card_chain_cap_valid;
  633. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  634. u8 dev_mem_info_valid;
  635. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  636. u8 foundry_name_valid;
  637. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  638. u8 hang_data_addr_offset_valid;
  639. u32 hang_data_addr_offset;
  640. u8 hang_data_length_valid;
  641. u16 hang_data_length;
  642. u8 bdf_dnld_method_valid;
  643. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  644. u8 hwid_bitmap_valid;
  645. u8 hwid_bitmap;
  646. u8 ol_cpr_cfg_valid;
  647. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  648. u8 regdb_mandatory_valid;
  649. u8 regdb_mandatory;
  650. u8 regdb_support_valid;
  651. u8 regdb_support;
  652. u8 rxgainlut_support_valid;
  653. u8 rxgainlut_support;
  654. u8 he_channel_width_cap_valid;
  655. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  656. u8 phy_qam_cap_valid;
  657. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  658. };
  659. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1160
  660. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  661. struct wlfw_bdf_download_req_msg_v01 {
  662. u8 valid;
  663. u8 file_id_valid;
  664. enum wlfw_cal_temp_id_enum_v01 file_id;
  665. u8 total_size_valid;
  666. u32 total_size;
  667. u8 seg_id_valid;
  668. u32 seg_id;
  669. u8 data_valid;
  670. u32 data_len;
  671. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  672. u8 end_valid;
  673. u8 end;
  674. u8 bdf_type_valid;
  675. u8 bdf_type;
  676. };
  677. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  678. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  679. struct wlfw_bdf_download_resp_msg_v01 {
  680. struct qmi_response_type_v01 resp;
  681. u8 host_bdf_data_valid;
  682. u64 host_bdf_data;
  683. };
  684. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  685. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  686. struct wlfw_cal_report_req_msg_v01 {
  687. u32 meta_data_len;
  688. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  689. u8 xo_cal_data_valid;
  690. u8 xo_cal_data;
  691. u8 cal_remove_supported_valid;
  692. u8 cal_remove_supported;
  693. u8 cal_file_download_size_valid;
  694. u64 cal_file_download_size;
  695. };
  696. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  697. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  698. struct wlfw_cal_report_resp_msg_v01 {
  699. struct qmi_response_type_v01 resp;
  700. };
  701. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  702. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  703. struct wlfw_initiate_cal_download_ind_msg_v01 {
  704. enum wlfw_cal_temp_id_enum_v01 cal_id;
  705. u8 total_size_valid;
  706. u32 total_size;
  707. u8 cal_data_location_valid;
  708. u32 cal_data_location;
  709. };
  710. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  711. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  712. struct wlfw_cal_download_req_msg_v01 {
  713. u8 valid;
  714. u8 file_id_valid;
  715. enum wlfw_cal_temp_id_enum_v01 file_id;
  716. u8 total_size_valid;
  717. u32 total_size;
  718. u8 seg_id_valid;
  719. u32 seg_id;
  720. u8 data_valid;
  721. u32 data_len;
  722. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  723. u8 end_valid;
  724. u8 end;
  725. u8 cal_data_location_valid;
  726. u32 cal_data_location;
  727. };
  728. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  729. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  730. struct wlfw_cal_download_resp_msg_v01 {
  731. struct qmi_response_type_v01 resp;
  732. };
  733. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  734. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  735. struct wlfw_initiate_cal_update_ind_msg_v01 {
  736. enum wlfw_cal_temp_id_enum_v01 cal_id;
  737. u32 total_size;
  738. u8 cal_data_location_valid;
  739. u32 cal_data_location;
  740. };
  741. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  742. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  743. struct wlfw_cal_update_req_msg_v01 {
  744. enum wlfw_cal_temp_id_enum_v01 cal_id;
  745. u32 seg_id;
  746. };
  747. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  748. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  749. struct wlfw_cal_update_resp_msg_v01 {
  750. struct qmi_response_type_v01 resp;
  751. u8 file_id_valid;
  752. enum wlfw_cal_temp_id_enum_v01 file_id;
  753. u8 total_size_valid;
  754. u32 total_size;
  755. u8 seg_id_valid;
  756. u32 seg_id;
  757. u8 data_valid;
  758. u32 data_len;
  759. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  760. u8 end_valid;
  761. u8 end;
  762. u8 cal_data_location_valid;
  763. u32 cal_data_location;
  764. };
  765. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  766. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  767. struct wlfw_msa_info_req_msg_v01 {
  768. u64 msa_addr;
  769. u32 size;
  770. };
  771. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  772. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  773. struct wlfw_msa_info_resp_msg_v01 {
  774. struct qmi_response_type_v01 resp;
  775. u32 mem_region_info_len;
  776. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  777. };
  778. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  779. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  780. struct wlfw_msa_ready_req_msg_v01 {
  781. char placeholder;
  782. };
  783. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  784. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  785. struct wlfw_msa_ready_resp_msg_v01 {
  786. struct qmi_response_type_v01 resp;
  787. };
  788. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  789. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  790. struct wlfw_ini_req_msg_v01 {
  791. u8 enablefwlog_valid;
  792. u8 enablefwlog;
  793. };
  794. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  795. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  796. struct wlfw_ini_resp_msg_v01 {
  797. struct qmi_response_type_v01 resp;
  798. };
  799. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  800. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  801. struct wlfw_athdiag_read_req_msg_v01 {
  802. u32 offset;
  803. u32 mem_type;
  804. u32 data_len;
  805. };
  806. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  807. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  808. struct wlfw_athdiag_read_resp_msg_v01 {
  809. struct qmi_response_type_v01 resp;
  810. u8 data_valid;
  811. u32 data_len;
  812. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  813. };
  814. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  815. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  816. struct wlfw_athdiag_write_req_msg_v01 {
  817. u32 offset;
  818. u32 mem_type;
  819. u32 data_len;
  820. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  821. };
  822. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  823. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  824. struct wlfw_athdiag_write_resp_msg_v01 {
  825. struct qmi_response_type_v01 resp;
  826. };
  827. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  828. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  829. struct wlfw_vbatt_req_msg_v01 {
  830. u64 voltage_uv;
  831. };
  832. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  833. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  834. struct wlfw_vbatt_resp_msg_v01 {
  835. struct qmi_response_type_v01 resp;
  836. };
  837. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  838. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  839. struct wlfw_mac_addr_req_msg_v01 {
  840. u8 mac_addr_valid;
  841. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  842. };
  843. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  844. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  845. struct wlfw_mac_addr_resp_msg_v01 {
  846. struct qmi_response_type_v01 resp;
  847. };
  848. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  849. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  850. struct wlfw_host_cap_req_msg_v01 {
  851. u8 num_clients_valid;
  852. u32 num_clients;
  853. u8 wake_msi_valid;
  854. u32 wake_msi;
  855. u8 gpios_valid;
  856. u32 gpios_len;
  857. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  858. u8 nm_modem_valid;
  859. u8 nm_modem;
  860. u8 bdf_support_valid;
  861. u8 bdf_support;
  862. u8 bdf_cache_support_valid;
  863. u8 bdf_cache_support;
  864. u8 m3_support_valid;
  865. u8 m3_support;
  866. u8 m3_cache_support_valid;
  867. u8 m3_cache_support;
  868. u8 cal_filesys_support_valid;
  869. u8 cal_filesys_support;
  870. u8 cal_cache_support_valid;
  871. u8 cal_cache_support;
  872. u8 cal_done_valid;
  873. u8 cal_done;
  874. u8 mem_bucket_valid;
  875. u32 mem_bucket;
  876. u8 mem_cfg_mode_valid;
  877. u8 mem_cfg_mode;
  878. u8 cal_duration_valid;
  879. u16 cal_duration;
  880. u8 platform_name_valid;
  881. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  882. u8 ddr_range_valid;
  883. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  884. u8 host_build_type_valid;
  885. enum wlfw_host_build_type_v01 host_build_type;
  886. u8 mlo_capable_valid;
  887. u8 mlo_capable;
  888. u8 mlo_chip_id_valid;
  889. u16 mlo_chip_id;
  890. u8 mlo_group_id_valid;
  891. u8 mlo_group_id;
  892. u8 max_mlo_peer_valid;
  893. u16 max_mlo_peer;
  894. u8 mlo_num_chips_valid;
  895. u8 mlo_num_chips;
  896. u8 mlo_chip_info_valid;
  897. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  898. u8 feature_list_valid;
  899. u64 feature_list;
  900. u8 num_wlan_clients_valid;
  901. u16 num_wlan_clients;
  902. u8 num_wlan_vaps_valid;
  903. u8 num_wlan_vaps;
  904. u8 wake_msi_addr_valid;
  905. u32 wake_msi_addr;
  906. u8 wlan_enable_delay_valid;
  907. u32 wlan_enable_delay;
  908. u8 ddr_type_valid;
  909. u32 ddr_type;
  910. u8 gpio_info_valid;
  911. u32 gpio_info_len;
  912. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  913. u8 fw_ini_cfg_support_valid;
  914. u8 fw_ini_cfg_support;
  915. u8 mlo_chip_v2_info_valid;
  916. struct wlfw_host_mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MAX_NUM_MLO_V2_CHIPS_V01];
  917. u8 pcie_link_info_valid;
  918. struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
  919. };
  920. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
  921. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  922. struct wlfw_host_cap_resp_msg_v01 {
  923. struct qmi_response_type_v01 resp;
  924. };
  925. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  926. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  927. struct wlfw_request_mem_ind_msg_v01 {
  928. u32 mem_seg_len;
  929. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  930. };
  931. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  932. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  933. struct wlfw_respond_mem_req_msg_v01 {
  934. u32 mem_seg_len;
  935. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  936. };
  937. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  938. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  939. struct wlfw_respond_mem_resp_msg_v01 {
  940. struct qmi_response_type_v01 resp;
  941. u8 share_mem_valid;
  942. u32 share_mem_len;
  943. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  944. };
  945. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  946. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  947. struct wlfw_fw_mem_ready_ind_msg_v01 {
  948. char placeholder;
  949. };
  950. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  951. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  952. struct wlfw_fw_init_done_ind_msg_v01 {
  953. u8 hang_data_addr_offset_valid;
  954. u32 hang_data_addr_offset;
  955. u8 hang_data_length_valid;
  956. u16 hang_data_length;
  957. };
  958. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  959. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  960. struct wlfw_rejuvenate_ind_msg_v01 {
  961. u8 cause_for_rejuvenation_valid;
  962. u8 cause_for_rejuvenation;
  963. u8 requesting_sub_system_valid;
  964. u8 requesting_sub_system;
  965. u8 line_number_valid;
  966. u16 line_number;
  967. u8 function_name_valid;
  968. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  969. };
  970. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  971. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  972. struct wlfw_rejuvenate_ack_req_msg_v01 {
  973. char placeholder;
  974. };
  975. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  976. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  977. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  978. struct qmi_response_type_v01 resp;
  979. };
  980. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  981. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  982. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  983. u8 mask_valid;
  984. u64 mask;
  985. };
  986. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  987. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  988. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  989. struct qmi_response_type_v01 resp;
  990. u8 prev_mask_valid;
  991. u64 prev_mask;
  992. u8 curr_mask_valid;
  993. u64 curr_mask;
  994. };
  995. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  996. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  997. struct wlfw_m3_info_req_msg_v01 {
  998. u64 addr;
  999. u32 size;
  1000. };
  1001. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1002. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  1003. struct wlfw_m3_info_resp_msg_v01 {
  1004. struct qmi_response_type_v01 resp;
  1005. };
  1006. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1007. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  1008. struct wlfw_xo_cal_ind_msg_v01 {
  1009. u8 xo_cal_data;
  1010. };
  1011. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  1012. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  1013. struct wlfw_cal_done_ind_msg_v01 {
  1014. u8 cal_file_upload_size_valid;
  1015. u64 cal_file_upload_size;
  1016. };
  1017. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  1018. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  1019. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  1020. u32 mem_seg_len;
  1021. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1022. };
  1023. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  1024. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  1025. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  1026. u32 mem_seg_len;
  1027. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1028. u8 end_valid;
  1029. u8 end;
  1030. };
  1031. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1032. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1033. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1034. struct qmi_response_type_v01 resp;
  1035. };
  1036. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1037. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1038. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1039. u32 source;
  1040. u32 total_size;
  1041. u8 mem_seg_valid;
  1042. u32 mem_seg_len;
  1043. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1044. u8 file_name_valid;
  1045. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1046. };
  1047. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1048. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1049. struct wlfw_qdss_trace_data_req_msg_v01 {
  1050. u32 seg_id;
  1051. };
  1052. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1053. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1054. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1055. struct qmi_response_type_v01 resp;
  1056. u8 total_size_valid;
  1057. u32 total_size;
  1058. u8 seg_id_valid;
  1059. u32 seg_id;
  1060. u8 data_valid;
  1061. u32 data_len;
  1062. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1063. u8 end_valid;
  1064. u8 end;
  1065. };
  1066. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1067. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1068. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1069. u8 total_size_valid;
  1070. u32 total_size;
  1071. u8 seg_id_valid;
  1072. u32 seg_id;
  1073. u8 data_valid;
  1074. u32 data_len;
  1075. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1076. u8 end_valid;
  1077. u8 end;
  1078. };
  1079. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1080. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1081. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1082. struct qmi_response_type_v01 resp;
  1083. };
  1084. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1085. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1086. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1087. u8 mode_valid;
  1088. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1089. u8 option_valid;
  1090. u64 option;
  1091. u8 hw_trc_disable_override_valid;
  1092. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1093. };
  1094. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1095. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1096. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1097. struct qmi_response_type_v01 resp;
  1098. };
  1099. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1100. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1101. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1102. u8 mem_seg_valid;
  1103. u32 mem_seg_len;
  1104. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1105. };
  1106. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1107. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1108. struct wlfw_shutdown_req_msg_v01 {
  1109. u8 shutdown_valid;
  1110. u8 shutdown;
  1111. };
  1112. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1113. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1114. struct wlfw_shutdown_resp_msg_v01 {
  1115. struct qmi_response_type_v01 resp;
  1116. };
  1117. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1118. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1119. struct wlfw_antenna_switch_req_msg_v01 {
  1120. char placeholder;
  1121. };
  1122. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1123. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1124. struct wlfw_antenna_switch_resp_msg_v01 {
  1125. struct qmi_response_type_v01 resp;
  1126. u8 antenna_valid;
  1127. u64 antenna;
  1128. };
  1129. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1130. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1131. struct wlfw_antenna_grant_req_msg_v01 {
  1132. u8 grant_valid;
  1133. u64 grant;
  1134. };
  1135. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1136. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1137. struct wlfw_antenna_grant_resp_msg_v01 {
  1138. struct qmi_response_type_v01 resp;
  1139. };
  1140. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1141. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1142. struct wlfw_wfc_call_status_req_msg_v01 {
  1143. u32 wfc_call_status_len;
  1144. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1145. u8 wfc_call_active_valid;
  1146. u8 wfc_call_active;
  1147. u8 all_wfc_calls_held_valid;
  1148. u8 all_wfc_calls_held;
  1149. u8 is_wfc_emergency_valid;
  1150. u8 is_wfc_emergency;
  1151. u8 twt_ims_start_valid;
  1152. u64 twt_ims_start;
  1153. u8 twt_ims_int_valid;
  1154. u16 twt_ims_int;
  1155. u8 media_quality_valid;
  1156. enum wlfw_wfc_media_quality_v01 media_quality;
  1157. };
  1158. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1159. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1160. struct wlfw_wfc_call_status_resp_msg_v01 {
  1161. struct qmi_response_type_v01 resp;
  1162. };
  1163. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1164. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1165. struct wlfw_get_info_req_msg_v01 {
  1166. u8 type;
  1167. u32 data_len;
  1168. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1169. };
  1170. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1171. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1172. struct wlfw_get_info_resp_msg_v01 {
  1173. struct qmi_response_type_v01 resp;
  1174. };
  1175. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1176. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1177. struct wlfw_respond_get_info_ind_msg_v01 {
  1178. u32 data_len;
  1179. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1180. u8 type_valid;
  1181. u8 type;
  1182. u8 is_last_valid;
  1183. u8 is_last;
  1184. u8 seq_no_valid;
  1185. u32 seq_no;
  1186. };
  1187. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1188. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1189. struct wlfw_device_info_req_msg_v01 {
  1190. char placeholder;
  1191. };
  1192. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1193. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1194. struct wlfw_device_info_resp_msg_v01 {
  1195. struct qmi_response_type_v01 resp;
  1196. u8 bar_addr_valid;
  1197. u64 bar_addr;
  1198. u8 bar_size_valid;
  1199. u32 bar_size;
  1200. u8 mhi_state_info_addr_valid;
  1201. u64 mhi_state_info_addr;
  1202. u8 mhi_state_info_size_valid;
  1203. u32 mhi_state_info_size;
  1204. };
  1205. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1206. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1207. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1208. u32 pdev_id;
  1209. u64 addr;
  1210. u64 size;
  1211. };
  1212. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1213. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1214. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1215. u32 pdev_id;
  1216. u32 status;
  1217. };
  1218. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1219. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1220. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1221. struct qmi_response_type_v01 resp;
  1222. };
  1223. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1224. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1225. struct wlfw_soc_wake_req_msg_v01 {
  1226. u8 wake_valid;
  1227. enum wlfw_soc_wake_enum_v01 wake;
  1228. };
  1229. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1230. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1231. struct wlfw_soc_wake_resp_msg_v01 {
  1232. struct qmi_response_type_v01 resp;
  1233. };
  1234. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1235. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1236. struct wlfw_power_save_req_msg_v01 {
  1237. u8 power_save_mode_valid;
  1238. enum wlfw_power_save_mode_v01 power_save_mode;
  1239. };
  1240. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1241. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1242. struct wlfw_power_save_resp_msg_v01 {
  1243. struct qmi_response_type_v01 resp;
  1244. };
  1245. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1246. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1247. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1248. u8 twt_sta_start_valid;
  1249. u64 twt_sta_start;
  1250. u8 twt_sta_int_valid;
  1251. u16 twt_sta_int;
  1252. u8 twt_sta_upo_valid;
  1253. u16 twt_sta_upo;
  1254. u8 twt_sta_sp_valid;
  1255. u16 twt_sta_sp;
  1256. u8 twt_sta_dl_valid;
  1257. u16 twt_sta_dl;
  1258. u8 twt_sta_config_changed_valid;
  1259. u8 twt_sta_config_changed;
  1260. };
  1261. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1262. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1263. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1264. char placeholder;
  1265. };
  1266. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1267. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1268. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1269. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1270. };
  1271. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1272. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1273. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1274. struct qmi_response_type_v01 resp;
  1275. };
  1276. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1277. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1278. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1279. u32 pdev_id;
  1280. u32 no_of_valid_segments;
  1281. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1282. };
  1283. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1284. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1285. struct wlfw_subsys_restart_level_req_msg_v01 {
  1286. u8 restart_level_type_valid;
  1287. u8 restart_level_type;
  1288. };
  1289. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1290. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1291. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1292. struct qmi_response_type_v01 resp;
  1293. };
  1294. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1295. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1296. struct wlfw_ini_file_download_req_msg_v01 {
  1297. u8 file_type_valid;
  1298. enum wlfw_ini_file_type_v01 file_type;
  1299. u8 total_size_valid;
  1300. u32 total_size;
  1301. u8 seg_id_valid;
  1302. u32 seg_id;
  1303. u8 data_valid;
  1304. u32 data_len;
  1305. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1306. u8 end_valid;
  1307. u8 end;
  1308. };
  1309. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1310. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1311. struct wlfw_ini_file_download_resp_msg_v01 {
  1312. struct qmi_response_type_v01 resp;
  1313. };
  1314. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1315. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1316. struct wlfw_phy_cap_req_msg_v01 {
  1317. char placeholder;
  1318. };
  1319. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1320. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1321. struct wlfw_phy_cap_resp_msg_v01 {
  1322. struct qmi_response_type_v01 resp;
  1323. u8 num_phy_valid;
  1324. u8 num_phy;
  1325. u8 board_id_valid;
  1326. u32 board_id;
  1327. u8 mlo_cap_v2_support_valid;
  1328. u32 mlo_cap_v2_support;
  1329. };
  1330. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
  1331. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1332. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1333. u8 rf_subtype_valid;
  1334. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1335. };
  1336. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1337. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1338. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1339. struct qmi_response_type_v01 resp;
  1340. };
  1341. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1342. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1343. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1344. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1345. };
  1346. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1347. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1348. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1349. struct qmi_response_type_v01 resp;
  1350. };
  1351. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1352. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1353. struct wlfw_aux_uc_info_req_msg_v01 {
  1354. u64 addr;
  1355. u32 size;
  1356. };
  1357. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1358. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1359. struct wlfw_aux_uc_info_resp_msg_v01 {
  1360. struct qmi_response_type_v01 resp;
  1361. };
  1362. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1363. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1364. struct wlfw_tme_lite_info_req_msg_v01 {
  1365. enum wlfw_tme_lite_file_type_v01 tme_file;
  1366. u64 addr;
  1367. u32 size;
  1368. };
  1369. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1370. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1371. struct wlfw_tme_lite_info_resp_msg_v01 {
  1372. struct qmi_response_type_v01 resp;
  1373. };
  1374. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1375. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1376. struct wlfw_fw_ssr_ind_msg_v01 {
  1377. enum wlfw_fw_ssr_reason_v01 reason_code;
  1378. };
  1379. #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 7
  1380. extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
  1381. struct wlfw_bmps_ctrl_req_msg_v01 {
  1382. enum wlfw_bmps_state_enum_v01 bmps_state;
  1383. };
  1384. #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1385. extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
  1386. struct wlfw_bmps_ctrl_resp_msg_v01 {
  1387. struct qmi_response_type_v01 resp;
  1388. };
  1389. #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1390. extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
  1391. struct wlfw_lpass_ssr_req_msg_v01 {
  1392. enum wlfw_lpass_ssr_reason_v01 reason_code;
  1393. };
  1394. #define WLFW_LPASS_SSR_REQ_MSG_V01_MAX_MSG_LEN 7
  1395. extern struct qmi_elem_info wlfw_lpass_ssr_req_msg_v01_ei[];
  1396. struct wlfw_lpass_ssr_resp_msg_v01 {
  1397. struct qmi_response_type_v01 resp;
  1398. };
  1399. #define WLFW_LPASS_SSR_RESP_MSG_V01_MAX_MSG_LEN 7
  1400. extern struct qmi_elem_info wlfw_lpass_ssr_resp_msg_v01_ei[];
  1401. #endif