swr-mstr-ctrl.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/of.h>
  18. #include <linux/debugfs.h>
  19. #include <linux/uaccess.h>
  20. #include <soc/soundwire.h>
  21. #include <soc/swr-common.h>
  22. #include <linux/regmap.h>
  23. #include <dsp/msm-audio-event-notify.h>
  24. #include "swrm_registers.h"
  25. #include "swr-mstr-ctrl.h"
  26. #include "swrm_port_config.h"
  27. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  28. #define SWRM_SYS_SUSPEND_WAIT 1
  29. #define SWR_BROADCAST_CMD_ID 0x0F
  30. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  31. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  32. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  33. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  34. #define SWR_INVALID_PARAM 0xFF
  35. #define SWR_HSTOP_MAX_VAL 0xF
  36. #define SWR_HSTART_MIN_VAL 0x0
  37. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  38. /* pm runtime auto suspend timer in msecs */
  39. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  40. module_param(auto_suspend_timer, int, 0664);
  41. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  42. enum {
  43. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  44. SWR_ATTACHED_OK, /* Device is attached */
  45. SWR_ALERT, /* Device alters master for any interrupts */
  46. SWR_RESERVED, /* Reserved */
  47. };
  48. enum {
  49. MASTER_ID_WSA = 1,
  50. MASTER_ID_RX,
  51. MASTER_ID_TX
  52. };
  53. enum {
  54. ENABLE_PENDING,
  55. DISABLE_PENDING
  56. };
  57. #define TRUE 1
  58. #define FALSE 0
  59. #define SWRM_MAX_PORT_REG 120
  60. #define SWRM_MAX_INIT_REG 11
  61. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  62. #define SWR_MSTR_START_REG_ADDR 0x00
  63. #define SWR_MSTR_MAX_BUF_LEN 32
  64. #define BYTES_PER_LINE 12
  65. #define SWR_MSTR_RD_BUF_LEN 8
  66. #define SWR_MSTR_WR_BUF_LEN 32
  67. #define MAX_FIFO_RD_FAIL_RETRY 3
  68. static struct swr_mstr_ctrl *dbgswrm;
  69. static struct dentry *debugfs_swrm_dent;
  70. static struct dentry *debugfs_peek;
  71. static struct dentry *debugfs_poke;
  72. static struct dentry *debugfs_reg_dump;
  73. static unsigned int read_data;
  74. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  75. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  76. static bool swrm_is_msm_variant(int val)
  77. {
  78. return (val == SWRM_VERSION_1_3);
  79. }
  80. static int swrm_debug_open(struct inode *inode, struct file *file)
  81. {
  82. file->private_data = inode->i_private;
  83. return 0;
  84. }
  85. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  86. {
  87. char *token;
  88. int base, cnt;
  89. token = strsep(&buf, " ");
  90. for (cnt = 0; cnt < num_of_par; cnt++) {
  91. if (token) {
  92. if ((token[1] == 'x') || (token[1] == 'X'))
  93. base = 16;
  94. else
  95. base = 10;
  96. if (kstrtou32(token, base, &param1[cnt]) != 0)
  97. return -EINVAL;
  98. token = strsep(&buf, " ");
  99. } else
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  105. loff_t *ppos)
  106. {
  107. int i, reg_val, len;
  108. ssize_t total = 0;
  109. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  110. if (!ubuf || !ppos)
  111. return 0;
  112. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  113. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  114. reg_val = dbgswrm->read(dbgswrm->handle, i);
  115. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  116. if ((total + len) >= count - 1)
  117. break;
  118. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  119. pr_err("%s: fail to copy reg dump\n", __func__);
  120. total = -EFAULT;
  121. goto copy_err;
  122. }
  123. *ppos += len;
  124. total += len;
  125. }
  126. copy_err:
  127. return total;
  128. }
  129. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  130. size_t count, loff_t *ppos)
  131. {
  132. char lbuf[SWR_MSTR_RD_BUF_LEN];
  133. char *access_str;
  134. ssize_t ret_cnt;
  135. if (!count || !file || !ppos || !ubuf)
  136. return -EINVAL;
  137. access_str = file->private_data;
  138. if (*ppos < 0)
  139. return -EINVAL;
  140. if (!strcmp(access_str, "swrm_peek")) {
  141. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  142. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  143. strnlen(lbuf, 7));
  144. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  145. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  146. } else {
  147. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  148. ret_cnt = -EPERM;
  149. }
  150. return ret_cnt;
  151. }
  152. static ssize_t swrm_debug_write(struct file *filp,
  153. const char __user *ubuf, size_t cnt, loff_t *ppos)
  154. {
  155. char lbuf[SWR_MSTR_WR_BUF_LEN];
  156. int rc;
  157. u32 param[5];
  158. char *access_str;
  159. if (!filp || !ppos || !ubuf)
  160. return -EINVAL;
  161. access_str = filp->private_data;
  162. if (cnt > sizeof(lbuf) - 1)
  163. return -EINVAL;
  164. rc = copy_from_user(lbuf, ubuf, cnt);
  165. if (rc)
  166. return -EFAULT;
  167. lbuf[cnt] = '\0';
  168. if (!strcmp(access_str, "swrm_poke")) {
  169. /* write */
  170. rc = get_parameters(lbuf, param, 2);
  171. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  172. (param[1] <= 0xFFFFFFFF) &&
  173. (rc == 0))
  174. rc = dbgswrm->write(dbgswrm->handle, param[0],
  175. param[1]);
  176. else
  177. rc = -EINVAL;
  178. } else if (!strcmp(access_str, "swrm_peek")) {
  179. /* read */
  180. rc = get_parameters(lbuf, param, 1);
  181. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  182. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  183. else
  184. rc = -EINVAL;
  185. }
  186. if (rc == 0)
  187. rc = cnt;
  188. else
  189. pr_err("%s: rc = %d\n", __func__, rc);
  190. return rc;
  191. }
  192. static const struct file_operations swrm_debug_ops = {
  193. .open = swrm_debug_open,
  194. .write = swrm_debug_write,
  195. .read = swrm_debug_read,
  196. };
  197. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  198. {
  199. int ret = 0;
  200. if (!swrm->clk || !swrm->handle)
  201. return -EINVAL;
  202. mutex_lock(&swrm->clklock);
  203. if (enable) {
  204. if (!swrm->dev_up)
  205. goto exit;
  206. swrm->clk_ref_count++;
  207. if (swrm->clk_ref_count == 1) {
  208. ret = swrm->clk(swrm->handle, true);
  209. if (ret) {
  210. dev_err(swrm->dev,
  211. "%s: clock enable req failed",
  212. __func__);
  213. --swrm->clk_ref_count;
  214. }
  215. }
  216. } else if (--swrm->clk_ref_count == 0) {
  217. swrm->clk(swrm->handle, false);
  218. complete(&swrm->clk_off_complete);
  219. }
  220. if (swrm->clk_ref_count < 0) {
  221. pr_err("%s: swrm clk count mismatch\n", __func__);
  222. swrm->clk_ref_count = 0;
  223. }
  224. exit:
  225. mutex_unlock(&swrm->clklock);
  226. return ret;
  227. }
  228. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  229. u16 reg, u32 *value)
  230. {
  231. u32 temp = (u32)(*value);
  232. int ret = 0;
  233. mutex_lock(&swrm->devlock);
  234. if (!swrm->dev_up)
  235. goto err;
  236. ret = swrm_clk_request(swrm, TRUE);
  237. if (ret) {
  238. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  239. __func__);
  240. goto err;
  241. }
  242. iowrite32(temp, swrm->swrm_dig_base + reg);
  243. swrm_clk_request(swrm, FALSE);
  244. err:
  245. mutex_unlock(&swrm->devlock);
  246. return ret;
  247. }
  248. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  249. u16 reg, u32 *value)
  250. {
  251. u32 temp = 0;
  252. int ret = 0;
  253. mutex_lock(&swrm->devlock);
  254. if (!swrm->dev_up)
  255. goto err;
  256. ret = swrm_clk_request(swrm, TRUE);
  257. if (ret) {
  258. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  259. __func__);
  260. goto err;
  261. }
  262. temp = ioread32(swrm->swrm_dig_base + reg);
  263. *value = temp;
  264. swrm_clk_request(swrm, FALSE);
  265. err:
  266. mutex_unlock(&swrm->devlock);
  267. return ret;
  268. }
  269. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  270. {
  271. u32 val = 0;
  272. if (swrm->read)
  273. val = swrm->read(swrm->handle, reg_addr);
  274. else
  275. swrm_ahb_read(swrm, reg_addr, &val);
  276. return val;
  277. }
  278. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  279. {
  280. if (swrm->write)
  281. swrm->write(swrm->handle, reg_addr, val);
  282. else
  283. swrm_ahb_write(swrm, reg_addr, &val);
  284. }
  285. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  286. u32 *val, unsigned int length)
  287. {
  288. int i = 0;
  289. if (swrm->bulk_write)
  290. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  291. else {
  292. mutex_lock(&swrm->iolock);
  293. for (i = 0; i < length; i++) {
  294. /* wait for FIFO WR command to complete to avoid overflow */
  295. usleep_range(100, 105);
  296. swr_master_write(swrm, reg_addr[i], val[i]);
  297. }
  298. mutex_unlock(&swrm->iolock);
  299. }
  300. return 0;
  301. }
  302. static bool swrm_is_port_en(struct swr_master *mstr)
  303. {
  304. return !!(mstr->num_port);
  305. }
  306. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  307. struct port_params *params)
  308. {
  309. u8 i;
  310. struct port_params *config = params;
  311. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  312. /* wsa uses single frame structure for all configurations */
  313. if (!swrm->mport_cfg[i].port_en)
  314. continue;
  315. swrm->mport_cfg[i].sinterval = config[i].si;
  316. swrm->mport_cfg[i].offset1 = config[i].off1;
  317. swrm->mport_cfg[i].offset2 = config[i].off2;
  318. swrm->mport_cfg[i].hstart = config[i].hstart;
  319. swrm->mport_cfg[i].hstop = config[i].hstop;
  320. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  321. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  322. swrm->mport_cfg[i].word_length = config[i].wd_len;
  323. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  324. }
  325. }
  326. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  327. {
  328. struct port_params *params;
  329. switch (swrm->master_id) {
  330. case MASTER_ID_WSA:
  331. params = wsa_frame_superset;
  332. break;
  333. case MASTER_ID_RX:
  334. /* Two RX tables for dsd and without dsd enabled */
  335. if (swrm->mport_cfg[4].port_en)
  336. params = rx_frame_params_dsd;
  337. else
  338. params = rx_frame_params;
  339. break;
  340. case MASTER_ID_TX:
  341. params = tx_frame_params_superset;
  342. break;
  343. default: /* MASTER_GENERIC*/
  344. /* computer generic frame parameters */
  345. return -EINVAL;
  346. }
  347. copy_port_tables(swrm, params);
  348. return 0;
  349. }
  350. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  351. u8 *mstr_ch_mask, u8 mstr_prt_type,
  352. u8 slv_port_id)
  353. {
  354. int i, j;
  355. *mstr_port_id = 0;
  356. for (i = 1; i <= swrm->num_ports; i++) {
  357. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  358. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  359. goto found;
  360. }
  361. }
  362. found:
  363. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  364. dev_err(swrm->dev, "%s: port type not supported by master\n",
  365. __func__);
  366. return -EINVAL;
  367. }
  368. /* id 0 corresponds to master port 1 */
  369. *mstr_port_id = i - 1;
  370. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  371. return 0;
  372. }
  373. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  374. u8 dev_addr, u16 reg_addr)
  375. {
  376. u32 val;
  377. u8 id = *cmd_id;
  378. if (id != SWR_BROADCAST_CMD_ID) {
  379. if (id < 14)
  380. id += 1;
  381. else
  382. id = 0;
  383. *cmd_id = id;
  384. }
  385. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  386. return val;
  387. }
  388. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  389. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  390. u32 len)
  391. {
  392. u32 val;
  393. u32 retry_attempt = 0;
  394. mutex_lock(&swrm->iolock);
  395. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  396. /* wait for FIFO RD to complete to avoid overflow */
  397. usleep_range(100, 105);
  398. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  399. /* wait for FIFO RD CMD complete to avoid overflow */
  400. usleep_range(250, 255);
  401. retry_read:
  402. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  403. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  404. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  405. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  406. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  407. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  408. /* wait 500 us before retry on fifo read failure */
  409. usleep_range(500, 505);
  410. retry_attempt++;
  411. goto retry_read;
  412. } else {
  413. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  414. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  415. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  416. dev_addr, *cmd_data);
  417. dev_err_ratelimited(swrm->dev,
  418. "%s: failed to read fifo\n", __func__);
  419. }
  420. }
  421. mutex_unlock(&swrm->iolock);
  422. return 0;
  423. }
  424. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  425. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  426. {
  427. u32 val;
  428. int ret = 0;
  429. mutex_lock(&swrm->iolock);
  430. if (!cmd_id)
  431. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  432. dev_addr, reg_addr);
  433. else
  434. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  435. dev_addr, reg_addr);
  436. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  437. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  438. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  439. /* wait for FIFO WR command to complete to avoid overflow */
  440. usleep_range(250, 255);
  441. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  442. if (cmd_id == 0xF) {
  443. /*
  444. * sleep for 10ms for MSM soundwire variant to allow broadcast
  445. * command to complete.
  446. */
  447. if (swrm_is_msm_variant(swrm->version))
  448. usleep_range(10000, 10100);
  449. else
  450. wait_for_completion_timeout(&swrm->broadcast,
  451. (2 * HZ/10));
  452. }
  453. mutex_unlock(&swrm->iolock);
  454. return ret;
  455. }
  456. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  457. void *buf, u32 len)
  458. {
  459. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  460. int ret = 0;
  461. int val;
  462. u8 *reg_val = (u8 *)buf;
  463. if (!swrm) {
  464. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  465. return -EINVAL;
  466. }
  467. if (!dev_num) {
  468. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  469. return -EINVAL;
  470. }
  471. mutex_lock(&swrm->devlock);
  472. if (!swrm->dev_up) {
  473. mutex_unlock(&swrm->devlock);
  474. return 0;
  475. }
  476. mutex_unlock(&swrm->devlock);
  477. pm_runtime_get_sync(swrm->dev);
  478. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  479. if (!ret)
  480. *reg_val = (u8)val;
  481. pm_runtime_put_autosuspend(swrm->dev);
  482. pm_runtime_mark_last_busy(swrm->dev);
  483. return ret;
  484. }
  485. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  486. const void *buf)
  487. {
  488. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  489. int ret = 0;
  490. u8 reg_val = *(u8 *)buf;
  491. if (!swrm) {
  492. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  493. return -EINVAL;
  494. }
  495. if (!dev_num) {
  496. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  497. return -EINVAL;
  498. }
  499. mutex_lock(&swrm->devlock);
  500. if (!swrm->dev_up) {
  501. mutex_unlock(&swrm->devlock);
  502. return 0;
  503. }
  504. mutex_unlock(&swrm->devlock);
  505. pm_runtime_get_sync(swrm->dev);
  506. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  507. pm_runtime_put_autosuspend(swrm->dev);
  508. pm_runtime_mark_last_busy(swrm->dev);
  509. return ret;
  510. }
  511. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  512. const void *buf, size_t len)
  513. {
  514. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  515. int ret = 0;
  516. int i;
  517. u32 *val;
  518. u32 *swr_fifo_reg;
  519. if (!swrm || !swrm->handle) {
  520. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  521. return -EINVAL;
  522. }
  523. if (len <= 0)
  524. return -EINVAL;
  525. mutex_lock(&swrm->devlock);
  526. if (!swrm->dev_up) {
  527. mutex_unlock(&swrm->devlock);
  528. return 0;
  529. }
  530. mutex_unlock(&swrm->devlock);
  531. pm_runtime_get_sync(swrm->dev);
  532. if (dev_num) {
  533. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  534. if (!swr_fifo_reg) {
  535. ret = -ENOMEM;
  536. goto err;
  537. }
  538. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  539. if (!val) {
  540. ret = -ENOMEM;
  541. goto mem_fail;
  542. }
  543. for (i = 0; i < len; i++) {
  544. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  545. ((u8 *)buf)[i],
  546. dev_num,
  547. ((u16 *)reg)[i]);
  548. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  549. }
  550. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  551. if (ret) {
  552. dev_err(&master->dev, "%s: bulk write failed\n",
  553. __func__);
  554. ret = -EINVAL;
  555. }
  556. } else {
  557. dev_err(&master->dev,
  558. "%s: No support of Bulk write for master regs\n",
  559. __func__);
  560. ret = -EINVAL;
  561. goto err;
  562. }
  563. kfree(val);
  564. mem_fail:
  565. kfree(swr_fifo_reg);
  566. err:
  567. pm_runtime_put_autosuspend(swrm->dev);
  568. pm_runtime_mark_last_busy(swrm->dev);
  569. return ret;
  570. }
  571. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  572. {
  573. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  574. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  575. }
  576. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  577. u8 row, u8 col)
  578. {
  579. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  580. SWRS_SCP_FRAME_CTRL_BANK(bank));
  581. }
  582. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  583. u8 slv_port, u8 dev_num)
  584. {
  585. struct swr_port_info *port_req = NULL;
  586. list_for_each_entry(port_req, &mport->port_req_list, list) {
  587. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  588. if ((port_req->slave_port_id == slv_port)
  589. && (port_req->dev_num == dev_num))
  590. return port_req;
  591. }
  592. return NULL;
  593. }
  594. static bool swrm_remove_from_group(struct swr_master *master)
  595. {
  596. struct swr_device *swr_dev;
  597. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  598. bool is_removed = false;
  599. if (!swrm)
  600. goto end;
  601. mutex_lock(&swrm->mlock);
  602. if ((swrm->num_rx_chs > 1) &&
  603. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  604. list_for_each_entry(swr_dev, &master->devices,
  605. dev_list) {
  606. swr_dev->group_id = SWR_GROUP_NONE;
  607. master->gr_sid = 0;
  608. }
  609. is_removed = true;
  610. }
  611. mutex_unlock(&swrm->mlock);
  612. end:
  613. return is_removed;
  614. }
  615. static void swrm_disable_ports(struct swr_master *master,
  616. u8 bank)
  617. {
  618. u32 value;
  619. struct swr_port_info *port_req;
  620. int i;
  621. struct swrm_mports *mport;
  622. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  623. if (!swrm) {
  624. pr_err("%s: swrm is null\n", __func__);
  625. return;
  626. }
  627. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  628. master->num_port);
  629. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  630. mport = &(swrm->mport_cfg[i]);
  631. if (!mport->port_en)
  632. continue;
  633. list_for_each_entry(port_req, &mport->port_req_list, list) {
  634. /* skip ports with no change req's*/
  635. if (port_req->req_ch == port_req->ch_en)
  636. continue;
  637. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  638. port_req->dev_num, 0x00,
  639. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  640. bank));
  641. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  642. __func__, i,
  643. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  644. }
  645. value = ((mport->req_ch)
  646. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  647. value |= ((mport->offset2)
  648. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  649. value |= ((mport->offset1)
  650. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  651. value |= mport->sinterval;
  652. swr_master_write(swrm,
  653. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  654. value);
  655. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  656. __func__, i,
  657. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  658. }
  659. }
  660. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  661. {
  662. struct swr_port_info *port_req, *next;
  663. int i;
  664. struct swrm_mports *mport;
  665. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  666. if (!swrm) {
  667. pr_err("%s: swrm is null\n", __func__);
  668. return;
  669. }
  670. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  671. master->num_port);
  672. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  673. mport = &(swrm->mport_cfg[i]);
  674. list_for_each_entry_safe(port_req, next,
  675. &mport->port_req_list, list) {
  676. /* skip ports without new ch req */
  677. if (port_req->ch_en == port_req->req_ch)
  678. continue;
  679. /* remove new ch req's*/
  680. port_req->ch_en = port_req->req_ch;
  681. /* If no streams enabled on port, remove the port req */
  682. if (port_req->ch_en == 0) {
  683. list_del(&port_req->list);
  684. kfree(port_req);
  685. }
  686. }
  687. /* remove new ch req's on mport*/
  688. mport->ch_en = mport->req_ch;
  689. if (!(mport->ch_en)) {
  690. mport->port_en = false;
  691. master->port_en_mask &= ~i;
  692. }
  693. }
  694. }
  695. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  696. {
  697. u32 value, slv_id;
  698. struct swr_port_info *port_req;
  699. int i;
  700. struct swrm_mports *mport;
  701. u32 reg[SWRM_MAX_PORT_REG];
  702. u32 val[SWRM_MAX_PORT_REG];
  703. int len = 0;
  704. u8 hparams;
  705. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  706. if (!swrm) {
  707. pr_err("%s: swrm is null\n", __func__);
  708. return;
  709. }
  710. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  711. master->num_port);
  712. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  713. mport = &(swrm->mport_cfg[i]);
  714. if (!mport->port_en)
  715. continue;
  716. list_for_each_entry(port_req, &mport->port_req_list, list) {
  717. slv_id = port_req->slave_port_id;
  718. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  719. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  720. port_req->dev_num, 0x00,
  721. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  722. bank));
  723. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  724. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  725. port_req->dev_num, 0x00,
  726. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  727. bank));
  728. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  729. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  730. port_req->dev_num, 0x00,
  731. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  732. bank));
  733. if (mport->offset2 != SWR_INVALID_PARAM) {
  734. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  735. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  736. port_req->dev_num, 0x00,
  737. SWRS_DP_OFFSET_CONTROL_2_BANK(
  738. slv_id, bank));
  739. }
  740. if (mport->hstart != SWR_INVALID_PARAM
  741. && mport->hstop != SWR_INVALID_PARAM) {
  742. hparams = (mport->hstart << 4) | mport->hstop;
  743. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  744. val[len++] = SWR_REG_VAL_PACK(hparams,
  745. port_req->dev_num, 0x00,
  746. SWRS_DP_HCONTROL_BANK(slv_id,
  747. bank));
  748. }
  749. if (mport->word_length != SWR_INVALID_PARAM) {
  750. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  751. val[len++] =
  752. SWR_REG_VAL_PACK(mport->word_length,
  753. port_req->dev_num, 0x00,
  754. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  755. }
  756. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  757. && swrm->master_id != MASTER_ID_WSA) {
  758. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  759. val[len++] =
  760. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  761. port_req->dev_num, 0x00,
  762. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  763. bank));
  764. }
  765. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  766. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  767. val[len++] =
  768. SWR_REG_VAL_PACK(mport->blk_grp_count,
  769. port_req->dev_num, 0x00,
  770. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  771. bank));
  772. }
  773. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  774. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  775. val[len++] =
  776. SWR_REG_VAL_PACK(mport->lane_ctrl,
  777. port_req->dev_num, 0x00,
  778. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  779. bank));
  780. }
  781. port_req->ch_en = port_req->req_ch;
  782. }
  783. value = ((mport->req_ch)
  784. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  785. if (mport->offset2 != SWR_INVALID_PARAM)
  786. value |= ((mport->offset2)
  787. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  788. value |= ((mport->offset1)
  789. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  790. value |= mport->sinterval;
  791. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  792. val[len++] = value;
  793. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  794. __func__, i,
  795. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  796. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  797. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  798. val[len++] = mport->lane_ctrl;
  799. }
  800. if (mport->word_length != SWR_INVALID_PARAM) {
  801. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  802. val[len++] = mport->word_length;
  803. }
  804. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  805. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  806. val[len++] = mport->blk_grp_count;
  807. }
  808. if (mport->hstart != SWR_INVALID_PARAM
  809. && mport->hstop != SWR_INVALID_PARAM) {
  810. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  811. hparams = (mport->hstop << 4) | mport->hstart;
  812. val[len++] = hparams;
  813. } else {
  814. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  815. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  816. val[len++] = hparams;
  817. }
  818. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  819. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  820. val[len++] = mport->blk_pack_mode;
  821. }
  822. mport->ch_en = mport->req_ch;
  823. }
  824. swr_master_bulk_write(swrm, reg, val, len);
  825. }
  826. static void swrm_apply_port_config(struct swr_master *master)
  827. {
  828. u8 bank;
  829. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  830. if (!swrm) {
  831. pr_err("%s: Invalid handle to swr controller\n",
  832. __func__);
  833. return;
  834. }
  835. bank = get_inactive_bank_num(swrm);
  836. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  837. __func__, bank, master->num_port);
  838. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  839. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  840. swrm_copy_data_port_config(master, bank);
  841. }
  842. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  843. {
  844. u8 bank;
  845. u32 value, n_row, n_col;
  846. int ret;
  847. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  848. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  849. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  850. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  851. u8 inactive_bank;
  852. if (!swrm) {
  853. pr_err("%s: swrm is null\n", __func__);
  854. return -EFAULT;
  855. }
  856. mutex_lock(&swrm->mlock);
  857. bank = get_inactive_bank_num(swrm);
  858. if (enable) {
  859. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  860. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  861. __func__);
  862. goto exit;
  863. }
  864. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  865. ret = swrm_get_port_config(swrm);
  866. if (ret) {
  867. /* cannot accommodate ports */
  868. swrm_cleanup_disabled_port_reqs(master);
  869. mutex_unlock(&swrm->mlock);
  870. return -EINVAL;
  871. }
  872. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  873. SWRM_INTERRUPT_STATUS_MASK);
  874. /* apply the new port config*/
  875. swrm_apply_port_config(master);
  876. } else {
  877. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  878. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  879. __func__);
  880. goto exit;
  881. }
  882. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  883. swrm_disable_ports(master, bank);
  884. }
  885. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  886. __func__, enable, swrm->num_cfg_devs);
  887. if (enable) {
  888. /* set col = 16 */
  889. n_col = SWR_MAX_COL;
  890. } else {
  891. /*
  892. * Do not change to col = 2 if there are still active ports
  893. */
  894. if (!master->num_port)
  895. n_col = SWR_MIN_COL;
  896. else
  897. n_col = SWR_MAX_COL;
  898. }
  899. /* Use default 50 * x, frame shape. Change based on mclk */
  900. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  901. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  902. n_col ? 16 : 2);
  903. n_row = SWR_ROW_64;
  904. } else {
  905. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  906. n_col ? 16 : 2);
  907. n_row = SWR_ROW_50;
  908. }
  909. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  910. value &= (~mask);
  911. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  912. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  913. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  914. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  915. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  916. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  917. enable_bank_switch(swrm, bank, n_row, n_col);
  918. inactive_bank = bank ? 0 : 1;
  919. if (enable)
  920. swrm_copy_data_port_config(master, inactive_bank);
  921. else {
  922. swrm_disable_ports(master, inactive_bank);
  923. swrm_cleanup_disabled_port_reqs(master);
  924. }
  925. if (!swrm_is_port_en(master)) {
  926. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  927. __func__);
  928. pm_runtime_mark_last_busy(swrm->dev);
  929. pm_runtime_put_autosuspend(swrm->dev);
  930. }
  931. exit:
  932. mutex_unlock(&swrm->mlock);
  933. return 0;
  934. }
  935. static int swrm_connect_port(struct swr_master *master,
  936. struct swr_params *portinfo)
  937. {
  938. int i;
  939. struct swr_port_info *port_req;
  940. int ret = 0;
  941. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  942. struct swrm_mports *mport;
  943. u8 mstr_port_id, mstr_ch_msk;
  944. dev_dbg(&master->dev, "%s: enter\n", __func__);
  945. if (!portinfo)
  946. return -EINVAL;
  947. if (!swrm) {
  948. dev_err(&master->dev,
  949. "%s: Invalid handle to swr controller\n",
  950. __func__);
  951. return -EINVAL;
  952. }
  953. mutex_lock(&swrm->mlock);
  954. mutex_lock(&swrm->devlock);
  955. if (!swrm->dev_up) {
  956. mutex_unlock(&swrm->devlock);
  957. mutex_unlock(&swrm->mlock);
  958. return -EINVAL;
  959. }
  960. mutex_unlock(&swrm->devlock);
  961. if (!swrm_is_port_en(master))
  962. pm_runtime_get_sync(swrm->dev);
  963. for (i = 0; i < portinfo->num_port; i++) {
  964. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  965. portinfo->port_type[i],
  966. portinfo->port_id[i]);
  967. if (ret) {
  968. dev_err(&master->dev,
  969. "%s: mstr portid for slv port %d not found\n",
  970. __func__, portinfo->port_id[i]);
  971. goto port_fail;
  972. }
  973. mport = &(swrm->mport_cfg[mstr_port_id]);
  974. /* get port req */
  975. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  976. portinfo->dev_num);
  977. if (!port_req) {
  978. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  979. __func__, portinfo->port_id[i],
  980. portinfo->dev_num);
  981. port_req = kzalloc(sizeof(struct swr_port_info),
  982. GFP_KERNEL);
  983. if (!port_req) {
  984. ret = -ENOMEM;
  985. goto mem_fail;
  986. }
  987. port_req->dev_num = portinfo->dev_num;
  988. port_req->slave_port_id = portinfo->port_id[i];
  989. port_req->num_ch = portinfo->num_ch[i];
  990. port_req->ch_rate = portinfo->ch_rate[i];
  991. port_req->ch_en = 0;
  992. port_req->master_port_id = mstr_port_id;
  993. list_add(&port_req->list, &mport->port_req_list);
  994. }
  995. port_req->req_ch |= portinfo->ch_en[i];
  996. dev_dbg(&master->dev,
  997. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  998. __func__, port_req->master_port_id,
  999. port_req->slave_port_id, port_req->ch_rate,
  1000. port_req->num_ch);
  1001. /* Put the port req on master port */
  1002. mport = &(swrm->mport_cfg[mstr_port_id]);
  1003. mport->port_en = true;
  1004. mport->req_ch |= mstr_ch_msk;
  1005. master->port_en_mask |= (1 << mstr_port_id);
  1006. }
  1007. master->num_port += portinfo->num_port;
  1008. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1009. swr_port_response(master, portinfo->tid);
  1010. mutex_unlock(&swrm->mlock);
  1011. return 0;
  1012. port_fail:
  1013. mem_fail:
  1014. /* cleanup port reqs in error condition */
  1015. swrm_cleanup_disabled_port_reqs(master);
  1016. mutex_unlock(&swrm->mlock);
  1017. return ret;
  1018. }
  1019. static int swrm_disconnect_port(struct swr_master *master,
  1020. struct swr_params *portinfo)
  1021. {
  1022. int i, ret = 0;
  1023. struct swr_port_info *port_req;
  1024. struct swrm_mports *mport;
  1025. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1026. u8 mstr_port_id, mstr_ch_mask;
  1027. if (!swrm) {
  1028. dev_err(&master->dev,
  1029. "%s: Invalid handle to swr controller\n",
  1030. __func__);
  1031. return -EINVAL;
  1032. }
  1033. if (!portinfo) {
  1034. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1035. return -EINVAL;
  1036. }
  1037. mutex_lock(&swrm->mlock);
  1038. for (i = 0; i < portinfo->num_port; i++) {
  1039. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1040. portinfo->port_type[i], portinfo->port_id[i]);
  1041. if (ret) {
  1042. dev_err(&master->dev,
  1043. "%s: mstr portid for slv port %d not found\n",
  1044. __func__, portinfo->port_id[i]);
  1045. mutex_unlock(&swrm->mlock);
  1046. return -EINVAL;
  1047. }
  1048. mport = &(swrm->mport_cfg[mstr_port_id]);
  1049. /* get port req */
  1050. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1051. portinfo->dev_num);
  1052. if (!port_req) {
  1053. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1054. __func__, portinfo->port_id[i]);
  1055. mutex_unlock(&swrm->mlock);
  1056. return -EINVAL;
  1057. }
  1058. port_req->req_ch &= ~portinfo->ch_en[i];
  1059. mport->req_ch &= ~mstr_ch_mask;
  1060. }
  1061. master->num_port -= portinfo->num_port;
  1062. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1063. swr_port_response(master, portinfo->tid);
  1064. mutex_unlock(&swrm->mlock);
  1065. return 0;
  1066. }
  1067. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1068. int status, u8 *devnum)
  1069. {
  1070. int i;
  1071. bool found = false;
  1072. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1073. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1074. *devnum = i;
  1075. found = true;
  1076. break;
  1077. }
  1078. status >>= 2;
  1079. }
  1080. if (found)
  1081. return 0;
  1082. else
  1083. return -EINVAL;
  1084. }
  1085. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1086. int status, u8 *devnum)
  1087. {
  1088. int i;
  1089. int new_sts = status;
  1090. int ret = SWR_NOT_PRESENT;
  1091. if (status != swrm->slave_status) {
  1092. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1093. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1094. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1095. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1096. *devnum = i;
  1097. break;
  1098. }
  1099. status >>= 2;
  1100. swrm->slave_status >>= 2;
  1101. }
  1102. swrm->slave_status = new_sts;
  1103. }
  1104. return ret;
  1105. }
  1106. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1107. {
  1108. struct swr_mstr_ctrl *swrm = dev;
  1109. u32 value, intr_sts, intr_sts_masked;
  1110. u32 temp = 0;
  1111. u32 status, chg_sts, i;
  1112. u8 devnum = 0;
  1113. int ret = IRQ_HANDLED;
  1114. struct swr_device *swr_dev;
  1115. struct swr_master *mstr = &swrm->master;
  1116. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1117. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1118. return IRQ_NONE;
  1119. }
  1120. mutex_lock(&swrm->reslock);
  1121. swrm_clk_request(swrm, true);
  1122. mutex_unlock(&swrm->reslock);
  1123. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1124. intr_sts_masked = intr_sts & swrm->intr_mask;
  1125. handle_irq:
  1126. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1127. value = intr_sts_masked & (1 << i);
  1128. if (!value)
  1129. continue;
  1130. switch (value) {
  1131. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1132. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1133. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1134. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1135. if (ret) {
  1136. dev_err_ratelimited(swrm->dev,
  1137. "no slave alert found.spurious interrupt\n");
  1138. break;
  1139. }
  1140. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1141. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1142. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1143. SWRS_SCP_INT_STATUS_CLEAR_1);
  1144. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1145. SWRS_SCP_INT_STATUS_CLEAR_1);
  1146. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1147. if (swr_dev->dev_num != devnum)
  1148. continue;
  1149. if (swr_dev->slave_irq) {
  1150. do {
  1151. handle_nested_irq(
  1152. irq_find_mapping(
  1153. swr_dev->slave_irq, 0));
  1154. } while (swr_dev->slave_irq_pending);
  1155. }
  1156. }
  1157. break;
  1158. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1159. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1160. break;
  1161. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1162. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1163. if (status == swrm->slave_status) {
  1164. dev_dbg(swrm->dev,
  1165. "%s: No change in slave status: %d\n",
  1166. __func__, status);
  1167. break;
  1168. }
  1169. chg_sts = swrm_check_slave_change_status(swrm, status,
  1170. &devnum);
  1171. switch (chg_sts) {
  1172. case SWR_NOT_PRESENT:
  1173. dev_dbg(swrm->dev, "device %d got detached\n",
  1174. devnum);
  1175. break;
  1176. case SWR_ATTACHED_OK:
  1177. dev_dbg(swrm->dev, "device %d got attached\n",
  1178. devnum);
  1179. /* enable host irq from slave device*/
  1180. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1181. SWRS_SCP_INT_STATUS_CLEAR_1);
  1182. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1183. SWRS_SCP_INT_STATUS_MASK_1);
  1184. break;
  1185. case SWR_ALERT:
  1186. dev_dbg(swrm->dev,
  1187. "device %d has pending interrupt\n",
  1188. devnum);
  1189. break;
  1190. }
  1191. break;
  1192. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1193. dev_err_ratelimited(swrm->dev,
  1194. "SWR bus clsh detected\n");
  1195. break;
  1196. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1197. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1198. break;
  1199. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1200. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1201. break;
  1202. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1203. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1204. break;
  1205. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1206. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1207. dev_err_ratelimited(swrm->dev,
  1208. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1209. value);
  1210. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1211. break;
  1212. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1213. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1214. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1215. swr_master_write(swrm,
  1216. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1217. break;
  1218. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1219. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1220. swrm->intr_mask &=
  1221. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1222. swr_master_write(swrm,
  1223. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1224. break;
  1225. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1226. complete(&swrm->broadcast);
  1227. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1228. break;
  1229. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1230. break;
  1231. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1232. break;
  1233. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1234. break;
  1235. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1236. complete(&swrm->reset);
  1237. break;
  1238. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1239. break;
  1240. default:
  1241. dev_err_ratelimited(swrm->dev,
  1242. "SWR unknown interrupt\n");
  1243. ret = IRQ_NONE;
  1244. break;
  1245. }
  1246. }
  1247. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1248. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1249. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1250. intr_sts_masked = intr_sts & swrm->intr_mask;
  1251. if (intr_sts_masked) {
  1252. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1253. goto handle_irq;
  1254. }
  1255. mutex_lock(&swrm->reslock);
  1256. swrm_clk_request(swrm, false);
  1257. mutex_unlock(&swrm->reslock);
  1258. swrm_unlock_sleep(swrm);
  1259. return ret;
  1260. }
  1261. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1262. {
  1263. struct swr_mstr_ctrl *swrm = dev;
  1264. int ret = IRQ_HANDLED;
  1265. if (!swrm || !(swrm->dev)) {
  1266. pr_err("%s: swrm or dev is null\n", __func__);
  1267. return IRQ_NONE;
  1268. }
  1269. mutex_lock(&swrm->devlock);
  1270. if (!swrm->dev_up) {
  1271. if (swrm->wake_irq > 0)
  1272. disable_irq_nosync(swrm->wake_irq);
  1273. mutex_unlock(&swrm->devlock);
  1274. return ret;
  1275. }
  1276. mutex_unlock(&swrm->devlock);
  1277. if (swrm->wake_irq > 0)
  1278. disable_irq_nosync(swrm->wake_irq);
  1279. pm_runtime_get_sync(swrm->dev);
  1280. pm_runtime_mark_last_busy(swrm->dev);
  1281. pm_runtime_put_autosuspend(swrm->dev);
  1282. return ret;
  1283. }
  1284. static void swrm_wakeup_work(struct work_struct *work)
  1285. {
  1286. struct swr_mstr_ctrl *swrm;
  1287. swrm = container_of(work, struct swr_mstr_ctrl,
  1288. wakeup_work);
  1289. if (!swrm || !(swrm->dev)) {
  1290. pr_err("%s: swrm or dev is null\n", __func__);
  1291. return;
  1292. }
  1293. mutex_lock(&swrm->devlock);
  1294. if (!swrm->dev_up) {
  1295. mutex_unlock(&swrm->devlock);
  1296. goto exit;
  1297. }
  1298. mutex_unlock(&swrm->devlock);
  1299. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1300. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1301. goto exit;
  1302. }
  1303. pm_runtime_get_sync(swrm->dev);
  1304. pm_runtime_mark_last_busy(swrm->dev);
  1305. pm_runtime_put_autosuspend(swrm->dev);
  1306. swrm_unlock_sleep(swrm);
  1307. exit:
  1308. pm_relax(swrm->dev);
  1309. }
  1310. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1311. {
  1312. u32 val;
  1313. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1314. val = (swrm->slave_status >> (devnum * 2));
  1315. val &= SWRM_MCP_SLV_STATUS_MASK;
  1316. return val;
  1317. }
  1318. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1319. u8 *dev_num)
  1320. {
  1321. int i;
  1322. u64 id = 0;
  1323. int ret = -EINVAL;
  1324. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1325. struct swr_device *swr_dev;
  1326. u32 num_dev = 0;
  1327. if (!swrm) {
  1328. pr_err("%s: Invalid handle to swr controller\n",
  1329. __func__);
  1330. return ret;
  1331. }
  1332. if (swrm->num_dev)
  1333. num_dev = swrm->num_dev;
  1334. else
  1335. num_dev = mstr->num_dev;
  1336. mutex_lock(&swrm->devlock);
  1337. if (!swrm->dev_up) {
  1338. mutex_unlock(&swrm->devlock);
  1339. return ret;
  1340. }
  1341. mutex_unlock(&swrm->devlock);
  1342. pm_runtime_get_sync(swrm->dev);
  1343. for (i = 1; i < (num_dev + 1); i++) {
  1344. id = ((u64)(swr_master_read(swrm,
  1345. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1346. id |= swr_master_read(swrm,
  1347. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1348. /*
  1349. * As pm_runtime_get_sync() brings all slaves out of reset
  1350. * update logical device number for all slaves.
  1351. */
  1352. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1353. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1354. u32 status = swrm_get_device_status(swrm, i);
  1355. if ((status == 0x01) || (status == 0x02)) {
  1356. swr_dev->dev_num = i;
  1357. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1358. *dev_num = i;
  1359. ret = 0;
  1360. }
  1361. dev_dbg(swrm->dev,
  1362. "%s: devnum %d is assigned for dev addr %lx\n",
  1363. __func__, i, swr_dev->addr);
  1364. }
  1365. }
  1366. }
  1367. }
  1368. if (ret)
  1369. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1370. __func__, dev_id);
  1371. pm_runtime_mark_last_busy(swrm->dev);
  1372. pm_runtime_put_autosuspend(swrm->dev);
  1373. return ret;
  1374. }
  1375. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1376. {
  1377. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1378. if (!swrm) {
  1379. pr_err("%s: Invalid handle to swr controller\n",
  1380. __func__);
  1381. return;
  1382. }
  1383. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1384. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1385. return;
  1386. }
  1387. pm_runtime_get_sync(swrm->dev);
  1388. }
  1389. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1390. {
  1391. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1392. if (!swrm) {
  1393. pr_err("%s: Invalid handle to swr controller\n",
  1394. __func__);
  1395. return;
  1396. }
  1397. pm_runtime_mark_last_busy(swrm->dev);
  1398. pm_runtime_put_autosuspend(swrm->dev);
  1399. swrm_unlock_sleep(swrm);
  1400. }
  1401. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1402. {
  1403. int ret = 0;
  1404. u32 val;
  1405. u8 row_ctrl = SWR_ROW_50;
  1406. u8 col_ctrl = SWR_MIN_COL;
  1407. u8 ssp_period = 1;
  1408. u8 retry_cmd_num = 3;
  1409. u32 reg[SWRM_MAX_INIT_REG];
  1410. u32 value[SWRM_MAX_INIT_REG];
  1411. int len = 0;
  1412. /* Clear Rows and Cols */
  1413. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1414. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1415. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1416. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1417. value[len++] = val;
  1418. /* Set Auto enumeration flag */
  1419. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1420. value[len++] = 1;
  1421. /* Configure No pings */
  1422. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1423. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1424. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1425. reg[len] = SWRM_MCP_CFG_ADDR;
  1426. value[len++] = val;
  1427. /* Configure number of retries of a read/write cmd */
  1428. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1429. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1430. value[len++] = val;
  1431. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1432. value[len++] = 0x2;
  1433. /* Set IRQ to PULSE */
  1434. reg[len] = SWRM_COMP_CFG_ADDR;
  1435. value[len++] = 0x02;
  1436. reg[len] = SWRM_COMP_CFG_ADDR;
  1437. value[len++] = 0x03;
  1438. reg[len] = SWRM_INTERRUPT_CLEAR;
  1439. value[len++] = 0xFFFFFFFF;
  1440. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1441. /* Mask soundwire interrupts */
  1442. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1443. value[len++] = swrm->intr_mask;
  1444. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1445. value[len++] = swrm->intr_mask;
  1446. swr_master_bulk_write(swrm, reg, value, len);
  1447. return ret;
  1448. }
  1449. static int swrm_event_notify(struct notifier_block *self,
  1450. unsigned long action, void *data)
  1451. {
  1452. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1453. event_notifier);
  1454. if (!swrm || !(swrm->dev)) {
  1455. pr_err("%s: swrm or dev is NULL\n", __func__);
  1456. return -EINVAL;
  1457. }
  1458. switch (action) {
  1459. case MSM_AUD_DC_EVENT:
  1460. schedule_work(&(swrm->dc_presence_work));
  1461. break;
  1462. case SWR_WAKE_IRQ_EVENT:
  1463. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1464. swrm->ipc_wakeup_triggered = true;
  1465. pm_stay_awake(swrm->dev);
  1466. schedule_work(&swrm->wakeup_work);
  1467. }
  1468. break;
  1469. default:
  1470. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1471. __func__, action);
  1472. return -EINVAL;
  1473. }
  1474. return 0;
  1475. }
  1476. static void swrm_notify_work_fn(struct work_struct *work)
  1477. {
  1478. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1479. dc_presence_work);
  1480. if (!swrm || !swrm->pdev) {
  1481. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1482. return;
  1483. }
  1484. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1485. }
  1486. static int swrm_probe(struct platform_device *pdev)
  1487. {
  1488. struct swr_mstr_ctrl *swrm;
  1489. struct swr_ctrl_platform_data *pdata;
  1490. u32 i, num_ports, port_num, port_type, ch_mask;
  1491. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1492. int ret = 0;
  1493. /* Allocate soundwire master driver structure */
  1494. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1495. GFP_KERNEL);
  1496. if (!swrm) {
  1497. ret = -ENOMEM;
  1498. goto err_memory_fail;
  1499. }
  1500. swrm->pdev = pdev;
  1501. swrm->dev = &pdev->dev;
  1502. platform_set_drvdata(pdev, swrm);
  1503. swr_set_ctrl_data(&swrm->master, swrm);
  1504. pdata = dev_get_platdata(&pdev->dev);
  1505. if (!pdata) {
  1506. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1507. __func__);
  1508. ret = -EINVAL;
  1509. goto err_pdata_fail;
  1510. }
  1511. swrm->handle = (void *)pdata->handle;
  1512. if (!swrm->handle) {
  1513. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1514. __func__);
  1515. ret = -EINVAL;
  1516. goto err_pdata_fail;
  1517. }
  1518. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1519. &swrm->master_id);
  1520. if (ret) {
  1521. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1522. goto err_pdata_fail;
  1523. }
  1524. if (!(of_property_read_u32(pdev->dev.of_node,
  1525. "swrm-io-base", &swrm->swrm_base_reg)))
  1526. ret = of_property_read_u32(pdev->dev.of_node,
  1527. "swrm-io-base", &swrm->swrm_base_reg);
  1528. if (!swrm->swrm_base_reg) {
  1529. swrm->read = pdata->read;
  1530. if (!swrm->read) {
  1531. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1532. __func__);
  1533. ret = -EINVAL;
  1534. goto err_pdata_fail;
  1535. }
  1536. swrm->write = pdata->write;
  1537. if (!swrm->write) {
  1538. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1539. __func__);
  1540. ret = -EINVAL;
  1541. goto err_pdata_fail;
  1542. }
  1543. swrm->bulk_write = pdata->bulk_write;
  1544. if (!swrm->bulk_write) {
  1545. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1546. __func__);
  1547. ret = -EINVAL;
  1548. goto err_pdata_fail;
  1549. }
  1550. } else {
  1551. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1552. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1553. }
  1554. swrm->clk = pdata->clk;
  1555. if (!swrm->clk) {
  1556. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1557. __func__);
  1558. ret = -EINVAL;
  1559. goto err_pdata_fail;
  1560. }
  1561. if (of_property_read_u32(pdev->dev.of_node,
  1562. "qcom,swr-clock-stop-mode0",
  1563. &swrm->clk_stop_mode0_supp)) {
  1564. swrm->clk_stop_mode0_supp = FALSE;
  1565. }
  1566. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1567. &swrm->num_dev);
  1568. if (ret) {
  1569. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1570. __func__, "qcom,swr-num-dev");
  1571. } else {
  1572. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1573. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1574. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1575. ret = -EINVAL;
  1576. goto err_pdata_fail;
  1577. }
  1578. }
  1579. /* Parse soundwire port mapping */
  1580. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1581. &num_ports);
  1582. if (ret) {
  1583. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1584. goto err_pdata_fail;
  1585. }
  1586. swrm->num_ports = num_ports;
  1587. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1588. &map_size)) {
  1589. dev_err(swrm->dev, "missing port mapping\n");
  1590. goto err_pdata_fail;
  1591. }
  1592. map_length = map_size / (3 * sizeof(u32));
  1593. if (num_ports > SWR_MSTR_PORT_LEN) {
  1594. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1595. __func__);
  1596. ret = -EINVAL;
  1597. goto err_pdata_fail;
  1598. }
  1599. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1600. if (!temp) {
  1601. ret = -ENOMEM;
  1602. goto err_pdata_fail;
  1603. }
  1604. ret = of_property_read_u32_array(pdev->dev.of_node,
  1605. "qcom,swr-port-mapping", temp, 3 * map_length);
  1606. if (ret) {
  1607. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1608. __func__);
  1609. goto err_pdata_fail;
  1610. }
  1611. for (i = 0; i < map_length; i++) {
  1612. port_num = temp[3 * i];
  1613. port_type = temp[3 * i + 1];
  1614. ch_mask = temp[3 * i + 2];
  1615. if (port_num != old_port_num)
  1616. ch_iter = 0;
  1617. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1618. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1619. old_port_num = port_num;
  1620. }
  1621. devm_kfree(&pdev->dev, temp);
  1622. swrm->reg_irq = pdata->reg_irq;
  1623. swrm->master.read = swrm_read;
  1624. swrm->master.write = swrm_write;
  1625. swrm->master.bulk_write = swrm_bulk_write;
  1626. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1627. swrm->master.connect_port = swrm_connect_port;
  1628. swrm->master.disconnect_port = swrm_disconnect_port;
  1629. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1630. swrm->master.remove_from_group = swrm_remove_from_group;
  1631. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1632. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1633. swrm->master.dev.parent = &pdev->dev;
  1634. swrm->master.dev.of_node = pdev->dev.of_node;
  1635. swrm->master.num_port = 0;
  1636. swrm->rcmd_id = 0;
  1637. swrm->wcmd_id = 0;
  1638. swrm->slave_status = 0;
  1639. swrm->num_rx_chs = 0;
  1640. swrm->clk_ref_count = 0;
  1641. swrm->mclk_freq = MCLK_FREQ;
  1642. swrm->dev_up = true;
  1643. swrm->state = SWR_MSTR_UP;
  1644. swrm->ipc_wakeup = false;
  1645. swrm->ipc_wakeup_triggered = false;
  1646. init_completion(&swrm->reset);
  1647. init_completion(&swrm->broadcast);
  1648. init_completion(&swrm->clk_off_complete);
  1649. mutex_init(&swrm->mlock);
  1650. mutex_init(&swrm->reslock);
  1651. mutex_init(&swrm->force_down_lock);
  1652. mutex_init(&swrm->iolock);
  1653. mutex_init(&swrm->clklock);
  1654. mutex_init(&swrm->devlock);
  1655. mutex_init(&swrm->pm_lock);
  1656. swrm->wlock_holders = 0;
  1657. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1658. init_waitqueue_head(&swrm->pm_wq);
  1659. pm_qos_add_request(&swrm->pm_qos_req,
  1660. PM_QOS_CPU_DMA_LATENCY,
  1661. PM_QOS_DEFAULT_VALUE);
  1662. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1663. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1664. if (swrm->reg_irq) {
  1665. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1666. SWR_IRQ_REGISTER);
  1667. if (ret) {
  1668. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1669. __func__, ret);
  1670. goto err_irq_fail;
  1671. }
  1672. } else {
  1673. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1674. if (swrm->irq < 0) {
  1675. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1676. __func__, swrm->irq);
  1677. goto err_irq_fail;
  1678. }
  1679. ret = request_threaded_irq(swrm->irq, NULL,
  1680. swr_mstr_interrupt,
  1681. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1682. "swr_master_irq", swrm);
  1683. if (ret) {
  1684. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1685. __func__, ret);
  1686. goto err_irq_fail;
  1687. }
  1688. }
  1689. ret = swr_register_master(&swrm->master);
  1690. if (ret) {
  1691. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1692. goto err_mstr_fail;
  1693. }
  1694. /* Add devices registered with board-info as the
  1695. * controller will be up now
  1696. */
  1697. swr_master_add_boarddevices(&swrm->master);
  1698. mutex_lock(&swrm->mlock);
  1699. swrm_clk_request(swrm, true);
  1700. ret = swrm_master_init(swrm);
  1701. if (ret < 0) {
  1702. dev_err(&pdev->dev,
  1703. "%s: Error in master Initialization , err %d\n",
  1704. __func__, ret);
  1705. mutex_unlock(&swrm->mlock);
  1706. goto err_mstr_fail;
  1707. }
  1708. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1709. mutex_unlock(&swrm->mlock);
  1710. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1711. if (pdev->dev.of_node)
  1712. of_register_swr_devices(&swrm->master);
  1713. dbgswrm = swrm;
  1714. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1715. if (!IS_ERR(debugfs_swrm_dent)) {
  1716. debugfs_peek = debugfs_create_file("swrm_peek",
  1717. S_IFREG | 0444, debugfs_swrm_dent,
  1718. (void *) "swrm_peek", &swrm_debug_ops);
  1719. debugfs_poke = debugfs_create_file("swrm_poke",
  1720. S_IFREG | 0444, debugfs_swrm_dent,
  1721. (void *) "swrm_poke", &swrm_debug_ops);
  1722. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1723. S_IFREG | 0444, debugfs_swrm_dent,
  1724. (void *) "swrm_reg_dump",
  1725. &swrm_debug_ops);
  1726. }
  1727. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1728. pm_runtime_use_autosuspend(&pdev->dev);
  1729. pm_runtime_set_active(&pdev->dev);
  1730. pm_runtime_enable(&pdev->dev);
  1731. pm_runtime_mark_last_busy(&pdev->dev);
  1732. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1733. swrm->event_notifier.notifier_call = swrm_event_notify;
  1734. msm_aud_evt_register_client(&swrm->event_notifier);
  1735. return 0;
  1736. err_mstr_fail:
  1737. if (swrm->reg_irq)
  1738. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1739. swrm, SWR_IRQ_FREE);
  1740. else if (swrm->irq)
  1741. free_irq(swrm->irq, swrm);
  1742. err_irq_fail:
  1743. mutex_destroy(&swrm->mlock);
  1744. mutex_destroy(&swrm->reslock);
  1745. mutex_destroy(&swrm->force_down_lock);
  1746. mutex_destroy(&swrm->iolock);
  1747. mutex_destroy(&swrm->clklock);
  1748. mutex_destroy(&swrm->pm_lock);
  1749. pm_qos_remove_request(&swrm->pm_qos_req);
  1750. err_pdata_fail:
  1751. err_memory_fail:
  1752. return ret;
  1753. }
  1754. static int swrm_remove(struct platform_device *pdev)
  1755. {
  1756. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1757. if (swrm->reg_irq)
  1758. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1759. swrm, SWR_IRQ_FREE);
  1760. else if (swrm->irq)
  1761. free_irq(swrm->irq, swrm);
  1762. else if (swrm->wake_irq > 0)
  1763. free_irq(swrm->wake_irq, swrm);
  1764. cancel_work_sync(&swrm->wakeup_work);
  1765. pm_runtime_disable(&pdev->dev);
  1766. pm_runtime_set_suspended(&pdev->dev);
  1767. swr_unregister_master(&swrm->master);
  1768. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1769. mutex_destroy(&swrm->mlock);
  1770. mutex_destroy(&swrm->reslock);
  1771. mutex_destroy(&swrm->iolock);
  1772. mutex_destroy(&swrm->clklock);
  1773. mutex_destroy(&swrm->force_down_lock);
  1774. mutex_destroy(&swrm->pm_lock);
  1775. pm_qos_remove_request(&swrm->pm_qos_req);
  1776. devm_kfree(&pdev->dev, swrm);
  1777. return 0;
  1778. }
  1779. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1780. {
  1781. u32 val;
  1782. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1783. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1784. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1785. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1786. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1787. return 0;
  1788. }
  1789. #ifdef CONFIG_PM
  1790. static int swrm_runtime_resume(struct device *dev)
  1791. {
  1792. struct platform_device *pdev = to_platform_device(dev);
  1793. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1794. int ret = 0;
  1795. struct swr_master *mstr = &swrm->master;
  1796. struct swr_device *swr_dev;
  1797. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1798. __func__, swrm->state);
  1799. mutex_lock(&swrm->reslock);
  1800. if ((swrm->state == SWR_MSTR_DOWN) ||
  1801. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  1802. if (swrm->clk_stop_mode0_supp) {
  1803. if (swrm->ipc_wakeup)
  1804. msm_aud_evt_blocking_notifier_call_chain(
  1805. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1806. }
  1807. if (swrm_clk_request(swrm, true))
  1808. goto exit;
  1809. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1810. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1811. ret = swr_device_up(swr_dev);
  1812. if (ret) {
  1813. dev_err(dev,
  1814. "%s: failed to wakeup swr dev %d\n",
  1815. __func__, swr_dev->dev_num);
  1816. swrm_clk_request(swrm, false);
  1817. goto exit;
  1818. }
  1819. }
  1820. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1821. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1822. swrm_master_init(swrm);
  1823. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  1824. SWRS_SCP_INT_STATUS_MASK_1);
  1825. } else {
  1826. /*wake up from clock stop*/
  1827. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1828. usleep_range(100, 105);
  1829. }
  1830. swrm->state = SWR_MSTR_UP;
  1831. }
  1832. exit:
  1833. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1834. mutex_unlock(&swrm->reslock);
  1835. return ret;
  1836. }
  1837. static int swrm_runtime_suspend(struct device *dev)
  1838. {
  1839. struct platform_device *pdev = to_platform_device(dev);
  1840. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1841. int ret = 0;
  1842. struct swr_master *mstr = &swrm->master;
  1843. struct swr_device *swr_dev;
  1844. int current_state = 0;
  1845. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1846. __func__, swrm->state);
  1847. mutex_lock(&swrm->reslock);
  1848. mutex_lock(&swrm->force_down_lock);
  1849. current_state = swrm->state;
  1850. mutex_unlock(&swrm->force_down_lock);
  1851. if ((current_state == SWR_MSTR_UP) ||
  1852. (current_state == SWR_MSTR_SSR)) {
  1853. if ((current_state != SWR_MSTR_SSR) &&
  1854. swrm_is_port_en(&swrm->master)) {
  1855. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1856. ret = -EBUSY;
  1857. goto exit;
  1858. }
  1859. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1860. swrm_clk_pause(swrm);
  1861. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1862. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1863. ret = swr_device_down(swr_dev);
  1864. if (ret) {
  1865. dev_err(dev,
  1866. "%s: failed to shutdown swr dev %d\n",
  1867. __func__, swr_dev->dev_num);
  1868. goto exit;
  1869. }
  1870. }
  1871. } else {
  1872. /* clock stop sequence */
  1873. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1874. SWRS_SCP_CONTROL);
  1875. usleep_range(100, 105);
  1876. }
  1877. swrm_clk_request(swrm, false);
  1878. if (swrm->clk_stop_mode0_supp) {
  1879. if (swrm->wake_irq > 0) {
  1880. enable_irq(swrm->wake_irq);
  1881. } else if (swrm->ipc_wakeup) {
  1882. msm_aud_evt_blocking_notifier_call_chain(
  1883. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1884. swrm->ipc_wakeup_triggered = false;
  1885. }
  1886. }
  1887. }
  1888. /* Retain SSR state until resume */
  1889. if (current_state != SWR_MSTR_SSR)
  1890. swrm->state = SWR_MSTR_DOWN;
  1891. exit:
  1892. mutex_unlock(&swrm->reslock);
  1893. return ret;
  1894. }
  1895. #endif /* CONFIG_PM */
  1896. static int swrm_device_down(struct device *dev)
  1897. {
  1898. struct platform_device *pdev = to_platform_device(dev);
  1899. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1900. int ret = 0;
  1901. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1902. mutex_lock(&swrm->force_down_lock);
  1903. swrm->state = SWR_MSTR_SSR;
  1904. mutex_unlock(&swrm->force_down_lock);
  1905. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1906. ret = swrm_runtime_suspend(dev);
  1907. if (!ret) {
  1908. pm_runtime_disable(dev);
  1909. pm_runtime_set_suspended(dev);
  1910. pm_runtime_enable(dev);
  1911. }
  1912. }
  1913. return 0;
  1914. }
  1915. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  1916. {
  1917. int ret = 0;
  1918. if (!swrm->ipc_wakeup) {
  1919. swrm->wake_irq = platform_get_irq_byname(swrm->pdev,
  1920. "swr_wake_irq");
  1921. if (swrm->wake_irq < 0) {
  1922. dev_err(swrm->dev,
  1923. "%s() error getting wake irq handle: %d\n",
  1924. __func__, swrm->wake_irq);
  1925. return -EINVAL;
  1926. }
  1927. ret = request_threaded_irq(swrm->wake_irq, NULL,
  1928. swrm_wakeup_interrupt,
  1929. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1930. "swr_wake_irq", swrm);
  1931. if (ret) {
  1932. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1933. __func__, ret);
  1934. return -EINVAL;
  1935. }
  1936. /* Disable wake irq - enable it after clock stop */
  1937. disable_irq(swrm->wake_irq);
  1938. }
  1939. return ret;
  1940. }
  1941. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  1942. u32 uc, u32 size)
  1943. {
  1944. if (!swrm->port_param) {
  1945. swrm->port_param = devm_kzalloc(dev,
  1946. sizeof(swrm->port_param) * SWR_UC_MAX,
  1947. GFP_KERNEL);
  1948. if (!swrm->port_param)
  1949. return -ENOMEM;
  1950. }
  1951. if (!swrm->port_param[uc]) {
  1952. swrm->port_param[uc] = devm_kcalloc(dev, size,
  1953. sizeof(struct port_params),
  1954. GFP_KERNEL);
  1955. if (!swrm->port_param[uc])
  1956. return -ENOMEM;
  1957. } else {
  1958. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  1959. __func__);
  1960. }
  1961. return 0;
  1962. }
  1963. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  1964. struct swrm_port_config *port_cfg,
  1965. u32 size)
  1966. {
  1967. int idx;
  1968. struct port_params *params;
  1969. int uc = port_cfg->uc;
  1970. int ret = 0;
  1971. for (idx = 0; idx < size; idx++) {
  1972. params = &((struct port_params *)port_cfg->params)[idx];
  1973. if (!params) {
  1974. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  1975. ret = -EINVAL;
  1976. break;
  1977. }
  1978. memcpy(&swrm->port_param[uc][idx], params,
  1979. sizeof(struct port_params));
  1980. }
  1981. return ret;
  1982. }
  1983. /**
  1984. * swrm_wcd_notify - parent device can notify to soundwire master through
  1985. * this function
  1986. * @pdev: pointer to platform device structure
  1987. * @id: command id from parent to the soundwire master
  1988. * @data: data from parent device to soundwire master
  1989. */
  1990. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1991. {
  1992. struct swr_mstr_ctrl *swrm;
  1993. int ret = 0;
  1994. struct swr_master *mstr;
  1995. struct swr_device *swr_dev;
  1996. struct swrm_port_config *port_cfg;
  1997. if (!pdev) {
  1998. pr_err("%s: pdev is NULL\n", __func__);
  1999. return -EINVAL;
  2000. }
  2001. swrm = platform_get_drvdata(pdev);
  2002. if (!swrm) {
  2003. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2004. return -EINVAL;
  2005. }
  2006. mstr = &swrm->master;
  2007. switch (id) {
  2008. case SWR_CLK_FREQ:
  2009. if (!data) {
  2010. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2011. ret = -EINVAL;
  2012. } else {
  2013. mutex_lock(&swrm->mlock);
  2014. swrm->mclk_freq = *(int *)data;
  2015. mutex_unlock(&swrm->mlock);
  2016. }
  2017. break;
  2018. case SWR_DEVICE_SSR_DOWN:
  2019. mutex_lock(&swrm->devlock);
  2020. swrm->dev_up = false;
  2021. mutex_unlock(&swrm->devlock);
  2022. mutex_lock(&swrm->reslock);
  2023. swrm->state = SWR_MSTR_SSR;
  2024. mutex_unlock(&swrm->reslock);
  2025. break;
  2026. case SWR_DEVICE_SSR_UP:
  2027. /* wait for clk voting to be zero */
  2028. reinit_completion(&swrm->clk_off_complete);
  2029. if (swrm->clk_ref_count &&
  2030. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2031. msecs_to_jiffies(200)))
  2032. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2033. __func__);
  2034. mutex_lock(&swrm->devlock);
  2035. swrm->dev_up = true;
  2036. mutex_unlock(&swrm->devlock);
  2037. break;
  2038. case SWR_DEVICE_DOWN:
  2039. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2040. mutex_lock(&swrm->mlock);
  2041. if (swrm->state == SWR_MSTR_DOWN)
  2042. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2043. __func__, swrm->state);
  2044. else
  2045. swrm_device_down(&pdev->dev);
  2046. mutex_unlock(&swrm->mlock);
  2047. break;
  2048. case SWR_DEVICE_UP:
  2049. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2050. mutex_lock(&swrm->devlock);
  2051. if (!swrm->dev_up) {
  2052. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2053. mutex_unlock(&swrm->devlock);
  2054. return -EBUSY;
  2055. }
  2056. mutex_unlock(&swrm->devlock);
  2057. mutex_lock(&swrm->mlock);
  2058. pm_runtime_mark_last_busy(&pdev->dev);
  2059. pm_runtime_get_sync(&pdev->dev);
  2060. mutex_lock(&swrm->reslock);
  2061. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2062. ret = swr_reset_device(swr_dev);
  2063. if (ret) {
  2064. dev_err(swrm->dev,
  2065. "%s: failed to reset swr device %d\n",
  2066. __func__, swr_dev->dev_num);
  2067. swrm_clk_request(swrm, false);
  2068. }
  2069. }
  2070. pm_runtime_mark_last_busy(&pdev->dev);
  2071. pm_runtime_put_autosuspend(&pdev->dev);
  2072. mutex_unlock(&swrm->reslock);
  2073. mutex_unlock(&swrm->mlock);
  2074. break;
  2075. case SWR_SET_NUM_RX_CH:
  2076. if (!data) {
  2077. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2078. ret = -EINVAL;
  2079. } else {
  2080. mutex_lock(&swrm->mlock);
  2081. swrm->num_rx_chs = *(int *)data;
  2082. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2083. list_for_each_entry(swr_dev, &mstr->devices,
  2084. dev_list) {
  2085. ret = swr_set_device_group(swr_dev,
  2086. SWR_BROADCAST);
  2087. if (ret)
  2088. dev_err(swrm->dev,
  2089. "%s: set num ch failed\n",
  2090. __func__);
  2091. }
  2092. } else {
  2093. list_for_each_entry(swr_dev, &mstr->devices,
  2094. dev_list) {
  2095. ret = swr_set_device_group(swr_dev,
  2096. SWR_GROUP_NONE);
  2097. if (ret)
  2098. dev_err(swrm->dev,
  2099. "%s: set num ch failed\n",
  2100. __func__);
  2101. }
  2102. }
  2103. mutex_unlock(&swrm->mlock);
  2104. }
  2105. break;
  2106. case SWR_REGISTER_WAKE_IRQ:
  2107. if (!data) {
  2108. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2109. __func__);
  2110. ret = -EINVAL;
  2111. } else {
  2112. mutex_lock(&swrm->mlock);
  2113. swrm->ipc_wakeup = *(u32 *)data;
  2114. ret = swrm_register_wake_irq(swrm);
  2115. if (ret)
  2116. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2117. __func__);
  2118. mutex_unlock(&swrm->mlock);
  2119. }
  2120. break;
  2121. case SWR_SET_PORT_MAP:
  2122. if (!data) {
  2123. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2124. __func__, id);
  2125. ret = -EINVAL;
  2126. } else {
  2127. mutex_lock(&swrm->mlock);
  2128. port_cfg = (struct swrm_port_config *)data;
  2129. if (!port_cfg->size) {
  2130. ret = -EINVAL;
  2131. goto done;
  2132. }
  2133. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2134. port_cfg->uc, port_cfg->size);
  2135. if (!ret)
  2136. swrm_copy_port_config(swrm, port_cfg,
  2137. port_cfg->size);
  2138. done:
  2139. mutex_unlock(&swrm->mlock);
  2140. }
  2141. break;
  2142. default:
  2143. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2144. __func__, id);
  2145. break;
  2146. }
  2147. return ret;
  2148. }
  2149. EXPORT_SYMBOL(swrm_wcd_notify);
  2150. /*
  2151. * swrm_pm_cmpxchg:
  2152. * Check old state and exchange with pm new state
  2153. * if old state matches with current state
  2154. *
  2155. * @swrm: pointer to wcd core resource
  2156. * @o: pm old state
  2157. * @n: pm new state
  2158. *
  2159. * Returns old state
  2160. */
  2161. static enum swrm_pm_state swrm_pm_cmpxchg(
  2162. struct swr_mstr_ctrl *swrm,
  2163. enum swrm_pm_state o,
  2164. enum swrm_pm_state n)
  2165. {
  2166. enum swrm_pm_state old;
  2167. if (!swrm)
  2168. return o;
  2169. mutex_lock(&swrm->pm_lock);
  2170. old = swrm->pm_state;
  2171. if (old == o)
  2172. swrm->pm_state = n;
  2173. mutex_unlock(&swrm->pm_lock);
  2174. return old;
  2175. }
  2176. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2177. {
  2178. enum swrm_pm_state os;
  2179. /*
  2180. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2181. * and slave wake up requests..
  2182. *
  2183. * If system didn't resume, we can simply return false so
  2184. * IRQ handler can return without handling IRQ.
  2185. */
  2186. mutex_lock(&swrm->pm_lock);
  2187. if (swrm->wlock_holders++ == 0) {
  2188. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2189. pm_qos_update_request(&swrm->pm_qos_req,
  2190. msm_cpuidle_get_deep_idle_latency());
  2191. pm_stay_awake(swrm->dev);
  2192. }
  2193. mutex_unlock(&swrm->pm_lock);
  2194. if (!wait_event_timeout(swrm->pm_wq,
  2195. ((os = swrm_pm_cmpxchg(swrm,
  2196. SWRM_PM_SLEEPABLE,
  2197. SWRM_PM_AWAKE)) ==
  2198. SWRM_PM_SLEEPABLE ||
  2199. (os == SWRM_PM_AWAKE)),
  2200. msecs_to_jiffies(
  2201. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2202. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2203. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2204. swrm->wlock_holders);
  2205. swrm_unlock_sleep(swrm);
  2206. return false;
  2207. }
  2208. wake_up_all(&swrm->pm_wq);
  2209. return true;
  2210. }
  2211. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2212. {
  2213. mutex_lock(&swrm->pm_lock);
  2214. if (--swrm->wlock_holders == 0) {
  2215. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2216. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2217. /*
  2218. * if swrm_lock_sleep failed, pm_state would be still
  2219. * swrm_PM_ASLEEP, don't overwrite
  2220. */
  2221. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2222. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2223. pm_qos_update_request(&swrm->pm_qos_req,
  2224. PM_QOS_DEFAULT_VALUE);
  2225. pm_relax(swrm->dev);
  2226. }
  2227. mutex_unlock(&swrm->pm_lock);
  2228. wake_up_all(&swrm->pm_wq);
  2229. }
  2230. #ifdef CONFIG_PM_SLEEP
  2231. static int swrm_suspend(struct device *dev)
  2232. {
  2233. int ret = -EBUSY;
  2234. struct platform_device *pdev = to_platform_device(dev);
  2235. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2236. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2237. mutex_lock(&swrm->pm_lock);
  2238. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2239. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2240. __func__, swrm->pm_state,
  2241. swrm->wlock_holders);
  2242. swrm->pm_state = SWRM_PM_ASLEEP;
  2243. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2244. /*
  2245. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2246. * then set to SWRM_PM_ASLEEP
  2247. */
  2248. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2249. __func__, swrm->pm_state,
  2250. swrm->wlock_holders);
  2251. mutex_unlock(&swrm->pm_lock);
  2252. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2253. swrm, SWRM_PM_SLEEPABLE,
  2254. SWRM_PM_ASLEEP) ==
  2255. SWRM_PM_SLEEPABLE,
  2256. msecs_to_jiffies(
  2257. SWRM_SYS_SUSPEND_WAIT)))) {
  2258. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2259. __func__, swrm->pm_state,
  2260. swrm->wlock_holders);
  2261. return -EBUSY;
  2262. } else {
  2263. dev_dbg(swrm->dev,
  2264. "%s: done, state %d, wlock %d\n",
  2265. __func__, swrm->pm_state,
  2266. swrm->wlock_holders);
  2267. }
  2268. mutex_lock(&swrm->pm_lock);
  2269. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2270. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2271. __func__, swrm->pm_state,
  2272. swrm->wlock_holders);
  2273. }
  2274. mutex_unlock(&swrm->pm_lock);
  2275. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2276. ret = swrm_runtime_suspend(dev);
  2277. if (!ret) {
  2278. /*
  2279. * Synchronize runtime-pm and system-pm states:
  2280. * At this point, we are already suspended. If
  2281. * runtime-pm still thinks its active, then
  2282. * make sure its status is in sync with HW
  2283. * status. The three below calls let the
  2284. * runtime-pm know that we are suspended
  2285. * already without re-invoking the suspend
  2286. * callback
  2287. */
  2288. pm_runtime_disable(dev);
  2289. pm_runtime_set_suspended(dev);
  2290. pm_runtime_enable(dev);
  2291. }
  2292. }
  2293. if (ret == -EBUSY) {
  2294. /*
  2295. * There is a possibility that some audio stream is active
  2296. * during suspend. We dont want to return suspend failure in
  2297. * that case so that display and relevant components can still
  2298. * go to suspend.
  2299. * If there is some other error, then it should be passed-on
  2300. * to system level suspend
  2301. */
  2302. ret = 0;
  2303. }
  2304. return ret;
  2305. }
  2306. static int swrm_resume(struct device *dev)
  2307. {
  2308. int ret = 0;
  2309. struct platform_device *pdev = to_platform_device(dev);
  2310. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2311. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2312. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2313. ret = swrm_runtime_resume(dev);
  2314. if (!ret) {
  2315. pm_runtime_mark_last_busy(dev);
  2316. pm_request_autosuspend(dev);
  2317. }
  2318. }
  2319. mutex_lock(&swrm->pm_lock);
  2320. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2321. dev_dbg(swrm->dev,
  2322. "%s: resuming system, state %d, wlock %d\n",
  2323. __func__, swrm->pm_state,
  2324. swrm->wlock_holders);
  2325. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2326. } else {
  2327. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2328. __func__, swrm->pm_state,
  2329. swrm->wlock_holders);
  2330. }
  2331. mutex_unlock(&swrm->pm_lock);
  2332. wake_up_all(&swrm->pm_wq);
  2333. return ret;
  2334. }
  2335. #endif /* CONFIG_PM_SLEEP */
  2336. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2337. SET_SYSTEM_SLEEP_PM_OPS(
  2338. swrm_suspend,
  2339. swrm_resume
  2340. )
  2341. SET_RUNTIME_PM_OPS(
  2342. swrm_runtime_suspend,
  2343. swrm_runtime_resume,
  2344. NULL
  2345. )
  2346. };
  2347. static const struct of_device_id swrm_dt_match[] = {
  2348. {
  2349. .compatible = "qcom,swr-mstr",
  2350. },
  2351. {}
  2352. };
  2353. static struct platform_driver swr_mstr_driver = {
  2354. .probe = swrm_probe,
  2355. .remove = swrm_remove,
  2356. .driver = {
  2357. .name = SWR_WCD_NAME,
  2358. .owner = THIS_MODULE,
  2359. .pm = &swrm_dev_pm_ops,
  2360. .of_match_table = swrm_dt_match,
  2361. },
  2362. };
  2363. static int __init swrm_init(void)
  2364. {
  2365. return platform_driver_register(&swr_mstr_driver);
  2366. }
  2367. module_init(swrm_init);
  2368. static void __exit swrm_exit(void)
  2369. {
  2370. platform_driver_unregister(&swr_mstr_driver);
  2371. }
  2372. module_exit(swrm_exit);
  2373. MODULE_LICENSE("GPL v2");
  2374. MODULE_DESCRIPTION("SoundWire Master Controller");
  2375. MODULE_ALIAS("platform:swr-mstr");