hal_srng.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "hal_api.h"
  21. #include "hal_reo.h"
  22. #include "target_type.h"
  23. #include "qdf_module.h"
  24. #include "wcss_version.h"
  25. #include <qdf_tracepoint.h>
  26. #include "qdf_ssr_driver_dump.h"
  27. struct tcl_data_cmd gtcl_data_symbol __attribute__((used));
  28. #ifdef QCA_WIFI_QCA8074
  29. void hal_qca6290_attach(struct hal_soc *hal);
  30. #endif
  31. #ifdef QCA_WIFI_QCA8074
  32. void hal_qca8074_attach(struct hal_soc *hal);
  33. #endif
  34. #if defined(QCA_WIFI_QCA8074V2) || defined(QCA_WIFI_QCA6018) || \
  35. defined(QCA_WIFI_QCA9574)
  36. void hal_qca8074v2_attach(struct hal_soc *hal);
  37. #endif
  38. #ifdef QCA_WIFI_QCA6390
  39. void hal_qca6390_attach(struct hal_soc *hal);
  40. #endif
  41. #ifdef QCA_WIFI_QCA6490
  42. void hal_qca6490_attach(struct hal_soc *hal);
  43. #endif
  44. #ifdef QCA_WIFI_QCN9000
  45. void hal_qcn9000_attach(struct hal_soc *hal);
  46. #endif
  47. #ifdef QCA_WIFI_QCN9224
  48. void hal_qcn9224v1_attach(struct hal_soc *hal);
  49. void hal_qcn9224v2_attach(struct hal_soc *hal);
  50. #endif
  51. #if defined(QCA_WIFI_QCN6122) || defined(QCA_WIFI_QCN9160)
  52. void hal_qcn6122_attach(struct hal_soc *hal);
  53. #endif
  54. #ifdef QCA_WIFI_QCA6750
  55. void hal_qca6750_attach(struct hal_soc *hal);
  56. #endif
  57. #ifdef QCA_WIFI_QCA5018
  58. void hal_qca5018_attach(struct hal_soc *hal);
  59. #endif
  60. #ifdef QCA_WIFI_QCA5332
  61. void hal_qca5332_attach(struct hal_soc *hal);
  62. #endif
  63. #ifdef QCA_WIFI_KIWI
  64. void hal_kiwi_attach(struct hal_soc *hal);
  65. #endif
  66. #ifdef ENABLE_VERBOSE_DEBUG
  67. bool is_hal_verbose_debug_enabled;
  68. #endif
  69. #define HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(x) ((x) + 0x4)
  70. #define HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(x) ((x) + 0x8)
  71. #define HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(x) ((x) + 0xc)
  72. #define HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(x) ((x) + 0x10)
  73. #ifdef ENABLE_HAL_REG_WR_HISTORY
  74. struct hal_reg_write_fail_history hal_reg_wr_hist;
  75. void hal_reg_wr_fail_history_add(struct hal_soc *hal_soc,
  76. uint32_t offset,
  77. uint32_t wr_val, uint32_t rd_val)
  78. {
  79. struct hal_reg_write_fail_entry *record;
  80. int idx;
  81. idx = hal_history_get_next_index(&hal_soc->reg_wr_fail_hist->index,
  82. HAL_REG_WRITE_HIST_SIZE);
  83. record = &hal_soc->reg_wr_fail_hist->record[idx];
  84. record->timestamp = qdf_get_log_timestamp();
  85. record->reg_offset = offset;
  86. record->write_val = wr_val;
  87. record->read_val = rd_val;
  88. }
  89. static void hal_reg_write_fail_history_init(struct hal_soc *hal)
  90. {
  91. hal->reg_wr_fail_hist = &hal_reg_wr_hist;
  92. qdf_atomic_set(&hal->reg_wr_fail_hist->index, -1);
  93. }
  94. #else
  95. static void hal_reg_write_fail_history_init(struct hal_soc *hal)
  96. {
  97. }
  98. #endif
  99. /**
  100. * hal_get_srng_ring_id() - get the ring id of a described ring
  101. * @hal: hal_soc data structure
  102. * @ring_type: type enum describing the ring
  103. * @ring_num: which ring of the ring type
  104. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  105. *
  106. * Return: the ring id or -EINVAL if the ring does not exist.
  107. */
  108. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  109. int ring_num, int mac_id)
  110. {
  111. struct hal_hw_srng_config *ring_config =
  112. HAL_SRNG_CONFIG(hal, ring_type);
  113. int ring_id;
  114. if (ring_num >= ring_config->max_rings) {
  115. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  116. "%s: ring_num exceeded maximum no. of supported rings",
  117. __func__);
  118. /* TODO: This is a programming error. Assert if this happens */
  119. return -EINVAL;
  120. }
  121. /**
  122. * Some DMAC rings share a common source ring, hence don't provide them
  123. * with separate ring IDs per LMAC.
  124. */
  125. if (ring_config->lmac_ring && !ring_config->dmac_cmn_ring) {
  126. ring_id = (ring_config->start_ring_id + ring_num +
  127. (mac_id * HAL_MAX_RINGS_PER_LMAC));
  128. } else {
  129. ring_id = ring_config->start_ring_id + ring_num;
  130. }
  131. return ring_id;
  132. }
  133. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  134. {
  135. /* TODO: Should we allocate srng structures dynamically? */
  136. return &(hal->srng_list[ring_id]);
  137. }
  138. #ifndef SHADOW_REG_CONFIG_DISABLED
  139. #define HP_OFFSET_IN_REG_START 1
  140. #define OFFSET_FROM_HP_TO_TP 4
  141. static void hal_update_srng_hp_tp_address(struct hal_soc *hal_soc,
  142. int shadow_config_index,
  143. int ring_type,
  144. int ring_num)
  145. {
  146. struct hal_srng *srng;
  147. int ring_id;
  148. struct hal_hw_srng_config *ring_config =
  149. HAL_SRNG_CONFIG(hal_soc, ring_type);
  150. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  151. if (ring_id < 0)
  152. return;
  153. srng = hal_get_srng(hal_soc, ring_id);
  154. if (ring_config->ring_dir == HAL_SRNG_DST_RING) {
  155. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  156. + hal_soc->dev_base_addr;
  157. hal_debug("tp_addr=%pK dev base addr %pK index %u",
  158. srng->u.dst_ring.tp_addr, hal_soc->dev_base_addr,
  159. shadow_config_index);
  160. } else {
  161. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  162. + hal_soc->dev_base_addr;
  163. hal_debug("hp_addr=%pK dev base addr %pK index %u",
  164. srng->u.src_ring.hp_addr,
  165. hal_soc->dev_base_addr, shadow_config_index);
  166. }
  167. }
  168. #endif
  169. #ifdef GENERIC_SHADOW_REGISTER_ACCESS_ENABLE
  170. void hal_set_one_target_reg_config(struct hal_soc *hal,
  171. uint32_t target_reg_offset,
  172. int list_index)
  173. {
  174. int i = list_index;
  175. qdf_assert_always(i < MAX_GENERIC_SHADOW_REG);
  176. hal->list_shadow_reg_config[i].target_register =
  177. target_reg_offset;
  178. hal->num_generic_shadow_regs_configured++;
  179. }
  180. qdf_export_symbol(hal_set_one_target_reg_config);
  181. #define REO_R0_DESTINATION_RING_CTRL_ADDR_OFFSET 0x4
  182. #define MAX_REO_REMAP_SHADOW_REGS 4
  183. QDF_STATUS hal_set_shadow_regs(void *hal_soc)
  184. {
  185. uint32_t target_reg_offset;
  186. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  187. int i;
  188. struct hal_hw_srng_config *srng_config =
  189. &hal->hw_srng_table[WBM2SW_RELEASE];
  190. uint32_t reo_reg_base;
  191. reo_reg_base = hal_get_reo_reg_base_offset(hal_soc);
  192. target_reg_offset =
  193. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(reo_reg_base);
  194. for (i = 0; i < MAX_REO_REMAP_SHADOW_REGS; i++) {
  195. hal_set_one_target_reg_config(hal, target_reg_offset, i);
  196. target_reg_offset += REO_R0_DESTINATION_RING_CTRL_ADDR_OFFSET;
  197. }
  198. target_reg_offset = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  199. target_reg_offset += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  200. * HAL_IPA_TX_COMP_RING_IDX);
  201. hal_set_one_target_reg_config(hal, target_reg_offset, i);
  202. return QDF_STATUS_SUCCESS;
  203. }
  204. qdf_export_symbol(hal_set_shadow_regs);
  205. QDF_STATUS hal_construct_shadow_regs(void *hal_soc)
  206. {
  207. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  208. int shadow_config_index = hal->num_shadow_registers_configured;
  209. int i;
  210. int num_regs = hal->num_generic_shadow_regs_configured;
  211. for (i = 0; i < num_regs; i++) {
  212. qdf_assert_always(shadow_config_index < MAX_SHADOW_REGISTERS);
  213. hal->shadow_config[shadow_config_index].addr =
  214. hal->list_shadow_reg_config[i].target_register;
  215. hal->list_shadow_reg_config[i].shadow_config_index =
  216. shadow_config_index;
  217. hal->list_shadow_reg_config[i].va =
  218. SHADOW_REGISTER(shadow_config_index) +
  219. (uintptr_t)hal->dev_base_addr;
  220. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x",
  221. hal->shadow_config[shadow_config_index].addr,
  222. SHADOW_REGISTER(shadow_config_index),
  223. shadow_config_index);
  224. shadow_config_index++;
  225. hal->num_shadow_registers_configured++;
  226. }
  227. return QDF_STATUS_SUCCESS;
  228. }
  229. qdf_export_symbol(hal_construct_shadow_regs);
  230. #endif
  231. #ifndef SHADOW_REG_CONFIG_DISABLED
  232. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  233. int ring_type,
  234. int ring_num)
  235. {
  236. uint32_t target_register;
  237. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  238. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  239. int shadow_config_index = hal->num_shadow_registers_configured;
  240. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  241. QDF_ASSERT(0);
  242. return QDF_STATUS_E_RESOURCES;
  243. }
  244. hal->num_shadow_registers_configured++;
  245. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  246. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  247. *ring_num);
  248. /* if the ring is a dst ring, we need to shadow the tail pointer */
  249. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  250. target_register += OFFSET_FROM_HP_TO_TP;
  251. hal->shadow_config[shadow_config_index].addr = target_register;
  252. /* update hp/tp addr in the hal_soc structure*/
  253. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  254. ring_num);
  255. hal_debug("target_reg %x, shadow register 0x%x shadow_index 0x%x, ring_type %d, ring num %d",
  256. target_register,
  257. SHADOW_REGISTER(shadow_config_index),
  258. shadow_config_index,
  259. ring_type, ring_num);
  260. return QDF_STATUS_SUCCESS;
  261. }
  262. qdf_export_symbol(hal_set_one_shadow_config);
  263. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc)
  264. {
  265. int ring_type, ring_num;
  266. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  267. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  268. struct hal_hw_srng_config *srng_config =
  269. &hal->hw_srng_table[ring_type];
  270. if (ring_type == CE_SRC ||
  271. ring_type == CE_DST ||
  272. ring_type == CE_DST_STATUS)
  273. continue;
  274. if (srng_config->lmac_ring)
  275. continue;
  276. for (ring_num = 0; ring_num < srng_config->max_rings;
  277. ring_num++)
  278. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  279. }
  280. return QDF_STATUS_SUCCESS;
  281. }
  282. qdf_export_symbol(hal_construct_srng_shadow_regs);
  283. #else
  284. QDF_STATUS hal_construct_srng_shadow_regs(void *hal_soc)
  285. {
  286. return QDF_STATUS_SUCCESS;
  287. }
  288. qdf_export_symbol(hal_construct_srng_shadow_regs);
  289. QDF_STATUS hal_set_one_shadow_config(void *hal_soc, int ring_type,
  290. int ring_num)
  291. {
  292. return QDF_STATUS_SUCCESS;
  293. }
  294. qdf_export_symbol(hal_set_one_shadow_config);
  295. #endif
  296. void hal_get_shadow_config(void *hal_soc,
  297. struct pld_shadow_reg_v2_cfg **shadow_config,
  298. int *num_shadow_registers_configured)
  299. {
  300. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  301. *shadow_config = &hal->shadow_config[0].v2;
  302. *num_shadow_registers_configured =
  303. hal->num_shadow_registers_configured;
  304. }
  305. qdf_export_symbol(hal_get_shadow_config);
  306. #ifdef CONFIG_SHADOW_V3
  307. void hal_get_shadow_v3_config(void *hal_soc,
  308. struct pld_shadow_reg_v3_cfg **shadow_config,
  309. int *num_shadow_registers_configured)
  310. {
  311. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  312. *shadow_config = &hal->shadow_config[0].v3;
  313. *num_shadow_registers_configured =
  314. hal->num_shadow_registers_configured;
  315. }
  316. qdf_export_symbol(hal_get_shadow_v3_config);
  317. #endif
  318. static bool hal_validate_shadow_register(struct hal_soc *hal,
  319. uint32_t *destination,
  320. uint32_t *shadow_address)
  321. {
  322. unsigned int index;
  323. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  324. int destination_ba_offset =
  325. ((char *)destination) - (char *)hal->dev_base_addr;
  326. index = shadow_address - shadow_0_offset;
  327. if (index >= MAX_SHADOW_REGISTERS) {
  328. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  329. "%s: index %x out of bounds", __func__, index);
  330. goto error;
  331. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  332. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  333. "%s: sanity check failure, expected %x, found %x",
  334. __func__, destination_ba_offset,
  335. hal->shadow_config[index].addr);
  336. goto error;
  337. }
  338. return true;
  339. error:
  340. qdf_print("baddr %pK, destination %pK, shadow_address %pK s0offset %pK index %x",
  341. hal->dev_base_addr, destination, shadow_address,
  342. shadow_0_offset, index);
  343. QDF_BUG(0);
  344. return false;
  345. }
  346. static void hal_target_based_configure(struct hal_soc *hal)
  347. {
  348. /**
  349. * Indicate Initialization of srngs to avoid force wake
  350. * as umac power collapse is not enabled yet
  351. */
  352. hal->init_phase = true;
  353. switch (hal->target_type) {
  354. #ifdef QCA_WIFI_QCA6290
  355. case TARGET_TYPE_QCA6290:
  356. hal->use_register_windowing = true;
  357. hal_qca6290_attach(hal);
  358. break;
  359. #endif
  360. #ifdef QCA_WIFI_QCA6390
  361. case TARGET_TYPE_QCA6390:
  362. hal->use_register_windowing = true;
  363. hal_qca6390_attach(hal);
  364. break;
  365. #endif
  366. #ifdef QCA_WIFI_QCA6490
  367. case TARGET_TYPE_QCA6490:
  368. hal->use_register_windowing = true;
  369. hal_qca6490_attach(hal);
  370. break;
  371. #endif
  372. #ifdef QCA_WIFI_QCA6750
  373. case TARGET_TYPE_QCA6750:
  374. hal->use_register_windowing = true;
  375. hal->static_window_map = true;
  376. hal_qca6750_attach(hal);
  377. break;
  378. #endif
  379. #ifdef QCA_WIFI_KIWI
  380. case TARGET_TYPE_KIWI:
  381. case TARGET_TYPE_MANGO:
  382. case TARGET_TYPE_PEACH:
  383. hal->use_register_windowing = true;
  384. hal_kiwi_attach(hal);
  385. break;
  386. #endif
  387. #if defined(QCA_WIFI_QCA8074) && defined(WIFI_TARGET_TYPE_3_0)
  388. case TARGET_TYPE_QCA8074:
  389. hal_qca8074_attach(hal);
  390. break;
  391. #endif
  392. #if defined(QCA_WIFI_QCA8074V2)
  393. case TARGET_TYPE_QCA8074V2:
  394. hal_qca8074v2_attach(hal);
  395. break;
  396. #endif
  397. #if defined(QCA_WIFI_QCA6018)
  398. case TARGET_TYPE_QCA6018:
  399. hal_qca8074v2_attach(hal);
  400. break;
  401. #endif
  402. #if defined(QCA_WIFI_QCA9574)
  403. case TARGET_TYPE_QCA9574:
  404. hal_qca8074v2_attach(hal);
  405. break;
  406. #endif
  407. #if defined(QCA_WIFI_QCN6122)
  408. case TARGET_TYPE_QCN6122:
  409. hal->use_register_windowing = true;
  410. /*
  411. * Static window map is enabled for qcn9000 to use 2mb bar
  412. * size and use multiple windows to write into registers.
  413. */
  414. hal->static_window_map = true;
  415. hal_qcn6122_attach(hal);
  416. break;
  417. #endif
  418. #if defined(QCA_WIFI_QCN9160)
  419. case TARGET_TYPE_QCN9160:
  420. hal->use_register_windowing = true;
  421. /*
  422. * Static window map is enabled for qcn9160 to use 2mb bar
  423. * size and use multiple windows to write into registers.
  424. */
  425. hal->static_window_map = true;
  426. hal_qcn6122_attach(hal);
  427. break;
  428. #endif
  429. #ifdef QCA_WIFI_QCN9000
  430. case TARGET_TYPE_QCN9000:
  431. hal->use_register_windowing = true;
  432. /*
  433. * Static window map is enabled for qcn9000 to use 2mb bar
  434. * size and use multiple windows to write into registers.
  435. */
  436. hal->static_window_map = true;
  437. hal_qcn9000_attach(hal);
  438. break;
  439. #endif
  440. #ifdef QCA_WIFI_QCA5018
  441. case TARGET_TYPE_QCA5018:
  442. hal->use_register_windowing = true;
  443. hal->static_window_map = true;
  444. hal_qca5018_attach(hal);
  445. break;
  446. #endif
  447. #ifdef QCA_WIFI_QCN9224
  448. case TARGET_TYPE_QCN9224:
  449. hal->use_register_windowing = true;
  450. hal->static_window_map = true;
  451. if (hal->version == 1)
  452. hal_qcn9224v1_attach(hal);
  453. else
  454. hal_qcn9224v2_attach(hal);
  455. break;
  456. #endif
  457. #ifdef QCA_WIFI_QCA5332
  458. case TARGET_TYPE_QCA5332:
  459. hal->use_register_windowing = true;
  460. hal->static_window_map = true;
  461. hal_qca5332_attach(hal);
  462. break;
  463. #endif
  464. default:
  465. break;
  466. }
  467. }
  468. uint32_t hal_get_target_type(hal_soc_handle_t hal_soc_hdl)
  469. {
  470. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  471. struct hif_target_info *tgt_info =
  472. hif_get_target_info_handle(hal_soc->hif_handle);
  473. return tgt_info->target_type;
  474. }
  475. qdf_export_symbol(hal_get_target_type);
  476. #if defined(FEATURE_HAL_DELAYED_REG_WRITE)
  477. /**
  478. * hal_is_reg_write_tput_level_high() - throughput level for delayed reg writes
  479. * @hal: hal_soc pointer
  480. *
  481. * Return: true if throughput is high, else false.
  482. */
  483. static inline bool hal_is_reg_write_tput_level_high(struct hal_soc *hal)
  484. {
  485. int bw_level = hif_get_bandwidth_level(hal->hif_handle);
  486. return (bw_level >= PLD_BUS_WIDTH_MEDIUM) ? true : false;
  487. }
  488. static inline
  489. char *hal_fill_reg_write_srng_stats(struct hal_srng *srng,
  490. char *buf, qdf_size_t size)
  491. {
  492. qdf_scnprintf(buf, size, "enq %u deq %u coal %u direct %u",
  493. srng->wstats.enqueues, srng->wstats.dequeues,
  494. srng->wstats.coalesces, srng->wstats.direct);
  495. return buf;
  496. }
  497. /* bytes for local buffer */
  498. #define HAL_REG_WRITE_SRNG_STATS_LEN 100
  499. void hal_dump_reg_write_srng_stats(hal_soc_handle_t hal_soc_hdl)
  500. {
  501. struct hal_srng *srng;
  502. char buf[HAL_REG_WRITE_SRNG_STATS_LEN];
  503. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  504. srng = hal_get_srng(hal, HAL_SRNG_SW2TCL1);
  505. hal_debug("SW2TCL1: %s",
  506. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  507. srng = hal_get_srng(hal, HAL_SRNG_WBM2SW0_RELEASE);
  508. hal_debug("WBM2SW0: %s",
  509. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  510. srng = hal_get_srng(hal, HAL_SRNG_REO2SW1);
  511. hal_debug("REO2SW1: %s",
  512. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  513. srng = hal_get_srng(hal, HAL_SRNG_REO2SW2);
  514. hal_debug("REO2SW2: %s",
  515. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  516. srng = hal_get_srng(hal, HAL_SRNG_REO2SW3);
  517. hal_debug("REO2SW3: %s",
  518. hal_fill_reg_write_srng_stats(srng, buf, sizeof(buf)));
  519. }
  520. void hal_dump_reg_write_stats(hal_soc_handle_t hal_soc_hdl)
  521. {
  522. uint32_t *hist;
  523. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  524. hist = hal->stats.wstats.sched_delay;
  525. hal_debug("wstats: enq %u deq %u coal %u direct %u q_depth %u max_q %u sched-delay hist %u %u %u %u",
  526. qdf_atomic_read(&hal->stats.wstats.enqueues),
  527. hal->stats.wstats.dequeues,
  528. qdf_atomic_read(&hal->stats.wstats.coalesces),
  529. qdf_atomic_read(&hal->stats.wstats.direct),
  530. qdf_atomic_read(&hal->stats.wstats.q_depth),
  531. hal->stats.wstats.max_q_depth,
  532. hist[REG_WRITE_SCHED_DELAY_SUB_100us],
  533. hist[REG_WRITE_SCHED_DELAY_SUB_1000us],
  534. hist[REG_WRITE_SCHED_DELAY_SUB_5000us],
  535. hist[REG_WRITE_SCHED_DELAY_GT_5000us]);
  536. }
  537. int hal_get_reg_write_pending_work(void *hal_soc)
  538. {
  539. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  540. return qdf_atomic_read(&hal->active_work_cnt);
  541. }
  542. #endif
  543. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  544. #ifdef MEMORY_DEBUG
  545. /*
  546. * Length of the queue(array) used to hold delayed register writes.
  547. * Must be a multiple of 2.
  548. */
  549. #define HAL_REG_WRITE_QUEUE_LEN 128
  550. #else
  551. #define HAL_REG_WRITE_QUEUE_LEN 32
  552. #endif
  553. /**
  554. * hal_process_reg_write_q_elem() - process a register write queue element
  555. * @hal: hal_soc pointer
  556. * @q_elem: pointer to hal register write queue element
  557. *
  558. * Return: The value which was written to the address
  559. */
  560. static uint32_t
  561. hal_process_reg_write_q_elem(struct hal_soc *hal,
  562. struct hal_reg_write_q_elem *q_elem)
  563. {
  564. struct hal_srng *srng = q_elem->srng;
  565. uint32_t write_val;
  566. SRNG_LOCK(&srng->lock);
  567. srng->reg_write_in_progress = false;
  568. srng->wstats.dequeues++;
  569. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  570. q_elem->dequeue_val = srng->u.src_ring.hp;
  571. hal_write_address_32_mb(hal,
  572. srng->u.src_ring.hp_addr,
  573. srng->u.src_ring.hp, false);
  574. write_val = srng->u.src_ring.hp;
  575. } else {
  576. q_elem->dequeue_val = srng->u.dst_ring.tp;
  577. hal_write_address_32_mb(hal,
  578. srng->u.dst_ring.tp_addr,
  579. srng->u.dst_ring.tp, false);
  580. write_val = srng->u.dst_ring.tp;
  581. }
  582. q_elem->valid = 0;
  583. srng->last_dequeue_time = q_elem->dequeue_time;
  584. SRNG_UNLOCK(&srng->lock);
  585. return write_val;
  586. }
  587. /**
  588. * hal_reg_write_fill_sched_delay_hist() - fill reg write delay histogram in hal
  589. * @hal: hal_soc pointer
  590. * @delay: delay in us
  591. *
  592. * Return: None
  593. */
  594. static inline void hal_reg_write_fill_sched_delay_hist(struct hal_soc *hal,
  595. uint64_t delay_us)
  596. {
  597. uint32_t *hist;
  598. hist = hal->stats.wstats.sched_delay;
  599. if (delay_us < 100)
  600. hist[REG_WRITE_SCHED_DELAY_SUB_100us]++;
  601. else if (delay_us < 1000)
  602. hist[REG_WRITE_SCHED_DELAY_SUB_1000us]++;
  603. else if (delay_us < 5000)
  604. hist[REG_WRITE_SCHED_DELAY_SUB_5000us]++;
  605. else
  606. hist[REG_WRITE_SCHED_DELAY_GT_5000us]++;
  607. }
  608. #ifdef SHADOW_WRITE_DELAY
  609. #define SHADOW_WRITE_MIN_DELTA_US 5
  610. #define SHADOW_WRITE_DELAY_US 50
  611. /*
  612. * Never add those srngs which are performance relate.
  613. * The delay itself will hit performance heavily.
  614. */
  615. #define IS_SRNG_MATCH(s) ((s)->ring_id == HAL_SRNG_CE_1_DST_STATUS || \
  616. (s)->ring_id == HAL_SRNG_CE_1_DST)
  617. static inline bool hal_reg_write_need_delay(struct hal_reg_write_q_elem *elem)
  618. {
  619. struct hal_srng *srng = elem->srng;
  620. struct hal_soc *hal;
  621. qdf_time_t now;
  622. qdf_iomem_t real_addr;
  623. if (qdf_unlikely(!srng))
  624. return false;
  625. hal = srng->hal_soc;
  626. if (qdf_unlikely(!hal))
  627. return false;
  628. /* Check if it is target srng, and valid shadow reg */
  629. if (qdf_likely(!IS_SRNG_MATCH(srng)))
  630. return false;
  631. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  632. real_addr = SRNG_SRC_ADDR(srng, HP);
  633. else
  634. real_addr = SRNG_DST_ADDR(srng, TP);
  635. if (!hal_validate_shadow_register(hal, real_addr, elem->addr))
  636. return false;
  637. /* Check the time delta from last write of same srng */
  638. now = qdf_get_log_timestamp();
  639. if (qdf_log_timestamp_to_usecs(now - srng->last_dequeue_time) >
  640. SHADOW_WRITE_MIN_DELTA_US)
  641. return false;
  642. /* Delay dequeue, and record */
  643. qdf_udelay(SHADOW_WRITE_DELAY_US);
  644. srng->wstats.dequeue_delay++;
  645. hal->stats.wstats.dequeue_delay++;
  646. return true;
  647. }
  648. #else
  649. static inline bool hal_reg_write_need_delay(struct hal_reg_write_q_elem *elem)
  650. {
  651. return false;
  652. }
  653. #endif
  654. /**
  655. * hal_reg_write_work() - Worker to process delayed writes
  656. * @arg: hal_soc pointer
  657. *
  658. * Return: None
  659. */
  660. static void hal_reg_write_work(void *arg)
  661. {
  662. int32_t q_depth, write_val;
  663. struct hal_soc *hal = arg;
  664. struct hal_reg_write_q_elem *q_elem;
  665. uint64_t delta_us;
  666. uint8_t ring_id;
  667. uint32_t *addr;
  668. uint32_t num_processed = 0;
  669. q_elem = &hal->reg_write_queue[(hal->read_idx)];
  670. q_elem->work_scheduled_time = qdf_get_log_timestamp();
  671. q_elem->cpu_id = qdf_get_cpu();
  672. /* Make sure q_elem consistent in the memory for multi-cores */
  673. qdf_rmb();
  674. if (!q_elem->valid)
  675. return;
  676. q_depth = qdf_atomic_read(&hal->stats.wstats.q_depth);
  677. if (q_depth > hal->stats.wstats.max_q_depth)
  678. hal->stats.wstats.max_q_depth = q_depth;
  679. if (hif_prevent_link_low_power_states(hal->hif_handle)) {
  680. hal->stats.wstats.prevent_l1_fails++;
  681. return;
  682. }
  683. while (true) {
  684. qdf_rmb();
  685. if (!q_elem->valid)
  686. break;
  687. q_elem->dequeue_time = qdf_get_log_timestamp();
  688. ring_id = q_elem->srng->ring_id;
  689. addr = q_elem->addr;
  690. delta_us = qdf_log_timestamp_to_usecs(q_elem->dequeue_time -
  691. q_elem->enqueue_time);
  692. hal_reg_write_fill_sched_delay_hist(hal, delta_us);
  693. hal->stats.wstats.dequeues++;
  694. qdf_atomic_dec(&hal->stats.wstats.q_depth);
  695. if (hal_reg_write_need_delay(q_elem))
  696. hal_verbose_debug("Delay reg writer for srng 0x%x, addr 0x%pK",
  697. q_elem->srng->ring_id, q_elem->addr);
  698. write_val = hal_process_reg_write_q_elem(hal, q_elem);
  699. hal_verbose_debug("read_idx %u srng 0x%x, addr 0x%pK dequeue_val %u sched delay %llu us",
  700. hal->read_idx, ring_id, addr, write_val, delta_us);
  701. qdf_trace_dp_del_reg_write(ring_id, q_elem->enqueue_val,
  702. q_elem->dequeue_val,
  703. q_elem->enqueue_time,
  704. q_elem->dequeue_time);
  705. num_processed++;
  706. hal->read_idx = (hal->read_idx + 1) &
  707. (HAL_REG_WRITE_QUEUE_LEN - 1);
  708. q_elem = &hal->reg_write_queue[(hal->read_idx)];
  709. }
  710. hif_allow_link_low_power_states(hal->hif_handle);
  711. /*
  712. * Decrement active_work_cnt by the number of elements dequeued after
  713. * hif_allow_link_low_power_states.
  714. * This makes sure that hif_try_complete_tasks will wait till we make
  715. * the bus access in hif_allow_link_low_power_states. This will avoid
  716. * race condition between delayed register worker and bus suspend
  717. * (system suspend or runtime suspend).
  718. *
  719. * The following decrement should be done at the end!
  720. */
  721. qdf_atomic_sub(num_processed, &hal->active_work_cnt);
  722. }
  723. static void __hal_flush_reg_write_work(struct hal_soc *hal)
  724. {
  725. qdf_flush_work(&hal->reg_write_work);
  726. qdf_disable_work(&hal->reg_write_work);
  727. }
  728. void hal_flush_reg_write_work(hal_soc_handle_t hal_handle)
  729. { __hal_flush_reg_write_work((struct hal_soc *)hal_handle);
  730. }
  731. /**
  732. * hal_reg_write_enqueue() - enqueue register writes into kworker
  733. * @hal_soc: hal_soc pointer
  734. * @srng: srng pointer
  735. * @addr: iomem address of register
  736. * @value: value to be written to iomem address
  737. *
  738. * This function executes from within the SRNG LOCK
  739. *
  740. * Return: None
  741. */
  742. static void hal_reg_write_enqueue(struct hal_soc *hal_soc,
  743. struct hal_srng *srng,
  744. void __iomem *addr,
  745. uint32_t value)
  746. {
  747. struct hal_reg_write_q_elem *q_elem;
  748. uint32_t write_idx;
  749. if (srng->reg_write_in_progress) {
  750. hal_verbose_debug("Already in progress srng ring id 0x%x addr 0x%pK val %u",
  751. srng->ring_id, addr, value);
  752. qdf_atomic_inc(&hal_soc->stats.wstats.coalesces);
  753. srng->wstats.coalesces++;
  754. return;
  755. }
  756. write_idx = qdf_atomic_inc_return(&hal_soc->write_idx);
  757. write_idx = write_idx & (HAL_REG_WRITE_QUEUE_LEN - 1);
  758. q_elem = &hal_soc->reg_write_queue[write_idx];
  759. if (q_elem->valid) {
  760. hal_err("queue full");
  761. QDF_BUG(0);
  762. return;
  763. }
  764. qdf_atomic_inc(&hal_soc->stats.wstats.enqueues);
  765. srng->wstats.enqueues++;
  766. qdf_atomic_inc(&hal_soc->stats.wstats.q_depth);
  767. q_elem->srng = srng;
  768. q_elem->addr = addr;
  769. q_elem->enqueue_val = value;
  770. q_elem->enqueue_time = qdf_get_log_timestamp();
  771. /*
  772. * Before the valid flag is set to true, all the other
  773. * fields in the q_elem needs to be updated in memory.
  774. * Else there is a chance that the dequeuing worker thread
  775. * might read stale entries and process incorrect srng.
  776. */
  777. qdf_wmb();
  778. q_elem->valid = true;
  779. /*
  780. * After all other fields in the q_elem has been updated
  781. * in memory successfully, the valid flag needs to be updated
  782. * in memory in time too.
  783. * Else there is a chance that the dequeuing worker thread
  784. * might read stale valid flag and the work will be bypassed
  785. * for this round. And if there is no other work scheduled
  786. * later, this hal register writing won't be updated any more.
  787. */
  788. qdf_wmb();
  789. srng->reg_write_in_progress = true;
  790. qdf_atomic_inc(&hal_soc->active_work_cnt);
  791. hal_verbose_debug("write_idx %u srng ring id 0x%x addr 0x%pK val %u",
  792. write_idx, srng->ring_id, addr, value);
  793. qdf_queue_work(hal_soc->qdf_dev, hal_soc->reg_write_wq,
  794. &hal_soc->reg_write_work);
  795. }
  796. /**
  797. * hal_delayed_reg_write_init() - Initialization function for delayed reg writes
  798. * @hal_soc: hal_soc pointer
  799. *
  800. * Initialize main data structures to process register writes in a delayed
  801. * workqueue.
  802. *
  803. * Return: QDF_STATUS_SUCCESS on success else a QDF error.
  804. */
  805. static QDF_STATUS hal_delayed_reg_write_init(struct hal_soc *hal)
  806. {
  807. hal->reg_write_wq =
  808. qdf_alloc_high_prior_ordered_workqueue("hal_register_write_wq");
  809. qdf_create_work(0, &hal->reg_write_work, hal_reg_write_work, hal);
  810. hal->reg_write_queue = qdf_mem_malloc(HAL_REG_WRITE_QUEUE_LEN *
  811. sizeof(*hal->reg_write_queue));
  812. if (!hal->reg_write_queue) {
  813. hal_err("unable to allocate memory");
  814. QDF_BUG(0);
  815. return QDF_STATUS_E_NOMEM;
  816. }
  817. /* Initial value of indices */
  818. hal->read_idx = 0;
  819. qdf_atomic_set(&hal->write_idx, -1);
  820. return QDF_STATUS_SUCCESS;
  821. }
  822. /**
  823. * hal_delayed_reg_write_deinit() - De-Initialize delayed reg write processing
  824. * @hal_soc: hal_soc pointer
  825. *
  826. * De-initialize main data structures to process register writes in a delayed
  827. * workqueue.
  828. *
  829. * Return: None
  830. */
  831. static void hal_delayed_reg_write_deinit(struct hal_soc *hal)
  832. {
  833. __hal_flush_reg_write_work(hal);
  834. qdf_flush_workqueue(0, hal->reg_write_wq);
  835. qdf_destroy_workqueue(0, hal->reg_write_wq);
  836. qdf_mem_free(hal->reg_write_queue);
  837. }
  838. #else
  839. static inline QDF_STATUS hal_delayed_reg_write_init(struct hal_soc *hal)
  840. {
  841. return QDF_STATUS_SUCCESS;
  842. }
  843. static inline void hal_delayed_reg_write_deinit(struct hal_soc *hal)
  844. {
  845. }
  846. #endif
  847. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  848. #ifdef HAL_RECORD_SUSPEND_WRITE
  849. static struct hal_suspend_write_history
  850. g_hal_suspend_write_history[HAL_SUSPEND_WRITE_HISTORY_MAX];
  851. static
  852. void hal_event_suspend_record(uint8_t ring_id, uint32_t value, uint32_t count)
  853. {
  854. uint32_t index = qdf_atomic_read(g_hal_suspend_write_history.index) &
  855. (HAL_SUSPEND_WRITE_HISTORY_MAX - 1);
  856. struct hal_suspend_write_record *cur_event =
  857. &hal_suspend_write_event.record[index];
  858. cur_event->ts = qdf_get_log_timestamp();
  859. cur_event->ring_id = ring_id;
  860. cur_event->value = value;
  861. cur_event->direct_wcount = count;
  862. qdf_atomic_inc(g_hal_suspend_write_history.index);
  863. }
  864. static inline
  865. void hal_record_suspend_write(uint8_t ring_id, uint32_t value, uint32_t count)
  866. {
  867. if (hif_rtpm_get_state() >= HIF_RTPM_STATE_SUSPENDING)
  868. hal_event_suspend_record(ring_id, value, count);
  869. }
  870. #else
  871. static inline
  872. void hal_record_suspend_write(uint8_t ring_id, uint32_t value, uint32_t count)
  873. {
  874. }
  875. #endif
  876. #ifdef QCA_WIFI_QCA6750
  877. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  878. struct hal_srng *srng,
  879. void __iomem *addr,
  880. uint32_t value)
  881. {
  882. uint8_t vote_access;
  883. switch (srng->ring_type) {
  884. case CE_SRC:
  885. case CE_DST:
  886. case CE_DST_STATUS:
  887. vote_access = hif_get_ep_vote_access(hal_soc->hif_handle,
  888. HIF_EP_VOTE_NONDP_ACCESS);
  889. if ((vote_access == HIF_EP_VOTE_ACCESS_DISABLE) ||
  890. (vote_access == HIF_EP_VOTE_INTERMEDIATE_ACCESS &&
  891. PLD_MHI_STATE_L0 ==
  892. pld_get_mhi_state(hal_soc->qdf_dev->dev))) {
  893. hal_write_address_32_mb(hal_soc, addr, value, false);
  894. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  895. srng->wstats.direct++;
  896. } else {
  897. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  898. }
  899. break;
  900. default:
  901. if (hif_get_ep_vote_access(hal_soc->hif_handle,
  902. HIF_EP_VOTE_DP_ACCESS) ==
  903. HIF_EP_VOTE_ACCESS_DISABLE ||
  904. hal_is_reg_write_tput_level_high(hal_soc) ||
  905. PLD_MHI_STATE_L0 ==
  906. pld_get_mhi_state(hal_soc->qdf_dev->dev)) {
  907. hal_write_address_32_mb(hal_soc, addr, value, false);
  908. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  909. srng->wstats.direct++;
  910. } else {
  911. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  912. }
  913. break;
  914. }
  915. }
  916. #else
  917. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  918. struct hal_srng *srng,
  919. void __iomem *addr,
  920. uint32_t value)
  921. {
  922. if (hal_is_reg_write_tput_level_high(hal_soc) ||
  923. pld_is_device_awake(hal_soc->qdf_dev->dev)) {
  924. qdf_atomic_inc(&hal_soc->stats.wstats.direct);
  925. srng->wstats.direct++;
  926. hal_write_address_32_mb(hal_soc, addr, value, false);
  927. } else {
  928. hal_reg_write_enqueue(hal_soc, srng, addr, value);
  929. }
  930. hal_record_suspend_write(srng->ring_id, value, srng->wstats.direct);
  931. }
  932. #endif
  933. #endif
  934. /**
  935. * hal_attach - Initialize HAL layer
  936. * @hif_handle: Opaque HIF handle
  937. * @qdf_dev: QDF device
  938. *
  939. * Return: Opaque HAL SOC handle
  940. * NULL on failure (if given ring is not available)
  941. *
  942. * This function should be called as part of HIF initialization (for accessing
  943. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  944. *
  945. */
  946. void *hal_attach(struct hif_opaque_softc *hif_handle, qdf_device_t qdf_dev)
  947. {
  948. struct hal_soc *hal;
  949. int i;
  950. hal = qdf_mem_malloc(sizeof(*hal));
  951. if (!hal) {
  952. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  953. "%s: hal_soc allocation failed", __func__);
  954. goto fail0;
  955. }
  956. hal->hif_handle = hif_handle;
  957. hal->dev_base_addr = hif_get_dev_ba(hif_handle); /* UMAC */
  958. hal->dev_base_addr_ce = hif_get_dev_ba_ce(hif_handle); /* CE */
  959. hal->dev_base_addr_cmem = hif_get_dev_ba_cmem(hif_handle); /* CMEM */
  960. hal->dev_base_addr_pmm = hif_get_dev_ba_pmm(hif_handle); /* PMM */
  961. hal->qdf_dev = qdf_dev;
  962. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  963. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  964. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  965. if (!hal->shadow_rdptr_mem_paddr) {
  966. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  967. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  968. __func__);
  969. goto fail1;
  970. }
  971. qdf_mem_zero(hal->shadow_rdptr_mem_vaddr,
  972. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX);
  973. hal->shadow_wrptr_mem_vaddr =
  974. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  975. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  976. &(hal->shadow_wrptr_mem_paddr));
  977. if (!hal->shadow_wrptr_mem_vaddr) {
  978. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  979. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  980. __func__);
  981. goto fail2;
  982. }
  983. qdf_mem_zero(hal->shadow_wrptr_mem_vaddr,
  984. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS);
  985. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  986. hal->srng_list[i].initialized = 0;
  987. hal->srng_list[i].ring_id = i;
  988. }
  989. qdf_spinlock_create(&hal->register_access_lock);
  990. hal->register_window = 0;
  991. hal->target_type = hal_get_target_type(hal_soc_to_hal_soc_handle(hal));
  992. hal->version = hif_get_soc_version(hif_handle);
  993. hal->ops = qdf_mem_malloc(sizeof(*hal->ops));
  994. if (!hal->ops) {
  995. hal_err("unable to allocable memory for HAL ops");
  996. goto fail3;
  997. }
  998. hal_target_based_configure(hal);
  999. hal_reg_write_fail_history_init(hal);
  1000. qdf_minidump_log(hal, sizeof(*hal), "hal_soc");
  1001. qdf_ssr_driver_dump_register_region("hal_soc", hal, sizeof(*hal));
  1002. qdf_atomic_init(&hal->active_work_cnt);
  1003. if (hal_delayed_reg_write_init(hal) != QDF_STATUS_SUCCESS) {
  1004. hal_err("unable to initialize delayed reg write");
  1005. goto fail4;
  1006. }
  1007. hif_rtpm_register(HIF_RTPM_ID_HAL_REO_CMD, NULL);
  1008. return (void *)hal;
  1009. fail4:
  1010. qdf_ssr_driver_dump_unregister_region("hal_soc");
  1011. qdf_minidump_remove(hal, sizeof(*hal), "hal_soc");
  1012. qdf_mem_free(hal->ops);
  1013. fail3:
  1014. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  1015. sizeof(*hal->shadow_wrptr_mem_vaddr) *
  1016. HAL_MAX_LMAC_RINGS,
  1017. hal->shadow_wrptr_mem_vaddr,
  1018. hal->shadow_wrptr_mem_paddr, 0);
  1019. fail2:
  1020. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  1021. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  1022. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  1023. fail1:
  1024. qdf_mem_free(hal);
  1025. fail0:
  1026. return NULL;
  1027. }
  1028. qdf_export_symbol(hal_attach);
  1029. /**
  1030. * hal_mem_info - Retrieve hal memory base address
  1031. *
  1032. * @hal_soc: Opaque HAL SOC handle
  1033. * @mem: pointer to structure to be updated with hal mem info
  1034. */
  1035. void hal_get_meminfo(hal_soc_handle_t hal_soc_hdl, struct hal_mem_info *mem)
  1036. {
  1037. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1038. mem->dev_base_addr = (void *)hal->dev_base_addr;
  1039. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  1040. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  1041. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  1042. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  1043. hif_read_phy_mem_base((void *)hal->hif_handle,
  1044. (qdf_dma_addr_t *)&mem->dev_base_paddr);
  1045. mem->lmac_srng_start_id = HAL_SRNG_LMAC1_ID_START;
  1046. return;
  1047. }
  1048. qdf_export_symbol(hal_get_meminfo);
  1049. /**
  1050. * hal_detach - Detach HAL layer
  1051. * @hal_soc: HAL SOC handle
  1052. *
  1053. * Return: Opaque HAL SOC handle
  1054. * NULL on failure (if given ring is not available)
  1055. *
  1056. * This function should be called as part of HIF initialization (for accessing
  1057. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  1058. *
  1059. */
  1060. extern void hal_detach(void *hal_soc)
  1061. {
  1062. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1063. hif_rtpm_deregister(HIF_RTPM_ID_HAL_REO_CMD);
  1064. hal_delayed_reg_write_deinit(hal);
  1065. hal_reo_shared_qaddr_detach((hal_soc_handle_t)hal);
  1066. qdf_ssr_driver_dump_unregister_region("hal_soc");
  1067. qdf_minidump_remove(hal, sizeof(*hal), "hal_soc");
  1068. qdf_mem_free(hal->ops);
  1069. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  1070. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  1071. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  1072. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  1073. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  1074. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  1075. qdf_mem_free(hal);
  1076. return;
  1077. }
  1078. qdf_export_symbol(hal_detach);
  1079. #define HAL_CE_CHANNEL_DST_DEST_CTRL_ADDR(x) ((x) + 0x000000b0)
  1080. #define HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK 0x0000ffff
  1081. #define HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) ((x) + 0x00000040)
  1082. #define HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  1083. /**
  1084. * hal_ce_dst_setup - Initialize CE destination ring registers
  1085. * @hal_soc: HAL SOC handle
  1086. * @srng: SRNG ring pointer
  1087. */
  1088. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  1089. int ring_num)
  1090. {
  1091. uint32_t reg_val = 0;
  1092. uint32_t reg_addr;
  1093. struct hal_hw_srng_config *ring_config =
  1094. HAL_SRNG_CONFIG(hal, CE_DST);
  1095. /* set DEST_MAX_LENGTH according to ce assignment */
  1096. reg_addr = HAL_CE_CHANNEL_DST_DEST_CTRL_ADDR(
  1097. ring_config->reg_start[R0_INDEX] +
  1098. (ring_num * ring_config->reg_size[R0_INDEX]));
  1099. reg_val = HAL_REG_READ(hal, reg_addr);
  1100. reg_val &= ~HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  1101. reg_val |= srng->u.dst_ring.max_buffer_length &
  1102. HAL_CE_CHANNEL_DST_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  1103. HAL_REG_WRITE(hal, reg_addr, reg_val);
  1104. if (srng->prefetch_timer) {
  1105. reg_addr = HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_ADDR(
  1106. ring_config->reg_start[R0_INDEX] +
  1107. (ring_num * ring_config->reg_size[R0_INDEX]));
  1108. reg_val = HAL_REG_READ(hal, reg_addr);
  1109. reg_val &= ~HAL_CE_CHANNEL_DST_DEST_RING_CONSUMER_PREFETCH_TIMER_RMSK;
  1110. reg_val |= srng->prefetch_timer;
  1111. HAL_REG_WRITE(hal, reg_addr, reg_val);
  1112. reg_val = HAL_REG_READ(hal, reg_addr);
  1113. }
  1114. }
  1115. /**
  1116. * hal_reo_read_write_ctrl_ix - Read or write REO_DESTINATION_RING_CTRL_IX
  1117. * @hal: HAL SOC handle
  1118. * @read: boolean value to indicate if read or write
  1119. * @ix0: pointer to store IX0 reg value
  1120. * @ix1: pointer to store IX1 reg value
  1121. * @ix2: pointer to store IX2 reg value
  1122. * @ix3: pointer to store IX3 reg value
  1123. */
  1124. void hal_reo_read_write_ctrl_ix(hal_soc_handle_t hal_soc_hdl, bool read,
  1125. uint32_t *ix0, uint32_t *ix1,
  1126. uint32_t *ix2, uint32_t *ix3)
  1127. {
  1128. uint32_t reg_offset;
  1129. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1130. uint32_t reo_reg_base;
  1131. reo_reg_base = hal_get_reo_reg_base_offset(hal_soc_hdl);
  1132. if (read) {
  1133. if (ix0) {
  1134. reg_offset =
  1135. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(
  1136. reo_reg_base);
  1137. *ix0 = HAL_REG_READ(hal, reg_offset);
  1138. }
  1139. if (ix1) {
  1140. reg_offset =
  1141. HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(
  1142. reo_reg_base);
  1143. *ix1 = HAL_REG_READ(hal, reg_offset);
  1144. }
  1145. if (ix2) {
  1146. reg_offset =
  1147. HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(
  1148. reo_reg_base);
  1149. *ix2 = HAL_REG_READ(hal, reg_offset);
  1150. }
  1151. if (ix3) {
  1152. reg_offset =
  1153. HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(
  1154. reo_reg_base);
  1155. *ix3 = HAL_REG_READ(hal, reg_offset);
  1156. }
  1157. } else {
  1158. if (ix0) {
  1159. reg_offset =
  1160. HAL_REO_DESTINATION_RING_CTRL_IX_0_ADDR(
  1161. reo_reg_base);
  1162. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1163. *ix0, true);
  1164. }
  1165. if (ix1) {
  1166. reg_offset =
  1167. HAL_REO_DESTINATION_RING_CTRL_IX_1_ADDR(
  1168. reo_reg_base);
  1169. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1170. *ix1, true);
  1171. }
  1172. if (ix2) {
  1173. reg_offset =
  1174. HAL_REO_DESTINATION_RING_CTRL_IX_2_ADDR(
  1175. reo_reg_base);
  1176. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1177. *ix2, true);
  1178. }
  1179. if (ix3) {
  1180. reg_offset =
  1181. HAL_REO_DESTINATION_RING_CTRL_IX_3_ADDR(
  1182. reo_reg_base);
  1183. HAL_REG_WRITE_CONFIRM_RETRY(hal, reg_offset,
  1184. *ix3, true);
  1185. }
  1186. }
  1187. }
  1188. qdf_export_symbol(hal_reo_read_write_ctrl_ix);
  1189. /**
  1190. * hal_srng_dst_set_hp_paddr_confirm() - Set physical address to dest ring head
  1191. * pointer and confirm that write went through by reading back the value
  1192. * @srng: sring pointer
  1193. * @paddr: physical address
  1194. *
  1195. * Return: None
  1196. */
  1197. void hal_srng_dst_set_hp_paddr_confirm(struct hal_srng *srng, uint64_t paddr)
  1198. {
  1199. SRNG_DST_REG_WRITE_CONFIRM(srng, HP_ADDR_LSB, paddr & 0xffffffff);
  1200. SRNG_DST_REG_WRITE_CONFIRM(srng, HP_ADDR_MSB, paddr >> 32);
  1201. }
  1202. qdf_export_symbol(hal_srng_dst_set_hp_paddr_confirm);
  1203. /**
  1204. * hal_srng_dst_init_hp() - Initialize destination ring head
  1205. * pointer
  1206. * @hal_soc: hal_soc handle
  1207. * @srng: sring pointer
  1208. * @vaddr: virtual address
  1209. */
  1210. void hal_srng_dst_init_hp(struct hal_soc_handle *hal_soc,
  1211. struct hal_srng *srng,
  1212. uint32_t *vaddr)
  1213. {
  1214. uint32_t reg_offset;
  1215. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1216. if (!srng)
  1217. return;
  1218. srng->u.dst_ring.hp_addr = vaddr;
  1219. reg_offset = SRNG_DST_ADDR(srng, HP) - hal->dev_base_addr;
  1220. HAL_REG_WRITE_CONFIRM_RETRY(
  1221. hal, reg_offset, srng->u.dst_ring.cached_hp, true);
  1222. if (vaddr) {
  1223. *srng->u.dst_ring.hp_addr = srng->u.dst_ring.cached_hp;
  1224. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1225. "hp_addr=%pK, cached_hp=%d",
  1226. (void *)srng->u.dst_ring.hp_addr,
  1227. srng->u.dst_ring.cached_hp);
  1228. }
  1229. }
  1230. qdf_export_symbol(hal_srng_dst_init_hp);
  1231. /**
  1232. * hal_srng_hw_init - Private function to initialize SRNG HW
  1233. * @hal_soc: HAL SOC handle
  1234. * @srng: SRNG ring pointer
  1235. * @idle_check: Check if ring is idle
  1236. * @idx: ring index
  1237. */
  1238. static inline void hal_srng_hw_init(struct hal_soc *hal,
  1239. struct hal_srng *srng, bool idle_check, uint32_t idx)
  1240. {
  1241. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1242. hal_srng_src_hw_init(hal, srng, idle_check, idx);
  1243. else
  1244. hal_srng_dst_hw_init(hal, srng, idle_check, idx);
  1245. }
  1246. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  1247. /**
  1248. * hal_srng_is_near_full_irq_supported() - Check if near full irq is
  1249. * supported on this SRNG
  1250. * @hal_soc: HAL SoC handle
  1251. * @ring_type: SRNG type
  1252. * @ring_num: ring number
  1253. *
  1254. * Return: true, if near full irq is supported for this SRNG
  1255. * false, if near full irq is not supported for this SRNG
  1256. */
  1257. bool hal_srng_is_near_full_irq_supported(hal_soc_handle_t hal_soc,
  1258. int ring_type, int ring_num)
  1259. {
  1260. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1261. struct hal_hw_srng_config *ring_config =
  1262. HAL_SRNG_CONFIG(hal, ring_type);
  1263. return ring_config->nf_irq_support;
  1264. }
  1265. /**
  1266. * hal_srng_set_msi2_params() - Set MSI2 params to SRNG data structure from
  1267. * ring params
  1268. * @srng: SRNG handle
  1269. * @ring_params: ring params for this SRNG
  1270. *
  1271. * Return: None
  1272. */
  1273. static inline void
  1274. hal_srng_set_msi2_params(struct hal_srng *srng,
  1275. struct hal_srng_params *ring_params)
  1276. {
  1277. srng->msi2_addr = ring_params->msi2_addr;
  1278. srng->msi2_data = ring_params->msi2_data;
  1279. }
  1280. /**
  1281. * hal_srng_get_nf_params() - Get the near full MSI2 params from srng
  1282. * @srng: SRNG handle
  1283. * @ring_params: ring params for this SRNG
  1284. *
  1285. * Return: None
  1286. */
  1287. static inline void
  1288. hal_srng_get_nf_params(struct hal_srng *srng,
  1289. struct hal_srng_params *ring_params)
  1290. {
  1291. ring_params->msi2_addr = srng->msi2_addr;
  1292. ring_params->msi2_data = srng->msi2_data;
  1293. }
  1294. /**
  1295. * hal_srng_set_nf_thresholds() - Set the near full thresholds in SRNG
  1296. * @srng: SRNG handle where the params are to be set
  1297. * @ring_params: ring params, from where threshold is to be fetched
  1298. *
  1299. * Return: None
  1300. */
  1301. static inline void
  1302. hal_srng_set_nf_thresholds(struct hal_srng *srng,
  1303. struct hal_srng_params *ring_params)
  1304. {
  1305. srng->u.dst_ring.nf_irq_support = ring_params->nf_irq_support;
  1306. srng->u.dst_ring.high_thresh = ring_params->high_thresh;
  1307. }
  1308. #else
  1309. static inline void
  1310. hal_srng_set_msi2_params(struct hal_srng *srng,
  1311. struct hal_srng_params *ring_params)
  1312. {
  1313. }
  1314. static inline void
  1315. hal_srng_get_nf_params(struct hal_srng *srng,
  1316. struct hal_srng_params *ring_params)
  1317. {
  1318. }
  1319. static inline void
  1320. hal_srng_set_nf_thresholds(struct hal_srng *srng,
  1321. struct hal_srng_params *ring_params)
  1322. {
  1323. }
  1324. #endif
  1325. #if defined(CLEAR_SW2TCL_CONSUMED_DESC)
  1326. /**
  1327. * hal_srng_last_desc_cleared_init - Initialize SRNG last_desc_cleared ptr
  1328. *
  1329. * @srng: Source ring pointer
  1330. *
  1331. * Return: None
  1332. */
  1333. static inline
  1334. void hal_srng_last_desc_cleared_init(struct hal_srng *srng)
  1335. {
  1336. srng->last_desc_cleared = srng->ring_size - srng->entry_size;
  1337. }
  1338. #else
  1339. static inline
  1340. void hal_srng_last_desc_cleared_init(struct hal_srng *srng)
  1341. {
  1342. }
  1343. #endif /* CLEAR_SW2TCL_CONSUMED_DESC */
  1344. #ifdef WLAN_DP_SRNG_USAGE_WM_TRACKING
  1345. static inline void hal_srng_update_high_wm_thresholds(struct hal_srng *srng)
  1346. {
  1347. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_90_to_100] =
  1348. ((srng->num_entries * 90) / 100);
  1349. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_80_to_90] =
  1350. ((srng->num_entries * 80) / 100);
  1351. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_70_to_80] =
  1352. ((srng->num_entries * 70) / 100);
  1353. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_60_to_70] =
  1354. ((srng->num_entries * 60) / 100);
  1355. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_50_to_60] =
  1356. ((srng->num_entries * 50) / 100);
  1357. /* Below 50% threshold is not needed */
  1358. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT] = 0;
  1359. hal_info("ring_id: %u, wm_thresh- <50:%u, 50-60:%u, 60-70:%u, 70-80:%u, 80-90:%u, 90-100:%u",
  1360. srng->ring_id,
  1361. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_BELOW_50_PERCENT],
  1362. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_50_to_60],
  1363. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_60_to_70],
  1364. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_70_to_80],
  1365. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_80_to_90],
  1366. srng->high_wm.bin_thresh[HAL_SRNG_HIGH_WM_BIN_90_to_100]);
  1367. }
  1368. #else
  1369. static inline void hal_srng_update_high_wm_thresholds(struct hal_srng *srng)
  1370. {
  1371. }
  1372. #endif
  1373. /**
  1374. * hal_srng_setup_idx - Initialize HW SRNG ring.
  1375. * @hal_soc: Opaque HAL SOC handle
  1376. * @ring_type: one of the types from hal_ring_type
  1377. * @ring_num: Ring number if there are multiple rings of same type (staring
  1378. * from 0)
  1379. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  1380. * @ring_params: SRNG ring params in hal_srng_params structure.
  1381. * @idle_check: Check if ring is idle
  1382. * @idx: Ring index to be programmed as init value in HP/TP based on srng type
  1383. *
  1384. * Callers are expected to allocate contiguous ring memory of size
  1385. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  1386. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  1387. * hal_srng_params structure. Ring base address should be 8 byte aligned
  1388. * and size of each ring entry should be queried using the API
  1389. * hal_srng_get_entrysize
  1390. *
  1391. * Return: Opaque pointer to ring on success
  1392. * NULL on failure (if given ring is not available)
  1393. */
  1394. void *hal_srng_setup_idx(void *hal_soc, int ring_type, int ring_num, int mac_id,
  1395. struct hal_srng_params *ring_params, bool idle_check,
  1396. uint32_t idx)
  1397. {
  1398. int ring_id;
  1399. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1400. hal_soc_handle_t hal_hdl = (hal_soc_handle_t)hal;
  1401. struct hal_srng *srng;
  1402. struct hal_hw_srng_config *ring_config =
  1403. HAL_SRNG_CONFIG(hal, ring_type);
  1404. void *dev_base_addr;
  1405. int i;
  1406. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  1407. if (ring_id < 0)
  1408. return NULL;
  1409. hal_verbose_debug("mac_id %d ring_id %d", mac_id, ring_id);
  1410. srng = hal_get_srng(hal_soc, ring_id);
  1411. if (srng->initialized) {
  1412. hal_verbose_debug("Ring (ring_type, ring_num) already initialized");
  1413. return NULL;
  1414. }
  1415. dev_base_addr = hal->dev_base_addr;
  1416. srng->ring_id = ring_id;
  1417. srng->ring_type = ring_type;
  1418. srng->ring_dir = ring_config->ring_dir;
  1419. srng->ring_base_paddr = ring_params->ring_base_paddr;
  1420. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  1421. srng->entry_size = ring_config->entry_size;
  1422. srng->num_entries = ring_params->num_entries;
  1423. srng->ring_size = srng->num_entries * srng->entry_size;
  1424. srng->ring_size_mask = srng->ring_size - 1;
  1425. srng->ring_vaddr_end = srng->ring_base_vaddr + srng->ring_size;
  1426. srng->msi_addr = ring_params->msi_addr;
  1427. srng->msi_data = ring_params->msi_data;
  1428. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  1429. srng->intr_batch_cntr_thres_entries =
  1430. ring_params->intr_batch_cntr_thres_entries;
  1431. if (!idle_check)
  1432. srng->prefetch_timer = ring_params->prefetch_timer;
  1433. srng->hal_soc = hal_soc;
  1434. hal_srng_set_msi2_params(srng, ring_params);
  1435. hal_srng_update_high_wm_thresholds(srng);
  1436. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  1437. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  1438. + (ring_num * ring_config->reg_size[i]);
  1439. }
  1440. /* Zero out the entire ring memory */
  1441. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  1442. srng->num_entries) << 2);
  1443. srng->flags = ring_params->flags;
  1444. /* For cached descriptors flush and invalidate the memory*/
  1445. if (srng->flags & HAL_SRNG_CACHED_DESC) {
  1446. qdf_nbuf_dma_clean_range(
  1447. srng->ring_base_vaddr,
  1448. srng->ring_base_vaddr +
  1449. ((srng->entry_size * srng->num_entries)));
  1450. qdf_nbuf_dma_inv_range(
  1451. srng->ring_base_vaddr,
  1452. srng->ring_base_vaddr +
  1453. ((srng->entry_size * srng->num_entries)));
  1454. }
  1455. #ifdef BIG_ENDIAN_HOST
  1456. /* TODO: See if we should we get these flags from caller */
  1457. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  1458. srng->flags |= HAL_SRNG_MSI_SWAP;
  1459. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  1460. #endif
  1461. hal_srng_last_desc_cleared_init(srng);
  1462. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1463. srng->u.src_ring.hp = 0;
  1464. srng->u.src_ring.reap_hp = srng->ring_size -
  1465. srng->entry_size;
  1466. srng->u.src_ring.tp_addr =
  1467. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1468. srng->u.src_ring.low_threshold =
  1469. ring_params->low_threshold * srng->entry_size;
  1470. if (srng->u.src_ring.tp_addr)
  1471. qdf_mem_zero(srng->u.src_ring.tp_addr,
  1472. sizeof(*hal->shadow_rdptr_mem_vaddr));
  1473. if (ring_config->lmac_ring) {
  1474. /* For LMAC rings, head pointer updates will be done
  1475. * through FW by writing to a shared memory location
  1476. */
  1477. srng->u.src_ring.hp_addr =
  1478. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1479. HAL_SRNG_LMAC1_ID_START]);
  1480. srng->flags |= HAL_SRNG_LMAC_RING;
  1481. if (srng->u.src_ring.hp_addr)
  1482. qdf_mem_zero(srng->u.src_ring.hp_addr,
  1483. sizeof(*hal->shadow_wrptr_mem_vaddr));
  1484. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  1485. srng->u.src_ring.hp_addr =
  1486. hal_get_window_address(hal,
  1487. SRNG_SRC_ADDR(srng, HP));
  1488. if (CHECK_SHADOW_REGISTERS) {
  1489. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1490. QDF_TRACE_LEVEL_ERROR,
  1491. "%s: Ring (%d, %d) missing shadow config",
  1492. __func__, ring_type, ring_num);
  1493. }
  1494. } else {
  1495. hal_validate_shadow_register(hal,
  1496. SRNG_SRC_ADDR(srng, HP),
  1497. srng->u.src_ring.hp_addr);
  1498. }
  1499. } else {
  1500. /* During initialization loop count in all the descriptors
  1501. * will be set to zero, and HW will set it to 1 on completing
  1502. * descriptor update in first loop, and increments it by 1 on
  1503. * subsequent loops (loop count wraps around after reaching
  1504. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  1505. * loop count in descriptors updated by HW (to be processed
  1506. * by SW).
  1507. */
  1508. hal_srng_set_nf_thresholds(srng, ring_params);
  1509. srng->u.dst_ring.loop_cnt = 1;
  1510. srng->u.dst_ring.tp = 0;
  1511. srng->u.dst_ring.hp_addr =
  1512. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1513. if (srng->u.dst_ring.hp_addr)
  1514. qdf_mem_zero(srng->u.dst_ring.hp_addr,
  1515. sizeof(*hal->shadow_rdptr_mem_vaddr));
  1516. if (ring_config->lmac_ring) {
  1517. /* For LMAC rings, tail pointer updates will be done
  1518. * through FW by writing to a shared memory location
  1519. */
  1520. srng->u.dst_ring.tp_addr =
  1521. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1522. HAL_SRNG_LMAC1_ID_START]);
  1523. srng->flags |= HAL_SRNG_LMAC_RING;
  1524. if (srng->u.dst_ring.tp_addr)
  1525. qdf_mem_zero(srng->u.dst_ring.tp_addr,
  1526. sizeof(*hal->shadow_wrptr_mem_vaddr));
  1527. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  1528. srng->u.dst_ring.tp_addr =
  1529. hal_get_window_address(hal,
  1530. SRNG_DST_ADDR(srng, TP));
  1531. if (CHECK_SHADOW_REGISTERS) {
  1532. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1533. QDF_TRACE_LEVEL_ERROR,
  1534. "%s: Ring (%d, %d) missing shadow config",
  1535. __func__, ring_type, ring_num);
  1536. }
  1537. } else {
  1538. hal_validate_shadow_register(hal,
  1539. SRNG_DST_ADDR(srng, TP),
  1540. srng->u.dst_ring.tp_addr);
  1541. }
  1542. }
  1543. if (!(ring_config->lmac_ring)) {
  1544. if (idx) {
  1545. hal->ops->hal_tx_ring_halt_set(hal_hdl);
  1546. do {
  1547. hal_info("Waiting for ring reset\n");
  1548. } while (!(hal->ops->hal_tx_ring_halt_poll(hal_hdl)));
  1549. }
  1550. hal_srng_hw_init(hal, srng, idle_check, idx);
  1551. if (idx) {
  1552. hal->ops->hal_tx_ring_halt_reset(hal_hdl);
  1553. }
  1554. if (ring_type == CE_DST) {
  1555. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  1556. hal_ce_dst_setup(hal, srng, ring_num);
  1557. }
  1558. }
  1559. SRNG_LOCK_INIT(&srng->lock);
  1560. srng->srng_event = 0;
  1561. srng->initialized = true;
  1562. return (void *)srng;
  1563. }
  1564. qdf_export_symbol(hal_srng_setup_idx);
  1565. /**
  1566. * hal_srng_setup - Initialize HW SRNG ring.
  1567. * @hal_soc: Opaque HAL SOC handle
  1568. * @ring_type: one of the types from hal_ring_type
  1569. * @ring_num: Ring number if there are multiple rings of same type (staring
  1570. * from 0)
  1571. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  1572. * @ring_params: SRNG ring params in hal_srng_params structure.
  1573. * @idle_check: Check if ring is idle
  1574. *
  1575. * Callers are expected to allocate contiguous ring memory of size
  1576. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  1577. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  1578. * hal_srng_params structure. Ring base address should be 8 byte aligned
  1579. * and size of each ring entry should be queried using the API
  1580. * hal_srng_get_entrysize
  1581. *
  1582. * Return: Opaque pointer to ring on success
  1583. * NULL on failure (if given ring is not available)
  1584. */
  1585. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  1586. int mac_id, struct hal_srng_params *ring_params,
  1587. bool idle_check)
  1588. {
  1589. return hal_srng_setup_idx(hal_soc, ring_type, ring_num, mac_id,
  1590. ring_params, idle_check, 0);
  1591. }
  1592. qdf_export_symbol(hal_srng_setup);
  1593. /**
  1594. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  1595. * @hal_soc: Opaque HAL SOC handle
  1596. * @hal_srng: Opaque HAL SRNG pointer
  1597. */
  1598. void hal_srng_cleanup(void *hal_soc, hal_ring_handle_t hal_ring_hdl)
  1599. {
  1600. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1601. SRNG_LOCK_DESTROY(&srng->lock);
  1602. srng->initialized = 0;
  1603. hal_srng_hw_disable(hal_soc, srng);
  1604. }
  1605. qdf_export_symbol(hal_srng_cleanup);
  1606. /**
  1607. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  1608. * @hal_soc: Opaque HAL SOC handle
  1609. * @ring_type: one of the types from hal_ring_type
  1610. *
  1611. */
  1612. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  1613. {
  1614. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1615. struct hal_hw_srng_config *ring_config =
  1616. HAL_SRNG_CONFIG(hal, ring_type);
  1617. return ring_config->entry_size << 2;
  1618. }
  1619. qdf_export_symbol(hal_srng_get_entrysize);
  1620. /**
  1621. * hal_srng_max_entries - Returns maximum possible number of ring entries
  1622. * @hal_soc: Opaque HAL SOC handle
  1623. * @ring_type: one of the types from hal_ring_type
  1624. *
  1625. * Return: Maximum number of entries for the given ring_type
  1626. */
  1627. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  1628. {
  1629. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1630. struct hal_hw_srng_config *ring_config =
  1631. HAL_SRNG_CONFIG(hal, ring_type);
  1632. return ring_config->max_size / ring_config->entry_size;
  1633. }
  1634. qdf_export_symbol(hal_srng_max_entries);
  1635. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  1636. {
  1637. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1638. struct hal_hw_srng_config *ring_config =
  1639. HAL_SRNG_CONFIG(hal, ring_type);
  1640. return ring_config->ring_dir;
  1641. }
  1642. /**
  1643. * hal_srng_dump - Dump ring status
  1644. * @srng: hal srng pointer
  1645. */
  1646. void hal_srng_dump(struct hal_srng *srng)
  1647. {
  1648. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1649. hal_debug("=== SRC RING %d ===", srng->ring_id);
  1650. hal_debug("hp %u, reap_hp %u, tp %u, cached tp %u",
  1651. srng->u.src_ring.hp,
  1652. srng->u.src_ring.reap_hp,
  1653. *srng->u.src_ring.tp_addr,
  1654. srng->u.src_ring.cached_tp);
  1655. } else {
  1656. hal_debug("=== DST RING %d ===", srng->ring_id);
  1657. hal_debug("tp %u, hp %u, cached tp %u, loop_cnt %u",
  1658. srng->u.dst_ring.tp,
  1659. *srng->u.dst_ring.hp_addr,
  1660. srng->u.dst_ring.cached_hp,
  1661. srng->u.dst_ring.loop_cnt);
  1662. }
  1663. }
  1664. /**
  1665. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  1666. *
  1667. * @hal_soc: Opaque HAL SOC handle
  1668. * @hal_ring: Ring pointer (Source or Destination ring)
  1669. * @ring_params: SRNG parameters will be returned through this structure
  1670. */
  1671. extern void hal_get_srng_params(hal_soc_handle_t hal_soc_hdl,
  1672. hal_ring_handle_t hal_ring_hdl,
  1673. struct hal_srng_params *ring_params)
  1674. {
  1675. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1676. int i =0;
  1677. ring_params->ring_id = srng->ring_id;
  1678. ring_params->ring_dir = srng->ring_dir;
  1679. ring_params->entry_size = srng->entry_size;
  1680. ring_params->ring_base_paddr = srng->ring_base_paddr;
  1681. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  1682. ring_params->num_entries = srng->num_entries;
  1683. ring_params->msi_addr = srng->msi_addr;
  1684. ring_params->msi_data = srng->msi_data;
  1685. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  1686. ring_params->intr_batch_cntr_thres_entries =
  1687. srng->intr_batch_cntr_thres_entries;
  1688. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  1689. ring_params->flags = srng->flags;
  1690. ring_params->ring_id = srng->ring_id;
  1691. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  1692. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  1693. hal_srng_get_nf_params(srng, ring_params);
  1694. }
  1695. qdf_export_symbol(hal_get_srng_params);
  1696. void hal_set_low_threshold(hal_ring_handle_t hal_ring_hdl,
  1697. uint32_t low_threshold)
  1698. {
  1699. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  1700. srng->u.src_ring.low_threshold = low_threshold * srng->entry_size;
  1701. }
  1702. qdf_export_symbol(hal_set_low_threshold);
  1703. #ifdef FEATURE_RUNTIME_PM
  1704. void
  1705. hal_srng_rtpm_access_end(hal_soc_handle_t hal_soc_hdl,
  1706. hal_ring_handle_t hal_ring_hdl,
  1707. uint32_t rtpm_id)
  1708. {
  1709. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1710. if (qdf_unlikely(!hal_ring_hdl)) {
  1711. qdf_print("Error: Invalid hal_ring\n");
  1712. return;
  1713. }
  1714. if (hif_rtpm_get(HIF_RTPM_GET_ASYNC, rtpm_id) == 0) {
  1715. if (hif_system_pm_state_check(hal_soc->hif_handle)) {
  1716. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  1717. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1718. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1719. } else {
  1720. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  1721. }
  1722. hif_rtpm_put(HIF_RTPM_PUT_ASYNC, rtpm_id);
  1723. } else {
  1724. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  1725. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1726. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1727. }
  1728. }
  1729. qdf_export_symbol(hal_srng_rtpm_access_end);
  1730. #endif /* FEATURE_RUNTIME_PM */
  1731. #ifdef FORCE_WAKE
  1732. void hal_set_init_phase(hal_soc_handle_t soc, bool init_phase)
  1733. {
  1734. struct hal_soc *hal_soc = (struct hal_soc *)soc;
  1735. hal_soc->init_phase = init_phase;
  1736. }
  1737. #endif /* FORCE_WAKE */