sde_crtc.c 167 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295
  1. /*
  2. * Copyright (c) 2014-2019 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <uapi/drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <linux/clk/qcom.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  43. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  44. struct sde_crtc_custom_events {
  45. u32 event;
  46. int (*func)(struct drm_crtc *crtc, bool en,
  47. struct sde_irq_callback *irq);
  48. };
  49. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  50. bool en, struct sde_irq_callback *ad_irq);
  51. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  52. bool en, struct sde_irq_callback *idle_irq);
  53. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *noirq);
  55. static struct sde_crtc_custom_events custom_events[] = {
  56. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  57. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  58. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  59. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  60. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  61. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  62. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. static inline struct drm_encoder *_sde_crtc_get_encoder(struct drm_crtc *crtc)
  99. {
  100. struct drm_encoder *enc;
  101. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask)
  102. return enc;
  103. return NULL;
  104. }
  105. /**
  106. * sde_crtc_calc_fps() - Calculates fps value.
  107. * @sde_crtc : CRTC structure
  108. *
  109. * This function is called at frame done. It counts the number
  110. * of frames done for every 1 sec. Stores the value in measured_fps.
  111. * measured_fps value is 10 times the calculated fps value.
  112. * For example, measured_fps= 594 for calculated fps of 59.4
  113. */
  114. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  115. {
  116. ktime_t current_time_us;
  117. u64 fps, diff_us;
  118. current_time_us = ktime_get();
  119. diff_us = (u64)ktime_us_delta(current_time_us,
  120. sde_crtc->fps_info.last_sampled_time_us);
  121. sde_crtc->fps_info.frame_count++;
  122. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  123. /* Multiplying with 10 to get fps in floating point */
  124. fps = ((u64)sde_crtc->fps_info.frame_count)
  125. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  126. do_div(fps, diff_us);
  127. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  128. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  129. sde_crtc->base.base.id, (unsigned int)fps/10,
  130. (unsigned int)fps%10);
  131. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  132. sde_crtc->fps_info.frame_count = 0;
  133. }
  134. if (!sde_crtc->fps_info.time_buf)
  135. return;
  136. /**
  137. * Array indexing is based on sliding window algorithm.
  138. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  139. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  140. * counter loops around and comes back to the first index to store
  141. * the next ktime.
  142. */
  143. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  144. ktime_get();
  145. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  146. }
  147. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  148. {
  149. if (!sde_crtc)
  150. return;
  151. }
  152. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  153. {
  154. struct sde_crtc *sde_crtc;
  155. u64 fps_int, fps_float;
  156. ktime_t current_time_us;
  157. u64 fps, diff_us;
  158. if (!s || !s->private) {
  159. SDE_ERROR("invalid input param(s)\n");
  160. return -EAGAIN;
  161. }
  162. sde_crtc = s->private;
  163. current_time_us = ktime_get();
  164. diff_us = (u64)ktime_us_delta(current_time_us,
  165. sde_crtc->fps_info.last_sampled_time_us);
  166. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  167. /* Multiplying with 10 to get fps in floating point */
  168. fps = ((u64)sde_crtc->fps_info.frame_count)
  169. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  170. do_div(fps, diff_us);
  171. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  172. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  173. sde_crtc->fps_info.frame_count = 0;
  174. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  175. sde_crtc->base.base.id, (unsigned int)fps/10,
  176. (unsigned int)fps%10);
  177. }
  178. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  179. fps_float = do_div(fps_int, 10);
  180. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  181. return 0;
  182. }
  183. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  184. {
  185. return single_open(file, _sde_debugfs_fps_status_show,
  186. inode->i_private);
  187. }
  188. static ssize_t fps_periodicity_ms_store(struct device *device,
  189. struct device_attribute *attr, const char *buf, size_t count)
  190. {
  191. struct drm_crtc *crtc;
  192. struct sde_crtc *sde_crtc;
  193. int res;
  194. /* Base of the input */
  195. int cnt = 10;
  196. if (!device || !buf) {
  197. SDE_ERROR("invalid input param(s)\n");
  198. return -EAGAIN;
  199. }
  200. crtc = dev_get_drvdata(device);
  201. if (!crtc)
  202. return -EINVAL;
  203. sde_crtc = to_sde_crtc(crtc);
  204. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  205. if (res < 0)
  206. return res;
  207. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. DEFAULT_FPS_PERIOD_1_SEC;
  210. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  211. MAX_FPS_PERIOD_5_SECONDS)
  212. sde_crtc->fps_info.fps_periodic_duration =
  213. MAX_FPS_PERIOD_5_SECONDS;
  214. else
  215. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  216. return count;
  217. }
  218. static ssize_t fps_periodicity_ms_show(struct device *device,
  219. struct device_attribute *attr, char *buf)
  220. {
  221. struct drm_crtc *crtc;
  222. struct sde_crtc *sde_crtc;
  223. if (!device || !buf) {
  224. SDE_ERROR("invalid input param(s)\n");
  225. return -EAGAIN;
  226. }
  227. crtc = dev_get_drvdata(device);
  228. if (!crtc)
  229. return -EINVAL;
  230. sde_crtc = to_sde_crtc(crtc);
  231. return scnprintf(buf, PAGE_SIZE, "%d\n",
  232. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  233. }
  234. static ssize_t measured_fps_show(struct device *device,
  235. struct device_attribute *attr, char *buf)
  236. {
  237. struct drm_crtc *crtc;
  238. struct sde_crtc *sde_crtc;
  239. unsigned int fps_int, fps_decimal;
  240. u64 fps = 0, frame_count = 1;
  241. ktime_t current_time;
  242. int i = 0, current_time_index;
  243. u64 diff_us;
  244. if (!device || !buf) {
  245. SDE_ERROR("invalid input param(s)\n");
  246. return -EAGAIN;
  247. }
  248. crtc = dev_get_drvdata(device);
  249. if (!crtc) {
  250. scnprintf(buf, PAGE_SIZE, "fps information not available");
  251. return -EINVAL;
  252. }
  253. sde_crtc = to_sde_crtc(crtc);
  254. if (!sde_crtc->fps_info.time_buf) {
  255. scnprintf(buf, PAGE_SIZE,
  256. "timebuf null - fps information not available");
  257. return -EINVAL;
  258. }
  259. /**
  260. * Whenever the time_index counter comes to zero upon decrementing,
  261. * it is set to the last index since it is the next index that we
  262. * should check for calculating the buftime.
  263. */
  264. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  265. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  266. current_time = ktime_get();
  267. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  268. u64 ptime = (u64)ktime_to_us(current_time);
  269. u64 buftime = (u64)ktime_to_us(
  270. sde_crtc->fps_info.time_buf[current_time_index]);
  271. diff_us = (u64)ktime_us_delta(current_time,
  272. sde_crtc->fps_info.time_buf[current_time_index]);
  273. if (ptime > buftime && diff_us >= (u64)
  274. sde_crtc->fps_info.fps_periodic_duration) {
  275. /* Multiplying with 10 to get fps in floating point */
  276. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  277. do_div(fps, diff_us);
  278. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  279. SDE_DEBUG("measured fps: %d\n",
  280. sde_crtc->fps_info.measured_fps);
  281. break;
  282. }
  283. current_time_index = (current_time_index == 0) ?
  284. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  285. SDE_DEBUG("current time index: %d\n", current_time_index);
  286. frame_count++;
  287. }
  288. if (i == MAX_FRAME_COUNT) {
  289. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  290. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  291. diff_us = (u64)ktime_us_delta(current_time,
  292. sde_crtc->fps_info.time_buf[current_time_index]);
  293. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  294. /* Multiplying with 10 to get fps in floating point */
  295. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  296. do_div(fps, diff_us);
  297. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  298. }
  299. }
  300. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  301. fps_decimal = do_div(fps_int, 10);
  302. return scnprintf(buf, PAGE_SIZE,
  303. "fps: %d.%d duration:%d frame_count:%lld", fps_int, fps_decimal,
  304. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  305. }
  306. static ssize_t vsync_event_show(struct device *device,
  307. struct device_attribute *attr, char *buf)
  308. {
  309. struct drm_crtc *crtc;
  310. struct sde_crtc *sde_crtc;
  311. if (!device || !buf) {
  312. SDE_ERROR("invalid input param(s)\n");
  313. return -EAGAIN;
  314. }
  315. crtc = dev_get_drvdata(device);
  316. sde_crtc = to_sde_crtc(crtc);
  317. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  318. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  319. }
  320. static DEVICE_ATTR_RO(vsync_event);
  321. static DEVICE_ATTR_RO(measured_fps);
  322. static DEVICE_ATTR_RW(fps_periodicity_ms);
  323. static struct attribute *sde_crtc_dev_attrs[] = {
  324. &dev_attr_vsync_event.attr,
  325. &dev_attr_measured_fps.attr,
  326. &dev_attr_fps_periodicity_ms.attr,
  327. NULL
  328. };
  329. static const struct attribute_group sde_crtc_attr_group = {
  330. .attrs = sde_crtc_dev_attrs,
  331. };
  332. static const struct attribute_group *sde_crtc_attr_groups[] = {
  333. &sde_crtc_attr_group,
  334. NULL,
  335. };
  336. static void sde_crtc_destroy(struct drm_crtc *crtc)
  337. {
  338. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  339. SDE_DEBUG("\n");
  340. if (!crtc)
  341. return;
  342. if (sde_crtc->vsync_event_sf)
  343. sysfs_put(sde_crtc->vsync_event_sf);
  344. if (sde_crtc->sysfs_dev)
  345. device_unregister(sde_crtc->sysfs_dev);
  346. if (sde_crtc->blob_info)
  347. drm_property_blob_put(sde_crtc->blob_info);
  348. msm_property_destroy(&sde_crtc->property_info);
  349. sde_cp_crtc_destroy_properties(crtc);
  350. sde_fence_deinit(sde_crtc->output_fence);
  351. _sde_crtc_deinit_events(sde_crtc);
  352. drm_crtc_cleanup(crtc);
  353. mutex_destroy(&sde_crtc->crtc_lock);
  354. kfree(sde_crtc);
  355. }
  356. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  357. const struct drm_display_mode *mode,
  358. struct drm_display_mode *adjusted_mode)
  359. {
  360. SDE_DEBUG("\n");
  361. if ((msm_is_mode_seamless(adjusted_mode) ||
  362. msm_is_mode_seamless_vrr(adjusted_mode)) &&
  363. (!crtc->enabled)) {
  364. SDE_ERROR("crtc state prevents seamless transition\n");
  365. return false;
  366. }
  367. return true;
  368. }
  369. static int _sde_crtc_get_ctlstart_timeout(struct drm_crtc *crtc)
  370. {
  371. struct drm_encoder *encoder;
  372. int rc = 0;
  373. if (!crtc || !crtc->dev)
  374. return 0;
  375. list_for_each_entry(encoder,
  376. &crtc->dev->mode_config.encoder_list, head) {
  377. if (encoder->crtc != crtc)
  378. continue;
  379. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_CMD)
  380. rc += sde_encoder_get_ctlstart_timeout_state(encoder);
  381. }
  382. return rc;
  383. }
  384. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  385. struct sde_plane_state *pstate, struct sde_format *format)
  386. {
  387. uint32_t blend_op, fg_alpha, bg_alpha;
  388. uint32_t blend_type;
  389. struct sde_hw_mixer *lm = mixer->hw_lm;
  390. /* default to opaque blending */
  391. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  392. bg_alpha = 0xFF - fg_alpha;
  393. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  394. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  395. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  396. switch (blend_type) {
  397. case SDE_DRM_BLEND_OP_OPAQUE:
  398. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  399. SDE_BLEND_BG_ALPHA_BG_CONST;
  400. break;
  401. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  402. if (format->alpha_enable) {
  403. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  404. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  405. if (fg_alpha != 0xff) {
  406. bg_alpha = fg_alpha;
  407. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  408. SDE_BLEND_BG_INV_MOD_ALPHA;
  409. } else {
  410. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  411. }
  412. }
  413. break;
  414. case SDE_DRM_BLEND_OP_COVERAGE:
  415. if (format->alpha_enable) {
  416. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  417. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  418. if (fg_alpha != 0xff) {
  419. bg_alpha = fg_alpha;
  420. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  421. SDE_BLEND_BG_MOD_ALPHA |
  422. SDE_BLEND_BG_INV_MOD_ALPHA;
  423. } else {
  424. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  425. }
  426. }
  427. break;
  428. default:
  429. /* do nothing */
  430. break;
  431. }
  432. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  433. bg_alpha, blend_op);
  434. SDE_DEBUG(
  435. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  436. (char *) &format->base.pixel_format,
  437. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  438. }
  439. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  440. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  441. struct sde_hw_dim_layer *dim_layer)
  442. {
  443. struct sde_crtc_state *cstate;
  444. struct sde_hw_mixer *lm;
  445. struct sde_hw_dim_layer split_dim_layer;
  446. int i;
  447. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  448. SDE_DEBUG("empty dim_layer\n");
  449. return;
  450. }
  451. cstate = to_sde_crtc_state(crtc->state);
  452. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  453. dim_layer->flags, dim_layer->stage);
  454. split_dim_layer.stage = dim_layer->stage;
  455. split_dim_layer.color_fill = dim_layer->color_fill;
  456. /*
  457. * traverse through the layer mixers attached to crtc and find the
  458. * intersecting dim layer rect in each LM and program accordingly.
  459. */
  460. for (i = 0; i < sde_crtc->num_mixers; i++) {
  461. split_dim_layer.flags = dim_layer->flags;
  462. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  463. &split_dim_layer.rect);
  464. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  465. /*
  466. * no extra programming required for non-intersecting
  467. * layer mixers with INCLUSIVE dim layer
  468. */
  469. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  470. continue;
  471. /*
  472. * program the other non-intersecting layer mixers with
  473. * INCLUSIVE dim layer of full size for uniformity
  474. * with EXCLUSIVE dim layer config.
  475. */
  476. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  477. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  478. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  479. sizeof(split_dim_layer.rect));
  480. } else {
  481. split_dim_layer.rect.x =
  482. split_dim_layer.rect.x -
  483. cstate->lm_roi[i].x;
  484. split_dim_layer.rect.y =
  485. split_dim_layer.rect.y -
  486. cstate->lm_roi[i].y;
  487. }
  488. SDE_EVT32_VERBOSE(DRMID(crtc),
  489. cstate->lm_roi[i].x,
  490. cstate->lm_roi[i].y,
  491. cstate->lm_roi[i].w,
  492. cstate->lm_roi[i].h,
  493. dim_layer->rect.x,
  494. dim_layer->rect.y,
  495. dim_layer->rect.w,
  496. dim_layer->rect.h,
  497. split_dim_layer.rect.x,
  498. split_dim_layer.rect.y,
  499. split_dim_layer.rect.w,
  500. split_dim_layer.rect.h);
  501. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  502. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  503. split_dim_layer.rect.w, split_dim_layer.rect.h);
  504. lm = mixer[i].hw_lm;
  505. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  506. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  507. }
  508. }
  509. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  510. const struct sde_rect **crtc_roi)
  511. {
  512. struct sde_crtc_state *crtc_state;
  513. if (!state || !crtc_roi)
  514. return;
  515. crtc_state = to_sde_crtc_state(state);
  516. *crtc_roi = &crtc_state->crtc_roi;
  517. }
  518. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  519. {
  520. struct sde_crtc_state *cstate;
  521. struct sde_crtc *sde_crtc;
  522. if (!state || !state->crtc)
  523. return false;
  524. sde_crtc = to_sde_crtc(state->crtc);
  525. cstate = to_sde_crtc_state(state);
  526. return msm_property_is_dirty(&sde_crtc->property_info,
  527. &cstate->property_state, CRTC_PROP_ROI_V1);
  528. }
  529. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  530. void __user *usr_ptr)
  531. {
  532. struct drm_crtc *crtc;
  533. struct sde_crtc_state *cstate;
  534. struct sde_drm_roi_v1 roi_v1;
  535. int i;
  536. if (!state) {
  537. SDE_ERROR("invalid args\n");
  538. return -EINVAL;
  539. }
  540. cstate = to_sde_crtc_state(state);
  541. crtc = cstate->base.crtc;
  542. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  543. if (!usr_ptr) {
  544. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  545. return 0;
  546. }
  547. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  548. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  549. return -EINVAL;
  550. }
  551. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  552. if (roi_v1.num_rects == 0) {
  553. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  554. return 0;
  555. }
  556. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  557. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  558. roi_v1.num_rects);
  559. return -EINVAL;
  560. }
  561. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  562. for (i = 0; i < roi_v1.num_rects; ++i) {
  563. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  564. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  565. DRMID(crtc), i,
  566. cstate->user_roi_list.roi[i].x1,
  567. cstate->user_roi_list.roi[i].y1,
  568. cstate->user_roi_list.roi[i].x2,
  569. cstate->user_roi_list.roi[i].y2);
  570. SDE_EVT32_VERBOSE(DRMID(crtc),
  571. cstate->user_roi_list.roi[i].x1,
  572. cstate->user_roi_list.roi[i].y1,
  573. cstate->user_roi_list.roi[i].x2,
  574. cstate->user_roi_list.roi[i].y2);
  575. }
  576. return 0;
  577. }
  578. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  579. {
  580. int i;
  581. struct sde_crtc_state *cstate;
  582. bool is_3dmux_dsc = false;
  583. cstate = to_sde_crtc_state(state);
  584. for (i = 0; i < cstate->num_connectors; i++) {
  585. struct drm_connector *conn = cstate->connectors[i];
  586. if (sde_connector_get_topology_name(conn) ==
  587. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  588. is_3dmux_dsc = true;
  589. }
  590. return is_3dmux_dsc;
  591. }
  592. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  593. struct drm_crtc_state *state)
  594. {
  595. struct drm_connector *conn;
  596. struct drm_connector_state *conn_state;
  597. struct sde_crtc *sde_crtc;
  598. struct sde_crtc_state *crtc_state;
  599. struct sde_rect *crtc_roi;
  600. struct msm_mode_info mode_info;
  601. int i = 0;
  602. int rc;
  603. bool is_crtc_roi_dirty;
  604. bool is_any_conn_roi_dirty;
  605. if (!crtc || !state)
  606. return -EINVAL;
  607. sde_crtc = to_sde_crtc(crtc);
  608. crtc_state = to_sde_crtc_state(state);
  609. crtc_roi = &crtc_state->crtc_roi;
  610. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  611. is_any_conn_roi_dirty = false;
  612. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  613. struct sde_connector *sde_conn;
  614. struct sde_connector_state *sde_conn_state;
  615. struct sde_rect conn_roi;
  616. if (!conn_state || conn_state->crtc != crtc)
  617. continue;
  618. rc = sde_connector_get_mode_info(conn_state, &mode_info);
  619. if (rc) {
  620. SDE_ERROR("failed to get mode info\n");
  621. return -EINVAL;
  622. }
  623. if (!mode_info.roi_caps.enabled)
  624. continue;
  625. sde_conn = to_sde_connector(conn_state->connector);
  626. sde_conn_state = to_sde_connector_state(conn_state);
  627. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  628. msm_property_is_dirty(
  629. &sde_conn->property_info,
  630. &sde_conn_state->property_state,
  631. CONNECTOR_PROP_ROI_V1);
  632. /*
  633. * current driver only supports same connector and crtc size,
  634. * but if support for different sizes is added, driver needs
  635. * to check the connector roi here to make sure is full screen
  636. * for dsc 3d-mux topology that doesn't support partial update.
  637. */
  638. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  639. sizeof(crtc_state->user_roi_list))) {
  640. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  641. sde_crtc->name);
  642. return -EINVAL;
  643. }
  644. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  645. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  646. conn_roi.x, conn_roi.y,
  647. conn_roi.w, conn_roi.h);
  648. }
  649. /*
  650. * Check against CRTC ROI and Connector ROI not being updated together.
  651. * This restriction should be relaxed when Connector ROI scaling is
  652. * supported.
  653. */
  654. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  655. SDE_ERROR("connector/crtc rois not updated together\n");
  656. return -EINVAL;
  657. }
  658. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  659. /* clear the ROI to null if it matches full screen anyways */
  660. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  661. crtc_roi->w == state->adjusted_mode.hdisplay &&
  662. crtc_roi->h == state->adjusted_mode.vdisplay)
  663. memset(crtc_roi, 0, sizeof(*crtc_roi));
  664. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  665. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  666. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  667. crtc_roi->h);
  668. return 0;
  669. }
  670. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  671. struct drm_crtc_state *state)
  672. {
  673. struct sde_crtc *sde_crtc;
  674. struct sde_crtc_state *crtc_state;
  675. struct drm_connector *conn;
  676. struct drm_connector_state *conn_state;
  677. int i;
  678. if (!crtc || !state)
  679. return -EINVAL;
  680. sde_crtc = to_sde_crtc(crtc);
  681. crtc_state = to_sde_crtc_state(state);
  682. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  683. return 0;
  684. /* partial update active, check if autorefresh is also requested */
  685. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  686. uint64_t autorefresh;
  687. if (!conn_state || conn_state->crtc != crtc)
  688. continue;
  689. autorefresh = sde_connector_get_property(conn_state,
  690. CONNECTOR_PROP_AUTOREFRESH);
  691. if (autorefresh) {
  692. SDE_ERROR(
  693. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  694. sde_crtc->name, autorefresh);
  695. return -EINVAL;
  696. }
  697. }
  698. return 0;
  699. }
  700. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  701. struct drm_crtc_state *state, int lm_idx)
  702. {
  703. struct sde_crtc *sde_crtc;
  704. struct sde_crtc_state *crtc_state;
  705. const struct sde_rect *crtc_roi;
  706. const struct sde_rect *lm_bounds;
  707. struct sde_rect *lm_roi;
  708. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  709. return -EINVAL;
  710. sde_crtc = to_sde_crtc(crtc);
  711. crtc_state = to_sde_crtc_state(state);
  712. crtc_roi = &crtc_state->crtc_roi;
  713. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  714. lm_roi = &crtc_state->lm_roi[lm_idx];
  715. if (sde_kms_rect_is_null(crtc_roi))
  716. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  717. else
  718. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  719. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  720. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  721. /*
  722. * partial update is not supported with 3dmux dsc or dest scaler.
  723. * hence, crtc roi must match the mixer dimensions.
  724. */
  725. if (crtc_state->num_ds_enabled ||
  726. _sde_crtc_setup_is_3dmux_dsc(state)) {
  727. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  728. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  729. return -EINVAL;
  730. }
  731. }
  732. /* if any dimension is zero, clear all dimensions for clarity */
  733. if (sde_kms_rect_is_null(lm_roi))
  734. memset(lm_roi, 0, sizeof(*lm_roi));
  735. return 0;
  736. }
  737. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  738. struct drm_crtc_state *state)
  739. {
  740. struct sde_crtc *sde_crtc;
  741. struct sde_crtc_state *crtc_state;
  742. u32 disp_bitmask = 0;
  743. int i;
  744. if (!crtc || !state) {
  745. pr_err("Invalid crtc or state\n");
  746. return 0;
  747. }
  748. sde_crtc = to_sde_crtc(crtc);
  749. crtc_state = to_sde_crtc_state(state);
  750. /* pingpong split: one ROI, one LM, two physical displays */
  751. if (crtc_state->is_ppsplit) {
  752. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  753. struct sde_rect *roi = &crtc_state->lm_roi[0];
  754. if (sde_kms_rect_is_null(roi))
  755. disp_bitmask = 0;
  756. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  757. disp_bitmask = BIT(0); /* left only */
  758. else if (roi->x >= lm_split_width)
  759. disp_bitmask = BIT(1); /* right only */
  760. else
  761. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  762. } else {
  763. for (i = 0; i < sde_crtc->num_mixers; i++) {
  764. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  765. disp_bitmask |= BIT(i);
  766. }
  767. }
  768. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  769. return disp_bitmask;
  770. }
  771. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  772. struct drm_crtc_state *state)
  773. {
  774. struct sde_crtc *sde_crtc;
  775. struct sde_crtc_state *crtc_state;
  776. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  777. if (!crtc || !state)
  778. return -EINVAL;
  779. sde_crtc = to_sde_crtc(crtc);
  780. crtc_state = to_sde_crtc_state(state);
  781. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  782. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  783. sde_crtc->name, sde_crtc->num_mixers);
  784. return -EINVAL;
  785. }
  786. /*
  787. * If using pingpong split: one ROI, one LM, two physical displays
  788. * then the ROI must be centered on the panel split boundary and
  789. * be of equal width across the split.
  790. */
  791. if (crtc_state->is_ppsplit) {
  792. u16 panel_split_width;
  793. u32 display_mask;
  794. roi[0] = &crtc_state->lm_roi[0];
  795. if (sde_kms_rect_is_null(roi[0]))
  796. return 0;
  797. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  798. if (display_mask != (BIT(0) | BIT(1)))
  799. return 0;
  800. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  801. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  802. SDE_ERROR("%s: roi x %d w %d split %d\n",
  803. sde_crtc->name, roi[0]->x, roi[0]->w,
  804. panel_split_width);
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. /*
  810. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  811. * LMs and be of equal width.
  812. */
  813. if (sde_crtc->num_mixers < 2)
  814. return 0;
  815. roi[0] = &crtc_state->lm_roi[0];
  816. roi[1] = &crtc_state->lm_roi[1];
  817. /* if one of the roi is null it's a left/right-only update */
  818. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  819. return 0;
  820. /* check lm rois are equal width & first roi ends at 2nd roi */
  821. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  822. SDE_ERROR(
  823. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  824. sde_crtc->name, roi[0]->x, roi[0]->w,
  825. roi[1]->x, roi[1]->w);
  826. return -EINVAL;
  827. }
  828. return 0;
  829. }
  830. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  831. struct drm_crtc_state *state)
  832. {
  833. struct sde_crtc *sde_crtc;
  834. struct sde_crtc_state *crtc_state;
  835. const struct sde_rect *crtc_roi;
  836. const struct drm_plane_state *pstate;
  837. struct drm_plane *plane;
  838. if (!crtc || !state)
  839. return -EINVAL;
  840. /*
  841. * Reject commit if a Plane CRTC destination coordinates fall outside
  842. * the partial CRTC ROI. LM output is determined via connector ROIs,
  843. * if they are specified, not Plane CRTC ROIs.
  844. */
  845. sde_crtc = to_sde_crtc(crtc);
  846. crtc_state = to_sde_crtc_state(state);
  847. crtc_roi = &crtc_state->crtc_roi;
  848. if (sde_kms_rect_is_null(crtc_roi))
  849. return 0;
  850. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  851. struct sde_rect plane_roi, intersection;
  852. if (IS_ERR_OR_NULL(pstate)) {
  853. int rc = PTR_ERR(pstate);
  854. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  855. sde_crtc->name, plane->base.id, rc);
  856. return rc;
  857. }
  858. plane_roi.x = pstate->crtc_x;
  859. plane_roi.y = pstate->crtc_y;
  860. plane_roi.w = pstate->crtc_w;
  861. plane_roi.h = pstate->crtc_h;
  862. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  863. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  864. SDE_ERROR(
  865. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  866. sde_crtc->name, plane->base.id,
  867. plane_roi.x, plane_roi.y,
  868. plane_roi.w, plane_roi.h,
  869. crtc_roi->x, crtc_roi->y,
  870. crtc_roi->w, crtc_roi->h);
  871. return -E2BIG;
  872. }
  873. }
  874. return 0;
  875. }
  876. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  877. struct drm_crtc_state *state)
  878. {
  879. struct sde_crtc *sde_crtc;
  880. struct sde_crtc_state *sde_crtc_state;
  881. struct msm_mode_info mode_info;
  882. int rc, lm_idx, i;
  883. if (!crtc || !state)
  884. return -EINVAL;
  885. memset(&mode_info, 0, sizeof(mode_info));
  886. sde_crtc = to_sde_crtc(crtc);
  887. sde_crtc_state = to_sde_crtc_state(state);
  888. /*
  889. * check connector array cached at modeset time since incoming atomic
  890. * state may not include any connectors if they aren't modified
  891. */
  892. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  893. struct drm_connector *conn = sde_crtc_state->connectors[i];
  894. if (!conn || !conn->state)
  895. continue;
  896. rc = sde_connector_get_mode_info(conn->state, &mode_info);
  897. if (rc) {
  898. SDE_ERROR("failed to get mode info\n");
  899. return -EINVAL;
  900. }
  901. if (!mode_info.roi_caps.enabled)
  902. continue;
  903. if (sde_crtc_state->user_roi_list.num_rects >
  904. mode_info.roi_caps.num_roi) {
  905. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  906. sde_crtc_state->user_roi_list.num_rects,
  907. mode_info.roi_caps.num_roi);
  908. return -E2BIG;
  909. }
  910. rc = _sde_crtc_set_crtc_roi(crtc, state);
  911. if (rc)
  912. return rc;
  913. rc = _sde_crtc_check_autorefresh(crtc, state);
  914. if (rc)
  915. return rc;
  916. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  917. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  918. if (rc)
  919. return rc;
  920. }
  921. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  922. if (rc)
  923. return rc;
  924. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  925. if (rc)
  926. return rc;
  927. }
  928. return 0;
  929. }
  930. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  931. {
  932. struct sde_crtc *sde_crtc;
  933. struct sde_crtc_state *crtc_state;
  934. const struct sde_rect *lm_roi;
  935. struct sde_hw_mixer *hw_lm;
  936. int lm_idx, lm_horiz_position;
  937. if (!crtc)
  938. return;
  939. sde_crtc = to_sde_crtc(crtc);
  940. crtc_state = to_sde_crtc_state(crtc->state);
  941. lm_horiz_position = 0;
  942. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  943. struct sde_hw_mixer_cfg cfg;
  944. lm_roi = &crtc_state->lm_roi[lm_idx];
  945. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  946. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  947. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  948. if (sde_kms_rect_is_null(lm_roi))
  949. continue;
  950. hw_lm->cfg.out_width = lm_roi->w;
  951. hw_lm->cfg.out_height = lm_roi->h;
  952. hw_lm->cfg.right_mixer = lm_horiz_position;
  953. cfg.out_width = lm_roi->w;
  954. cfg.out_height = lm_roi->h;
  955. cfg.right_mixer = lm_horiz_position++;
  956. cfg.flags = 0;
  957. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  958. }
  959. }
  960. struct plane_state {
  961. struct sde_plane_state *sde_pstate;
  962. const struct drm_plane_state *drm_pstate;
  963. int stage;
  964. u32 pipe_id;
  965. };
  966. static int pstate_cmp(const void *a, const void *b)
  967. {
  968. struct plane_state *pa = (struct plane_state *)a;
  969. struct plane_state *pb = (struct plane_state *)b;
  970. int rc = 0;
  971. int pa_zpos, pb_zpos;
  972. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  973. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  974. if (pa_zpos != pb_zpos)
  975. rc = pa_zpos - pb_zpos;
  976. else
  977. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  978. return rc;
  979. }
  980. /*
  981. * validate and set source split:
  982. * use pstates sorted by stage to check planes on same stage
  983. * we assume that all pipes are in source split so its valid to compare
  984. * without taking into account left/right mixer placement
  985. */
  986. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  987. struct plane_state *pstates, int cnt)
  988. {
  989. struct plane_state *prv_pstate, *cur_pstate;
  990. struct sde_rect left_rect, right_rect;
  991. struct sde_kms *sde_kms;
  992. int32_t left_pid, right_pid;
  993. int32_t stage;
  994. int i, rc = 0;
  995. sde_kms = _sde_crtc_get_kms(crtc);
  996. if (!sde_kms || !sde_kms->catalog) {
  997. SDE_ERROR("invalid parameters\n");
  998. return -EINVAL;
  999. }
  1000. for (i = 1; i < cnt; i++) {
  1001. prv_pstate = &pstates[i - 1];
  1002. cur_pstate = &pstates[i];
  1003. if (prv_pstate->stage != cur_pstate->stage)
  1004. continue;
  1005. stage = cur_pstate->stage;
  1006. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1007. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1008. prv_pstate->drm_pstate->crtc_y,
  1009. prv_pstate->drm_pstate->crtc_w,
  1010. prv_pstate->drm_pstate->crtc_h, false);
  1011. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1012. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1013. cur_pstate->drm_pstate->crtc_y,
  1014. cur_pstate->drm_pstate->crtc_w,
  1015. cur_pstate->drm_pstate->crtc_h, false);
  1016. if (right_rect.x < left_rect.x) {
  1017. swap(left_pid, right_pid);
  1018. swap(left_rect, right_rect);
  1019. swap(prv_pstate, cur_pstate);
  1020. }
  1021. /*
  1022. * - planes are enumerated in pipe-priority order such that
  1023. * planes with lower drm_id must be left-most in a shared
  1024. * blend-stage when using source split.
  1025. * - planes in source split must be contiguous in width
  1026. * - planes in source split must have same dest yoff and height
  1027. */
  1028. if ((right_pid < left_pid) &&
  1029. !sde_kms->catalog->pipe_order_type) {
  1030. SDE_ERROR(
  1031. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1032. stage, left_pid, right_pid);
  1033. return -EINVAL;
  1034. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1035. SDE_ERROR(
  1036. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1037. stage, left_rect.x, left_rect.w,
  1038. right_rect.x, right_rect.w);
  1039. return -EINVAL;
  1040. } else if ((left_rect.y != right_rect.y) ||
  1041. (left_rect.h != right_rect.h)) {
  1042. SDE_ERROR(
  1043. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1044. stage, left_rect.y, left_rect.h,
  1045. right_rect.y, right_rect.h);
  1046. return -EINVAL;
  1047. }
  1048. }
  1049. return rc;
  1050. }
  1051. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1052. struct plane_state *pstates, int cnt)
  1053. {
  1054. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1055. struct sde_kms *sde_kms;
  1056. struct sde_rect left_rect, right_rect;
  1057. int32_t left_pid, right_pid;
  1058. int32_t stage;
  1059. int i;
  1060. sde_kms = _sde_crtc_get_kms(crtc);
  1061. if (!sde_kms || !sde_kms->catalog) {
  1062. SDE_ERROR("invalid parameters\n");
  1063. return;
  1064. }
  1065. if (!sde_kms->catalog->pipe_order_type)
  1066. return;
  1067. for (i = 0; i < cnt; i++) {
  1068. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1069. cur_pstate = &pstates[i];
  1070. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1071. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1072. /*
  1073. * reset if prv or nxt pipes are not in the same stage
  1074. * as the cur pipe
  1075. */
  1076. if ((!nxt_pstate)
  1077. || (nxt_pstate->stage != cur_pstate->stage))
  1078. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1079. continue;
  1080. }
  1081. stage = cur_pstate->stage;
  1082. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1083. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1084. prv_pstate->drm_pstate->crtc_y,
  1085. prv_pstate->drm_pstate->crtc_w,
  1086. prv_pstate->drm_pstate->crtc_h, false);
  1087. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1088. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1089. cur_pstate->drm_pstate->crtc_y,
  1090. cur_pstate->drm_pstate->crtc_w,
  1091. cur_pstate->drm_pstate->crtc_h, false);
  1092. if (right_rect.x < left_rect.x) {
  1093. swap(left_pid, right_pid);
  1094. swap(left_rect, right_rect);
  1095. swap(prv_pstate, cur_pstate);
  1096. }
  1097. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1098. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1099. }
  1100. for (i = 0; i < cnt; i++) {
  1101. cur_pstate = &pstates[i];
  1102. sde_plane_setup_src_split_order(
  1103. cur_pstate->drm_pstate->plane,
  1104. cur_pstate->sde_pstate->multirect_index,
  1105. cur_pstate->sde_pstate->pipe_order_flags);
  1106. }
  1107. }
  1108. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1109. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1110. struct sde_crtc_mixer *mixer)
  1111. {
  1112. struct drm_plane *plane;
  1113. struct drm_framebuffer *fb;
  1114. struct drm_plane_state *state;
  1115. struct sde_crtc_state *cstate;
  1116. struct sde_plane_state *pstate = NULL;
  1117. struct plane_state *pstates = NULL;
  1118. struct sde_format *format;
  1119. struct sde_hw_ctl *ctl;
  1120. struct sde_hw_mixer *lm;
  1121. struct sde_hw_stage_cfg *stage_cfg;
  1122. struct sde_rect plane_crtc_roi;
  1123. uint32_t stage_idx, lm_idx;
  1124. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1125. int i, cnt = 0;
  1126. bool bg_alpha_enable = false;
  1127. if (!sde_crtc || !crtc->state || !mixer) {
  1128. SDE_ERROR("invalid sde_crtc or mixer\n");
  1129. return;
  1130. }
  1131. ctl = mixer->hw_ctl;
  1132. lm = mixer->hw_lm;
  1133. stage_cfg = &sde_crtc->stage_cfg;
  1134. cstate = to_sde_crtc_state(crtc->state);
  1135. pstates = kcalloc(SDE_PSTATES_MAX,
  1136. sizeof(struct plane_state), GFP_KERNEL);
  1137. if (!pstates)
  1138. return;
  1139. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1140. state = plane->state;
  1141. if (!state)
  1142. continue;
  1143. plane_crtc_roi.x = state->crtc_x;
  1144. plane_crtc_roi.y = state->crtc_y;
  1145. plane_crtc_roi.w = state->crtc_w;
  1146. plane_crtc_roi.h = state->crtc_h;
  1147. pstate = to_sde_plane_state(state);
  1148. fb = state->fb;
  1149. sde_plane_ctl_flush(plane, ctl, true);
  1150. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1151. crtc->base.id,
  1152. pstate->stage,
  1153. plane->base.id,
  1154. sde_plane_pipe(plane) - SSPP_VIG0,
  1155. state->fb ? state->fb->base.id : -1);
  1156. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1157. if (!format) {
  1158. SDE_ERROR("invalid format\n");
  1159. goto end;
  1160. }
  1161. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1162. bg_alpha_enable = true;
  1163. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1164. state->fb ? state->fb->base.id : -1,
  1165. state->src_x >> 16, state->src_y >> 16,
  1166. state->src_w >> 16, state->src_h >> 16,
  1167. state->crtc_x, state->crtc_y,
  1168. state->crtc_w, state->crtc_h,
  1169. pstate->rotation);
  1170. stage_idx = zpos_cnt[pstate->stage]++;
  1171. stage_cfg->stage[pstate->stage][stage_idx] =
  1172. sde_plane_pipe(plane);
  1173. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1174. pstate->multirect_index;
  1175. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1176. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1177. pstate->multirect_index, pstate->multirect_mode,
  1178. format->base.pixel_format, fb ? fb->modifier : 0);
  1179. /* blend config update */
  1180. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1181. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1182. format);
  1183. if (bg_alpha_enable && !format->alpha_enable)
  1184. mixer[lm_idx].mixer_op_mode = 0;
  1185. else
  1186. mixer[lm_idx].mixer_op_mode |=
  1187. 1 << pstate->stage;
  1188. }
  1189. if (cnt >= SDE_PSTATES_MAX)
  1190. continue;
  1191. pstates[cnt].sde_pstate = pstate;
  1192. pstates[cnt].drm_pstate = state;
  1193. pstates[cnt].stage = sde_plane_get_property(
  1194. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1195. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1196. cnt++;
  1197. }
  1198. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1199. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1200. if (lm && lm->ops.setup_dim_layer) {
  1201. cstate = to_sde_crtc_state(crtc->state);
  1202. for (i = 0; i < cstate->num_dim_layers; i++)
  1203. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1204. mixer, &cstate->dim_layer[i]);
  1205. }
  1206. _sde_crtc_program_lm_output_roi(crtc);
  1207. end:
  1208. kfree(pstates);
  1209. }
  1210. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1211. struct drm_crtc *crtc)
  1212. {
  1213. struct sde_crtc *sde_crtc;
  1214. struct sde_crtc_state *cstate;
  1215. struct drm_encoder *drm_enc;
  1216. bool is_right_only;
  1217. bool encoder_in_dsc_merge = false;
  1218. if (!crtc || !crtc->state)
  1219. return;
  1220. sde_crtc = to_sde_crtc(crtc);
  1221. cstate = to_sde_crtc_state(crtc->state);
  1222. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1223. return;
  1224. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1225. crtc->state->encoder_mask) {
  1226. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1227. encoder_in_dsc_merge = true;
  1228. break;
  1229. }
  1230. }
  1231. /**
  1232. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1233. * This is due to two reasons:
  1234. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1235. * the left DSC must be used, right DSC cannot be used alone.
  1236. * For right-only partial update, this means swap layer mixers to map
  1237. * Left LM to Right INTF. On later HW this was relaxed.
  1238. * - In DSC Merge mode, the physical encoder has already registered
  1239. * PP0 as the master, to switch to right-only we would have to
  1240. * reprogram to be driven by PP1 instead.
  1241. * To support both cases, we prefer to support the mixer swap solution.
  1242. */
  1243. if (!encoder_in_dsc_merge)
  1244. return;
  1245. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1246. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1247. if (is_right_only && !sde_crtc->mixers_swapped) {
  1248. /* right-only update swap mixers */
  1249. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1250. sde_crtc->mixers_swapped = true;
  1251. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1252. /* left-only or full update, swap back */
  1253. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1254. sde_crtc->mixers_swapped = false;
  1255. }
  1256. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1257. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1258. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1259. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1260. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1261. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1262. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1263. }
  1264. /**
  1265. * _sde_crtc_blend_setup - configure crtc mixers
  1266. * @crtc: Pointer to drm crtc structure
  1267. * @old_state: Pointer to old crtc state
  1268. * @add_planes: Whether or not to add planes to mixers
  1269. */
  1270. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1271. struct drm_crtc_state *old_state, bool add_planes)
  1272. {
  1273. struct sde_crtc *sde_crtc;
  1274. struct sde_crtc_state *sde_crtc_state;
  1275. struct sde_crtc_mixer *mixer;
  1276. struct sde_hw_ctl *ctl;
  1277. struct sde_hw_mixer *lm;
  1278. struct sde_ctl_flush_cfg cfg = {0,};
  1279. int i;
  1280. if (!crtc)
  1281. return;
  1282. sde_crtc = to_sde_crtc(crtc);
  1283. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1284. mixer = sde_crtc->mixers;
  1285. SDE_DEBUG("%s\n", sde_crtc->name);
  1286. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1287. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1288. return;
  1289. }
  1290. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1291. if (!mixer[i].hw_lm || !mixer[i].hw_ctl) {
  1292. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1293. return;
  1294. }
  1295. mixer[i].mixer_op_mode = 0;
  1296. if (mixer[i].hw_ctl->ops.clear_all_blendstages)
  1297. mixer[i].hw_ctl->ops.clear_all_blendstages(
  1298. mixer[i].hw_ctl);
  1299. /* clear dim_layer settings */
  1300. lm = mixer[i].hw_lm;
  1301. if (lm->ops.clear_dim_layer)
  1302. lm->ops.clear_dim_layer(lm);
  1303. }
  1304. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1305. /* initialize stage cfg */
  1306. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1307. if (add_planes)
  1308. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1309. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1310. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1311. ctl = mixer[i].hw_ctl;
  1312. lm = mixer[i].hw_lm;
  1313. if (sde_kms_rect_is_null(lm_roi)) {
  1314. SDE_DEBUG(
  1315. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1316. sde_crtc->name, lm->idx - LM_0,
  1317. ctl->idx - CTL_0);
  1318. continue;
  1319. }
  1320. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1321. /* stage config flush mask */
  1322. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1323. ctl->ops.get_pending_flush(ctl, &cfg);
  1324. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1325. mixer[i].hw_lm->idx - LM_0,
  1326. mixer[i].mixer_op_mode,
  1327. ctl->idx - CTL_0,
  1328. cfg.pending_flush_mask);
  1329. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1330. &sde_crtc->stage_cfg);
  1331. }
  1332. _sde_crtc_program_lm_output_roi(crtc);
  1333. }
  1334. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1335. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1336. {
  1337. struct drm_plane *plane;
  1338. struct sde_plane_state *sde_pstate;
  1339. uint32_t mode = 0;
  1340. int rc;
  1341. if (!crtc) {
  1342. SDE_ERROR("invalid state\n");
  1343. return -EINVAL;
  1344. }
  1345. *fb_ns = 0;
  1346. *fb_sec = 0;
  1347. *fb_sec_dir = 0;
  1348. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1349. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1350. rc = PTR_ERR(plane);
  1351. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1352. DRMID(crtc), DRMID(plane), rc);
  1353. return rc;
  1354. }
  1355. sde_pstate = to_sde_plane_state(plane->state);
  1356. mode = sde_plane_get_property(sde_pstate,
  1357. PLANE_PROP_FB_TRANSLATION_MODE);
  1358. switch (mode) {
  1359. case SDE_DRM_FB_NON_SEC:
  1360. (*fb_ns)++;
  1361. break;
  1362. case SDE_DRM_FB_SEC:
  1363. (*fb_sec)++;
  1364. break;
  1365. case SDE_DRM_FB_SEC_DIR_TRANS:
  1366. (*fb_sec_dir)++;
  1367. break;
  1368. default:
  1369. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1370. DRMID(plane), mode);
  1371. return -EINVAL;
  1372. }
  1373. }
  1374. return 0;
  1375. }
  1376. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1377. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1378. {
  1379. struct drm_plane *plane;
  1380. const struct drm_plane_state *pstate;
  1381. struct sde_plane_state *sde_pstate;
  1382. uint32_t mode = 0;
  1383. int rc;
  1384. if (!state) {
  1385. SDE_ERROR("invalid state\n");
  1386. return -EINVAL;
  1387. }
  1388. *fb_ns = 0;
  1389. *fb_sec = 0;
  1390. *fb_sec_dir = 0;
  1391. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1392. if (IS_ERR_OR_NULL(pstate)) {
  1393. rc = PTR_ERR(pstate);
  1394. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1395. DRMID(state->crtc), DRMID(plane), rc);
  1396. return rc;
  1397. }
  1398. sde_pstate = to_sde_plane_state(pstate);
  1399. mode = sde_plane_get_property(sde_pstate,
  1400. PLANE_PROP_FB_TRANSLATION_MODE);
  1401. switch (mode) {
  1402. case SDE_DRM_FB_NON_SEC:
  1403. (*fb_ns)++;
  1404. break;
  1405. case SDE_DRM_FB_SEC:
  1406. (*fb_sec)++;
  1407. break;
  1408. case SDE_DRM_FB_SEC_DIR_TRANS:
  1409. (*fb_sec_dir)++;
  1410. break;
  1411. default:
  1412. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1413. DRMID(plane), mode);
  1414. return -EINVAL;
  1415. }
  1416. }
  1417. return 0;
  1418. }
  1419. static void _sde_drm_fb_sec_dir_trans(
  1420. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1421. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1422. {
  1423. /* secure display usecase */
  1424. if ((smmu_state->state == ATTACHED)
  1425. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1426. smmu_state->state = catalog->sui_ns_allowed ?
  1427. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1428. smmu_state->secure_level = secure_level;
  1429. smmu_state->transition_type = PRE_COMMIT;
  1430. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1431. if (old_valid_fb)
  1432. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1433. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1434. if (catalog->sui_misr_supported)
  1435. smmu_state->sui_misr_state =
  1436. SUI_MISR_ENABLE_REQ;
  1437. /* secure camera usecase */
  1438. } else if (smmu_state->state == ATTACHED) {
  1439. smmu_state->state = DETACH_SEC_REQ;
  1440. smmu_state->secure_level = secure_level;
  1441. smmu_state->transition_type = PRE_COMMIT;
  1442. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1443. }
  1444. }
  1445. static void _sde_drm_fb_transactions(
  1446. struct sde_kms_smmu_state_data *smmu_state,
  1447. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1448. int *ops)
  1449. {
  1450. if (((smmu_state->state == DETACHED)
  1451. || (smmu_state->state == DETACH_ALL_REQ))
  1452. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1453. && ((smmu_state->state == DETACHED_SEC)
  1454. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1455. smmu_state->state = catalog->sui_ns_allowed ?
  1456. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1457. smmu_state->transition_type = post_commit ?
  1458. POST_COMMIT : PRE_COMMIT;
  1459. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1460. if (old_valid_fb)
  1461. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1462. if (catalog->sui_misr_supported)
  1463. smmu_state->sui_misr_state =
  1464. SUI_MISR_DISABLE_REQ;
  1465. } else if ((smmu_state->state == DETACHED_SEC)
  1466. || (smmu_state->state == DETACH_SEC_REQ)) {
  1467. smmu_state->state = ATTACH_SEC_REQ;
  1468. smmu_state->transition_type = post_commit ?
  1469. POST_COMMIT : PRE_COMMIT;
  1470. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1471. if (old_valid_fb)
  1472. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1473. }
  1474. }
  1475. /**
  1476. * sde_crtc_get_secure_transition_ops - determines the operations that
  1477. * need to be performed before transitioning to secure state
  1478. * This function should be called after swapping the new state
  1479. * @crtc: Pointer to drm crtc structure
  1480. * Returns the bitmask of operations need to be performed, -Error in
  1481. * case of error cases
  1482. */
  1483. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1484. struct drm_crtc_state *old_crtc_state,
  1485. bool old_valid_fb)
  1486. {
  1487. struct drm_plane *plane;
  1488. struct drm_encoder *encoder;
  1489. struct sde_crtc *sde_crtc;
  1490. struct sde_kms *sde_kms;
  1491. struct sde_mdss_cfg *catalog;
  1492. struct sde_kms_smmu_state_data *smmu_state;
  1493. uint32_t translation_mode = 0, secure_level;
  1494. int ops = 0;
  1495. bool post_commit = false;
  1496. if (!crtc || !crtc->state) {
  1497. SDE_ERROR("invalid crtc\n");
  1498. return -EINVAL;
  1499. }
  1500. sde_kms = _sde_crtc_get_kms(crtc);
  1501. if (!sde_kms)
  1502. return -EINVAL;
  1503. smmu_state = &sde_kms->smmu_state;
  1504. sde_crtc = to_sde_crtc(crtc);
  1505. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1506. catalog = sde_kms->catalog;
  1507. /*
  1508. * SMMU operations need to be delayed in case of video mode panels
  1509. * when switching back to non_secure mode
  1510. */
  1511. drm_for_each_encoder_mask(encoder, crtc->dev,
  1512. crtc->state->encoder_mask) {
  1513. post_commit |= sde_encoder_check_curr_mode(encoder,
  1514. MSM_DISPLAY_VIDEO_MODE);
  1515. }
  1516. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1517. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1518. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1519. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1520. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1521. if (!plane->state)
  1522. continue;
  1523. translation_mode = sde_plane_get_property(
  1524. to_sde_plane_state(plane->state),
  1525. PLANE_PROP_FB_TRANSLATION_MODE);
  1526. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1527. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1528. DRMID(crtc), translation_mode);
  1529. return -EINVAL;
  1530. }
  1531. /* we can break if we find sec_dir plane */
  1532. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1533. break;
  1534. }
  1535. mutex_lock(&sde_kms->secure_transition_lock);
  1536. switch (translation_mode) {
  1537. case SDE_DRM_FB_SEC_DIR_TRANS:
  1538. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1539. catalog, old_valid_fb, &ops);
  1540. break;
  1541. case SDE_DRM_FB_SEC:
  1542. case SDE_DRM_FB_NON_SEC:
  1543. _sde_drm_fb_transactions(smmu_state, catalog,
  1544. old_valid_fb, post_commit, &ops);
  1545. break;
  1546. default:
  1547. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1548. DRMID(crtc), translation_mode);
  1549. ops = -EINVAL;
  1550. }
  1551. /* log only during actual transition times */
  1552. if (ops) {
  1553. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1554. DRMID(crtc), smmu_state->state,
  1555. secure_level, smmu_state->secure_level,
  1556. smmu_state->transition_type, ops);
  1557. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1558. smmu_state->state, smmu_state->transition_type,
  1559. smmu_state->secure_level, old_valid_fb,
  1560. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1561. }
  1562. mutex_unlock(&sde_kms->secure_transition_lock);
  1563. return ops;
  1564. }
  1565. /**
  1566. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1567. * LUTs are configured only once during boot
  1568. * @sde_crtc: Pointer to sde crtc
  1569. * @cstate: Pointer to sde crtc state
  1570. */
  1571. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1572. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1573. {
  1574. struct sde_hw_scaler3_lut_cfg *cfg;
  1575. struct sde_kms *sde_kms;
  1576. u32 *lut_data = NULL;
  1577. size_t len = 0;
  1578. int ret = 0;
  1579. if (!sde_crtc || !cstate) {
  1580. SDE_ERROR("invalid args\n");
  1581. return -EINVAL;
  1582. }
  1583. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1584. if (!sde_kms)
  1585. return -EINVAL;
  1586. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1587. return 0;
  1588. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1589. &cstate->property_state, &len, lut_idx);
  1590. if (!lut_data || !len) {
  1591. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1592. lut_idx, lut_data, len);
  1593. lut_data = NULL;
  1594. len = 0;
  1595. }
  1596. cfg = &cstate->scl3_lut_cfg;
  1597. switch (lut_idx) {
  1598. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1599. cfg->dir_lut = lut_data;
  1600. cfg->dir_len = len;
  1601. break;
  1602. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1603. cfg->cir_lut = lut_data;
  1604. cfg->cir_len = len;
  1605. break;
  1606. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1607. cfg->sep_lut = lut_data;
  1608. cfg->sep_len = len;
  1609. break;
  1610. default:
  1611. ret = -EINVAL;
  1612. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1613. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1614. break;
  1615. }
  1616. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1617. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1618. cfg->is_configured);
  1619. return ret;
  1620. }
  1621. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1622. {
  1623. struct sde_crtc *sde_crtc;
  1624. if (!crtc) {
  1625. SDE_ERROR("invalid crtc\n");
  1626. return;
  1627. }
  1628. sde_crtc = to_sde_crtc(crtc);
  1629. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1630. }
  1631. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1632. {
  1633. int i;
  1634. /**
  1635. * Check if sufficient hw resources are
  1636. * available as per target caps & topology
  1637. */
  1638. if (!sde_crtc) {
  1639. SDE_ERROR("invalid argument\n");
  1640. return -EINVAL;
  1641. }
  1642. if (!sde_crtc->num_mixers ||
  1643. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1644. SDE_ERROR("%s: invalid number mixers: %d\n",
  1645. sde_crtc->name, sde_crtc->num_mixers);
  1646. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1647. SDE_EVTLOG_ERROR);
  1648. return -EINVAL;
  1649. }
  1650. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1651. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1652. || !sde_crtc->mixers[i].hw_ds) {
  1653. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1654. sde_crtc->name, i);
  1655. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1656. i, sde_crtc->mixers[i].hw_lm,
  1657. sde_crtc->mixers[i].hw_ctl,
  1658. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1659. return -EINVAL;
  1660. }
  1661. }
  1662. return 0;
  1663. }
  1664. /**
  1665. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1666. * @crtc: Pointer to drm crtc
  1667. */
  1668. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1669. {
  1670. struct sde_crtc *sde_crtc;
  1671. struct sde_crtc_state *cstate;
  1672. struct sde_hw_mixer *hw_lm;
  1673. struct sde_hw_ctl *hw_ctl;
  1674. struct sde_hw_ds *hw_ds;
  1675. struct sde_hw_ds_cfg *cfg;
  1676. struct sde_kms *kms;
  1677. u32 op_mode = 0;
  1678. u32 lm_idx = 0, num_mixers = 0;
  1679. int i, count = 0;
  1680. bool ds_dirty = false;
  1681. if (!crtc)
  1682. return;
  1683. sde_crtc = to_sde_crtc(crtc);
  1684. cstate = to_sde_crtc_state(crtc->state);
  1685. kms = _sde_crtc_get_kms(crtc);
  1686. num_mixers = sde_crtc->num_mixers;
  1687. count = cstate->num_ds;
  1688. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1689. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1690. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1691. /**
  1692. * destination scaler configuration will be done either
  1693. * or on set property or on power collapse (idle/suspend)
  1694. */
  1695. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1696. if (sde_crtc->ds_reconfig) {
  1697. SDE_DEBUG("reconfigure dest scaler block\n");
  1698. sde_crtc->ds_reconfig = false;
  1699. }
  1700. if (!ds_dirty) {
  1701. SDE_DEBUG("no change in settings, skip commit\n");
  1702. } else if (!kms || !kms->catalog) {
  1703. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1704. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1705. SDE_DEBUG("dest scaler feature not supported\n");
  1706. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1707. //do nothing
  1708. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1709. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1710. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1711. } else {
  1712. for (i = 0; i < count; i++) {
  1713. cfg = &cstate->ds_cfg[i];
  1714. if (!cfg->flags)
  1715. continue;
  1716. lm_idx = cfg->idx;
  1717. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1718. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1719. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1720. /* Setup op mode - Dual/single */
  1721. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1722. op_mode |= BIT(hw_ds->idx - DS_0);
  1723. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1724. op_mode |= (cstate->num_ds_enabled ==
  1725. CRTC_DUAL_MIXERS) ?
  1726. SDE_DS_OP_MODE_DUAL : 0;
  1727. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1728. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1729. }
  1730. /* Setup scaler */
  1731. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1732. (cfg->flags &
  1733. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1734. if (hw_ds->ops.setup_scaler)
  1735. hw_ds->ops.setup_scaler(hw_ds,
  1736. &cfg->scl3_cfg,
  1737. &cstate->scl3_lut_cfg);
  1738. }
  1739. /*
  1740. * Dest scaler shares the flush bit of the LM in control
  1741. */
  1742. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1743. hw_ctl->ops.update_bitmask_mixer(
  1744. hw_ctl, hw_lm->idx, 1);
  1745. }
  1746. }
  1747. }
  1748. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1749. {
  1750. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1751. struct sde_crtc *sde_crtc;
  1752. struct msm_drm_private *priv;
  1753. struct sde_crtc_frame_event *fevent;
  1754. struct sde_crtc_frame_event_cb_data *cb_data;
  1755. struct drm_plane *plane;
  1756. u32 ubwc_error;
  1757. unsigned long flags;
  1758. u32 crtc_id;
  1759. cb_data = (struct sde_crtc_frame_event_cb_data *)data;
  1760. if (!data) {
  1761. SDE_ERROR("invalid parameters\n");
  1762. return;
  1763. }
  1764. crtc = cb_data->crtc;
  1765. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1766. SDE_ERROR("invalid parameters\n");
  1767. return;
  1768. }
  1769. sde_crtc = to_sde_crtc(crtc);
  1770. priv = crtc->dev->dev_private;
  1771. crtc_id = drm_crtc_index(crtc);
  1772. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1773. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1774. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1775. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1776. struct sde_crtc_frame_event, list);
  1777. if (fevent)
  1778. list_del_init(&fevent->list);
  1779. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1780. if (!fevent) {
  1781. SDE_ERROR("crtc%d event %d overflow\n",
  1782. crtc->base.id, event);
  1783. SDE_EVT32(DRMID(crtc), event);
  1784. return;
  1785. }
  1786. /* log and clear plane ubwc errors if any */
  1787. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1788. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1789. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1790. drm_for_each_plane_mask(plane, crtc->dev,
  1791. sde_crtc->plane_mask_old) {
  1792. ubwc_error = sde_plane_get_ubwc_error(plane);
  1793. if (ubwc_error) {
  1794. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1795. ubwc_error, SDE_EVTLOG_ERROR);
  1796. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1797. DRMID(crtc), DRMID(plane),
  1798. ubwc_error);
  1799. sde_plane_clear_ubwc_error(plane);
  1800. }
  1801. }
  1802. }
  1803. fevent->event = event;
  1804. fevent->crtc = crtc;
  1805. fevent->connector = cb_data->connector;
  1806. fevent->ts = ktime_get();
  1807. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1808. }
  1809. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1810. struct drm_crtc_state *old_state)
  1811. {
  1812. struct drm_device *dev;
  1813. struct sde_crtc *sde_crtc;
  1814. struct sde_crtc_state *cstate;
  1815. struct drm_connector *conn;
  1816. struct drm_encoder *encoder;
  1817. struct drm_connector_list_iter conn_iter;
  1818. if (!crtc || !crtc->state) {
  1819. SDE_ERROR("invalid crtc\n");
  1820. return;
  1821. }
  1822. dev = crtc->dev;
  1823. sde_crtc = to_sde_crtc(crtc);
  1824. cstate = to_sde_crtc_state(crtc->state);
  1825. SDE_EVT32_VERBOSE(DRMID(crtc));
  1826. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1827. /* identify connectors attached to this crtc */
  1828. cstate->num_connectors = 0;
  1829. drm_connector_list_iter_begin(dev, &conn_iter);
  1830. drm_for_each_connector_iter(conn, &conn_iter)
  1831. if (conn->state && conn->state->crtc == crtc &&
  1832. cstate->num_connectors < MAX_CONNECTORS) {
  1833. encoder = conn->state->best_encoder;
  1834. if (encoder)
  1835. sde_encoder_register_frame_event_callback(
  1836. encoder,
  1837. sde_crtc_frame_event_cb,
  1838. crtc);
  1839. cstate->connectors[cstate->num_connectors++] = conn;
  1840. sde_connector_prepare_fence(conn);
  1841. }
  1842. drm_connector_list_iter_end(&conn_iter);
  1843. /* prepare main output fence */
  1844. sde_fence_prepare(sde_crtc->output_fence);
  1845. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1846. }
  1847. /**
  1848. * sde_crtc_complete_flip - signal pending page_flip events
  1849. * Any pending vblank events are added to the vblank_event_list
  1850. * so that the next vblank interrupt shall signal them.
  1851. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1852. * This API signals any pending PAGE_FLIP events requested through
  1853. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1854. * if file!=NULL, this is preclose potential cancel-flip path
  1855. * @crtc: Pointer to drm crtc structure
  1856. * @file: Pointer to drm file
  1857. */
  1858. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1859. struct drm_file *file)
  1860. {
  1861. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1862. struct drm_device *dev = crtc->dev;
  1863. struct drm_pending_vblank_event *event;
  1864. unsigned long flags;
  1865. spin_lock_irqsave(&dev->event_lock, flags);
  1866. event = sde_crtc->event;
  1867. if (!event)
  1868. goto end;
  1869. /*
  1870. * if regular vblank case (!file) or if cancel-flip from
  1871. * preclose on file that requested flip, then send the
  1872. * event:
  1873. */
  1874. if (!file || (event->base.file_priv == file)) {
  1875. sde_crtc->event = NULL;
  1876. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1877. sde_crtc->name, event);
  1878. SDE_EVT32_VERBOSE(DRMID(crtc));
  1879. drm_crtc_send_vblank_event(crtc, event);
  1880. }
  1881. end:
  1882. spin_unlock_irqrestore(&dev->event_lock, flags);
  1883. }
  1884. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc)
  1885. {
  1886. struct drm_encoder *encoder;
  1887. if (!crtc || !crtc->dev) {
  1888. SDE_ERROR("invalid crtc\n");
  1889. return INTF_MODE_NONE;
  1890. }
  1891. drm_for_each_encoder_mask(encoder, crtc->dev,
  1892. crtc->state->encoder_mask) {
  1893. /* continue if copy encoder is encountered */
  1894. if (sde_encoder_in_clone_mode(encoder))
  1895. continue;
  1896. return sde_encoder_get_intf_mode(encoder);
  1897. }
  1898. return INTF_MODE_NONE;
  1899. }
  1900. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1901. {
  1902. struct drm_encoder *encoder;
  1903. if (!crtc || !crtc->dev) {
  1904. SDE_ERROR("invalid crtc\n");
  1905. return INTF_MODE_NONE;
  1906. }
  1907. drm_for_each_encoder(encoder, crtc->dev)
  1908. if ((encoder->crtc == crtc)
  1909. && !sde_encoder_in_cont_splash(encoder))
  1910. return sde_encoder_get_fps(encoder);
  1911. return 0;
  1912. }
  1913. static void sde_crtc_vblank_cb(void *data)
  1914. {
  1915. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1916. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1917. /* keep statistics on vblank callback - with auto reset via debugfs */
  1918. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1919. sde_crtc->vblank_cb_time = ktime_get();
  1920. else
  1921. sde_crtc->vblank_cb_count++;
  1922. sde_crtc->vblank_last_cb_time = ktime_get();
  1923. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1924. drm_crtc_handle_vblank(crtc);
  1925. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1926. SDE_EVT32_VERBOSE(DRMID(crtc));
  1927. }
  1928. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1929. ktime_t ts, enum sde_fence_event fence_event)
  1930. {
  1931. if (!connector) {
  1932. SDE_ERROR("invalid param\n");
  1933. return;
  1934. }
  1935. SDE_ATRACE_BEGIN("signal_retire_fence");
  1936. sde_connector_complete_commit(connector, ts, fence_event);
  1937. SDE_ATRACE_END("signal_retire_fence");
  1938. }
  1939. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1940. {
  1941. struct msm_drm_private *priv;
  1942. struct sde_crtc_frame_event *fevent;
  1943. struct drm_crtc *crtc;
  1944. struct sde_crtc *sde_crtc;
  1945. struct sde_kms *sde_kms;
  1946. unsigned long flags;
  1947. bool in_clone_mode = false;
  1948. if (!work) {
  1949. SDE_ERROR("invalid work handle\n");
  1950. return;
  1951. }
  1952. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1953. if (!fevent->crtc || !fevent->crtc->state) {
  1954. SDE_ERROR("invalid crtc\n");
  1955. return;
  1956. }
  1957. crtc = fevent->crtc;
  1958. sde_crtc = to_sde_crtc(crtc);
  1959. sde_kms = _sde_crtc_get_kms(crtc);
  1960. if (!sde_kms) {
  1961. SDE_ERROR("invalid kms handle\n");
  1962. return;
  1963. }
  1964. priv = sde_kms->dev->dev_private;
  1965. SDE_ATRACE_BEGIN("crtc_frame_event");
  1966. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1967. ktime_to_ns(fevent->ts));
  1968. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1969. in_clone_mode = sde_encoder_in_clone_mode(fevent->connector->encoder);
  1970. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1971. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1972. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1973. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1974. /* this should not happen */
  1975. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1976. crtc->base.id,
  1977. ktime_to_ns(fevent->ts),
  1978. atomic_read(&sde_crtc->frame_pending));
  1979. SDE_EVT32(DRMID(crtc), fevent->event,
  1980. SDE_EVTLOG_FUNC_CASE1);
  1981. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1982. /* release bandwidth and other resources */
  1983. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1984. crtc->base.id,
  1985. ktime_to_ns(fevent->ts));
  1986. SDE_EVT32(DRMID(crtc), fevent->event,
  1987. SDE_EVTLOG_FUNC_CASE2);
  1988. sde_core_perf_crtc_release_bw(crtc);
  1989. } else {
  1990. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1991. SDE_EVTLOG_FUNC_CASE3);
  1992. }
  1993. }
  1994. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1995. SDE_ATRACE_BEGIN("signal_release_fence");
  1996. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1997. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1998. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1999. SDE_ATRACE_END("signal_release_fence");
  2000. }
  2001. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2002. /* this api should be called without spin_lock */
  2003. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2004. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2005. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2006. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2007. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2008. crtc->base.id, ktime_to_ns(fevent->ts));
  2009. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2010. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2011. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2012. SDE_ATRACE_END("crtc_frame_event");
  2013. }
  2014. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2015. struct drm_crtc_state *old_state)
  2016. {
  2017. struct sde_crtc *sde_crtc;
  2018. if (!crtc || !crtc->state) {
  2019. SDE_ERROR("invalid crtc\n");
  2020. return;
  2021. }
  2022. sde_crtc = to_sde_crtc(crtc);
  2023. SDE_EVT32_VERBOSE(DRMID(crtc));
  2024. sde_core_perf_crtc_update(crtc, 0, false);
  2025. }
  2026. /**
  2027. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2028. * @cstate: Pointer to sde crtc state
  2029. */
  2030. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2031. {
  2032. if (!cstate) {
  2033. SDE_ERROR("invalid cstate\n");
  2034. return;
  2035. }
  2036. cstate->input_fence_timeout_ns =
  2037. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2038. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2039. }
  2040. /**
  2041. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2042. * @cstate: Pointer to sde crtc state
  2043. */
  2044. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2045. {
  2046. u32 i;
  2047. if (!cstate)
  2048. return;
  2049. for (i = 0; i < cstate->num_dim_layers; i++)
  2050. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2051. cstate->num_dim_layers = 0;
  2052. }
  2053. /**
  2054. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2055. * @cstate: Pointer to sde crtc state
  2056. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2057. */
  2058. static void _sde_crtc_set_dim_layer_v1(struct sde_crtc_state *cstate,
  2059. void __user *usr_ptr)
  2060. {
  2061. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2062. struct sde_drm_dim_layer_cfg *user_cfg;
  2063. struct sde_hw_dim_layer *dim_layer;
  2064. u32 count, i;
  2065. if (!cstate) {
  2066. SDE_ERROR("invalid cstate\n");
  2067. return;
  2068. }
  2069. dim_layer = cstate->dim_layer;
  2070. if (!usr_ptr) {
  2071. /* usr_ptr is null when setting the default property value */
  2072. _sde_crtc_clear_dim_layers_v1(cstate);
  2073. SDE_DEBUG("dim_layer data removed\n");
  2074. return;
  2075. }
  2076. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2077. SDE_ERROR("failed to copy dim_layer data\n");
  2078. return;
  2079. }
  2080. count = dim_layer_v1.num_layers;
  2081. if (count > SDE_MAX_DIM_LAYERS) {
  2082. SDE_ERROR("invalid number of dim_layers:%d", count);
  2083. return;
  2084. }
  2085. /* populate from user space */
  2086. cstate->num_dim_layers = count;
  2087. for (i = 0; i < count; i++) {
  2088. user_cfg = &dim_layer_v1.layer_cfg[i];
  2089. dim_layer[i].flags = user_cfg->flags;
  2090. dim_layer[i].stage = user_cfg->stage + SDE_STAGE_0;
  2091. dim_layer[i].rect.x = user_cfg->rect.x1;
  2092. dim_layer[i].rect.y = user_cfg->rect.y1;
  2093. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2094. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2095. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2096. user_cfg->color_fill.color_0,
  2097. user_cfg->color_fill.color_1,
  2098. user_cfg->color_fill.color_2,
  2099. user_cfg->color_fill.color_3,
  2100. };
  2101. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2102. i, dim_layer[i].flags, dim_layer[i].stage);
  2103. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2104. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2105. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2106. dim_layer[i].color_fill.color_0,
  2107. dim_layer[i].color_fill.color_1,
  2108. dim_layer[i].color_fill.color_2,
  2109. dim_layer[i].color_fill.color_3);
  2110. }
  2111. }
  2112. /**
  2113. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2114. * @sde_crtc : Pointer to sde crtc
  2115. * @cstate : Pointer to sde crtc state
  2116. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2117. */
  2118. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2119. struct sde_crtc_state *cstate,
  2120. void __user *usr_ptr)
  2121. {
  2122. struct sde_drm_dest_scaler_data ds_data;
  2123. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2124. struct sde_drm_scaler_v2 scaler_v2;
  2125. void __user *scaler_v2_usr;
  2126. int i, count;
  2127. if (!sde_crtc || !cstate) {
  2128. SDE_ERROR("invalid sde_crtc/state\n");
  2129. return -EINVAL;
  2130. }
  2131. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2132. if (!usr_ptr) {
  2133. SDE_DEBUG("ds data removed\n");
  2134. return 0;
  2135. }
  2136. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2137. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2138. sde_crtc->name);
  2139. return -EINVAL;
  2140. }
  2141. count = ds_data.num_dest_scaler;
  2142. if (!count) {
  2143. SDE_DEBUG("no ds data available\n");
  2144. return 0;
  2145. }
  2146. if (count > SDE_MAX_DS_COUNT) {
  2147. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2148. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2149. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2150. return -EINVAL;
  2151. }
  2152. /* Populate from user space */
  2153. for (i = 0; i < count; i++) {
  2154. ds_cfg_usr = &ds_data.ds_cfg[i];
  2155. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2156. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2157. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2158. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2159. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2160. if (ds_cfg_usr->scaler_cfg) {
  2161. scaler_v2_usr =
  2162. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2163. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2164. sizeof(scaler_v2))) {
  2165. SDE_ERROR("%s:scaler: copy from user failed\n",
  2166. sde_crtc->name);
  2167. return -EINVAL;
  2168. }
  2169. }
  2170. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2171. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2172. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2173. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2174. scaler_v2.dst_width, scaler_v2.dst_height);
  2175. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2176. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2177. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2178. scaler_v2.dst_width, scaler_v2.dst_height);
  2179. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2180. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2181. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2182. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2183. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2184. ds_cfg_usr->lm_height);
  2185. }
  2186. cstate->num_ds = count;
  2187. cstate->ds_dirty = true;
  2188. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2189. return 0;
  2190. }
  2191. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2192. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2193. u32 prev_lm_width, u32 prev_lm_height)
  2194. {
  2195. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2196. || !cfg->lm_width || !cfg->lm_height) {
  2197. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2198. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2199. hdisplay, mode->vdisplay);
  2200. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2201. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2202. return -E2BIG;
  2203. }
  2204. if (!prev_lm_width && !prev_lm_height) {
  2205. prev_lm_width = cfg->lm_width;
  2206. prev_lm_height = cfg->lm_height;
  2207. } else {
  2208. if (cfg->lm_width != prev_lm_width ||
  2209. cfg->lm_height != prev_lm_height) {
  2210. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2211. crtc->base.id, cfg->lm_width,
  2212. cfg->lm_height, prev_lm_width,
  2213. prev_lm_height);
  2214. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2215. cfg->lm_height, prev_lm_width,
  2216. prev_lm_height, SDE_EVTLOG_ERROR);
  2217. return -EINVAL;
  2218. }
  2219. }
  2220. return 0;
  2221. }
  2222. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2223. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2224. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2225. u32 max_in_width, u32 max_out_width)
  2226. {
  2227. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2228. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2229. /**
  2230. * Scaler src and dst width shouldn't exceed the maximum
  2231. * width limitation. Also, if there is no partial update
  2232. * dst width and height must match display resolution.
  2233. */
  2234. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2235. cfg->scl3_cfg.dst_width > max_out_width ||
  2236. !cfg->scl3_cfg.src_width[0] ||
  2237. !cfg->scl3_cfg.dst_width ||
  2238. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2239. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2240. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2241. SDE_ERROR("crtc%d: ", crtc->base.id);
  2242. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2243. cfg->scl3_cfg.src_width[0],
  2244. cfg->scl3_cfg.dst_width,
  2245. cfg->scl3_cfg.dst_height,
  2246. hdisplay, mode->vdisplay);
  2247. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2248. sde_crtc->num_mixers, cfg->flags,
  2249. hw_ds->idx - DS_0);
  2250. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2251. cfg->scl3_cfg.enable,
  2252. cfg->scl3_cfg.de.enable);
  2253. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2254. cfg->scl3_cfg.de.enable, cfg->flags,
  2255. max_in_width, max_out_width,
  2256. cfg->scl3_cfg.src_width[0],
  2257. cfg->scl3_cfg.dst_width,
  2258. cfg->scl3_cfg.dst_height, hdisplay,
  2259. mode->vdisplay, sde_crtc->num_mixers,
  2260. SDE_EVTLOG_ERROR);
  2261. cfg->flags &=
  2262. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2263. cfg->flags &=
  2264. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2265. return -EINVAL;
  2266. }
  2267. }
  2268. return 0;
  2269. }
  2270. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2271. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2272. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2273. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2274. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2275. u32 max_out_width)
  2276. {
  2277. int i, ret;
  2278. u32 lm_idx;
  2279. for (i = 0; i < cstate->num_ds; i++) {
  2280. cfg = &cstate->ds_cfg[i];
  2281. lm_idx = cfg->idx;
  2282. /**
  2283. * Validate against topology
  2284. * No of dest scalers should match the num of mixers
  2285. * unless it is partial update left only/right only use case
  2286. */
  2287. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2288. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2289. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2290. crtc->base.id, i, lm_idx, cfg->flags);
  2291. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2292. SDE_EVTLOG_ERROR);
  2293. return -EINVAL;
  2294. }
  2295. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2296. if (!max_in_width && !max_out_width) {
  2297. max_in_width = hw_ds->scl->top->maxinputwidth;
  2298. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2299. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2300. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2301. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2302. max_in_width, max_out_width, cstate->num_ds);
  2303. }
  2304. /* Check LM width and height */
  2305. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2306. prev_lm_width, prev_lm_height);
  2307. if (ret)
  2308. return ret;
  2309. /* Check scaler data */
  2310. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2311. hw_ds, cfg, hdisplay,
  2312. max_in_width, max_out_width);
  2313. if (ret)
  2314. return ret;
  2315. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2316. (*num_ds_enable)++;
  2317. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2318. hw_ds->idx - DS_0, cfg->flags);
  2319. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2320. }
  2321. return 0;
  2322. }
  2323. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2324. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2325. u32 num_ds_enable)
  2326. {
  2327. int i;
  2328. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2329. cstate->num_ds_enabled, num_ds_enable);
  2330. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2331. cstate->num_ds, cstate->ds_dirty);
  2332. if (cstate->num_ds_enabled != num_ds_enable) {
  2333. /* Disabling destination scaler */
  2334. if (!num_ds_enable) {
  2335. for (i = 0; i < cstate->num_ds; i++) {
  2336. cfg = &cstate->ds_cfg[i];
  2337. cfg->idx = i;
  2338. /* Update scaler settings in disable case */
  2339. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2340. cfg->scl3_cfg.enable = 0;
  2341. cfg->scl3_cfg.de.enable = 0;
  2342. }
  2343. }
  2344. cstate->num_ds_enabled = num_ds_enable;
  2345. cstate->ds_dirty = true;
  2346. } else {
  2347. if (!cstate->num_ds_enabled)
  2348. cstate->ds_dirty = false;
  2349. }
  2350. }
  2351. /**
  2352. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2353. * @crtc : Pointer to drm crtc
  2354. * @state : Pointer to drm crtc state
  2355. */
  2356. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2357. struct drm_crtc_state *state)
  2358. {
  2359. struct sde_crtc *sde_crtc;
  2360. struct sde_crtc_state *cstate;
  2361. struct drm_display_mode *mode;
  2362. struct sde_kms *kms;
  2363. struct sde_hw_ds *hw_ds;
  2364. struct sde_hw_ds_cfg *cfg;
  2365. u32 ret = 0;
  2366. u32 num_ds_enable = 0, hdisplay = 0;
  2367. u32 max_in_width = 0, max_out_width = 0;
  2368. u32 prev_lm_width = 0, prev_lm_height = 0;
  2369. if (!crtc || !state)
  2370. return -EINVAL;
  2371. sde_crtc = to_sde_crtc(crtc);
  2372. cstate = to_sde_crtc_state(state);
  2373. kms = _sde_crtc_get_kms(crtc);
  2374. mode = &state->adjusted_mode;
  2375. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2376. if (!cstate->ds_dirty) {
  2377. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2378. return 0;
  2379. }
  2380. if (!kms || !kms->catalog) {
  2381. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2382. return -EINVAL;
  2383. }
  2384. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2385. SDE_DEBUG("dest scaler feature not supported\n");
  2386. return 0;
  2387. }
  2388. if (!sde_crtc->num_mixers) {
  2389. SDE_DEBUG("mixers not allocated\n");
  2390. return 0;
  2391. }
  2392. ret = _sde_validate_hw_resources(sde_crtc);
  2393. if (ret)
  2394. goto err;
  2395. /**
  2396. * No of dest scalers shouldn't exceed hw ds block count and
  2397. * also, match the num of mixers unless it is partial update
  2398. * left only/right only use case - currently PU + DS is not supported
  2399. */
  2400. if (cstate->num_ds > kms->catalog->ds_count ||
  2401. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2402. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2403. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2404. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2405. cstate->ds_cfg[0].flags);
  2406. ret = -EINVAL;
  2407. goto err;
  2408. }
  2409. /**
  2410. * Check if DS needs to be enabled or disabled
  2411. * In case of enable, validate the data
  2412. */
  2413. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2414. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2415. cstate->num_ds, cstate->ds_cfg[0].flags);
  2416. goto disable;
  2417. }
  2418. /* Display resolution */
  2419. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2420. /* Validate the DS data */
  2421. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2422. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2423. prev_lm_width, prev_lm_height,
  2424. max_in_width, max_out_width);
  2425. if (ret)
  2426. goto err;
  2427. disable:
  2428. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2429. num_ds_enable);
  2430. return 0;
  2431. err:
  2432. cstate->ds_dirty = false;
  2433. return ret;
  2434. }
  2435. /**
  2436. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2437. * @crtc: Pointer to CRTC object
  2438. */
  2439. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2440. {
  2441. struct drm_plane *plane = NULL;
  2442. uint32_t wait_ms = 1;
  2443. ktime_t kt_end, kt_wait;
  2444. int rc = 0;
  2445. SDE_DEBUG("\n");
  2446. if (!crtc || !crtc->state) {
  2447. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2448. return;
  2449. }
  2450. /* use monotonic timer to limit total fence wait time */
  2451. kt_end = ktime_add_ns(ktime_get(),
  2452. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2453. /*
  2454. * Wait for fences sequentially, as all of them need to be signalled
  2455. * before we can proceed.
  2456. *
  2457. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2458. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2459. * that each plane can check its fence status and react appropriately
  2460. * if its fence has timed out. Call input fence wait multiple times if
  2461. * fence wait is interrupted due to interrupt call.
  2462. */
  2463. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2464. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2465. do {
  2466. kt_wait = ktime_sub(kt_end, ktime_get());
  2467. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2468. wait_ms = ktime_to_ms(kt_wait);
  2469. else
  2470. wait_ms = 0;
  2471. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2472. } while (wait_ms && rc == -ERESTARTSYS);
  2473. }
  2474. SDE_ATRACE_END("plane_wait_input_fence");
  2475. }
  2476. static void _sde_crtc_setup_mixer_for_encoder(
  2477. struct drm_crtc *crtc,
  2478. struct drm_encoder *enc)
  2479. {
  2480. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2481. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2482. struct sde_rm *rm = &sde_kms->rm;
  2483. struct sde_crtc_mixer *mixer;
  2484. struct sde_hw_ctl *last_valid_ctl = NULL;
  2485. int i;
  2486. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2487. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2488. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2489. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2490. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2491. /* Set up all the mixers and ctls reserved by this encoder */
  2492. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2493. mixer = &sde_crtc->mixers[i];
  2494. if (!sde_rm_get_hw(rm, &lm_iter))
  2495. break;
  2496. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2497. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2498. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2499. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2500. mixer->hw_lm->idx - LM_0);
  2501. mixer->hw_ctl = last_valid_ctl;
  2502. } else {
  2503. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2504. last_valid_ctl = mixer->hw_ctl;
  2505. sde_crtc->num_ctls++;
  2506. }
  2507. /* Shouldn't happen, mixers are always >= ctls */
  2508. if (!mixer->hw_ctl) {
  2509. SDE_ERROR("no valid ctls found for lm %d\n",
  2510. mixer->hw_lm->idx - LM_0);
  2511. return;
  2512. }
  2513. /* Dspp may be null */
  2514. (void) sde_rm_get_hw(rm, &dspp_iter);
  2515. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2516. /* DS may be null */
  2517. (void) sde_rm_get_hw(rm, &ds_iter);
  2518. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2519. mixer->encoder = enc;
  2520. sde_crtc->num_mixers++;
  2521. SDE_DEBUG("setup mixer %d: lm %d\n",
  2522. i, mixer->hw_lm->idx - LM_0);
  2523. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2524. i, mixer->hw_ctl->idx - CTL_0);
  2525. if (mixer->hw_ds)
  2526. SDE_DEBUG("setup mixer %d: ds %d\n",
  2527. i, mixer->hw_ds->idx - DS_0);
  2528. }
  2529. }
  2530. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2531. {
  2532. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2533. struct drm_encoder *enc;
  2534. sde_crtc->num_ctls = 0;
  2535. sde_crtc->num_mixers = 0;
  2536. sde_crtc->mixers_swapped = false;
  2537. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2538. mutex_lock(&sde_crtc->crtc_lock);
  2539. /* Check for mixers on all encoders attached to this crtc */
  2540. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2541. if (enc->crtc != crtc)
  2542. continue;
  2543. /* avoid overwriting mixers info from a copy encoder */
  2544. if (sde_encoder_in_clone_mode(enc))
  2545. continue;
  2546. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2547. }
  2548. mutex_unlock(&sde_crtc->crtc_lock);
  2549. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2550. }
  2551. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2552. {
  2553. int i;
  2554. struct sde_crtc_state *cstate;
  2555. cstate = to_sde_crtc_state(state);
  2556. cstate->is_ppsplit = false;
  2557. for (i = 0; i < cstate->num_connectors; i++) {
  2558. struct drm_connector *conn = cstate->connectors[i];
  2559. if (sde_connector_get_topology_name(conn) ==
  2560. SDE_RM_TOPOLOGY_PPSPLIT)
  2561. cstate->is_ppsplit = true;
  2562. }
  2563. }
  2564. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2565. struct drm_crtc_state *state)
  2566. {
  2567. struct sde_crtc *sde_crtc;
  2568. struct sde_crtc_state *cstate;
  2569. struct drm_display_mode *adj_mode;
  2570. u32 crtc_split_width;
  2571. int i;
  2572. if (!crtc || !state) {
  2573. SDE_ERROR("invalid args\n");
  2574. return;
  2575. }
  2576. sde_crtc = to_sde_crtc(crtc);
  2577. cstate = to_sde_crtc_state(state);
  2578. adj_mode = &state->adjusted_mode;
  2579. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2580. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2581. cstate->lm_bounds[i].x = crtc_split_width * i;
  2582. cstate->lm_bounds[i].y = 0;
  2583. cstate->lm_bounds[i].w = crtc_split_width;
  2584. cstate->lm_bounds[i].h =
  2585. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2586. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2587. sizeof(cstate->lm_roi[i]));
  2588. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2589. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2590. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2591. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2592. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2593. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2594. }
  2595. drm_mode_debug_printmodeline(adj_mode);
  2596. }
  2597. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2598. struct drm_crtc_state *old_state)
  2599. {
  2600. struct sde_crtc *sde_crtc;
  2601. struct drm_encoder *encoder;
  2602. struct drm_device *dev;
  2603. struct sde_kms *sde_kms;
  2604. struct sde_splash_display *splash_display;
  2605. bool cont_splash_enabled = false;
  2606. size_t i;
  2607. if (!crtc) {
  2608. SDE_ERROR("invalid crtc\n");
  2609. return;
  2610. }
  2611. if (!crtc->state->enable) {
  2612. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2613. crtc->base.id, crtc->state->enable);
  2614. return;
  2615. }
  2616. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2617. SDE_ERROR("power resource is not enabled\n");
  2618. return;
  2619. }
  2620. sde_kms = _sde_crtc_get_kms(crtc);
  2621. if (!sde_kms)
  2622. return;
  2623. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2624. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2625. sde_crtc = to_sde_crtc(crtc);
  2626. dev = crtc->dev;
  2627. if (!sde_crtc->num_mixers) {
  2628. _sde_crtc_setup_mixers(crtc);
  2629. _sde_crtc_setup_is_ppsplit(crtc->state);
  2630. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2631. }
  2632. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2633. if (encoder->crtc != crtc)
  2634. continue;
  2635. /* encoder will trigger pending mask now */
  2636. sde_encoder_trigger_kickoff_pending(encoder);
  2637. }
  2638. /*
  2639. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2640. * it means we are trying to flush a CRTC whose state is disabled:
  2641. * nothing else needs to be done.
  2642. */
  2643. if (unlikely(!sde_crtc->num_mixers))
  2644. goto end;
  2645. if (_sde_crtc_get_ctlstart_timeout(crtc)) {
  2646. _sde_crtc_blend_setup(crtc, old_state, false);
  2647. SDE_ERROR("border fill only commit after ctlstart timeout\n");
  2648. } else {
  2649. _sde_crtc_blend_setup(crtc, old_state, true);
  2650. }
  2651. _sde_crtc_dest_scaler_setup(crtc);
  2652. /* cancel the idle notify delayed work */
  2653. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2654. MSM_DISPLAY_VIDEO_MODE) &&
  2655. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2656. SDE_DEBUG("idle notify work cancelled\n");
  2657. /*
  2658. * Since CP properties use AXI buffer to program the
  2659. * HW, check if context bank is in attached state,
  2660. * apply color processing properties only if
  2661. * smmu state is attached,
  2662. */
  2663. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2664. splash_display = &sde_kms->splash_data.splash_display[i];
  2665. if (splash_display->cont_splash_enabled &&
  2666. splash_display->encoder &&
  2667. crtc == splash_display->encoder->crtc)
  2668. cont_splash_enabled = true;
  2669. }
  2670. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2671. (cont_splash_enabled || sde_crtc->enabled))
  2672. sde_cp_crtc_apply_properties(crtc);
  2673. /*
  2674. * PP_DONE irq is only used by command mode for now.
  2675. * It is better to request pending before FLUSH and START trigger
  2676. * to make sure no pp_done irq missed.
  2677. * This is safe because no pp_done will happen before SW trigger
  2678. * in command mode.
  2679. */
  2680. end:
  2681. SDE_ATRACE_END("crtc_atomic_begin");
  2682. }
  2683. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2684. struct drm_crtc_state *old_crtc_state)
  2685. {
  2686. struct drm_encoder *encoder;
  2687. struct sde_crtc *sde_crtc;
  2688. struct drm_device *dev;
  2689. struct drm_plane *plane;
  2690. struct msm_drm_private *priv;
  2691. struct msm_drm_thread *event_thread;
  2692. struct sde_crtc_state *cstate;
  2693. struct sde_kms *sde_kms;
  2694. int idle_time = 0;
  2695. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2696. SDE_ERROR("invalid crtc\n");
  2697. return;
  2698. }
  2699. if (!crtc->state->enable) {
  2700. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2701. crtc->base.id, crtc->state->enable);
  2702. return;
  2703. }
  2704. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2705. SDE_ERROR("power resource is not enabled\n");
  2706. return;
  2707. }
  2708. sde_kms = _sde_crtc_get_kms(crtc);
  2709. if (!sde_kms) {
  2710. SDE_ERROR("invalid kms\n");
  2711. return;
  2712. }
  2713. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2714. sde_crtc = to_sde_crtc(crtc);
  2715. cstate = to_sde_crtc_state(crtc->state);
  2716. dev = crtc->dev;
  2717. priv = dev->dev_private;
  2718. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2719. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2720. return;
  2721. }
  2722. event_thread = &priv->event_thread[crtc->index];
  2723. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2724. /*
  2725. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2726. * it means we are trying to flush a CRTC whose state is disabled:
  2727. * nothing else needs to be done.
  2728. */
  2729. if (unlikely(!sde_crtc->num_mixers))
  2730. return;
  2731. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2732. /*
  2733. * For planes without commit update, drm framework will not add
  2734. * those planes to current state since hardware update is not
  2735. * required. However, if those planes were power collapsed since
  2736. * last commit cycle, driver has to restore the hardware state
  2737. * of those planes explicitly here prior to plane flush.
  2738. * Also use this iteration to see if any plane requires cache,
  2739. * so during the perf update driver can activate/deactivate
  2740. * the cache accordingly.
  2741. */
  2742. sde_crtc->new_perf.llcc_active = false;
  2743. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2744. sde_plane_restore(plane);
  2745. if (sde_plane_is_cache_required(plane))
  2746. sde_crtc->new_perf.llcc_active = true;
  2747. }
  2748. /* wait for acquire fences before anything else is done */
  2749. _sde_crtc_wait_for_fences(crtc);
  2750. /* schedule the idle notify delayed work */
  2751. if (idle_time && sde_encoder_check_curr_mode(
  2752. sde_crtc->mixers[0].encoder,
  2753. MSM_DISPLAY_VIDEO_MODE)) {
  2754. kthread_queue_delayed_work(&event_thread->worker,
  2755. &sde_crtc->idle_notify_work,
  2756. msecs_to_jiffies(idle_time));
  2757. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2758. }
  2759. if (!cstate->rsc_update) {
  2760. drm_for_each_encoder_mask(encoder, dev,
  2761. crtc->state->encoder_mask) {
  2762. cstate->rsc_client =
  2763. sde_encoder_get_rsc_client(encoder);
  2764. }
  2765. cstate->rsc_update = true;
  2766. }
  2767. /* update performance setting before crtc kickoff */
  2768. sde_core_perf_crtc_update(crtc, 1, false);
  2769. /*
  2770. * Final plane updates: Give each plane a chance to complete all
  2771. * required writes/flushing before crtc's "flush
  2772. * everything" call below.
  2773. */
  2774. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2775. if (sde_kms->smmu_state.transition_error)
  2776. sde_plane_set_error(plane, true);
  2777. sde_plane_flush(plane);
  2778. }
  2779. /* Kickoff will be scheduled by outer layer */
  2780. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2781. }
  2782. /**
  2783. * sde_crtc_destroy_state - state destroy hook
  2784. * @crtc: drm CRTC
  2785. * @state: CRTC state object to release
  2786. */
  2787. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2788. struct drm_crtc_state *state)
  2789. {
  2790. struct sde_crtc *sde_crtc;
  2791. struct sde_crtc_state *cstate;
  2792. struct drm_encoder *enc;
  2793. struct sde_kms *sde_kms;
  2794. if (!crtc || !state) {
  2795. SDE_ERROR("invalid argument(s)\n");
  2796. return;
  2797. }
  2798. sde_crtc = to_sde_crtc(crtc);
  2799. cstate = to_sde_crtc_state(state);
  2800. enc = _sde_crtc_get_encoder(crtc);
  2801. sde_kms = _sde_crtc_get_kms(crtc);
  2802. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2803. if (sde_kms && enc)
  2804. sde_rm_release(&sde_kms->rm, enc, true);
  2805. __drm_atomic_helper_crtc_destroy_state(state);
  2806. /* destroy value helper */
  2807. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2808. &cstate->property_state);
  2809. }
  2810. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2811. {
  2812. struct sde_crtc *sde_crtc;
  2813. int i;
  2814. if (!crtc) {
  2815. SDE_ERROR("invalid argument\n");
  2816. return -EINVAL;
  2817. }
  2818. sde_crtc = to_sde_crtc(crtc);
  2819. if (!atomic_read(&sde_crtc->frame_pending)) {
  2820. SDE_DEBUG("no frames pending\n");
  2821. return 0;
  2822. }
  2823. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2824. /*
  2825. * flush all the event thread work to make sure all the
  2826. * FRAME_EVENTS from encoder are propagated to crtc
  2827. */
  2828. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2829. if (list_empty(&sde_crtc->frame_events[i].list))
  2830. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2831. }
  2832. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2833. return 0;
  2834. }
  2835. /**
  2836. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2837. * @crtc: Pointer to crtc structure
  2838. */
  2839. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2840. {
  2841. struct drm_plane *plane;
  2842. struct drm_plane_state *state;
  2843. struct sde_crtc *sde_crtc;
  2844. struct sde_crtc_mixer *mixer;
  2845. struct sde_hw_ctl *ctl;
  2846. if (!crtc)
  2847. return;
  2848. sde_crtc = to_sde_crtc(crtc);
  2849. mixer = sde_crtc->mixers;
  2850. if (!mixer)
  2851. return;
  2852. ctl = mixer->hw_ctl;
  2853. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2854. state = plane->state;
  2855. if (!state)
  2856. continue;
  2857. /* clear plane flush bitmask */
  2858. sde_plane_ctl_flush(plane, ctl, false);
  2859. }
  2860. }
  2861. /**
  2862. * sde_crtc_reset_hw - attempt hardware reset on errors
  2863. * @crtc: Pointer to DRM crtc instance
  2864. * @old_state: Pointer to crtc state for previous commit
  2865. * @recovery_events: Whether or not recovery events are enabled
  2866. * Returns: Zero if current commit should still be attempted
  2867. */
  2868. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2869. bool recovery_events)
  2870. {
  2871. struct drm_plane *plane_halt[MAX_PLANES];
  2872. struct drm_plane *plane;
  2873. struct drm_encoder *encoder;
  2874. struct sde_crtc *sde_crtc;
  2875. struct sde_crtc_state *cstate;
  2876. struct sde_hw_ctl *ctl;
  2877. signed int i, plane_count;
  2878. int rc;
  2879. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2880. return -EINVAL;
  2881. sde_crtc = to_sde_crtc(crtc);
  2882. cstate = to_sde_crtc_state(crtc->state);
  2883. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2884. /* optionally generate a panic instead of performing a h/w reset */
  2885. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2886. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2887. ctl = sde_crtc->mixers[i].hw_ctl;
  2888. if (!ctl || !ctl->ops.reset)
  2889. continue;
  2890. rc = ctl->ops.reset(ctl);
  2891. if (rc) {
  2892. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2893. crtc->base.id, ctl->idx - CTL_0);
  2894. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2895. SDE_EVTLOG_ERROR);
  2896. break;
  2897. }
  2898. }
  2899. /* Early out if simple ctl reset succeeded */
  2900. if (i == sde_crtc->num_ctls)
  2901. return 0;
  2902. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2903. /* force all components in the system into reset at the same time */
  2904. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2905. ctl = sde_crtc->mixers[i].hw_ctl;
  2906. if (!ctl || !ctl->ops.hard_reset)
  2907. continue;
  2908. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2909. ctl->ops.hard_reset(ctl, true);
  2910. }
  2911. plane_count = 0;
  2912. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2913. if (plane_count >= ARRAY_SIZE(plane_halt))
  2914. break;
  2915. plane_halt[plane_count++] = plane;
  2916. sde_plane_halt_requests(plane, true);
  2917. sde_plane_set_revalidate(plane, true);
  2918. }
  2919. /* provide safe "border color only" commit configuration for later */
  2920. _sde_crtc_remove_pipe_flush(crtc);
  2921. _sde_crtc_blend_setup(crtc, old_state, false);
  2922. /* take h/w components out of reset */
  2923. for (i = plane_count - 1; i >= 0; --i)
  2924. sde_plane_halt_requests(plane_halt[i], false);
  2925. /* attempt to poll for start of frame cycle before reset release */
  2926. list_for_each_entry(encoder,
  2927. &crtc->dev->mode_config.encoder_list, head) {
  2928. if (encoder->crtc != crtc)
  2929. continue;
  2930. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2931. sde_encoder_poll_line_counts(encoder);
  2932. }
  2933. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2934. ctl = sde_crtc->mixers[i].hw_ctl;
  2935. if (!ctl || !ctl->ops.hard_reset)
  2936. continue;
  2937. ctl->ops.hard_reset(ctl, false);
  2938. }
  2939. list_for_each_entry(encoder,
  2940. &crtc->dev->mode_config.encoder_list, head) {
  2941. if (encoder->crtc != crtc)
  2942. continue;
  2943. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2944. sde_encoder_kickoff(encoder, false);
  2945. }
  2946. /* panic the device if VBIF is not in good state */
  2947. return !recovery_events ? 0 : -EAGAIN;
  2948. }
  2949. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2950. struct drm_crtc_state *old_state)
  2951. {
  2952. struct drm_encoder *encoder;
  2953. struct drm_device *dev;
  2954. struct sde_crtc *sde_crtc;
  2955. struct msm_drm_private *priv;
  2956. struct sde_kms *sde_kms;
  2957. struct sde_crtc_state *cstate;
  2958. bool is_error = false, reset_req;
  2959. unsigned long flags;
  2960. enum sde_crtc_idle_pc_state idle_pc_state;
  2961. struct sde_encoder_kickoff_params params = { 0 };
  2962. if (!crtc) {
  2963. SDE_ERROR("invalid argument\n");
  2964. return;
  2965. }
  2966. dev = crtc->dev;
  2967. sde_crtc = to_sde_crtc(crtc);
  2968. sde_kms = _sde_crtc_get_kms(crtc);
  2969. reset_req = false;
  2970. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2971. SDE_ERROR("invalid argument\n");
  2972. return;
  2973. }
  2974. priv = sde_kms->dev->dev_private;
  2975. cstate = to_sde_crtc_state(crtc->state);
  2976. /*
  2977. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2978. * it means we are trying to start a CRTC whose state is disabled:
  2979. * nothing else needs to be done.
  2980. */
  2981. if (unlikely(!sde_crtc->num_mixers))
  2982. return;
  2983. SDE_ATRACE_BEGIN("crtc_commit");
  2984. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2985. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2986. if (encoder->crtc != crtc)
  2987. continue;
  2988. /*
  2989. * Encoder will flush/start now, unless it has a tx pending.
  2990. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2991. */
  2992. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2993. crtc->state);
  2994. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  2995. reset_req = true;
  2996. if (idle_pc_state != IDLE_PC_NONE)
  2997. sde_encoder_control_idle_pc(encoder,
  2998. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  2999. }
  3000. /*
  3001. * Optionally attempt h/w recovery if any errors were detected while
  3002. * preparing for the kickoff
  3003. */
  3004. if (reset_req) {
  3005. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3006. if (sde_crtc->frame_trigger_mode
  3007. != FRAME_DONE_WAIT_POSTED_START &&
  3008. sde_crtc_reset_hw(crtc, old_state,
  3009. params.recovery_events_enabled))
  3010. is_error = true;
  3011. }
  3012. sde_crtc_calc_fps(sde_crtc);
  3013. SDE_ATRACE_BEGIN("flush_event_thread");
  3014. _sde_crtc_flush_event_thread(crtc);
  3015. SDE_ATRACE_END("flush_event_thread");
  3016. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3017. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3018. /* acquire bandwidth and other resources */
  3019. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3020. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3021. } else {
  3022. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3023. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3024. }
  3025. sde_crtc->play_count++;
  3026. sde_vbif_clear_errors(sde_kms);
  3027. if (is_error) {
  3028. _sde_crtc_remove_pipe_flush(crtc);
  3029. _sde_crtc_blend_setup(crtc, old_state, false);
  3030. }
  3031. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3032. if (encoder->crtc != crtc)
  3033. continue;
  3034. sde_encoder_kickoff(encoder, false);
  3035. }
  3036. /* store the event after frame trigger */
  3037. if (sde_crtc->event) {
  3038. WARN_ON(sde_crtc->event);
  3039. } else {
  3040. spin_lock_irqsave(&dev->event_lock, flags);
  3041. sde_crtc->event = crtc->state->event;
  3042. spin_unlock_irqrestore(&dev->event_lock, flags);
  3043. }
  3044. SDE_ATRACE_END("crtc_commit");
  3045. }
  3046. /**
  3047. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3048. * @sde_crtc: Pointer to sde crtc structure
  3049. * @enable: Whether to enable/disable vblanks
  3050. *
  3051. * @Return: error code
  3052. */
  3053. static int _sde_crtc_vblank_enable_no_lock(
  3054. struct sde_crtc *sde_crtc, bool enable)
  3055. {
  3056. struct drm_crtc *crtc;
  3057. struct drm_encoder *enc;
  3058. if (!sde_crtc) {
  3059. SDE_ERROR("invalid crtc\n");
  3060. return -EINVAL;
  3061. }
  3062. crtc = &sde_crtc->base;
  3063. if (enable) {
  3064. int ret;
  3065. /* drop lock since power crtc cb may try to re-acquire lock */
  3066. mutex_unlock(&sde_crtc->crtc_lock);
  3067. ret = pm_runtime_get_sync(crtc->dev->dev);
  3068. mutex_lock(&sde_crtc->crtc_lock);
  3069. if (ret < 0)
  3070. return ret;
  3071. drm_for_each_encoder_mask(enc, crtc->dev,
  3072. crtc->state->encoder_mask) {
  3073. if (enc->crtc != crtc)
  3074. continue;
  3075. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3076. sde_crtc->enabled,
  3077. sde_crtc->suspend);
  3078. sde_encoder_register_vblank_callback(enc,
  3079. sde_crtc_vblank_cb, (void *)crtc);
  3080. }
  3081. } else {
  3082. drm_for_each_encoder_mask(enc, crtc->dev,
  3083. crtc->state->encoder_mask) {
  3084. if (enc->crtc != crtc)
  3085. continue;
  3086. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3087. sde_crtc->enabled,
  3088. sde_crtc->suspend);
  3089. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3090. }
  3091. /* drop lock since power crtc cb may try to re-acquire lock */
  3092. mutex_unlock(&sde_crtc->crtc_lock);
  3093. pm_runtime_put_sync(crtc->dev->dev);
  3094. mutex_lock(&sde_crtc->crtc_lock);
  3095. }
  3096. return 0;
  3097. }
  3098. /**
  3099. * _sde_crtc_set_suspend - notify crtc of suspend enable/disable
  3100. * @crtc: Pointer to drm crtc object
  3101. * @enable: true to enable suspend, false to indicate resume
  3102. */
  3103. static void _sde_crtc_set_suspend(struct drm_crtc *crtc, bool enable)
  3104. {
  3105. struct sde_crtc *sde_crtc;
  3106. struct msm_drm_private *priv;
  3107. struct sde_kms *sde_kms;
  3108. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3109. SDE_ERROR("invalid crtc\n");
  3110. return;
  3111. }
  3112. sde_crtc = to_sde_crtc(crtc);
  3113. priv = crtc->dev->dev_private;
  3114. if (!priv->kms) {
  3115. SDE_ERROR("invalid crtc kms\n");
  3116. return;
  3117. }
  3118. sde_kms = to_sde_kms(priv->kms);
  3119. SDE_DEBUG("crtc%d suspend = %d\n", crtc->base.id, enable);
  3120. SDE_EVT32_VERBOSE(DRMID(crtc), enable);
  3121. mutex_lock(&sde_crtc->crtc_lock);
  3122. /*
  3123. * If the vblank is enabled, release a power reference on suspend
  3124. * and take it back during resume (if it is still enabled).
  3125. */
  3126. SDE_EVT32(DRMID(&sde_crtc->base), enable, sde_crtc->enabled,
  3127. sde_crtc->suspend);
  3128. if (sde_crtc->suspend == enable)
  3129. SDE_DEBUG("crtc%d suspend already set to %d, ignoring update\n",
  3130. crtc->base.id, enable);
  3131. sde_crtc->suspend = enable;
  3132. mutex_unlock(&sde_crtc->crtc_lock);
  3133. }
  3134. /**
  3135. * sde_crtc_duplicate_state - state duplicate hook
  3136. * @crtc: Pointer to drm crtc structure
  3137. * @Returns: Pointer to new drm_crtc_state structure
  3138. */
  3139. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3140. {
  3141. struct sde_crtc *sde_crtc;
  3142. struct sde_crtc_state *cstate, *old_cstate;
  3143. if (!crtc || !crtc->state) {
  3144. SDE_ERROR("invalid argument(s)\n");
  3145. return NULL;
  3146. }
  3147. sde_crtc = to_sde_crtc(crtc);
  3148. old_cstate = to_sde_crtc_state(crtc->state);
  3149. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3150. if (!cstate) {
  3151. SDE_ERROR("failed to allocate state\n");
  3152. return NULL;
  3153. }
  3154. /* duplicate value helper */
  3155. msm_property_duplicate_state(&sde_crtc->property_info,
  3156. old_cstate, cstate,
  3157. &cstate->property_state, cstate->property_values);
  3158. /* clear destination scaler dirty bit */
  3159. cstate->ds_dirty = false;
  3160. /* duplicate base helper */
  3161. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3162. return &cstate->base;
  3163. }
  3164. /**
  3165. * sde_crtc_reset - reset hook for CRTCs
  3166. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3167. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3168. * @crtc: Pointer to drm crtc structure
  3169. */
  3170. static void sde_crtc_reset(struct drm_crtc *crtc)
  3171. {
  3172. struct sde_crtc *sde_crtc;
  3173. struct sde_crtc_state *cstate;
  3174. if (!crtc) {
  3175. SDE_ERROR("invalid crtc\n");
  3176. return;
  3177. }
  3178. /* revert suspend actions, if necessary */
  3179. if (sde_kms_is_suspend_state(crtc->dev) &&
  3180. !sde_crtc_is_reset_required(crtc)) {
  3181. SDE_DEBUG("avoiding reset for crtc:%d\n",
  3182. crtc->base.id);
  3183. return;
  3184. }
  3185. /* remove previous state, if present */
  3186. if (crtc->state) {
  3187. sde_crtc_destroy_state(crtc, crtc->state);
  3188. crtc->state = 0;
  3189. }
  3190. sde_crtc = to_sde_crtc(crtc);
  3191. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3192. if (!cstate) {
  3193. SDE_ERROR("failed to allocate state\n");
  3194. return;
  3195. }
  3196. /* reset value helper */
  3197. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3198. &cstate->property_state,
  3199. cstate->property_values);
  3200. _sde_crtc_set_input_fence_timeout(cstate);
  3201. cstate->base.crtc = crtc;
  3202. crtc->state = &cstate->base;
  3203. drm_crtc_vblank_reset(crtc);
  3204. }
  3205. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3206. {
  3207. struct drm_crtc *crtc = arg;
  3208. struct sde_crtc *sde_crtc;
  3209. struct sde_crtc_state *cstate;
  3210. struct drm_plane *plane;
  3211. struct drm_encoder *encoder;
  3212. u32 power_on;
  3213. unsigned long flags;
  3214. struct sde_crtc_irq_info *node = NULL;
  3215. int ret = 0;
  3216. struct drm_event event;
  3217. struct msm_drm_private *priv;
  3218. if (!crtc) {
  3219. SDE_ERROR("invalid crtc\n");
  3220. return;
  3221. }
  3222. sde_crtc = to_sde_crtc(crtc);
  3223. cstate = to_sde_crtc_state(crtc->state);
  3224. priv = crtc->dev->dev_private;
  3225. mutex_lock(&sde_crtc->crtc_lock);
  3226. SDE_EVT32(DRMID(crtc), event_type);
  3227. switch (event_type) {
  3228. case SDE_POWER_EVENT_POST_ENABLE:
  3229. /* disable mdp LUT memory retention */
  3230. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3231. CLKFLAG_NORETAIN_MEM);
  3232. if (ret)
  3233. SDE_ERROR("disable LUT memory retention err %d\n", ret);
  3234. /* restore encoder; crtc will be programmed during commit */
  3235. drm_for_each_encoder_mask(encoder, crtc->dev,
  3236. crtc->state->encoder_mask) {
  3237. sde_encoder_virt_restore(encoder);
  3238. }
  3239. /* restore UIDLE */
  3240. sde_core_perf_crtc_update_uidle(crtc, true);
  3241. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3242. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3243. ret = 0;
  3244. if (node->func)
  3245. ret = node->func(crtc, true, &node->irq);
  3246. if (ret)
  3247. SDE_ERROR("%s failed to enable event %x\n",
  3248. sde_crtc->name, node->event);
  3249. }
  3250. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3251. sde_cp_crtc_post_ipc(crtc);
  3252. break;
  3253. case SDE_POWER_EVENT_PRE_DISABLE:
  3254. /* enable mdp LUT memory retention */
  3255. ret = sde_power_clk_set_flags(&priv->phandle, "lut_clk",
  3256. CLKFLAG_RETAIN_MEM);
  3257. if (ret)
  3258. SDE_ERROR("enable LUT memory retention err %d\n", ret);
  3259. drm_for_each_encoder_mask(encoder, crtc->dev,
  3260. crtc->state->encoder_mask) {
  3261. /*
  3262. * disable the vsync source after updating the
  3263. * rsc state. rsc state update might have vsync wait
  3264. * and vsync source must be disabled after it.
  3265. * It will avoid generating any vsync from this point
  3266. * till mode-2 entry. It is SW workaround for HW
  3267. * limitation and should not be removed without
  3268. * checking the updated design.
  3269. */
  3270. sde_encoder_control_te(encoder, false);
  3271. }
  3272. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3273. node = NULL;
  3274. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3275. ret = 0;
  3276. if (node->func)
  3277. ret = node->func(crtc, false, &node->irq);
  3278. if (ret)
  3279. SDE_ERROR("%s failed to disable event %x\n",
  3280. sde_crtc->name, node->event);
  3281. }
  3282. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3283. sde_cp_crtc_pre_ipc(crtc);
  3284. break;
  3285. case SDE_POWER_EVENT_POST_DISABLE:
  3286. /*
  3287. * set revalidate flag in planes, so it will be re-programmed
  3288. * in the next frame update
  3289. */
  3290. drm_atomic_crtc_for_each_plane(plane, crtc)
  3291. sde_plane_set_revalidate(plane, true);
  3292. sde_cp_crtc_suspend(crtc);
  3293. /**
  3294. * destination scaler if enabled should be reconfigured
  3295. * in the next frame update
  3296. */
  3297. if (cstate->num_ds_enabled)
  3298. sde_crtc->ds_reconfig = true;
  3299. event.type = DRM_EVENT_SDE_POWER;
  3300. event.length = sizeof(power_on);
  3301. power_on = 0;
  3302. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3303. (u8 *)&power_on);
  3304. break;
  3305. default:
  3306. SDE_DEBUG("event:%d not handled\n", event_type);
  3307. break;
  3308. }
  3309. mutex_unlock(&sde_crtc->crtc_lock);
  3310. }
  3311. static void sde_crtc_disable(struct drm_crtc *crtc)
  3312. {
  3313. struct sde_kms *sde_kms;
  3314. struct sde_crtc *sde_crtc;
  3315. struct sde_crtc_state *cstate;
  3316. struct drm_encoder *encoder;
  3317. struct msm_drm_private *priv;
  3318. unsigned long flags;
  3319. struct sde_crtc_irq_info *node = NULL;
  3320. struct drm_event event;
  3321. u32 power_on;
  3322. bool in_cont_splash = false;
  3323. int ret, i;
  3324. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3325. SDE_ERROR("invalid crtc\n");
  3326. return;
  3327. }
  3328. sde_kms = _sde_crtc_get_kms(crtc);
  3329. if (!sde_kms) {
  3330. SDE_ERROR("invalid kms\n");
  3331. return;
  3332. }
  3333. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3334. SDE_ERROR("power resource is not enabled\n");
  3335. return;
  3336. }
  3337. sde_crtc = to_sde_crtc(crtc);
  3338. cstate = to_sde_crtc_state(crtc->state);
  3339. priv = crtc->dev->dev_private;
  3340. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3341. drm_crtc_vblank_off(crtc);
  3342. if (sde_kms_is_suspend_state(crtc->dev))
  3343. _sde_crtc_set_suspend(crtc, true);
  3344. mutex_lock(&sde_crtc->crtc_lock);
  3345. SDE_EVT32_VERBOSE(DRMID(crtc));
  3346. /* update color processing on suspend */
  3347. event.type = DRM_EVENT_CRTC_POWER;
  3348. event.length = sizeof(u32);
  3349. sde_cp_crtc_suspend(crtc);
  3350. power_on = 0;
  3351. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3352. (u8 *)&power_on);
  3353. /* destination scaler if enabled should be reconfigured on resume */
  3354. if (cstate->num_ds_enabled)
  3355. sde_crtc->ds_reconfig = true;
  3356. _sde_crtc_flush_event_thread(crtc);
  3357. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, sde_crtc->suspend,
  3358. crtc->state->active, crtc->state->enable);
  3359. sde_crtc->enabled = false;
  3360. /* Try to disable uidle */
  3361. sde_core_perf_crtc_update_uidle(crtc, false);
  3362. if (atomic_read(&sde_crtc->frame_pending)) {
  3363. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3364. atomic_read(&sde_crtc->frame_pending));
  3365. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3366. SDE_EVTLOG_FUNC_CASE2);
  3367. sde_core_perf_crtc_release_bw(crtc);
  3368. atomic_set(&sde_crtc->frame_pending, 0);
  3369. }
  3370. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3371. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3372. ret = 0;
  3373. if (node->func)
  3374. ret = node->func(crtc, false, &node->irq);
  3375. if (ret)
  3376. SDE_ERROR("%s failed to disable event %x\n",
  3377. sde_crtc->name, node->event);
  3378. }
  3379. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3380. drm_for_each_encoder_mask(encoder, crtc->dev,
  3381. crtc->state->encoder_mask) {
  3382. if (sde_encoder_in_cont_splash(encoder)) {
  3383. in_cont_splash = true;
  3384. break;
  3385. }
  3386. }
  3387. /* avoid clk/bw downvote if cont-splash is enabled */
  3388. if (!in_cont_splash)
  3389. sde_core_perf_crtc_update(crtc, 0, true);
  3390. drm_for_each_encoder_mask(encoder, crtc->dev,
  3391. crtc->state->encoder_mask) {
  3392. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3393. cstate->rsc_client = NULL;
  3394. cstate->rsc_update = false;
  3395. /*
  3396. * reset idle power-collapse to original state during suspend;
  3397. * user-mode will change the state on resume, if required
  3398. */
  3399. if (sde_kms->catalog->has_idle_pc)
  3400. sde_encoder_control_idle_pc(encoder, true);
  3401. }
  3402. if (sde_crtc->power_event)
  3403. sde_power_handle_unregister_event(&priv->phandle,
  3404. sde_crtc->power_event);
  3405. /**
  3406. * All callbacks are unregistered and frame done waits are complete
  3407. * at this point. No buffers are accessed by hardware.
  3408. * reset the fence timeline if crtc will not be enabled for this commit
  3409. */
  3410. if (!crtc->state->active || !crtc->state->enable) {
  3411. sde_fence_signal(sde_crtc->output_fence,
  3412. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3413. for (i = 0; i < cstate->num_connectors; ++i)
  3414. sde_connector_commit_reset(cstate->connectors[i],
  3415. ktime_get());
  3416. }
  3417. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3418. sde_crtc->num_mixers = 0;
  3419. sde_crtc->mixers_swapped = false;
  3420. /* disable clk & bw control until clk & bw properties are set */
  3421. cstate->bw_control = false;
  3422. cstate->bw_split_vote = false;
  3423. mutex_unlock(&sde_crtc->crtc_lock);
  3424. }
  3425. static void sde_crtc_enable(struct drm_crtc *crtc,
  3426. struct drm_crtc_state *old_crtc_state)
  3427. {
  3428. struct sde_crtc *sde_crtc;
  3429. struct drm_encoder *encoder;
  3430. struct msm_drm_private *priv;
  3431. unsigned long flags;
  3432. struct sde_crtc_irq_info *node = NULL;
  3433. struct drm_event event;
  3434. u32 power_on;
  3435. int ret, i;
  3436. struct sde_crtc_state *cstate;
  3437. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3438. SDE_ERROR("invalid crtc\n");
  3439. return;
  3440. }
  3441. priv = crtc->dev->dev_private;
  3442. cstate = to_sde_crtc_state(crtc->state);
  3443. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3444. SDE_ERROR("power resource is not enabled\n");
  3445. return;
  3446. }
  3447. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3448. SDE_EVT32_VERBOSE(DRMID(crtc));
  3449. sde_crtc = to_sde_crtc(crtc);
  3450. drm_crtc_vblank_on(crtc);
  3451. mutex_lock(&sde_crtc->crtc_lock);
  3452. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, sde_crtc->suspend);
  3453. /*
  3454. * Try to enable uidle (if possible), we do this before the call
  3455. * to return early during seamless dms mode, so any fps
  3456. * change is also consider to enable/disable UIDLE
  3457. */
  3458. sde_core_perf_crtc_update_uidle(crtc, true);
  3459. /* return early if crtc is already enabled, do this after UIDLE check */
  3460. if (sde_crtc->enabled) {
  3461. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode))
  3462. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3463. sde_crtc->name);
  3464. else
  3465. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3466. mutex_unlock(&sde_crtc->crtc_lock);
  3467. return;
  3468. }
  3469. drm_for_each_encoder_mask(encoder, crtc->dev,
  3470. crtc->state->encoder_mask) {
  3471. sde_encoder_register_frame_event_callback(encoder,
  3472. sde_crtc_frame_event_cb, crtc);
  3473. }
  3474. sde_crtc->enabled = true;
  3475. /* update color processing on resume */
  3476. event.type = DRM_EVENT_CRTC_POWER;
  3477. event.length = sizeof(u32);
  3478. sde_cp_crtc_resume(crtc);
  3479. power_on = 1;
  3480. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3481. (u8 *)&power_on);
  3482. mutex_unlock(&sde_crtc->crtc_lock);
  3483. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3484. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3485. ret = 0;
  3486. if (node->func)
  3487. ret = node->func(crtc, true, &node->irq);
  3488. if (ret)
  3489. SDE_ERROR("%s failed to enable event %x\n",
  3490. sde_crtc->name, node->event);
  3491. }
  3492. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3493. sde_crtc->power_event = sde_power_handle_register_event(
  3494. &priv->phandle,
  3495. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3496. SDE_POWER_EVENT_PRE_DISABLE,
  3497. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3498. /* Enable ESD thread */
  3499. for (i = 0; i < cstate->num_connectors; i++)
  3500. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3501. }
  3502. /* no input validation - caller API has all the checks */
  3503. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3504. struct plane_state pstates[], int cnt)
  3505. {
  3506. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3507. struct drm_display_mode *mode = &state->adjusted_mode;
  3508. const struct drm_plane_state *pstate;
  3509. struct sde_plane_state *sde_pstate;
  3510. int rc = 0, i;
  3511. /* Check dim layer rect bounds and stage */
  3512. for (i = 0; i < cstate->num_dim_layers; i++) {
  3513. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3514. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3515. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3516. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3517. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3518. (!cstate->dim_layer[i].rect.w) ||
  3519. (!cstate->dim_layer[i].rect.h)) {
  3520. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3521. cstate->dim_layer[i].rect.x,
  3522. cstate->dim_layer[i].rect.y,
  3523. cstate->dim_layer[i].rect.w,
  3524. cstate->dim_layer[i].rect.h,
  3525. cstate->dim_layer[i].stage);
  3526. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3527. mode->vdisplay);
  3528. rc = -E2BIG;
  3529. goto end;
  3530. }
  3531. }
  3532. /* log all src and excl_rect, useful for debugging */
  3533. for (i = 0; i < cnt; i++) {
  3534. pstate = pstates[i].drm_pstate;
  3535. sde_pstate = to_sde_plane_state(pstate);
  3536. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3537. pstate->plane->base.id, pstates[i].stage,
  3538. pstate->crtc_x, pstate->crtc_y,
  3539. pstate->crtc_w, pstate->crtc_h,
  3540. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3541. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3542. }
  3543. end:
  3544. return rc;
  3545. }
  3546. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3547. struct drm_crtc_state *state, struct plane_state pstates[],
  3548. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3549. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3550. {
  3551. struct drm_plane *plane;
  3552. int i;
  3553. if (secure == SDE_DRM_SEC_ONLY) {
  3554. /*
  3555. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3556. * - fb_sec_dir is for secure camera preview and
  3557. * secure display use case
  3558. * - fb_sec is for secure video playback
  3559. * - fb_ns is for normal non secure use cases
  3560. */
  3561. if (fb_ns || fb_sec) {
  3562. SDE_ERROR(
  3563. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3564. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3565. return -EINVAL;
  3566. }
  3567. /*
  3568. * - only one blending stage is allowed in sec_crtc
  3569. * - validate if pipe is allowed for sec-ui updates
  3570. */
  3571. for (i = 1; i < cnt; i++) {
  3572. if (!pstates[i].drm_pstate
  3573. || !pstates[i].drm_pstate->plane) {
  3574. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3575. DRMID(crtc), i);
  3576. return -EINVAL;
  3577. }
  3578. plane = pstates[i].drm_pstate->plane;
  3579. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3580. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3581. DRMID(crtc), plane->base.id);
  3582. return -EINVAL;
  3583. } else if (pstates[i].stage != pstates[i-1].stage) {
  3584. SDE_ERROR(
  3585. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3586. DRMID(crtc), i, pstates[i].stage,
  3587. i-1, pstates[i-1].stage);
  3588. return -EINVAL;
  3589. }
  3590. }
  3591. /* check if all the dim_layers are in the same stage */
  3592. for (i = 1; i < cstate->num_dim_layers; i++) {
  3593. if (cstate->dim_layer[i].stage !=
  3594. cstate->dim_layer[i-1].stage) {
  3595. SDE_ERROR(
  3596. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3597. DRMID(crtc),
  3598. i, cstate->dim_layer[i].stage,
  3599. i-1, cstate->dim_layer[i-1].stage);
  3600. return -EINVAL;
  3601. }
  3602. }
  3603. /*
  3604. * if secure-ui supported blendstage is specified,
  3605. * - fail empty commit
  3606. * - validate dim_layer or plane is staged in the supported
  3607. * blendstage
  3608. */
  3609. if (sde_kms->catalog->sui_supported_blendstage) {
  3610. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3611. cstate->dim_layer[0].stage;
  3612. if ((!cnt && !cstate->num_dim_layers) ||
  3613. (sde_kms->catalog->sui_supported_blendstage
  3614. != (sec_stage - SDE_STAGE_0))) {
  3615. SDE_ERROR(
  3616. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3617. DRMID(crtc), cnt,
  3618. cstate->num_dim_layers, sec_stage);
  3619. return -EINVAL;
  3620. }
  3621. }
  3622. }
  3623. return 0;
  3624. }
  3625. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3626. int fb_sec_dir)
  3627. {
  3628. struct drm_encoder *encoder;
  3629. int encoder_cnt = 0;
  3630. if (fb_sec_dir) {
  3631. drm_for_each_encoder_mask(encoder, crtc->dev,
  3632. crtc->state->encoder_mask)
  3633. encoder_cnt++;
  3634. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3635. SDE_ERROR("crtc%d, invalid virtual encoder crtc%d\n",
  3636. DRMID(crtc), encoder_cnt);
  3637. return -EINVAL;
  3638. }
  3639. }
  3640. return 0;
  3641. }
  3642. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3643. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3644. int fb_ns, int fb_sec, int fb_sec_dir)
  3645. {
  3646. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3647. struct drm_encoder *encoder;
  3648. int is_video_mode = false;
  3649. drm_for_each_encoder_mask(encoder, crtc->dev,
  3650. crtc->state->encoder_mask) {
  3651. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3652. MSM_DISPLAY_VIDEO_MODE);
  3653. }
  3654. /*
  3655. * In video mode check for null commit before transition
  3656. * from secure to non secure and vice versa
  3657. */
  3658. if (is_video_mode && smmu_state &&
  3659. state->plane_mask && crtc->state->plane_mask &&
  3660. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3661. (secure == SDE_DRM_SEC_ONLY))) ||
  3662. (fb_ns && ((smmu_state->state == DETACHED) ||
  3663. (smmu_state->state == DETACH_ALL_REQ))) ||
  3664. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3665. (smmu_state->state == DETACH_SEC_REQ)) &&
  3666. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3667. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3668. smmu_state->state, smmu_state->secure_level,
  3669. secure, crtc->state->plane_mask, state->plane_mask);
  3670. SDE_ERROR(
  3671. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3672. DRMID(crtc), secure, smmu_state->state,
  3673. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3674. return -EINVAL;
  3675. }
  3676. return 0;
  3677. }
  3678. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3679. struct drm_crtc_state *state, struct plane_state pstates[],
  3680. int cnt)
  3681. {
  3682. struct sde_crtc_state *cstate;
  3683. struct sde_kms *sde_kms;
  3684. uint32_t secure;
  3685. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3686. int rc;
  3687. if (!crtc || !state) {
  3688. SDE_ERROR("invalid arguments\n");
  3689. return -EINVAL;
  3690. }
  3691. sde_kms = _sde_crtc_get_kms(crtc);
  3692. if (!sde_kms || !sde_kms->catalog) {
  3693. SDE_ERROR("invalid kms\n");
  3694. return -EINVAL;
  3695. }
  3696. cstate = to_sde_crtc_state(state);
  3697. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3698. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3699. &fb_sec, &fb_sec_dir);
  3700. if (rc)
  3701. return rc;
  3702. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3703. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3704. if (rc)
  3705. return rc;
  3706. /*
  3707. * secure_crtc is not allowed in a shared toppolgy
  3708. * across different encoders.
  3709. */
  3710. rc = _sde_crtc_check_secure_single_encoder(crtc, fb_sec_dir);
  3711. if (rc)
  3712. return rc;
  3713. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3714. secure, fb_ns, fb_sec, fb_sec_dir);
  3715. if (rc)
  3716. return rc;
  3717. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3718. return 0;
  3719. }
  3720. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3721. struct drm_crtc_state *state,
  3722. struct drm_display_mode *mode,
  3723. struct plane_state *pstates,
  3724. struct drm_plane *plane,
  3725. struct sde_multirect_plane_states *multirect_plane,
  3726. int *cnt)
  3727. {
  3728. struct sde_crtc *sde_crtc;
  3729. struct sde_crtc_state *cstate;
  3730. const struct drm_plane_state *pstate;
  3731. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3732. int rc = 0, multirect_count = 0, i;
  3733. sde_crtc = to_sde_crtc(crtc);
  3734. cstate = to_sde_crtc_state(state);
  3735. memset(pipe_staged, 0, sizeof(pipe_staged));
  3736. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3737. if (IS_ERR_OR_NULL(pstate)) {
  3738. rc = PTR_ERR(pstate);
  3739. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3740. sde_crtc->name, plane->base.id, rc);
  3741. return rc;
  3742. }
  3743. if (*cnt >= SDE_PSTATES_MAX)
  3744. continue;
  3745. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3746. pstates[*cnt].drm_pstate = pstate;
  3747. pstates[*cnt].stage = sde_plane_get_property(
  3748. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3749. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3750. /* check dim layer stage with every plane */
  3751. for (i = 0; i < cstate->num_dim_layers; i++) {
  3752. if (cstate->dim_layer[i].stage ==
  3753. (pstates[*cnt].stage + SDE_STAGE_0)) {
  3754. SDE_ERROR(
  3755. "plane:%d/dim_layer:%i-same stage:%d\n",
  3756. plane->base.id, i,
  3757. cstate->dim_layer[i].stage);
  3758. return -EINVAL;
  3759. }
  3760. }
  3761. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3762. multirect_plane[multirect_count].r0 =
  3763. pipe_staged[pstates[*cnt].pipe_id];
  3764. multirect_plane[multirect_count].r1 = pstate;
  3765. multirect_count++;
  3766. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3767. } else {
  3768. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3769. }
  3770. (*cnt)++;
  3771. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3772. mode->vdisplay) ||
  3773. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3774. mode->hdisplay)) {
  3775. SDE_ERROR("invalid vertical/horizontal destination\n");
  3776. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3777. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3778. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3779. return -E2BIG;
  3780. }
  3781. }
  3782. for (i = 1; i < SSPP_MAX; i++) {
  3783. if (pipe_staged[i]) {
  3784. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3785. SDE_ERROR(
  3786. "r1 only virt plane:%d not supported\n",
  3787. pipe_staged[i]->plane->base.id);
  3788. return -EINVAL;
  3789. }
  3790. sde_plane_clear_multirect(pipe_staged[i]);
  3791. }
  3792. }
  3793. for (i = 0; i < multirect_count; i++) {
  3794. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3795. SDE_ERROR(
  3796. "multirect validation failed for planes (%d - %d)\n",
  3797. multirect_plane[i].r0->plane->base.id,
  3798. multirect_plane[i].r1->plane->base.id);
  3799. return -EINVAL;
  3800. }
  3801. }
  3802. return rc;
  3803. }
  3804. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3805. struct sde_crtc *sde_crtc,
  3806. struct plane_state *pstates,
  3807. struct sde_crtc_state *cstate,
  3808. struct drm_display_mode *mode,
  3809. int cnt)
  3810. {
  3811. int rc = 0, i, z_pos;
  3812. u32 zpos_cnt = 0;
  3813. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3814. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3815. if (rc)
  3816. return rc;
  3817. if (!sde_is_custom_client()) {
  3818. int stage_old = pstates[0].stage;
  3819. z_pos = 0;
  3820. for (i = 0; i < cnt; i++) {
  3821. if (stage_old != pstates[i].stage)
  3822. ++z_pos;
  3823. stage_old = pstates[i].stage;
  3824. pstates[i].stage = z_pos;
  3825. }
  3826. }
  3827. z_pos = -1;
  3828. for (i = 0; i < cnt; i++) {
  3829. /* reset counts at every new blend stage */
  3830. if (pstates[i].stage != z_pos) {
  3831. zpos_cnt = 0;
  3832. z_pos = pstates[i].stage;
  3833. }
  3834. /* verify z_pos setting before using it */
  3835. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3836. SDE_ERROR("> %d plane stages assigned\n",
  3837. SDE_STAGE_MAX - SDE_STAGE_0);
  3838. return -EINVAL;
  3839. } else if (zpos_cnt == 2) {
  3840. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3841. return -EINVAL;
  3842. } else {
  3843. zpos_cnt++;
  3844. }
  3845. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3846. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3847. }
  3848. return rc;
  3849. }
  3850. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3851. struct drm_crtc_state *state,
  3852. struct plane_state *pstates,
  3853. struct sde_multirect_plane_states *multirect_plane)
  3854. {
  3855. struct sde_crtc *sde_crtc;
  3856. struct sde_crtc_state *cstate;
  3857. struct sde_kms *kms;
  3858. struct drm_plane *plane;
  3859. struct drm_display_mode *mode;
  3860. int rc = 0, cnt = 0;
  3861. kms = _sde_crtc_get_kms(crtc);
  3862. if (!kms || !kms->catalog) {
  3863. SDE_ERROR("invalid parameters\n");
  3864. return -EINVAL;
  3865. }
  3866. sde_crtc = to_sde_crtc(crtc);
  3867. cstate = to_sde_crtc_state(state);
  3868. mode = &state->adjusted_mode;
  3869. /* get plane state for all drm planes associated with crtc state */
  3870. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3871. plane, multirect_plane, &cnt);
  3872. if (rc)
  3873. return rc;
  3874. /* assign mixer stages based on sorted zpos property */
  3875. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3876. if (rc)
  3877. return rc;
  3878. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3879. if (rc)
  3880. return rc;
  3881. /*
  3882. * validate and set source split:
  3883. * use pstates sorted by stage to check planes on same stage
  3884. * we assume that all pipes are in source split so its valid to compare
  3885. * without taking into account left/right mixer placement
  3886. */
  3887. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3888. if (rc)
  3889. return rc;
  3890. return 0;
  3891. }
  3892. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3893. struct drm_crtc_state *state)
  3894. {
  3895. struct drm_device *dev;
  3896. struct sde_crtc *sde_crtc;
  3897. struct plane_state *pstates = NULL;
  3898. struct sde_crtc_state *cstate;
  3899. struct drm_display_mode *mode;
  3900. int rc = 0;
  3901. struct sde_multirect_plane_states *multirect_plane = NULL;
  3902. struct drm_connector *conn;
  3903. struct drm_connector_list_iter conn_iter;
  3904. if (!crtc) {
  3905. SDE_ERROR("invalid crtc\n");
  3906. return -EINVAL;
  3907. }
  3908. dev = crtc->dev;
  3909. sde_crtc = to_sde_crtc(crtc);
  3910. cstate = to_sde_crtc_state(state);
  3911. if (!state->enable || !state->active) {
  3912. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3913. crtc->base.id, state->enable, state->active);
  3914. goto end;
  3915. }
  3916. pstates = kcalloc(SDE_PSTATES_MAX,
  3917. sizeof(struct plane_state), GFP_KERNEL);
  3918. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3919. sizeof(struct sde_multirect_plane_states),
  3920. GFP_KERNEL);
  3921. if (!pstates || !multirect_plane) {
  3922. rc = -ENOMEM;
  3923. goto end;
  3924. }
  3925. mode = &state->adjusted_mode;
  3926. SDE_DEBUG("%s: check", sde_crtc->name);
  3927. /* force a full mode set if active state changed */
  3928. if (state->active_changed)
  3929. state->mode_changed = true;
  3930. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3931. if (rc) {
  3932. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3933. crtc->base.id, rc);
  3934. goto end;
  3935. }
  3936. /* identify connectors attached to this crtc */
  3937. cstate->num_connectors = 0;
  3938. drm_connector_list_iter_begin(dev, &conn_iter);
  3939. drm_for_each_connector_iter(conn, &conn_iter)
  3940. if (conn->state && conn->state->crtc == crtc &&
  3941. cstate->num_connectors < MAX_CONNECTORS) {
  3942. cstate->connectors[cstate->num_connectors++] = conn;
  3943. }
  3944. drm_connector_list_iter_end(&conn_iter);
  3945. _sde_crtc_setup_is_ppsplit(state);
  3946. _sde_crtc_setup_lm_bounds(crtc, state);
  3947. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3948. multirect_plane);
  3949. if (rc) {
  3950. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3951. goto end;
  3952. }
  3953. rc = sde_core_perf_crtc_check(crtc, state);
  3954. if (rc) {
  3955. SDE_ERROR("crtc%d failed performance check %d\n",
  3956. crtc->base.id, rc);
  3957. goto end;
  3958. }
  3959. rc = _sde_crtc_check_rois(crtc, state);
  3960. if (rc) {
  3961. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3962. goto end;
  3963. }
  3964. end:
  3965. kfree(pstates);
  3966. kfree(multirect_plane);
  3967. return rc;
  3968. }
  3969. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3970. {
  3971. struct sde_crtc *sde_crtc;
  3972. int ret;
  3973. if (!crtc) {
  3974. SDE_ERROR("invalid crtc\n");
  3975. return -EINVAL;
  3976. }
  3977. sde_crtc = to_sde_crtc(crtc);
  3978. mutex_lock(&sde_crtc->crtc_lock);
  3979. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled,
  3980. sde_crtc->suspend);
  3981. if (sde_crtc->enabled && !sde_crtc->suspend) {
  3982. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  3983. if (ret)
  3984. SDE_ERROR("%s vblank enable failed: %d\n",
  3985. sde_crtc->name, ret);
  3986. }
  3987. mutex_unlock(&sde_crtc->crtc_lock);
  3988. return 0;
  3989. }
  3990. /**
  3991. * sde_crtc_install_properties - install all drm properties for crtc
  3992. * @crtc: Pointer to drm crtc structure
  3993. */
  3994. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  3995. struct sde_mdss_cfg *catalog)
  3996. {
  3997. struct sde_crtc *sde_crtc;
  3998. struct drm_device *dev;
  3999. struct sde_kms_info *info;
  4000. struct sde_kms *sde_kms;
  4001. static const struct drm_prop_enum_list e_secure_level[] = {
  4002. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4003. {SDE_DRM_SEC_ONLY, "sec_only"},
  4004. };
  4005. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4006. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4007. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4008. };
  4009. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4010. {IDLE_PC_NONE, "idle_pc_none"},
  4011. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4012. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4013. };
  4014. SDE_DEBUG("\n");
  4015. if (!crtc || !catalog) {
  4016. SDE_ERROR("invalid crtc or catalog\n");
  4017. return;
  4018. }
  4019. sde_crtc = to_sde_crtc(crtc);
  4020. dev = crtc->dev;
  4021. sde_kms = _sde_crtc_get_kms(crtc);
  4022. if (!sde_kms) {
  4023. SDE_ERROR("invalid argument\n");
  4024. return;
  4025. }
  4026. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4027. if (!info) {
  4028. SDE_ERROR("failed to allocate info memory\n");
  4029. return;
  4030. }
  4031. /* range properties */
  4032. msm_property_install_range(&sde_crtc->property_info,
  4033. "input_fence_timeout", 0x0, 0, SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT,
  4034. SDE_CRTC_INPUT_FENCE_TIMEOUT, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4035. msm_property_install_volatile_range(&sde_crtc->property_info,
  4036. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4037. msm_property_install_range(&sde_crtc->property_info,
  4038. "output_fence_offset", 0x0, 0, 1, 0,
  4039. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4040. msm_property_install_range(&sde_crtc->property_info,
  4041. "core_clk", 0x0, 0, U64_MAX,
  4042. sde_kms->perf.max_core_clk_rate,
  4043. CRTC_PROP_CORE_CLK);
  4044. msm_property_install_range(&sde_crtc->property_info,
  4045. "core_ab", 0x0, 0, U64_MAX,
  4046. catalog->perf.max_bw_high * 1000ULL,
  4047. CRTC_PROP_CORE_AB);
  4048. msm_property_install_range(&sde_crtc->property_info,
  4049. "core_ib", 0x0, 0, U64_MAX,
  4050. catalog->perf.max_bw_high * 1000ULL,
  4051. CRTC_PROP_CORE_IB);
  4052. msm_property_install_range(&sde_crtc->property_info,
  4053. "llcc_ab", 0x0, 0, U64_MAX,
  4054. catalog->perf.max_bw_high * 1000ULL,
  4055. CRTC_PROP_LLCC_AB);
  4056. msm_property_install_range(&sde_crtc->property_info,
  4057. "llcc_ib", 0x0, 0, U64_MAX,
  4058. catalog->perf.max_bw_high * 1000ULL,
  4059. CRTC_PROP_LLCC_IB);
  4060. msm_property_install_range(&sde_crtc->property_info,
  4061. "dram_ab", 0x0, 0, U64_MAX,
  4062. catalog->perf.max_bw_high * 1000ULL,
  4063. CRTC_PROP_DRAM_AB);
  4064. msm_property_install_range(&sde_crtc->property_info,
  4065. "dram_ib", 0x0, 0, U64_MAX,
  4066. catalog->perf.max_bw_high * 1000ULL,
  4067. CRTC_PROP_DRAM_IB);
  4068. msm_property_install_range(&sde_crtc->property_info,
  4069. "rot_prefill_bw", 0, 0, U64_MAX,
  4070. catalog->perf.max_bw_high * 1000ULL,
  4071. CRTC_PROP_ROT_PREFILL_BW);
  4072. msm_property_install_range(&sde_crtc->property_info,
  4073. "rot_clk", 0, 0, U64_MAX,
  4074. sde_kms->perf.max_core_clk_rate,
  4075. CRTC_PROP_ROT_CLK);
  4076. msm_property_install_range(&sde_crtc->property_info,
  4077. "idle_time", 0, 0, U64_MAX, 0,
  4078. CRTC_PROP_IDLE_TIMEOUT);
  4079. if (catalog->has_idle_pc)
  4080. msm_property_install_enum(&sde_crtc->property_info,
  4081. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4082. ARRAY_SIZE(e_idle_pc_state),
  4083. CRTC_PROP_IDLE_PC_STATE);
  4084. if (catalog->has_cwb_support)
  4085. msm_property_install_enum(&sde_crtc->property_info,
  4086. "capture_mode", 0, 0, e_cwb_data_points,
  4087. ARRAY_SIZE(e_cwb_data_points),
  4088. CRTC_PROP_CAPTURE_OUTPUT);
  4089. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4090. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4091. msm_property_install_volatile_range(&sde_crtc->property_info,
  4092. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4093. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4094. 0x0, 0, e_secure_level,
  4095. ARRAY_SIZE(e_secure_level),
  4096. CRTC_PROP_SECURITY_LEVEL);
  4097. sde_kms_info_reset(info);
  4098. if (catalog->has_dim_layer) {
  4099. msm_property_install_volatile_range(&sde_crtc->property_info,
  4100. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4101. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4102. SDE_MAX_DIM_LAYERS);
  4103. }
  4104. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4105. sde_kms_info_add_keyint(info, "max_linewidth",
  4106. catalog->max_mixer_width);
  4107. sde_kms_info_add_keyint(info, "max_blendstages",
  4108. catalog->max_mixer_blendstages);
  4109. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4110. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4111. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4112. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4113. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4114. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4115. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4116. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4117. catalog->macrotile_mode);
  4118. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4119. catalog->mdp[0].highest_bank_bit);
  4120. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4121. catalog->mdp[0].ubwc_swizzle);
  4122. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4123. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4124. else
  4125. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4126. if (sde_is_custom_client()) {
  4127. /* No support for SMART_DMA_V1 yet */
  4128. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4129. sde_kms_info_add_keystr(info,
  4130. "smart_dma_rev", "smart_dma_v2");
  4131. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4132. sde_kms_info_add_keystr(info,
  4133. "smart_dma_rev", "smart_dma_v2p5");
  4134. }
  4135. if (catalog->mdp[0].has_dest_scaler) {
  4136. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4137. catalog->mdp[0].has_dest_scaler);
  4138. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4139. catalog->ds_count);
  4140. if (catalog->ds[0].top) {
  4141. sde_kms_info_add_keyint(info,
  4142. "max_dest_scaler_input_width",
  4143. catalog->ds[0].top->maxinputwidth);
  4144. sde_kms_info_add_keyint(info,
  4145. "max_dest_scaler_output_width",
  4146. catalog->ds[0].top->maxinputwidth);
  4147. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4148. catalog->ds[0].top->maxupscale);
  4149. }
  4150. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4151. msm_property_install_volatile_range(
  4152. &sde_crtc->property_info, "dest_scaler",
  4153. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4154. msm_property_install_blob(&sde_crtc->property_info,
  4155. "ds_lut_ed", 0,
  4156. CRTC_PROP_DEST_SCALER_LUT_ED);
  4157. msm_property_install_blob(&sde_crtc->property_info,
  4158. "ds_lut_cir", 0,
  4159. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4160. msm_property_install_blob(&sde_crtc->property_info,
  4161. "ds_lut_sep", 0,
  4162. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4163. } else if (catalog->ds[0].features
  4164. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4165. msm_property_install_volatile_range(
  4166. &sde_crtc->property_info, "dest_scaler",
  4167. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4168. }
  4169. }
  4170. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4171. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4172. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4173. if (catalog->perf.max_bw_low)
  4174. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4175. catalog->perf.max_bw_low * 1000LL);
  4176. if (catalog->perf.max_bw_high)
  4177. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4178. catalog->perf.max_bw_high * 1000LL);
  4179. if (catalog->perf.min_core_ib)
  4180. sde_kms_info_add_keyint(info, "min_core_ib",
  4181. catalog->perf.min_core_ib * 1000LL);
  4182. if (catalog->perf.min_llcc_ib)
  4183. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4184. catalog->perf.min_llcc_ib * 1000LL);
  4185. if (catalog->perf.min_dram_ib)
  4186. sde_kms_info_add_keyint(info, "min_dram_ib",
  4187. catalog->perf.min_dram_ib * 1000LL);
  4188. if (sde_kms->perf.max_core_clk_rate)
  4189. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4190. sde_kms->perf.max_core_clk_rate);
  4191. sde_kms_info_add_keystr(info, "core_ib_ff",
  4192. catalog->perf.core_ib_ff);
  4193. sde_kms_info_add_keystr(info, "core_clk_ff",
  4194. catalog->perf.core_clk_ff);
  4195. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4196. catalog->perf.comp_ratio_rt);
  4197. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4198. catalog->perf.comp_ratio_nrt);
  4199. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4200. catalog->perf.dest_scale_prefill_lines);
  4201. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4202. catalog->perf.undersized_prefill_lines);
  4203. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4204. catalog->perf.macrotile_prefill_lines);
  4205. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4206. catalog->perf.yuv_nv12_prefill_lines);
  4207. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4208. catalog->perf.linear_prefill_lines);
  4209. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4210. catalog->perf.downscaling_prefill_lines);
  4211. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4212. catalog->perf.xtra_prefill_lines);
  4213. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4214. catalog->perf.amortizable_threshold);
  4215. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4216. catalog->perf.min_prefill_lines);
  4217. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4218. catalog->perf.num_mnoc_ports);
  4219. sde_kms_info_add_keyint(info, "axi_bus_width",
  4220. catalog->perf.axi_bus_width);
  4221. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4222. catalog->sui_supported_blendstage);
  4223. if (catalog->ubwc_bw_calc_version)
  4224. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4225. catalog->ubwc_bw_calc_version);
  4226. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4227. info->data, SDE_KMS_INFO_DATALEN(info), CRTC_PROP_INFO);
  4228. kfree(info);
  4229. }
  4230. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4231. const struct drm_crtc_state *state, uint64_t *val)
  4232. {
  4233. struct sde_crtc *sde_crtc;
  4234. struct sde_crtc_state *cstate;
  4235. uint32_t offset;
  4236. bool is_vid = false;
  4237. struct drm_encoder *encoder;
  4238. sde_crtc = to_sde_crtc(crtc);
  4239. cstate = to_sde_crtc_state(state);
  4240. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4241. if (sde_encoder_check_curr_mode(encoder,
  4242. MSM_DISPLAY_VIDEO_MODE))
  4243. is_vid = true;
  4244. if (is_vid)
  4245. break;
  4246. }
  4247. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4248. /*
  4249. * Increment trigger offset for vidoe mode alone as its release fence
  4250. * can be triggered only after the next frame-update. For cmd mode &
  4251. * virtual displays the release fence for the current frame can be
  4252. * triggered right after PP_DONE/WB_DONE interrupt
  4253. */
  4254. if (is_vid)
  4255. offset++;
  4256. /*
  4257. * Hwcomposer now queries the fences using the commit list in atomic
  4258. * commit ioctl. The offset should be set to next timeline
  4259. * which will be incremented during the prepare commit phase
  4260. */
  4261. offset++;
  4262. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4263. }
  4264. /**
  4265. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4266. * @crtc: Pointer to drm crtc structure
  4267. * @state: Pointer to drm crtc state structure
  4268. * @property: Pointer to targeted drm property
  4269. * @val: Updated property value
  4270. * @Returns: Zero on success
  4271. */
  4272. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4273. struct drm_crtc_state *state,
  4274. struct drm_property *property,
  4275. uint64_t val)
  4276. {
  4277. struct sde_crtc *sde_crtc;
  4278. struct sde_crtc_state *cstate;
  4279. int idx, ret;
  4280. uint64_t fence_fd;
  4281. if (!crtc || !state || !property) {
  4282. SDE_ERROR("invalid argument(s)\n");
  4283. return -EINVAL;
  4284. }
  4285. sde_crtc = to_sde_crtc(crtc);
  4286. cstate = to_sde_crtc_state(state);
  4287. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4288. /* check with cp property system first */
  4289. ret = sde_cp_crtc_set_property(crtc, property, val);
  4290. if (ret != -ENOENT)
  4291. goto exit;
  4292. /* if not handled by cp, check msm_property system */
  4293. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4294. &cstate->property_state, property, val);
  4295. if (ret)
  4296. goto exit;
  4297. idx = msm_property_index(&sde_crtc->property_info, property);
  4298. switch (idx) {
  4299. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4300. _sde_crtc_set_input_fence_timeout(cstate);
  4301. break;
  4302. case CRTC_PROP_DIM_LAYER_V1:
  4303. _sde_crtc_set_dim_layer_v1(cstate,
  4304. (void __user *)(uintptr_t)val);
  4305. break;
  4306. case CRTC_PROP_ROI_V1:
  4307. ret = _sde_crtc_set_roi_v1(state,
  4308. (void __user *)(uintptr_t)val);
  4309. break;
  4310. case CRTC_PROP_DEST_SCALER:
  4311. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4312. (void __user *)(uintptr_t)val);
  4313. break;
  4314. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4315. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4316. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4317. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4318. break;
  4319. case CRTC_PROP_CORE_CLK:
  4320. case CRTC_PROP_CORE_AB:
  4321. case CRTC_PROP_CORE_IB:
  4322. cstate->bw_control = true;
  4323. break;
  4324. case CRTC_PROP_LLCC_AB:
  4325. case CRTC_PROP_LLCC_IB:
  4326. case CRTC_PROP_DRAM_AB:
  4327. case CRTC_PROP_DRAM_IB:
  4328. cstate->bw_control = true;
  4329. cstate->bw_split_vote = true;
  4330. break;
  4331. case CRTC_PROP_OUTPUT_FENCE:
  4332. if (!val)
  4333. goto exit;
  4334. ret = _sde_crtc_get_output_fence(crtc, state, &fence_fd);
  4335. if (ret) {
  4336. SDE_ERROR("fence create failed rc:%d\n", ret);
  4337. goto exit;
  4338. }
  4339. ret = copy_to_user((uint64_t __user *)(uintptr_t)val, &fence_fd,
  4340. sizeof(uint64_t));
  4341. if (ret) {
  4342. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4343. put_unused_fd(fence_fd);
  4344. ret = -EFAULT;
  4345. goto exit;
  4346. }
  4347. break;
  4348. default:
  4349. /* nothing to do */
  4350. break;
  4351. }
  4352. exit:
  4353. if (ret) {
  4354. if (ret != -EPERM)
  4355. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4356. crtc->name, DRMID(property),
  4357. property->name, ret);
  4358. else
  4359. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4360. crtc->name, DRMID(property),
  4361. property->name, ret);
  4362. } else {
  4363. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4364. property->base.id, val);
  4365. }
  4366. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4367. return ret;
  4368. }
  4369. /**
  4370. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4371. * @crtc: Pointer to drm crtc structure
  4372. * @state: Pointer to drm crtc state structure
  4373. * @property: Pointer to targeted drm property
  4374. * @val: Pointer to variable for receiving property value
  4375. * @Returns: Zero on success
  4376. */
  4377. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4378. const struct drm_crtc_state *state,
  4379. struct drm_property *property,
  4380. uint64_t *val)
  4381. {
  4382. struct sde_crtc *sde_crtc;
  4383. struct sde_crtc_state *cstate;
  4384. int ret = -EINVAL, i;
  4385. if (!crtc || !state) {
  4386. SDE_ERROR("invalid argument(s)\n");
  4387. goto end;
  4388. }
  4389. sde_crtc = to_sde_crtc(crtc);
  4390. cstate = to_sde_crtc_state(state);
  4391. i = msm_property_index(&sde_crtc->property_info, property);
  4392. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4393. *val = ~0;
  4394. ret = 0;
  4395. } else {
  4396. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4397. &cstate->property_state, property, val);
  4398. if (ret)
  4399. ret = sde_cp_crtc_get_property(crtc, property, val);
  4400. }
  4401. if (ret)
  4402. DRM_ERROR("get property failed\n");
  4403. end:
  4404. return ret;
  4405. }
  4406. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4407. struct drm_crtc_state *crtc_state)
  4408. {
  4409. struct sde_crtc *sde_crtc;
  4410. struct sde_crtc_state *cstate;
  4411. struct drm_property *drm_prop;
  4412. enum msm_mdp_crtc_property prop_idx;
  4413. if (!crtc || !crtc_state) {
  4414. SDE_ERROR("invalid params\n");
  4415. return -EINVAL;
  4416. }
  4417. sde_crtc = to_sde_crtc(crtc);
  4418. cstate = to_sde_crtc_state(crtc_state);
  4419. sde_cp_crtc_clear(crtc);
  4420. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4421. uint64_t val = cstate->property_values[prop_idx].value;
  4422. uint64_t def;
  4423. int ret;
  4424. drm_prop = msm_property_index_to_drm_property(
  4425. &sde_crtc->property_info, prop_idx);
  4426. if (!drm_prop) {
  4427. /* not all props will be installed, based on caps */
  4428. SDE_DEBUG("%s: invalid property index %d\n",
  4429. sde_crtc->name, prop_idx);
  4430. continue;
  4431. }
  4432. def = msm_property_get_default(&sde_crtc->property_info,
  4433. prop_idx);
  4434. if (val == def)
  4435. continue;
  4436. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4437. sde_crtc->name, drm_prop->name, prop_idx, val,
  4438. def);
  4439. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4440. def);
  4441. if (ret) {
  4442. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4443. sde_crtc->name, prop_idx, ret);
  4444. continue;
  4445. }
  4446. }
  4447. return 0;
  4448. }
  4449. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4450. {
  4451. struct sde_crtc *sde_crtc;
  4452. struct sde_crtc_mixer *m;
  4453. int i;
  4454. if (!crtc) {
  4455. SDE_ERROR("invalid argument\n");
  4456. return;
  4457. }
  4458. sde_crtc = to_sde_crtc(crtc);
  4459. sde_crtc->misr_enable_sui = enable;
  4460. sde_crtc->misr_frame_count = frame_count;
  4461. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4462. m = &sde_crtc->mixers[i];
  4463. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4464. continue;
  4465. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4466. }
  4467. }
  4468. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4469. struct sde_crtc_misr_info *crtc_misr_info)
  4470. {
  4471. struct sde_crtc *sde_crtc;
  4472. struct sde_kms *sde_kms;
  4473. if (!crtc_misr_info) {
  4474. SDE_ERROR("invalid misr info\n");
  4475. return;
  4476. }
  4477. crtc_misr_info->misr_enable = false;
  4478. crtc_misr_info->misr_frame_count = 0;
  4479. if (!crtc) {
  4480. SDE_ERROR("invalid crtc\n");
  4481. return;
  4482. }
  4483. sde_kms = _sde_crtc_get_kms(crtc);
  4484. if (!sde_kms) {
  4485. SDE_ERROR("invalid sde_kms\n");
  4486. return;
  4487. }
  4488. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4489. return;
  4490. sde_crtc = to_sde_crtc(crtc);
  4491. crtc_misr_info->misr_enable =
  4492. sde_crtc->misr_enable_debugfs ? true : false;
  4493. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4494. }
  4495. #ifdef CONFIG_DEBUG_FS
  4496. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4497. {
  4498. struct sde_crtc *sde_crtc;
  4499. struct sde_plane_state *pstate = NULL;
  4500. struct sde_crtc_mixer *m;
  4501. struct drm_crtc *crtc;
  4502. struct drm_plane *plane;
  4503. struct drm_display_mode *mode;
  4504. struct drm_framebuffer *fb;
  4505. struct drm_plane_state *state;
  4506. struct sde_crtc_state *cstate;
  4507. int i, out_width, out_height;
  4508. if (!s || !s->private)
  4509. return -EINVAL;
  4510. sde_crtc = s->private;
  4511. crtc = &sde_crtc->base;
  4512. cstate = to_sde_crtc_state(crtc->state);
  4513. mutex_lock(&sde_crtc->crtc_lock);
  4514. mode = &crtc->state->adjusted_mode;
  4515. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4516. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4517. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4518. mode->hdisplay, mode->vdisplay);
  4519. seq_puts(s, "\n");
  4520. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4521. m = &sde_crtc->mixers[i];
  4522. if (!m->hw_lm)
  4523. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4524. else if (!m->hw_ctl)
  4525. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4526. else
  4527. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4528. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4529. out_width, out_height);
  4530. }
  4531. seq_puts(s, "\n");
  4532. for (i = 0; i < cstate->num_dim_layers; i++) {
  4533. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4534. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4535. i, dim_layer->stage, dim_layer->flags);
  4536. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4537. dim_layer->rect.x, dim_layer->rect.y,
  4538. dim_layer->rect.w, dim_layer->rect.h);
  4539. seq_printf(s,
  4540. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4541. dim_layer->color_fill.color_0,
  4542. dim_layer->color_fill.color_1,
  4543. dim_layer->color_fill.color_2,
  4544. dim_layer->color_fill.color_3);
  4545. seq_puts(s, "\n");
  4546. }
  4547. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4548. pstate = to_sde_plane_state(plane->state);
  4549. state = plane->state;
  4550. if (!pstate || !state)
  4551. continue;
  4552. seq_printf(s, "\tplane:%u stage:%d\n", plane->base.id,
  4553. pstate->stage);
  4554. if (plane->state->fb) {
  4555. fb = plane->state->fb;
  4556. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4557. fb->base.id, (char *) &fb->format->format,
  4558. fb->width, fb->height);
  4559. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4560. seq_printf(s, "cpp[%d]:%u ",
  4561. i, fb->format->cpp[i]);
  4562. seq_puts(s, "\n\t");
  4563. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4564. seq_puts(s, "\n");
  4565. seq_puts(s, "\t");
  4566. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4567. seq_printf(s, "pitches[%d]:%8u ", i,
  4568. fb->pitches[i]);
  4569. seq_puts(s, "\n");
  4570. seq_puts(s, "\t");
  4571. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4572. seq_printf(s, "offsets[%d]:%8u ", i,
  4573. fb->offsets[i]);
  4574. seq_puts(s, "\n");
  4575. }
  4576. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4577. state->src_x, state->src_y, state->src_w, state->src_h);
  4578. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4579. state->crtc_x, state->crtc_y, state->crtc_w,
  4580. state->crtc_h);
  4581. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4582. pstate->multirect_mode, pstate->multirect_index);
  4583. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4584. pstate->excl_rect.x, pstate->excl_rect.y,
  4585. pstate->excl_rect.w, pstate->excl_rect.h);
  4586. seq_puts(s, "\n");
  4587. }
  4588. if (sde_crtc->vblank_cb_count) {
  4589. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4590. u32 diff_ms = ktime_to_ms(diff);
  4591. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4592. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4593. seq_printf(s,
  4594. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4595. fps, sde_crtc->vblank_cb_count,
  4596. ktime_to_ms(diff), sde_crtc->play_count);
  4597. /* reset time & count for next measurement */
  4598. sde_crtc->vblank_cb_count = 0;
  4599. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4600. }
  4601. mutex_unlock(&sde_crtc->crtc_lock);
  4602. return 0;
  4603. }
  4604. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4605. {
  4606. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4607. }
  4608. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4609. const char __user *user_buf, size_t count, loff_t *ppos)
  4610. {
  4611. struct drm_crtc *crtc;
  4612. struct sde_crtc *sde_crtc;
  4613. int rc;
  4614. char buf[MISR_BUFF_SIZE + 1];
  4615. u32 frame_count, enable;
  4616. size_t buff_copy;
  4617. struct sde_kms *sde_kms;
  4618. if (!file || !file->private_data)
  4619. return -EINVAL;
  4620. sde_crtc = file->private_data;
  4621. crtc = &sde_crtc->base;
  4622. sde_kms = _sde_crtc_get_kms(crtc);
  4623. if (!sde_kms) {
  4624. SDE_ERROR("invalid sde_kms\n");
  4625. return -EINVAL;
  4626. }
  4627. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4628. if (copy_from_user(buf, user_buf, buff_copy)) {
  4629. SDE_ERROR("buffer copy failed\n");
  4630. return -EINVAL;
  4631. }
  4632. buf[buff_copy] = 0; /* end of string */
  4633. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4634. return -EINVAL;
  4635. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4636. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4637. DRMID(crtc));
  4638. return -EINVAL;
  4639. }
  4640. rc = pm_runtime_get_sync(crtc->dev->dev);
  4641. if (rc < 0)
  4642. return rc;
  4643. sde_crtc->misr_enable_debugfs = enable;
  4644. sde_crtc_misr_setup(crtc, enable, frame_count);
  4645. pm_runtime_put_sync(crtc->dev->dev);
  4646. return count;
  4647. }
  4648. static ssize_t _sde_crtc_misr_read(struct file *file,
  4649. char __user *user_buff, size_t count, loff_t *ppos)
  4650. {
  4651. struct drm_crtc *crtc;
  4652. struct sde_crtc *sde_crtc;
  4653. struct sde_kms *sde_kms;
  4654. struct sde_crtc_mixer *m;
  4655. int i = 0, rc;
  4656. ssize_t len = 0;
  4657. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4658. if (*ppos)
  4659. return 0;
  4660. if (!file || !file->private_data)
  4661. return -EINVAL;
  4662. sde_crtc = file->private_data;
  4663. crtc = &sde_crtc->base;
  4664. sde_kms = _sde_crtc_get_kms(crtc);
  4665. if (!sde_kms)
  4666. return -EINVAL;
  4667. rc = pm_runtime_get_sync(crtc->dev->dev);
  4668. if (rc < 0)
  4669. return rc;
  4670. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4671. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4672. goto end;
  4673. }
  4674. if (!sde_crtc->misr_enable_debugfs) {
  4675. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4676. "disabled\n");
  4677. goto buff_check;
  4678. }
  4679. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4680. u32 misr_value = 0;
  4681. m = &sde_crtc->mixers[i];
  4682. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4683. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4684. "invalid\n");
  4685. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4686. continue;
  4687. }
  4688. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4689. if (rc) {
  4690. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4691. "invalid\n");
  4692. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4693. DRMID(crtc), rc);
  4694. continue;
  4695. } else {
  4696. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4697. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4698. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4699. "0x%x\n", misr_value);
  4700. }
  4701. }
  4702. buff_check:
  4703. if (count <= len) {
  4704. len = 0;
  4705. goto end;
  4706. }
  4707. if (copy_to_user(user_buff, buf, len)) {
  4708. len = -EFAULT;
  4709. goto end;
  4710. }
  4711. *ppos += len; /* increase offset */
  4712. end:
  4713. pm_runtime_put_sync(crtc->dev->dev);
  4714. return len;
  4715. }
  4716. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4717. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4718. { \
  4719. return single_open(file, __prefix ## _show, inode->i_private); \
  4720. } \
  4721. static const struct file_operations __prefix ## _fops = { \
  4722. .owner = THIS_MODULE, \
  4723. .open = __prefix ## _open, \
  4724. .release = single_release, \
  4725. .read = seq_read, \
  4726. .llseek = seq_lseek, \
  4727. }
  4728. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4729. {
  4730. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4731. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4732. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4733. int i;
  4734. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4735. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4736. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc));
  4737. seq_printf(s, "core_clk_rate: %llu\n",
  4738. sde_crtc->cur_perf.core_clk_rate);
  4739. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4740. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4741. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4742. sde_power_handle_get_dbus_name(i),
  4743. sde_crtc->cur_perf.bw_ctl[i]);
  4744. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4745. sde_power_handle_get_dbus_name(i),
  4746. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4747. }
  4748. return 0;
  4749. }
  4750. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4751. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4752. {
  4753. struct drm_crtc *crtc;
  4754. struct drm_plane *plane;
  4755. struct drm_connector *conn;
  4756. struct drm_mode_object *drm_obj;
  4757. struct sde_crtc *sde_crtc;
  4758. struct sde_crtc_state *cstate;
  4759. struct sde_fence_context *ctx;
  4760. struct drm_connector_list_iter conn_iter;
  4761. struct drm_device *dev;
  4762. if (!s || !s->private)
  4763. return -EINVAL;
  4764. sde_crtc = s->private;
  4765. crtc = &sde_crtc->base;
  4766. dev = crtc->dev;
  4767. cstate = to_sde_crtc_state(crtc->state);
  4768. /* Dump input fence info */
  4769. seq_puts(s, "===Input fence===\n");
  4770. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4771. struct sde_plane_state *pstate;
  4772. struct dma_fence *fence;
  4773. pstate = to_sde_plane_state(plane->state);
  4774. if (!pstate)
  4775. continue;
  4776. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4777. pstate->stage);
  4778. fence = pstate->input_fence;
  4779. if (fence)
  4780. sde_fence_list_dump(fence, &s);
  4781. }
  4782. /* Dump release fence info */
  4783. seq_puts(s, "\n");
  4784. seq_puts(s, "===Release fence===\n");
  4785. ctx = sde_crtc->output_fence;
  4786. drm_obj = &crtc->base;
  4787. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4788. seq_puts(s, "\n");
  4789. /* Dump retire fence info */
  4790. seq_puts(s, "===Retire fence===\n");
  4791. drm_connector_list_iter_begin(dev, &conn_iter);
  4792. drm_for_each_connector_iter(conn, &conn_iter)
  4793. if (conn->state && conn->state->crtc == crtc &&
  4794. cstate->num_connectors < MAX_CONNECTORS) {
  4795. struct sde_connector *c_conn;
  4796. c_conn = to_sde_connector(conn);
  4797. ctx = c_conn->retire_fence;
  4798. drm_obj = &conn->base;
  4799. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4800. }
  4801. drm_connector_list_iter_end(&conn_iter);
  4802. seq_puts(s, "\n");
  4803. return 0;
  4804. }
  4805. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4806. {
  4807. return single_open(file, _sde_debugfs_fence_status_show,
  4808. inode->i_private);
  4809. }
  4810. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4811. {
  4812. struct sde_crtc *sde_crtc;
  4813. struct sde_kms *sde_kms;
  4814. static const struct file_operations debugfs_status_fops = {
  4815. .open = _sde_debugfs_status_open,
  4816. .read = seq_read,
  4817. .llseek = seq_lseek,
  4818. .release = single_release,
  4819. };
  4820. static const struct file_operations debugfs_misr_fops = {
  4821. .open = simple_open,
  4822. .read = _sde_crtc_misr_read,
  4823. .write = _sde_crtc_misr_setup,
  4824. };
  4825. static const struct file_operations debugfs_fps_fops = {
  4826. .open = _sde_debugfs_fps_status,
  4827. .read = seq_read,
  4828. };
  4829. static const struct file_operations debugfs_fence_fops = {
  4830. .open = _sde_debugfs_fence_status,
  4831. .read = seq_read,
  4832. };
  4833. if (!crtc)
  4834. return -EINVAL;
  4835. sde_crtc = to_sde_crtc(crtc);
  4836. sde_kms = _sde_crtc_get_kms(crtc);
  4837. if (!sde_kms)
  4838. return -EINVAL;
  4839. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4840. crtc->dev->primary->debugfs_root);
  4841. if (!sde_crtc->debugfs_root)
  4842. return -ENOMEM;
  4843. /* don't error check these */
  4844. debugfs_create_file("status", 0400,
  4845. sde_crtc->debugfs_root,
  4846. sde_crtc, &debugfs_status_fops);
  4847. debugfs_create_file("state", 0400,
  4848. sde_crtc->debugfs_root,
  4849. &sde_crtc->base,
  4850. &sde_crtc_debugfs_state_fops);
  4851. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4852. sde_crtc, &debugfs_misr_fops);
  4853. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4854. sde_crtc, &debugfs_fps_fops);
  4855. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4856. sde_crtc, &debugfs_fence_fops);
  4857. return 0;
  4858. }
  4859. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4860. {
  4861. struct sde_crtc *sde_crtc;
  4862. if (!crtc)
  4863. return;
  4864. sde_crtc = to_sde_crtc(crtc);
  4865. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4866. }
  4867. #else
  4868. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4869. {
  4870. return 0;
  4871. }
  4872. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4873. {
  4874. }
  4875. #endif /* CONFIG_DEBUG_FS */
  4876. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4877. {
  4878. return _sde_crtc_init_debugfs(crtc);
  4879. }
  4880. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4881. {
  4882. _sde_crtc_destroy_debugfs(crtc);
  4883. }
  4884. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4885. .set_config = drm_atomic_helper_set_config,
  4886. .destroy = sde_crtc_destroy,
  4887. .page_flip = drm_atomic_helper_page_flip,
  4888. .atomic_set_property = sde_crtc_atomic_set_property,
  4889. .atomic_get_property = sde_crtc_atomic_get_property,
  4890. .reset = sde_crtc_reset,
  4891. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4892. .atomic_destroy_state = sde_crtc_destroy_state,
  4893. .late_register = sde_crtc_late_register,
  4894. .early_unregister = sde_crtc_early_unregister,
  4895. };
  4896. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4897. .mode_fixup = sde_crtc_mode_fixup,
  4898. .disable = sde_crtc_disable,
  4899. .atomic_enable = sde_crtc_enable,
  4900. .atomic_check = sde_crtc_atomic_check,
  4901. .atomic_begin = sde_crtc_atomic_begin,
  4902. .atomic_flush = sde_crtc_atomic_flush,
  4903. };
  4904. static void _sde_crtc_event_cb(struct kthread_work *work)
  4905. {
  4906. struct sde_crtc_event *event;
  4907. struct sde_crtc *sde_crtc;
  4908. unsigned long irq_flags;
  4909. if (!work) {
  4910. SDE_ERROR("invalid work item\n");
  4911. return;
  4912. }
  4913. event = container_of(work, struct sde_crtc_event, kt_work);
  4914. /* set sde_crtc to NULL for static work structures */
  4915. sde_crtc = event->sde_crtc;
  4916. if (!sde_crtc)
  4917. return;
  4918. if (event->cb_func)
  4919. event->cb_func(&sde_crtc->base, event->usr);
  4920. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4921. list_add_tail(&event->list, &sde_crtc->event_free_list);
  4922. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4923. }
  4924. int sde_crtc_event_queue(struct drm_crtc *crtc,
  4925. void (*func)(struct drm_crtc *crtc, void *usr),
  4926. void *usr, bool color_processing_event)
  4927. {
  4928. unsigned long irq_flags;
  4929. struct sde_crtc *sde_crtc;
  4930. struct msm_drm_private *priv;
  4931. struct sde_crtc_event *event = NULL;
  4932. u32 crtc_id;
  4933. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  4934. SDE_ERROR("invalid parameters\n");
  4935. return -EINVAL;
  4936. }
  4937. sde_crtc = to_sde_crtc(crtc);
  4938. priv = crtc->dev->dev_private;
  4939. crtc_id = drm_crtc_index(crtc);
  4940. /*
  4941. * Obtain an event struct from the private cache. This event
  4942. * queue may be called from ISR contexts, so use a private
  4943. * cache to avoid calling any memory allocation functions.
  4944. */
  4945. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  4946. if (!list_empty(&sde_crtc->event_free_list)) {
  4947. event = list_first_entry(&sde_crtc->event_free_list,
  4948. struct sde_crtc_event, list);
  4949. list_del_init(&event->list);
  4950. }
  4951. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  4952. if (!event)
  4953. return -ENOMEM;
  4954. /* populate event node */
  4955. event->sde_crtc = sde_crtc;
  4956. event->cb_func = func;
  4957. event->usr = usr;
  4958. /* queue new event request */
  4959. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  4960. if (color_processing_event)
  4961. kthread_queue_work(&priv->pp_event_worker,
  4962. &event->kt_work);
  4963. else
  4964. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  4965. &event->kt_work);
  4966. return 0;
  4967. }
  4968. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  4969. {
  4970. int i, rc = 0;
  4971. if (!sde_crtc) {
  4972. SDE_ERROR("invalid crtc\n");
  4973. return -EINVAL;
  4974. }
  4975. spin_lock_init(&sde_crtc->event_lock);
  4976. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  4977. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  4978. list_add_tail(&sde_crtc->event_cache[i].list,
  4979. &sde_crtc->event_free_list);
  4980. return rc;
  4981. }
  4982. /*
  4983. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  4984. */
  4985. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  4986. {
  4987. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  4988. idle_notify_work.work);
  4989. struct drm_crtc *crtc;
  4990. struct drm_event event;
  4991. int ret = 0;
  4992. if (!sde_crtc) {
  4993. SDE_ERROR("invalid sde crtc\n");
  4994. } else {
  4995. crtc = &sde_crtc->base;
  4996. event.type = DRM_EVENT_IDLE_NOTIFY;
  4997. event.length = sizeof(u32);
  4998. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  4999. &event, (u8 *)&ret);
  5000. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5001. }
  5002. }
  5003. /* initialize crtc */
  5004. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5005. {
  5006. struct drm_crtc *crtc = NULL;
  5007. struct sde_crtc *sde_crtc = NULL;
  5008. struct msm_drm_private *priv = NULL;
  5009. struct sde_kms *kms = NULL;
  5010. int i, rc;
  5011. priv = dev->dev_private;
  5012. kms = to_sde_kms(priv->kms);
  5013. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5014. if (!sde_crtc)
  5015. return ERR_PTR(-ENOMEM);
  5016. crtc = &sde_crtc->base;
  5017. crtc->dev = dev;
  5018. mutex_init(&sde_crtc->crtc_lock);
  5019. spin_lock_init(&sde_crtc->spin_lock);
  5020. atomic_set(&sde_crtc->frame_pending, 0);
  5021. sde_crtc->enabled = false;
  5022. /* Below parameters are for fps calculation for sysfs node */
  5023. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5024. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5025. sizeof(ktime_t), GFP_KERNEL);
  5026. if (!sde_crtc->fps_info.time_buf)
  5027. SDE_ERROR("invalid buffer\n");
  5028. else
  5029. memset(sde_crtc->fps_info.time_buf, 0,
  5030. sizeof(*(sde_crtc->fps_info.time_buf)));
  5031. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5032. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5033. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5034. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5035. list_add(&sde_crtc->frame_events[i].list,
  5036. &sde_crtc->frame_event_list);
  5037. kthread_init_work(&sde_crtc->frame_events[i].work,
  5038. sde_crtc_frame_event_work);
  5039. }
  5040. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5041. NULL);
  5042. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5043. /* save user friendly CRTC name for later */
  5044. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5045. /* initialize event handling */
  5046. rc = _sde_crtc_init_events(sde_crtc);
  5047. if (rc) {
  5048. drm_crtc_cleanup(crtc);
  5049. kfree(sde_crtc);
  5050. return ERR_PTR(rc);
  5051. }
  5052. /* initialize output fence support */
  5053. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5054. if (IS_ERR(sde_crtc->output_fence)) {
  5055. rc = PTR_ERR(sde_crtc->output_fence);
  5056. SDE_ERROR("failed to init fence, %d\n", rc);
  5057. drm_crtc_cleanup(crtc);
  5058. kfree(sde_crtc);
  5059. return ERR_PTR(rc);
  5060. }
  5061. /* create CRTC properties */
  5062. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5063. priv->crtc_property, sde_crtc->property_data,
  5064. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5065. sizeof(struct sde_crtc_state));
  5066. sde_crtc_install_properties(crtc, kms->catalog);
  5067. /* Install color processing properties */
  5068. sde_cp_crtc_init(crtc);
  5069. sde_cp_crtc_install_properties(crtc);
  5070. sde_crtc->cur_perf.llcc_active = false;
  5071. sde_crtc->new_perf.llcc_active = false;
  5072. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5073. __sde_crtc_idle_notify_work);
  5074. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5075. crtc->base.id,
  5076. sde_crtc->new_perf.llcc_active,
  5077. sde_crtc->cur_perf.llcc_active);
  5078. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5079. return crtc;
  5080. }
  5081. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5082. {
  5083. struct sde_crtc *sde_crtc;
  5084. int rc = 0;
  5085. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5086. SDE_ERROR("invalid input param(s)\n");
  5087. rc = -EINVAL;
  5088. goto end;
  5089. }
  5090. sde_crtc = to_sde_crtc(crtc);
  5091. sde_crtc->sysfs_dev = device_create_with_groups(
  5092. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5093. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5094. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5095. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5096. PTR_ERR(sde_crtc->sysfs_dev));
  5097. if (!sde_crtc->sysfs_dev)
  5098. rc = -EINVAL;
  5099. else
  5100. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5101. goto end;
  5102. }
  5103. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5104. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5105. if (!sde_crtc->vsync_event_sf)
  5106. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5107. crtc->base.id);
  5108. end:
  5109. return rc;
  5110. }
  5111. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5112. struct drm_crtc *crtc_drm, u32 event)
  5113. {
  5114. struct sde_crtc *crtc = NULL;
  5115. struct sde_crtc_irq_info *node;
  5116. unsigned long flags;
  5117. bool found = false;
  5118. int ret, i = 0;
  5119. bool add_event = false;
  5120. crtc = to_sde_crtc(crtc_drm);
  5121. spin_lock_irqsave(&crtc->spin_lock, flags);
  5122. list_for_each_entry(node, &crtc->user_event_list, list) {
  5123. if (node->event == event) {
  5124. found = true;
  5125. break;
  5126. }
  5127. }
  5128. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5129. /* event already enabled */
  5130. if (found)
  5131. return 0;
  5132. node = NULL;
  5133. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5134. if (custom_events[i].event == event &&
  5135. custom_events[i].func) {
  5136. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5137. if (!node)
  5138. return -ENOMEM;
  5139. INIT_LIST_HEAD(&node->list);
  5140. node->func = custom_events[i].func;
  5141. node->event = event;
  5142. node->state = IRQ_NOINIT;
  5143. spin_lock_init(&node->state_lock);
  5144. break;
  5145. }
  5146. }
  5147. if (!node) {
  5148. SDE_ERROR("unsupported event %x\n", event);
  5149. return -EINVAL;
  5150. }
  5151. ret = 0;
  5152. if (crtc_drm->enabled) {
  5153. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5154. if (ret < 0) {
  5155. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5156. kfree(node);
  5157. return ret;
  5158. }
  5159. INIT_LIST_HEAD(&node->irq.list);
  5160. mutex_lock(&crtc->crtc_lock);
  5161. ret = node->func(crtc_drm, true, &node->irq);
  5162. if (!ret) {
  5163. spin_lock_irqsave(&crtc->spin_lock, flags);
  5164. list_add_tail(&node->list, &crtc->user_event_list);
  5165. add_event = true;
  5166. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5167. }
  5168. mutex_unlock(&crtc->crtc_lock);
  5169. pm_runtime_put_sync(crtc_drm->dev->dev);
  5170. }
  5171. if (add_event)
  5172. return 0;
  5173. if (!ret) {
  5174. spin_lock_irqsave(&crtc->spin_lock, flags);
  5175. list_add_tail(&node->list, &crtc->user_event_list);
  5176. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5177. } else {
  5178. kfree(node);
  5179. }
  5180. return ret;
  5181. }
  5182. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5183. struct drm_crtc *crtc_drm, u32 event)
  5184. {
  5185. struct sde_crtc *crtc = NULL;
  5186. struct sde_crtc_irq_info *node = NULL;
  5187. unsigned long flags;
  5188. bool found = false;
  5189. int ret;
  5190. crtc = to_sde_crtc(crtc_drm);
  5191. spin_lock_irqsave(&crtc->spin_lock, flags);
  5192. list_for_each_entry(node, &crtc->user_event_list, list) {
  5193. if (node->event == event) {
  5194. list_del(&node->list);
  5195. found = true;
  5196. break;
  5197. }
  5198. }
  5199. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5200. /* event already disabled */
  5201. if (!found)
  5202. return 0;
  5203. /**
  5204. * crtc is disabled interrupts are cleared remove from the list,
  5205. * no need to disable/de-register.
  5206. */
  5207. if (!crtc_drm->enabled) {
  5208. kfree(node);
  5209. return 0;
  5210. }
  5211. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5212. if (ret < 0) {
  5213. SDE_ERROR("failed to enable power resource %d\n", ret);
  5214. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5215. kfree(node);
  5216. return ret;
  5217. }
  5218. ret = node->func(crtc_drm, false, &node->irq);
  5219. kfree(node);
  5220. pm_runtime_put_sync(crtc_drm->dev->dev);
  5221. return ret;
  5222. }
  5223. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5224. struct drm_crtc *crtc_drm, u32 event, bool en)
  5225. {
  5226. struct sde_crtc *crtc = NULL;
  5227. int ret;
  5228. crtc = to_sde_crtc(crtc_drm);
  5229. if (!crtc || !kms || !kms->dev) {
  5230. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5231. kms, ((kms) ? (kms->dev) : NULL));
  5232. return -EINVAL;
  5233. }
  5234. if (en)
  5235. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5236. else
  5237. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5238. return ret;
  5239. }
  5240. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5241. bool en, struct sde_irq_callback *irq)
  5242. {
  5243. return 0;
  5244. }
  5245. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5246. struct sde_irq_callback *noirq)
  5247. {
  5248. /*
  5249. * IRQ object noirq is not being used here since there is
  5250. * no crtc irq from pm event.
  5251. */
  5252. return 0;
  5253. }
  5254. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5255. bool en, struct sde_irq_callback *irq)
  5256. {
  5257. return 0;
  5258. }
  5259. /**
  5260. * sde_crtc_update_cont_splash_settings - update mixer settings
  5261. * and initial clk during device bootup for cont_splash use case
  5262. * @crtc: Pointer to drm crtc structure
  5263. */
  5264. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5265. {
  5266. struct sde_kms *kms = NULL;
  5267. struct msm_drm_private *priv;
  5268. struct sde_crtc *sde_crtc;
  5269. u64 rate;
  5270. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5271. SDE_ERROR("invalid crtc\n");
  5272. return;
  5273. }
  5274. priv = crtc->dev->dev_private;
  5275. kms = to_sde_kms(priv->kms);
  5276. if (!kms || !kms->catalog) {
  5277. SDE_ERROR("invalid parameters\n");
  5278. return;
  5279. }
  5280. _sde_crtc_setup_mixers(crtc);
  5281. crtc->enabled = true;
  5282. /* update core clk value for initial state with cont-splash */
  5283. sde_crtc = to_sde_crtc(crtc);
  5284. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5285. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5286. rate : kms->perf.max_core_clk_rate;
  5287. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5288. }