dp_be_rx.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "cdp_txrx_cmn_struct.h"
  20. #include "hal_hw_headers.h"
  21. #include "dp_types.h"
  22. #include "dp_rx.h"
  23. #include "dp_tx.h"
  24. #include "dp_be_rx.h"
  25. #include "dp_peer.h"
  26. #include "hal_rx.h"
  27. #include "hal_be_rx.h"
  28. #include "hal_api.h"
  29. #include "hal_be_api.h"
  30. #include "qdf_nbuf.h"
  31. #include "hal_be_rx_tlv.h"
  32. #ifdef MESH_MODE_SUPPORT
  33. #include "if_meta_hdr.h"
  34. #endif
  35. #include "dp_internal.h"
  36. #include "dp_ipa.h"
  37. #ifdef FEATURE_WDS
  38. #include "dp_txrx_wds.h"
  39. #endif
  40. #include "dp_hist.h"
  41. #include "dp_rx_buffer_pool.h"
  42. #ifndef AST_OFFLOAD_ENABLE
  43. static void
  44. dp_rx_wds_learn(struct dp_soc *soc,
  45. struct dp_vdev *vdev,
  46. uint8_t *rx_tlv_hdr,
  47. struct dp_txrx_peer *txrx_peer,
  48. qdf_nbuf_t nbuf,
  49. struct hal_rx_msdu_metadata msdu_metadata)
  50. {
  51. /* WDS Source Port Learning */
  52. if (qdf_likely(vdev->wds_enabled))
  53. dp_rx_wds_srcport_learn(soc,
  54. rx_tlv_hdr,
  55. txrx_peer,
  56. nbuf,
  57. msdu_metadata);
  58. }
  59. #else
  60. #ifdef QCA_SUPPORT_WDS_EXTENDED
  61. /**
  62. * dp_wds_ext_peer_learn_be() - function to send event to control
  63. * path on receiving 1st 4-address frame from backhaul.
  64. * @soc: DP soc
  65. * @ta_txrx_peer: WDS repeater txrx peer
  66. * @rx_tlv_hdr : start address of rx tlvs
  67. * @nbuf: RX packet buffer
  68. *
  69. * Return: void
  70. */
  71. static inline void dp_wds_ext_peer_learn_be(struct dp_soc *soc,
  72. struct dp_txrx_peer *ta_txrx_peer,
  73. uint8_t *rx_tlv_hdr,
  74. qdf_nbuf_t nbuf)
  75. {
  76. uint8_t wds_ext_src_mac[QDF_MAC_ADDR_SIZE];
  77. struct dp_peer *ta_base_peer;
  78. /* instead of checking addr4 is valid or not in per packet path
  79. * check for init bit, which will be set on reception of
  80. * first addr4 valid packet.
  81. */
  82. if (!ta_txrx_peer->vdev->wds_ext_enabled ||
  83. qdf_atomic_test_bit(WDS_EXT_PEER_INIT_BIT,
  84. &ta_txrx_peer->wds_ext.init))
  85. return;
  86. if (qdf_nbuf_is_rx_chfrag_start(nbuf) &&
  87. hal_rx_get_mpdu_mac_ad4_valid_be(rx_tlv_hdr)) {
  88. qdf_atomic_test_and_set_bit(WDS_EXT_PEER_INIT_BIT,
  89. &ta_txrx_peer->wds_ext.init);
  90. ta_base_peer = dp_peer_get_ref_by_id(soc, ta_txrx_peer->peer_id,
  91. DP_MOD_ID_RX);
  92. if (!ta_base_peer)
  93. return;
  94. qdf_mem_copy(wds_ext_src_mac, &ta_base_peer->mac_addr.raw[0],
  95. QDF_MAC_ADDR_SIZE);
  96. dp_peer_unref_delete(ta_base_peer, DP_MOD_ID_RX);
  97. soc->cdp_soc.ol_ops->rx_wds_ext_peer_learn(
  98. soc->ctrl_psoc,
  99. ta_txrx_peer->peer_id,
  100. ta_txrx_peer->vdev->vdev_id,
  101. wds_ext_src_mac);
  102. }
  103. }
  104. #else
  105. static inline void dp_wds_ext_peer_learn_be(struct dp_soc *soc,
  106. struct dp_txrx_peer *ta_txrx_peer,
  107. uint8_t *rx_tlv_hdr,
  108. qdf_nbuf_t nbuf)
  109. {
  110. }
  111. #endif
  112. static void
  113. dp_rx_wds_learn(struct dp_soc *soc,
  114. struct dp_vdev *vdev,
  115. uint8_t *rx_tlv_hdr,
  116. struct dp_txrx_peer *ta_txrx_peer,
  117. qdf_nbuf_t nbuf,
  118. struct hal_rx_msdu_metadata msdu_metadata)
  119. {
  120. dp_wds_ext_peer_learn_be(soc, ta_txrx_peer, rx_tlv_hdr, nbuf);
  121. }
  122. #endif
  123. #if defined(DP_PKT_STATS_PER_LMAC) && defined(WLAN_FEATURE_11BE_MLO)
  124. static inline void
  125. dp_rx_set_msdu_lmac_id(qdf_nbuf_t nbuf, uint32_t peer_mdata)
  126. {
  127. uint8_t lmac_id;
  128. lmac_id = dp_rx_peer_metadata_lmac_id_get_be(peer_mdata);
  129. qdf_nbuf_set_lmac_id(nbuf, lmac_id);
  130. }
  131. #else
  132. static inline void
  133. dp_rx_set_msdu_lmac_id(qdf_nbuf_t nbuf, uint32_t peer_mdata)
  134. {
  135. }
  136. #endif
  137. /**
  138. * dp_rx_process_be() - Brain of the Rx processing functionality
  139. * Called from the bottom half (tasklet/NET_RX_SOFTIRQ)
  140. * @int_ctx: per interrupt context
  141. * @hal_ring: opaque pointer to the HAL Rx Ring, which will be serviced
  142. * @reo_ring_num: ring number (0, 1, 2 or 3) of the reo ring.
  143. * @quota: No. of units (packets) that can be serviced in one shot.
  144. *
  145. * This function implements the core of Rx functionality. This is
  146. * expected to handle only non-error frames.
  147. *
  148. * Return: uint32_t: No. of elements processed
  149. */
  150. uint32_t dp_rx_process_be(struct dp_intr *int_ctx,
  151. hal_ring_handle_t hal_ring_hdl, uint8_t reo_ring_num,
  152. uint32_t quota)
  153. {
  154. hal_ring_desc_t ring_desc;
  155. hal_ring_desc_t last_prefetched_hw_desc;
  156. hal_soc_handle_t hal_soc;
  157. struct dp_rx_desc *rx_desc = NULL;
  158. struct dp_rx_desc *last_prefetched_sw_desc = NULL;
  159. qdf_nbuf_t nbuf, next;
  160. bool near_full;
  161. union dp_rx_desc_list_elem_t *head[WLAN_MAX_MLO_CHIPS][MAX_PDEV_CNT];
  162. union dp_rx_desc_list_elem_t *tail[WLAN_MAX_MLO_CHIPS][MAX_PDEV_CNT];
  163. uint32_t num_pending = 0;
  164. uint32_t rx_bufs_used = 0, rx_buf_cookie;
  165. uint16_t msdu_len = 0;
  166. uint16_t peer_id;
  167. uint8_t vdev_id;
  168. struct dp_txrx_peer *txrx_peer;
  169. dp_txrx_ref_handle txrx_ref_handle = NULL;
  170. struct dp_vdev *vdev;
  171. uint32_t pkt_len = 0;
  172. struct hal_rx_mpdu_desc_info mpdu_desc_info;
  173. struct hal_rx_msdu_desc_info msdu_desc_info;
  174. enum hal_reo_error_status error;
  175. uint32_t peer_mdata;
  176. uint8_t *rx_tlv_hdr;
  177. uint32_t rx_bufs_reaped[WLAN_MAX_MLO_CHIPS][MAX_PDEV_CNT];
  178. uint8_t mac_id = 0;
  179. struct dp_pdev *rx_pdev;
  180. bool enh_flag;
  181. struct dp_srng *dp_rxdma_srng;
  182. struct rx_desc_pool *rx_desc_pool;
  183. struct dp_soc *soc = int_ctx->soc;
  184. struct cdp_tid_rx_stats *tid_stats;
  185. qdf_nbuf_t nbuf_head;
  186. qdf_nbuf_t nbuf_tail;
  187. qdf_nbuf_t deliver_list_head;
  188. qdf_nbuf_t deliver_list_tail;
  189. uint32_t num_rx_bufs_reaped = 0;
  190. uint32_t intr_id;
  191. struct hif_opaque_softc *scn;
  192. int32_t tid = 0;
  193. bool is_prev_msdu_last = true;
  194. uint32_t num_entries_avail = 0;
  195. uint32_t rx_ol_pkt_cnt = 0;
  196. uint32_t num_entries = 0;
  197. struct hal_rx_msdu_metadata msdu_metadata;
  198. QDF_STATUS status;
  199. qdf_nbuf_t ebuf_head;
  200. qdf_nbuf_t ebuf_tail;
  201. uint8_t pkt_capture_offload = 0;
  202. struct dp_srng *rx_ring = &soc->reo_dest_ring[reo_ring_num];
  203. int max_reap_limit, ring_near_full;
  204. struct dp_soc *replenish_soc;
  205. uint8_t chip_id;
  206. uint64_t current_time = 0;
  207. uint32_t old_tid;
  208. uint32_t peer_ext_stats;
  209. uint32_t dsf;
  210. DP_HIST_INIT();
  211. qdf_assert_always(soc && hal_ring_hdl);
  212. hal_soc = soc->hal_soc;
  213. qdf_assert_always(hal_soc);
  214. scn = soc->hif_handle;
  215. intr_id = int_ctx->dp_intr_id;
  216. num_entries = hal_srng_get_num_entries(hal_soc, hal_ring_hdl);
  217. dp_runtime_pm_mark_last_busy(soc);
  218. more_data:
  219. /* reset local variables here to be re-used in the function */
  220. nbuf_head = NULL;
  221. nbuf_tail = NULL;
  222. deliver_list_head = NULL;
  223. deliver_list_tail = NULL;
  224. txrx_peer = NULL;
  225. vdev = NULL;
  226. num_rx_bufs_reaped = 0;
  227. ebuf_head = NULL;
  228. ebuf_tail = NULL;
  229. ring_near_full = 0;
  230. max_reap_limit = dp_rx_get_loop_pkt_limit(soc);
  231. qdf_mem_zero(rx_bufs_reaped, sizeof(rx_bufs_reaped));
  232. qdf_mem_zero(&mpdu_desc_info, sizeof(mpdu_desc_info));
  233. qdf_mem_zero(&msdu_desc_info, sizeof(msdu_desc_info));
  234. qdf_mem_zero(head, sizeof(head));
  235. qdf_mem_zero(tail, sizeof(tail));
  236. old_tid = 0xff;
  237. dsf = 0;
  238. peer_ext_stats = 0;
  239. rx_pdev = NULL;
  240. tid_stats = NULL;
  241. dp_pkt_get_timestamp(&current_time);
  242. ring_near_full = _dp_srng_test_and_update_nf_params(soc, rx_ring,
  243. &max_reap_limit);
  244. peer_ext_stats = wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx);
  245. if (qdf_unlikely(dp_rx_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  246. /*
  247. * Need API to convert from hal_ring pointer to
  248. * Ring Type / Ring Id combo
  249. */
  250. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  251. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  252. FL("HAL RING Access Failed -- %pK"), hal_ring_hdl);
  253. goto done;
  254. }
  255. hal_srng_update_ring_usage_wm_no_lock(soc->hal_soc, hal_ring_hdl);
  256. if (!num_pending)
  257. num_pending = hal_srng_dst_num_valid(hal_soc, hal_ring_hdl, 0);
  258. if (num_pending > quota)
  259. num_pending = quota;
  260. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_pending);
  261. last_prefetched_hw_desc = dp_srng_dst_prefetch_32_byte_desc(hal_soc,
  262. hal_ring_hdl,
  263. num_pending);
  264. /*
  265. * start reaping the buffers from reo ring and queue
  266. * them in per vdev queue.
  267. * Process the received pkts in a different per vdev loop.
  268. */
  269. while (qdf_likely(num_pending)) {
  270. ring_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  271. if (qdf_unlikely(!ring_desc))
  272. break;
  273. error = HAL_RX_ERROR_STATUS_GET(ring_desc);
  274. if (qdf_unlikely(error == HAL_REO_ERROR_DETECTED)) {
  275. dp_rx_err("%pK: HAL RING 0x%pK:error %d",
  276. soc, hal_ring_hdl, error);
  277. DP_STATS_INC(soc, rx.err.hal_reo_error[reo_ring_num],
  278. 1);
  279. /* Don't know how to deal with this -- assert */
  280. qdf_assert(0);
  281. }
  282. dp_rx_ring_record_entry(soc, reo_ring_num, ring_desc);
  283. rx_buf_cookie = HAL_RX_REO_BUF_COOKIE_GET(ring_desc);
  284. status = dp_rx_cookie_check_and_invalidate(ring_desc);
  285. if (qdf_unlikely(QDF_IS_STATUS_ERROR(status))) {
  286. DP_STATS_INC(soc, rx.err.stale_cookie, 1);
  287. break;
  288. }
  289. rx_desc = (struct dp_rx_desc *)
  290. hal_rx_get_reo_desc_va(ring_desc);
  291. dp_rx_desc_sw_cc_check(soc, rx_buf_cookie, &rx_desc);
  292. status = dp_rx_desc_sanity(soc, hal_soc, hal_ring_hdl,
  293. ring_desc, rx_desc);
  294. if (QDF_IS_STATUS_ERROR(status)) {
  295. if (qdf_unlikely(rx_desc && rx_desc->nbuf)) {
  296. qdf_assert_always(!rx_desc->unmapped);
  297. dp_rx_nbuf_unmap(soc, rx_desc, reo_ring_num);
  298. rx_desc->unmapped = 1;
  299. dp_rx_buffer_pool_nbuf_free(soc, rx_desc->nbuf,
  300. rx_desc->pool_id);
  301. dp_rx_add_to_free_desc_list(
  302. &head[rx_desc->chip_id][rx_desc->pool_id],
  303. &tail[rx_desc->chip_id][rx_desc->pool_id],
  304. rx_desc);
  305. }
  306. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  307. continue;
  308. }
  309. /*
  310. * this is a unlikely scenario where the host is reaping
  311. * a descriptor which it already reaped just a while ago
  312. * but is yet to replenish it back to HW.
  313. * In this case host will dump the last 128 descriptors
  314. * including the software descriptor rx_desc and assert.
  315. */
  316. if (qdf_unlikely(!rx_desc->in_use)) {
  317. DP_STATS_INC(soc, rx.err.hal_reo_dest_dup, 1);
  318. dp_info_rl("Reaping rx_desc not in use!");
  319. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  320. ring_desc, rx_desc);
  321. /* ignore duplicate RX desc and continue to process */
  322. /* Pop out the descriptor */
  323. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  324. continue;
  325. }
  326. status = dp_rx_desc_nbuf_sanity_check(soc, ring_desc, rx_desc);
  327. if (qdf_unlikely(QDF_IS_STATUS_ERROR(status))) {
  328. DP_STATS_INC(soc, rx.err.nbuf_sanity_fail, 1);
  329. dp_info_rl("Nbuf sanity check failure!");
  330. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  331. ring_desc, rx_desc);
  332. rx_desc->in_err_state = 1;
  333. hal_srng_dst_get_next(hal_soc, hal_ring_hdl);
  334. continue;
  335. }
  336. if (qdf_unlikely(!dp_rx_desc_check_magic(rx_desc))) {
  337. dp_err("Invalid rx_desc cookie=%d", rx_buf_cookie);
  338. DP_STATS_INC(soc, rx.err.rx_desc_invalid_magic, 1);
  339. dp_rx_dump_info_and_assert(soc, hal_ring_hdl,
  340. ring_desc, rx_desc);
  341. }
  342. /* Get MPDU DESC info */
  343. hal_rx_mpdu_desc_info_get_be(ring_desc, &mpdu_desc_info);
  344. /* Get MSDU DESC info */
  345. hal_rx_msdu_desc_info_get_be(ring_desc, &msdu_desc_info);
  346. /* Set the end bit to identify the last buffer in MPDU */
  347. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_LAST_MSDU_IN_MPDU)
  348. qdf_nbuf_set_rx_chfrag_end(rx_desc->nbuf, 1);
  349. if (qdf_unlikely(msdu_desc_info.msdu_flags &
  350. HAL_MSDU_F_MSDU_CONTINUATION)) {
  351. /* In dp_rx_sg_create() until the last buffer,
  352. * end bit should not be set. As continuation bit set,
  353. * this is not a last buffer.
  354. */
  355. qdf_nbuf_set_rx_chfrag_end(rx_desc->nbuf, 0);
  356. /* previous msdu has end bit set, so current one is
  357. * the new MPDU
  358. */
  359. if (is_prev_msdu_last) {
  360. /* Get number of entries available in HW ring */
  361. num_entries_avail =
  362. hal_srng_dst_num_valid(hal_soc,
  363. hal_ring_hdl, 1);
  364. /* For new MPDU check if we can read complete
  365. * MPDU by comparing the number of buffers
  366. * available and number of buffers needed to
  367. * reap this MPDU
  368. */
  369. if ((msdu_desc_info.msdu_len /
  370. (RX_DATA_BUFFER_SIZE -
  371. soc->rx_pkt_tlv_size) + 1) >
  372. num_pending) {
  373. DP_STATS_INC(soc,
  374. rx.msdu_scatter_wait_break,
  375. 1);
  376. dp_rx_cookie_reset_invalid_bit(
  377. ring_desc);
  378. /* As we are going to break out of the
  379. * loop because of unavailability of
  380. * descs to form complete SG, we need to
  381. * reset the TP in the REO destination
  382. * ring.
  383. */
  384. hal_srng_dst_dec_tp(hal_soc,
  385. hal_ring_hdl);
  386. break;
  387. }
  388. is_prev_msdu_last = false;
  389. }
  390. }
  391. if (mpdu_desc_info.mpdu_flags & HAL_MPDU_F_RETRY_BIT)
  392. qdf_nbuf_set_rx_retry_flag(rx_desc->nbuf, 1);
  393. if (qdf_unlikely(mpdu_desc_info.mpdu_flags &
  394. HAL_MPDU_F_RAW_AMPDU))
  395. qdf_nbuf_set_raw_frame(rx_desc->nbuf, 1);
  396. if (!is_prev_msdu_last &&
  397. !(msdu_desc_info.msdu_flags & HAL_MSDU_F_MSDU_CONTINUATION))
  398. is_prev_msdu_last = true;
  399. rx_bufs_reaped[rx_desc->chip_id][rx_desc->pool_id]++;
  400. peer_mdata = mpdu_desc_info.peer_meta_data;
  401. QDF_NBUF_CB_RX_PEER_ID(rx_desc->nbuf) =
  402. dp_rx_peer_metadata_peer_id_get_be(soc, peer_mdata);
  403. QDF_NBUF_CB_RX_VDEV_ID(rx_desc->nbuf) =
  404. dp_rx_peer_metadata_vdev_id_get_be(soc, peer_mdata);
  405. dp_rx_set_msdu_lmac_id(rx_desc->nbuf, peer_mdata);
  406. /* to indicate whether this msdu is rx offload */
  407. pkt_capture_offload =
  408. DP_PEER_METADATA_OFFLOAD_GET_BE(peer_mdata);
  409. /*
  410. * save msdu flags first, last and continuation msdu in
  411. * nbuf->cb, also save mcbc, is_da_valid, is_sa_valid and
  412. * length to nbuf->cb. This ensures the info required for
  413. * per pkt processing is always in the same cache line.
  414. * This helps in improving throughput for smaller pkt
  415. * sizes.
  416. */
  417. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_FIRST_MSDU_IN_MPDU)
  418. qdf_nbuf_set_rx_chfrag_start(rx_desc->nbuf, 1);
  419. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_MSDU_CONTINUATION)
  420. qdf_nbuf_set_rx_chfrag_cont(rx_desc->nbuf, 1);
  421. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_DA_IS_MCBC)
  422. qdf_nbuf_set_da_mcbc(rx_desc->nbuf, 1);
  423. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_DA_IS_VALID)
  424. qdf_nbuf_set_da_valid(rx_desc->nbuf, 1);
  425. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_SA_IS_VALID)
  426. qdf_nbuf_set_sa_valid(rx_desc->nbuf, 1);
  427. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_INTRA_BSS)
  428. qdf_nbuf_set_intra_bss(rx_desc->nbuf, 1);
  429. if (qdf_likely(mpdu_desc_info.mpdu_flags &
  430. HAL_MPDU_F_QOS_CONTROL_VALID))
  431. qdf_nbuf_set_tid_val(rx_desc->nbuf, mpdu_desc_info.tid);
  432. /* set sw exception */
  433. qdf_nbuf_set_rx_reo_dest_ind_or_sw_excpt(
  434. rx_desc->nbuf,
  435. hal_rx_sw_exception_get_be(ring_desc));
  436. QDF_NBUF_CB_RX_PKT_LEN(rx_desc->nbuf) = msdu_desc_info.msdu_len;
  437. QDF_NBUF_CB_RX_CTX_ID(rx_desc->nbuf) = reo_ring_num;
  438. /*
  439. * move unmap after scattered msdu waiting break logic
  440. * in case double skb unmap happened.
  441. */
  442. dp_rx_nbuf_unmap(soc, rx_desc, reo_ring_num);
  443. rx_desc->unmapped = 1;
  444. DP_RX_PROCESS_NBUF(soc, nbuf_head, nbuf_tail, ebuf_head,
  445. ebuf_tail, rx_desc);
  446. quota -= 1;
  447. num_pending -= 1;
  448. dp_rx_add_to_free_desc_list
  449. (&head[rx_desc->chip_id][rx_desc->pool_id],
  450. &tail[rx_desc->chip_id][rx_desc->pool_id], rx_desc);
  451. num_rx_bufs_reaped++;
  452. dp_rx_prefetch_hw_sw_nbuf_32_byte_desc(soc, hal_soc,
  453. num_pending,
  454. hal_ring_hdl,
  455. &last_prefetched_hw_desc,
  456. &last_prefetched_sw_desc);
  457. /*
  458. * only if complete msdu is received for scatter case,
  459. * then allow break.
  460. */
  461. if (is_prev_msdu_last &&
  462. dp_rx_reap_loop_pkt_limit_hit(soc, num_rx_bufs_reaped,
  463. max_reap_limit))
  464. break;
  465. }
  466. done:
  467. dp_rx_srng_access_end(int_ctx, soc, hal_ring_hdl);
  468. qdf_dsb();
  469. dp_rx_per_core_stats_update(soc, reo_ring_num, num_rx_bufs_reaped);
  470. for (chip_id = 0; chip_id < WLAN_MAX_MLO_CHIPS; chip_id++) {
  471. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  472. /*
  473. * continue with next mac_id if no pkts were reaped
  474. * from that pool
  475. */
  476. if (!rx_bufs_reaped[chip_id][mac_id])
  477. continue;
  478. replenish_soc = dp_rx_replensih_soc_get(soc, chip_id);
  479. dp_rxdma_srng =
  480. &replenish_soc->rx_refill_buf_ring[mac_id];
  481. rx_desc_pool = &replenish_soc->rx_desc_buf[mac_id];
  482. dp_rx_buffers_replenish_simple(replenish_soc, mac_id,
  483. dp_rxdma_srng,
  484. rx_desc_pool,
  485. rx_bufs_reaped[chip_id][mac_id],
  486. &head[chip_id][mac_id],
  487. &tail[chip_id][mac_id]);
  488. }
  489. }
  490. /* Peer can be NULL is case of LFR */
  491. if (qdf_likely(txrx_peer))
  492. vdev = NULL;
  493. /*
  494. * BIG loop where each nbuf is dequeued from global queue,
  495. * processed and queued back on a per vdev basis. These nbufs
  496. * are sent to stack as and when we run out of nbufs
  497. * or a new nbuf dequeued from global queue has a different
  498. * vdev when compared to previous nbuf.
  499. */
  500. nbuf = nbuf_head;
  501. while (nbuf) {
  502. next = nbuf->next;
  503. dp_rx_prefetch_nbuf_data_be(nbuf, next);
  504. if (qdf_unlikely(dp_rx_is_raw_frame_dropped(nbuf))) {
  505. nbuf = next;
  506. DP_STATS_INC(soc, rx.err.raw_frm_drop, 1);
  507. continue;
  508. }
  509. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  510. vdev_id = QDF_NBUF_CB_RX_VDEV_ID(nbuf);
  511. peer_id = QDF_NBUF_CB_RX_PEER_ID(nbuf);
  512. if (dp_rx_is_list_ready(deliver_list_head, vdev, txrx_peer,
  513. peer_id, vdev_id)) {
  514. dp_rx_deliver_to_stack(soc, vdev, txrx_peer,
  515. deliver_list_head,
  516. deliver_list_tail);
  517. deliver_list_head = NULL;
  518. deliver_list_tail = NULL;
  519. }
  520. /* Get TID from struct cb->tid_val, save to tid */
  521. tid = qdf_nbuf_get_tid_val(nbuf);
  522. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS)) {
  523. DP_STATS_INC(soc, rx.err.rx_invalid_tid_err, 1);
  524. dp_rx_nbuf_free(nbuf);
  525. nbuf = next;
  526. continue;
  527. }
  528. if (qdf_unlikely(!txrx_peer)) {
  529. txrx_peer = dp_rx_get_txrx_peer_and_vdev(soc, nbuf,
  530. peer_id,
  531. &txrx_ref_handle,
  532. pkt_capture_offload,
  533. &vdev,
  534. &rx_pdev, &dsf,
  535. &old_tid);
  536. if (qdf_unlikely(!txrx_peer) || qdf_unlikely(!vdev)) {
  537. nbuf = next;
  538. continue;
  539. }
  540. enh_flag = rx_pdev->enhanced_stats_en;
  541. } else if (txrx_peer && txrx_peer->peer_id != peer_id) {
  542. dp_txrx_peer_unref_delete(txrx_ref_handle,
  543. DP_MOD_ID_RX);
  544. txrx_peer = dp_rx_get_txrx_peer_and_vdev(soc, nbuf,
  545. peer_id,
  546. &txrx_ref_handle,
  547. pkt_capture_offload,
  548. &vdev,
  549. &rx_pdev, &dsf,
  550. &old_tid);
  551. if (qdf_unlikely(!txrx_peer) || qdf_unlikely(!vdev)) {
  552. nbuf = next;
  553. continue;
  554. }
  555. enh_flag = rx_pdev->enhanced_stats_en;
  556. }
  557. if (txrx_peer) {
  558. QDF_NBUF_CB_DP_TRACE_PRINT(nbuf) = false;
  559. qdf_dp_trace_set_track(nbuf, QDF_RX);
  560. QDF_NBUF_CB_RX_DP_TRACE(nbuf) = 1;
  561. QDF_NBUF_CB_RX_PACKET_TRACK(nbuf) =
  562. QDF_NBUF_RX_PKT_DATA_TRACK;
  563. }
  564. rx_bufs_used++;
  565. /* when hlos tid override is enabled, save tid in
  566. * skb->priority
  567. */
  568. if (qdf_unlikely(vdev->skip_sw_tid_classification &
  569. DP_TXRX_HLOS_TID_OVERRIDE_ENABLED))
  570. qdf_nbuf_set_priority(nbuf, tid);
  571. DP_RX_TID_SAVE(nbuf, tid);
  572. if (qdf_unlikely(dsf) || qdf_unlikely(peer_ext_stats) ||
  573. dp_rx_pkt_tracepoints_enabled())
  574. qdf_nbuf_set_timestamp(nbuf);
  575. if (qdf_likely(old_tid != tid)) {
  576. tid_stats =
  577. &rx_pdev->stats.tid_stats.tid_rx_stats[reo_ring_num][tid];
  578. old_tid = tid;
  579. }
  580. /*
  581. * Check if DMA completed -- msdu_done is the last bit
  582. * to be written
  583. */
  584. if (qdf_unlikely(!qdf_nbuf_is_rx_chfrag_cont(nbuf) &&
  585. !hal_rx_tlv_msdu_done_get_be(rx_tlv_hdr))) {
  586. dp_err("MSDU DONE failure");
  587. DP_STATS_INC(soc, rx.err.msdu_done_fail, 1);
  588. hal_rx_dump_pkt_tlvs(hal_soc, rx_tlv_hdr,
  589. QDF_TRACE_LEVEL_INFO);
  590. tid_stats->fail_cnt[MSDU_DONE_FAILURE]++;
  591. dp_rx_nbuf_free(nbuf);
  592. qdf_assert(0);
  593. nbuf = next;
  594. continue;
  595. }
  596. DP_HIST_PACKET_COUNT_INC(vdev->pdev->pdev_id);
  597. /*
  598. * First IF condition:
  599. * 802.11 Fragmented pkts are reinjected to REO
  600. * HW block as SG pkts and for these pkts we only
  601. * need to pull the RX TLVS header length.
  602. * Second IF condition:
  603. * The below condition happens when an MSDU is spread
  604. * across multiple buffers. This can happen in two cases
  605. * 1. The nbuf size is smaller then the received msdu.
  606. * ex: we have set the nbuf size to 2048 during
  607. * nbuf_alloc. but we received an msdu which is
  608. * 2304 bytes in size then this msdu is spread
  609. * across 2 nbufs.
  610. *
  611. * 2. AMSDUs when RAW mode is enabled.
  612. * ex: 1st MSDU is in 1st nbuf and 2nd MSDU is spread
  613. * across 1st nbuf and 2nd nbuf and last MSDU is
  614. * spread across 2nd nbuf and 3rd nbuf.
  615. *
  616. * for these scenarios let us create a skb frag_list and
  617. * append these buffers till the last MSDU of the AMSDU
  618. * Third condition:
  619. * This is the most likely case, we receive 802.3 pkts
  620. * decapsulated by HW, here we need to set the pkt length.
  621. */
  622. hal_rx_msdu_packet_metadata_get_generic_be(rx_tlv_hdr,
  623. &msdu_metadata);
  624. if (qdf_unlikely(qdf_nbuf_is_frag(nbuf))) {
  625. bool is_mcbc, is_sa_vld, is_da_vld;
  626. is_mcbc = hal_rx_msdu_end_da_is_mcbc_get(soc->hal_soc,
  627. rx_tlv_hdr);
  628. is_sa_vld =
  629. hal_rx_msdu_end_sa_is_valid_get(soc->hal_soc,
  630. rx_tlv_hdr);
  631. is_da_vld =
  632. hal_rx_msdu_end_da_is_valid_get(soc->hal_soc,
  633. rx_tlv_hdr);
  634. qdf_nbuf_set_da_mcbc(nbuf, is_mcbc);
  635. qdf_nbuf_set_da_valid(nbuf, is_da_vld);
  636. qdf_nbuf_set_sa_valid(nbuf, is_sa_vld);
  637. qdf_nbuf_pull_head(nbuf, soc->rx_pkt_tlv_size);
  638. } else if (qdf_nbuf_is_rx_chfrag_cont(nbuf)) {
  639. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  640. nbuf = dp_rx_sg_create(soc, nbuf);
  641. next = nbuf->next;
  642. if (qdf_nbuf_is_raw_frame(nbuf)) {
  643. DP_STATS_INC(vdev->pdev, rx_raw_pkts, 1);
  644. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  645. rx.raw, 1,
  646. msdu_len);
  647. } else {
  648. DP_STATS_INC(soc, rx.err.scatter_msdu, 1);
  649. if (!dp_rx_is_sg_supported()) {
  650. dp_rx_nbuf_free(nbuf);
  651. dp_info_rl("sg msdu len %d, dropped",
  652. msdu_len);
  653. nbuf = next;
  654. continue;
  655. }
  656. }
  657. } else {
  658. msdu_len = QDF_NBUF_CB_RX_PKT_LEN(nbuf);
  659. pkt_len = msdu_len +
  660. msdu_metadata.l3_hdr_pad +
  661. soc->rx_pkt_tlv_size;
  662. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  663. dp_rx_skip_tlvs(soc, nbuf, msdu_metadata.l3_hdr_pad);
  664. }
  665. dp_rx_send_pktlog(soc, rx_pdev, nbuf, QDF_TX_RX_STATUS_OK);
  666. if (!dp_wds_rx_policy_check(rx_tlv_hdr, vdev, txrx_peer)) {
  667. dp_rx_err("%pK: Policy Check Drop pkt", soc);
  668. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  669. rx.policy_check_drop, 1);
  670. tid_stats->fail_cnt[POLICY_CHECK_DROP]++;
  671. /* Drop & free packet */
  672. dp_rx_nbuf_free(nbuf);
  673. /* Statistics */
  674. nbuf = next;
  675. continue;
  676. }
  677. /*
  678. * Drop non-EAPOL frames from unauthorized peer.
  679. */
  680. if (qdf_likely(txrx_peer) &&
  681. qdf_unlikely(!txrx_peer->authorize) &&
  682. !qdf_nbuf_is_raw_frame(nbuf)) {
  683. bool is_eapol = qdf_nbuf_is_ipv4_eapol_pkt(nbuf) ||
  684. qdf_nbuf_is_ipv4_wapi_pkt(nbuf);
  685. if (!is_eapol) {
  686. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  687. rx.peer_unauth_rx_pkt_drop,
  688. 1);
  689. dp_rx_nbuf_free(nbuf);
  690. nbuf = next;
  691. continue;
  692. }
  693. }
  694. dp_rx_cksum_offload(vdev->pdev, nbuf, rx_tlv_hdr);
  695. if (qdf_unlikely(!rx_pdev->rx_fast_flag)) {
  696. /*
  697. * process frame for mulitpass phrase processing
  698. */
  699. if (qdf_unlikely(vdev->multipass_en)) {
  700. if (dp_rx_multipass_process(txrx_peer, nbuf,
  701. tid) == false) {
  702. DP_PEER_PER_PKT_STATS_INC
  703. (txrx_peer,
  704. rx.multipass_rx_pkt_drop, 1);
  705. dp_rx_nbuf_free(nbuf);
  706. nbuf = next;
  707. continue;
  708. }
  709. }
  710. if (qdf_unlikely(txrx_peer &&
  711. (txrx_peer->nawds_enabled) &&
  712. (qdf_nbuf_is_da_mcbc(nbuf)) &&
  713. (hal_rx_get_mpdu_mac_ad4_valid_be
  714. (rx_tlv_hdr) == false))) {
  715. tid_stats->fail_cnt[NAWDS_MCAST_DROP]++;
  716. DP_PEER_PER_PKT_STATS_INC(txrx_peer,
  717. rx.nawds_mcast_drop,
  718. 1);
  719. dp_rx_nbuf_free(nbuf);
  720. nbuf = next;
  721. continue;
  722. }
  723. /* Update the protocol tag in SKB based on CCE metadata
  724. */
  725. dp_rx_update_protocol_tag(soc, vdev, nbuf, rx_tlv_hdr,
  726. reo_ring_num, false, true);
  727. /* Update the flow tag in SKB based on FSE metadata */
  728. dp_rx_update_flow_tag(soc, vdev, nbuf, rx_tlv_hdr,
  729. true);
  730. if (qdf_likely(vdev->rx_decap_type ==
  731. htt_cmn_pkt_type_ethernet) &&
  732. qdf_likely(!vdev->mesh_vdev)) {
  733. dp_rx_wds_learn(soc, vdev,
  734. rx_tlv_hdr,
  735. txrx_peer,
  736. nbuf,
  737. msdu_metadata);
  738. }
  739. if (qdf_unlikely(vdev->mesh_vdev)) {
  740. if (dp_rx_filter_mesh_packets(vdev, nbuf,
  741. rx_tlv_hdr)
  742. == QDF_STATUS_SUCCESS) {
  743. dp_rx_info("%pK: mesh pkt filtered",
  744. soc);
  745. tid_stats->fail_cnt[MESH_FILTER_DROP]++;
  746. DP_STATS_INC(vdev->pdev,
  747. dropped.mesh_filter, 1);
  748. dp_rx_nbuf_free(nbuf);
  749. nbuf = next;
  750. continue;
  751. }
  752. dp_rx_fill_mesh_stats(vdev, nbuf, rx_tlv_hdr,
  753. txrx_peer);
  754. }
  755. }
  756. dp_rx_msdu_stats_update(soc, nbuf, rx_tlv_hdr, txrx_peer,
  757. reo_ring_num, tid_stats);
  758. if (qdf_likely(vdev->rx_decap_type ==
  759. htt_cmn_pkt_type_ethernet) &&
  760. qdf_likely(!vdev->mesh_vdev)) {
  761. /* Intrabss-fwd */
  762. if (dp_rx_check_ap_bridge(vdev))
  763. if (dp_rx_intrabss_fwd_be(soc, txrx_peer,
  764. rx_tlv_hdr,
  765. nbuf,
  766. msdu_metadata)) {
  767. nbuf = next;
  768. tid_stats->intrabss_cnt++;
  769. continue; /* Get next desc */
  770. }
  771. }
  772. dp_rx_fill_gro_info(soc, rx_tlv_hdr, nbuf, &rx_ol_pkt_cnt);
  773. dp_rx_mark_first_packet_after_wow_wakeup(vdev->pdev, rx_tlv_hdr,
  774. nbuf);
  775. dp_rx_update_stats(soc, nbuf);
  776. dp_pkt_add_timestamp(txrx_peer->vdev, QDF_PKT_RX_DRIVER_ENTRY,
  777. current_time, nbuf);
  778. DP_RX_LIST_APPEND(deliver_list_head,
  779. deliver_list_tail,
  780. nbuf);
  781. DP_PEER_TO_STACK_INCC_PKT(txrx_peer, 1,
  782. QDF_NBUF_CB_RX_PKT_LEN(nbuf),
  783. enh_flag);
  784. if (qdf_unlikely(txrx_peer->in_twt))
  785. DP_PEER_PER_PKT_STATS_INC_PKT(txrx_peer,
  786. rx.to_stack_twt, 1,
  787. QDF_NBUF_CB_RX_PKT_LEN(nbuf));
  788. tid_stats->delivered_to_stack++;
  789. nbuf = next;
  790. }
  791. DP_RX_DELIVER_TO_STACK(soc, vdev, txrx_peer, peer_id,
  792. pkt_capture_offload,
  793. deliver_list_head,
  794. deliver_list_tail);
  795. if (qdf_likely(txrx_peer))
  796. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX);
  797. /*
  798. * If we are processing in near-full condition, there are 3 scenario
  799. * 1) Ring entries has reached critical state
  800. * 2) Ring entries are still near high threshold
  801. * 3) Ring entries are below the safe level
  802. *
  803. * One more loop will move the state to normal processing and yield
  804. */
  805. if (ring_near_full && quota)
  806. goto more_data;
  807. if (dp_rx_enable_eol_data_check(soc) && rx_bufs_used) {
  808. if (quota) {
  809. num_pending =
  810. dp_rx_srng_get_num_pending(hal_soc,
  811. hal_ring_hdl,
  812. num_entries,
  813. &near_full);
  814. if (num_pending) {
  815. DP_STATS_INC(soc, rx.hp_oos2, 1);
  816. if (!hif_exec_should_yield(scn, intr_id))
  817. goto more_data;
  818. if (qdf_unlikely(near_full)) {
  819. DP_STATS_INC(soc, rx.near_full, 1);
  820. goto more_data;
  821. }
  822. }
  823. }
  824. if (vdev && vdev->osif_fisa_flush)
  825. vdev->osif_fisa_flush(soc, reo_ring_num);
  826. if (vdev && vdev->osif_gro_flush && rx_ol_pkt_cnt) {
  827. vdev->osif_gro_flush(vdev->osif_vdev,
  828. reo_ring_num);
  829. }
  830. }
  831. /* Update histogram statistics by looping through pdev's */
  832. DP_RX_HIST_STATS_PER_PDEV();
  833. return rx_bufs_used; /* Assume no scale factor for now */
  834. }
  835. #ifdef RX_DESC_MULTI_PAGE_ALLOC
  836. /**
  837. * dp_rx_desc_pool_init_be_cc() - initial RX desc pool for cookie conversion
  838. * @soc: Handle to DP Soc structure
  839. * @rx_desc_pool: Rx descriptor pool handler
  840. * @pool_id: Rx descriptor pool ID
  841. *
  842. * Return: QDF_STATUS_SUCCESS - succeeded, others - failed
  843. */
  844. static QDF_STATUS
  845. dp_rx_desc_pool_init_be_cc(struct dp_soc *soc,
  846. struct rx_desc_pool *rx_desc_pool,
  847. uint32_t pool_id)
  848. {
  849. struct dp_hw_cookie_conversion_t *cc_ctx;
  850. struct dp_soc_be *be_soc;
  851. union dp_rx_desc_list_elem_t *rx_desc_elem;
  852. struct dp_spt_page_desc *page_desc;
  853. uint32_t ppt_idx = 0;
  854. uint32_t avail_entry_index = 0;
  855. if (!rx_desc_pool->pool_size) {
  856. dp_err("desc_num 0 !!");
  857. return QDF_STATUS_E_FAILURE;
  858. }
  859. be_soc = dp_get_be_soc_from_dp_soc(soc);
  860. cc_ctx = &be_soc->rx_cc_ctx[pool_id];
  861. page_desc = &cc_ctx->page_desc_base[0];
  862. rx_desc_elem = rx_desc_pool->freelist;
  863. while (rx_desc_elem) {
  864. if (avail_entry_index == 0) {
  865. if (ppt_idx >= cc_ctx->total_page_num) {
  866. dp_alert("insufficient secondary page tables");
  867. qdf_assert_always(0);
  868. }
  869. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  870. }
  871. /* put each RX Desc VA to SPT pages and
  872. * get corresponding ID
  873. */
  874. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  875. avail_entry_index,
  876. &rx_desc_elem->rx_desc);
  877. rx_desc_elem->rx_desc.cookie =
  878. dp_cc_desc_id_generate(page_desc->ppt_index,
  879. avail_entry_index);
  880. rx_desc_elem->rx_desc.chip_id = dp_mlo_get_chip_id(soc);
  881. rx_desc_elem->rx_desc.pool_id = pool_id;
  882. rx_desc_elem->rx_desc.in_use = 0;
  883. rx_desc_elem = rx_desc_elem->next;
  884. avail_entry_index = (avail_entry_index + 1) &
  885. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  886. }
  887. return QDF_STATUS_SUCCESS;
  888. }
  889. #else
  890. static QDF_STATUS
  891. dp_rx_desc_pool_init_be_cc(struct dp_soc *soc,
  892. struct rx_desc_pool *rx_desc_pool,
  893. uint32_t pool_id)
  894. {
  895. struct dp_hw_cookie_conversion_t *cc_ctx;
  896. struct dp_soc_be *be_soc;
  897. struct dp_spt_page_desc *page_desc;
  898. uint32_t ppt_idx = 0;
  899. uint32_t avail_entry_index = 0;
  900. int i = 0;
  901. if (!rx_desc_pool->pool_size) {
  902. dp_err("desc_num 0 !!");
  903. return QDF_STATUS_E_FAILURE;
  904. }
  905. be_soc = dp_get_be_soc_from_dp_soc(soc);
  906. cc_ctx = &be_soc->rx_cc_ctx[pool_id];
  907. page_desc = &cc_ctx->page_desc_base[0];
  908. for (i = 0; i <= rx_desc_pool->pool_size - 1; i++) {
  909. if (i == rx_desc_pool->pool_size - 1)
  910. rx_desc_pool->array[i].next = NULL;
  911. else
  912. rx_desc_pool->array[i].next =
  913. &rx_desc_pool->array[i + 1];
  914. if (avail_entry_index == 0) {
  915. if (ppt_idx >= cc_ctx->total_page_num) {
  916. dp_alert("insufficient secondary page tables");
  917. qdf_assert_always(0);
  918. }
  919. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  920. }
  921. /* put each RX Desc VA to SPT pages and
  922. * get corresponding ID
  923. */
  924. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  925. avail_entry_index,
  926. &rx_desc_pool->array[i].rx_desc);
  927. rx_desc_pool->array[i].rx_desc.cookie =
  928. dp_cc_desc_id_generate(page_desc->ppt_index,
  929. avail_entry_index);
  930. rx_desc_pool->array[i].rx_desc.pool_id = pool_id;
  931. rx_desc_pool->array[i].rx_desc.in_use = 0;
  932. rx_desc_pool->array[i].rx_desc.chip_id =
  933. dp_mlo_get_chip_id(soc);
  934. avail_entry_index = (avail_entry_index + 1) &
  935. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  936. }
  937. return QDF_STATUS_SUCCESS;
  938. }
  939. #endif
  940. static void
  941. dp_rx_desc_pool_deinit_be_cc(struct dp_soc *soc,
  942. struct rx_desc_pool *rx_desc_pool,
  943. uint32_t pool_id)
  944. {
  945. struct dp_spt_page_desc *page_desc;
  946. struct dp_soc_be *be_soc;
  947. int i = 0;
  948. struct dp_hw_cookie_conversion_t *cc_ctx;
  949. be_soc = dp_get_be_soc_from_dp_soc(soc);
  950. cc_ctx = &be_soc->rx_cc_ctx[pool_id];
  951. for (i = 0; i < cc_ctx->total_page_num; i++) {
  952. page_desc = &cc_ctx->page_desc_base[i];
  953. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  954. }
  955. }
  956. QDF_STATUS dp_rx_desc_pool_init_be(struct dp_soc *soc,
  957. struct rx_desc_pool *rx_desc_pool,
  958. uint32_t pool_id)
  959. {
  960. QDF_STATUS status = QDF_STATUS_SUCCESS;
  961. /* Only regular RX buffer desc pool use HW cookie conversion */
  962. if (rx_desc_pool->desc_type == DP_RX_DESC_BUF_TYPE) {
  963. dp_info("rx_desc_buf pool init");
  964. status = dp_rx_desc_pool_init_be_cc(soc,
  965. rx_desc_pool,
  966. pool_id);
  967. } else {
  968. dp_info("non_rx_desc_buf_pool init");
  969. status = dp_rx_desc_pool_init_generic(soc, rx_desc_pool,
  970. pool_id);
  971. }
  972. return status;
  973. }
  974. void dp_rx_desc_pool_deinit_be(struct dp_soc *soc,
  975. struct rx_desc_pool *rx_desc_pool,
  976. uint32_t pool_id)
  977. {
  978. if (rx_desc_pool->desc_type == DP_RX_DESC_BUF_TYPE)
  979. dp_rx_desc_pool_deinit_be_cc(soc, rx_desc_pool, pool_id);
  980. }
  981. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  982. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  983. QDF_STATUS dp_wbm_get_rx_desc_from_hal_desc_be(struct dp_soc *soc,
  984. void *ring_desc,
  985. struct dp_rx_desc **r_rx_desc)
  986. {
  987. if (hal_rx_wbm_get_cookie_convert_done(ring_desc)) {
  988. /* HW cookie conversion done */
  989. *r_rx_desc = (struct dp_rx_desc *)
  990. hal_rx_wbm_get_desc_va(ring_desc);
  991. } else {
  992. /* SW do cookie conversion */
  993. uint32_t cookie = HAL_RX_BUF_COOKIE_GET(ring_desc);
  994. *r_rx_desc = (struct dp_rx_desc *)
  995. dp_cc_desc_find(soc, cookie);
  996. }
  997. return QDF_STATUS_SUCCESS;
  998. }
  999. #else
  1000. QDF_STATUS dp_wbm_get_rx_desc_from_hal_desc_be(struct dp_soc *soc,
  1001. void *ring_desc,
  1002. struct dp_rx_desc **r_rx_desc)
  1003. {
  1004. *r_rx_desc = (struct dp_rx_desc *)
  1005. hal_rx_wbm_get_desc_va(ring_desc);
  1006. return QDF_STATUS_SUCCESS;
  1007. }
  1008. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  1009. #else
  1010. QDF_STATUS dp_wbm_get_rx_desc_from_hal_desc_be(struct dp_soc *soc,
  1011. void *ring_desc,
  1012. struct dp_rx_desc **r_rx_desc)
  1013. {
  1014. /* SW do cookie conversion */
  1015. uint32_t cookie = HAL_RX_BUF_COOKIE_GET(ring_desc);
  1016. *r_rx_desc = (struct dp_rx_desc *)
  1017. dp_cc_desc_find(soc, cookie);
  1018. return QDF_STATUS_SUCCESS;
  1019. }
  1020. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  1021. struct dp_rx_desc *dp_rx_desc_cookie_2_va_be(struct dp_soc *soc,
  1022. uint32_t cookie)
  1023. {
  1024. return (struct dp_rx_desc *)dp_cc_desc_find(soc, cookie);
  1025. }
  1026. #if defined(WLAN_FEATURE_11BE_MLO)
  1027. #if defined(WLAN_MLO_MULTI_CHIP) && defined(WLAN_MCAST_MLO)
  1028. #define DP_RANDOM_MAC_ID_BIT_MASK 0xC0
  1029. #define DP_RANDOM_MAC_OFFSET 1
  1030. #define DP_MAC_LOCAL_ADMBIT_MASK 0x2
  1031. #define DP_MAC_LOCAL_ADMBIT_OFFSET 0
  1032. static inline void dp_rx_dummy_src_mac(struct dp_vdev *vdev,
  1033. qdf_nbuf_t nbuf)
  1034. {
  1035. uint8_t random_mac[QDF_MAC_ADDR_SIZE] = {0};
  1036. qdf_ether_header_t *eh =
  1037. (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1038. qdf_mem_copy(random_mac, &vdev->mld_mac_addr.raw[0], QDF_MAC_ADDR_SIZE);
  1039. random_mac[DP_MAC_LOCAL_ADMBIT_OFFSET] =
  1040. random_mac[DP_MAC_LOCAL_ADMBIT_OFFSET] |
  1041. DP_MAC_LOCAL_ADMBIT_MASK;
  1042. random_mac[DP_RANDOM_MAC_OFFSET] =
  1043. random_mac[DP_RANDOM_MAC_OFFSET] ^ DP_RANDOM_MAC_ID_BIT_MASK;
  1044. qdf_mem_copy(&eh->ether_shost[0], random_mac, QDF_MAC_ADDR_SIZE);
  1045. }
  1046. #ifdef QCA_SUPPORT_WDS_EXTENDED
  1047. static inline bool dp_rx_mlo_igmp_wds_ext_handler(struct dp_txrx_peer *peer)
  1048. {
  1049. return qdf_atomic_test_bit(WDS_EXT_PEER_INIT_BIT, &peer->wds_ext.init);
  1050. }
  1051. #else
  1052. static inline bool dp_rx_mlo_igmp_wds_ext_handler(struct dp_txrx_peer *peer)
  1053. {
  1054. return false;
  1055. }
  1056. #endif
  1057. bool dp_rx_mlo_igmp_handler(struct dp_soc *soc,
  1058. struct dp_vdev *vdev,
  1059. struct dp_txrx_peer *peer,
  1060. qdf_nbuf_t nbuf)
  1061. {
  1062. struct dp_vdev *mcast_primary_vdev = NULL;
  1063. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  1064. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  1065. uint8_t tid = qdf_nbuf_get_tid_val(nbuf);
  1066. struct cdp_tid_rx_stats *tid_stats = &peer->vdev->pdev->stats.
  1067. tid_stats.tid_rx_wbm_stats[0][tid];
  1068. if (!(qdf_nbuf_is_ipv4_igmp_pkt(nbuf) ||
  1069. qdf_nbuf_is_ipv6_igmp_pkt(nbuf)))
  1070. return false;
  1071. if (!peer->bss_peer) {
  1072. if (dp_rx_intrabss_mcbc_fwd(soc, peer, NULL, nbuf, tid_stats))
  1073. dp_rx_err("forwarding failed");
  1074. }
  1075. /*
  1076. * In the case of ME6, Backhaul WDS, NAWDS
  1077. * send the igmp pkt on the same link where it received,
  1078. * as these features will use peer based tcl metadata
  1079. */
  1080. qdf_nbuf_set_next(nbuf, NULL);
  1081. if (vdev->mcast_enhancement_en || be_vdev->mcast_primary ||
  1082. peer->nawds_enabled)
  1083. goto send_pkt;
  1084. if (qdf_unlikely(dp_rx_mlo_igmp_wds_ext_handler(peer)))
  1085. goto send_pkt;
  1086. mcast_primary_vdev = dp_mlo_get_mcast_primary_vdev(be_soc, be_vdev,
  1087. DP_MOD_ID_RX);
  1088. if (!mcast_primary_vdev) {
  1089. dp_rx_debug("Non mlo vdev");
  1090. goto send_pkt;
  1091. }
  1092. if (qdf_unlikely(vdev->wrap_vdev)) {
  1093. /* In the case of qwrap repeater send the original
  1094. * packet on the interface where it received,
  1095. * packet with dummy src on the mcast primary interface.
  1096. */
  1097. qdf_nbuf_t nbuf_copy;
  1098. nbuf_copy = qdf_nbuf_copy(nbuf);
  1099. if (qdf_likely(nbuf_copy))
  1100. dp_rx_deliver_to_stack(soc, vdev, peer, nbuf_copy,
  1101. NULL);
  1102. }
  1103. dp_rx_dummy_src_mac(vdev, nbuf);
  1104. dp_rx_deliver_to_stack(mcast_primary_vdev->pdev->soc,
  1105. mcast_primary_vdev,
  1106. peer,
  1107. nbuf,
  1108. NULL);
  1109. dp_vdev_unref_delete(mcast_primary_vdev->pdev->soc,
  1110. mcast_primary_vdev,
  1111. DP_MOD_ID_RX);
  1112. return true;
  1113. send_pkt:
  1114. dp_rx_deliver_to_stack(be_vdev->vdev.pdev->soc,
  1115. &be_vdev->vdev,
  1116. peer,
  1117. nbuf,
  1118. NULL);
  1119. return true;
  1120. }
  1121. #else
  1122. bool dp_rx_mlo_igmp_handler(struct dp_soc *soc,
  1123. struct dp_vdev *vdev,
  1124. struct dp_txrx_peer *peer,
  1125. qdf_nbuf_t nbuf)
  1126. {
  1127. return false;
  1128. }
  1129. #endif
  1130. #endif
  1131. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  1132. uint32_t dp_rx_nf_process(struct dp_intr *int_ctx,
  1133. hal_ring_handle_t hal_ring_hdl,
  1134. uint8_t reo_ring_num,
  1135. uint32_t quota)
  1136. {
  1137. struct dp_soc *soc = int_ctx->soc;
  1138. struct dp_srng *rx_ring = &soc->reo_dest_ring[reo_ring_num];
  1139. uint32_t work_done = 0;
  1140. if (dp_srng_get_near_full_level(soc, rx_ring) <
  1141. DP_SRNG_THRESH_NEAR_FULL)
  1142. return 0;
  1143. qdf_atomic_set(&rx_ring->near_full, 1);
  1144. work_done++;
  1145. return work_done;
  1146. }
  1147. #endif
  1148. #ifndef QCA_HOST_MODE_WIFI_DISABLED
  1149. #ifdef WLAN_FEATURE_11BE_MLO
  1150. /**
  1151. * dp_rx_intrabss_fwd_mlo_allow() - check if MLO forwarding is allowed
  1152. * @ta_peer: transmitter peer handle
  1153. * @da_peer: destination peer handle
  1154. *
  1155. * Return: true - MLO forwarding case, false: not
  1156. */
  1157. static inline bool
  1158. dp_rx_intrabss_fwd_mlo_allow(struct dp_txrx_peer *ta_peer,
  1159. struct dp_txrx_peer *da_peer)
  1160. {
  1161. /* one of TA/DA peer should belong to MLO connection peer,
  1162. * only MLD peer type is as expected
  1163. */
  1164. if (!IS_MLO_DP_MLD_TXRX_PEER(ta_peer) &&
  1165. !IS_MLO_DP_MLD_TXRX_PEER(da_peer))
  1166. return false;
  1167. /* TA peer and DA peer's vdev should be partner MLO vdevs */
  1168. if (dp_peer_find_mac_addr_cmp(&ta_peer->vdev->mld_mac_addr,
  1169. &da_peer->vdev->mld_mac_addr))
  1170. return false;
  1171. return true;
  1172. }
  1173. #else
  1174. static inline bool
  1175. dp_rx_intrabss_fwd_mlo_allow(struct dp_txrx_peer *ta_peer,
  1176. struct dp_txrx_peer *da_peer)
  1177. {
  1178. return false;
  1179. }
  1180. #endif
  1181. #ifdef INTRA_BSS_FWD_OFFLOAD
  1182. /**
  1183. * dp_rx_intrabss_ucast_check_be() - Check if intrabss is allowed
  1184. for unicast frame
  1185. * @soc: SOC handle
  1186. * @nbuf: RX packet buffer
  1187. * @ta_peer: transmitter DP peer handle
  1188. * @msdu_metadata: MSDU meta data info
  1189. * @p_tx_vdev_id: get vdev id for Intra-BSS TX
  1190. *
  1191. * Return: true - intrabss allowed
  1192. false - not allow
  1193. */
  1194. static bool
  1195. dp_rx_intrabss_ucast_check_be(qdf_nbuf_t nbuf,
  1196. struct dp_txrx_peer *ta_peer,
  1197. struct hal_rx_msdu_metadata *msdu_metadata,
  1198. struct dp_be_intrabss_params *params)
  1199. {
  1200. uint16_t da_peer_id;
  1201. struct dp_txrx_peer *da_peer;
  1202. dp_txrx_ref_handle txrx_ref_handle = NULL;
  1203. if (!qdf_nbuf_is_intra_bss(nbuf))
  1204. return false;
  1205. da_peer_id = dp_rx_peer_metadata_peer_id_get_be(
  1206. params->dest_soc,
  1207. msdu_metadata->da_idx);
  1208. da_peer = dp_txrx_peer_get_ref_by_id(params->dest_soc, da_peer_id,
  1209. &txrx_ref_handle, DP_MOD_ID_RX);
  1210. if (!da_peer)
  1211. return false;
  1212. params->tx_vdev_id = da_peer->vdev->vdev_id;
  1213. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX);
  1214. return true;
  1215. }
  1216. #else
  1217. #ifdef WLAN_MLO_MULTI_CHIP
  1218. static bool
  1219. dp_rx_intrabss_ucast_check_be(qdf_nbuf_t nbuf,
  1220. struct dp_txrx_peer *ta_peer,
  1221. struct hal_rx_msdu_metadata *msdu_metadata,
  1222. struct dp_be_intrabss_params *params)
  1223. {
  1224. uint16_t da_peer_id;
  1225. struct dp_txrx_peer *da_peer;
  1226. bool ret = false;
  1227. uint8_t dest_chip_id;
  1228. dp_txrx_ref_handle txrx_ref_handle = NULL;
  1229. struct dp_vdev_be *be_vdev =
  1230. dp_get_be_vdev_from_dp_vdev(ta_peer->vdev);
  1231. struct dp_soc_be *be_soc =
  1232. dp_get_be_soc_from_dp_soc(params->dest_soc);
  1233. if (!(qdf_nbuf_is_da_valid(nbuf) || qdf_nbuf_is_da_mcbc(nbuf)))
  1234. return false;
  1235. dest_chip_id = HAL_RX_DEST_CHIP_ID_GET(msdu_metadata);
  1236. qdf_assert_always(dest_chip_id <= (DP_MLO_MAX_DEST_CHIP_ID - 1));
  1237. da_peer_id = HAL_RX_PEER_ID_GET(msdu_metadata);
  1238. /* use dest chip id when TA is MLD peer and DA is legacy */
  1239. if (be_soc->mlo_enabled &&
  1240. ta_peer->mld_peer &&
  1241. !(da_peer_id & HAL_RX_DA_IDX_ML_PEER_MASK)) {
  1242. /* validate chip_id, get a ref, and re-assign soc */
  1243. params->dest_soc =
  1244. dp_mlo_get_soc_ref_by_chip_id(be_soc->ml_ctxt,
  1245. dest_chip_id);
  1246. if (!params->dest_soc)
  1247. return false;
  1248. da_peer = dp_txrx_peer_get_ref_by_id(params->dest_soc,
  1249. da_peer_id,
  1250. &txrx_ref_handle,
  1251. DP_MOD_ID_RX);
  1252. if (!da_peer)
  1253. return false;
  1254. } else {
  1255. da_peer = dp_txrx_peer_get_ref_by_id(params->dest_soc,
  1256. da_peer_id,
  1257. &txrx_ref_handle,
  1258. DP_MOD_ID_RX);
  1259. if (!da_peer)
  1260. return false;
  1261. params->dest_soc = da_peer->vdev->pdev->soc;
  1262. if (!params->dest_soc)
  1263. goto rel_da_peer;
  1264. }
  1265. params->tx_vdev_id = da_peer->vdev->vdev_id;
  1266. /* If the source or destination peer in the isolation
  1267. * list then dont forward instead push to bridge stack.
  1268. */
  1269. if (dp_get_peer_isolation(ta_peer) ||
  1270. dp_get_peer_isolation(da_peer)) {
  1271. ret = false;
  1272. goto rel_da_peer;
  1273. }
  1274. if (da_peer->bss_peer || (da_peer == ta_peer)) {
  1275. ret = false;
  1276. goto rel_da_peer;
  1277. }
  1278. /* Same vdev, support Inra-BSS */
  1279. if (da_peer->vdev == ta_peer->vdev) {
  1280. ret = true;
  1281. goto rel_da_peer;
  1282. }
  1283. /* MLO specific Intra-BSS check */
  1284. if (dp_rx_intrabss_fwd_mlo_allow(ta_peer, da_peer)) {
  1285. /* use dest chip id for legacy dest peer */
  1286. if (!(da_peer_id & HAL_RX_DA_IDX_ML_PEER_MASK)) {
  1287. if (!(be_vdev->partner_vdev_list[dest_chip_id][0] ==
  1288. params->tx_vdev_id) &&
  1289. !(be_vdev->partner_vdev_list[dest_chip_id][1] ==
  1290. params->tx_vdev_id)) {
  1291. /*dp_soc_unref_delete(soc);*/
  1292. goto rel_da_peer;
  1293. }
  1294. }
  1295. ret = true;
  1296. }
  1297. rel_da_peer:
  1298. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX);
  1299. return ret;
  1300. }
  1301. #else
  1302. static bool
  1303. dp_rx_intrabss_ucast_check_be(qdf_nbuf_t nbuf,
  1304. struct dp_txrx_peer *ta_peer,
  1305. struct hal_rx_msdu_metadata *msdu_metadata,
  1306. struct dp_be_intrabss_params *params)
  1307. {
  1308. uint16_t da_peer_id;
  1309. struct dp_txrx_peer *da_peer;
  1310. bool ret = false;
  1311. dp_txrx_ref_handle txrx_ref_handle = NULL;
  1312. if (!qdf_nbuf_is_da_valid(nbuf) || qdf_nbuf_is_da_mcbc(nbuf))
  1313. return false;
  1314. da_peer_id = dp_rx_peer_metadata_peer_id_get_be(
  1315. params->dest_soc,
  1316. msdu_metadata->da_idx);
  1317. da_peer = dp_txrx_peer_get_ref_by_id(params->dest_soc, da_peer_id,
  1318. &txrx_ref_handle, DP_MOD_ID_RX);
  1319. if (!da_peer)
  1320. return false;
  1321. params->tx_vdev_id = da_peer->vdev->vdev_id;
  1322. /* If the source or destination peer in the isolation
  1323. * list then dont forward instead push to bridge stack.
  1324. */
  1325. if (dp_get_peer_isolation(ta_peer) ||
  1326. dp_get_peer_isolation(da_peer))
  1327. goto rel_da_peer;
  1328. if (da_peer->bss_peer || da_peer == ta_peer)
  1329. goto rel_da_peer;
  1330. /* Same vdev, support Inra-BSS */
  1331. if (da_peer->vdev == ta_peer->vdev) {
  1332. ret = true;
  1333. goto rel_da_peer;
  1334. }
  1335. /* MLO specific Intra-BSS check */
  1336. if (dp_rx_intrabss_fwd_mlo_allow(ta_peer, da_peer)) {
  1337. ret = true;
  1338. goto rel_da_peer;
  1339. }
  1340. rel_da_peer:
  1341. dp_txrx_peer_unref_delete(txrx_ref_handle, DP_MOD_ID_RX);
  1342. return ret;
  1343. }
  1344. #endif /* WLAN_MLO_MULTI_CHIP */
  1345. #endif /* INTRA_BSS_FWD_OFFLOAD */
  1346. #if defined(QCA_MONITOR_2_0_SUPPORT) || defined(CONFIG_WORD_BASED_TLV)
  1347. void dp_rx_word_mask_subscribe_be(struct dp_soc *soc,
  1348. uint32_t *msg_word,
  1349. void *rx_filter)
  1350. {
  1351. struct htt_rx_ring_tlv_filter *tlv_filter =
  1352. (struct htt_rx_ring_tlv_filter *)rx_filter;
  1353. if (!msg_word || !tlv_filter)
  1354. return;
  1355. /* if word mask is zero, FW will set the default values */
  1356. if (!(tlv_filter->rx_mpdu_start_wmask > 0 &&
  1357. tlv_filter->rx_msdu_end_wmask > 0)) {
  1358. msg_word += 4;
  1359. *msg_word = 0;
  1360. goto config_mon;
  1361. }
  1362. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(*msg_word, 1);
  1363. /* word 14 */
  1364. msg_word += 3;
  1365. *msg_word = 0;
  1366. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(
  1367. *msg_word,
  1368. tlv_filter->rx_mpdu_start_wmask);
  1369. /* word 15 */
  1370. msg_word++;
  1371. *msg_word = 0;
  1372. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(
  1373. *msg_word,
  1374. tlv_filter->rx_msdu_end_wmask);
  1375. config_mon:
  1376. msg_word--;
  1377. dp_mon_rx_wmask_subscribe(soc, msg_word, tlv_filter);
  1378. }
  1379. #else
  1380. void dp_rx_word_mask_subscribe_be(struct dp_soc *soc,
  1381. uint32_t *msg_word,
  1382. void *rx_filter)
  1383. {
  1384. }
  1385. #endif
  1386. /*
  1387. * dp_rx_intrabss_handle_nawds_be() - Forward mcbc intrabss pkts in nawds case
  1388. * @soc: core txrx main context
  1389. * @ta_txrx_peer: source txrx_peer entry
  1390. * @nbuf_copy: nbuf that has to be intrabss forwarded
  1391. * @tid_stats: tid_stats structure
  1392. *
  1393. * Return: true if it is forwarded else false
  1394. */
  1395. bool
  1396. dp_rx_intrabss_handle_nawds_be(struct dp_soc *soc,
  1397. struct dp_txrx_peer *ta_txrx_peer,
  1398. qdf_nbuf_t nbuf_copy,
  1399. struct cdp_tid_rx_stats *tid_stats)
  1400. {
  1401. if (qdf_unlikely(ta_txrx_peer->vdev->nawds_enabled)) {
  1402. struct cdp_tx_exception_metadata tx_exc_metadata = {0};
  1403. uint16_t len = QDF_NBUF_CB_RX_PKT_LEN(nbuf_copy);
  1404. tx_exc_metadata.peer_id = ta_txrx_peer->peer_id;
  1405. tx_exc_metadata.is_intrabss_fwd = 1;
  1406. tx_exc_metadata.tid = HTT_TX_EXT_TID_INVALID;
  1407. if (dp_tx_send_exception((struct cdp_soc_t *)soc,
  1408. ta_txrx_peer->vdev->vdev_id,
  1409. nbuf_copy,
  1410. &tx_exc_metadata)) {
  1411. DP_PEER_PER_PKT_STATS_INC_PKT(ta_txrx_peer,
  1412. rx.intra_bss.fail, 1,
  1413. len);
  1414. tid_stats->fail_cnt[INTRABSS_DROP]++;
  1415. qdf_nbuf_free(nbuf_copy);
  1416. } else {
  1417. DP_PEER_PER_PKT_STATS_INC_PKT(ta_txrx_peer,
  1418. rx.intra_bss.pkts, 1,
  1419. len);
  1420. tid_stats->intrabss_cnt++;
  1421. }
  1422. return true;
  1423. }
  1424. return false;
  1425. }
  1426. /*
  1427. * dp_rx_intrabss_fwd_be() - API for intrabss fwd. For EAPOL
  1428. * pkt with DA not equal to vdev mac addr, fwd is not allowed.
  1429. * @soc: core txrx main context
  1430. * @ta_peer: source peer entry
  1431. * @rx_tlv_hdr: start address of rx tlvs
  1432. * @nbuf: nbuf that has to be intrabss forwarded
  1433. * @msdu_metadata: msdu metadata
  1434. *
  1435. * Return: true if it is forwarded else false
  1436. */
  1437. bool dp_rx_intrabss_fwd_be(struct dp_soc *soc, struct dp_txrx_peer *ta_peer,
  1438. uint8_t *rx_tlv_hdr, qdf_nbuf_t nbuf,
  1439. struct hal_rx_msdu_metadata msdu_metadata)
  1440. {
  1441. uint8_t tid = qdf_nbuf_get_tid_val(nbuf);
  1442. uint8_t ring_id = QDF_NBUF_CB_RX_CTX_ID(nbuf);
  1443. struct cdp_tid_rx_stats *tid_stats = &ta_peer->vdev->pdev->stats.
  1444. tid_stats.tid_rx_stats[ring_id][tid];
  1445. bool ret = false;
  1446. struct dp_be_intrabss_params params;
  1447. /* if it is a broadcast pkt (eg: ARP) and it is not its own
  1448. * source, then clone the pkt and send the cloned pkt for
  1449. * intra BSS forwarding and original pkt up the network stack
  1450. * Note: how do we handle multicast pkts. do we forward
  1451. * all multicast pkts as is or let a higher layer module
  1452. * like igmpsnoop decide whether to forward or not with
  1453. * Mcast enhancement.
  1454. */
  1455. if (qdf_nbuf_is_da_mcbc(nbuf) && !ta_peer->bss_peer) {
  1456. return dp_rx_intrabss_mcbc_fwd(soc, ta_peer, rx_tlv_hdr,
  1457. nbuf, tid_stats);
  1458. }
  1459. if (dp_rx_intrabss_eapol_drop_check(soc, ta_peer, rx_tlv_hdr,
  1460. nbuf))
  1461. return true;
  1462. params.dest_soc = soc;
  1463. if (dp_rx_intrabss_ucast_check_be(nbuf, ta_peer,
  1464. &msdu_metadata, &params)) {
  1465. ret = dp_rx_intrabss_ucast_fwd(params.dest_soc, ta_peer,
  1466. params.tx_vdev_id,
  1467. rx_tlv_hdr, nbuf, tid_stats);
  1468. }
  1469. return ret;
  1470. }
  1471. #endif
  1472. bool dp_rx_chain_msdus_be(struct dp_soc *soc, qdf_nbuf_t nbuf,
  1473. uint8_t *rx_tlv_hdr, uint8_t mac_id)
  1474. {
  1475. bool mpdu_done = false;
  1476. qdf_nbuf_t curr_nbuf = NULL;
  1477. qdf_nbuf_t tmp_nbuf = NULL;
  1478. struct dp_pdev *dp_pdev = dp_get_pdev_for_lmac_id(soc, mac_id);
  1479. if (!dp_pdev) {
  1480. dp_rx_debug("%pK: pdev is null for mac_id = %d", soc, mac_id);
  1481. return mpdu_done;
  1482. }
  1483. /* if invalid peer SG list has max values free the buffers in list
  1484. * and treat current buffer as start of list
  1485. *
  1486. * current logic to detect the last buffer from attn_tlv is not reliable
  1487. * in OFDMA UL scenario hence add max buffers check to avoid list pile
  1488. * up
  1489. */
  1490. if (!dp_pdev->first_nbuf ||
  1491. (dp_pdev->invalid_peer_head_msdu &&
  1492. QDF_NBUF_CB_RX_NUM_ELEMENTS_IN_LIST
  1493. (dp_pdev->invalid_peer_head_msdu) >= DP_MAX_INVALID_BUFFERS)) {
  1494. qdf_nbuf_set_rx_chfrag_start(nbuf, 1);
  1495. dp_pdev->first_nbuf = true;
  1496. /* If the new nbuf received is the first msdu of the
  1497. * amsdu and there are msdus in the invalid peer msdu
  1498. * list, then let us free all the msdus of the invalid
  1499. * peer msdu list.
  1500. * This scenario can happen when we start receiving
  1501. * new a-msdu even before the previous a-msdu is completely
  1502. * received.
  1503. */
  1504. curr_nbuf = dp_pdev->invalid_peer_head_msdu;
  1505. while (curr_nbuf) {
  1506. tmp_nbuf = curr_nbuf->next;
  1507. dp_rx_nbuf_free(curr_nbuf);
  1508. curr_nbuf = tmp_nbuf;
  1509. }
  1510. dp_pdev->invalid_peer_head_msdu = NULL;
  1511. dp_pdev->invalid_peer_tail_msdu = NULL;
  1512. dp_monitor_get_mpdu_status(dp_pdev, soc, rx_tlv_hdr);
  1513. }
  1514. if (qdf_nbuf_is_rx_chfrag_end(nbuf) &&
  1515. hal_rx_attn_msdu_done_get(soc->hal_soc, rx_tlv_hdr)) {
  1516. qdf_assert_always(dp_pdev->first_nbuf);
  1517. dp_pdev->first_nbuf = false;
  1518. mpdu_done = true;
  1519. }
  1520. /*
  1521. * For MCL, invalid_peer_head_msdu and invalid_peer_tail_msdu
  1522. * should be NULL here, add the checking for debugging purpose
  1523. * in case some corner case.
  1524. */
  1525. DP_PDEV_INVALID_PEER_MSDU_CHECK(dp_pdev->invalid_peer_head_msdu,
  1526. dp_pdev->invalid_peer_tail_msdu);
  1527. DP_RX_LIST_APPEND(dp_pdev->invalid_peer_head_msdu,
  1528. dp_pdev->invalid_peer_tail_msdu,
  1529. nbuf);
  1530. return mpdu_done;
  1531. }