htt_stats.h 323 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * 8 bit htt_peer_ax_ofdma_stats_tlv
  137. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  138. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  139. * [Bit 16] If this bit is set, reset per peer stats
  140. * of corresponding tlv indicated by config
  141. * param 1.
  142. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  143. * used to get this bit position.
  144. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  145. * indicates that FW supports per peer HTT
  146. * stats reset.
  147. * [Bit31 : Bit17] reserved
  148. * RESP MSG:
  149. * - htt_peer_stats_t
  150. */
  151. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  152. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  153. * PARAMS:
  154. * - No Params
  155. * RESP MSG:
  156. * - htt_tx_pdev_selfgen_stats_t
  157. */
  158. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  159. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  160. * PARAMS:
  161. * - config_param0: [Bit31: Bit0] HWQ mask
  162. * RESP MSG:
  163. * - htt_tx_hwq_mu_mimo_stats_t
  164. */
  165. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  166. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  167. * PARAMS:
  168. * - config_param0:
  169. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  170. * [Bit31: Bit16] reserved
  171. * RESP MSG:
  172. * - htt_ring_if_stats_t
  173. */
  174. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  175. /** HTT_DBG_EXT_STATS_SRNG_INFO
  176. * PARAMS:
  177. * - config_param0:
  178. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  179. * [Bit31: Bit16] reserved
  180. * - No Params
  181. * RESP MSG:
  182. * - htt_sring_stats_t
  183. */
  184. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  185. /** HTT_DBG_EXT_STATS_SFM_INFO
  186. * PARAMS:
  187. * - No Params
  188. * RESP MSG:
  189. * - htt_sfm_stats_t
  190. */
  191. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  192. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  193. * PARAMS:
  194. * - No Params
  195. * RESP MSG:
  196. * - htt_tx_pdev_mu_mimo_stats_t
  197. */
  198. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  199. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  200. * PARAMS:
  201. * - config_param0:
  202. * [Bit7 : Bit0] vdev_id:8
  203. * note:0xFF to get all active peers based on pdev_mask.
  204. * [Bit31 : Bit8] rsvd:24
  205. * RESP MSG:
  206. * - htt_active_peer_details_list_t
  207. */
  208. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  209. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  210. * PARAMS:
  211. * - config_param0:
  212. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  213. * Set bit0 to 1 to read 1sec interval histogram.
  214. * [Bit1] - 100ms interval histogram
  215. * [Bit3] - Cumulative CCA stats
  216. * RESP MSG:
  217. * - htt_pdev_cca_stats_t
  218. */
  219. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  220. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  221. * PARAMS:
  222. * - config_param0:
  223. * No params
  224. * RESP MSG:
  225. * - htt_pdev_twt_sessions_stats_t
  226. */
  227. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  228. /** HTT_DBG_EXT_STATS_REO_CNTS
  229. * PARAMS:
  230. * - config_param0:
  231. * No params
  232. * RESP MSG:
  233. * - htt_soc_reo_resource_stats_t
  234. */
  235. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  236. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  237. * PARAMS:
  238. * - config_param0:
  239. * [Bit0] vdev_id_set:1
  240. * set to 1 if vdev_id is set and vdev stats are requested.
  241. * set to 0 if pdev_stats sounding stats are requested.
  242. * [Bit8 : Bit1] vdev_id:8
  243. * note:0xFF to get all active vdevs based on pdev_mask.
  244. * [Bit31 : Bit9] rsvd:22
  245. *
  246. * RESP MSG:
  247. * - htt_tx_sounding_stats_t
  248. */
  249. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  250. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  251. * PARAMS:
  252. * - config_param0:
  253. * No params
  254. * RESP MSG:
  255. * - htt_pdev_obss_pd_stats_t
  256. */
  257. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  258. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  259. * PARAMS:
  260. * - config_param0:
  261. * No params
  262. * RESP MSG:
  263. * - htt_stats_ring_backpressure_stats_t
  264. */
  265. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  266. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  267. * PARAMS:
  268. *
  269. * RESP MSG:
  270. * - htt_soc_latency_prof_t
  271. */
  272. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  273. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  274. * PARAMS:
  275. * - No Params
  276. * RESP MSG:
  277. * - htt_rx_pdev_ul_trig_stats_t
  278. */
  279. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  280. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  281. * PARAMS:
  282. * - No Params
  283. * RESP MSG:
  284. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  285. */
  286. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  287. /** HTT_DBG_EXT_STATS_FSE_RX
  288. * PARAMS:
  289. * - No Params
  290. * RESP MSG:
  291. * - htt_rx_fse_stats_t
  292. */
  293. HTT_DBG_EXT_STATS_FSE_RX = 28,
  294. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  295. * PARAMS:
  296. * - config_param0: [Bit0] : [1] for mac_addr based request
  297. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  298. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  299. * RESP MSG:
  300. * - htt_ctrl_path_txrx_stats_t
  301. */
  302. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  303. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  304. * PARAMS:
  305. * - No Params
  306. * RESP MSG:
  307. * - htt_rx_pdev_rate_ext_stats_t
  308. */
  309. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  310. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  311. * PARAMS:
  312. * - No Params
  313. * RESP MSG:
  314. * - htt_tx_pdev_txbf_rate_stats_t
  315. */
  316. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  317. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  318. */
  319. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  320. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  321. * PARAMS:
  322. * - No Params
  323. * RESP MSG:
  324. * - htt_sta_11ax_ul_stats
  325. */
  326. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  327. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  328. * PARAMS:
  329. * - config_param0:
  330. * [Bit7 : Bit0] vdev_id:8
  331. * [Bit31 : Bit8] rsvd:24
  332. * RESP MSG:
  333. * -
  334. */
  335. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  336. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  337. * PARAMS:
  338. * - No Params
  339. * RESP MSG:
  340. * - htt_pktlog_and_htt_ring_stats_t
  341. */
  342. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  343. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  344. * PARAMS:
  345. *
  346. * RESP MSG:
  347. * - htt_dlpager_stats_t
  348. */
  349. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  350. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  351. * PARAMS:
  352. * - No Params
  353. * RESP MSG:
  354. * - htt_phy_counters_and_phy_stats_t
  355. */
  356. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  357. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  358. * PARAMS:
  359. * - No Params
  360. * RESP MSG:
  361. * - htt_vdevs_txrx_stats_t
  362. */
  363. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  364. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  365. /** HTT_DBG_EXT_PDEV_PER_STATS
  366. * PARAMS:
  367. * - No Params
  368. * RESP MSG:
  369. * - htt_tx_pdev_per_stats_t
  370. */
  371. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  372. HTT_DBG_EXT_AST_ENTRIES = 41,
  373. /** HTT_DBG_EXT_RX_RING_STATS
  374. * PARAMS:
  375. * - No Params
  376. * RESP MSG:
  377. * - htt_rx_fw_ring_stats_tlv_v
  378. */
  379. HTT_DBG_EXT_RX_RING_STATS = 42,
  380. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  381. * PARAMS:
  382. * - No params
  383. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  384. * - HTT_STRM_GEN_MPDUS_STATS:
  385. * htt_stats_strm_gen_mpdus_tlv_t
  386. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  387. * htt_stats_strm_gen_mpdus_details_tlv_t
  388. */
  389. HTT_STRM_GEN_MPDUS_STATS = 43,
  390. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  391. /** HTT_DBG_SOC_ERROR_STATS
  392. * PARAMS:
  393. * - No Params
  394. * RESP MSG:
  395. * - htt_dmac_reset_stats_tlv
  396. */
  397. HTT_DBG_SOC_ERROR_STATS = 45,
  398. /** HTT_DBG_PDEV_PUNCTURE_STATS
  399. * PARAMS:
  400. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  401. * the stats to upload
  402. * RESP MSG:
  403. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  404. */
  405. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  406. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  407. * PARAMS:
  408. * - param 0:
  409. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  410. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  411. * this bit is set
  412. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  413. * RESP MSG:
  414. * - htt_ml_peer_stats_t
  415. */
  416. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  417. /** HTT_DBG_ODD_MANDATORY_STATS
  418. * params:
  419. * None
  420. * Response MSG:
  421. * htt_odd_mandatory_pdev_stats_tlv
  422. */
  423. HTT_DBG_ODD_MANDATORY_STATS = 48,
  424. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  425. * PARAMS:
  426. * - No Params
  427. * RESP MSG:
  428. * - htt_pdev_sched_algo_ofdma_stats_tlv
  429. */
  430. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  431. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  432. * params:
  433. * None
  434. * Response MSG:
  435. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  436. */
  437. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  438. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  439. * params:
  440. * None
  441. * Response MSG:
  442. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  443. */
  444. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  445. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  446. * params:
  447. * None
  448. * Response MSG:
  449. * htt_latency_prof_cal_stats_tlv
  450. */
  451. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  452. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  453. * PARAMS:
  454. * - No Params
  455. * RESP MSG:
  456. * - htt_pdev_bw_mgr_stats_t
  457. */
  458. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  459. /** HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS
  460. * PARAMS:
  461. * - No Params
  462. * RESP MSG:
  463. * - htt_pdev_mbssid_ctrl_frame_stats
  464. */
  465. HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS = 54,
  466. /* keep this last */
  467. HTT_DBG_NUM_EXT_STATS = 256,
  468. };
  469. /*
  470. * Macros to get/set the bit field in config param[3] that indicates to
  471. * clear corresponding per peer stats specified by config param 1
  472. */
  473. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  474. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  475. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  476. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  477. HTT_DBG_EXT_PEER_STATS_RESET_S)
  478. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  479. do { \
  480. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  481. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  482. } while (0)
  483. #define HTT_STATS_SUBTYPE_MAX 16
  484. /* htt_mu_stats_upload_t
  485. * Enumerations for specifying whether to upload all MU stats in response to
  486. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  487. */
  488. typedef enum {
  489. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  490. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  491. * (note: included OFDMA stats are limited to 11ax)
  492. */
  493. HTT_UPLOAD_MU_STATS,
  494. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  495. HTT_UPLOAD_MU_MIMO_STATS,
  496. /* HTT_UPLOAD_MU_OFDMA_STATS:
  497. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  498. */
  499. HTT_UPLOAD_MU_OFDMA_STATS,
  500. HTT_UPLOAD_DL_MU_MIMO_STATS,
  501. HTT_UPLOAD_UL_MU_MIMO_STATS,
  502. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  503. * upload DL MU-OFDMA stats (note: 11ax only stats)
  504. */
  505. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  506. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  507. * upload UL MU-OFDMA stats (note: 11ax only stats)
  508. */
  509. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  510. /*
  511. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  512. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  513. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  514. */
  515. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  516. /*
  517. * Upload BE DL MU-OFDMA
  518. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  519. */
  520. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  521. /*
  522. * Upload BE UL MU-OFDMA
  523. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  524. */
  525. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  526. } htt_mu_stats_upload_t;
  527. /* htt_tx_rate_stats_upload_t
  528. * Enumerations for specifying which stats to upload in response to
  529. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  530. */
  531. typedef enum {
  532. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  533. *
  534. * TLV: htt_tx_pdev_rate_stats_tlv
  535. */
  536. HTT_TX_RATE_STATS_DEFAULT,
  537. /*
  538. * Upload 11be OFDMA TX stats
  539. *
  540. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  541. */
  542. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  543. } htt_tx_rate_stats_upload_t;
  544. /* htt_rx_ul_trigger_stats_upload_t
  545. * Enumerations for specifying which stats to upload in response to
  546. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  547. */
  548. typedef enum {
  549. /* Upload 11ax UL OFDMA RX Trigger stats
  550. *
  551. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  552. */
  553. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  554. /*
  555. * Upload 11be UL OFDMA RX Trigger stats
  556. *
  557. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  558. */
  559. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  560. } htt_rx_ul_trigger_stats_upload_t;
  561. /*
  562. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  563. * provided by the host as one of the config param elements in
  564. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  565. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  566. */
  567. typedef enum {
  568. /*
  569. * Upload 11ax UL MUMIMO RX Trigger stats
  570. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  571. */
  572. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  573. /*
  574. * Upload 11be UL MUMIMO RX Trigger stats
  575. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  576. */
  577. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  578. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  579. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  580. * Enumerations for specifying which stats to upload in response to
  581. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  582. */
  583. typedef enum {
  584. /* upload 11ax TXBF OFDMA stats
  585. *
  586. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  587. */
  588. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  589. /*
  590. * Upload 11be TXBF OFDMA stats
  591. *
  592. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  593. */
  594. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  595. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  596. /* htt_tx_pdev_puncture_stats_upload_t
  597. * Enumerations for specifying which stats to upload in response to
  598. * HTT_DBG_PDEV_PUNCTURE_STATS.
  599. */
  600. typedef enum {
  601. /* upload puncture stats for all supported modes, both TX and RX */
  602. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  603. /* upload puncture stats for all supported TX modes */
  604. HTT_UPLOAD_PUNCTURE_STATS_TX,
  605. /* upload puncture stats for all supported RX modes */
  606. HTT_UPLOAD_PUNCTURE_STATS_RX,
  607. } htt_tx_pdev_puncture_stats_upload_t;
  608. #define HTT_STATS_MAX_STRING_SZ32 4
  609. #define HTT_STATS_MACID_INVALID 0xff
  610. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  611. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  612. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  613. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  614. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  615. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  616. typedef enum {
  617. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  618. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  619. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  620. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  621. } htt_tx_pdev_underrun_enum;
  622. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  623. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  624. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  625. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  626. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  627. * DEPRECATED - num sched tx mode max is 8
  628. */
  629. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  630. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  631. #define HTT_RX_STATS_REFILL_MAX_RING 4
  632. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  633. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  634. /* Bytes stored in little endian order */
  635. /* Length should be multiple of DWORD */
  636. typedef struct {
  637. htt_tlv_hdr_t tlv_hdr;
  638. A_UINT32 data[1]; /* Can be variable length */
  639. } htt_stats_string_tlv;
  640. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  641. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  642. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  643. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  644. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  645. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  646. do { \
  647. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  648. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  649. } while (0)
  650. /* == TX PDEV STATS == */
  651. typedef struct {
  652. htt_tlv_hdr_t tlv_hdr;
  653. /**
  654. * BIT [ 7 : 0] :- mac_id
  655. * BIT [31 : 8] :- reserved
  656. */
  657. A_UINT32 mac_id__word;
  658. /** Num PPDUs queued to HW */
  659. A_UINT32 hw_queued;
  660. /** Num PPDUs reaped from HW */
  661. A_UINT32 hw_reaped;
  662. /** Num underruns */
  663. A_UINT32 underrun;
  664. /** Num HW Paused counter */
  665. A_UINT32 hw_paused;
  666. /** Num HW flush counter */
  667. A_UINT32 hw_flush;
  668. /** Num HW filtered counter */
  669. A_UINT32 hw_filt;
  670. /** Num PPDUs cleaned up in TX abort */
  671. A_UINT32 tx_abort;
  672. /** Num MPDUs requeued by SW */
  673. A_UINT32 mpdu_requed;
  674. /** excessive retries */
  675. A_UINT32 tx_xretry;
  676. /** Last used data hw rate code */
  677. A_UINT32 data_rc;
  678. /** frames dropped due to excessive SW retries */
  679. A_UINT32 mpdu_dropped_xretry;
  680. /** illegal rate phy errors */
  681. A_UINT32 illgl_rate_phy_err;
  682. /** wal pdev continuous xretry */
  683. A_UINT32 cont_xretry;
  684. /** wal pdev tx timeout */
  685. A_UINT32 tx_timeout;
  686. /** wal pdev resets */
  687. A_UINT32 pdev_resets;
  688. /** PHY/BB underrun */
  689. A_UINT32 phy_underrun;
  690. /** MPDU is more than txop limit */
  691. A_UINT32 txop_ovf;
  692. /** Number of Sequences posted */
  693. A_UINT32 seq_posted;
  694. /** Number of Sequences failed queueing */
  695. A_UINT32 seq_failed_queueing;
  696. /** Number of Sequences completed */
  697. A_UINT32 seq_completed;
  698. /** Number of Sequences restarted */
  699. A_UINT32 seq_restarted;
  700. /** Number of MU Sequences posted */
  701. A_UINT32 mu_seq_posted;
  702. /** Number of time HW ring is paused between seq switch within ISR */
  703. A_UINT32 seq_switch_hw_paused;
  704. /** Number of times seq continuation in DSR */
  705. A_UINT32 next_seq_posted_dsr;
  706. /** Number of times seq continuation in ISR */
  707. A_UINT32 seq_posted_isr;
  708. /** Number of seq_ctrl cached. */
  709. A_UINT32 seq_ctrl_cached;
  710. /** Number of MPDUs successfully transmitted */
  711. A_UINT32 mpdu_count_tqm;
  712. /** Number of MSDUs successfully transmitted */
  713. A_UINT32 msdu_count_tqm;
  714. /** Number of MPDUs dropped */
  715. A_UINT32 mpdu_removed_tqm;
  716. /** Number of MSDUs dropped */
  717. A_UINT32 msdu_removed_tqm;
  718. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  719. A_UINT32 mpdus_sw_flush;
  720. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  721. A_UINT32 mpdus_hw_filter;
  722. /**
  723. * Num MPDUs truncated by PDG
  724. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  725. */
  726. A_UINT32 mpdus_truncated;
  727. /** Num MPDUs that was tried but didn't receive ACK or BA */
  728. A_UINT32 mpdus_ack_failed;
  729. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  730. A_UINT32 mpdus_expired;
  731. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  732. A_UINT32 mpdus_seq_hw_retry;
  733. /** Num of TQM acked cmds processed */
  734. A_UINT32 ack_tlv_proc;
  735. /** coex_abort_mpdu_cnt valid */
  736. A_UINT32 coex_abort_mpdu_cnt_valid;
  737. /** coex_abort_mpdu_cnt from TX FES stats */
  738. A_UINT32 coex_abort_mpdu_cnt;
  739. /**
  740. * Number of total PPDUs
  741. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  742. */
  743. A_UINT32 num_total_ppdus_tried_ota;
  744. /** Number of data PPDUs tried over the air (OTA) */
  745. A_UINT32 num_data_ppdus_tried_ota;
  746. /** Num Local control/mgmt frames (MSDUs) queued */
  747. A_UINT32 local_ctrl_mgmt_enqued;
  748. /**
  749. * Num Local control/mgmt frames (MSDUs) done
  750. * It includes all local ctrl/mgmt completions
  751. * (acked, no ack, flush, TTL, etc)
  752. */
  753. A_UINT32 local_ctrl_mgmt_freed;
  754. /** Num Local data frames (MSDUs) queued */
  755. A_UINT32 local_data_enqued;
  756. /**
  757. * Num Local data frames (MSDUs) done
  758. * It includes all local data completions
  759. * (acked, no ack, flush, TTL, etc)
  760. */
  761. A_UINT32 local_data_freed;
  762. /** Num MPDUs tried by SW */
  763. A_UINT32 mpdu_tried;
  764. /** Num of waiting seq posted in ISR completion handler */
  765. A_UINT32 isr_wait_seq_posted;
  766. A_UINT32 tx_active_dur_us_low;
  767. A_UINT32 tx_active_dur_us_high;
  768. /** Number of MPDUs dropped after max retries */
  769. A_UINT32 remove_mpdus_max_retries;
  770. /** Num HTT cookies dispatched */
  771. A_UINT32 comp_delivered;
  772. /** successful ppdu transmissions */
  773. A_UINT32 ppdu_ok;
  774. /** Scheduler self triggers */
  775. A_UINT32 self_triggers;
  776. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  777. A_UINT32 tx_time_dur_data;
  778. /** Num of times sequence terminated due to ppdu duration < burst limit */
  779. A_UINT32 seq_qdepth_repost_stop;
  780. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  781. A_UINT32 mu_seq_min_msdu_repost_stop;
  782. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  783. A_UINT32 seq_min_msdu_repost_stop;
  784. /** Num of times sequence terminated due to no TXOP available */
  785. A_UINT32 seq_txop_repost_stop;
  786. /** Num of times the next sequence got cancelled */
  787. A_UINT32 next_seq_cancel;
  788. /** Num of times fes offset was misaligned */
  789. A_UINT32 fes_offsets_err_cnt;
  790. /** Num of times peer denylisted for MU-MIMO transmission */
  791. A_UINT32 num_mu_peer_blacklisted;
  792. /** Num of times mu_ofdma seq posted */
  793. A_UINT32 mu_ofdma_seq_posted;
  794. /** Num of times UL MU MIMO seq posted */
  795. A_UINT32 ul_mumimo_seq_posted;
  796. /** Num of times UL OFDMA seq posted */
  797. A_UINT32 ul_ofdma_seq_posted;
  798. /** Num of times Thermal module suspended scheduler */
  799. A_UINT32 thermal_suspend_cnt;
  800. /** Num of times DFS module suspended scheduler */
  801. A_UINT32 dfs_suspend_cnt;
  802. /** Num of times TX abort module suspended scheduler */
  803. A_UINT32 tx_abort_suspend_cnt;
  804. /**
  805. * This field is a target-specific bit mask of suspended PPDU tx queues.
  806. * Since the bit mask definition is different for different targets,
  807. * this field is not meant for general use, but rather for debugging use.
  808. */
  809. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  810. /**
  811. * Last SCHEDULER suspend reason
  812. * 1 -> Thermal Module
  813. * 2 -> DFS Module
  814. * 3 -> Tx Abort Module
  815. */
  816. A_UINT32 last_suspend_reason;
  817. /** Num of dynamic mimo ps dlmumimo sequences posted */
  818. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  819. /** Num of times su bf sequences are denylisted */
  820. A_UINT32 num_su_txbf_denylisted;
  821. /** pdev uptime in microseconds **/
  822. A_UINT32 pdev_up_time_us_low;
  823. A_UINT32 pdev_up_time_us_high;
  824. } htt_tx_pdev_stats_cmn_tlv;
  825. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  826. /* NOTE: Variable length TLV, use length spec to infer array size */
  827. typedef struct {
  828. htt_tlv_hdr_t tlv_hdr;
  829. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  830. } htt_tx_pdev_stats_urrn_tlv_v;
  831. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  832. /* NOTE: Variable length TLV, use length spec to infer array size */
  833. typedef struct {
  834. htt_tlv_hdr_t tlv_hdr;
  835. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  836. } htt_tx_pdev_stats_flush_tlv_v;
  837. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  838. /* NOTE: Variable length TLV, use length spec to infer array size */
  839. typedef struct {
  840. htt_tlv_hdr_t tlv_hdr;
  841. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  842. } htt_tx_pdev_stats_sifs_tlv_v;
  843. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  844. /* NOTE: Variable length TLV, use length spec to infer array size */
  845. typedef struct {
  846. htt_tlv_hdr_t tlv_hdr;
  847. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  848. } htt_tx_pdev_stats_phy_err_tlv_v;
  849. /*
  850. * Each array in the below struct has 16 elements, to cover the 16 possible
  851. * values for the CW and AIFS parameters. Each element within the array
  852. * stores the counter indicating how many transmissions have occurred with
  853. * that particular value for the MU EDCA parameter in question.
  854. */
  855. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  856. typedef struct { /* DEPRECATED */
  857. htt_tlv_hdr_t tlv_hdr;
  858. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  859. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  860. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  861. } htt_tx_pdev_muedca_params_stats_tlv_v;
  862. typedef struct {
  863. htt_tlv_hdr_t tlv_hdr;
  864. A_UINT32 relaxed_mu_edca[HTT_NUM_AC_WMM];
  865. A_UINT32 mumimo_aggressive_mu_edca[HTT_NUM_AC_WMM];
  866. A_UINT32 mumimo_relaxed_mu_edca[HTT_NUM_AC_WMM];
  867. A_UINT32 muofdma_aggressive_mu_edca[HTT_NUM_AC_WMM];
  868. A_UINT32 muofdma_relaxed_mu_edca[HTT_NUM_AC_WMM];
  869. A_UINT32 latency_mu_edca[HTT_NUM_AC_WMM];
  870. A_UINT32 psd_boost_mu_edca[HTT_NUM_AC_WMM];
  871. } htt_tx_pdev_mu_edca_params_stats_tlv_v;
  872. typedef struct {
  873. htt_tlv_hdr_t tlv_hdr;
  874. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  875. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  876. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  877. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  878. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  879. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  880. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  881. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  882. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  883. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  884. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  885. /* NOTE: Variable length TLV, use length spec to infer array size */
  886. typedef struct {
  887. htt_tlv_hdr_t tlv_hdr;
  888. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  889. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  890. typedef struct {
  891. htt_tlv_hdr_t tlv_hdr;
  892. A_UINT32 num_data_ppdus_legacy_su;
  893. A_UINT32 num_data_ppdus_ac_su;
  894. A_UINT32 num_data_ppdus_ax_su;
  895. A_UINT32 num_data_ppdus_ac_su_txbf;
  896. A_UINT32 num_data_ppdus_ax_su_txbf;
  897. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  898. typedef enum {
  899. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  900. HTT_TX_WAL_ISR_SCHED_FILTER,
  901. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  902. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  903. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  904. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  905. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  906. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  907. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  908. } htt_tx_wal_tx_isr_sched_status;
  909. /* [0]- nr4 , [1]- nr8 */
  910. #define HTT_STATS_NUM_NR_BINS 2
  911. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  912. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  913. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  914. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  915. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  916. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  917. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  918. typedef enum {
  919. HTT_STATS_HWMODE_AC = 0,
  920. HTT_STATS_HWMODE_AX = 1,
  921. HTT_STATS_HWMODE_BE = 2,
  922. } htt_stats_hw_mode;
  923. typedef struct {
  924. htt_tlv_hdr_t tlv_hdr;
  925. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  926. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  927. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  928. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  929. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  930. } htt_pdev_mu_ppdu_dist_tlv_v;
  931. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  932. /* NOTE: Variable length TLV, use length spec to infer array size .
  933. *
  934. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  935. * The tries here is the count of the MPDUS within a PPDU that the
  936. * HW had attempted to transmit on air, for the HWSCH Schedule
  937. * command submitted by FW.It is not the retry attempts.
  938. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  939. * 10 bins in this histogram. They are defined in FW using the
  940. * following macros
  941. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  942. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  943. *
  944. */
  945. typedef struct {
  946. htt_tlv_hdr_t tlv_hdr;
  947. A_UINT32 hist_bin_size;
  948. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  949. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  950. typedef struct {
  951. htt_tlv_hdr_t tlv_hdr;
  952. /* Num MGMT MPDU transmitted by the target */
  953. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  954. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  955. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  956. * TLV_TAGS:
  957. * - HTT_STATS_TX_PDEV_CMN_TAG
  958. * - HTT_STATS_TX_PDEV_URRN_TAG
  959. * - HTT_STATS_TX_PDEV_SIFS_TAG
  960. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  961. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  962. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  963. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  964. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  965. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  966. * - HTT_STATS_MU_PPDU_DIST_TAG
  967. */
  968. /* NOTE:
  969. * This structure is for documentation, and cannot be safely used directly.
  970. * Instead, use the constituent TLV structures to fill/parse.
  971. */
  972. typedef struct _htt_tx_pdev_stats {
  973. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  974. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  975. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  976. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  977. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  978. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  979. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  980. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  981. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  982. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  983. } htt_tx_pdev_stats_t;
  984. /* == SOC ERROR STATS == */
  985. /* =============== PDEV ERROR STATS ============== */
  986. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  987. typedef struct {
  988. htt_tlv_hdr_t tlv_hdr;
  989. /* Stored as little endian */
  990. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  991. A_UINT32 mask;
  992. A_UINT32 count;
  993. } htt_hw_stats_intr_misc_tlv;
  994. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  995. typedef struct {
  996. htt_tlv_hdr_t tlv_hdr;
  997. /* Stored as little endian */
  998. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  999. A_UINT32 count;
  1000. } htt_hw_stats_wd_timeout_tlv;
  1001. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  1002. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  1003. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  1004. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  1005. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  1006. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  1007. do { \
  1008. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  1009. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  1010. } while (0)
  1011. typedef struct {
  1012. htt_tlv_hdr_t tlv_hdr;
  1013. /* BIT [ 7 : 0] :- mac_id
  1014. * BIT [31 : 8] :- reserved
  1015. */
  1016. A_UINT32 mac_id__word;
  1017. A_UINT32 tx_abort;
  1018. A_UINT32 tx_abort_fail_count;
  1019. A_UINT32 rx_abort;
  1020. A_UINT32 rx_abort_fail_count;
  1021. A_UINT32 warm_reset;
  1022. A_UINT32 cold_reset;
  1023. A_UINT32 tx_flush;
  1024. A_UINT32 tx_glb_reset;
  1025. A_UINT32 tx_txq_reset;
  1026. A_UINT32 rx_timeout_reset;
  1027. A_UINT32 mac_cold_reset_restore_cal;
  1028. A_UINT32 mac_cold_reset;
  1029. A_UINT32 mac_warm_reset;
  1030. A_UINT32 mac_only_reset;
  1031. A_UINT32 phy_warm_reset;
  1032. A_UINT32 phy_warm_reset_ucode_trig;
  1033. A_UINT32 mac_warm_reset_restore_cal;
  1034. A_UINT32 mac_sfm_reset;
  1035. A_UINT32 phy_warm_reset_m3_ssr;
  1036. A_UINT32 phy_warm_reset_reason_phy_m3;
  1037. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1038. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1039. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1040. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1041. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1042. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1043. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1044. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1045. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1046. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1047. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1048. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1049. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1050. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1051. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1052. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1053. A_UINT32 fw_rx_rings_reset;
  1054. /**
  1055. * Num of iterations rx leak prevention successfully done.
  1056. */
  1057. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1058. /**
  1059. * Num of rx descs successfully saved by rx leak prevention.
  1060. */
  1061. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1062. /*
  1063. * Stats to debug reason Rx leak prevention
  1064. * was not required to be kicked in.
  1065. */
  1066. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1067. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1068. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1069. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1070. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1071. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1072. A_UINT32 rx_dest_drain_prerequisite_invld;
  1073. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1074. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1075. } htt_hw_stats_pdev_errs_tlv;
  1076. typedef struct {
  1077. htt_tlv_hdr_t tlv_hdr;
  1078. /* BIT [ 7 : 0] :- mac_id
  1079. * BIT [31 : 8] :- reserved
  1080. */
  1081. A_UINT32 mac_id__word;
  1082. A_UINT32 last_unpause_ppdu_id;
  1083. A_UINT32 hwsch_unpause_wait_tqm_write;
  1084. A_UINT32 hwsch_dummy_tlv_skipped;
  1085. A_UINT32 hwsch_misaligned_offset_received;
  1086. A_UINT32 hwsch_reset_count;
  1087. A_UINT32 hwsch_dev_reset_war;
  1088. A_UINT32 hwsch_delayed_pause;
  1089. A_UINT32 hwsch_long_delayed_pause;
  1090. A_UINT32 sch_rx_ppdu_no_response;
  1091. A_UINT32 sch_selfgen_response;
  1092. A_UINT32 sch_rx_sifs_resp_trigger;
  1093. } htt_hw_stats_whal_tx_tlv;
  1094. typedef struct {
  1095. htt_tlv_hdr_t tlv_hdr;
  1096. /**
  1097. * BIT [ 7 : 0] :- mac_id
  1098. * BIT [31 : 8] :- reserved
  1099. */
  1100. union {
  1101. struct {
  1102. A_UINT32 mac_id: 8,
  1103. reserved: 24;
  1104. };
  1105. A_UINT32 mac_id__word;
  1106. };
  1107. /**
  1108. * hw_wars is a variable-length array, with each element counting
  1109. * the number of occurrences of the corresponding type of HW WAR.
  1110. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1111. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1112. * The target has an internal HW WAR mapping that it uses to keep
  1113. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1114. */
  1115. A_UINT32 hw_wars[1/*or more*/];
  1116. } htt_hw_war_stats_tlv;
  1117. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1118. * TLV_TAGS:
  1119. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1120. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1121. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1122. * - HTT_STATS_WHAL_TX_TAG
  1123. * - HTT_STATS_HW_WAR_TAG
  1124. */
  1125. /* NOTE:
  1126. * This structure is for documentation, and cannot be safely used directly.
  1127. * Instead, use the constituent TLV structures to fill/parse.
  1128. */
  1129. typedef struct _htt_pdev_err_stats {
  1130. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1131. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1132. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1133. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1134. htt_hw_war_stats_tlv hw_war;
  1135. } htt_hw_err_stats_t;
  1136. /* ============ PEER STATS ============ */
  1137. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1138. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1139. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1140. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1141. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1142. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1143. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1144. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1145. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1146. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1147. do { \
  1148. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1149. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1150. } while (0)
  1151. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1152. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1153. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1154. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1155. do { \
  1156. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1157. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1158. } while (0)
  1159. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1160. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1161. HTT_MSDU_FLOW_STATS_DROP_S)
  1162. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1163. do { \
  1164. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1165. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1166. } while (0)
  1167. typedef struct _htt_msdu_flow_stats_tlv {
  1168. htt_tlv_hdr_t tlv_hdr;
  1169. A_UINT32 last_update_timestamp;
  1170. A_UINT32 last_add_timestamp;
  1171. A_UINT32 last_remove_timestamp;
  1172. A_UINT32 total_processed_msdu_count;
  1173. A_UINT32 cur_msdu_count_in_flowq;
  1174. /** This will help to find which peer_id is stuck state */
  1175. A_UINT32 sw_peer_id;
  1176. /**
  1177. * BIT [15 : 0] :- tx_flow_number
  1178. * BIT [19 : 16] :- tid_num
  1179. * BIT [20 : 20] :- drop_rule
  1180. * BIT [31 : 21] :- reserved
  1181. */
  1182. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1183. A_UINT32 last_cycle_enqueue_count;
  1184. A_UINT32 last_cycle_dequeue_count;
  1185. A_UINT32 last_cycle_drop_count;
  1186. /**
  1187. * BIT [15 : 0] :- current_drop_th
  1188. * BIT [31 : 16] :- reserved
  1189. */
  1190. A_UINT32 current_drop_th;
  1191. } htt_msdu_flow_stats_tlv;
  1192. #define MAX_HTT_TID_NAME 8
  1193. /* DWORD sw_peer_id__tid_num */
  1194. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1195. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1196. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1197. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1198. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1199. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1200. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1201. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1202. do { \
  1203. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1204. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1205. } while (0)
  1206. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1207. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1208. HTT_TX_TID_STATS_TID_NUM_S)
  1209. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1210. do { \
  1211. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1212. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1213. } while (0)
  1214. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1215. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1216. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1217. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1218. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1219. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1220. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1221. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1222. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1223. do { \
  1224. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1225. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1226. } while (0)
  1227. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1228. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1229. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1230. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1231. do { \
  1232. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1233. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1234. } while (0)
  1235. /* Tidq stats */
  1236. typedef struct _htt_tx_tid_stats_tlv {
  1237. htt_tlv_hdr_t tlv_hdr;
  1238. /** Stored as little endian */
  1239. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1240. /**
  1241. * BIT [15 : 0] :- sw_peer_id
  1242. * BIT [31 : 16] :- tid_num
  1243. */
  1244. A_UINT32 sw_peer_id__tid_num;
  1245. /**
  1246. * BIT [ 7 : 0] :- num_sched_pending
  1247. * BIT [15 : 8] :- num_ppdu_in_hwq
  1248. * BIT [31 : 16] :- reserved
  1249. */
  1250. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1251. A_UINT32 tid_flags;
  1252. /** per tid # of hw_queued ppdu */
  1253. A_UINT32 hw_queued;
  1254. /** number of per tid successful PPDU */
  1255. A_UINT32 hw_reaped;
  1256. /** per tid Num MPDUs filtered by HW */
  1257. A_UINT32 mpdus_hw_filter;
  1258. A_UINT32 qdepth_bytes;
  1259. A_UINT32 qdepth_num_msdu;
  1260. A_UINT32 qdepth_num_mpdu;
  1261. A_UINT32 last_scheduled_tsmp;
  1262. A_UINT32 pause_module_id;
  1263. A_UINT32 block_module_id;
  1264. /** tid tx airtime in sec */
  1265. A_UINT32 tid_tx_airtime;
  1266. } htt_tx_tid_stats_tlv;
  1267. /* Tidq stats */
  1268. typedef struct _htt_tx_tid_stats_v1_tlv {
  1269. htt_tlv_hdr_t tlv_hdr;
  1270. /** Stored as little endian */
  1271. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1272. /**
  1273. * BIT [15 : 0] :- sw_peer_id
  1274. * BIT [31 : 16] :- tid_num
  1275. */
  1276. A_UINT32 sw_peer_id__tid_num;
  1277. /**
  1278. * BIT [ 7 : 0] :- num_sched_pending
  1279. * BIT [15 : 8] :- num_ppdu_in_hwq
  1280. * BIT [31 : 16] :- reserved
  1281. */
  1282. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1283. A_UINT32 tid_flags;
  1284. /** Max qdepth in bytes reached by this tid */
  1285. A_UINT32 max_qdepth_bytes;
  1286. /** number of msdus qdepth reached max */
  1287. A_UINT32 max_qdepth_n_msdus;
  1288. A_UINT32 rsvd;
  1289. A_UINT32 qdepth_bytes;
  1290. A_UINT32 qdepth_num_msdu;
  1291. A_UINT32 qdepth_num_mpdu;
  1292. A_UINT32 last_scheduled_tsmp;
  1293. A_UINT32 pause_module_id;
  1294. A_UINT32 block_module_id;
  1295. /** tid tx airtime in sec */
  1296. A_UINT32 tid_tx_airtime;
  1297. A_UINT32 allow_n_flags;
  1298. /**
  1299. * BIT [15 : 0] :- sendn_frms_allowed
  1300. * BIT [31 : 16] :- reserved
  1301. */
  1302. A_UINT32 sendn_frms_allowed;
  1303. /*
  1304. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1305. * that cannot be interpreted by the host.
  1306. * They are only for off-line debug.
  1307. */
  1308. A_UINT32 tid_ext_flags;
  1309. A_UINT32 tid_ext2_flags;
  1310. A_UINT32 tid_flush_reason;
  1311. A_UINT32 mlo_flush_tqm_status_pending_low;
  1312. A_UINT32 mlo_flush_tqm_status_pending_high;
  1313. A_UINT32 mlo_flush_partner_info_low;
  1314. A_UINT32 mlo_flush_partner_info_high;
  1315. A_UINT32 mlo_flush_initator_info_low;
  1316. A_UINT32 mlo_flush_initator_info_high;
  1317. } htt_tx_tid_stats_v1_tlv;
  1318. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1319. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1320. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1321. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1322. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1323. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1324. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1325. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1326. do { \
  1327. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1328. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1329. } while (0)
  1330. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1331. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1332. HTT_RX_TID_STATS_TID_NUM_S)
  1333. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1334. do { \
  1335. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1336. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1337. } while (0)
  1338. typedef struct _htt_rx_tid_stats_tlv {
  1339. htt_tlv_hdr_t tlv_hdr;
  1340. /**
  1341. * BIT [15 : 0] : sw_peer_id
  1342. * BIT [31 : 16] : tid_num
  1343. */
  1344. A_UINT32 sw_peer_id__tid_num;
  1345. /** Stored as little endian */
  1346. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1347. /**
  1348. * dup_in_reorder not collected per tid for now,
  1349. * as there is no wal_peer back ptr in data rx peer.
  1350. */
  1351. A_UINT32 dup_in_reorder;
  1352. A_UINT32 dup_past_outside_window;
  1353. A_UINT32 dup_past_within_window;
  1354. /** Number of per tid MSDUs with flag of decrypt_err */
  1355. A_UINT32 rxdesc_err_decrypt;
  1356. /** tid rx airtime in sec */
  1357. A_UINT32 tid_rx_airtime;
  1358. } htt_rx_tid_stats_tlv;
  1359. #define HTT_MAX_COUNTER_NAME 8
  1360. typedef struct {
  1361. htt_tlv_hdr_t tlv_hdr;
  1362. /** Stored as little endian */
  1363. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1364. A_UINT32 count;
  1365. } htt_counter_tlv;
  1366. typedef struct {
  1367. htt_tlv_hdr_t tlv_hdr;
  1368. /** Number of rx PPDU */
  1369. A_UINT32 ppdu_cnt;
  1370. /** Number of rx MPDU */
  1371. A_UINT32 mpdu_cnt;
  1372. /** Number of rx MSDU */
  1373. A_UINT32 msdu_cnt;
  1374. /** pause bitmap */
  1375. A_UINT32 pause_bitmap;
  1376. /** block bitmap */
  1377. A_UINT32 block_bitmap;
  1378. /** current timestamp */
  1379. A_UINT32 current_timestamp;
  1380. /** Peer cumulative tx airtime in sec */
  1381. A_UINT32 peer_tx_airtime;
  1382. /** Peer cumulative rx airtime in sec */
  1383. A_UINT32 peer_rx_airtime;
  1384. /** Peer current rssi in dBm */
  1385. A_INT32 rssi;
  1386. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1387. A_UINT32 peer_enqueued_count_low;
  1388. A_UINT32 peer_enqueued_count_high;
  1389. A_UINT32 peer_dequeued_count_low;
  1390. A_UINT32 peer_dequeued_count_high;
  1391. A_UINT32 peer_dropped_count_low;
  1392. A_UINT32 peer_dropped_count_high;
  1393. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1394. A_UINT32 ppdu_transmitted_bytes_low;
  1395. A_UINT32 ppdu_transmitted_bytes_high;
  1396. A_UINT32 peer_ttl_removed_count;
  1397. /**
  1398. * inactive_time
  1399. * Running duration of the time since last tx/rx activity by this peer,
  1400. * units = seconds.
  1401. * If the peer is currently active, this inactive_time will be 0x0.
  1402. */
  1403. A_UINT32 inactive_time;
  1404. /** Number of MPDUs dropped after max retries */
  1405. A_UINT32 remove_mpdus_max_retries;
  1406. } htt_peer_stats_cmn_tlv;
  1407. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1408. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1409. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1410. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1411. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1412. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1413. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1414. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1415. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1416. do { \
  1417. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1418. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1419. } while(0)
  1420. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1421. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1422. typedef struct {
  1423. htt_tlv_hdr_t tlv_hdr;
  1424. /** This enum type of HTT_PEER_TYPE */
  1425. A_UINT32 peer_type;
  1426. A_UINT32 sw_peer_id;
  1427. /**
  1428. * BIT [7 : 0] :- vdev_id
  1429. * BIT [15 : 8] :- pdev_id
  1430. * BIT [31 : 16] :- ast_indx
  1431. */
  1432. A_UINT32 vdev_pdev_ast_idx;
  1433. htt_mac_addr mac_addr;
  1434. A_UINT32 peer_flags;
  1435. A_UINT32 qpeer_flags;
  1436. /* Dword 8 */
  1437. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1438. ml_peer_id : 12, /* [12:1] */
  1439. link_idx : 8, /* [20:13] */
  1440. rsvd : 11; /* [31:21] */
  1441. } htt_peer_details_tlv;
  1442. typedef struct {
  1443. htt_tlv_hdr_t tlv_hdr;
  1444. A_UINT32 sw_peer_id;
  1445. A_UINT32 ast_index;
  1446. htt_mac_addr mac_addr;
  1447. A_UINT32
  1448. pdev_id : 2,
  1449. vdev_id : 8,
  1450. next_hop : 1,
  1451. mcast : 1,
  1452. monitor_direct : 1,
  1453. mesh_sta : 1,
  1454. mec : 1,
  1455. intra_bss : 1,
  1456. chip_id : 2,
  1457. ml_peer_id : 13,
  1458. on_chip : 1;
  1459. A_UINT32
  1460. tx_monitor_override_sta : 1,
  1461. rx_monitor_override_sta : 1,
  1462. reserved1 : 30;
  1463. } htt_ast_entry_tlv;
  1464. typedef enum {
  1465. HTT_STATS_DIRECTION_TX,
  1466. HTT_STATS_DIRECTION_RX,
  1467. } HTT_STATS_DIRECTION;
  1468. typedef enum {
  1469. HTT_STATS_PPDU_TYPE_MODE_SU,
  1470. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1471. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1472. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1473. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1474. } HTT_STATS_PPDU_TYPE;
  1475. typedef enum {
  1476. HTT_STATS_PREAM_OFDM,
  1477. HTT_STATS_PREAM_CCK,
  1478. HTT_STATS_PREAM_HT,
  1479. HTT_STATS_PREAM_VHT,
  1480. HTT_STATS_PREAM_HE,
  1481. HTT_STATS_PREAM_EHT,
  1482. HTT_STATS_PREAM_RSVD1,
  1483. HTT_STATS_PREAM_COUNT,
  1484. } HTT_STATS_PREAM_TYPE;
  1485. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1486. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1487. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1488. * GI Index 0: WHAL_GI_800
  1489. * GI Index 1: WHAL_GI_400
  1490. * GI Index 2: WHAL_GI_1600
  1491. * GI Index 3: WHAL_GI_3200
  1492. */
  1493. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1494. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1495. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1496. * bw index 0: rssi_pri20_chain0
  1497. * bw index 1: rssi_ext20_chain0
  1498. * bw index 2: rssi_ext40_low20_chain0
  1499. * bw index 3: rssi_ext40_high20_chain0
  1500. */
  1501. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1502. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1503. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1504. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1505. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1506. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1507. */
  1508. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1509. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1510. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1511. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1512. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1513. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1514. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1515. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1516. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1517. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1518. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1519. */
  1520. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1521. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1522. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1523. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1524. typedef struct _htt_tx_peer_rate_stats_tlv {
  1525. htt_tlv_hdr_t tlv_hdr;
  1526. /** Number of tx LDPC packets */
  1527. A_UINT32 tx_ldpc;
  1528. /** Number of tx RTS packets */
  1529. A_UINT32 rts_cnt;
  1530. /** RSSI value of last ack packet (units = dB above noise floor) */
  1531. A_UINT32 ack_rssi;
  1532. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1533. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1534. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1535. /**
  1536. * element 0,1, ...7 -> NSS 1,2, ...8
  1537. */
  1538. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1539. /**
  1540. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1541. */
  1542. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1543. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1544. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1545. /**
  1546. * Counters to track number of tx packets in each GI
  1547. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1548. */
  1549. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1550. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1551. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1552. /** Stats for MCS 12/13 */
  1553. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1554. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1555. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1556. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1557. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1558. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1559. A_UINT32 tx_bw_320mhz;
  1560. } htt_tx_peer_rate_stats_tlv;
  1561. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1562. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1563. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1564. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1565. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1566. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1567. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1568. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1569. typedef struct _htt_rx_peer_rate_stats_tlv {
  1570. htt_tlv_hdr_t tlv_hdr;
  1571. A_UINT32 nsts;
  1572. /** Number of rx LDPC packets */
  1573. A_UINT32 rx_ldpc;
  1574. /** Number of rx RTS packets */
  1575. A_UINT32 rts_cnt;
  1576. /** units = dB above noise floor */
  1577. A_UINT32 rssi_mgmt;
  1578. /** units = dB above noise floor */
  1579. A_UINT32 rssi_data;
  1580. /** units = dB above noise floor */
  1581. A_UINT32 rssi_comb;
  1582. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1583. /**
  1584. * element 0,1, ...7 -> NSS 1,2, ...8
  1585. */
  1586. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1587. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1588. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1589. /**
  1590. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1591. */
  1592. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1593. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1594. /** units = dB above noise floor */
  1595. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1596. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1597. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1598. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1599. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1600. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1601. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1602. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1603. /* per_chain_rssi_pkt_type:
  1604. * This field shows what type of rx frame the per-chain RSSI was computed
  1605. * on, by recording the frame type and sub-type as bit-fields within this
  1606. * field:
  1607. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1608. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1609. * BIT [31 : 8] :- Reserved
  1610. */
  1611. A_UINT32 per_chain_rssi_pkt_type;
  1612. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1613. /** PPDU level */
  1614. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1615. /** PPDU level */
  1616. A_UINT32 rx_ulmumimo_data_ppdu;
  1617. /** MPDU level */
  1618. A_UINT32 rx_ulmumimo_mpdu_ok;
  1619. /** mpdu level */
  1620. A_UINT32 rx_ulmumimo_mpdu_fail;
  1621. /** units = dB above noise floor */
  1622. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1623. /** Stats for MCS 12/13 */
  1624. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1625. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1626. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1627. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1628. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1629. } htt_rx_peer_rate_stats_tlv;
  1630. typedef enum {
  1631. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1632. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1633. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1634. } htt_peer_stats_req_mode_t;
  1635. typedef enum {
  1636. HTT_PEER_STATS_CMN_TLV = 0,
  1637. HTT_PEER_DETAILS_TLV = 1,
  1638. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1639. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1640. HTT_TX_TID_STATS_TLV = 4,
  1641. HTT_RX_TID_STATS_TLV = 5,
  1642. HTT_MSDU_FLOW_STATS_TLV = 6,
  1643. HTT_PEER_SCHED_STATS_TLV = 7,
  1644. HTT_PEER_AX_OFDMA_STATS_TLV = 8,
  1645. HTT_PEER_STATS_MAX_TLV = 31,
  1646. } htt_peer_stats_tlv_enum;
  1647. typedef struct {
  1648. htt_tlv_hdr_t tlv_hdr;
  1649. A_UINT32 peer_id;
  1650. /** Num of DL schedules for peer */
  1651. A_UINT32 num_sched_dl;
  1652. /** Num od UL schedules for peer */
  1653. A_UINT32 num_sched_ul;
  1654. /** Peer TX time */
  1655. A_UINT32 peer_tx_active_dur_us_low;
  1656. A_UINT32 peer_tx_active_dur_us_high;
  1657. /** Peer RX time */
  1658. A_UINT32 peer_rx_active_dur_us_low;
  1659. A_UINT32 peer_rx_active_dur_us_high;
  1660. A_UINT32 peer_curr_rate_kbps;
  1661. } htt_peer_sched_stats_tlv;
  1662. typedef struct {
  1663. htt_tlv_hdr_t tlv_hdr;
  1664. A_UINT32 peer_id;
  1665. A_UINT32 ax_basic_trig_count;
  1666. A_UINT32 ax_basic_trig_err;
  1667. A_UINT32 ax_bsr_trig_count;
  1668. A_UINT32 ax_bsr_trig_err;
  1669. A_UINT32 ax_mu_bar_trig_count;
  1670. A_UINT32 ax_mu_bar_trig_err;
  1671. A_UINT32 ax_basic_trig_with_per;
  1672. A_UINT32 ax_bsr_trig_with_per;
  1673. A_UINT32 ax_mu_bar_trig_with_per;
  1674. /* is_airtime_large_for_dl_ofdma, is_airtime_large_for_ul_ofdma
  1675. * These fields contain 2 counters each. The first element in each
  1676. * array counts how many times the airtime is short enough to use
  1677. * OFDMA, and the second element in each array counts how many times the
  1678. * airtime is too large to select OFDMA for the PPDUs involving the peer.
  1679. */
  1680. A_UINT32 is_airtime_large_for_dl_ofdma[2];
  1681. A_UINT32 is_airtime_large_for_ul_ofdma[2];
  1682. /* Last updated value of DL and UL queue depths for each peer per AC */
  1683. A_UINT32 last_updated_dl_qdepth[HTT_NUM_AC_WMM];
  1684. A_UINT32 last_updated_ul_qdepth[HTT_NUM_AC_WMM];
  1685. } htt_peer_ax_ofdma_stats_tlv;
  1686. /* config_param0 */
  1687. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1688. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1689. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1690. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1691. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1692. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1693. do { \
  1694. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1695. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1696. } while (0)
  1697. /* DEPRECATED
  1698. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1699. * as an alias for the corrected macro name.
  1700. * If/when all references to the old name are removed, the definition of
  1701. * the old name will also be removed.
  1702. */
  1703. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1704. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1705. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1706. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1707. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1708. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1709. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1710. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1711. do { \
  1712. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1713. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1714. } while (0)
  1715. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1716. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1717. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1718. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1719. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1720. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1721. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1722. do { \
  1723. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1724. } while (0)
  1725. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1726. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1727. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1728. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1729. do { \
  1730. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1731. } while (0)
  1732. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1733. * TLV_TAGS:
  1734. * - HTT_STATS_PEER_STATS_CMN_TAG
  1735. * - HTT_STATS_PEER_DETAILS_TAG
  1736. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1737. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1738. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1739. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1740. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1741. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1742. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1743. * - HTT_STATS_PEER_AX_OFDMA_STATS_TAG
  1744. */
  1745. /* NOTE:
  1746. * This structure is for documentation, and cannot be safely used directly.
  1747. * Instead, use the constituent TLV structures to fill/parse.
  1748. */
  1749. typedef struct _htt_peer_stats {
  1750. htt_peer_stats_cmn_tlv cmn_tlv;
  1751. htt_peer_details_tlv peer_details;
  1752. /* from g_rate_info_stats */
  1753. htt_tx_peer_rate_stats_tlv tx_rate;
  1754. htt_rx_peer_rate_stats_tlv rx_rate;
  1755. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1756. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1757. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1758. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1759. htt_peer_sched_stats_tlv peer_sched_stats;
  1760. htt_peer_ax_ofdma_stats_tlv ax_ofdma_stats;
  1761. } htt_peer_stats_t;
  1762. /* =========== ACTIVE PEER LIST ========== */
  1763. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1764. * TLV_TAGS:
  1765. * - HTT_STATS_PEER_DETAILS_TAG
  1766. */
  1767. /* NOTE:
  1768. * This structure is for documentation, and cannot be safely used directly.
  1769. * Instead, use the constituent TLV structures to fill/parse.
  1770. */
  1771. typedef struct {
  1772. htt_peer_details_tlv peer_details[1];
  1773. } htt_active_peer_details_list_t;
  1774. /* =========== MUMIMO HWQ stats =========== */
  1775. /* MU MIMO stats per hwQ */
  1776. typedef struct {
  1777. htt_tlv_hdr_t tlv_hdr;
  1778. /** number of MU MIMO schedules posted to HW */
  1779. A_UINT32 mu_mimo_sch_posted;
  1780. /** number of MU MIMO schedules failed to post */
  1781. A_UINT32 mu_mimo_sch_failed;
  1782. /** number of MU MIMO PPDUs posted to HW */
  1783. A_UINT32 mu_mimo_ppdu_posted;
  1784. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1785. typedef struct {
  1786. htt_tlv_hdr_t tlv_hdr;
  1787. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1788. A_UINT32 mu_mimo_mpdus_queued_usr;
  1789. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1790. A_UINT32 mu_mimo_mpdus_tried_usr;
  1791. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1792. A_UINT32 mu_mimo_mpdus_failed_usr;
  1793. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1794. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1795. /** 11AC DL MU MIMO BA not received, per user */
  1796. A_UINT32 mu_mimo_err_no_ba_usr;
  1797. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1798. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1799. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1800. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1801. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1802. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1803. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1804. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1805. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1806. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1807. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1808. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1809. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1810. do { \
  1811. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1812. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1813. } while (0)
  1814. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1815. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1816. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1817. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1818. do { \
  1819. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1820. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1821. } while (0)
  1822. typedef struct {
  1823. htt_tlv_hdr_t tlv_hdr;
  1824. /**
  1825. * BIT [ 7 : 0] :- mac_id
  1826. * BIT [15 : 8] :- hwq_id
  1827. * BIT [31 : 16] :- reserved
  1828. */
  1829. A_UINT32 mac_id__hwq_id__word;
  1830. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1831. /* NOTE:
  1832. * This structure is for documentation, and cannot be safely used directly.
  1833. * Instead, use the constituent TLV structures to fill/parse.
  1834. */
  1835. typedef struct {
  1836. struct _hwq_mu_mimo_stats {
  1837. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1838. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1839. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1840. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1841. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1842. } hwq[1];
  1843. } htt_tx_hwq_mu_mimo_stats_t;
  1844. /* == TX HWQ STATS == */
  1845. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1846. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1847. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1848. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1849. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1850. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1851. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1852. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1853. do { \
  1854. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1855. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1856. } while (0)
  1857. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1858. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1859. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1860. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1861. do { \
  1862. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1863. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1864. } while (0)
  1865. typedef struct {
  1866. htt_tlv_hdr_t tlv_hdr;
  1867. /**
  1868. * BIT [ 7 : 0] :- mac_id
  1869. * BIT [15 : 8] :- hwq_id
  1870. * BIT [31 : 16] :- reserved
  1871. */
  1872. A_UINT32 mac_id__hwq_id__word;
  1873. /*--- PPDU level stats */
  1874. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1875. A_UINT32 xretry;
  1876. /** Number of times sched cmd status reported mpdu underrun */
  1877. A_UINT32 underrun_cnt;
  1878. /** Number of times sched cmd is flushed */
  1879. A_UINT32 flush_cnt;
  1880. /** Number of times sched cmd is filtered */
  1881. A_UINT32 filt_cnt;
  1882. /** Number of times HWSCH uploaded null mpdu bitmap */
  1883. A_UINT32 null_mpdu_bmap;
  1884. /**
  1885. * Number of times user ack or BA TLV is not seen on FES ring
  1886. * where it is expected to be
  1887. */
  1888. A_UINT32 user_ack_failure;
  1889. /** Number of times TQM processed ack TLV received from HWSCH */
  1890. A_UINT32 ack_tlv_proc;
  1891. /** Cache latest processed scheduler ID received from ack BA TLV */
  1892. A_UINT32 sched_id_proc;
  1893. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1894. A_UINT32 null_mpdu_tx_count;
  1895. /**
  1896. * Number of times SW did not see any MPDU info bitmap TLV
  1897. * on FES status ring
  1898. */
  1899. A_UINT32 mpdu_bmap_not_recvd;
  1900. /*--- Selfgen stats per hwQ */
  1901. /** Number of SU/MU BAR frames posted to hwQ */
  1902. A_UINT32 num_bar;
  1903. /** Number of RTS frames posted to hwQ */
  1904. A_UINT32 rts;
  1905. /** Number of cts2self frames posted to hwQ */
  1906. A_UINT32 cts2self;
  1907. /** Number of qos null frames posted to hwQ */
  1908. A_UINT32 qos_null;
  1909. /*--- MPDU level stats */
  1910. /** mpdus tried Tx by HWSCH/TQM */
  1911. A_UINT32 mpdu_tried_cnt;
  1912. /** mpdus queued to HWSCH */
  1913. A_UINT32 mpdu_queued_cnt;
  1914. /** mpdus tried but ack was not received */
  1915. A_UINT32 mpdu_ack_fail_cnt;
  1916. /** This will include sched cmd flush and time based discard */
  1917. A_UINT32 mpdu_filt_cnt;
  1918. /** Number of MPDUs for which ACK was successful but no Tx happened */
  1919. A_UINT32 false_mpdu_ack_count;
  1920. /** Number of times txq timeout happened */
  1921. A_UINT32 txq_timeout;
  1922. } htt_tx_hwq_stats_cmn_tlv;
  1923. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1924. (sizeof(A_UINT32) * (_num_elems)))
  1925. /* NOTE: Variable length TLV, use length spec to infer array size */
  1926. typedef struct {
  1927. htt_tlv_hdr_t tlv_hdr;
  1928. A_UINT32 hist_intvl;
  1929. /** histogram of ppdu post to hwsch - > cmd status received */
  1930. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1931. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1932. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1933. /* NOTE: Variable length TLV, use length spec to infer array size */
  1934. typedef struct {
  1935. htt_tlv_hdr_t tlv_hdr;
  1936. /** Histogram of sched cmd result */
  1937. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1938. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1939. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1940. /* NOTE: Variable length TLV, use length spec to infer array size */
  1941. typedef struct {
  1942. htt_tlv_hdr_t tlv_hdr;
  1943. /** Histogram of various pause conitions */
  1944. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1945. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1946. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1947. /* NOTE: Variable length TLV, use length spec to infer array size */
  1948. typedef struct {
  1949. htt_tlv_hdr_t tlv_hdr;
  1950. /** Histogram of number of user fes result */
  1951. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1952. } htt_tx_hwq_fes_result_stats_tlv_v;
  1953. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1954. /* NOTE: Variable length TLV, use length spec to infer array size
  1955. *
  1956. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1957. * The tries here is the count of the MPDUS within a PPDU that the HW
  1958. * had attempted to transmit on air, for the HWSCH Schedule command
  1959. * submitted by FW in this HWQ .It is not the retry attempts. The
  1960. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1961. * in this histogram.
  1962. * they are defined in FW using the following macros
  1963. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1964. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1965. *
  1966. * */
  1967. typedef struct {
  1968. htt_tlv_hdr_t tlv_hdr;
  1969. A_UINT32 hist_bin_size;
  1970. /** Histogram of number of mpdus on tried mpdu */
  1971. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1972. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1973. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1974. /* NOTE: Variable length TLV, use length spec to infer array size
  1975. *
  1976. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1977. * completing the burst, we identify the txop used in the burst and
  1978. * incr the corresponding bin.
  1979. * Each bin represents 1ms & we have 10 bins in this histogram.
  1980. * they are defined in FW using the following macros
  1981. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1982. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1983. *
  1984. * */
  1985. typedef struct {
  1986. htt_tlv_hdr_t tlv_hdr;
  1987. /** Histogram of txop used cnt */
  1988. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1989. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1990. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1991. * TLV_TAGS:
  1992. * - HTT_STATS_STRING_TAG
  1993. * - HTT_STATS_TX_HWQ_CMN_TAG
  1994. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1995. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1996. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1997. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1998. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1999. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  2000. */
  2001. /* NOTE:
  2002. * This structure is for documentation, and cannot be safely used directly.
  2003. * Instead, use the constituent TLV structures to fill/parse.
  2004. * General HWQ stats Mechanism:
  2005. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  2006. * for all the HWQ requested. & the FW send the buffer to host. In the
  2007. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  2008. * HWQ distinctly.
  2009. */
  2010. typedef struct _htt_tx_hwq_stats {
  2011. htt_stats_string_tlv hwq_str_tlv;
  2012. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  2013. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  2014. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  2015. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  2016. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  2017. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  2018. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  2019. } htt_tx_hwq_stats_t;
  2020. /* == TX SELFGEN STATS == */
  2021. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  2022. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  2023. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  2024. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  2025. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  2026. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  2027. do { \
  2028. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  2029. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  2030. } while (0)
  2031. typedef enum {
  2032. HTT_TXERR_NONE,
  2033. HTT_TXERR_RESP, /* response timeout, mismatch,
  2034. * BW mismatch, mimo ctrl mismatch,
  2035. * CRC error.. */
  2036. HTT_TXERR_FILT, /* blocked by tx filtering */
  2037. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  2038. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  2039. HTT_TXERR_RESERVED1,
  2040. HTT_TXERR_RESERVED2,
  2041. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  2042. HTT_TXERR_INVALID = 0xff,
  2043. } htt_tx_err_status_t;
  2044. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  2045. typedef enum {
  2046. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  2047. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  2048. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2049. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2050. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2051. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2052. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2053. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2054. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2055. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2056. } htt_tx_selfgen_sch_tsflag_error_stats;
  2057. typedef enum {
  2058. HTT_TX_MUMIMO_GRP_VALID,
  2059. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2060. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2061. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2062. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2063. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2064. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2065. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2066. HTT_TX_MUMIMO_GRP_INVALID,
  2067. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2068. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2069. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2070. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2071. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2072. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2073. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2074. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2075. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2076. /*
  2077. * Each bin represents a 300 mbps throughput
  2078. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2079. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2080. */
  2081. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2082. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2083. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2084. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2085. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2086. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2087. typedef struct {
  2088. htt_tlv_hdr_t tlv_hdr;
  2089. /*
  2090. * BIT [ 7 : 0] :- mac_id
  2091. * BIT [31 : 8] :- reserved
  2092. */
  2093. A_UINT32 mac_id__word;
  2094. /** BAR sent out for SU transmission */
  2095. A_UINT32 su_bar;
  2096. /** SW generated RTS frame sent */
  2097. A_UINT32 rts;
  2098. /** SW generated CTS-to-self frame sent */
  2099. A_UINT32 cts2self;
  2100. /** SW generated QOS NULL frame sent */
  2101. A_UINT32 qos_null;
  2102. /** BAR sent for MU user 1 */
  2103. A_UINT32 delayed_bar_1;
  2104. /** BAR sent for MU user 2 */
  2105. A_UINT32 delayed_bar_2;
  2106. /** BAR sent for MU user 3 */
  2107. A_UINT32 delayed_bar_3;
  2108. /** BAR sent for MU user 4 */
  2109. A_UINT32 delayed_bar_4;
  2110. /** BAR sent for MU user 5 */
  2111. A_UINT32 delayed_bar_5;
  2112. /** BAR sent for MU user 6 */
  2113. A_UINT32 delayed_bar_6;
  2114. /** BAR sent for MU user 7 */
  2115. A_UINT32 delayed_bar_7;
  2116. A_UINT32 bar_with_tqm_head_seq_num;
  2117. A_UINT32 bar_with_tid_seq_num;
  2118. /** SW generated RTS frame queued to the HW */
  2119. A_UINT32 su_sw_rts_queued;
  2120. /** SW generated RTS frame sent over the air */
  2121. A_UINT32 su_sw_rts_tried;
  2122. /** SW generated RTS frame completed with error */
  2123. A_UINT32 su_sw_rts_err;
  2124. /** SW generated RTS frame flushed */
  2125. A_UINT32 su_sw_rts_flushed;
  2126. /** CTS (RTS response) received in different BW */
  2127. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2128. /* START DEPRECATED FIELDS */
  2129. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2130. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2131. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2132. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2133. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2134. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2135. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2136. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2137. /* END DEPRECATED FIELDS */
  2138. } htt_tx_selfgen_cmn_stats_tlv;
  2139. typedef struct {
  2140. htt_tlv_hdr_t tlv_hdr;
  2141. /** 11AC VHT SU NDPA frame sent over the air */
  2142. A_UINT32 ac_su_ndpa;
  2143. /** 11AC VHT SU NDP frame sent over the air */
  2144. A_UINT32 ac_su_ndp;
  2145. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2146. A_UINT32 ac_mu_mimo_ndpa;
  2147. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2148. A_UINT32 ac_mu_mimo_ndp;
  2149. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2150. A_UINT32 ac_mu_mimo_brpoll_1;
  2151. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2152. A_UINT32 ac_mu_mimo_brpoll_2;
  2153. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2154. A_UINT32 ac_mu_mimo_brpoll_3;
  2155. /** 11AC VHT SU NDPA frame queued to the HW */
  2156. A_UINT32 ac_su_ndpa_queued;
  2157. /** 11AC VHT SU NDP frame queued to the HW */
  2158. A_UINT32 ac_su_ndp_queued;
  2159. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2160. A_UINT32 ac_mu_mimo_ndpa_queued;
  2161. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2162. A_UINT32 ac_mu_mimo_ndp_queued;
  2163. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2164. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2165. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2166. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2167. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2168. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2169. } htt_tx_selfgen_ac_stats_tlv;
  2170. typedef struct {
  2171. htt_tlv_hdr_t tlv_hdr;
  2172. /** 11AX HE SU NDPA frame sent over the air */
  2173. A_UINT32 ax_su_ndpa;
  2174. /** 11AX HE NDP frame sent over the air */
  2175. A_UINT32 ax_su_ndp;
  2176. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2177. A_UINT32 ax_mu_mimo_ndpa;
  2178. /** 11AX HE MU MIMO NDP frame sent over the air */
  2179. A_UINT32 ax_mu_mimo_ndp;
  2180. union {
  2181. struct {
  2182. /* deprecated old names */
  2183. A_UINT32 ax_mu_mimo_brpoll_1;
  2184. A_UINT32 ax_mu_mimo_brpoll_2;
  2185. A_UINT32 ax_mu_mimo_brpoll_3;
  2186. A_UINT32 ax_mu_mimo_brpoll_4;
  2187. A_UINT32 ax_mu_mimo_brpoll_5;
  2188. A_UINT32 ax_mu_mimo_brpoll_6;
  2189. A_UINT32 ax_mu_mimo_brpoll_7;
  2190. };
  2191. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2192. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2193. };
  2194. /** 11AX HE MU Basic Trigger frame sent over the air */
  2195. A_UINT32 ax_basic_trigger;
  2196. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2197. A_UINT32 ax_bsr_trigger;
  2198. /** 11AX HE MU BAR Trigger frame sent over the air */
  2199. A_UINT32 ax_mu_bar_trigger;
  2200. /** 11AX HE MU RTS Trigger frame sent over the air */
  2201. A_UINT32 ax_mu_rts_trigger;
  2202. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2203. A_UINT32 ax_ulmumimo_trigger;
  2204. /** 11AX HE SU NDPA frame queued to the HW */
  2205. A_UINT32 ax_su_ndpa_queued;
  2206. /** 11AX HE SU NDP frame queued to the HW */
  2207. A_UINT32 ax_su_ndp_queued;
  2208. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2209. A_UINT32 ax_mu_mimo_ndpa_queued;
  2210. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2211. A_UINT32 ax_mu_mimo_ndp_queued;
  2212. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2213. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2214. /**
  2215. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2216. * successfully sent over the air
  2217. */
  2218. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2219. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2220. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2221. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2222. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2223. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2224. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2225. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2226. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2227. } htt_tx_selfgen_ax_stats_tlv;
  2228. typedef struct {
  2229. htt_tlv_hdr_t tlv_hdr;
  2230. /** 11be EHT SU NDPA frame sent over the air */
  2231. A_UINT32 be_su_ndpa;
  2232. /** 11be EHT NDP frame sent over the air */
  2233. A_UINT32 be_su_ndp;
  2234. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2235. A_UINT32 be_mu_mimo_ndpa;
  2236. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2237. A_UINT32 be_mu_mimo_ndp;
  2238. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2239. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2240. /** 11be EHT MU Basic Trigger frame sent over the air */
  2241. A_UINT32 be_basic_trigger;
  2242. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2243. A_UINT32 be_bsr_trigger;
  2244. /** 11be EHT MU BAR Trigger frame sent over the air */
  2245. A_UINT32 be_mu_bar_trigger;
  2246. /** 11be EHT MU RTS Trigger frame sent over the air */
  2247. A_UINT32 be_mu_rts_trigger;
  2248. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2249. A_UINT32 be_ulmumimo_trigger;
  2250. /** 11be EHT SU NDPA frame queued to the HW */
  2251. A_UINT32 be_su_ndpa_queued;
  2252. /** 11be EHT SU NDP frame queued to the HW */
  2253. A_UINT32 be_su_ndp_queued;
  2254. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2255. A_UINT32 be_mu_mimo_ndpa_queued;
  2256. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2257. A_UINT32 be_mu_mimo_ndp_queued;
  2258. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2259. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2260. /**
  2261. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2262. * successfully sent over the air
  2263. */
  2264. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2265. /** 11BE EHT MU Combined Freq. BSRP Trigger frame sent over the air */
  2266. A_UINT32 combined_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2267. /** 11BE EHT MU Combined Freq. BSRP Trigger completed with error(s) */
  2268. A_UINT32 combined_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2269. /** 11BE EHT MU Standalone Freq. BSRP Trigger frame sent over the air */
  2270. A_UINT32 standalone_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2271. /** 11BE EHT MU Standalone Freq. BSRP Trigger completed with error(s) */
  2272. A_UINT32 standalone_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2273. } htt_tx_selfgen_be_stats_tlv;
  2274. typedef struct { /* DEPRECATED */
  2275. htt_tlv_hdr_t tlv_hdr;
  2276. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2277. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2278. /** 11AX HE OFDMA NDPA frame sent over the air */
  2279. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2280. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2281. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2282. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2283. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2284. } htt_txbf_ofdma_ndpa_stats_tlv;
  2285. typedef struct { /* DEPRECATED */
  2286. htt_tlv_hdr_t tlv_hdr;
  2287. /** 11AX HE OFDMA NDP frame queued to the HW */
  2288. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2289. /** 11AX HE OFDMA NDPA frame sent over the air */
  2290. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2291. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2292. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2293. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2294. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2295. } htt_txbf_ofdma_ndp_stats_tlv;
  2296. typedef struct { /* DEPRECATED */
  2297. htt_tlv_hdr_t tlv_hdr;
  2298. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2299. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2300. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2301. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2302. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2303. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2304. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2305. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2306. /**
  2307. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2308. * completed with error(s)
  2309. */
  2310. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2311. } htt_txbf_ofdma_brp_stats_tlv;
  2312. typedef struct { /* DEPRECATED */
  2313. htt_tlv_hdr_t tlv_hdr;
  2314. /**
  2315. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2316. * (TXBF + OFDMA)
  2317. */
  2318. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2319. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2320. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2321. /**
  2322. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2323. * to PHY HW during TX
  2324. */
  2325. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2326. /**
  2327. * 11AX HE OFDMA number of users for which sounding was initiated
  2328. * during TX
  2329. */
  2330. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2331. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2332. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2333. } htt_txbf_ofdma_steer_stats_tlv;
  2334. /* Note:
  2335. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2336. * struct TLVs are deprecated, due to the need for restructuring these
  2337. * stats into a variable length array
  2338. */
  2339. typedef struct { /* DEPRECATED */
  2340. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2341. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2342. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2343. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2344. } htt_tx_pdev_txbf_ofdma_stats_t;
  2345. typedef struct {
  2346. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2347. A_UINT32 ax_ofdma_ndpa_queued;
  2348. /** 11AX HE OFDMA NDPA frame sent over the air */
  2349. A_UINT32 ax_ofdma_ndpa_tried;
  2350. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2351. A_UINT32 ax_ofdma_ndpa_flushed;
  2352. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2353. A_UINT32 ax_ofdma_ndpa_err;
  2354. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2355. typedef struct {
  2356. htt_tlv_hdr_t tlv_hdr;
  2357. /**
  2358. * This field is populated with the num of elems in the ax_ndpa[]
  2359. * variable length array.
  2360. */
  2361. A_UINT32 num_elems_ax_ndpa_arr;
  2362. /**
  2363. * This field will be filled by target with value of
  2364. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2365. * This is for allowing host to infer how much data target has provided,
  2366. * even if it using different version of the struct def than what target
  2367. * had used.
  2368. */
  2369. A_UINT32 arr_elem_size_ax_ndpa;
  2370. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2371. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2372. typedef struct {
  2373. /** 11AX HE OFDMA NDP frame queued to the HW */
  2374. A_UINT32 ax_ofdma_ndp_queued;
  2375. /** 11AX HE OFDMA NDPA frame sent over the air */
  2376. A_UINT32 ax_ofdma_ndp_tried;
  2377. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2378. A_UINT32 ax_ofdma_ndp_flushed;
  2379. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2380. A_UINT32 ax_ofdma_ndp_err;
  2381. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2382. typedef struct {
  2383. htt_tlv_hdr_t tlv_hdr;
  2384. /**
  2385. * This field is populated with the num of elems in the the ax_ndp[]
  2386. * variable length array.
  2387. */
  2388. A_UINT32 num_elems_ax_ndp_arr;
  2389. /**
  2390. * This field will be filled by target with value of
  2391. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2392. * This is for allowing host to infer how much data target has provided,
  2393. * even if it using different version of the struct def than what target
  2394. * had used.
  2395. */
  2396. A_UINT32 arr_elem_size_ax_ndp;
  2397. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2398. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2399. typedef struct {
  2400. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2401. A_UINT32 ax_ofdma_brpoll_queued;
  2402. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2403. A_UINT32 ax_ofdma_brpoll_tried;
  2404. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2405. A_UINT32 ax_ofdma_brpoll_flushed;
  2406. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2407. A_UINT32 ax_ofdma_brp_err;
  2408. /**
  2409. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2410. * completed with error(s)
  2411. */
  2412. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2413. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2414. typedef struct {
  2415. htt_tlv_hdr_t tlv_hdr;
  2416. /**
  2417. * This field is populated with the num of elems in the the ax_brp[]
  2418. * variable length array.
  2419. */
  2420. A_UINT32 num_elems_ax_brp_arr;
  2421. /**
  2422. * This field will be filled by target with value of
  2423. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2424. * This is for allowing host to infer how much data target has provided,
  2425. * even if it using different version of the struct than what target
  2426. * had used.
  2427. */
  2428. A_UINT32 arr_elem_size_ax_brp;
  2429. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2430. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2431. typedef struct {
  2432. /**
  2433. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2434. * (TXBF + OFDMA)
  2435. */
  2436. A_UINT32 ax_ofdma_num_ppdu_steer;
  2437. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2438. A_UINT32 ax_ofdma_num_ppdu_ol;
  2439. /**
  2440. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2441. * to PHY HW during TX
  2442. */
  2443. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2444. /**
  2445. * 11AX HE OFDMA number of users for which sounding was initiated
  2446. * during TX
  2447. */
  2448. A_UINT32 ax_ofdma_num_usrs_sound;
  2449. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2450. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2451. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2452. typedef struct {
  2453. htt_tlv_hdr_t tlv_hdr;
  2454. /**
  2455. * This field is populated with the num of elems in the ax_steer[]
  2456. * variable length array.
  2457. */
  2458. A_UINT32 num_elems_ax_steer_arr;
  2459. /**
  2460. * This field will be filled by target with value of
  2461. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2462. * This is for allowing host to infer how much data target has provided,
  2463. * even if it using different version of the struct than what target
  2464. * had used.
  2465. */
  2466. A_UINT32 arr_elem_size_ax_steer;
  2467. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2468. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2469. typedef struct {
  2470. htt_tlv_hdr_t tlv_hdr;
  2471. /* 11AX HE OFDMA MPDUs tried in rbo steering */
  2472. A_UINT32 ax_ofdma_rbo_steer_mpdus_tried;
  2473. /* 11AX HE OFDMA MPDUs failed in rbo steering */
  2474. A_UINT32 ax_ofdma_rbo_steer_mpdus_failed;
  2475. /* 11AX HE OFDMA MPDUs tried in sifs steering */
  2476. A_UINT32 ax_ofdma_sifs_steer_mpdus_tried;
  2477. /* 11AX HE OFDMA MPDUs failed in sifs steering */
  2478. A_UINT32 ax_ofdma_sifs_steer_mpdus_failed;
  2479. } htt_txbf_ofdma_ax_steer_mpdu_stats_tlv;
  2480. typedef struct {
  2481. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2482. A_UINT32 be_ofdma_ndpa_queued;
  2483. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2484. A_UINT32 be_ofdma_ndpa_tried;
  2485. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2486. A_UINT32 be_ofdma_ndpa_flushed;
  2487. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2488. A_UINT32 be_ofdma_ndpa_err;
  2489. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2490. typedef struct {
  2491. htt_tlv_hdr_t tlv_hdr;
  2492. /**
  2493. * This field is populated with the num of elems in the be_ndpa[]
  2494. * variable length array.
  2495. */
  2496. A_UINT32 num_elems_be_ndpa_arr;
  2497. /**
  2498. * This field will be filled by target with value of
  2499. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2500. * This is for allowing host to infer how much data target has provided,
  2501. * even if it using different version of the struct than what target
  2502. * had used.
  2503. */
  2504. A_UINT32 arr_elem_size_be_ndpa;
  2505. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2506. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2507. typedef struct {
  2508. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2509. A_UINT32 be_ofdma_ndp_queued;
  2510. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2511. A_UINT32 be_ofdma_ndp_tried;
  2512. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2513. A_UINT32 be_ofdma_ndp_flushed;
  2514. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2515. A_UINT32 be_ofdma_ndp_err;
  2516. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2517. typedef struct {
  2518. htt_tlv_hdr_t tlv_hdr;
  2519. /**
  2520. * This field is populated with the num of elems in the be_ndp[]
  2521. * variable length array.
  2522. */
  2523. A_UINT32 num_elems_be_ndp_arr;
  2524. /**
  2525. * This field will be filled by target with value of
  2526. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2527. * This is for allowing host to infer how much data target has provided,
  2528. * even if it using different version of the struct than what target
  2529. * had used.
  2530. */
  2531. A_UINT32 arr_elem_size_be_ndp;
  2532. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2533. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2534. typedef struct {
  2535. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2536. A_UINT32 be_ofdma_brpoll_queued;
  2537. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2538. A_UINT32 be_ofdma_brpoll_tried;
  2539. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2540. A_UINT32 be_ofdma_brpoll_flushed;
  2541. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2542. A_UINT32 be_ofdma_brp_err;
  2543. /**
  2544. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2545. * completed with error(s)
  2546. */
  2547. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2548. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2549. typedef struct {
  2550. htt_tlv_hdr_t tlv_hdr;
  2551. /**
  2552. * This field is populated with the num of elems in the be_brp[]
  2553. * variable length array.
  2554. */
  2555. A_UINT32 num_elems_be_brp_arr;
  2556. /**
  2557. * This field will be filled by target with value of
  2558. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2559. * This is for allowing host to infer how much data target has provided,
  2560. * even if it using different version of the struct than what target
  2561. * had used
  2562. */
  2563. A_UINT32 arr_elem_size_be_brp;
  2564. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2565. } htt_txbf_ofdma_be_brp_stats_tlv;
  2566. typedef struct {
  2567. /**
  2568. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2569. * (TXBF + OFDMA)
  2570. */
  2571. A_UINT32 be_ofdma_num_ppdu_steer;
  2572. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2573. A_UINT32 be_ofdma_num_ppdu_ol;
  2574. /**
  2575. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2576. * to PHY HW during TX
  2577. */
  2578. A_UINT32 be_ofdma_num_usrs_prefetch;
  2579. /**
  2580. * 11BE EHT OFDMA number of users for which sounding was initiated
  2581. * during TX
  2582. */
  2583. A_UINT32 be_ofdma_num_usrs_sound;
  2584. /**
  2585. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2586. */
  2587. A_UINT32 be_ofdma_num_usrs_force_sound;
  2588. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2589. typedef struct {
  2590. htt_tlv_hdr_t tlv_hdr;
  2591. /**
  2592. * This field is populated with the num of elems in the be_steer[]
  2593. * variable length array.
  2594. */
  2595. A_UINT32 num_elems_be_steer_arr;
  2596. /**
  2597. * This field will be filled by target with value of
  2598. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2599. * This is for allowing host to infer how much data target has provided,
  2600. * even if it using different version of the struct than what target
  2601. * had used.
  2602. */
  2603. A_UINT32 arr_elem_size_be_steer;
  2604. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2605. } htt_txbf_ofdma_be_steer_stats_tlv;
  2606. typedef struct {
  2607. htt_tlv_hdr_t tlv_hdr;
  2608. /* 11BE EHT OFDMA MPDUs tried in rbo steering */
  2609. A_UINT32 be_ofdma_rbo_steer_mpdus_tried;
  2610. /* 11BE EHT OFDMA MPDUs failed in rbo steering */
  2611. A_UINT32 be_ofdma_rbo_steer_mpdus_failed;
  2612. /* 11BE EHT OFDMA MPDUs tried in sifs steering */
  2613. A_UINT32 be_ofdma_sifs_steer_mpdus_tried;
  2614. /* 11BE EHT OFDMA MPDUs failed in sifs steering */
  2615. A_UINT32 be_ofdma_sifs_steer_mpdus_failed;
  2616. } htt_txbf_ofdma_be_steer_mpdu_stats_tlv;
  2617. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2618. * TLV_TAGS:
  2619. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2620. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2621. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2622. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2623. * - HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG
  2624. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2625. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2626. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2627. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2628. * - HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG
  2629. */
  2630. typedef struct {
  2631. htt_tlv_hdr_t tlv_hdr;
  2632. /** 11AC VHT SU NDP frame completed with error(s) */
  2633. A_UINT32 ac_su_ndp_err;
  2634. /** 11AC VHT SU NDPA frame completed with error(s) */
  2635. A_UINT32 ac_su_ndpa_err;
  2636. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2637. A_UINT32 ac_mu_mimo_ndpa_err;
  2638. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2639. A_UINT32 ac_mu_mimo_ndp_err;
  2640. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2641. A_UINT32 ac_mu_mimo_brp1_err;
  2642. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2643. A_UINT32 ac_mu_mimo_brp2_err;
  2644. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2645. A_UINT32 ac_mu_mimo_brp3_err;
  2646. /** 11AC VHT SU NDPA frame flushed by HW */
  2647. A_UINT32 ac_su_ndpa_flushed;
  2648. /** 11AC VHT SU NDP frame flushed by HW */
  2649. A_UINT32 ac_su_ndp_flushed;
  2650. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2651. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2652. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2653. A_UINT32 ac_mu_mimo_ndp_flushed;
  2654. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2655. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2656. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2657. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2658. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2659. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2660. } htt_tx_selfgen_ac_err_stats_tlv;
  2661. typedef struct {
  2662. htt_tlv_hdr_t tlv_hdr;
  2663. /** 11AX HE SU NDP frame completed with error(s) */
  2664. A_UINT32 ax_su_ndp_err;
  2665. /** 11AX HE SU NDPA frame completed with error(s) */
  2666. A_UINT32 ax_su_ndpa_err;
  2667. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2668. A_UINT32 ax_mu_mimo_ndpa_err;
  2669. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2670. A_UINT32 ax_mu_mimo_ndp_err;
  2671. union {
  2672. struct {
  2673. /* deprecated old names */
  2674. A_UINT32 ax_mu_mimo_brp1_err;
  2675. A_UINT32 ax_mu_mimo_brp2_err;
  2676. A_UINT32 ax_mu_mimo_brp3_err;
  2677. A_UINT32 ax_mu_mimo_brp4_err;
  2678. A_UINT32 ax_mu_mimo_brp5_err;
  2679. A_UINT32 ax_mu_mimo_brp6_err;
  2680. A_UINT32 ax_mu_mimo_brp7_err;
  2681. };
  2682. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2683. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2684. };
  2685. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2686. A_UINT32 ax_basic_trigger_err;
  2687. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2688. A_UINT32 ax_bsr_trigger_err;
  2689. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2690. A_UINT32 ax_mu_bar_trigger_err;
  2691. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2692. A_UINT32 ax_mu_rts_trigger_err;
  2693. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2694. A_UINT32 ax_ulmumimo_trigger_err;
  2695. /**
  2696. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2697. * frame completed with error(s)
  2698. */
  2699. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2700. /** 11AX HE SU NDPA frame flushed by HW */
  2701. A_UINT32 ax_su_ndpa_flushed;
  2702. /** 11AX HE SU NDP frame flushed by HW */
  2703. A_UINT32 ax_su_ndp_flushed;
  2704. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2705. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2706. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2707. A_UINT32 ax_mu_mimo_ndp_flushed;
  2708. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2709. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2710. /**
  2711. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2712. */
  2713. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2714. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2715. A_UINT32 ax_basic_trigger_partial_resp;
  2716. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2717. A_UINT32 ax_bsr_trigger_partial_resp;
  2718. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2719. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2720. } htt_tx_selfgen_ax_err_stats_tlv;
  2721. typedef struct {
  2722. htt_tlv_hdr_t tlv_hdr;
  2723. /** 11BE EHT SU NDP frame completed with error(s) */
  2724. A_UINT32 be_su_ndp_err;
  2725. /** 11BE EHT SU NDPA frame completed with error(s) */
  2726. A_UINT32 be_su_ndpa_err;
  2727. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2728. A_UINT32 be_mu_mimo_ndpa_err;
  2729. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2730. A_UINT32 be_mu_mimo_ndp_err;
  2731. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2732. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2733. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2734. A_UINT32 be_basic_trigger_err;
  2735. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2736. A_UINT32 be_bsr_trigger_err;
  2737. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2738. A_UINT32 be_mu_bar_trigger_err;
  2739. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2740. A_UINT32 be_mu_rts_trigger_err;
  2741. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2742. A_UINT32 be_ulmumimo_trigger_err;
  2743. /**
  2744. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2745. * completed with error(s)
  2746. */
  2747. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2748. /** 11BE EHT SU NDPA frame flushed by HW */
  2749. A_UINT32 be_su_ndpa_flushed;
  2750. /** 11BE EHT SU NDP frame flushed by HW */
  2751. A_UINT32 be_su_ndp_flushed;
  2752. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2753. A_UINT32 be_mu_mimo_ndpa_flushed;
  2754. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2755. A_UINT32 be_mu_mimo_ndp_flushed;
  2756. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2757. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2758. /**
  2759. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2760. */
  2761. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2762. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2763. A_UINT32 be_basic_trigger_partial_resp;
  2764. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2765. A_UINT32 be_bsr_trigger_partial_resp;
  2766. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2767. A_UINT32 be_mu_bar_trigger_partial_resp;
  2768. } htt_tx_selfgen_be_err_stats_tlv;
  2769. /*
  2770. * Scheduler completion status reason code.
  2771. * (0) HTT_TXERR_NONE - No error (Success).
  2772. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2773. * MIMO control mismatch, CRC error etc.
  2774. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2775. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2776. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2777. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2778. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2779. */
  2780. /* Scheduler error code.
  2781. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2782. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2783. * filtered by HW.
  2784. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2785. * error.
  2786. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2787. * received with MIMO control mismatch.
  2788. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2789. * BW mismatch.
  2790. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2791. * frame even after maximum retries.
  2792. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2793. * received outside RX window.
  2794. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2795. * received by HW for queuing within SIFS interval.
  2796. */
  2797. typedef struct {
  2798. htt_tlv_hdr_t tlv_hdr;
  2799. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2800. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2801. /** 11AC VHT SU NDP scheduler completion status reason code */
  2802. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2803. /** 11AC VHT SU NDP scheduler error code */
  2804. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2805. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2806. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2807. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2808. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2809. /** 11AC VHT MU MIMO NDP scheduler error code */
  2810. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2811. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2812. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2813. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2814. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2815. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2816. typedef struct {
  2817. htt_tlv_hdr_t tlv_hdr;
  2818. /** 11AX HE SU NDPA scheduler completion status reason code */
  2819. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2820. /** 11AX SU NDP scheduler completion status reason code */
  2821. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2822. /** 11AX HE SU NDP scheduler error code */
  2823. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2824. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2825. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2826. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2827. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2828. /** 11AX HE MU MIMO NDP scheduler error code */
  2829. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2830. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2831. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2832. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2833. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2834. /** 11AX HE MU BAR scheduler completion status reason code */
  2835. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2836. /** 11AX HE MU BAR scheduler error code */
  2837. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2838. /**
  2839. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2840. */
  2841. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2842. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2843. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2844. /**
  2845. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2846. */
  2847. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2848. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2849. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2850. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2851. typedef struct {
  2852. htt_tlv_hdr_t tlv_hdr;
  2853. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2854. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2855. /** 11BE SU NDP scheduler completion status reason code */
  2856. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2857. /** 11BE EHT SU NDP scheduler error code */
  2858. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2859. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2860. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2861. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2862. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2863. /** 11BE EHT MU MIMO NDP scheduler error code */
  2864. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2865. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2866. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2867. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2868. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2869. /** 11BE EHT MU BAR scheduler completion status reason code */
  2870. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2871. /** 11BE EHT MU BAR scheduler error code */
  2872. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2873. /**
  2874. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2875. */
  2876. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2877. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2878. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2879. /**
  2880. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2881. */
  2882. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2883. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2884. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2885. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2886. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2887. * TLV_TAGS:
  2888. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2889. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2890. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2891. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2892. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2893. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2894. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2895. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2896. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2897. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2898. */
  2899. /* NOTE:
  2900. * This structure is for documentation, and cannot be safely used directly.
  2901. * Instead, use the constituent TLV structures to fill/parse.
  2902. */
  2903. typedef struct {
  2904. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2905. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2906. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2907. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2908. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2909. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2910. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2911. htt_tx_selfgen_be_stats_tlv be_tlv;
  2912. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2913. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2914. } htt_tx_pdev_selfgen_stats_t;
  2915. /* == TX MU STATS == */
  2916. typedef struct {
  2917. htt_tlv_hdr_t tlv_hdr;
  2918. /** Number of MU MIMO schedules posted to HW */
  2919. A_UINT32 mu_mimo_sch_posted;
  2920. /** Number of MU MIMO schedules failed to post */
  2921. A_UINT32 mu_mimo_sch_failed;
  2922. /** Number of MU MIMO PPDUs posted to HW */
  2923. A_UINT32 mu_mimo_ppdu_posted;
  2924. /*
  2925. * This is the common description for the below sch stats.
  2926. * Counts the number of transmissions of each number of MU users
  2927. * in each TX mode.
  2928. * The array index is the "number of users - 1".
  2929. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2930. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2931. * TX PPDUs and so on.
  2932. * The same is applicable for the other TX mode stats.
  2933. */
  2934. /** Represents the count for 11AC DL MU MIMO sequences */
  2935. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2936. /** Represents the count for 11AX DL MU MIMO sequences */
  2937. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2938. /** Represents the count for 11AX DL MU OFDMA sequences */
  2939. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2940. /**
  2941. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2942. */
  2943. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2944. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2945. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2946. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2947. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2948. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2949. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2950. /**
  2951. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2952. */
  2953. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2954. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2955. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2956. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2957. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2958. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2959. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2960. /** Represents the count for 11BE DL MU MIMO sequences */
  2961. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2962. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2963. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2964. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2965. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2966. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2967. typedef struct {
  2968. htt_tlv_hdr_t tlv_hdr;
  2969. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2970. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2971. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2972. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2973. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2974. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2975. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2976. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2977. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2978. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2979. typedef struct {
  2980. htt_tlv_hdr_t tlv_hdr;
  2981. /** Number of MU MIMO schedules posted to HW */
  2982. A_UINT32 mu_mimo_sch_posted;
  2983. /** Number of MU MIMO schedules failed to post */
  2984. A_UINT32 mu_mimo_sch_failed;
  2985. /** Number of MU MIMO PPDUs posted to HW */
  2986. A_UINT32 mu_mimo_ppdu_posted;
  2987. /*
  2988. * This is the common description for the below sch stats.
  2989. * Counts the number of transmissions of each number of MU users
  2990. * in each TX mode.
  2991. * The array index is the "number of users - 1".
  2992. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2993. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2994. * TX PPDUs and so on.
  2995. * The same is applicable for the other TX mode stats.
  2996. */
  2997. /** Represents the count for 11AC DL MU MIMO sequences */
  2998. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2999. /** Represents the count for 11AX DL MU MIMO sequences */
  3000. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3001. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3002. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3003. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3004. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3005. /** Represents the count for 11BE DL MU MIMO sequences */
  3006. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3007. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3008. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3009. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  3010. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3011. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  3012. typedef struct {
  3013. htt_tlv_hdr_t tlv_hdr;
  3014. /** Represents the count for 11AX DL MU OFDMA sequences */
  3015. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3016. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  3017. typedef struct {
  3018. htt_tlv_hdr_t tlv_hdr;
  3019. /** Represents the count for 11BE DL MU OFDMA sequences */
  3020. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3021. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  3022. typedef struct {
  3023. htt_tlv_hdr_t tlv_hdr;
  3024. /**
  3025. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3026. */
  3027. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3028. /**
  3029. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  3030. */
  3031. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3032. /**
  3033. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  3034. */
  3035. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3036. /**
  3037. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  3038. */
  3039. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3040. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  3041. typedef struct {
  3042. htt_tlv_hdr_t tlv_hdr;
  3043. /**
  3044. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  3045. */
  3046. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3047. /**
  3048. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  3049. */
  3050. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3051. /**
  3052. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  3053. */
  3054. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3055. /**
  3056. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  3057. */
  3058. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3059. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  3060. typedef struct {
  3061. htt_tlv_hdr_t tlv_hdr;
  3062. /**
  3063. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3064. */
  3065. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3066. /**
  3067. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  3068. */
  3069. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3070. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  3071. typedef struct {
  3072. htt_tlv_hdr_t tlv_hdr;
  3073. /**
  3074. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  3075. */
  3076. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3077. /**
  3078. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  3079. */
  3080. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3081. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  3082. typedef struct {
  3083. htt_tlv_hdr_t tlv_hdr;
  3084. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  3085. A_UINT32 mu_mimo_mpdus_queued_usr;
  3086. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  3087. A_UINT32 mu_mimo_mpdus_tried_usr;
  3088. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  3089. A_UINT32 mu_mimo_mpdus_failed_usr;
  3090. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3091. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3092. /** 11AC DL MU MIMO BA not received, per user */
  3093. A_UINT32 mu_mimo_err_no_ba_usr;
  3094. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3095. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3096. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3097. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3098. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3099. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3100. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3101. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3102. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3103. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3104. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3105. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3106. /** 11AX DL MU MIMO BA not received, per user */
  3107. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3108. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3109. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3110. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3111. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3112. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3113. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3114. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3115. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3116. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3117. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3118. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3119. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3120. /** 11AX MU OFDMA BA not received, per user */
  3121. A_UINT32 ax_ofdma_err_no_ba_usr;
  3122. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3123. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3124. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3125. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3126. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3127. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3128. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3129. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3130. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3131. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3132. typedef struct {
  3133. htt_tlv_hdr_t tlv_hdr;
  3134. /* mpdu level stats */
  3135. A_UINT32 mpdus_queued_usr;
  3136. A_UINT32 mpdus_tried_usr;
  3137. A_UINT32 mpdus_failed_usr;
  3138. A_UINT32 mpdus_requeued_usr;
  3139. A_UINT32 err_no_ba_usr;
  3140. A_UINT32 mpdu_underrun_usr;
  3141. A_UINT32 ampdu_underrun_usr;
  3142. A_UINT32 user_index;
  3143. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3144. A_UINT32 tx_sched_mode;
  3145. } htt_tx_pdev_mpdu_stats_tlv;
  3146. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3147. * TLV_TAGS:
  3148. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3149. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3150. */
  3151. /* NOTE:
  3152. * This structure is for documentation, and cannot be safely used directly.
  3153. * Instead, use the constituent TLV structures to fill/parse.
  3154. */
  3155. typedef struct {
  3156. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3157. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3158. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3159. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3160. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3161. /*
  3162. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3163. * it can also hold MU-OFDMA stats.
  3164. */
  3165. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3166. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3167. } htt_tx_pdev_mu_mimo_stats_t;
  3168. /* == TX SCHED STATS == */
  3169. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3170. /* NOTE: Variable length TLV, use length spec to infer array size */
  3171. typedef struct {
  3172. htt_tlv_hdr_t tlv_hdr;
  3173. /** Scheduler command posted per tx_mode */
  3174. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3175. } htt_sched_txq_cmd_posted_tlv_v;
  3176. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3177. /* NOTE: Variable length TLV, use length spec to infer array size */
  3178. typedef struct {
  3179. htt_tlv_hdr_t tlv_hdr;
  3180. /** Scheduler command reaped per tx_mode */
  3181. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3182. } htt_sched_txq_cmd_reaped_tlv_v;
  3183. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3184. /* NOTE: Variable length TLV, use length spec to infer array size */
  3185. typedef struct {
  3186. htt_tlv_hdr_t tlv_hdr;
  3187. /**
  3188. * sched_order_su contains the peer IDs of peers chosen in the last
  3189. * NUM_SCHED_ORDER_LOG scheduler instances.
  3190. * The array is circular; it's unspecified which array element corresponds
  3191. * to the most recent scheduler invocation, and which corresponds to
  3192. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3193. */
  3194. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3195. } htt_sched_txq_sched_order_su_tlv_v;
  3196. typedef struct {
  3197. htt_tlv_hdr_t tlv_hdr;
  3198. A_UINT32 htt_stats_type;
  3199. } htt_stats_error_tlv_v;
  3200. typedef enum {
  3201. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3202. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3203. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3204. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3205. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3206. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3207. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3208. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3209. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3210. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3211. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3212. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3213. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3214. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3215. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3216. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3217. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3218. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3219. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3220. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3221. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3222. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3223. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3224. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3225. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3226. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3227. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3228. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3229. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3230. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3231. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3232. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3233. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3234. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3235. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3236. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3237. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3238. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3239. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3240. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesn't have enough data */
  3241. HTT_SCHED_INELIGIBILITY_MAX,
  3242. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3243. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3244. /* NOTE: Variable length TLV, use length spec to infer array size */
  3245. typedef struct {
  3246. htt_tlv_hdr_t tlv_hdr;
  3247. /**
  3248. * sched_ineligibility counts the number of occurrences of different
  3249. * reasons for tid ineligibility during eligibility checks per txq
  3250. * in scheduling
  3251. *
  3252. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3253. */
  3254. A_UINT32 sched_ineligibility[1];
  3255. } htt_sched_txq_sched_ineligibility_tlv_v;
  3256. typedef enum {
  3257. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggered */
  3258. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3259. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3260. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3261. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3262. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3263. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3264. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3265. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3266. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3267. /* NOTE: Variable length TLV, use length spec to infer array size */
  3268. typedef struct {
  3269. htt_tlv_hdr_t tlv_hdr;
  3270. /**
  3271. * supercycle_triggers[] is a histogram that counts the number of
  3272. * occurrences of each different reason for a transmit scheduler
  3273. * supercycle to be triggered.
  3274. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3275. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3276. * of times a supercycle has been forced.
  3277. * These supercycle trigger counts are not automatically reset, but
  3278. * are reset upon request.
  3279. */
  3280. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3281. } htt_sched_txq_supercycle_triggers_tlv_v;
  3282. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3283. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3284. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3285. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3286. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3287. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3288. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3289. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3290. do { \
  3291. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3292. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3293. } while (0)
  3294. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3295. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3296. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3297. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3298. do { \
  3299. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3300. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3301. } while (0)
  3302. typedef struct {
  3303. htt_tlv_hdr_t tlv_hdr;
  3304. /**
  3305. * BIT [ 7 : 0] :- mac_id
  3306. * BIT [15 : 8] :- txq_id
  3307. * BIT [31 : 16] :- reserved
  3308. */
  3309. A_UINT32 mac_id__txq_id__word;
  3310. /** Scheduler policy ised for this TxQ */
  3311. A_UINT32 sched_policy;
  3312. /** Timestamp of last scheduler command posted */
  3313. A_UINT32 last_sched_cmd_posted_timestamp;
  3314. /** Timestamp of last scheduler command completed */
  3315. A_UINT32 last_sched_cmd_compl_timestamp;
  3316. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3317. A_UINT32 sched_2_tac_lwm_count;
  3318. /** Num of Sched2TAC ring full condition */
  3319. A_UINT32 sched_2_tac_ring_full;
  3320. /**
  3321. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3322. * sequence type
  3323. */
  3324. A_UINT32 sched_cmd_post_failure;
  3325. /** Num of active tids for this TxQ at current instance */
  3326. A_UINT32 num_active_tids;
  3327. /** Num of powersave schedules */
  3328. A_UINT32 num_ps_schedules;
  3329. /** Num of scheduler commands pending for this TxQ */
  3330. A_UINT32 sched_cmds_pending;
  3331. /** Num of tidq registration for this TxQ */
  3332. A_UINT32 num_tid_register;
  3333. /** Num of tidq de-registration for this TxQ */
  3334. A_UINT32 num_tid_unregister;
  3335. /** Num of iterations msduq stats was updated */
  3336. A_UINT32 num_qstats_queried;
  3337. /** qstats query update status */
  3338. A_UINT32 qstats_update_pending;
  3339. /** Timestamp of Last query stats made */
  3340. A_UINT32 last_qstats_query_timestamp;
  3341. /** Num of sched2tqm command queue full condition */
  3342. A_UINT32 num_tqm_cmdq_full;
  3343. /** Num of scheduler trigger from DE Module */
  3344. A_UINT32 num_de_sched_algo_trigger;
  3345. /** Num of scheduler trigger from RT Module */
  3346. A_UINT32 num_rt_sched_algo_trigger;
  3347. /** Num of scheduler trigger from TQM Module */
  3348. A_UINT32 num_tqm_sched_algo_trigger;
  3349. /** Num of schedules for notify frame */
  3350. A_UINT32 notify_sched;
  3351. /** Duration based sendn termination */
  3352. A_UINT32 dur_based_sendn_term;
  3353. /** scheduled via NOTIFY2 */
  3354. A_UINT32 su_notify2_sched;
  3355. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3356. A_UINT32 su_optimal_queued_msdus_sched;
  3357. /** schedule due to timeout */
  3358. A_UINT32 su_delay_timeout_sched;
  3359. /** delay if txtime is less than 500us */
  3360. A_UINT32 su_min_txtime_sched_delay;
  3361. /** scheduled via no delay */
  3362. A_UINT32 su_no_delay;
  3363. /** Num of supercycles for this TxQ */
  3364. A_UINT32 num_supercycles;
  3365. /** Num of subcycles with sort for this TxQ */
  3366. A_UINT32 num_subcycles_with_sort;
  3367. /** Num of subcycles without sort for this Txq */
  3368. A_UINT32 num_subcycles_no_sort;
  3369. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3370. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3371. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3372. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3373. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3374. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3375. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3376. do { \
  3377. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3378. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3379. } while (0)
  3380. typedef struct {
  3381. htt_tlv_hdr_t tlv_hdr;
  3382. /**
  3383. * BIT [ 7 : 0] :- mac_id
  3384. * BIT [31 : 8] :- reserved
  3385. */
  3386. A_UINT32 mac_id__word;
  3387. /** Current timestamp */
  3388. A_UINT32 current_timestamp;
  3389. } htt_stats_tx_sched_cmn_tlv;
  3390. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3391. * TLV_TAGS:
  3392. * - HTT_STATS_TX_SCHED_CMN_TAG
  3393. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3394. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3395. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3396. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3397. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3398. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3399. */
  3400. /* NOTE:
  3401. * This structure is for documentation, and cannot be safely used directly.
  3402. * Instead, use the constituent TLV structures to fill/parse.
  3403. */
  3404. typedef struct {
  3405. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3406. struct _txq_tx_sched_stats {
  3407. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3408. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3409. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3410. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3411. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3412. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3413. } txq[1];
  3414. } htt_stats_tx_sched_t;
  3415. /* == TQM STATS == */
  3416. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3417. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3418. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3419. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3420. /* NOTE: Variable length TLV, use length spec to infer array size */
  3421. typedef struct {
  3422. htt_tlv_hdr_t tlv_hdr;
  3423. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3424. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3425. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3426. /* NOTE: Variable length TLV, use length spec to infer array size */
  3427. typedef struct {
  3428. htt_tlv_hdr_t tlv_hdr;
  3429. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3430. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3431. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3432. /* NOTE: Variable length TLV, use length spec to infer array size */
  3433. typedef struct {
  3434. htt_tlv_hdr_t tlv_hdr;
  3435. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3436. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3437. typedef struct {
  3438. htt_tlv_hdr_t tlv_hdr;
  3439. A_UINT32 msdu_count;
  3440. A_UINT32 mpdu_count;
  3441. A_UINT32 remove_msdu;
  3442. A_UINT32 remove_mpdu;
  3443. A_UINT32 remove_msdu_ttl;
  3444. A_UINT32 send_bar;
  3445. A_UINT32 bar_sync;
  3446. A_UINT32 notify_mpdu;
  3447. A_UINT32 sync_cmd;
  3448. A_UINT32 write_cmd;
  3449. A_UINT32 hwsch_trigger;
  3450. A_UINT32 ack_tlv_proc;
  3451. A_UINT32 gen_mpdu_cmd;
  3452. A_UINT32 gen_list_cmd;
  3453. A_UINT32 remove_mpdu_cmd;
  3454. A_UINT32 remove_mpdu_tried_cmd;
  3455. A_UINT32 mpdu_queue_stats_cmd;
  3456. A_UINT32 mpdu_head_info_cmd;
  3457. A_UINT32 msdu_flow_stats_cmd;
  3458. A_UINT32 remove_msdu_cmd;
  3459. A_UINT32 remove_msdu_ttl_cmd;
  3460. A_UINT32 flush_cache_cmd;
  3461. A_UINT32 update_mpduq_cmd;
  3462. A_UINT32 enqueue;
  3463. A_UINT32 enqueue_notify;
  3464. A_UINT32 notify_mpdu_at_head;
  3465. A_UINT32 notify_mpdu_state_valid;
  3466. /*
  3467. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3468. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3469. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3470. * for non-UDP MSDUs.
  3471. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3472. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3473. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3474. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3475. *
  3476. * Notify signifies that we trigger the scheduler.
  3477. */
  3478. A_UINT32 sched_udp_notify1;
  3479. A_UINT32 sched_udp_notify2;
  3480. A_UINT32 sched_nonudp_notify1;
  3481. A_UINT32 sched_nonudp_notify2;
  3482. } htt_tx_tqm_pdev_stats_tlv_v;
  3483. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3484. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3485. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3486. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3487. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3488. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3489. do { \
  3490. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3491. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3492. } while (0)
  3493. typedef struct {
  3494. htt_tlv_hdr_t tlv_hdr;
  3495. /**
  3496. * BIT [ 7 : 0] :- mac_id
  3497. * BIT [31 : 8] :- reserved
  3498. */
  3499. A_UINT32 mac_id__word;
  3500. A_UINT32 max_cmdq_id;
  3501. A_UINT32 list_mpdu_cnt_hist_intvl;
  3502. /* Global stats */
  3503. A_UINT32 add_msdu;
  3504. A_UINT32 q_empty;
  3505. A_UINT32 q_not_empty;
  3506. A_UINT32 drop_notification;
  3507. A_UINT32 desc_threshold;
  3508. A_UINT32 hwsch_tqm_invalid_status;
  3509. A_UINT32 missed_tqm_gen_mpdus;
  3510. A_UINT32 tqm_active_tids;
  3511. A_UINT32 tqm_inactive_tids;
  3512. A_UINT32 tqm_active_msduq_flows;
  3513. /* SAWF system delay reference timestamp updation related stats */
  3514. A_UINT32 total_msduq_timestamp_updates;
  3515. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3516. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3517. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3518. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3519. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3520. } htt_tx_tqm_cmn_stats_tlv;
  3521. typedef struct {
  3522. htt_tlv_hdr_t tlv_hdr;
  3523. /* Error stats */
  3524. A_UINT32 q_empty_failure;
  3525. A_UINT32 q_not_empty_failure;
  3526. A_UINT32 add_msdu_failure;
  3527. /* TQM reset debug stats */
  3528. A_UINT32 tqm_cache_ctl_err;
  3529. A_UINT32 tqm_soft_reset;
  3530. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3531. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3532. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3533. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3534. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3535. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3536. A_UINT32 tqm_reset_recovery_time_ms;
  3537. A_UINT32 tqm_reset_num_peers_hdl;
  3538. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3539. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3540. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3541. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3542. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3543. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3544. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3545. } htt_tx_tqm_error_stats_tlv;
  3546. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3547. * TLV_TAGS:
  3548. * - HTT_STATS_TX_TQM_CMN_TAG
  3549. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3550. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3551. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3552. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3553. * - HTT_STATS_TX_TQM_PDEV_TAG
  3554. */
  3555. /* NOTE:
  3556. * This structure is for documentation, and cannot be safely used directly.
  3557. * Instead, use the constituent TLV structures to fill/parse.
  3558. */
  3559. typedef struct {
  3560. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3561. htt_tx_tqm_error_stats_tlv err_tlv;
  3562. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3563. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3564. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3565. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3566. } htt_tx_tqm_pdev_stats_t;
  3567. /* == TQM CMDQ stats == */
  3568. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3569. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3570. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3571. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3572. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3573. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3574. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3575. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3576. do { \
  3577. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3578. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3579. } while (0)
  3580. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3581. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3582. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3583. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3584. do { \
  3585. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3586. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3587. } while (0)
  3588. typedef struct {
  3589. htt_tlv_hdr_t tlv_hdr;
  3590. /*
  3591. * BIT [ 7 : 0] :- mac_id
  3592. * BIT [15 : 8] :- cmdq_id
  3593. * BIT [31 : 16] :- reserved
  3594. */
  3595. A_UINT32 mac_id__cmdq_id__word;
  3596. A_UINT32 sync_cmd;
  3597. A_UINT32 write_cmd;
  3598. A_UINT32 gen_mpdu_cmd;
  3599. A_UINT32 mpdu_queue_stats_cmd;
  3600. A_UINT32 mpdu_head_info_cmd;
  3601. A_UINT32 msdu_flow_stats_cmd;
  3602. A_UINT32 remove_mpdu_cmd;
  3603. A_UINT32 remove_msdu_cmd;
  3604. A_UINT32 flush_cache_cmd;
  3605. A_UINT32 update_mpduq_cmd;
  3606. A_UINT32 update_msduq_cmd;
  3607. } htt_tx_tqm_cmdq_status_tlv;
  3608. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3609. * TLV_TAGS:
  3610. * - HTT_STATS_STRING_TAG
  3611. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3612. */
  3613. /* NOTE:
  3614. * This structure is for documentation, and cannot be safely used directly.
  3615. * Instead, use the constituent TLV structures to fill/parse.
  3616. */
  3617. typedef struct {
  3618. struct _cmdq_stats {
  3619. htt_stats_string_tlv cmdq_str_tlv;
  3620. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3621. } q[1];
  3622. } htt_tx_tqm_cmdq_stats_t;
  3623. /* == TX-DE STATS == */
  3624. /* Structures for tx de stats */
  3625. typedef struct {
  3626. htt_tlv_hdr_t tlv_hdr;
  3627. A_UINT32 m1_packets;
  3628. A_UINT32 m2_packets;
  3629. A_UINT32 m3_packets;
  3630. A_UINT32 m4_packets;
  3631. A_UINT32 g1_packets;
  3632. A_UINT32 g2_packets;
  3633. A_UINT32 rc4_packets;
  3634. A_UINT32 eap_packets;
  3635. A_UINT32 eapol_start_packets;
  3636. A_UINT32 eapol_logoff_packets;
  3637. A_UINT32 eapol_encap_asf_packets;
  3638. } htt_tx_de_eapol_packets_stats_tlv;
  3639. typedef struct {
  3640. htt_tlv_hdr_t tlv_hdr;
  3641. A_UINT32 ap_bss_peer_not_found;
  3642. A_UINT32 ap_bcast_mcast_no_peer;
  3643. A_UINT32 sta_delete_in_progress;
  3644. A_UINT32 ibss_no_bss_peer;
  3645. A_UINT32 invaild_vdev_type;
  3646. A_UINT32 invalid_ast_peer_entry;
  3647. A_UINT32 peer_entry_invalid;
  3648. A_UINT32 ethertype_not_ip;
  3649. A_UINT32 eapol_lookup_failed;
  3650. A_UINT32 qpeer_not_allow_data;
  3651. A_UINT32 fse_tid_override;
  3652. A_UINT32 ipv6_jumbogram_zero_length;
  3653. A_UINT32 qos_to_non_qos_in_prog;
  3654. A_UINT32 ap_bcast_mcast_eapol;
  3655. A_UINT32 unicast_on_ap_bss_peer;
  3656. A_UINT32 ap_vdev_invalid;
  3657. A_UINT32 incomplete_llc;
  3658. A_UINT32 eapol_duplicate_m3;
  3659. A_UINT32 eapol_duplicate_m4;
  3660. } htt_tx_de_classify_failed_stats_tlv;
  3661. typedef struct {
  3662. htt_tlv_hdr_t tlv_hdr;
  3663. A_UINT32 arp_packets;
  3664. A_UINT32 igmp_packets;
  3665. A_UINT32 dhcp_packets;
  3666. A_UINT32 host_inspected;
  3667. A_UINT32 htt_included;
  3668. A_UINT32 htt_valid_mcs;
  3669. A_UINT32 htt_valid_nss;
  3670. A_UINT32 htt_valid_preamble_type;
  3671. A_UINT32 htt_valid_chainmask;
  3672. A_UINT32 htt_valid_guard_interval;
  3673. A_UINT32 htt_valid_retries;
  3674. A_UINT32 htt_valid_bw_info;
  3675. A_UINT32 htt_valid_power;
  3676. A_UINT32 htt_valid_key_flags;
  3677. A_UINT32 htt_valid_no_encryption;
  3678. A_UINT32 fse_entry_count;
  3679. A_UINT32 fse_priority_be;
  3680. A_UINT32 fse_priority_high;
  3681. A_UINT32 fse_priority_low;
  3682. A_UINT32 fse_traffic_ptrn_be;
  3683. A_UINT32 fse_traffic_ptrn_over_sub;
  3684. A_UINT32 fse_traffic_ptrn_bursty;
  3685. A_UINT32 fse_traffic_ptrn_interactive;
  3686. A_UINT32 fse_traffic_ptrn_periodic;
  3687. A_UINT32 fse_hwqueue_alloc;
  3688. A_UINT32 fse_hwqueue_created;
  3689. A_UINT32 fse_hwqueue_send_to_host;
  3690. A_UINT32 mcast_entry;
  3691. A_UINT32 bcast_entry;
  3692. A_UINT32 htt_update_peer_cache;
  3693. A_UINT32 htt_learning_frame;
  3694. A_UINT32 fse_invalid_peer;
  3695. /**
  3696. * mec_notify is HTT TX WBM multicast echo check notification
  3697. * from firmware to host. FW sends SA addresses to host for all
  3698. * multicast/broadcast packets received on STA side.
  3699. */
  3700. A_UINT32 mec_notify;
  3701. } htt_tx_de_classify_stats_tlv;
  3702. typedef struct {
  3703. htt_tlv_hdr_t tlv_hdr;
  3704. A_UINT32 eok;
  3705. A_UINT32 classify_done;
  3706. A_UINT32 lookup_failed;
  3707. A_UINT32 send_host_dhcp;
  3708. A_UINT32 send_host_mcast;
  3709. A_UINT32 send_host_unknown_dest;
  3710. A_UINT32 send_host;
  3711. A_UINT32 status_invalid;
  3712. } htt_tx_de_classify_status_stats_tlv;
  3713. typedef struct {
  3714. htt_tlv_hdr_t tlv_hdr;
  3715. A_UINT32 enqueued_pkts;
  3716. A_UINT32 to_tqm;
  3717. A_UINT32 to_tqm_bypass;
  3718. } htt_tx_de_enqueue_packets_stats_tlv;
  3719. typedef struct {
  3720. htt_tlv_hdr_t tlv_hdr;
  3721. A_UINT32 discarded_pkts;
  3722. A_UINT32 local_frames;
  3723. A_UINT32 is_ext_msdu;
  3724. } htt_tx_de_enqueue_discard_stats_tlv;
  3725. typedef struct {
  3726. htt_tlv_hdr_t tlv_hdr;
  3727. A_UINT32 tcl_dummy_frame;
  3728. A_UINT32 tqm_dummy_frame;
  3729. A_UINT32 tqm_notify_frame;
  3730. A_UINT32 fw2wbm_enq;
  3731. A_UINT32 tqm_bypass_frame;
  3732. } htt_tx_de_compl_stats_tlv;
  3733. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3734. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3735. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3736. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3737. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3738. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3739. do { \
  3740. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3741. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3742. } while (0)
  3743. /*
  3744. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3745. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3746. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3747. * 200us & again request for it. This is a histogram of time we wait, with
  3748. * bin of 200ms & there are 10 bin (2 seconds max)
  3749. * They are defined by the following macros in FW
  3750. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3751. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3752. * ENTRIES_PER_BIN_COUNT)
  3753. */
  3754. typedef struct {
  3755. htt_tlv_hdr_t tlv_hdr;
  3756. A_UINT32 fw2wbm_ring_full_hist[1];
  3757. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3758. typedef struct {
  3759. htt_tlv_hdr_t tlv_hdr;
  3760. /**
  3761. * BIT [ 7 : 0] :- mac_id
  3762. * BIT [31 : 8] :- reserved
  3763. */
  3764. A_UINT32 mac_id__word;
  3765. /* Global Stats */
  3766. A_UINT32 tcl2fw_entry_count;
  3767. A_UINT32 not_to_fw;
  3768. A_UINT32 invalid_pdev_vdev_peer;
  3769. A_UINT32 tcl_res_invalid_addrx;
  3770. A_UINT32 wbm2fw_entry_count;
  3771. A_UINT32 invalid_pdev;
  3772. A_UINT32 tcl_res_addrx_timeout;
  3773. A_UINT32 invalid_vdev;
  3774. A_UINT32 invalid_tcl_exp_frame_desc;
  3775. A_UINT32 vdev_id_mismatch_cnt;
  3776. } htt_tx_de_cmn_stats_tlv;
  3777. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3778. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3779. /* Rx debug info for status rings */
  3780. typedef struct {
  3781. htt_tlv_hdr_t tlv_hdr;
  3782. /**
  3783. * BIT [15 : 0] :- max possible number of entries in respective ring
  3784. * (size of the ring in terms of entries)
  3785. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3786. */
  3787. A_UINT32 entry_status_sw2rxdma;
  3788. A_UINT32 entry_status_rxdma2reo;
  3789. A_UINT32 entry_status_reo2sw1;
  3790. A_UINT32 entry_status_reo2sw4;
  3791. A_UINT32 entry_status_refillringipa;
  3792. A_UINT32 entry_status_refillringhost;
  3793. /** datarate - Moving Average of Number of Entries */
  3794. A_UINT32 datarate_refillringipa;
  3795. A_UINT32 datarate_refillringhost;
  3796. /**
  3797. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3798. * deprecated, and will be filled with 0x0 by the target.
  3799. */
  3800. A_UINT32 refillringhost_backpress_hist[3];
  3801. A_UINT32 refillringipa_backpress_hist[3];
  3802. /**
  3803. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3804. * in recent time periods
  3805. * element 0: in last 0 to 250ms
  3806. * element 1: 250ms to 500ms
  3807. * element 2: above 500ms
  3808. */
  3809. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3810. } htt_rx_fw_ring_stats_tlv_v;
  3811. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3812. * TLV_TAGS:
  3813. * - HTT_STATS_TX_DE_CMN_TAG
  3814. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3815. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3816. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3817. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3818. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3819. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3820. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3821. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3822. */
  3823. /* NOTE:
  3824. * This structure is for documentation, and cannot be safely used directly.
  3825. * Instead, use the constituent TLV structures to fill/parse.
  3826. */
  3827. typedef struct {
  3828. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3829. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3830. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3831. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3832. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3833. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3834. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3835. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3836. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3837. } htt_tx_de_stats_t;
  3838. /* == RING-IF STATS == */
  3839. /* DWORD num_elems__prefetch_tail_idx */
  3840. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3841. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3842. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3843. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3844. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3845. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3846. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3847. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3848. do { \
  3849. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3850. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3851. } while (0)
  3852. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3853. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3854. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3855. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3856. do { \
  3857. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3858. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3859. } while (0)
  3860. /* DWORD head_idx__tail_idx */
  3861. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3862. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3863. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3864. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3865. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3866. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3867. HTT_RING_IF_STATS_HEAD_IDX_S)
  3868. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3869. do { \
  3870. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3871. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3872. } while (0)
  3873. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3874. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3875. HTT_RING_IF_STATS_TAIL_IDX_S)
  3876. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3877. do { \
  3878. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3879. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3880. } while (0)
  3881. /* DWORD shadow_head_idx__shadow_tail_idx */
  3882. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3883. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3884. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3885. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3886. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3887. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3888. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3889. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3890. do { \
  3891. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3892. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3893. } while (0)
  3894. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3895. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3896. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3897. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3898. do { \
  3899. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3900. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3901. } while (0)
  3902. /* DWORD lwm_thresh__hwm_thresh */
  3903. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3904. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3905. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3906. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3907. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3908. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3909. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3910. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3911. do { \
  3912. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3913. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3914. } while (0)
  3915. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3916. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3917. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3918. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3919. do { \
  3920. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3921. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3922. } while (0)
  3923. #define HTT_STATS_LOW_WM_BINS 5
  3924. #define HTT_STATS_HIGH_WM_BINS 5
  3925. typedef struct {
  3926. /** DWORD aligned base memory address of the ring */
  3927. A_UINT32 base_addr;
  3928. /** size of each ring element */
  3929. A_UINT32 elem_size;
  3930. /**
  3931. * BIT [15 : 0] :- num_elems
  3932. * BIT [31 : 16] :- prefetch_tail_idx
  3933. */
  3934. A_UINT32 num_elems__prefetch_tail_idx;
  3935. /**
  3936. * BIT [15 : 0] :- head_idx
  3937. * BIT [31 : 16] :- tail_idx
  3938. */
  3939. A_UINT32 head_idx__tail_idx;
  3940. /**
  3941. * BIT [15 : 0] :- shadow_head_idx
  3942. * BIT [31 : 16] :- shadow_tail_idx
  3943. */
  3944. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3945. A_UINT32 num_tail_incr;
  3946. /**
  3947. * BIT [15 : 0] :- lwm_thresh
  3948. * BIT [31 : 16] :- hwm_thresh
  3949. */
  3950. A_UINT32 lwm_thresh__hwm_thresh;
  3951. A_UINT32 overrun_hit_count;
  3952. A_UINT32 underrun_hit_count;
  3953. A_UINT32 prod_blockwait_count;
  3954. A_UINT32 cons_blockwait_count;
  3955. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3956. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3957. } htt_ring_if_stats_tlv;
  3958. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3959. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3960. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3961. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3962. HTT_RING_IF_CMN_MAC_ID_S)
  3963. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3964. do { \
  3965. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3966. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3967. } while (0)
  3968. typedef struct {
  3969. htt_tlv_hdr_t tlv_hdr;
  3970. /**
  3971. * BIT [ 7 : 0] :- mac_id
  3972. * BIT [31 : 8] :- reserved
  3973. */
  3974. A_UINT32 mac_id__word;
  3975. A_UINT32 num_records;
  3976. } htt_ring_if_cmn_tlv;
  3977. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3978. * TLV_TAGS:
  3979. * - HTT_STATS_RING_IF_CMN_TAG
  3980. * - HTT_STATS_STRING_TAG
  3981. * - HTT_STATS_RING_IF_TAG
  3982. */
  3983. /* NOTE:
  3984. * This structure is for documentation, and cannot be safely used directly.
  3985. * Instead, use the constituent TLV structures to fill/parse.
  3986. */
  3987. typedef struct {
  3988. htt_ring_if_cmn_tlv cmn_tlv;
  3989. /** Variable based on the Number of records. */
  3990. struct _ring_if {
  3991. htt_stats_string_tlv ring_str_tlv;
  3992. htt_ring_if_stats_tlv ring_tlv;
  3993. } r[1];
  3994. } htt_ring_if_stats_t;
  3995. /* == SFM STATS == */
  3996. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3997. /* NOTE: Variable length TLV, use length spec to infer array size */
  3998. typedef struct {
  3999. htt_tlv_hdr_t tlv_hdr;
  4000. /** Number of DWORDS used per user and per client */
  4001. A_UINT32 dwords_used_by_user_n[1];
  4002. } htt_sfm_client_user_tlv_v;
  4003. typedef struct {
  4004. htt_tlv_hdr_t tlv_hdr;
  4005. /** Client ID */
  4006. A_UINT32 client_id;
  4007. /** Minimum number of buffers */
  4008. A_UINT32 buf_min;
  4009. /** Maximum number of buffers */
  4010. A_UINT32 buf_max;
  4011. /** Number of Busy buffers */
  4012. A_UINT32 buf_busy;
  4013. /** Number of Allocated buffers */
  4014. A_UINT32 buf_alloc;
  4015. /** Number of Available/Usable buffers */
  4016. A_UINT32 buf_avail;
  4017. /** Number of users */
  4018. A_UINT32 num_users;
  4019. } htt_sfm_client_tlv;
  4020. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  4021. #define HTT_SFM_CMN_MAC_ID_S 0
  4022. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  4023. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  4024. HTT_SFM_CMN_MAC_ID_S)
  4025. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  4026. do { \
  4027. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  4028. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  4029. } while (0)
  4030. typedef struct {
  4031. htt_tlv_hdr_t tlv_hdr;
  4032. /**
  4033. * BIT [ 7 : 0] :- mac_id
  4034. * BIT [31 : 8] :- reserved
  4035. */
  4036. A_UINT32 mac_id__word;
  4037. /**
  4038. * Indicates the total number of 128 byte buffers in the CMEM
  4039. * that are available for buffer sharing
  4040. */
  4041. A_UINT32 buf_total;
  4042. /**
  4043. * Indicates for certain client or all the clients there is no
  4044. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  4045. */
  4046. A_UINT32 mem_empty;
  4047. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  4048. A_UINT32 deallocate_bufs;
  4049. /** Number of Records */
  4050. A_UINT32 num_records;
  4051. } htt_sfm_cmn_tlv;
  4052. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4053. * TLV_TAGS:
  4054. * - HTT_STATS_SFM_CMN_TAG
  4055. * - HTT_STATS_STRING_TAG
  4056. * - HTT_STATS_SFM_CLIENT_TAG
  4057. * - HTT_STATS_SFM_CLIENT_USER_TAG
  4058. */
  4059. /* NOTE:
  4060. * This structure is for documentation, and cannot be safely used directly.
  4061. * Instead, use the constituent TLV structures to fill/parse.
  4062. */
  4063. typedef struct {
  4064. htt_sfm_cmn_tlv cmn_tlv;
  4065. /** Variable based on the Number of records. */
  4066. struct _sfm_client {
  4067. htt_stats_string_tlv client_str_tlv;
  4068. htt_sfm_client_tlv client_tlv;
  4069. htt_sfm_client_user_tlv_v user_tlv;
  4070. } r[1];
  4071. } htt_sfm_stats_t;
  4072. /* == SRNG STATS == */
  4073. /* DWORD mac_id__ring_id__arena__ep */
  4074. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  4075. #define HTT_SRING_STATS_MAC_ID_S 0
  4076. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  4077. #define HTT_SRING_STATS_RING_ID_S 8
  4078. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  4079. #define HTT_SRING_STATS_ARENA_S 16
  4080. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  4081. #define HTT_SRING_STATS_EP_TYPE_S 24
  4082. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  4083. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  4084. HTT_SRING_STATS_MAC_ID_S)
  4085. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  4086. do { \
  4087. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  4088. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  4089. } while (0)
  4090. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4091. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4092. HTT_SRING_STATS_RING_ID_S)
  4093. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4094. do { \
  4095. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4096. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4097. } while (0)
  4098. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4099. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4100. HTT_SRING_STATS_ARENA_S)
  4101. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4102. do { \
  4103. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4104. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4105. } while (0)
  4106. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4107. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4108. HTT_SRING_STATS_EP_TYPE_S)
  4109. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4110. do { \
  4111. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4112. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4113. } while (0)
  4114. /* DWORD num_avail_words__num_valid_words */
  4115. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4116. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4117. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4118. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4119. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4120. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4121. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4122. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4123. do { \
  4124. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4125. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4126. } while (0)
  4127. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4128. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4129. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4130. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4131. do { \
  4132. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4133. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4134. } while (0)
  4135. /* DWORD head_ptr__tail_ptr */
  4136. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4137. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4138. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4139. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4140. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4141. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4142. HTT_SRING_STATS_HEAD_PTR_S)
  4143. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4144. do { \
  4145. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4146. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4147. } while (0)
  4148. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4149. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4150. HTT_SRING_STATS_TAIL_PTR_S)
  4151. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4152. do { \
  4153. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4154. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4155. } while (0)
  4156. /* DWORD consumer_empty__producer_full */
  4157. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4158. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4159. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4160. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4161. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4162. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4163. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4164. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4165. do { \
  4166. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4167. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4168. } while (0)
  4169. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4170. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4171. HTT_SRING_STATS_PRODUCER_FULL_S)
  4172. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4173. do { \
  4174. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4175. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4176. } while (0)
  4177. /* DWORD prefetch_count__internal_tail_ptr */
  4178. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4179. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4180. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4181. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4182. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4183. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4184. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4185. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4186. do { \
  4187. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4188. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4189. } while (0)
  4190. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4191. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4192. HTT_SRING_STATS_INTERNAL_TP_S)
  4193. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4194. do { \
  4195. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4196. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4197. } while (0)
  4198. typedef struct {
  4199. htt_tlv_hdr_t tlv_hdr;
  4200. /**
  4201. * BIT [ 7 : 0] :- mac_id
  4202. * BIT [15 : 8] :- ring_id
  4203. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4204. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4205. * BIT [31 : 25] :- reserved
  4206. */
  4207. A_UINT32 mac_id__ring_id__arena__ep;
  4208. /** DWORD aligned base memory address of the ring */
  4209. A_UINT32 base_addr_lsb;
  4210. A_UINT32 base_addr_msb;
  4211. /** size of ring */
  4212. A_UINT32 ring_size;
  4213. /** size of each ring element */
  4214. A_UINT32 elem_size;
  4215. /** Ring status
  4216. *
  4217. * BIT [15 : 0] :- num_avail_words
  4218. * BIT [31 : 16] :- num_valid_words
  4219. */
  4220. A_UINT32 num_avail_words__num_valid_words;
  4221. /** Index of head and tail
  4222. * BIT [15 : 0] :- head_ptr
  4223. * BIT [31 : 16] :- tail_ptr
  4224. */
  4225. A_UINT32 head_ptr__tail_ptr;
  4226. /** Empty or full counter of rings
  4227. * BIT [15 : 0] :- consumer_empty
  4228. * BIT [31 : 16] :- producer_full
  4229. */
  4230. A_UINT32 consumer_empty__producer_full;
  4231. /** Prefetch status of consumer ring
  4232. * BIT [15 : 0] :- prefetch_count
  4233. * BIT [31 : 16] :- internal_tail_ptr
  4234. */
  4235. A_UINT32 prefetch_count__internal_tail_ptr;
  4236. } htt_sring_stats_tlv;
  4237. typedef struct {
  4238. htt_tlv_hdr_t tlv_hdr;
  4239. A_UINT32 num_records;
  4240. } htt_sring_cmn_tlv;
  4241. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4242. * TLV_TAGS:
  4243. * - HTT_STATS_SRING_CMN_TAG
  4244. * - HTT_STATS_STRING_TAG
  4245. * - HTT_STATS_SRING_STATS_TAG
  4246. */
  4247. /* NOTE:
  4248. * This structure is for documentation, and cannot be safely used directly.
  4249. * Instead, use the constituent TLV structures to fill/parse.
  4250. */
  4251. typedef struct {
  4252. htt_sring_cmn_tlv cmn_tlv;
  4253. /** Variable based on the Number of records */
  4254. struct _sring_stats {
  4255. htt_stats_string_tlv sring_str_tlv;
  4256. htt_sring_stats_tlv sring_stats_tlv;
  4257. } r[1];
  4258. } htt_sring_stats_t;
  4259. /* == PDEV TX RATE CTRL STATS == */
  4260. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4261. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4262. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4263. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4264. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4265. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4266. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4267. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4268. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4269. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4270. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4271. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4272. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4273. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4274. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4275. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4276. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4277. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4278. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4279. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4280. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4281. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4282. do { \
  4283. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4284. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4285. } while (0)
  4286. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4287. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4288. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4289. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4290. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4291. /*
  4292. * Introduce new TX counters to support 320MHz support and punctured modes
  4293. */
  4294. typedef enum {
  4295. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4296. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4297. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4298. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4299. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4300. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4301. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4302. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4303. /* 11be related updates */
  4304. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4305. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4306. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4307. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4308. typedef enum {
  4309. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4310. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4311. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4312. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4313. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4314. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4315. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4316. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4317. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4318. typedef enum {
  4319. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4320. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4321. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4322. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4323. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4324. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4325. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4326. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4327. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4328. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4329. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4330. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4331. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4332. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4333. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4334. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4335. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4336. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4337. typedef struct {
  4338. htt_tlv_hdr_t tlv_hdr;
  4339. /**
  4340. * BIT [ 7 : 0] :- mac_id
  4341. * BIT [31 : 8] :- reserved
  4342. */
  4343. A_UINT32 mac_id__word;
  4344. /** Number of tx ldpc packets */
  4345. A_UINT32 tx_ldpc;
  4346. /** Number of tx rts packets */
  4347. A_UINT32 rts_cnt;
  4348. /** RSSI value of last ack packet (units = dB above noise floor) */
  4349. A_UINT32 ack_rssi;
  4350. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4351. /** tx_xx_mcs: currently unused */
  4352. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4353. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4354. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4355. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4356. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4357. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4358. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4359. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4360. /**
  4361. * Counters to track number of tx packets in each GI
  4362. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4363. */
  4364. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4365. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4366. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4367. /** Number of CTS-acknowledged RTS packets */
  4368. A_UINT32 rts_success;
  4369. /**
  4370. * Counters for legacy 11a and 11b transmissions.
  4371. *
  4372. * The index corresponds to:
  4373. *
  4374. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4375. *
  4376. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4377. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4378. */
  4379. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4380. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4381. /** 11AC VHT DL MU MIMO LDPC count */
  4382. A_UINT32 ac_mu_mimo_tx_ldpc;
  4383. /** 11AX HE DL MU MIMO LDPC count */
  4384. A_UINT32 ax_mu_mimo_tx_ldpc;
  4385. /** 11AX HE DL MU OFDMA LDPC count */
  4386. A_UINT32 ofdma_tx_ldpc;
  4387. /**
  4388. * Counters for 11ax HE LTF selection during TX.
  4389. *
  4390. * The index corresponds to:
  4391. *
  4392. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4393. */
  4394. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4395. /** 11AC VHT DL MU MIMO TX MCS stats */
  4396. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4397. /** 11AX HE DL MU MIMO TX MCS stats */
  4398. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4399. /** 11AX HE DL MU OFDMA TX MCS stats */
  4400. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4401. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4402. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4403. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4404. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4405. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4406. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4407. /** 11AC VHT DL MU MIMO TX BW stats */
  4408. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4409. /** 11AX HE DL MU MIMO TX BW stats */
  4410. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4411. /** 11AX HE DL MU OFDMA TX BW stats */
  4412. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4413. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4414. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4415. /** 11AX HE DL MU MIMO TX guard interval stats */
  4416. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4417. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4418. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4419. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4420. A_UINT32 tx_11ax_su_ext;
  4421. /* Stats for MCS 12/13 */
  4422. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4423. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4424. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4425. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4426. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4427. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4428. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4429. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4430. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4431. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4432. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4433. /* Stats for MCS 14/15 */
  4434. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4435. A_UINT32 tx_bw_320mhz;
  4436. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4437. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4438. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4439. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4440. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4441. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4442. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4443. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4444. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4445. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4446. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4447. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4448. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4449. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4450. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4451. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4452. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4453. /** sta side trigger stats */
  4454. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4455. } htt_tx_pdev_rate_stats_tlv;
  4456. typedef struct {
  4457. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4458. htt_tlv_hdr_t tlv_hdr;
  4459. /** 11BE EHT DL MU MIMO TX MCS stats */
  4460. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4461. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4462. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4463. /** 11BE EHT DL MU MIMO TX BW stats */
  4464. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4465. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4466. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4467. /** 11BE DL MU MIMO LDPC count */
  4468. A_UINT32 be_mu_mimo_tx_ldpc;
  4469. } htt_tx_pdev_rate_stats_be_tlv;
  4470. typedef struct {
  4471. /*
  4472. * SAWF pdev rate stats;
  4473. * placed in a separate TLV to adhere to size restrictions
  4474. */
  4475. htt_tlv_hdr_t tlv_hdr;
  4476. /**
  4477. * Counter incremented when MCS is dropped due to the successive retries
  4478. * to a peer reaching the configured limit.
  4479. */
  4480. A_UINT32 rate_retry_mcs_drop_cnt;
  4481. /**
  4482. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4483. */
  4484. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4485. /**
  4486. * PPDU PER histogram - each PPDU has its PER computed,
  4487. * and the bin corresponding to that PER percentage is incremented.
  4488. */
  4489. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4490. /**
  4491. * When the service class contains delay bound rate parameters which
  4492. * indicate low latency and we enable latency-based RA params then
  4493. * the low_latency_rate_count will be incremented.
  4494. * This counts the number of peer-TIDs that have been categorized as
  4495. * low-latency.
  4496. */
  4497. A_UINT32 low_latency_rate_cnt;
  4498. /** Indicate how many times rate drop happened within SIFS burst */
  4499. A_UINT32 su_burst_rate_drop_cnt;
  4500. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4501. A_UINT32 su_burst_rate_drop_fail_cnt;
  4502. } htt_tx_pdev_rate_stats_sawf_tlv;
  4503. typedef struct {
  4504. htt_tlv_hdr_t tlv_hdr;
  4505. /**
  4506. * BIT [ 7 : 0] :- mac_id
  4507. * BIT [31 : 8] :- reserved
  4508. */
  4509. A_UINT32 mac_id__word;
  4510. /** 11BE EHT DL MU OFDMA LDPC count */
  4511. A_UINT32 be_ofdma_tx_ldpc;
  4512. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4513. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4514. /**
  4515. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4516. */
  4517. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4518. /** 11BE EHT DL MU OFDMA TX BW stats */
  4519. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4520. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4521. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4522. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4523. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4524. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4525. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4526. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4527. typedef struct {
  4528. htt_tlv_hdr_t tlv_hdr;
  4529. /** Tx PPDU duration histogram **/
  4530. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4531. A_UINT32 tx_success_time_us_low;
  4532. A_UINT32 tx_success_time_us_high;
  4533. A_UINT32 tx_fail_time_us_low;
  4534. A_UINT32 tx_fail_time_us_high;
  4535. A_UINT32 pdev_up_time_us_low;
  4536. A_UINT32 pdev_up_time_us_high;
  4537. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4538. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4539. * TLV_TAGS:
  4540. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4541. */
  4542. /* NOTE:
  4543. * This structure is for documentation, and cannot be safely used directly.
  4544. * Instead, use the constituent TLV structures to fill/parse.
  4545. */
  4546. typedef struct {
  4547. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4548. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4549. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4550. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4551. } htt_tx_pdev_rate_stats_t;
  4552. /* == PDEV RX RATE CTRL STATS == */
  4553. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4554. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4555. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4556. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4557. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4558. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4559. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4560. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4561. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4562. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4563. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4564. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4565. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4566. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4567. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4568. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4569. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4570. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4571. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4572. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4573. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4574. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4575. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4576. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4577. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4578. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4579. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4580. */
  4581. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4582. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4583. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4584. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4585. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4586. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4587. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4588. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4589. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4590. */
  4591. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4592. typedef enum {
  4593. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4594. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4595. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4596. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4597. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4598. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4599. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4600. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4601. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4602. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4603. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4604. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4605. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4606. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4607. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4608. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4609. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4610. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4611. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4612. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4613. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4614. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4615. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4616. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4617. do { \
  4618. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4619. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4620. } while (0)
  4621. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4622. typedef enum {
  4623. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4624. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4625. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4626. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4627. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4628. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4629. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4630. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4631. typedef struct {
  4632. htt_tlv_hdr_t tlv_hdr;
  4633. /**
  4634. * BIT [ 7 : 0] :- mac_id
  4635. * BIT [31 : 8] :- reserved
  4636. */
  4637. A_UINT32 mac_id__word;
  4638. A_UINT32 nsts;
  4639. /** Number of rx ldpc packets */
  4640. A_UINT32 rx_ldpc;
  4641. /** Number of rx rts packets */
  4642. A_UINT32 rts_cnt;
  4643. /** units = dB above noise floor */
  4644. A_UINT32 rssi_mgmt;
  4645. /** units = dB above noise floor */
  4646. A_UINT32 rssi_data;
  4647. /** units = dB above noise floor */
  4648. A_UINT32 rssi_comb;
  4649. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4650. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4651. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4652. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4653. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4654. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4655. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4656. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4657. /** units = dB above noise floor */
  4658. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4659. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4660. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4661. /** rx Signal Strength value in dBm unit */
  4662. A_INT32 rssi_in_dbm;
  4663. A_UINT32 rx_11ax_su_ext;
  4664. A_UINT32 rx_11ac_mumimo;
  4665. A_UINT32 rx_11ax_mumimo;
  4666. A_UINT32 rx_11ax_ofdma;
  4667. A_UINT32 txbf;
  4668. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4669. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4670. A_UINT32 rx_active_dur_us_low;
  4671. A_UINT32 rx_active_dur_us_high;
  4672. /** number of times UL MU MIMO RX packets received */
  4673. A_UINT32 rx_11ax_ul_ofdma;
  4674. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4675. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4676. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4677. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4678. /**
  4679. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4680. * (Increments the individual user NSS in the OFDMA PPDU received)
  4681. */
  4682. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4683. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4684. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4685. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4686. A_UINT32 ul_ofdma_rx_stbc;
  4687. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4688. A_UINT32 ul_ofdma_rx_ldpc;
  4689. /**
  4690. * Number of non data PPDUs received for each degree (number of users)
  4691. * in UL OFDMA
  4692. */
  4693. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4694. /**
  4695. * Number of data ppdus received for each degree (number of users)
  4696. * in UL OFDMA
  4697. */
  4698. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4699. /**
  4700. * Number of mpdus passed for each degree (number of users)
  4701. * in UL OFDMA TB PPDU
  4702. */
  4703. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4704. /**
  4705. * Number of mpdus failed for each degree (number of users)
  4706. * in UL OFDMA TB PPDU
  4707. */
  4708. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4709. A_UINT32 nss_count;
  4710. A_UINT32 pilot_count;
  4711. /** RxEVM stats in dB */
  4712. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4713. /**
  4714. * EVM mean across pilots, computed as
  4715. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4716. */
  4717. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4718. /** dBm units */
  4719. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4720. /** per_chain_rssi_pkt_type:
  4721. * This field shows what type of rx frame the per-chain RSSI was computed
  4722. * on, by recording the frame type and sub-type as bit-fields within this
  4723. * field:
  4724. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4725. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4726. * BIT [31 : 8] :- Reserved
  4727. */
  4728. A_UINT32 per_chain_rssi_pkt_type;
  4729. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4730. A_UINT32 rx_su_ndpa;
  4731. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4732. A_UINT32 rx_mu_ndpa;
  4733. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4734. A_UINT32 rx_br_poll;
  4735. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4736. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4737. /**
  4738. * Number of non data ppdus received for each degree (number of users)
  4739. * with UL MUMIMO
  4740. */
  4741. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4742. /**
  4743. * Number of data ppdus received for each degree (number of users)
  4744. * with UL MUMIMO
  4745. */
  4746. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4747. /**
  4748. * Number of mpdus passed for each degree (number of users)
  4749. * with UL MUMIMO TB PPDU
  4750. */
  4751. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4752. /**
  4753. * Number of mpdus failed for each degree (number of users)
  4754. * with UL MUMIMO TB PPDU
  4755. */
  4756. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4757. /**
  4758. * Number of non data ppdus received for each degree (number of users)
  4759. * in UL OFDMA
  4760. */
  4761. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4762. /**
  4763. * Number of data ppdus received for each degree (number of users)
  4764. *in UL OFDMA
  4765. */
  4766. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4767. /* Stats for MCS 12/13 */
  4768. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4769. /*
  4770. * NOTE - this TLV is already large enough that it causes the HTT message
  4771. * carrying it to be nearly at the message size limit that applies to
  4772. * many targets/hosts.
  4773. * No further fields should be added to this TLV without very careful
  4774. * review to ensure the size increase is acceptable.
  4775. */
  4776. } htt_rx_pdev_rate_stats_tlv;
  4777. typedef struct {
  4778. htt_tlv_hdr_t tlv_hdr;
  4779. /** Tx PPDU duration histogram **/
  4780. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4781. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4782. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4783. * TLV_TAGS:
  4784. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4785. */
  4786. /* NOTE:
  4787. * This structure is for documentation, and cannot be safely used directly.
  4788. * Instead, use the constituent TLV structures to fill/parse.
  4789. */
  4790. typedef struct {
  4791. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4792. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4793. } htt_rx_pdev_rate_stats_t;
  4794. typedef struct {
  4795. htt_tlv_hdr_t tlv_hdr;
  4796. /** units = dB above noise floor */
  4797. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4798. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4799. /** rx mcast signal strength value in dBm unit */
  4800. A_INT32 rssi_mcast_in_dbm;
  4801. /** rx mgmt packet signal Strength value in dBm unit */
  4802. A_INT32 rssi_mgmt_in_dbm;
  4803. /*
  4804. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4805. * due to message size limitations.
  4806. */
  4807. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4808. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4809. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4810. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4811. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4812. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4813. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4814. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4815. /* MCS 14,15 */
  4816. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4817. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4818. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4819. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4820. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4821. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4822. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4823. } htt_rx_pdev_rate_ext_stats_tlv;
  4824. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4825. * TLV_TAGS:
  4826. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4827. */
  4828. /* NOTE:
  4829. * This structure is for documentation, and cannot be safely used directly.
  4830. * Instead, use the constituent TLV structures to fill/parse.
  4831. */
  4832. typedef struct {
  4833. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4834. } htt_rx_pdev_rate_ext_stats_t;
  4835. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4836. #define HTT_STATS_CMN_MAC_ID_S 0
  4837. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4838. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4839. HTT_STATS_CMN_MAC_ID_S)
  4840. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4841. do { \
  4842. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4843. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4844. } while (0)
  4845. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4846. typedef struct {
  4847. htt_tlv_hdr_t tlv_hdr;
  4848. /**
  4849. * BIT [ 7 : 0] :- mac_id
  4850. * BIT [31 : 8] :- reserved
  4851. */
  4852. A_UINT32 mac_id__word;
  4853. A_UINT32 rx_11ax_ul_ofdma;
  4854. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4855. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4856. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4857. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4858. A_UINT32 ul_ofdma_rx_stbc;
  4859. A_UINT32 ul_ofdma_rx_ldpc;
  4860. /*
  4861. * These are arrays to hold the number of PPDUs that we received per RU.
  4862. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4863. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4864. */
  4865. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4866. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4867. /*
  4868. * These arrays hold Target RSSI (rx power the AP wants),
  4869. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4870. * which can be identified by AIDs, during trigger based RX.
  4871. * Array acts a circular buffer and holds values for last 5 STAs
  4872. * in the same order as RX.
  4873. */
  4874. /**
  4875. * STA AID array for identifying which STA the
  4876. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4877. */
  4878. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4879. /**
  4880. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4881. */
  4882. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4883. /**
  4884. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4885. */
  4886. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4887. /**
  4888. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4889. */
  4890. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4891. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4892. /*
  4893. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4894. * response to basic trigger. Typically a data response is expected.
  4895. */
  4896. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4897. } htt_rx_pdev_ul_trigger_stats_tlv;
  4898. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4899. * TLV_TAGS:
  4900. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4901. * NOTE:
  4902. * This structure is for documentation, and cannot be safely used directly.
  4903. * Instead, use the constituent TLV structures to fill/parse.
  4904. */
  4905. typedef struct {
  4906. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4907. } htt_rx_pdev_ul_trigger_stats_t;
  4908. typedef struct {
  4909. htt_tlv_hdr_t tlv_hdr;
  4910. /**
  4911. * BIT [ 7 : 0] :- mac_id
  4912. * BIT [31 : 8] :- reserved
  4913. */
  4914. A_UINT32 mac_id__word;
  4915. A_UINT32 rx_11be_ul_ofdma;
  4916. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4917. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4918. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4919. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4920. A_UINT32 be_ul_ofdma_rx_stbc;
  4921. A_UINT32 be_ul_ofdma_rx_ldpc;
  4922. /*
  4923. * These are arrays to hold the number of PPDUs that we received per RU.
  4924. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4925. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4926. */
  4927. /** PPDU level */
  4928. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4929. /** PPDU level */
  4930. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4931. /*
  4932. * These arrays hold Target RSSI (rx power the AP wants),
  4933. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4934. * which can be identified by AIDs, during trigger based RX.
  4935. * Array acts a circular buffer and holds values for last 5 STAs
  4936. * in the same order as RX.
  4937. */
  4938. /**
  4939. * STA AID array for identifying which STA the
  4940. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4941. */
  4942. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4943. /**
  4944. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4945. */
  4946. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4947. /**
  4948. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4949. */
  4950. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4951. /**
  4952. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4953. */
  4954. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4955. /*
  4956. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4957. * response to basic trigger. Typically a data response is expected.
  4958. */
  4959. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4960. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4961. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4962. * TLV_TAGS:
  4963. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4964. * NOTE:
  4965. * This structure is for documentation, and cannot be safely used directly.
  4966. * Instead, use the constituent TLV structures to fill/parse.
  4967. */
  4968. typedef struct {
  4969. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4970. } htt_rx_pdev_be_ul_trigger_stats_t;
  4971. typedef struct {
  4972. htt_tlv_hdr_t tlv_hdr;
  4973. A_UINT32 user_index;
  4974. /** PPDU level */
  4975. A_UINT32 rx_ulofdma_non_data_ppdu;
  4976. /** PPDU level */
  4977. A_UINT32 rx_ulofdma_data_ppdu;
  4978. /** MPDU level */
  4979. A_UINT32 rx_ulofdma_mpdu_ok;
  4980. /** MPDU level */
  4981. A_UINT32 rx_ulofdma_mpdu_fail;
  4982. A_UINT32 rx_ulofdma_non_data_nusers;
  4983. A_UINT32 rx_ulofdma_data_nusers;
  4984. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4985. typedef struct {
  4986. htt_tlv_hdr_t tlv_hdr;
  4987. A_UINT32 user_index;
  4988. /** PPDU level */
  4989. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4990. /** PPDU level */
  4991. A_UINT32 be_rx_ulofdma_data_ppdu;
  4992. /** MPDU level */
  4993. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4994. /** MPDU level */
  4995. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4996. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4997. A_UINT32 be_rx_ulofdma_data_nusers;
  4998. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4999. typedef struct {
  5000. htt_tlv_hdr_t tlv_hdr;
  5001. A_UINT32 user_index;
  5002. /** PPDU level */
  5003. A_UINT32 rx_ulmumimo_non_data_ppdu;
  5004. /** PPDU level */
  5005. A_UINT32 rx_ulmumimo_data_ppdu;
  5006. /** MPDU level */
  5007. A_UINT32 rx_ulmumimo_mpdu_ok;
  5008. /** MPDU level */
  5009. A_UINT32 rx_ulmumimo_mpdu_fail;
  5010. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  5011. typedef struct {
  5012. htt_tlv_hdr_t tlv_hdr;
  5013. A_UINT32 user_index;
  5014. /** PPDU level */
  5015. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  5016. /** PPDU level */
  5017. A_UINT32 be_rx_ulmumimo_data_ppdu;
  5018. /** MPDU level */
  5019. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  5020. /** MPDU level */
  5021. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  5022. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  5023. /* == RX PDEV/SOC STATS == */
  5024. typedef struct {
  5025. htt_tlv_hdr_t tlv_hdr;
  5026. /**
  5027. * BIT [7:0] :- mac_id
  5028. * BIT [31:8] :- reserved
  5029. *
  5030. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5031. */
  5032. A_UINT32 mac_id__word;
  5033. /** Number of times UL MUMIMO RX packets received */
  5034. A_UINT32 rx_11ax_ul_mumimo;
  5035. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  5036. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5037. /**
  5038. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  5039. * Index 0 indicates 1xLTF + 1.6 msec GI
  5040. * Index 1 indicates 2xLTF + 1.6 msec GI
  5041. * Index 2 indicates 4xLTF + 3.2 msec GI
  5042. */
  5043. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5044. /**
  5045. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  5046. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5047. */
  5048. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5049. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  5050. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5051. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5052. A_UINT32 ul_mumimo_rx_stbc;
  5053. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5054. A_UINT32 ul_mumimo_rx_ldpc;
  5055. /* Stats for MCS 12/13 */
  5056. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5057. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5058. /** RSSI in dBm for Rx TB PPDUs */
  5059. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  5060. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5061. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5062. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5063. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5064. /** Average pilot EVM measued for RX UL TB PPDU */
  5065. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5066. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5067. /*
  5068. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  5069. * response to basic trigger. Typically a data response is expected.
  5070. */
  5071. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  5072. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  5073. typedef struct {
  5074. htt_tlv_hdr_t tlv_hdr;
  5075. /**
  5076. * BIT [7:0] :- mac_id
  5077. * BIT [31:8] :- reserved
  5078. *
  5079. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5080. */
  5081. A_UINT32 mac_id__word;
  5082. /** Number of times UL MUMIMO RX packets received */
  5083. A_UINT32 rx_11be_ul_mumimo;
  5084. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  5085. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5086. /**
  5087. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  5088. * Index 0 indicates 1xLTF + 1.6 msec GI
  5089. * Index 1 indicates 2xLTF + 1.6 msec GI
  5090. * Index 2 indicates 4xLTF + 3.2 msec GI
  5091. */
  5092. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5093. /**
  5094. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5095. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5096. */
  5097. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5098. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5099. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5100. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5101. A_UINT32 be_ul_mumimo_rx_stbc;
  5102. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5103. A_UINT32 be_ul_mumimo_rx_ldpc;
  5104. /** RSSI in dBm for Rx TB PPDUs */
  5105. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5106. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5107. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5108. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5109. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5110. /** Average pilot EVM measued for RX UL TB PPDU */
  5111. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5112. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5113. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5114. /*
  5115. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5116. * in response to basic trigger. Typically a data response is expected.
  5117. */
  5118. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5119. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5120. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5121. * TLV_TAGS:
  5122. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5123. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5124. */
  5125. typedef struct {
  5126. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5127. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5128. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5129. typedef struct {
  5130. htt_tlv_hdr_t tlv_hdr;
  5131. /** Num Packets received on REO FW ring */
  5132. A_UINT32 fw_reo_ring_data_msdu;
  5133. /** Num bc/mc packets indicated from fw to host */
  5134. A_UINT32 fw_to_host_data_msdu_bcmc;
  5135. /** Num unicast packets indicated from fw to host */
  5136. A_UINT32 fw_to_host_data_msdu_uc;
  5137. /** Num remote buf recycle from offload */
  5138. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5139. /** Num remote free buf given to offload */
  5140. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5141. /** Num unicast packets from local path indicated to host */
  5142. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5143. /** Num unicast packets from REO indicated to host */
  5144. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5145. /** Num Packets received from WBM SW1 ring */
  5146. A_UINT32 wbm_sw_ring_reap;
  5147. /** Num packets from WBM forwarded from fw to host via WBM */
  5148. A_UINT32 wbm_forward_to_host_cnt;
  5149. /** Num packets from WBM recycled to target refill ring */
  5150. A_UINT32 wbm_target_recycle_cnt;
  5151. /**
  5152. * Total Num of recycled to refill ring,
  5153. * including packets from WBM and REO
  5154. */
  5155. A_UINT32 target_refill_ring_recycle_cnt;
  5156. } htt_rx_soc_fw_stats_tlv;
  5157. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5158. /* NOTE: Variable length TLV, use length spec to infer array size */
  5159. typedef struct {
  5160. htt_tlv_hdr_t tlv_hdr;
  5161. /** Num ring empty encountered */
  5162. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5163. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5164. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5165. /* NOTE: Variable length TLV, use length spec to infer array size */
  5166. typedef struct {
  5167. htt_tlv_hdr_t tlv_hdr;
  5168. /** Num total buf refilled from refill ring */
  5169. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5170. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5171. /* RXDMA error code from WBM released packets */
  5172. typedef enum {
  5173. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5174. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5175. HTT_RX_RXDMA_FCS_ERR = 2,
  5176. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5177. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5178. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5179. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5180. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5181. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5182. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5183. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5184. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5185. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5186. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5187. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5188. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5189. /*
  5190. * This MAX_ERR_CODE should not be used in any host/target messages,
  5191. * so that even though it is defined within a host/target interface
  5192. * definition header file, it isn't actually part of the host/target
  5193. * interface, and thus can be modified.
  5194. */
  5195. HTT_RX_RXDMA_MAX_ERR_CODE
  5196. } htt_rx_rxdma_error_code_enum;
  5197. /* NOTE: Variable length TLV, use length spec to infer array size */
  5198. typedef struct {
  5199. htt_tlv_hdr_t tlv_hdr;
  5200. /** NOTE:
  5201. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5202. * It is expected but not required that the target will provide a rxdma_err element
  5203. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5204. * MAX_ERR_CODE. The host should ignore any array elements whose
  5205. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5206. */
  5207. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5208. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5209. /* REO error code from WBM released packets */
  5210. typedef enum {
  5211. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5212. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5213. HTT_RX_AMPDU_IN_NON_BA = 2,
  5214. HTT_RX_NON_BA_DUPLICATE = 3,
  5215. HTT_RX_BA_DUPLICATE = 4,
  5216. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5217. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5218. HTT_RX_REGULAR_FRAME_OOR = 7,
  5219. HTT_RX_BAR_FRAME_OOR = 8,
  5220. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5221. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5222. HTT_RX_PN_CHECK_FAILED = 11,
  5223. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5224. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5225. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5226. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5227. /*
  5228. * This MAX_ERR_CODE should not be used in any host/target messages,
  5229. * so that even though it is defined within a host/target interface
  5230. * definition header file, it isn't actually part of the host/target
  5231. * interface, and thus can be modified.
  5232. */
  5233. HTT_RX_REO_MAX_ERR_CODE
  5234. } htt_rx_reo_error_code_enum;
  5235. /* NOTE: Variable length TLV, use length spec to infer array size */
  5236. typedef struct {
  5237. htt_tlv_hdr_t tlv_hdr;
  5238. /** NOTE:
  5239. * The mapping of REO error types to reo_err array elements is HW dependent.
  5240. * It is expected but not required that the target will provide a rxdma_err element
  5241. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5242. * MAX_ERR_CODE. The host should ignore any array elements whose
  5243. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5244. */
  5245. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5246. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5247. /* NOTE:
  5248. * This structure is for documentation, and cannot be safely used directly.
  5249. * Instead, use the constituent TLV structures to fill/parse.
  5250. */
  5251. typedef struct {
  5252. htt_rx_soc_fw_stats_tlv fw_tlv;
  5253. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5254. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5255. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5256. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5257. } htt_rx_soc_stats_t;
  5258. /* == RX PDEV STATS == */
  5259. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5260. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5261. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5262. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5263. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5264. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5265. do { \
  5266. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5267. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5268. } while (0)
  5269. typedef struct {
  5270. htt_tlv_hdr_t tlv_hdr;
  5271. /**
  5272. * BIT [ 7 : 0] :- mac_id
  5273. * BIT [31 : 8] :- reserved
  5274. */
  5275. A_UINT32 mac_id__word;
  5276. /** Num PPDU status processed from HW */
  5277. A_UINT32 ppdu_recvd;
  5278. /** Num MPDU across PPDUs with FCS ok */
  5279. A_UINT32 mpdu_cnt_fcs_ok;
  5280. /** Num MPDU across PPDUs with FCS err */
  5281. A_UINT32 mpdu_cnt_fcs_err;
  5282. /** Num MSDU across PPDUs */
  5283. A_UINT32 tcp_msdu_cnt;
  5284. /** Num MSDU across PPDUs */
  5285. A_UINT32 tcp_ack_msdu_cnt;
  5286. /** Num MSDU across PPDUs */
  5287. A_UINT32 udp_msdu_cnt;
  5288. /** Num MSDU across PPDUs */
  5289. A_UINT32 other_msdu_cnt;
  5290. /** Num MPDU on FW ring indicated */
  5291. A_UINT32 fw_ring_mpdu_ind;
  5292. /** Num MGMT MPDU given to protocol */
  5293. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5294. /** Num ctrl MPDU given to protocol */
  5295. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5296. /** Num mcast data packet received */
  5297. A_UINT32 fw_ring_mcast_data_msdu;
  5298. /** Num broadcast data packet received */
  5299. A_UINT32 fw_ring_bcast_data_msdu;
  5300. /** Num unicast data packet received */
  5301. A_UINT32 fw_ring_ucast_data_msdu;
  5302. /** Num null data packet received */
  5303. A_UINT32 fw_ring_null_data_msdu;
  5304. /** Num MPDU on FW ring dropped */
  5305. A_UINT32 fw_ring_mpdu_drop;
  5306. /** Num buf indication to offload */
  5307. A_UINT32 ofld_local_data_ind_cnt;
  5308. /** Num buf recycle from offload */
  5309. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5310. /** Num buf indication to data_rx */
  5311. A_UINT32 drx_local_data_ind_cnt;
  5312. /** Num buf recycle from data_rx */
  5313. A_UINT32 drx_local_data_buf_recycle_cnt;
  5314. /** Num buf indication to protocol */
  5315. A_UINT32 local_nondata_ind_cnt;
  5316. /** Num buf recycle from protocol */
  5317. A_UINT32 local_nondata_buf_recycle_cnt;
  5318. /** Num buf fed */
  5319. A_UINT32 fw_status_buf_ring_refill_cnt;
  5320. /** Num ring empty encountered */
  5321. A_UINT32 fw_status_buf_ring_empty_cnt;
  5322. /** Num buf fed */
  5323. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5324. /** Num ring empty encountered */
  5325. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5326. /** Num buf fed */
  5327. A_UINT32 fw_link_buf_ring_refill_cnt;
  5328. /** Num ring empty encountered */
  5329. A_UINT32 fw_link_buf_ring_empty_cnt;
  5330. /** Num buf fed */
  5331. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5332. /** Num ring empty encountered */
  5333. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5334. /** Num buf fed */
  5335. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5336. /** Num ring empty encountered */
  5337. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5338. /** Num buf fed */
  5339. A_UINT32 mon_status_buf_ring_refill_cnt;
  5340. /** Num ring empty encountered */
  5341. A_UINT32 mon_status_buf_ring_empty_cnt;
  5342. /** Num buf fed */
  5343. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5344. /** Num ring empty encountered */
  5345. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5346. /** Num buf fed */
  5347. A_UINT32 mon_dest_ring_update_cnt;
  5348. /** Num ring full encountered */
  5349. A_UINT32 mon_dest_ring_full_cnt;
  5350. /** Num rx suspend is attempted */
  5351. A_UINT32 rx_suspend_cnt;
  5352. /** Num rx suspend failed */
  5353. A_UINT32 rx_suspend_fail_cnt;
  5354. /** Num rx resume attempted */
  5355. A_UINT32 rx_resume_cnt;
  5356. /** Num rx resume failed */
  5357. A_UINT32 rx_resume_fail_cnt;
  5358. /** Num rx ring switch */
  5359. A_UINT32 rx_ring_switch_cnt;
  5360. /** Num rx ring restore */
  5361. A_UINT32 rx_ring_restore_cnt;
  5362. /** Num rx flush issued */
  5363. A_UINT32 rx_flush_cnt;
  5364. /** Num rx recovery */
  5365. A_UINT32 rx_recovery_reset_cnt;
  5366. } htt_rx_pdev_fw_stats_tlv;
  5367. typedef struct {
  5368. htt_tlv_hdr_t tlv_hdr;
  5369. /** peer mac address */
  5370. htt_mac_addr peer_mac_addr;
  5371. /** Num of tx mgmt frames with subtype on peer level */
  5372. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5373. /** Num of rx mgmt frames with subtype on peer level */
  5374. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5375. } htt_peer_ctrl_path_txrx_stats_tlv;
  5376. #define HTT_STATS_PHY_ERR_MAX 43
  5377. typedef struct {
  5378. htt_tlv_hdr_t tlv_hdr;
  5379. /**
  5380. * BIT [ 7 : 0] :- mac_id
  5381. * BIT [31 : 8] :- reserved
  5382. */
  5383. A_UINT32 mac_id__word;
  5384. /** Num of phy err */
  5385. A_UINT32 total_phy_err_cnt;
  5386. /** Counts of different types of phy errs
  5387. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5388. * The only currently-supported mapping is shown below:
  5389. *
  5390. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5391. * 1 phyrx_err_synth_off
  5392. * 2 phyrx_err_ofdma_timing
  5393. * 3 phyrx_err_ofdma_signal_parity
  5394. * 4 phyrx_err_ofdma_rate_illegal
  5395. * 5 phyrx_err_ofdma_length_illegal
  5396. * 6 phyrx_err_ofdma_restart
  5397. * 7 phyrx_err_ofdma_service
  5398. * 8 phyrx_err_ppdu_ofdma_power_drop
  5399. * 9 phyrx_err_cck_blokker
  5400. * 10 phyrx_err_cck_timing
  5401. * 11 phyrx_err_cck_header_crc
  5402. * 12 phyrx_err_cck_rate_illegal
  5403. * 13 phyrx_err_cck_length_illegal
  5404. * 14 phyrx_err_cck_restart
  5405. * 15 phyrx_err_cck_service
  5406. * 16 phyrx_err_cck_power_drop
  5407. * 17 phyrx_err_ht_crc_err
  5408. * 18 phyrx_err_ht_length_illegal
  5409. * 19 phyrx_err_ht_rate_illegal
  5410. * 20 phyrx_err_ht_zlf
  5411. * 21 phyrx_err_false_radar_ext
  5412. * 22 phyrx_err_green_field
  5413. * 23 phyrx_err_bw_gt_dyn_bw
  5414. * 24 phyrx_err_leg_ht_mismatch
  5415. * 25 phyrx_err_vht_crc_error
  5416. * 26 phyrx_err_vht_siga_unsupported
  5417. * 27 phyrx_err_vht_lsig_len_invalid
  5418. * 28 phyrx_err_vht_ndp_or_zlf
  5419. * 29 phyrx_err_vht_nsym_lt_zero
  5420. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5421. * 31 phyrx_err_vht_rx_skip_group_id0
  5422. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5423. * 33 phyrx_err_vht_rx_skip_group_id63
  5424. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5425. * 35 phyrx_err_defer_nap
  5426. * 36 phyrx_err_fdomain_timeout
  5427. * 37 phyrx_err_lsig_rel_check
  5428. * 38 phyrx_err_bt_collision
  5429. * 39 phyrx_err_unsupported_mu_feedback
  5430. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5431. * 41 phyrx_err_unsupported_cbf
  5432. * 42 phyrx_err_other
  5433. */
  5434. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5435. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5436. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5437. /* NOTE: Variable length TLV, use length spec to infer array size */
  5438. typedef struct {
  5439. htt_tlv_hdr_t tlv_hdr;
  5440. /** Num error MPDU for each RxDMA error type */
  5441. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5442. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5443. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5444. /* NOTE: Variable length TLV, use length spec to infer array size */
  5445. typedef struct {
  5446. htt_tlv_hdr_t tlv_hdr;
  5447. /** Num MPDU dropped */
  5448. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5449. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5450. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5451. * TLV_TAGS:
  5452. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5453. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5454. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5455. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5456. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5457. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5458. */
  5459. /* NOTE:
  5460. * This structure is for documentation, and cannot be safely used directly.
  5461. * Instead, use the constituent TLV structures to fill/parse.
  5462. */
  5463. typedef struct {
  5464. htt_rx_soc_stats_t soc_stats;
  5465. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5466. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5467. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5468. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5469. } htt_rx_pdev_stats_t;
  5470. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5471. * TLV_TAGS:
  5472. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5473. *
  5474. */
  5475. typedef struct {
  5476. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5477. } htt_ctrl_path_txrx_stats_t;
  5478. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5479. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5480. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5481. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5482. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5483. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5484. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5485. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5486. typedef struct {
  5487. htt_tlv_hdr_t tlv_hdr;
  5488. /* Below values are obtained from the HW Cycles counter registers */
  5489. A_UINT32 tx_frame_usec;
  5490. A_UINT32 rx_frame_usec;
  5491. A_UINT32 rx_clear_usec;
  5492. A_UINT32 my_rx_frame_usec;
  5493. A_UINT32 usec_cnt;
  5494. A_UINT32 med_rx_idle_usec;
  5495. A_UINT32 med_tx_idle_global_usec;
  5496. A_UINT32 cca_obss_usec;
  5497. } htt_pdev_stats_cca_counters_tlv;
  5498. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5499. * due to lack of support in some host stats infrastructures for
  5500. * TLVs nested within TLVs.
  5501. */
  5502. typedef struct {
  5503. htt_tlv_hdr_t tlv_hdr;
  5504. /** The channel number on which these stats were collected */
  5505. A_UINT32 chan_num;
  5506. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5507. A_UINT32 num_records;
  5508. /**
  5509. * Bit map of valid CCA counters
  5510. * Bit0 - tx_frame_usec
  5511. * Bit1 - rx_frame_usec
  5512. * Bit2 - rx_clear_usec
  5513. * Bit3 - my_rx_frame_usec
  5514. * bit4 - usec_cnt
  5515. * Bit5 - med_rx_idle_usec
  5516. * Bit6 - med_tx_idle_global_usec
  5517. * Bit7 - cca_obss_usec
  5518. *
  5519. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5520. */
  5521. A_UINT32 valid_cca_counters_bitmap;
  5522. /** Indicates the stats collection interval
  5523. * Valid Values:
  5524. * 100 - For the 100ms interval CCA stats histogram
  5525. * 1000 - For 1sec interval CCA histogram
  5526. * 0xFFFFFFFF - For Cumulative CCA Stats
  5527. */
  5528. A_UINT32 collection_interval;
  5529. /**
  5530. * This will be followed by an array which contains the CCA stats
  5531. * collected in the last N intervals,
  5532. * if the indication is for last N intervals CCA stats.
  5533. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5534. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5535. */
  5536. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5537. } htt_pdev_cca_stats_hist_tlv;
  5538. typedef struct {
  5539. htt_tlv_hdr_t tlv_hdr;
  5540. /** The channel number on which these stats were collected */
  5541. A_UINT32 chan_num;
  5542. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5543. A_UINT32 num_records;
  5544. /**
  5545. * Bit map of valid CCA counters
  5546. * Bit0 - tx_frame_usec
  5547. * Bit1 - rx_frame_usec
  5548. * Bit2 - rx_clear_usec
  5549. * Bit3 - my_rx_frame_usec
  5550. * bit4 - usec_cnt
  5551. * Bit5 - med_rx_idle_usec
  5552. * Bit6 - med_tx_idle_global_usec
  5553. * Bit7 - cca_obss_usec
  5554. *
  5555. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5556. */
  5557. A_UINT32 valid_cca_counters_bitmap;
  5558. /** Indicates the stats collection interval
  5559. * Valid Values:
  5560. * 100 - For the 100ms interval CCA stats histogram
  5561. * 1000 - For 1sec interval CCA histogram
  5562. * 0xFFFFFFFF - For Cumulative CCA Stats
  5563. */
  5564. A_UINT32 collection_interval;
  5565. /**
  5566. * This will be followed by an array which contains the CCA stats
  5567. * collected in the last N intervals,
  5568. * if the indication is for last N intervals CCA stats.
  5569. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5570. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5571. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5572. */
  5573. } htt_pdev_cca_stats_hist_v1_tlv;
  5574. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5575. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5576. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5577. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5578. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5579. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5580. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5581. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5582. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5583. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5584. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5585. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5586. do { \
  5587. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5588. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5589. } while (0)
  5590. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5591. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5592. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5593. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5594. do { \
  5595. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5596. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5597. } while (0)
  5598. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5599. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5600. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5601. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5602. do { \
  5603. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5604. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5605. } while (0)
  5606. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5607. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5608. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5609. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5610. do { \
  5611. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5612. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5613. } while (0)
  5614. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5615. typedef struct {
  5616. htt_tlv_hdr_t tlv_hdr;
  5617. A_UINT32 vdev_id;
  5618. htt_mac_addr peer_mac;
  5619. A_UINT32 flow_id_flags;
  5620. /**
  5621. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5622. * not initiated by host
  5623. */
  5624. A_UINT32 dialog_id;
  5625. A_UINT32 wake_dura_us;
  5626. A_UINT32 wake_intvl_us;
  5627. A_UINT32 sp_offset_us;
  5628. } htt_pdev_stats_twt_session_tlv;
  5629. typedef struct {
  5630. htt_tlv_hdr_t tlv_hdr;
  5631. A_UINT32 pdev_id;
  5632. A_UINT32 num_sessions;
  5633. htt_pdev_stats_twt_session_tlv twt_session[1];
  5634. } htt_pdev_stats_twt_sessions_tlv;
  5635. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5636. * TLV_TAGS:
  5637. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5638. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5639. */
  5640. /* NOTE:
  5641. * This structure is for documentation, and cannot be safely used directly.
  5642. * Instead, use the constituent TLV structures to fill/parse.
  5643. */
  5644. typedef struct {
  5645. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5646. } htt_pdev_twt_sessions_stats_t;
  5647. typedef enum {
  5648. /* Global link descriptor queued in REO */
  5649. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5650. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5651. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5652. /*Number of queue descriptors of this aging group */
  5653. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5654. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5655. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5656. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5657. /* Total number of MSDUs buffered in AC */
  5658. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5659. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5660. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5661. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5662. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5663. } htt_rx_reo_resource_sample_id_enum;
  5664. typedef struct {
  5665. htt_tlv_hdr_t tlv_hdr;
  5666. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5667. /** htt_rx_reo_debug_sample_id_enum */
  5668. A_UINT32 sample_id;
  5669. /** Max value of all samples */
  5670. A_UINT32 total_max;
  5671. /** Average value of total samples */
  5672. A_UINT32 total_avg;
  5673. /** Num of samples including both zeros and non zeros ones*/
  5674. A_UINT32 total_sample;
  5675. /** Average value of all non zeros samples */
  5676. A_UINT32 non_zeros_avg;
  5677. /** Num of non zeros samples */
  5678. A_UINT32 non_zeros_sample;
  5679. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5680. A_UINT32 last_non_zeros_max;
  5681. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5682. A_UINT32 last_non_zeros_min;
  5683. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5684. A_UINT32 last_non_zeros_avg;
  5685. /** Num of last non zero samples */
  5686. A_UINT32 last_non_zeros_sample;
  5687. } htt_rx_reo_resource_stats_tlv_v;
  5688. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5689. * TLV_TAGS:
  5690. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5691. */
  5692. /* NOTE:
  5693. * This structure is for documentation, and cannot be safely used directly.
  5694. * Instead, use the constituent TLV structures to fill/parse.
  5695. */
  5696. typedef struct {
  5697. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5698. } htt_soc_reo_resource_stats_t;
  5699. /* == TX SOUNDING STATS == */
  5700. /* config_param0 */
  5701. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5702. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5703. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5704. typedef enum {
  5705. /* Implicit beamforming stats */
  5706. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5707. /* Single user short inter frame sequence steer stats */
  5708. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5709. /* Single user random back off steer stats */
  5710. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5711. /* Multi user short inter frame sequence steer stats */
  5712. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5713. /* Multi user random back off steer stats */
  5714. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5715. /* For backward compatibility new modes cannot be added */
  5716. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5717. } htt_txbf_sound_steer_modes;
  5718. typedef enum {
  5719. HTT_TX_AC_SOUNDING_MODE = 0,
  5720. HTT_TX_AX_SOUNDING_MODE = 1,
  5721. HTT_TX_BE_SOUNDING_MODE = 2,
  5722. HTT_TX_CMN_SOUNDING_MODE = 3,
  5723. } htt_stats_sounding_tx_mode;
  5724. typedef struct {
  5725. htt_tlv_hdr_t tlv_hdr;
  5726. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5727. /* Counts number of soundings for all steering modes in each bw */
  5728. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5729. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5730. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5731. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5732. /**
  5733. * The sounding array is a 2-D array stored as an 1-D array of
  5734. * A_UINT32. The stats for a particular user/bw combination is
  5735. * referenced with the following:
  5736. *
  5737. * sounding[(user* max_bw) + bw]
  5738. *
  5739. * ... where max_bw == 4 for 160mhz
  5740. */
  5741. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5742. /* cv upload handler stats */
  5743. /** total times CV nc mismatched */
  5744. A_UINT32 cv_nc_mismatch_err;
  5745. /** total times CV has FCS error */
  5746. A_UINT32 cv_fcs_err;
  5747. /** total times CV has invalid NSS index */
  5748. A_UINT32 cv_frag_idx_mismatch;
  5749. /** total times CV has invalid SW peer ID */
  5750. A_UINT32 cv_invalid_peer_id;
  5751. /** total times CV rejected because TXBF is not setup in peer */
  5752. A_UINT32 cv_no_txbf_setup;
  5753. /** total times CV expired while in updating state */
  5754. A_UINT32 cv_expiry_in_update;
  5755. /** total times Pkt b/w exceeding the cbf_bw */
  5756. A_UINT32 cv_pkt_bw_exceed;
  5757. /** total times CV DMA not completed */
  5758. A_UINT32 cv_dma_not_done_err;
  5759. /** total times CV update to peer failed */
  5760. A_UINT32 cv_update_failed;
  5761. /* cv query stats */
  5762. /** total times CV query happened */
  5763. A_UINT32 cv_total_query;
  5764. /** total pattern based CV query */
  5765. A_UINT32 cv_total_pattern_query;
  5766. /** total BW based CV query */
  5767. A_UINT32 cv_total_bw_query;
  5768. /** incorrect encoding in CV flags */
  5769. A_UINT32 cv_invalid_bw_coding;
  5770. /** forced sounding enabled for the peer */
  5771. A_UINT32 cv_forced_sounding;
  5772. /** standalone sounding sequence on-going */
  5773. A_UINT32 cv_standalone_sounding;
  5774. /** NC of available CV lower than expected */
  5775. A_UINT32 cv_nc_mismatch;
  5776. /** feedback type different from expected */
  5777. A_UINT32 cv_fb_type_mismatch;
  5778. /** CV BW not equal to expected BW for OFDMA */
  5779. A_UINT32 cv_ofdma_bw_mismatch;
  5780. /** CV BW not greater than or equal to expected BW */
  5781. A_UINT32 cv_bw_mismatch;
  5782. /** CV pattern not matching with the expected pattern */
  5783. A_UINT32 cv_pattern_mismatch;
  5784. /** CV available is of different preamble type than expected. */
  5785. A_UINT32 cv_preamble_mismatch;
  5786. /** NR of available CV is lower than expected. */
  5787. A_UINT32 cv_nr_mismatch;
  5788. /** CV in use count has exceeded threshold and cannot be used further. */
  5789. A_UINT32 cv_in_use_cnt_exceeded;
  5790. /** A valid CV has been found. */
  5791. A_UINT32 cv_found;
  5792. /** No valid CV was found. */
  5793. A_UINT32 cv_not_found;
  5794. /** Sounding per user in 320MHz bandwidth */
  5795. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5796. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5797. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5798. /* This part can be used for new counters added for CV query/upload. */
  5799. /** non-trigger based ranging sequence on-going */
  5800. A_UINT32 cv_ntbr_sounding;
  5801. /** CV found, but upload is in progress. */
  5802. A_UINT32 cv_found_upload_in_progress;
  5803. /** Expired CV found during query. */
  5804. A_UINT32 cv_expired_during_query;
  5805. /** total times CV dma timeout happened */
  5806. A_UINT32 cv_dma_timeout_error;
  5807. /** total times CV bufs uploaded for IBF case */
  5808. A_UINT32 cv_buf_ibf_uploads;
  5809. /** total times CV bufs uploaded for EBF case */
  5810. A_UINT32 cv_buf_ebf_uploads;
  5811. /** total times CV bufs received from IPC ring */
  5812. A_UINT32 cv_buf_received;
  5813. /** total times CV bufs fed back to the IPC ring */
  5814. A_UINT32 cv_buf_fed_back;
  5815. /* Total times CV query happened for IBF case */
  5816. A_UINT32 cv_total_query_ibf;
  5817. /* A valid CV has been found for IBF case */
  5818. A_UINT32 cv_found_ibf;
  5819. /* A valid CV has not been found for IBF case */
  5820. A_UINT32 cv_not_found_ibf;
  5821. /* Expired CV found during query for IBF case */
  5822. A_UINT32 cv_expired_during_query_ibf;
  5823. } htt_tx_sounding_stats_tlv;
  5824. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5825. * TLV_TAGS:
  5826. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5827. */
  5828. /* NOTE:
  5829. * This structure is for documentation, and cannot be safely used directly.
  5830. * Instead, use the constituent TLV structures to fill/parse.
  5831. */
  5832. typedef struct {
  5833. htt_tx_sounding_stats_tlv sounding_tlv;
  5834. } htt_tx_sounding_stats_t;
  5835. typedef struct {
  5836. htt_tlv_hdr_t tlv_hdr;
  5837. A_UINT32 num_obss_tx_ppdu_success;
  5838. A_UINT32 num_obss_tx_ppdu_failure;
  5839. /** num_sr_tx_transmissions:
  5840. * Counter of TX done by aborting other BSS RX with spatial reuse
  5841. * (for cases where rx RSSI from other BSS is below the packet-detection
  5842. * threshold for doing spatial reuse)
  5843. */
  5844. union {
  5845. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5846. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5847. };
  5848. union {
  5849. /**
  5850. * Count the number of times the RSSI from an other-BSS signal
  5851. * is below the spatial reuse power threshold, thus providing an
  5852. * opportunity for spatial reuse since OBSS interference will be
  5853. * inconsequential.
  5854. */
  5855. A_UINT32 num_spatial_reuse_opportunities;
  5856. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5857. * This old name has been deprecated because it does not
  5858. * clearly and accurately reflect the information stored within
  5859. * this field.
  5860. * Use the new name (num_spatial_reuse_opportunities) instead of
  5861. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5862. */
  5863. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5864. };
  5865. /**
  5866. * Count of number of times OBSS frames were aborted and non-SRG
  5867. * opportunities were created. Non-SRG opportunities are created when
  5868. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5869. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5870. * allow non-SRG TX.
  5871. */
  5872. A_UINT32 num_non_srg_opportunities;
  5873. /**
  5874. * Count of number of times TX PPDU were transmitted using non-SRG
  5875. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5876. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5877. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5878. * transmission happens.
  5879. */
  5880. A_UINT32 num_non_srg_ppdu_tried;
  5881. /**
  5882. * Count of number of times non-SRG based TX transmissions were successful
  5883. */
  5884. A_UINT32 num_non_srg_ppdu_success;
  5885. /**
  5886. * Count of number of times OBSS frames were aborted and SRG opportunities
  5887. * were created. Srg opportunities are created when incoming OBSS RSSI
  5888. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5889. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5890. * registers allow SRG TX.
  5891. */
  5892. A_UINT32 num_srg_opportunities;
  5893. /**
  5894. * Count of number of times TX PPDU were transmitted using SRG
  5895. * opportunities created.
  5896. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5897. * threshold configured in each PPDU.
  5898. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5899. * then SRG transmission happens.
  5900. */
  5901. A_UINT32 num_srg_ppdu_tried;
  5902. /**
  5903. * Count of number of times SRG based TX transmissions were successful
  5904. */
  5905. A_UINT32 num_srg_ppdu_success;
  5906. /**
  5907. * Count of number of times PSR opportunities were created by aborting
  5908. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5909. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5910. * based spatial reuse.
  5911. */
  5912. A_UINT32 num_psr_opportunities;
  5913. /**
  5914. * Count of number of times TX PPDU were transmitted using PSR
  5915. * opportunities created.
  5916. */
  5917. A_UINT32 num_psr_ppdu_tried;
  5918. /**
  5919. * Count of number of times PSR based TX transmissions were successful.
  5920. */
  5921. A_UINT32 num_psr_ppdu_success;
  5922. /**
  5923. * Count of number of times TX PPDU per access category were transmitted
  5924. * using non-SRG opportunities created.
  5925. */
  5926. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5927. /**
  5928. * Count of number of times non-SRG based TX transmissions per access
  5929. * category were successful
  5930. */
  5931. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5932. /**
  5933. * Count of number of times TX PPDU per access category were transmitted
  5934. * using SRG opportunities created.
  5935. */
  5936. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5937. /**
  5938. * Count of number of times SRG based TX transmissions per access
  5939. * category were successful
  5940. */
  5941. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5942. /**
  5943. * Count of number of times ppdu was flushed due to ongoing OBSS
  5944. * frame duration value lesser than minimum required frame duration.
  5945. */
  5946. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5947. /**
  5948. * Count of number of times ppdu was flushed due to ppdu duration
  5949. * exceeding aborted OBSS frame duration
  5950. */
  5951. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5952. } htt_pdev_obss_pd_stats_tlv;
  5953. /* NOTE:
  5954. * This structure is for documentation, and cannot be safely used directly.
  5955. * Instead, use the constituent TLV structures to fill/parse.
  5956. */
  5957. typedef struct {
  5958. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5959. } htt_pdev_obss_pd_stats_t;
  5960. typedef struct {
  5961. htt_tlv_hdr_t tlv_hdr;
  5962. A_UINT32 pdev_id;
  5963. A_UINT32 current_head_idx;
  5964. A_UINT32 current_tail_idx;
  5965. A_UINT32 num_htt_msgs_sent;
  5966. /**
  5967. * Time in milliseconds for which the ring has been in
  5968. * its current backpressure condition
  5969. */
  5970. A_UINT32 backpressure_time_ms;
  5971. /** backpressure_hist -
  5972. * histogram showing how many times different degrees of backpressure
  5973. * duration occurred:
  5974. * Index 0 indicates the number of times ring was
  5975. * continuously in backpressure state for 100 - 200ms.
  5976. * Index 1 indicates the number of times ring was
  5977. * continuously in backpressure state for 200 - 300ms.
  5978. * Index 2 indicates the number of times ring was
  5979. * continuously in backpressure state for 300 - 400ms.
  5980. * Index 3 indicates the number of times ring was
  5981. * continuously in backpressure state for 400 - 500ms.
  5982. * Index 4 indicates the number of times ring was
  5983. * continuously in backpressure state beyond 500ms.
  5984. */
  5985. A_UINT32 backpressure_hist[5];
  5986. } htt_ring_backpressure_stats_tlv;
  5987. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5988. * TLV_TAGS:
  5989. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5990. */
  5991. /* NOTE:
  5992. * This structure is for documentation, and cannot be safely used directly.
  5993. * Instead, use the constituent TLV structures to fill/parse.
  5994. */
  5995. typedef struct {
  5996. htt_sring_cmn_tlv cmn_tlv;
  5997. struct {
  5998. htt_stats_string_tlv sring_str_tlv;
  5999. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  6000. } r[1]; /* variable-length array */
  6001. } htt_ring_backpressure_stats_t;
  6002. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  6003. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  6004. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  6005. typedef struct {
  6006. htt_tlv_hdr_t tlv_hdr;
  6007. /** print_header:
  6008. * This field suggests whether the host should print a header when
  6009. * displaying the TLV (because this is the first latency_prof_stats
  6010. * TLV within a series), or if only the TLV contents should be displayed
  6011. * without a header (because this is not the first TLV within the series).
  6012. */
  6013. A_UINT32 print_header;
  6014. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6015. /** number of data values included in the tot sum */
  6016. A_UINT32 cnt;
  6017. /** time in us */
  6018. A_UINT32 min;
  6019. /** time in us */
  6020. A_UINT32 max;
  6021. A_UINT32 last;
  6022. /** time in us */
  6023. A_UINT32 tot;
  6024. /** time in us */
  6025. A_UINT32 avg;
  6026. /** hist_intvl:
  6027. * Histogram interval, i.e. the latency range covered by each
  6028. * bin of the histogram, in microsecond units.
  6029. * hist[0] counts how many latencies were between 0 to hist_intvl
  6030. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  6031. * hist[2] counts how many latencies were more than 2*hist_intvl
  6032. */
  6033. A_UINT32 hist_intvl;
  6034. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  6035. /** max page faults in any 1 sampling window */
  6036. A_UINT32 page_fault_max;
  6037. /** summed over all sampling windows */
  6038. A_UINT32 page_fault_total;
  6039. /** ignored_latency_count:
  6040. * ignore some of profile latency to avoid avg skewing
  6041. */
  6042. A_UINT32 ignored_latency_count;
  6043. /** interrupts_max: max interrupts within any single sampling window */
  6044. A_UINT32 interrupts_max;
  6045. /** interrupts_hist: histogram of interrupt rate
  6046. * bin0 contains the number of sampling windows that had 0 interrupts,
  6047. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  6048. * bin2 contains the number of sampling windows that had > 4 interrupts
  6049. */
  6050. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6051. } htt_latency_prof_stats_tlv;
  6052. typedef struct {
  6053. htt_tlv_hdr_t tlv_hdr;
  6054. /** duration:
  6055. * Time period over which counts were gathered, units = microseconds.
  6056. */
  6057. A_UINT32 duration;
  6058. A_UINT32 tx_msdu_cnt;
  6059. A_UINT32 tx_mpdu_cnt;
  6060. A_UINT32 tx_ppdu_cnt;
  6061. A_UINT32 rx_msdu_cnt;
  6062. A_UINT32 rx_mpdu_cnt;
  6063. } htt_latency_prof_ctx_tlv;
  6064. typedef struct {
  6065. htt_tlv_hdr_t tlv_hdr;
  6066. /** count of enabled profiles */
  6067. A_UINT32 prof_enable_cnt;
  6068. } htt_latency_prof_cnt_tlv;
  6069. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  6070. * TLV_TAGS:
  6071. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  6072. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  6073. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  6074. */
  6075. /* NOTE:
  6076. * This structure is for documentation, and cannot be safely used directly.
  6077. * Instead, use the constituent TLV structures to fill/parse.
  6078. */
  6079. typedef struct {
  6080. htt_latency_prof_stats_tlv latency_prof_stat;
  6081. htt_latency_prof_ctx_tlv latency_ctx_stat;
  6082. htt_latency_prof_cnt_tlv latency_cnt_stat;
  6083. } htt_soc_latency_stats_t;
  6084. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  6085. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  6086. #define HTT_RX_SQUARE_INDEX 6
  6087. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  6088. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  6089. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  6090. * TLV_TAGS:
  6091. * - HTT_STATS_RX_FSE_STATS_TAG
  6092. */
  6093. typedef struct {
  6094. htt_tlv_hdr_t tlv_hdr;
  6095. /**
  6096. * Number of times host requested for fse enable/disable
  6097. */
  6098. A_UINT32 fse_enable_cnt;
  6099. A_UINT32 fse_disable_cnt;
  6100. /**
  6101. * Number of times host requested for fse cache invalidation
  6102. * individual entries or full cache
  6103. */
  6104. A_UINT32 fse_cache_invalidate_entry_cnt;
  6105. A_UINT32 fse_full_cache_invalidate_cnt;
  6106. /**
  6107. * Cache hits count will increase if there is a matching flow in the cache
  6108. * There is no register for cache miss but the number of cache misses can
  6109. * be calculated as
  6110. * cache miss = (num_searches - cache_hits)
  6111. * Thus, there is no need to have a separate variable for cache misses.
  6112. * Num searches is flow search times done in the cache.
  6113. */
  6114. A_UINT32 fse_num_cache_hits_cnt;
  6115. A_UINT32 fse_num_searches_cnt;
  6116. /**
  6117. * Cache Occupancy holds 2 types of values: Peak and Current.
  6118. * 10 bins are used to keep track of peak occupancy.
  6119. * 8 of these bins represent ranges of values, while the first and last
  6120. * bins represent the extreme cases of the cache being completely empty
  6121. * or completely full.
  6122. * For the non-extreme bins, the number of cache occupancy values per
  6123. * bin is the maximum cache occupancy (128), divided by the number of
  6124. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6125. * The range of values for each histogram bins is specified below:
  6126. * Bin0 = Counter increments when cache occupancy is empty
  6127. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6128. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6129. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6130. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6131. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6132. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6133. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6134. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6135. * Bin9 = Counter increments when cache occupancy is equal to 128
  6136. * The above histogram bin definitions apply to both the peak-occupancy
  6137. * histogram and the current-occupancy histogram.
  6138. *
  6139. * @fse_cache_occupancy_peak_cnt:
  6140. * Array records periodically PEAK cache occupancy values.
  6141. * Peak Occupancy will increment only if it is greater than current
  6142. * occupancy value.
  6143. *
  6144. * @fse_cache_occupancy_curr_cnt:
  6145. * Array records periodically current cache occupancy value.
  6146. * Current Cache occupancy always holds instant snapshot of
  6147. * current number of cache entries.
  6148. **/
  6149. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6150. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6151. /**
  6152. * Square stat is sum of squares of cache occupancy to better understand
  6153. * any variation/deviation within each cache set, over a given time-window.
  6154. *
  6155. * Square stat is calculated this way:
  6156. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6157. * The cache has 16-way set associativity, so the occupancy of a
  6158. * set can vary from 0 to 16. There are 8 sets within the cache.
  6159. * Therefore, the minimum possible square value is 0, and the maximum
  6160. * possible square value is (8*16^2) / 8 = 256.
  6161. *
  6162. * 6 bins are used to keep track of square stats:
  6163. * Bin0 = increments when square of current cache occupancy is zero
  6164. * Bin1 = increments when square of current cache occupancy is within
  6165. * [1 to 50]
  6166. * Bin2 = increments when square of current cache occupancy is within
  6167. * [51 to 100]
  6168. * Bin3 = increments when square of current cache occupancy is within
  6169. * [101 to 200]
  6170. * Bin4 = increments when square of current cache occupancy is within
  6171. * [201 to 255]
  6172. * Bin5 = increments when square of current cache occupancy is 256
  6173. */
  6174. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6175. /**
  6176. * Search stats has 2 types of values: Peak Pending and Number of
  6177. * Search Pending.
  6178. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6179. * at any given time.
  6180. *
  6181. * 4 bins are used to keep track of search stats:
  6182. * Bin0 = Counter increments when there are NO pending searches
  6183. * (For peak, it will be number of pending searches greater
  6184. * than GSE command ring FIFO outstanding requests.
  6185. * For Search Pending, it will be number of pending search
  6186. * inside GSE command ring FIFO.)
  6187. * Bin1 = Counter increments when number of pending searches are within
  6188. * [1 to 2]
  6189. * Bin2 = Counter increments when number of pending searches are within
  6190. * [3 to 4]
  6191. * Bin3 = Counter increments when number of pending searches are
  6192. * greater/equal to [ >= 5]
  6193. */
  6194. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6195. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6196. } htt_rx_fse_stats_tlv;
  6197. /* NOTE:
  6198. * This structure is for documentation, and cannot be safely used directly.
  6199. * Instead, use the constituent TLV structures to fill/parse.
  6200. */
  6201. typedef struct {
  6202. htt_rx_fse_stats_tlv rx_fse_stats;
  6203. } htt_rx_fse_stats_t;
  6204. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6205. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6206. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6207. typedef struct {
  6208. htt_tlv_hdr_t tlv_hdr;
  6209. /** SU TxBF TX MCS stats */
  6210. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6211. /** Implicit BF TX MCS stats */
  6212. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6213. /** Open loop TX MCS stats */
  6214. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6215. /** SU TxBF TX NSS stats */
  6216. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6217. /** Implicit BF TX NSS stats */
  6218. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6219. /** Open loop TX NSS stats */
  6220. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6221. /** SU TxBF TX BW stats */
  6222. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6223. /** Implicit BF TX BW stats */
  6224. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6225. /** Open loop TX BW stats */
  6226. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6227. /** Legacy and OFDM TX rate stats */
  6228. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6229. /** SU TxBF TX BW stats */
  6230. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6231. /** Implicit BF TX BW stats */
  6232. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6233. /** Open loop TX BW stats */
  6234. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6235. /** Txbf flag reason stats */
  6236. A_UINT32 txbf_flag_set_mu_mode;
  6237. A_UINT32 txbf_flag_set_final_status;
  6238. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6239. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6240. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6241. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6242. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6243. A_UINT32 txbf_flag_not_set_final_status;
  6244. } htt_tx_pdev_txbf_rate_stats_tlv;
  6245. typedef enum {
  6246. HTT_STATS_RC_MODE_DLSU = 0,
  6247. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6248. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6249. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6250. } htt_stats_rc_mode;
  6251. typedef struct {
  6252. A_UINT32 ppdus_tried;
  6253. A_UINT32 ppdus_ack_failed;
  6254. A_UINT32 mpdus_tried;
  6255. A_UINT32 mpdus_failed;
  6256. } htt_tx_rate_stats_t;
  6257. typedef enum {
  6258. HTT_RC_MODE_SU_OL,
  6259. HTT_RC_MODE_SU_BF,
  6260. HTT_RC_MODE_MU1_INTF,
  6261. HTT_RC_MODE_MU2_INTF,
  6262. HTT_Rc_MODE_MU3_INTF,
  6263. HTT_RC_MODE_MU4_INTF,
  6264. HTT_RC_MODE_MU5_INTF,
  6265. HTT_RC_MODE_MU6_INTF,
  6266. HTT_RC_MODE_MU7_INTF,
  6267. HTT_RC_MODE_2D_COUNT,
  6268. } HTT_RC_MODE;
  6269. typedef enum {
  6270. HTT_STATS_RU_TYPE_INVALID = 0,
  6271. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6272. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6273. } htt_stats_ru_type;
  6274. typedef struct {
  6275. htt_tlv_hdr_t tlv_hdr;
  6276. /** HTT_STATS_RC_MODE_XX */
  6277. A_UINT32 rc_mode;
  6278. A_UINT32 last_probed_mcs;
  6279. A_UINT32 last_probed_nss;
  6280. A_UINT32 last_probed_bw;
  6281. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6282. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6283. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6284. /** 320MHz extension for PER */
  6285. htt_tx_rate_stats_t per_bw320;
  6286. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6287. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6288. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6289. } htt_tx_rate_stats_per_tlv;
  6290. /* NOTE:
  6291. * This structure is for documentation, and cannot be safely used directly.
  6292. * Instead, use the constituent TLV structures to fill/parse.
  6293. */
  6294. typedef struct {
  6295. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6296. } htt_pdev_txbf_rate_stats_t;
  6297. typedef struct {
  6298. htt_tx_rate_stats_per_tlv per_stats;
  6299. } htt_tx_pdev_per_stats_t;
  6300. typedef enum {
  6301. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6302. HTT_ULTRIG_PSPOLL_TRIGGER,
  6303. HTT_ULTRIG_UAPSD_TRIGGER,
  6304. HTT_ULTRIG_11AX_TRIGGER,
  6305. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6306. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6307. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6308. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6309. typedef enum {
  6310. HTT_11AX_TRIGGER_BASIC_E = 0,
  6311. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6312. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6313. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6314. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6315. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6316. HTT_11AX_TRIGGER_BQRP_E = 6,
  6317. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6318. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6319. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6320. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6321. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6322. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6323. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6324. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6325. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6326. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6327. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6328. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6329. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6330. /* Actual resp type sent by STA for trigger
  6331. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6332. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6333. /* Counter for MCS 0-13 */
  6334. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6335. /* Counters BW 20,40,80,160,320 */
  6336. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6337. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6338. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6339. * TLV_TAGS:
  6340. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6341. */
  6342. typedef struct {
  6343. htt_tlv_hdr_t tlv_hdr;
  6344. A_UINT32 pdev_id;
  6345. /**
  6346. * Trigger Type reported by HWSCH on RX reception
  6347. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6348. */
  6349. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6350. /**
  6351. * 11AX Trigger Type on RX reception
  6352. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6353. */
  6354. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6355. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6356. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6357. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6358. /**
  6359. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6360. * Super set of num_data_ppdu_responded_per_hwq,
  6361. * num_null_delimiters_responded_per_hwq
  6362. */
  6363. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6364. /**
  6365. * Time interval between current time ms and last successful trigger RX
  6366. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6367. */
  6368. A_UINT32 last_trig_rx_time_delta_ms;
  6369. /**
  6370. * Rate Statistics for UL OFDMA
  6371. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6372. */
  6373. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6374. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6375. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6376. A_UINT32 ul_ofdma_tx_ldpc;
  6377. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6378. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6379. A_UINT32 trig_based_ppdu_tx;
  6380. A_UINT32 rbo_based_ppdu_tx;
  6381. /** Switch MU EDCA to SU EDCA Count */
  6382. A_UINT32 mu_edca_to_su_edca_switch_count;
  6383. /** Num MU EDCA applied Count */
  6384. A_UINT32 num_mu_edca_param_apply_count;
  6385. /**
  6386. * Current MU EDCA Parameters for WMM ACs
  6387. * Mode - 0 - SU EDCA, 1- MU EDCA
  6388. */
  6389. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6390. /** Contention Window minimum. Range: 1 - 10 */
  6391. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6392. /** Contention Window maximum. Range: 1 - 10 */
  6393. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6394. /** AIFS value - 0 -255 */
  6395. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6396. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6397. } htt_sta_ul_ofdma_stats_tlv;
  6398. /* NOTE:
  6399. * This structure is for documentation, and cannot be safely used directly.
  6400. * Instead, use the constituent TLV structures to fill/parse.
  6401. */
  6402. typedef struct {
  6403. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6404. } htt_sta_11ax_ul_stats_t;
  6405. typedef struct {
  6406. htt_tlv_hdr_t tlv_hdr;
  6407. /** No of Fine Timing Measurement frames transmitted successfully */
  6408. A_UINT32 tx_ftm_suc;
  6409. /**
  6410. * No of Fine Timing Measurement frames transmitted successfully
  6411. * after retry
  6412. */
  6413. A_UINT32 tx_ftm_suc_retry;
  6414. /** No of Fine Timing Measurement frames not transmitted successfully */
  6415. A_UINT32 tx_ftm_fail;
  6416. /**
  6417. * No of Fine Timing Measurement Request frames received,
  6418. * including initial, non-initial, and duplicates
  6419. */
  6420. A_UINT32 rx_ftmr_cnt;
  6421. /**
  6422. * No of duplicate Fine Timing Measurement Request frames received,
  6423. * including both initial and non-initial
  6424. */
  6425. A_UINT32 rx_ftmr_dup_cnt;
  6426. /** No of initial Fine Timing Measurement Request frames received */
  6427. A_UINT32 rx_iftmr_cnt;
  6428. /**
  6429. * No of duplicate initial Fine Timing Measurement Request frames received
  6430. */
  6431. A_UINT32 rx_iftmr_dup_cnt;
  6432. /** No of responder sessions rejected when initiator was active */
  6433. A_UINT32 initiator_active_responder_rejected_cnt;
  6434. /** Responder terminate count */
  6435. A_UINT32 responder_terminate_cnt;
  6436. A_UINT32 vdev_id;
  6437. } htt_vdev_rtt_resp_stats_tlv;
  6438. typedef struct {
  6439. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6440. } htt_vdev_rtt_resp_stats_t;
  6441. typedef struct {
  6442. htt_tlv_hdr_t tlv_hdr;
  6443. A_UINT32 vdev_id;
  6444. /**
  6445. * No of Fine Timing Measurement request frames transmitted successfully
  6446. */
  6447. A_UINT32 tx_ftmr_cnt;
  6448. /**
  6449. * No of Fine Timing Measurement request frames not transmitted successfully
  6450. */
  6451. A_UINT32 tx_ftmr_fail;
  6452. /**
  6453. * No of Fine Timing Measurement request frames transmitted successfully
  6454. * after retry
  6455. */
  6456. A_UINT32 tx_ftmr_suc_retry;
  6457. /**
  6458. * No of Fine Timing Measurement frames received, including initial,
  6459. * non-initial, and duplicates
  6460. */
  6461. A_UINT32 rx_ftm_cnt;
  6462. /** Initiator Terminate count */
  6463. A_UINT32 initiator_terminate_cnt;
  6464. /** Debug count to check the Measurement request from host */
  6465. A_UINT32 tx_meas_req_count;
  6466. } htt_vdev_rtt_init_stats_tlv;
  6467. typedef struct {
  6468. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6469. } htt_vdev_rtt_init_stats_t;
  6470. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6471. * TLV_TAGS:
  6472. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6473. */
  6474. /* NOTE:
  6475. * This structure is for documentation, and cannot be safely used directly.
  6476. * Instead, use the constituent TLV structures to fill/parse.
  6477. */
  6478. typedef struct {
  6479. htt_tlv_hdr_t tlv_hdr;
  6480. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6481. A_UINT32 pktlog_lite_drop_cnt;
  6482. /** No of pktlog payloads that were dropped in TQM path */
  6483. A_UINT32 pktlog_tqm_drop_cnt;
  6484. /** No of pktlog ppdu stats payloads that were dropped */
  6485. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6486. /** No of pktlog ppdu ctrl payloads that were dropped */
  6487. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6488. /** No of pktlog sw events payloads that were dropped */
  6489. A_UINT32 pktlog_sw_events_drop_cnt;
  6490. } htt_pktlog_and_htt_ring_stats_tlv;
  6491. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6492. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6493. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6494. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6495. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6496. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6497. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6498. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6499. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6500. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6501. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6502. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6503. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6504. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6505. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6506. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6507. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6508. do { \
  6509. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6510. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6511. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6512. } while (0)
  6513. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6514. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6515. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6516. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6517. do { \
  6518. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6519. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6520. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6521. } while (0)
  6522. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6523. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6524. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6525. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6526. do { \
  6527. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6528. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6529. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6530. } while (0)
  6531. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6532. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6533. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6534. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6535. do { \
  6536. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6537. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6538. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6539. } while (0)
  6540. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6541. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6542. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6543. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6544. do { \
  6545. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6546. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6547. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6548. } while (0)
  6549. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6550. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6551. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6552. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6553. do { \
  6554. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6555. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6556. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6557. } while (0)
  6558. enum {
  6559. HTT_STATS_PAGE_LOCKED = 0,
  6560. HTT_STATS_PAGE_UNLOCKED = 1,
  6561. HTT_STATS_NUM_PAGE_LOCK_STATES
  6562. };
  6563. /* dlPagerStats structure
  6564. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6565. typedef struct{
  6566. /** msg_dword_1 bitfields:
  6567. * async_lock : 8,
  6568. * sync_lock : 8,
  6569. * reserved : 16;
  6570. */
  6571. A_UINT32 msg_dword_1;
  6572. /** mst_dword_2 bitfields:
  6573. * total_locked_pages : 16,
  6574. * total_free_pages : 16;
  6575. */
  6576. A_UINT32 msg_dword_2;
  6577. /** msg_dword_3 bitfields:
  6578. * last_locked_page_idx : 16,
  6579. * last_unlocked_page_idx : 16;
  6580. */
  6581. A_UINT32 msg_dword_3;
  6582. struct {
  6583. A_UINT32 page_num;
  6584. A_UINT32 num_of_pages;
  6585. /** timestamp is in microsecond units, from SoC timer clock */
  6586. A_UINT32 timestamp_lsbs;
  6587. A_UINT32 timestamp_msbs;
  6588. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6589. } htt_dl_pager_stats_tlv;
  6590. /* NOTE:
  6591. * This structure is for documentation, and cannot be safely used directly.
  6592. * Instead, use the constituent TLV structures to fill/parse.
  6593. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6594. * TLV_TAGS:
  6595. * - HTT_STATS_DLPAGER_STATS_TAG
  6596. */
  6597. typedef struct {
  6598. htt_tlv_hdr_t tlv_hdr;
  6599. htt_dl_pager_stats_tlv dl_pager_stats;
  6600. } htt_dlpager_stats_t;
  6601. /*======= PHY STATS ====================*/
  6602. /*
  6603. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6604. * TLV_TAGS:
  6605. * - HTT_STATS_PHY_COUNTERS_TAG
  6606. * - HTT_STATS_PHY_STATS_TAG
  6607. */
  6608. #define HTT_MAX_RX_PKT_CNT 8
  6609. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6610. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6611. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6612. typedef enum {
  6613. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6614. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6615. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6616. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6617. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6618. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6619. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6620. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6621. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6622. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6623. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6624. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6625. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6626. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6627. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6628. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6629. } HTT_STATS_CHANNEL_FLAGS;
  6630. typedef enum {
  6631. HTT_STATS_RF_MODE_MIN = 0,
  6632. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6633. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6634. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6635. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6636. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6637. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6638. HTT_STATS_RF_MODE_INVALID = 0xff,
  6639. } HTT_STATS_RF_MODE;
  6640. typedef enum {
  6641. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6642. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Triggered due to error */
  6643. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6644. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6645. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6646. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Triggered due to band change */
  6647. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Triggered due to calibrations */
  6648. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6649. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Triggered due to channel width change */
  6650. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Triggered due to warm reset we want to just restore calibrations */
  6651. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Triggered due to cold reset we want to just restore calibrations */
  6652. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Triggered due to phy warm reset we want to just restore calibrations */
  6653. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Triggered due to SSR Restart */
  6654. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6655. /* 0x00004000, 0x00008000 reserved */
  6656. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6657. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6658. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6659. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6660. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Triggered due to phy warm reset we want to just restore calibrations */
  6661. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6662. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset triggered due to NOC Address/Slave error originating at LMAC */
  6663. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6664. } HTT_STATS_RESET_CAUSE;
  6665. typedef enum {
  6666. HTT_CHANNEL_RATE_FULL,
  6667. HTT_CHANNEL_RATE_HALF,
  6668. HTT_CHANNEL_RATE_QUARTER,
  6669. HTT_CHANNEL_RATE_COUNT
  6670. } HTT_CHANNEL_RATE;
  6671. typedef enum {
  6672. HTT_PHY_BW_IDX_20MHz = 0,
  6673. HTT_PHY_BW_IDX_40MHz = 1,
  6674. HTT_PHY_BW_IDX_80MHz = 2,
  6675. HTT_PHY_BW_IDX_80Plus80 = 3,
  6676. HTT_PHY_BW_IDX_160MHz = 4,
  6677. HTT_PHY_BW_IDX_10MHz = 5,
  6678. HTT_PHY_BW_IDX_5MHz = 6,
  6679. HTT_PHY_BW_IDX_165MHz = 7,
  6680. } HTT_PHY_BW_IDX;
  6681. typedef enum {
  6682. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6683. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6684. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6685. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6686. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6687. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6688. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6689. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6690. } HTT_WHAL_CONFIG;
  6691. typedef struct {
  6692. htt_tlv_hdr_t tlv_hdr;
  6693. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6694. A_UINT32 rx_ofdma_timing_err_cnt;
  6695. /** rx_cck_fail_cnt:
  6696. * number of cck error counts due to rx reception failure because of
  6697. * timing error in cck
  6698. */
  6699. A_UINT32 rx_cck_fail_cnt;
  6700. /** number of times tx abort initiated by mac */
  6701. A_UINT32 mactx_abort_cnt;
  6702. /** number of times rx abort initiated by mac */
  6703. A_UINT32 macrx_abort_cnt;
  6704. /** number of times tx abort initiated by phy */
  6705. A_UINT32 phytx_abort_cnt;
  6706. /** number of times rx abort initiated by phy */
  6707. A_UINT32 phyrx_abort_cnt;
  6708. /** number of rx deferred count initiated by phy */
  6709. A_UINT32 phyrx_defer_abort_cnt;
  6710. /** number of sizing events generated at LSTF */
  6711. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6712. /** number of sizing events generated at non-legacy LTF */
  6713. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6714. /** rx_pkt_cnt -
  6715. * Received EOP (end-of-packet) count per packet type;
  6716. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6717. * [6-7]=RSVD
  6718. */
  6719. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6720. /** rx_pkt_crc_pass_cnt -
  6721. * Received EOP (end-of-packet) count per packet type;
  6722. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6723. * [6-7]=RSVD
  6724. */
  6725. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6726. /** per_blk_err_cnt -
  6727. * Error count per error source;
  6728. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6729. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6730. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6731. * [13-19]=RSVD
  6732. */
  6733. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6734. /** rx_ota_err_cnt -
  6735. * RXTD OTA (over-the-air) error count per error reason;
  6736. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6737. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6738. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6739. * [8] = coarse timing timeout error
  6740. * [9-13]=RSVD
  6741. */
  6742. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6743. } htt_phy_counters_tlv;
  6744. typedef struct {
  6745. htt_tlv_hdr_t tlv_hdr;
  6746. /** per chain hw noise floor values in dBm */
  6747. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6748. /** number of false radars detected */
  6749. A_UINT32 false_radar_cnt;
  6750. /** number of channel switches happened due to radar detection */
  6751. A_UINT32 radar_cs_cnt;
  6752. /** ani_level -
  6753. * ANI level (noise interference) corresponds to the channel
  6754. * the desense levels range from -5 to 15 in dB units,
  6755. * higher values indicating more noise interference.
  6756. */
  6757. A_INT32 ani_level;
  6758. /** running time in minutes since FW boot */
  6759. A_UINT32 fw_run_time;
  6760. /** per chain runtime noise floor values in dBm */
  6761. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6762. } htt_phy_stats_tlv;
  6763. typedef struct {
  6764. htt_tlv_hdr_t tlv_hdr;
  6765. /** current pdev_id */
  6766. A_UINT32 pdev_id;
  6767. /** current channel information */
  6768. A_UINT32 chan_mhz;
  6769. /** center_freq1, center_freq2 in mhz */
  6770. A_UINT32 chan_band_center_freq1;
  6771. A_UINT32 chan_band_center_freq2;
  6772. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6773. A_UINT32 chan_phy_mode;
  6774. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6775. A_UINT32 chan_flags;
  6776. /** channel Num updated to virtual phybase */
  6777. A_UINT32 chan_num;
  6778. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6779. A_UINT32 reset_cause;
  6780. /** Cause for the previous phy reset */
  6781. A_UINT32 prev_reset_cause;
  6782. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6783. A_UINT32 phy_warm_reset_src;
  6784. /** rxGain Table selection mode - register settings
  6785. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6786. */
  6787. A_UINT32 rx_gain_tbl_mode;
  6788. /** current xbar value - perchain analog to digital idx mapping */
  6789. A_UINT32 xbar_val;
  6790. /** Flag to indicate forced calibration */
  6791. A_UINT32 force_calibration;
  6792. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6793. A_UINT32 phyrf_mode;
  6794. /* PDL phyInput stats */
  6795. /** homechannel flag
  6796. * 1- Homechan, 0 - scan channel
  6797. */
  6798. A_UINT32 phy_homechan;
  6799. /** Tx and Rx chainmask */
  6800. A_UINT32 phy_tx_ch_mask;
  6801. A_UINT32 phy_rx_ch_mask;
  6802. /** INI masks - to decide the INI registers to be loaded on a reset */
  6803. A_UINT32 phybb_ini_mask;
  6804. A_UINT32 phyrf_ini_mask;
  6805. /** DFS,ADFS/Spectral scan enable masks */
  6806. A_UINT32 phy_dfs_en_mask;
  6807. A_UINT32 phy_sscan_en_mask;
  6808. A_UINT32 phy_synth_sel_mask;
  6809. A_UINT32 phy_adfs_freq;
  6810. /** CCK FIR settings
  6811. * register settings - filter coefficients for Iqs conversion
  6812. * [31:24] = FIR_COEFF_3_0
  6813. * [23:16] = FIR_COEFF_2_0
  6814. * [15:8] = FIR_COEFF_1_0
  6815. * [7:0] = FIR_COEFF_0_0
  6816. */
  6817. A_UINT32 cck_fir_settings;
  6818. /** dynamic primary channel index
  6819. * primary 20MHz channel index on the current channel BW
  6820. */
  6821. A_UINT32 phy_dyn_pri_chan;
  6822. /**
  6823. * Current CCA detection threshold
  6824. * dB above noisefloor req for CCA
  6825. * Register settings for all subbands
  6826. */
  6827. A_UINT32 cca_thresh;
  6828. /**
  6829. * status for dynamic CCA adjustment
  6830. * 0-disabled, 1-enabled
  6831. */
  6832. A_UINT32 dyn_cca_status;
  6833. /** RXDEAF Register value
  6834. * rxdesense_thresh_sw - VREG Register
  6835. * rxdesense_thresh_hw - PHY Register
  6836. */
  6837. A_UINT32 rxdesense_thresh_sw;
  6838. A_UINT32 rxdesense_thresh_hw;
  6839. /** Current PHY Bandwidth -
  6840. * values are specified by the HTT_PHY_BW_IDX enum type
  6841. */
  6842. A_UINT32 phy_bw_code;
  6843. /** Current channel operating rate -
  6844. * values are specified by the HTT_CHANNEL_RATE enum type
  6845. */
  6846. A_UINT32 phy_rate_mode;
  6847. /** current channel operating band
  6848. * 0 - 5G; 1 - 2G; 2 -6G
  6849. */
  6850. A_UINT32 phy_band_code;
  6851. /** microcode processor virtual phy base address -
  6852. * provided only for debug
  6853. */
  6854. A_UINT32 phy_vreg_base;
  6855. /** microcode processor virtual phy base ext address -
  6856. * provided only for debug
  6857. */
  6858. A_UINT32 phy_vreg_base_ext;
  6859. /** HW LUT table configuration for home/scan channel -
  6860. * provided only for debug
  6861. */
  6862. A_UINT32 cur_table_index;
  6863. /** SW configuration flag for PHY reset and Calibrations -
  6864. * values are specified by the HTT_WHAL_CONFIG enum type
  6865. */
  6866. A_UINT32 whal_config_flag;
  6867. } htt_phy_reset_stats_tlv;
  6868. typedef struct {
  6869. htt_tlv_hdr_t tlv_hdr;
  6870. /** current pdev_id */
  6871. A_UINT32 pdev_id;
  6872. /** ucode PHYOFF pass/failure count */
  6873. A_UINT32 cf_active_low_fail_cnt;
  6874. A_UINT32 cf_active_low_pass_cnt;
  6875. /** PHYOFF count attempted through ucode VREG */
  6876. A_UINT32 phy_off_through_vreg_cnt;
  6877. /** Force calibration count */
  6878. A_UINT32 force_calibration_cnt;
  6879. /** phyoff count during rfmode switch */
  6880. A_UINT32 rf_mode_switch_phy_off_cnt;
  6881. /** Temperature based recalibration count */
  6882. A_UINT32 temperature_recal_cnt;
  6883. } htt_phy_reset_counters_tlv;
  6884. /* Considering 320 MHz maximum 16 power levels */
  6885. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6886. typedef struct {
  6887. htt_tlv_hdr_t tlv_hdr;
  6888. /** current pdev_id */
  6889. A_UINT32 pdev_id;
  6890. /** Tranmsit power control scaling related configurations */
  6891. A_UINT32 tx_power_scale;
  6892. A_UINT32 tx_power_scale_db;
  6893. /** Minimum negative tx power supported by the target */
  6894. A_INT32 min_negative_tx_power;
  6895. /** current configured CTL domain */
  6896. A_UINT32 reg_ctl_domain;
  6897. /** Regulatory power information for the current channel */
  6898. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6899. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6900. /** channel max regulatory power in 0.5dB */
  6901. A_UINT32 twice_max_rd_power;
  6902. /** current channel and home channel's maximum possible tx power */
  6903. A_INT32 max_tx_power;
  6904. A_INT32 home_max_tx_power;
  6905. /** channel's Power Spectral Density */
  6906. A_UINT32 psd_power;
  6907. /** channel's EIRP power */
  6908. A_UINT32 eirp_power;
  6909. /** 6G channel power mode
  6910. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6911. */
  6912. A_UINT32 power_type_6ghz;
  6913. /** sub-band channels and corresponding Tx-power */
  6914. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6915. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6916. } htt_phy_tpc_stats_tlv;
  6917. /* NOTE:
  6918. * This structure is for documentation, and cannot be safely used directly.
  6919. * Instead, use the constituent TLV structures to fill/parse.
  6920. */
  6921. typedef struct {
  6922. htt_phy_counters_tlv phy_counters;
  6923. htt_phy_stats_tlv phy_stats;
  6924. htt_phy_reset_counters_tlv phy_reset_counters;
  6925. htt_phy_reset_stats_tlv phy_reset_stats;
  6926. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6927. } htt_phy_counters_and_phy_stats_t;
  6928. /* NOTE:
  6929. * This structure is for documentation, and cannot be safely used directly.
  6930. * Instead, use the constituent TLV structures to fill/parse.
  6931. */
  6932. typedef struct {
  6933. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6934. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6935. } htt_vdevs_txrx_stats_t;
  6936. typedef struct {
  6937. A_UINT32
  6938. success: 16,
  6939. fail: 16;
  6940. } htt_stats_strm_gen_mpdus_cntr_t;
  6941. typedef struct {
  6942. /* MSDU queue identification */
  6943. A_UINT32
  6944. peer_id: 16,
  6945. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6946. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6947. reserved: 8;
  6948. } htt_stats_strm_msdu_queue_id;
  6949. typedef struct {
  6950. htt_tlv_hdr_t tlv_hdr;
  6951. htt_stats_strm_msdu_queue_id queue_id;
  6952. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6953. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6954. } htt_stats_strm_gen_mpdus_tlv_t;
  6955. typedef struct {
  6956. htt_tlv_hdr_t tlv_hdr;
  6957. htt_stats_strm_msdu_queue_id queue_id;
  6958. struct {
  6959. A_UINT32
  6960. timestamp_prior_ms: 16,
  6961. timestamp_now_ms: 16;
  6962. A_UINT32
  6963. interval_spec_ms: 16,
  6964. margin_ms: 16;
  6965. } svc_interval;
  6966. struct {
  6967. A_UINT32
  6968. /* consumed_bytes_orig:
  6969. * Raw count (actually estimate) of how many bytes were removed
  6970. * from the MSDU queue by the GEN_MPDUS operation.
  6971. */
  6972. consumed_bytes_orig: 16,
  6973. /* consumed_bytes_final:
  6974. * Adjusted count of removed bytes that incorporates normalizing
  6975. * by the actual service interval compared to the expected
  6976. * service interval.
  6977. * This allows the burst size computation to be independent of
  6978. * whether the target is doing GEN_MPDUS at only the service
  6979. * interval, or substantially more often than the service
  6980. * interval.
  6981. * consumed_bytes_final = consumed_bytes_orig /
  6982. * (svc_interval / ref_svc_interval)
  6983. */
  6984. consumed_bytes_final: 16;
  6985. A_UINT32
  6986. remaining_bytes: 16,
  6987. reserved: 16;
  6988. A_UINT32
  6989. burst_size_spec: 16,
  6990. margin_bytes: 16;
  6991. } burst_size;
  6992. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6993. typedef struct {
  6994. htt_tlv_hdr_t tlv_hdr;
  6995. A_UINT32 reset_count;
  6996. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6997. A_UINT32 reset_time_lo_ms;
  6998. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6999. A_UINT32 reset_time_hi_ms;
  7000. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  7001. A_UINT32 disengage_time_lo_ms;
  7002. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  7003. A_UINT32 disengage_time_hi_ms;
  7004. /** lower portion (bits 31:0) of engage time, in milliseconds */
  7005. A_UINT32 engage_time_lo_ms;
  7006. /** upper portion (bits 63:32) of engage time, in milliseconds */
  7007. A_UINT32 engage_time_hi_ms;
  7008. A_UINT32 disengage_count;
  7009. A_UINT32 engage_count;
  7010. A_UINT32 drain_dest_ring_mask;
  7011. } htt_dmac_reset_stats_tlv;
  7012. /* Support up to 640 MHz mode for future expansion */
  7013. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  7014. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  7015. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  7016. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  7017. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  7018. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  7019. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  7020. do { \
  7021. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  7022. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  7023. } while (0)
  7024. /*
  7025. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  7026. */
  7027. typedef struct {
  7028. htt_tlv_hdr_t tlv_hdr;
  7029. /**
  7030. * BIT [ 7 : 0] :- mac_id
  7031. * BIT [31 : 8] :- reserved
  7032. */
  7033. union {
  7034. struct {
  7035. A_UINT32 mac_id: 8,
  7036. reserved: 24;
  7037. };
  7038. A_UINT32 mac_id__word;
  7039. };
  7040. /*
  7041. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  7042. */
  7043. A_UINT32 direction;
  7044. /*
  7045. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  7046. *
  7047. * Note that for although OFDM rates don't technically support
  7048. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  7049. * utilized for OFDM legacy duplicate packets, which are also used during
  7050. * puncturing sequences.
  7051. */
  7052. A_UINT32 preamble;
  7053. /*
  7054. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  7055. */
  7056. A_UINT32 ppdu_type;
  7057. /*
  7058. * Indicates the number of valid elements in the
  7059. * "num_subbands_used_cnt" array, and must be <=
  7060. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  7061. *
  7062. * Also indicates how many bits in the last_used_pattern_mask may be
  7063. * non-zero.
  7064. */
  7065. A_UINT32 subband_count;
  7066. /*
  7067. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  7068. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  7069. *
  7070. * All 32 bits are valid and will be used for expansion to higher BW modes.
  7071. */
  7072. A_UINT32 last_used_pattern_mask;
  7073. /*
  7074. * Number of array elements with valid values is equal to "subband_count".
  7075. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  7076. * remaining elements will be implicitly set to 0x0.
  7077. *
  7078. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  7079. * and the counter value at that index is the number of times that subband
  7080. * count was used.
  7081. *
  7082. * The count is incremented once for each OTA PPDU transmitted / received.
  7083. */
  7084. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  7085. } htt_pdev_puncture_stats_tlv;
  7086. enum {
  7087. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  7088. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  7089. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  7090. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7091. HTT_STATS_MAX_PROF_CAL = 4,
  7092. };
  7093. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7094. typedef struct {
  7095. htt_tlv_hdr_t tlv_hdr;
  7096. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7097. /** To verify whether prof cal is enabled or not */
  7098. A_UINT32 enable;
  7099. /** current pdev_id */
  7100. A_UINT32 pdev_id;
  7101. /** The cnt is incremented when each time the calindex takes place */
  7102. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7103. /** Minimum time taken to complete the calibration - in us */
  7104. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7105. /** Maximum time taken to complete the calibration -in us */
  7106. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7107. /** Time taken by the cal for its final time execution - in us */
  7108. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7109. /** Total time taken - in us */
  7110. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7111. /** hist_intvl - by default will be set to 2000 us */
  7112. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7113. /**
  7114. * If last is less than hist_intvl, then hist[0]++,
  7115. * If last is less than hist_intvl << 1, then hist[1]++,
  7116. * otherwise hist[2]++.
  7117. */
  7118. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7119. /** Pf_last will log the current no of page faults */
  7120. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7121. /** Sum of all page faults happened */
  7122. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7123. /** If pf_last > pf_max then pf_max = pf_last */
  7124. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7125. /**
  7126. * For each cal profile, only certain no of cal indices were invoked,
  7127. * this member will store what all the indices got invoked per each
  7128. * cal profile
  7129. */
  7130. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7131. /** No of indices invoked per each cal profile */
  7132. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7133. } htt_latency_prof_cal_stats_tlv;
  7134. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7135. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7136. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7137. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7138. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7139. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7140. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7141. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7142. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7143. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7144. do { \
  7145. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7146. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7147. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7148. } while (0)
  7149. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7150. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7151. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7152. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7153. do { \
  7154. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7155. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7156. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7157. } while (0)
  7158. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7159. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7160. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7161. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7162. do { \
  7163. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7164. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7165. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7166. } while (0)
  7167. typedef struct {
  7168. htt_tlv_hdr_t tlv_hdr;
  7169. union {
  7170. struct {
  7171. A_UINT32 peer_assoc_ipc_recvd : 6,
  7172. sched_peer_delete_recvd : 6,
  7173. mld_ast_index : 16,
  7174. reserved : 4;
  7175. };
  7176. A_UINT32 msg_dword_1;
  7177. };
  7178. } htt_ml_peer_ext_details_tlv;
  7179. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7180. #define HTT_ML_LINK_INFO_VALID_S 0
  7181. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7182. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7183. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7184. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7185. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7186. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7187. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7188. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7189. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7190. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7191. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7192. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7193. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7194. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7195. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7196. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7197. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7198. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7199. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7200. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7201. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7202. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7203. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7204. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7205. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7206. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7207. HTT_ML_LINK_INFO_VALID_S)
  7208. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7209. do { \
  7210. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7211. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7212. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7213. } while (0)
  7214. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7215. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7216. HTT_ML_LINK_INFO_ACTIVE_S)
  7217. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7218. do { \
  7219. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7220. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7221. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7222. } while (0)
  7223. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7224. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7225. HTT_ML_LINK_INFO_PRIMARY_S)
  7226. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7227. do { \
  7228. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7229. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7230. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7231. } while (0)
  7232. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7233. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7234. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7235. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7236. do { \
  7237. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7238. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7239. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7240. } while (0)
  7241. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7242. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7243. HTT_ML_LINK_INFO_CHIP_ID_S)
  7244. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7245. do { \
  7246. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7247. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7248. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7249. } while (0)
  7250. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7251. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7252. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7253. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7254. do { \
  7255. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7256. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7257. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7258. } while (0)
  7259. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7260. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7261. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7262. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7263. do { \
  7264. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7265. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7266. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7267. } while (0)
  7268. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7269. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7270. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7271. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7272. do { \
  7273. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7274. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7275. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7276. } while (0)
  7277. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7278. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7279. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7280. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7281. do { \
  7282. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7283. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7284. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7285. } while (0)
  7286. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7287. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7288. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7289. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7290. do { \
  7291. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7292. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7293. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7294. } while (0)
  7295. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7296. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7297. HTT_ML_LINK_INFO_INITIALIZED_S)
  7298. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7299. do { \
  7300. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7301. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7302. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7303. } while (0)
  7304. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7305. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7306. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7307. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7308. do { \
  7309. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7310. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7311. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7312. } while (0)
  7313. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7314. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7315. HTT_ML_LINK_INFO_VDEV_ID_S)
  7316. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7317. do { \
  7318. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7319. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7320. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7321. } while (0)
  7322. typedef struct {
  7323. htt_tlv_hdr_t tlv_hdr;
  7324. union {
  7325. struct {
  7326. A_UINT32 valid : 1,
  7327. active : 1,
  7328. primary : 1,
  7329. assoc_link : 1,
  7330. chip_id : 3,
  7331. ieee_link_id : 8,
  7332. hw_link_id : 3,
  7333. logical_link_id : 2,
  7334. master_link : 1,
  7335. anchor_link : 1,
  7336. initialized : 1,
  7337. reserved : 9;
  7338. };
  7339. A_UINT32 msg_dword_1;
  7340. };
  7341. union {
  7342. struct {
  7343. A_UINT32 sw_peer_id : 16,
  7344. vdev_id : 8,
  7345. reserved1 : 8;
  7346. };
  7347. A_UINT32 msg_dword_2;
  7348. };
  7349. A_UINT32 primary_tid_mask;
  7350. } htt_ml_link_info_tlv;
  7351. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7352. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7353. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7354. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7355. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7356. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7357. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7358. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7359. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7360. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7361. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7362. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7363. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7364. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7365. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7366. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7367. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7368. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7369. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7370. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7371. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7372. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7373. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7374. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7375. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7376. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7377. do { \
  7378. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7379. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7380. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7381. } while (0)
  7382. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7383. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7384. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7385. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7386. do { \
  7387. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7388. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7389. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7390. } while (0)
  7391. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7392. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7393. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7394. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7395. do { \
  7396. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7397. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7398. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7399. } while (0)
  7400. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7401. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7402. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7403. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7404. do { \
  7405. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7406. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7407. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7408. } while (0)
  7409. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7410. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7411. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7412. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7413. do { \
  7414. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7415. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7416. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7417. } while (0)
  7418. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7419. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7420. HTT_ML_PEER_DETAILS_NON_STR_S)
  7421. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7422. do { \
  7423. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7424. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7425. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7426. } while (0)
  7427. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7428. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7429. HTT_ML_PEER_DETAILS_EMLSR_S)
  7430. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7431. do { \
  7432. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7433. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7434. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7435. } while (0)
  7436. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7437. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7438. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7439. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7440. do { \
  7441. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7442. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7443. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7444. } while (0)
  7445. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7446. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7447. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7448. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7449. do { \
  7450. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7451. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7452. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7453. } while (0)
  7454. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7455. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7456. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7457. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7458. do { \
  7459. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7460. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7461. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7462. } while (0)
  7463. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7464. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7465. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7466. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7467. do { \
  7468. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7469. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7470. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7471. } while (0)
  7472. typedef struct {
  7473. htt_tlv_hdr_t tlv_hdr;
  7474. htt_mac_addr remote_mld_mac_addr;
  7475. union {
  7476. struct {
  7477. A_UINT32 num_links : 2,
  7478. ml_peer_id : 12,
  7479. primary_link_idx : 3,
  7480. primary_chip_id : 2,
  7481. link_init_count : 3,
  7482. non_str : 1,
  7483. emlsr : 1,
  7484. is_sta_ko : 1,
  7485. num_local_links : 2,
  7486. allocated : 1,
  7487. reserved : 4;
  7488. };
  7489. A_UINT32 msg_dword_1;
  7490. };
  7491. union {
  7492. struct {
  7493. A_UINT32 participating_chips_bitmap : 8,
  7494. reserved1 : 24;
  7495. };
  7496. A_UINT32 msg_dword_2;
  7497. };
  7498. /*
  7499. * ml_peer_flags is an opaque field that cannot be interpreted by
  7500. * the host; it is only for off-line debug.
  7501. */
  7502. A_UINT32 ml_peer_flags;
  7503. } htt_ml_peer_details_tlv;
  7504. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7505. * TLV_TAGS:
  7506. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7507. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7508. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7509. */
  7510. /* NOTE:
  7511. * This structure is for documentation, and cannot be safely used directly.
  7512. * Instead, use the constituent TLV structures to fill/parse.
  7513. */
  7514. typedef struct _htt_ml_peer_stats {
  7515. htt_ml_peer_details_tlv ml_peer_details;
  7516. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7517. htt_ml_link_info_tlv ml_link_info[];
  7518. } htt_ml_peer_stats_t;
  7519. /*
  7520. * ODD Mandatory Stats are grouped together from all the existing different
  7521. * stats, to form a set of stats that will be used by the ODD application to
  7522. * post the stats to the cloud instead of polling for the individual stats.
  7523. * This is done to avoid non-mandatory stats to be polled as the data will not
  7524. * be required in the recipes derivation.
  7525. * Rather than the host simply printing the ODD stats, the ODD application
  7526. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7527. */
  7528. typedef struct {
  7529. htt_tlv_hdr_t tlv_hdr;
  7530. A_UINT32 hw_queued;
  7531. A_UINT32 hw_reaped;
  7532. A_UINT32 hw_paused;
  7533. A_UINT32 hw_filt;
  7534. A_UINT32 seq_posted;
  7535. A_UINT32 seq_completed;
  7536. A_UINT32 underrun;
  7537. A_UINT32 hw_flush;
  7538. A_UINT32 next_seq_posted_dsr;
  7539. A_UINT32 seq_posted_isr;
  7540. A_UINT32 mpdu_cnt_fcs_ok;
  7541. A_UINT32 mpdu_cnt_fcs_err;
  7542. A_UINT32 msdu_count_tqm;
  7543. A_UINT32 mpdu_count_tqm;
  7544. A_UINT32 mpdus_ack_failed;
  7545. A_UINT32 num_data_ppdus_tried_ota;
  7546. A_UINT32 ppdu_ok;
  7547. A_UINT32 num_total_ppdus_tried_ota;
  7548. A_UINT32 thermal_suspend_cnt;
  7549. A_UINT32 dfs_suspend_cnt;
  7550. A_UINT32 tx_abort_suspend_cnt;
  7551. A_UINT32 suspended_txq_mask;
  7552. A_UINT32 last_suspend_reason;
  7553. A_UINT32 seq_failed_queueing;
  7554. A_UINT32 seq_restarted;
  7555. A_UINT32 seq_txop_repost_stop;
  7556. A_UINT32 next_seq_cancel;
  7557. A_UINT32 seq_min_msdu_repost_stop;
  7558. A_UINT32 total_phy_err_cnt;
  7559. A_UINT32 ppdu_recvd;
  7560. A_UINT32 tcp_msdu_cnt;
  7561. A_UINT32 tcp_ack_msdu_cnt;
  7562. A_UINT32 udp_msdu_cnt;
  7563. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7564. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7565. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7566. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7567. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7568. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7569. A_UINT32 rx_suspend_cnt;
  7570. A_UINT32 rx_suspend_fail_cnt;
  7571. A_UINT32 rx_resume_cnt;
  7572. A_UINT32 rx_resume_fail_cnt;
  7573. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7574. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7575. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7576. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7577. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7578. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7579. A_UINT32 hwq_video_mpdu_tried_cnt;
  7580. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7581. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7582. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7583. A_UINT32 hwq_video_mpdu_queued_cnt;
  7584. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7585. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7586. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7587. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7588. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7589. A_UINT32 pdev_resets;
  7590. A_UINT32 phy_warm_reset;
  7591. A_UINT32 hwsch_reset_count;
  7592. A_UINT32 phy_warm_reset_ucode_trig;
  7593. A_UINT32 mac_cold_reset;
  7594. A_UINT32 mac_warm_reset;
  7595. A_UINT32 mac_warm_reset_restore_cal;
  7596. A_UINT32 phy_warm_reset_m3_ssr;
  7597. A_UINT32 fw_rx_rings_reset;
  7598. A_UINT32 tx_flush;
  7599. A_UINT32 hwsch_dev_reset_war;
  7600. A_UINT32 mac_cold_reset_restore_cal;
  7601. A_UINT32 mac_only_reset;
  7602. A_UINT32 mac_sfm_reset;
  7603. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7604. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7605. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7606. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7607. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7608. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7609. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7610. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7611. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7612. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7613. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7614. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7615. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7616. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7617. A_UINT32 rts_cnt;
  7618. A_UINT32 rts_success;
  7619. } htt_odd_mandatory_pdev_stats_tlv;
  7620. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7621. htt_tlv_hdr_t tlv_hdr;
  7622. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7623. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7624. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7625. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7626. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7627. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7628. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7629. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7630. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7631. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7632. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7633. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7634. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7635. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7636. htt_tlv_hdr_t tlv_hdr;
  7637. A_UINT32 mu_ofdma_seq_posted;
  7638. A_UINT32 ul_mu_ofdma_seq_posted;
  7639. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7640. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7641. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7642. A_UINT32 ofdma_tx_ldpc;
  7643. A_UINT32 ul_ofdma_rx_ldpc;
  7644. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7645. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7646. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7647. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7648. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7649. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7650. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7651. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7652. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7653. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7654. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7655. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7656. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7657. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7658. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7659. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7660. do { \
  7661. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7662. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7663. } while (0)
  7664. typedef struct {
  7665. htt_tlv_hdr_t tlv_hdr;
  7666. /**
  7667. * BIT [ 7 : 0] :- mac_id
  7668. * BIT [31 : 8] :- reserved
  7669. */
  7670. union {
  7671. struct {
  7672. A_UINT32 mac_id: 8,
  7673. reserved: 24;
  7674. };
  7675. A_UINT32 mac_id__word;
  7676. };
  7677. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7678. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7679. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7680. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7681. /** Num of instances where rate based DL OFDMA status = PROBING */
  7682. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7683. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7684. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7685. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7686. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7687. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7688. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7689. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7690. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7691. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7692. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7693. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7694. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7695. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7696. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7697. /** Num of instances where dl ofdma is disabled due to pipelining */
  7698. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7699. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7700. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7701. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7702. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7703. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7704. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7705. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7706. typedef struct {
  7707. htt_tlv_hdr_t tlv_hdr;
  7708. /** mac_id__word:
  7709. * BIT [ 7 : 0] :- mac_id
  7710. * Use the HTT_STATS_CMN_MAC_ID_GET,_SET macros to
  7711. * read/write this bitfield.
  7712. * BIT [31 : 8] :- reserved
  7713. */
  7714. A_UINT32 mac_id__word;
  7715. A_UINT32 basic_trigger_across_bss;
  7716. A_UINT32 basic_trigger_within_bss;
  7717. A_UINT32 bsr_trigger_across_bss;
  7718. A_UINT32 bsr_trigger_within_bss;
  7719. A_UINT32 mu_rts_across_bss;
  7720. A_UINT32 mu_rts_within_bss;
  7721. A_UINT32 ul_mumimo_trigger_across_bss;
  7722. A_UINT32 ul_mumimo_trigger_within_bss;
  7723. } htt_pdev_mbssid_ctrl_frame_stats_tlv;
  7724. /*======= Bandwidth Manager stats ====================*/
  7725. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7726. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7727. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7728. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7729. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7730. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7731. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7732. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7733. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7734. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7735. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7736. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7737. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7738. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7739. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7740. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7741. HTT_BW_MGR_STATS_MAC_ID_S)
  7742. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7743. do { \
  7744. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7745. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7746. } while (0)
  7747. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7748. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7749. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7750. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7751. do { \
  7752. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7753. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7754. } while (0)
  7755. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7756. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7757. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7758. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7759. do { \
  7760. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7761. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7762. } while (0)
  7763. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7764. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7765. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7766. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7767. do { \
  7768. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7769. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7770. } while (0)
  7771. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7772. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7773. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7774. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7775. do { \
  7776. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7777. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7778. } while (0)
  7779. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7780. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7781. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7782. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7783. do { \
  7784. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7785. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7786. } while (0)
  7787. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7788. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7789. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7790. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7791. do { \
  7792. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7793. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7794. } while (0)
  7795. typedef struct {
  7796. htt_tlv_hdr_t tlv_hdr;
  7797. /* BIT [ 7 : 0] :- mac_id
  7798. * BIT [ 15 : 8] :- pri20_index
  7799. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7800. */
  7801. A_UINT32 mac_id__pri20_idx__freq;
  7802. /* BIT [ 15 : 0] :- centre_freq1
  7803. * BIT [ 31 : 16] :- centre_freq2
  7804. */
  7805. A_UINT32 centre_freq1__freq2;
  7806. /* BIT [ 7 : 0] :- channel_phy_mode
  7807. * BIT [ 23 : 8] :- static_pattern
  7808. */
  7809. A_UINT32 phy_mode__static_pattern;
  7810. } htt_pdev_bw_mgr_stats_tlv;
  7811. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7812. * TLV_TAGS:
  7813. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7814. */
  7815. /* NOTE:
  7816. * This structure is for documentation, and cannot be safely used directly.
  7817. * Instead, use the constituent TLV structures to fill/parse.
  7818. */
  7819. typedef struct {
  7820. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7821. } htt_pdev_bw_mgr_stats_t;
  7822. #endif /* __HTT_STATS_H__ */