msm_vidc_internal.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MAX_HEIGHT 4320
  25. #define MAX_WIDTH 8192
  26. #define MIN_SUPPORTED_WIDTH 32
  27. #define MIN_SUPPORTED_HEIGHT 32
  28. #define DEFAULT_FPS 30
  29. #define MINIMUM_FPS 1
  30. #define MAXIMUM_FPS 960
  31. #define SINGLE_INPUT_BUFFER 1
  32. #define SINGLE_OUTPUT_BUFFER 1
  33. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  34. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  35. #define MAX_SUPPORTED_INSTANCES 16
  36. #define MAX_BSE_VPP_DELAY 6
  37. #define DEFAULT_BSE_VPP_DELAY 2
  38. #define MAX_CAP_PARENTS 16
  39. #define MAX_CAP_CHILDREN 16
  40. #define DEFAULT_BITSTREM_ALIGNMENT 16
  41. #define H265_BITSTREM_ALIGNMENT 32
  42. #define DEFAULT_MAX_HOST_BUF_COUNT 32
  43. #define BIT_DEPTH_8 (8 << 16 | 8)
  44. #define BIT_DEPTH_10 (10 << 16 | 10)
  45. #define CODED_FRAMES_MBS_ONLY HFI_BITMASK_FRAME_MBS_ONLY_FLAG
  46. #define CODED_FRAMES_ADAPTIVE_FIELDS HFI_BITMASK_MB_ADAPTIVE_FRAME_FIELD_FLAG
  47. /* TODO
  48. * #define MAX_SUPERFRAME_COUNT 32
  49. */
  50. /* Maintains the number of FTB's between each FBD over a window */
  51. #define DCVS_FTB_WINDOW 16
  52. /* Superframe can have maximum of 32 frames */
  53. #define VIDC_SUPERFRAME_MAX 32
  54. #define COLOR_RANGE_UNSPECIFIED (-1)
  55. #define V4L2_EVENT_VIDC_BASE 10
  56. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  57. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  58. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  59. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  60. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  61. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  62. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  63. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  64. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  65. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  66. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  67. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  68. #define NUM_MBS_PER_FRAME(__height, __width) \
  69. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  70. #define IS_PRIV_CTRL(idx) ( \
  71. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  72. V4L2_CTRL_DRIVER_PRIV(idx))
  73. #define BUFFER_ALIGNMENT_SIZE(x) x
  74. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  75. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  76. #define MB_SIZE_IN_PIXEL (16 * 16)
  77. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  78. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  79. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  80. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  81. /*
  82. * Convert Q16 number into Integer and Fractional part upto 2 places.
  83. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  84. * Integer part = 105752 / 65536 = 1;
  85. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  86. * Fractional part = 40216 * 100 / 65536 = 61;
  87. * Now convert to FP(1, 61, 100).
  88. */
  89. #define Q16_INT(q) ((q) >> 16)
  90. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  91. enum msm_vidc_domain_type {
  92. MSM_VIDC_ENCODER = BIT(0),
  93. MSM_VIDC_DECODER = BIT(1),
  94. };
  95. enum msm_vidc_codec_type {
  96. MSM_VIDC_H264 = BIT(0),
  97. MSM_VIDC_HEVC = BIT(1),
  98. MSM_VIDC_VP9 = BIT(2),
  99. };
  100. enum msm_vidc_colorformat_type {
  101. MSM_VIDC_FMT_NONE = 0,
  102. MSM_VIDC_FMT_NV12 = 1,
  103. MSM_VIDC_FMT_NV12C = 2,
  104. MSM_VIDC_FMT_P010 = 3,
  105. MSM_VIDC_FMT_TP10C = 4,
  106. MSM_VIDC_FMT_RGBA8888 = 5,
  107. MSM_VIDC_FMT_RGBA8888C = 6,
  108. MSM_VIDC_FMT_NV21 = 7,
  109. };
  110. enum msm_vidc_buffer_type {
  111. MSM_VIDC_BUF_NONE = 0,
  112. MSM_VIDC_BUF_INPUT = 1,
  113. MSM_VIDC_BUF_OUTPUT = 2,
  114. MSM_VIDC_BUF_INPUT_META = 3,
  115. MSM_VIDC_BUF_OUTPUT_META = 4,
  116. MSM_VIDC_BUF_QUEUE = 10,
  117. MSM_VIDC_BUF_BIN = 20,
  118. MSM_VIDC_BUF_ARP = 21,
  119. MSM_VIDC_BUF_COMV = 22,
  120. MSM_VIDC_BUF_NON_COMV = 23,
  121. MSM_VIDC_BUF_LINE = 24,
  122. MSM_VIDC_BUF_DPB = 25,
  123. MSM_VIDC_BUF_PERSIST = 26,
  124. MSM_VIDC_BUF_VPSS = 27,
  125. };
  126. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  127. enum msm_vidc_buffer_flags {
  128. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  129. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  130. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  131. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  132. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  133. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  134. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  135. };
  136. enum msm_vidc_buffer_attributes {
  137. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  138. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  139. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  140. MSM_VIDC_ATTR_QUEUED = BIT(3),
  141. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  142. };
  143. enum msm_vidc_buffer_region {
  144. MSM_VIDC_REGION_NONE = 0,
  145. MSM_VIDC_NON_SECURE,
  146. MSM_VIDC_SECURE_PIXEL,
  147. MSM_VIDC_SECURE_NONPIXEL,
  148. MSM_VIDC_SECURE_BITSTREAM,
  149. };
  150. enum msm_vidc_port_type {
  151. INPUT_PORT = 0,
  152. OUTPUT_PORT,
  153. INPUT_META_PORT,
  154. OUTPUT_META_PORT,
  155. MAX_PORT,
  156. };
  157. enum msm_vidc_stage_type {
  158. MSM_VIDC_STAGE_NONE = 0,
  159. MSM_VIDC_STAGE_1 = 1,
  160. MSM_VIDC_STAGE_2 = 2,
  161. };
  162. enum msm_vidc_pipe_type {
  163. MSM_VIDC_PIPE_NONE = 0,
  164. MSM_VIDC_PIPE_1 = 1,
  165. MSM_VIDC_PIPE_2 = 2,
  166. MSM_VIDC_PIPE_4 = 4,
  167. };
  168. enum msm_vidc_quality_mode {
  169. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  170. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  171. };
  172. enum msm_vidc_core_capability_type {
  173. CORE_CAP_NONE = 0,
  174. ENC_CODECS,
  175. DEC_CODECS,
  176. MAX_SESSION_COUNT,
  177. MAX_SECURE_SESSION_COUNT,
  178. MAX_LOAD,
  179. MAX_MBPF,
  180. MAX_MBPS,
  181. MAX_MBPF_HQ,
  182. MAX_MBPS_HQ,
  183. MAX_MBPF_B_FRAME,
  184. MAX_MBPS_B_FRAME,
  185. NUM_VPP_PIPE,
  186. SW_PC,
  187. SW_PC_DELAY,
  188. FW_UNLOAD,
  189. FW_UNLOAD_DELAY,
  190. HW_RESPONSE_TIMEOUT,
  191. DEBUG_TIMEOUT,
  192. PREFIX_BUF_COUNT_PIX,
  193. PREFIX_BUF_SIZE_PIX,
  194. PREFIX_BUF_COUNT_NON_PIX,
  195. PREFIX_BUF_SIZE_NON_PIX,
  196. PAGEFAULT_NON_FATAL,
  197. PAGETABLE_CACHING,
  198. DCVS,
  199. DECODE_BATCH,
  200. DECODE_BATCH_TIMEOUT,
  201. AV_SYNC_WINDOW_SIZE,
  202. CLK_FREQ_THRESHOLD,
  203. CORE_CAP_MAX,
  204. };
  205. enum msm_vidc_inst_capability_type {
  206. INST_CAP_NONE = 0,
  207. FRAME_WIDTH,
  208. LOSSLESS_FRAME_WIDTH,
  209. SECURE_FRAME_WIDTH,
  210. HEVC_IMAGE_FRAME_WIDTH,
  211. HEIC_IMAGE_FRAME_WIDTH,
  212. FRAME_HEIGHT,
  213. LOSSLESS_FRAME_HEIGHT,
  214. SECURE_FRAME_HEIGHT,
  215. HEVC_IMAGE_FRAME_HEIGHT,
  216. HEIC_IMAGE_FRAME_HEIGHT,
  217. PIX_FMTS,
  218. MIN_BUFFERS_INPUT,
  219. MIN_BUFFERS_OUTPUT,
  220. MBPF,
  221. LOSSLESS_MBPF,
  222. BATCH_MBPF,
  223. SECURE_MBPF,
  224. MBPS,
  225. POWER_SAVE_MBPS,
  226. FRAME_RATE,
  227. OPERATING_RATE,
  228. SCALE_X,
  229. SCALE_Y,
  230. B_FRAME,
  231. MB_CYCLES_VSP,
  232. MB_CYCLES_VPP,
  233. MB_CYCLES_LP,
  234. MB_CYCLES_FW,
  235. MB_CYCLES_FW_VPP,
  236. SECURE_MODE,
  237. HFLIP,
  238. VFLIP,
  239. ROTATION,
  240. SLICE_INTERFACE,
  241. HEADER_MODE,
  242. PREPEND_SPSPPS_TO_IDR,
  243. META_SEQ_HDR_NAL,
  244. REQUEST_I_FRAME,
  245. BIT_RATE,
  246. BITRATE_MODE,
  247. LOSSLESS,
  248. FRAME_SKIP_MODE,
  249. FRAME_RC_ENABLE,
  250. GOP_SIZE,
  251. GOP_CLOSURE,
  252. BLUR_TYPES,
  253. BLUR_RESOLUTION,
  254. CSC_CUSTOM_MATRIX,
  255. HEIC,
  256. LOWLATENCY_MODE,
  257. LTR_COUNT,
  258. USE_LTR,
  259. MARK_LTR,
  260. BASELAYER_PRIORITY,
  261. IR_RANDOM,
  262. AU_DELIMITER,
  263. TIME_DELTA_BASED_RC,
  264. CONTENT_ADAPTIVE_CODING,
  265. BITRATE_BOOST,
  266. VBV_DELAY,
  267. MIN_FRAME_QP,
  268. I_FRAME_MIN_QP,
  269. P_FRAME_MIN_QP,
  270. B_FRAME_MIN_QP,
  271. MAX_FRAME_QP,
  272. I_FRAME_MAX_QP,
  273. P_FRAME_MAX_QP,
  274. B_FRAME_MAX_QP,
  275. HEVC_HIER_QP,
  276. I_FRAME_QP,
  277. P_FRAME_QP,
  278. B_FRAME_QP,
  279. L0_QP,
  280. L1_QP,
  281. L2_QP,
  282. L3_QP,
  283. L4_QP,
  284. L5_QP,
  285. HIER_LAYER_QP,
  286. HIER_CODING_TYPE,
  287. HIER_CODING,
  288. HIER_CODING_LAYER,
  289. L0_BR,
  290. L1_BR,
  291. L2_BR,
  292. L3_BR,
  293. L4_BR,
  294. L5_BR,
  295. ENTROPY_MODE,
  296. PROFILE,
  297. LEVEL,
  298. HEVC_TIER,
  299. LF_MODE,
  300. LF_ALPHA,
  301. LF_BETA,
  302. LF_TC,
  303. SLICE_MAX_BYTES,
  304. SLICE_MAX_MB,
  305. SLICE_MODE,
  306. MB_RC,
  307. TRANSFORM_8X8,
  308. CHROMA_QP_INDEX_OFFSET,
  309. DISPLAY_DELAY_ENABLE,
  310. DISPLAY_DELAY,
  311. CONCEAL_COLOR_8BIT,
  312. CONCEAL_COLOR_10BIT,
  313. STAGE,
  314. PIPE,
  315. POC,
  316. QUALITY_MODE,
  317. CODED_FRAMES,
  318. BIT_DEPTH,
  319. CODEC_CONFIG,
  320. META_LTR_MARK_USE,
  321. META_DPB_MISR,
  322. META_OPB_MISR,
  323. META_INTERLACE,
  324. META_TIMESTAMP,
  325. META_CONCEALED_MB_CNT,
  326. META_HIST_INFO,
  327. META_SEI_MASTERING_DISP,
  328. META_SEI_CLL,
  329. META_HDR10PLUS,
  330. META_EVA_STATS,
  331. META_BUF_TAG,
  332. META_SUBFRAME_OUTPUT,
  333. META_ENC_QP_METADATA,
  334. META_ROI_INFO,
  335. INST_CAP_MAX,
  336. };
  337. enum msm_vidc_inst_capability_flags {
  338. CAP_FLAG_NONE = 0,
  339. CAP_FLAG_ROOT = BIT(0),
  340. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  341. CAP_FLAG_MENU = BIT(2),
  342. CAP_FLAG_INPUT_PORT = BIT(3),
  343. CAP_FLAG_OUTPUT_PORT = BIT(4),
  344. };
  345. struct msm_vidc_inst_cap {
  346. enum msm_vidc_inst_capability_type cap;
  347. s32 min;
  348. s32 max;
  349. u32 step_or_mask;
  350. s32 value;
  351. u32 v4l2_id;
  352. u32 hfi_id;
  353. enum msm_vidc_inst_capability_flags flags;
  354. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  355. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  356. int (*adjust)(void *inst,
  357. struct v4l2_ctrl *ctrl);
  358. int (*set)(void *inst,
  359. enum msm_vidc_inst_capability_type cap_id);
  360. };
  361. struct msm_vidc_inst_capability {
  362. enum msm_vidc_domain_type domain;
  363. enum msm_vidc_codec_type codec;
  364. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  365. };
  366. struct msm_vidc_core_capability {
  367. enum msm_vidc_core_capability_type type;
  368. u32 value;
  369. };
  370. struct msm_vidc_inst_cap_entry {
  371. /* list of struct msm_vidc_inst_cap_entry */
  372. struct list_head list;
  373. enum msm_vidc_inst_capability_type cap_id;
  374. };
  375. enum efuse_purpose {
  376. SKU_VERSION = 0,
  377. };
  378. enum sku_version {
  379. SKU_VERSION_0 = 0,
  380. SKU_VERSION_1,
  381. SKU_VERSION_2,
  382. };
  383. enum msm_vidc_ssr_trigger_type {
  384. SSR_ERR_FATAL = 1,
  385. SSR_SW_DIV_BY_ZERO,
  386. SSR_HW_WDOG_IRQ,
  387. };
  388. enum msm_vidc_cache_op {
  389. MSM_VIDC_CACHE_CLEAN,
  390. MSM_VIDC_CACHE_INVALIDATE,
  391. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  392. };
  393. enum msm_vidc_dcvs_flags {
  394. MSM_VIDC_DCVS_INCR = BIT(0),
  395. MSM_VIDC_DCVS_DECR = BIT(1),
  396. };
  397. enum msm_vidc_clock_properties {
  398. CLOCK_PROP_HAS_SCALING = BIT(0),
  399. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  400. };
  401. enum profiling_points {
  402. FRAME_PROCESSING = 0,
  403. MAX_PROFILING_POINTS,
  404. };
  405. enum signal_session_response {
  406. SIGNAL_CMD_STOP_INPUT = 0,
  407. SIGNAL_CMD_STOP_OUTPUT,
  408. SIGNAL_CMD_CLOSE,
  409. MAX_SIGNAL,
  410. };
  411. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  412. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  413. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  414. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  415. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  416. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  417. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  418. #define HFI_MASK_QHDR_STATUS 0x000000FF
  419. #define VIDC_IFACEQ_NUMQ 3
  420. #define VIDC_IFACEQ_CMDQ_IDX 0
  421. #define VIDC_IFACEQ_MSGQ_IDX 1
  422. #define VIDC_IFACEQ_DBGQ_IDX 2
  423. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  424. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  425. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  426. struct hfi_queue_table_header {
  427. u32 qtbl_version;
  428. u32 qtbl_size;
  429. u32 qtbl_qhdr0_offset;
  430. u32 qtbl_qhdr_size;
  431. u32 qtbl_num_q;
  432. u32 qtbl_num_active_q;
  433. void *device_addr;
  434. char name[256];
  435. };
  436. struct hfi_queue_header {
  437. u32 qhdr_status;
  438. u32 qhdr_start_addr;
  439. u32 qhdr_type;
  440. u32 qhdr_q_size;
  441. u32 qhdr_pkt_size;
  442. u32 qhdr_pkt_drop_cnt;
  443. u32 qhdr_rx_wm;
  444. u32 qhdr_tx_wm;
  445. u32 qhdr_rx_req;
  446. u32 qhdr_tx_req;
  447. u32 qhdr_rx_irq_status;
  448. u32 qhdr_tx_irq_status;
  449. u32 qhdr_read_idx;
  450. u32 qhdr_write_idx;
  451. };
  452. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  453. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  454. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  455. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  456. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  457. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  458. (i * sizeof(struct hfi_queue_header)))
  459. #define QDSS_SIZE 4096
  460. #define SFR_SIZE 4096
  461. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  462. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  463. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  464. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  465. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  466. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  467. ALIGNED_QDSS_SIZE, SZ_1M)
  468. struct buf_count {
  469. u32 etb;
  470. u32 ftb;
  471. u32 fbd;
  472. u32 ebd;
  473. };
  474. struct profile_data {
  475. u32 start;
  476. u32 stop;
  477. u32 cumulative;
  478. char name[64];
  479. u32 sampling;
  480. u32 average;
  481. };
  482. struct msm_vidc_debug {
  483. struct profile_data pdata[MAX_PROFILING_POINTS];
  484. u32 profile;
  485. u32 samples;
  486. struct buf_count count;
  487. };
  488. struct msm_vidc_input_cr_data {
  489. struct list_head list;
  490. u32 index;
  491. u32 input_cr;
  492. };
  493. struct msm_vidc_timestamps {
  494. struct list_head list;
  495. u64 timestamp_us;
  496. u32 framerate;
  497. bool is_valid;
  498. };
  499. struct msm_vidc_session_idle {
  500. bool idle;
  501. u64 last_activity_time_ns;
  502. };
  503. struct msm_vidc_color_info {
  504. u32 colorspace;
  505. u32 ycbcr_enc;
  506. u32 xfer_func;
  507. u32 quantization;
  508. };
  509. struct msm_vidc_rectangle {
  510. u32 left;
  511. u32 top;
  512. u32 width;
  513. u32 height;
  514. };
  515. struct msm_vidc_properties {
  516. u32 frame_rate;
  517. u32 operating_rate;
  518. u32 bitrate;
  519. };
  520. struct msm_vidc_subscription_params {
  521. u32 bitstream_resolution;
  522. u64 crop_offsets;
  523. u32 bit_depth;
  524. u32 cabac;
  525. u32 coded_frames;
  526. u32 fw_min_count;
  527. u32 pic_order_cnt;
  528. u32 color_info;
  529. u32 profile;
  530. u32 level;
  531. u32 tier;
  532. };
  533. struct msm_vidc_decode_vpp_delay {
  534. bool enable;
  535. u32 size;
  536. };
  537. struct msm_vidc_decode_batch {
  538. bool enable;
  539. u32 size;
  540. struct delayed_work work;
  541. };
  542. enum msm_vidc_modes {
  543. VIDC_SECURE = BIT(0),
  544. VIDC_TURBO = BIT(1),
  545. VIDC_THUMBNAIL = BIT(2),
  546. VIDC_LOW_POWER = BIT(3),
  547. };
  548. enum load_calc_quirks {
  549. LOAD_POWER = 0,
  550. LOAD_ADMISSION_CONTROL = 1,
  551. };
  552. enum msm_vidc_power_mode {
  553. VIDC_POWER_NORMAL = 0,
  554. VIDC_POWER_LOW,
  555. VIDC_POWER_TURBO,
  556. };
  557. struct vidc_bus_vote_data {
  558. enum msm_vidc_domain_type domain;
  559. enum msm_vidc_codec_type codec;
  560. enum msm_vidc_power_mode power_mode;
  561. u32 color_formats[2];
  562. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  563. int input_height, input_width, bitrate;
  564. int output_height, output_width;
  565. int rotation;
  566. int compression_ratio;
  567. int complexity_factor;
  568. int input_cr;
  569. u32 lcu_size;
  570. u32 fps;
  571. u32 work_mode;
  572. bool use_sys_cache;
  573. bool b_frames_enabled;
  574. u64 calc_bw_ddr;
  575. u64 calc_bw_llcc;
  576. u32 num_vpp_pipes;
  577. };
  578. struct msm_vidc_power {
  579. enum msm_vidc_power_mode power_mode;
  580. u32 buffer_counter;
  581. u32 min_threshold;
  582. u32 nom_threshold;
  583. u32 max_threshold;
  584. bool dcvs_mode;
  585. u32 dcvs_window;
  586. u64 min_freq;
  587. u64 curr_freq;
  588. u32 ddr_bw;
  589. u32 sys_cache_bw;
  590. u32 dcvs_flags;
  591. };
  592. struct msm_vidc_alloc {
  593. struct list_head list;
  594. enum msm_vidc_buffer_type type;
  595. enum msm_vidc_buffer_region region;
  596. u32 size;
  597. u8 secure:1;
  598. u8 map_kernel:1;
  599. struct dma_buf *dmabuf;
  600. void *kvaddr;
  601. };
  602. struct msm_vidc_allocations {
  603. struct list_head list; // list of "struct msm_vidc_alloc"
  604. };
  605. struct msm_vidc_map {
  606. struct list_head list;
  607. bool valid;
  608. enum msm_vidc_buffer_type type;
  609. enum msm_vidc_buffer_region region;
  610. struct dma_buf *dmabuf;
  611. u32 refcount;
  612. u64 device_addr;
  613. struct sg_table *table;
  614. struct dma_buf_attachment *attach;
  615. };
  616. struct msm_vidc_mappings {
  617. struct list_head list; // list of "struct msm_vidc_map"
  618. };
  619. struct msm_vidc_buffer {
  620. struct list_head list;
  621. bool valid;
  622. enum msm_vidc_buffer_type type;
  623. u32 index;
  624. int fd;
  625. u32 buffer_size;
  626. u32 data_offset;
  627. u32 data_size;
  628. u64 device_addr;
  629. void *dmabuf;
  630. u32 flags;
  631. u64 timestamp;
  632. enum msm_vidc_buffer_attributes attr;
  633. };
  634. struct msm_vidc_buffers {
  635. struct list_head list; // list of "struct msm_vidc_buffer"
  636. u32 min_count;
  637. u32 extra_count;
  638. u32 actual_count;
  639. u32 size;
  640. bool reuse;
  641. };
  642. enum response_work_type {
  643. RESP_WORK_INPUT_PSC = 1,
  644. RESP_WORK_OUTPUT_PSC,
  645. RESP_WORK_LAST_FLAG,
  646. };
  647. struct response_work {
  648. struct list_head list;
  649. enum response_work_type type;
  650. void *data;
  651. u32 data_size;
  652. };
  653. struct msm_vidc_ssr {
  654. bool trigger;
  655. enum msm_vidc_ssr_trigger_type ssr_type;
  656. };
  657. #define call_mem_op(c, op, ...) \
  658. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  659. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  660. struct msm_vidc_memory_ops {
  661. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  662. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  663. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  664. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  665. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  666. enum msm_vidc_cache_op cache_op);
  667. };
  668. #endif // _MSM_VIDC_INTERNAL_H_