lpass-cdc-tx-macro.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/clk.h>
  8. #include <linux/io.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "lpass-cdc.h"
  17. #include "lpass-cdc-registers.h"
  18. #include "lpass-cdc-clk-rsc.h"
  19. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  20. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  21. #define NUM_DECIMATORS 8
  22. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  34. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET \
  35. (LPASS_CDC_TX1_TX_PATH_CTL - LPASS_CDC_TX0_TX_PATH_CTL)
  36. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  38. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  39. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  40. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  41. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  42. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  43. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  44. module_param(tx_unmute_delay, int, 0664);
  45. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  46. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  47. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  48. struct snd_pcm_hw_params *params,
  49. struct snd_soc_dai *dai);
  50. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  51. unsigned int *tx_num, unsigned int *tx_slot,
  52. unsigned int *rx_num, unsigned int *rx_slot);
  53. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  54. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  55. enum {
  56. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  57. LPASS_CDC_TX_MACRO_AIF1_CAP,
  58. LPASS_CDC_TX_MACRO_AIF2_CAP,
  59. LPASS_CDC_TX_MACRO_AIF3_CAP,
  60. LPASS_CDC_TX_MACRO_MAX_DAIS
  61. };
  62. enum {
  63. LPASS_CDC_TX_MACRO_DEC0,
  64. LPASS_CDC_TX_MACRO_DEC1,
  65. LPASS_CDC_TX_MACRO_DEC2,
  66. LPASS_CDC_TX_MACRO_DEC3,
  67. LPASS_CDC_TX_MACRO_DEC4,
  68. LPASS_CDC_TX_MACRO_DEC5,
  69. LPASS_CDC_TX_MACRO_DEC6,
  70. LPASS_CDC_TX_MACRO_DEC7,
  71. LPASS_CDC_TX_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  78. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  79. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. ANC_FB_TUNE1
  85. };
  86. enum {
  87. TX_MCLK,
  88. VA_MCLK,
  89. };
  90. struct lpass_cdc_tx_macro_reg_mask_val {
  91. u16 reg;
  92. u8 mask;
  93. u8 val;
  94. };
  95. struct tx_mute_work {
  96. struct lpass_cdc_tx_macro_priv *tx_priv;
  97. u32 decimator;
  98. struct delayed_work dwork;
  99. };
  100. struct hpf_work {
  101. struct lpass_cdc_tx_macro_priv *tx_priv;
  102. u8 decimator;
  103. u8 hpf_cut_off_freq;
  104. struct delayed_work dwork;
  105. };
  106. struct lpass_cdc_tx_macro_priv {
  107. struct device *dev;
  108. bool dec_active[NUM_DECIMATORS];
  109. int tx_mclk_users;
  110. bool dapm_mclk_enable;
  111. struct mutex mclk_lock;
  112. struct mutex wlock;
  113. struct snd_soc_component *component;
  114. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  115. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  116. u16 dmic_clk_div;
  117. u32 version;
  118. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  119. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  120. char __iomem *tx_io_base;
  121. struct platform_device *pdev_child_devices
  122. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  123. int child_count;
  124. bool bcs_enable;
  125. int dec_mode[NUM_DECIMATORS];
  126. int bcs_ch;
  127. bool bcs_clk_en;
  128. bool hs_slow_insert_complete;
  129. int pcm_rate[NUM_DECIMATORS];
  130. bool swr_dmic_enable;
  131. int wlock_holders;
  132. };
  133. static int lpass_cdc_tx_macro_wake_enable(struct lpass_cdc_tx_macro_priv *tx_priv,
  134. bool wake_enable)
  135. {
  136. int ret = 0;
  137. mutex_lock(&tx_priv->wlock);
  138. if (wake_enable) {
  139. if (tx_priv->wlock_holders++ == 0) {
  140. dev_dbg(tx_priv->dev, "%s: pm wake\n", __func__);
  141. pm_stay_awake(tx_priv->dev);
  142. }
  143. } else {
  144. if (--tx_priv->wlock_holders == 0) {
  145. dev_dbg(tx_priv->dev, "%s: pm release\n", __func__);
  146. pm_relax(tx_priv->dev);
  147. }
  148. if (tx_priv->wlock_holders < 0)
  149. tx_priv->wlock_holders = 0;
  150. }
  151. mutex_unlock(&tx_priv->wlock);
  152. return ret;
  153. }
  154. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  155. struct device **tx_dev,
  156. struct lpass_cdc_tx_macro_priv **tx_priv,
  157. const char *func_name)
  158. {
  159. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  160. if (!(*tx_dev)) {
  161. dev_err_ratelimited(component->dev,
  162. "%s: null device for macro!\n", func_name);
  163. return false;
  164. }
  165. *tx_priv = dev_get_drvdata((*tx_dev));
  166. if (!(*tx_priv)) {
  167. dev_err_ratelimited(component->dev,
  168. "%s: priv is null for macro!\n", func_name);
  169. return false;
  170. }
  171. if (!(*tx_priv)->component) {
  172. dev_err_ratelimited(component->dev,
  173. "%s: tx_priv->component not initialized!\n", func_name);
  174. return false;
  175. }
  176. return true;
  177. }
  178. static int lpass_cdc_tx_macro_mclk_enable(
  179. struct lpass_cdc_tx_macro_priv *tx_priv,
  180. bool mclk_enable)
  181. {
  182. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  183. int ret = 0;
  184. if (regmap == NULL) {
  185. dev_err_ratelimited(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  186. return -EINVAL;
  187. }
  188. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  189. __func__, mclk_enable, tx_priv->tx_mclk_users);
  190. mutex_lock(&tx_priv->mclk_lock);
  191. if (mclk_enable) {
  192. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  193. TX_CORE_CLK,
  194. TX_CORE_CLK,
  195. true);
  196. if (ret < 0) {
  197. dev_err_ratelimited(tx_priv->dev,
  198. "%s: request clock enable failed\n",
  199. __func__);
  200. goto exit;
  201. }
  202. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  203. true);
  204. regcache_mark_dirty(regmap);
  205. regcache_sync_region(regmap,
  206. TX_START_OFFSET,
  207. TX_MAX_OFFSET);
  208. if (tx_priv->tx_mclk_users == 0) {
  209. regmap_update_bits(regmap,
  210. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  211. 0x01, 0x01);
  212. regmap_update_bits(regmap,
  213. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  214. 0x01, 0x01);
  215. }
  216. tx_priv->tx_mclk_users++;
  217. } else {
  218. if (tx_priv->tx_mclk_users <= 0) {
  219. dev_err_ratelimited(tx_priv->dev, "%s: clock already disabled\n",
  220. __func__);
  221. tx_priv->tx_mclk_users = 0;
  222. goto exit;
  223. }
  224. tx_priv->tx_mclk_users--;
  225. if (tx_priv->tx_mclk_users == 0) {
  226. regmap_update_bits(regmap,
  227. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  228. 0x01, 0x00);
  229. regmap_update_bits(regmap,
  230. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  231. 0x01, 0x00);
  232. }
  233. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  234. false);
  235. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  236. TX_CORE_CLK,
  237. TX_CORE_CLK,
  238. false);
  239. }
  240. exit:
  241. mutex_unlock(&tx_priv->mclk_lock);
  242. return ret;
  243. }
  244. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  245. bool enable)
  246. {
  247. struct device *tx_dev = NULL;
  248. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  249. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  250. return -EINVAL;
  251. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  252. }
  253. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  254. struct snd_kcontrol *kcontrol, int event)
  255. {
  256. struct snd_soc_component *component =
  257. snd_soc_dapm_to_component(w->dapm);
  258. int ret = 0;
  259. struct device *tx_dev = NULL;
  260. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  261. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  262. return -EINVAL;
  263. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  264. switch (event) {
  265. case SND_SOC_DAPM_PRE_PMU:
  266. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  267. if (ret)
  268. tx_priv->dapm_mclk_enable = false;
  269. else
  270. tx_priv->dapm_mclk_enable = true;
  271. break;
  272. case SND_SOC_DAPM_POST_PMD:
  273. if (tx_priv->dapm_mclk_enable)
  274. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  275. break;
  276. default:
  277. dev_err_ratelimited(tx_priv->dev,
  278. "%s: invalid DAPM event %d\n", __func__, event);
  279. ret = -EINVAL;
  280. }
  281. return ret;
  282. }
  283. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  284. u16 event, u32 data)
  285. {
  286. struct device *tx_dev = NULL;
  287. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  288. int ret = 0;
  289. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  290. return -EINVAL;
  291. switch (event) {
  292. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  293. trace_printk("%s, enter SSR down\n", __func__);
  294. if ((!pm_runtime_enabled(tx_dev) ||
  295. !pm_runtime_suspended(tx_dev))) {
  296. ret = lpass_cdc_runtime_suspend(tx_dev);
  297. if (!ret) {
  298. pm_runtime_disable(tx_dev);
  299. pm_runtime_set_suspended(tx_dev);
  300. pm_runtime_enable(tx_dev);
  301. }
  302. }
  303. break;
  304. case LPASS_CDC_MACRO_EVT_SSR_UP:
  305. trace_printk("%s, enter SSR up\n", __func__);
  306. break;
  307. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  308. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  309. break;
  310. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  311. if (tx_priv->bcs_clk_en)
  312. snd_soc_component_update_bits(component,
  313. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  314. if (data)
  315. tx_priv->hs_slow_insert_complete = true;
  316. else
  317. tx_priv->hs_slow_insert_complete = false;
  318. break;
  319. default:
  320. pr_debug("%s Invalid Event\n", __func__);
  321. break;
  322. }
  323. return 0;
  324. }
  325. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  326. {
  327. u16 adc_mux_reg = 0;
  328. bool ret = false;
  329. struct device *tx_dev = NULL;
  330. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  331. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  332. return ret;
  333. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  334. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  335. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  336. if (!tx_priv->swr_dmic_enable)
  337. return true;
  338. }
  339. return ret;
  340. }
  341. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  342. {
  343. struct delayed_work *hpf_delayed_work = NULL;
  344. struct hpf_work *hpf_work = NULL;
  345. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  346. struct snd_soc_component *component = NULL;
  347. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  348. u8 hpf_cut_off_freq = 0;
  349. u16 adc_reg = 0, adc_n = 0;
  350. hpf_delayed_work = to_delayed_work(work);
  351. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  352. tx_priv = hpf_work->tx_priv;
  353. component = tx_priv->component;
  354. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  355. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  356. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  357. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  358. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  359. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  360. __func__, hpf_work->decimator, hpf_cut_off_freq);
  361. if (is_amic_enabled(component, hpf_work->decimator)) {
  362. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  363. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  364. adc_n = snd_soc_component_read(component, adc_reg) &
  365. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  366. /* analog mic clear TX hold */
  367. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  368. snd_soc_component_update_bits(component,
  369. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  370. hpf_cut_off_freq << 5);
  371. snd_soc_component_update_bits(component, hpf_gate_reg,
  372. 0x03, 0x02);
  373. /* Add delay between toggle hpf gate based on sample rate */
  374. switch (tx_priv->pcm_rate[hpf_work->decimator]) {
  375. case 0:
  376. usleep_range(125, 130);
  377. break;
  378. case 1:
  379. usleep_range(62, 65);
  380. break;
  381. case 3:
  382. usleep_range(31, 32);
  383. break;
  384. case 4:
  385. usleep_range(20, 21);
  386. break;
  387. case 5:
  388. usleep_range(10, 11);
  389. break;
  390. case 6:
  391. usleep_range(5, 6);
  392. break;
  393. default:
  394. usleep_range(125, 130);
  395. }
  396. snd_soc_component_update_bits(component, hpf_gate_reg,
  397. 0x03, 0x01);
  398. } else {
  399. snd_soc_component_update_bits(component,
  400. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  401. hpf_cut_off_freq << 5);
  402. snd_soc_component_update_bits(component, hpf_gate_reg,
  403. 0x02, 0x02);
  404. /* Minimum 1 clk cycle delay is required as per HW spec */
  405. usleep_range(1000, 1010);
  406. snd_soc_component_update_bits(component, hpf_gate_reg,
  407. 0x02, 0x00);
  408. }
  409. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  410. }
  411. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  412. {
  413. struct tx_mute_work *tx_mute_dwork = NULL;
  414. struct snd_soc_component *component = NULL;
  415. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  416. struct delayed_work *delayed_work = NULL;
  417. u16 tx_vol_ctl_reg = 0;
  418. u8 decimator = 0;
  419. delayed_work = to_delayed_work(work);
  420. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  421. tx_priv = tx_mute_dwork->tx_priv;
  422. component = tx_priv->component;
  423. decimator = tx_mute_dwork->decimator;
  424. tx_vol_ctl_reg =
  425. LPASS_CDC_TX0_TX_PATH_CTL +
  426. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  427. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  428. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  429. __func__, decimator);
  430. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  431. }
  432. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  433. struct snd_ctl_elem_value *ucontrol)
  434. {
  435. struct snd_soc_dapm_widget *widget =
  436. snd_soc_dapm_kcontrol_widget(kcontrol);
  437. struct snd_soc_component *component =
  438. snd_soc_dapm_to_component(widget->dapm);
  439. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  440. unsigned int val = 0;
  441. u16 mic_sel_reg = 0;
  442. u16 dmic_clk_reg = 0;
  443. struct device *tx_dev = NULL;
  444. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  445. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  446. return -EINVAL;
  447. val = ucontrol->value.enumerated.item[0];
  448. if (val > e->items - 1)
  449. return -EINVAL;
  450. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  451. widget->name, val);
  452. switch (e->reg) {
  453. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  454. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  455. break;
  456. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  457. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  458. break;
  459. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  460. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  461. break;
  462. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  463. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  464. break;
  465. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  466. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  467. break;
  468. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  469. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  470. break;
  471. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  472. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  473. break;
  474. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  475. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  476. break;
  477. default:
  478. dev_err_ratelimited(component->dev, "%s: e->reg: 0x%x not expected\n",
  479. __func__, e->reg);
  480. return -EINVAL;
  481. }
  482. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  483. if (val != 0) {
  484. if (!tx_priv->swr_dmic_enable) {
  485. snd_soc_component_update_bits(component,
  486. mic_sel_reg,
  487. 1 << 7, 0x0 << 7);
  488. } else {
  489. snd_soc_component_update_bits(component,
  490. mic_sel_reg,
  491. 1 << 7, 0x1 << 7);
  492. snd_soc_component_update_bits(component,
  493. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  494. 0x80, 0x00);
  495. dmic_clk_reg =
  496. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  497. ((val - 5)/2) * 4;
  498. snd_soc_component_update_bits(component,
  499. dmic_clk_reg,
  500. 0x0E, tx_priv->dmic_clk_div << 0x1);
  501. }
  502. }
  503. } else {
  504. /* DMIC selected */
  505. if (val != 0)
  506. snd_soc_component_update_bits(component, mic_sel_reg,
  507. 1 << 7, 1 << 7);
  508. }
  509. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  510. }
  511. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  512. struct snd_ctl_elem_value *ucontrol)
  513. {
  514. struct snd_soc_dapm_widget *widget =
  515. snd_soc_dapm_kcontrol_widget(kcontrol);
  516. struct snd_soc_component *component =
  517. snd_soc_dapm_to_component(widget->dapm);
  518. struct soc_multi_mixer_control *mixer =
  519. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  520. u32 dai_id = widget->shift;
  521. u32 dec_id = mixer->shift;
  522. struct device *tx_dev = NULL;
  523. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  524. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  525. return -EINVAL;
  526. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  527. ucontrol->value.integer.value[0] = 1;
  528. else
  529. ucontrol->value.integer.value[0] = 0;
  530. return 0;
  531. }
  532. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  533. struct snd_ctl_elem_value *ucontrol)
  534. {
  535. struct snd_soc_dapm_widget *widget =
  536. snd_soc_dapm_kcontrol_widget(kcontrol);
  537. struct snd_soc_component *component =
  538. snd_soc_dapm_to_component(widget->dapm);
  539. struct snd_soc_dapm_update *update = NULL;
  540. struct soc_multi_mixer_control *mixer =
  541. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  542. u32 dai_id = widget->shift;
  543. u32 dec_id = mixer->shift;
  544. u32 enable = ucontrol->value.integer.value[0];
  545. struct device *tx_dev = NULL;
  546. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  547. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  548. return -EINVAL;
  549. if (enable) {
  550. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  551. tx_priv->active_ch_cnt[dai_id]++;
  552. } else {
  553. tx_priv->active_ch_cnt[dai_id]--;
  554. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  555. }
  556. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  557. return 0;
  558. }
  559. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  560. unsigned int *path_num)
  561. {
  562. int ret = 0;
  563. char *widget_name = NULL;
  564. char *w_name = NULL;
  565. char *path_num_char = NULL;
  566. char *path_name = NULL;
  567. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  568. if (!widget_name)
  569. return -EINVAL;
  570. w_name = widget_name;
  571. path_name = strsep(&widget_name, " ");
  572. if (!path_name) {
  573. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  574. __func__, widget_name);
  575. ret = -EINVAL;
  576. goto err;
  577. }
  578. path_num_char = strpbrk(path_name, "01234567");
  579. if (!path_num_char) {
  580. pr_err_ratelimited("%s: tx path index not found\n",
  581. __func__);
  582. ret = -EINVAL;
  583. goto err;
  584. }
  585. ret = kstrtouint(path_num_char, 10, path_num);
  586. if (ret < 0)
  587. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  588. __func__, w_name);
  589. err:
  590. kfree(w_name);
  591. return ret;
  592. }
  593. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  594. struct snd_ctl_elem_value *ucontrol)
  595. {
  596. struct snd_soc_component *component =
  597. snd_soc_kcontrol_component(kcontrol);
  598. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  599. struct device *tx_dev = NULL;
  600. int ret = 0;
  601. int path = 0;
  602. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  603. return -EINVAL;
  604. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  605. if (ret)
  606. return ret;
  607. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  608. return 0;
  609. }
  610. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  611. struct snd_ctl_elem_value *ucontrol)
  612. {
  613. struct snd_soc_component *component =
  614. snd_soc_kcontrol_component(kcontrol);
  615. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  616. struct device *tx_dev = NULL;
  617. int value = ucontrol->value.integer.value[0];
  618. int ret = 0;
  619. int path = 0;
  620. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  621. return -EINVAL;
  622. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  623. if (ret)
  624. return ret;
  625. tx_priv->dec_mode[path] = value;
  626. return 0;
  627. }
  628. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  629. struct snd_ctl_elem_value *ucontrol)
  630. {
  631. struct snd_soc_component *component =
  632. snd_soc_kcontrol_component(kcontrol);
  633. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  634. struct device *tx_dev = NULL;
  635. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  636. return -EINVAL;
  637. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  638. return 0;
  639. }
  640. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  641. struct snd_ctl_elem_value *ucontrol)
  642. {
  643. struct snd_soc_component *component =
  644. snd_soc_kcontrol_component(kcontrol);
  645. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  646. struct device *tx_dev = NULL;
  647. int value = ucontrol->value.enumerated.item[0];
  648. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  649. return -EINVAL;
  650. tx_priv->bcs_ch = value;
  651. return 0;
  652. }
  653. static int lpass_cdc_tx_macro_swr_dmic_get(struct snd_kcontrol *kcontrol,
  654. struct snd_ctl_elem_value *ucontrol)
  655. {
  656. struct snd_soc_component *component =
  657. snd_soc_kcontrol_component(kcontrol);
  658. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  659. struct device *tx_dev = NULL;
  660. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  661. return -EINVAL;
  662. ucontrol->value.integer.value[0] = tx_priv->swr_dmic_enable;
  663. return 0;
  664. }
  665. static int lpass_cdc_tx_macro_swr_dmic_put(struct snd_kcontrol *kcontrol,
  666. struct snd_ctl_elem_value *ucontrol)
  667. {
  668. struct snd_soc_component *component =
  669. snd_soc_kcontrol_component(kcontrol);
  670. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  671. struct device *tx_dev = NULL;
  672. int value = ucontrol->value.integer.value[0];
  673. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  674. return -EINVAL;
  675. tx_priv->swr_dmic_enable = value;
  676. return 0;
  677. }
  678. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  679. struct snd_ctl_elem_value *ucontrol)
  680. {
  681. struct snd_soc_component *component =
  682. snd_soc_kcontrol_component(kcontrol);
  683. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  684. struct device *tx_dev = NULL;
  685. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  686. return -EINVAL;
  687. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  688. return 0;
  689. }
  690. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  691. struct snd_ctl_elem_value *ucontrol)
  692. {
  693. struct snd_soc_component *component =
  694. snd_soc_kcontrol_component(kcontrol);
  695. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  696. struct device *tx_dev = NULL;
  697. int value = ucontrol->value.integer.value[0];
  698. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  699. return -EINVAL;
  700. tx_priv->bcs_enable = value;
  701. return 0;
  702. }
  703. static const char * const bcs_ch_sel_mux_text[] = {
  704. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  705. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  706. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  707. };
  708. static const struct soc_enum bcs_ch_sel_mux_enum =
  709. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  710. bcs_ch_sel_mux_text);
  711. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  712. struct snd_ctl_elem_value *ucontrol)
  713. {
  714. struct snd_soc_component *component =
  715. snd_soc_kcontrol_component(kcontrol);
  716. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  717. struct device *tx_dev = NULL;
  718. int value = 0;
  719. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  720. return -EINVAL;
  721. value = (snd_soc_component_read(component,
  722. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  723. ucontrol->value.integer.value[0] = value;
  724. return 0;
  725. }
  726. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  727. struct snd_ctl_elem_value *ucontrol)
  728. {
  729. struct snd_soc_component *component =
  730. snd_soc_kcontrol_component(kcontrol);
  731. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  732. struct device *tx_dev = NULL;
  733. int value;
  734. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  735. return -EINVAL;
  736. if (ucontrol->value.integer.value[0] < 0 ||
  737. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  738. return -EINVAL;
  739. value = ucontrol->value.integer.value[0];
  740. snd_soc_component_update_bits(component,
  741. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  742. return 0;
  743. }
  744. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  745. struct snd_kcontrol *kcontrol, int event, u16 adc_mux0_cfg)
  746. {
  747. struct snd_soc_component *component =
  748. snd_soc_dapm_to_component(w->dapm);
  749. unsigned int dmic = 0;
  750. dmic = (snd_soc_component_read(component, adc_mux0_cfg) >> 4) - 1;
  751. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  752. __func__, event, dmic);
  753. switch (event) {
  754. case SND_SOC_DAPM_PRE_PMU:
  755. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  756. break;
  757. case SND_SOC_DAPM_POST_PMD:
  758. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  759. break;
  760. }
  761. return 0;
  762. }
  763. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  764. struct snd_kcontrol *kcontrol, int event)
  765. {
  766. struct snd_soc_component *component =
  767. snd_soc_dapm_to_component(w->dapm);
  768. unsigned int decimator = 0;
  769. u16 tx_vol_ctl_reg = 0;
  770. u16 dec_cfg_reg = 0;
  771. u16 hpf_gate_reg = 0;
  772. u16 tx_gain_ctl_reg = 0;
  773. u16 tx_fs_reg = 0;
  774. u8 hpf_cut_off_freq = 0;
  775. u16 adc_mux_reg = 0;
  776. u16 adc_mux0_reg = 0;
  777. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  778. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  779. struct device *tx_dev = NULL;
  780. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  781. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  782. return -EINVAL;
  783. decimator = w->shift;
  784. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  785. w->name, decimator);
  786. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  787. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  788. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  789. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  790. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  791. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  792. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  793. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  794. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  795. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  796. adc_mux0_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  797. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  798. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  799. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  800. tx_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  801. tx_fs_reg) & 0x0F);
  802. if(!is_amic_enabled(component, decimator))
  803. lpass_cdc_tx_macro_enable_dmic(w, kcontrol, event, adc_mux0_reg);
  804. switch (event) {
  805. case SND_SOC_DAPM_PRE_PMU:
  806. snd_soc_component_update_bits(component,
  807. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  808. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  809. /* Enable TX PGA Mute */
  810. snd_soc_component_update_bits(component,
  811. tx_vol_ctl_reg, 0x10, 0x10);
  812. break;
  813. case SND_SOC_DAPM_POST_PMU:
  814. snd_soc_component_update_bits(component,
  815. tx_vol_ctl_reg, 0x20, 0x20);
  816. if (!is_amic_enabled(component, decimator)) {
  817. snd_soc_component_update_bits(component,
  818. hpf_gate_reg, 0x01, 0x00);
  819. /*
  820. * Minimum 1 clk cycle delay is required as per HW spec
  821. */
  822. usleep_range(1000, 1010);
  823. }
  824. hpf_cut_off_freq = (
  825. snd_soc_component_read(component, dec_cfg_reg) &
  826. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  827. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  828. hpf_cut_off_freq;
  829. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  830. snd_soc_component_update_bits(component, dec_cfg_reg,
  831. TX_HPF_CUT_OFF_FREQ_MASK,
  832. CF_MIN_3DB_150HZ << 5);
  833. if (is_amic_enabled(component, decimator)) {
  834. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  835. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  836. }
  837. if (tx_unmute_delay < unmute_delay)
  838. tx_unmute_delay = unmute_delay;
  839. lpass_cdc_tx_macro_wake_enable(tx_priv, 1);
  840. /* schedule work queue to Remove Mute */
  841. queue_delayed_work(system_freezable_wq,
  842. &tx_priv->tx_mute_dwork[decimator].dwork,
  843. msecs_to_jiffies(tx_unmute_delay));
  844. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  845. CF_MIN_3DB_150HZ) {
  846. lpass_cdc_tx_macro_wake_enable(tx_priv, 1);
  847. queue_delayed_work(system_freezable_wq,
  848. &tx_priv->tx_hpf_work[decimator].dwork,
  849. msecs_to_jiffies(hpf_delay));
  850. snd_soc_component_update_bits(component,
  851. hpf_gate_reg, 0x03, 0x02);
  852. if (!is_amic_enabled(component, decimator))
  853. snd_soc_component_update_bits(component,
  854. hpf_gate_reg, 0x03, 0x00);
  855. snd_soc_component_update_bits(component,
  856. hpf_gate_reg, 0x03, 0x01);
  857. /*
  858. * 6ms delay is required as per HW spec
  859. */
  860. usleep_range(6000, 6010);
  861. }
  862. /* apply gain after decimator is enabled */
  863. snd_soc_component_write(component, tx_gain_ctl_reg,
  864. snd_soc_component_read(component,
  865. tx_gain_ctl_reg));
  866. if (tx_priv->bcs_enable) {
  867. snd_soc_component_update_bits(component,
  868. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  869. tx_priv->bcs_ch);
  870. snd_soc_component_update_bits(component, dec_cfg_reg,
  871. 0x01, 0x01);
  872. tx_priv->bcs_clk_en = true;
  873. if (tx_priv->hs_slow_insert_complete)
  874. snd_soc_component_update_bits(component,
  875. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  876. 0x40);
  877. }
  878. break;
  879. case SND_SOC_DAPM_PRE_PMD:
  880. hpf_cut_off_freq =
  881. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  882. snd_soc_component_update_bits(component,
  883. tx_vol_ctl_reg, 0x10, 0x10);
  884. if (cancel_delayed_work_sync(
  885. &tx_priv->tx_hpf_work[decimator].dwork)) {
  886. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  887. snd_soc_component_update_bits(
  888. component, dec_cfg_reg,
  889. TX_HPF_CUT_OFF_FREQ_MASK,
  890. hpf_cut_off_freq << 5);
  891. if (is_amic_enabled(component, decimator))
  892. snd_soc_component_update_bits(component,
  893. hpf_gate_reg,
  894. 0x03, 0x02);
  895. else
  896. snd_soc_component_update_bits(component,
  897. hpf_gate_reg,
  898. 0x03, 0x03);
  899. /*
  900. * Minimum 1 clk cycle delay is required
  901. * as per HW spec
  902. */
  903. usleep_range(1000, 1010);
  904. snd_soc_component_update_bits(component,
  905. hpf_gate_reg,
  906. 0x03, 0x01);
  907. }
  908. }
  909. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  910. cancel_delayed_work_sync(
  911. &tx_priv->tx_mute_dwork[decimator].dwork);
  912. lpass_cdc_tx_macro_wake_enable(tx_priv, 0);
  913. if (snd_soc_component_read(component, adc_mux_reg)
  914. & SWR_MIC)
  915. snd_soc_component_update_bits(component,
  916. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  917. 0x01, 0x00);
  918. break;
  919. case SND_SOC_DAPM_POST_PMD:
  920. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  921. 0x20, 0x00);
  922. snd_soc_component_update_bits(component,
  923. dec_cfg_reg, 0x06, 0x00);
  924. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  925. 0x10, 0x00);
  926. if (tx_priv->bcs_enable) {
  927. snd_soc_component_update_bits(component, dec_cfg_reg,
  928. 0x01, 0x00);
  929. snd_soc_component_update_bits(component,
  930. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  931. tx_priv->bcs_clk_en = false;
  932. snd_soc_component_update_bits(component,
  933. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  934. 0x00);
  935. }
  936. break;
  937. }
  938. return 0;
  939. }
  940. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  941. struct snd_kcontrol *kcontrol, int event)
  942. {
  943. return 0;
  944. }
  945. /* Cutoff frequency for high pass filter */
  946. static const char * const cf_text[] = {
  947. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  948. };
  949. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  950. cf_text);
  951. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  952. cf_text);
  953. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  954. cf_text);
  955. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  956. cf_text);
  957. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  958. cf_text);
  959. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  960. cf_text);
  961. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  962. cf_text);
  963. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  964. cf_text);
  965. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  966. struct snd_pcm_hw_params *params,
  967. struct snd_soc_dai *dai)
  968. {
  969. int tx_fs_rate = -EINVAL;
  970. struct snd_soc_component *component = dai->component;
  971. u32 decimator = 0;
  972. u32 sample_rate = 0;
  973. u16 tx_fs_reg = 0;
  974. struct device *tx_dev = NULL;
  975. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  976. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  977. return -EINVAL;
  978. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  979. dai->name, dai->id, params_rate(params),
  980. params_channels(params));
  981. sample_rate = params_rate(params);
  982. switch (sample_rate) {
  983. case 8000:
  984. tx_fs_rate = 0;
  985. break;
  986. case 16000:
  987. tx_fs_rate = 1;
  988. break;
  989. case 32000:
  990. tx_fs_rate = 3;
  991. break;
  992. case 48000:
  993. tx_fs_rate = 4;
  994. break;
  995. case 96000:
  996. tx_fs_rate = 5;
  997. break;
  998. case 192000:
  999. tx_fs_rate = 6;
  1000. break;
  1001. case 384000:
  1002. tx_fs_rate = 7;
  1003. break;
  1004. default:
  1005. dev_err_ratelimited(component->dev, "%s: Invalid TX sample rate: %d\n",
  1006. __func__, params_rate(params));
  1007. return -EINVAL;
  1008. }
  1009. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  1010. LPASS_CDC_TX_MACRO_DEC_MAX) {
  1011. if (decimator >= 0) {
  1012. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  1013. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  1014. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  1015. __func__, decimator, sample_rate);
  1016. snd_soc_component_update_bits(component, tx_fs_reg,
  1017. 0x0F, tx_fs_rate);
  1018. } else {
  1019. dev_err_ratelimited(component->dev,
  1020. "%s: ERROR: Invalid decimator: %d\n",
  1021. __func__, decimator);
  1022. return -EINVAL;
  1023. }
  1024. }
  1025. return 0;
  1026. }
  1027. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  1028. unsigned int *tx_num, unsigned int *tx_slot,
  1029. unsigned int *rx_num, unsigned int *rx_slot)
  1030. {
  1031. struct snd_soc_component *component = dai->component;
  1032. struct device *tx_dev = NULL;
  1033. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1034. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1035. return -EINVAL;
  1036. switch (dai->id) {
  1037. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  1038. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  1039. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  1040. *tx_slot = tx_priv->active_ch_mask[dai->id];
  1041. *tx_num = tx_priv->active_ch_cnt[dai->id];
  1042. break;
  1043. default:
  1044. dev_err_ratelimited(tx_dev, "%s: Invalid AIF\n", __func__);
  1045. break;
  1046. }
  1047. return 0;
  1048. }
  1049. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1050. .hw_params = lpass_cdc_tx_macro_hw_params,
  1051. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1052. };
  1053. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1054. {
  1055. .name = "tx_macro_tx1",
  1056. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1057. .capture = {
  1058. .stream_name = "TX_AIF1 Capture",
  1059. .rates = LPASS_CDC_TX_MACRO_RATES,
  1060. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1061. .rate_max = 192000,
  1062. .rate_min = 8000,
  1063. .channels_min = 1,
  1064. .channels_max = 8,
  1065. },
  1066. .ops = &lpass_cdc_tx_macro_dai_ops,
  1067. },
  1068. {
  1069. .name = "tx_macro_tx2",
  1070. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1071. .capture = {
  1072. .stream_name = "TX_AIF2 Capture",
  1073. .rates = LPASS_CDC_TX_MACRO_RATES,
  1074. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1075. .rate_max = 192000,
  1076. .rate_min = 8000,
  1077. .channels_min = 1,
  1078. .channels_max = 8,
  1079. },
  1080. .ops = &lpass_cdc_tx_macro_dai_ops,
  1081. },
  1082. {
  1083. .name = "tx_macro_tx3",
  1084. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1085. .capture = {
  1086. .stream_name = "TX_AIF3 Capture",
  1087. .rates = LPASS_CDC_TX_MACRO_RATES,
  1088. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1089. .rate_max = 192000,
  1090. .rate_min = 8000,
  1091. .channels_min = 1,
  1092. .channels_max = 8,
  1093. },
  1094. .ops = &lpass_cdc_tx_macro_dai_ops,
  1095. },
  1096. };
  1097. #define STRING(name) #name
  1098. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1099. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1100. static const struct snd_kcontrol_new name##_mux = \
  1101. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1102. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1103. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1104. static const struct snd_kcontrol_new name##_mux = \
  1105. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1106. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1107. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1108. static const char * const adc_mux_text[] = {
  1109. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1110. };
  1111. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1112. 0, adc_mux_text);
  1113. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1114. 0, adc_mux_text);
  1115. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1116. 0, adc_mux_text);
  1117. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1118. 0, adc_mux_text);
  1119. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1120. 0, adc_mux_text);
  1121. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1122. 0, adc_mux_text);
  1123. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1124. 0, adc_mux_text);
  1125. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1126. 0, adc_mux_text);
  1127. static const char * const dmic_mux_text[] = {
  1128. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1129. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1130. };
  1131. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1132. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1133. lpass_cdc_tx_macro_put_dec_enum);
  1134. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1135. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1136. lpass_cdc_tx_macro_put_dec_enum);
  1137. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1138. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1139. lpass_cdc_tx_macro_put_dec_enum);
  1140. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1141. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1142. lpass_cdc_tx_macro_put_dec_enum);
  1143. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1144. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1145. lpass_cdc_tx_macro_put_dec_enum);
  1146. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1147. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1148. lpass_cdc_tx_macro_put_dec_enum);
  1149. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1150. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1151. lpass_cdc_tx_macro_put_dec_enum);
  1152. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1153. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1154. lpass_cdc_tx_macro_put_dec_enum);
  1155. static const char * const smic_mux_text[] = {
  1156. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1157. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1158. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1159. };
  1160. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1161. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1162. lpass_cdc_tx_macro_put_dec_enum);
  1163. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1164. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1165. lpass_cdc_tx_macro_put_dec_enum);
  1166. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1167. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1168. lpass_cdc_tx_macro_put_dec_enum);
  1169. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1170. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1171. lpass_cdc_tx_macro_put_dec_enum);
  1172. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1173. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1174. lpass_cdc_tx_macro_put_dec_enum);
  1175. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1176. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1177. lpass_cdc_tx_macro_put_dec_enum);
  1178. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1179. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1180. lpass_cdc_tx_macro_put_dec_enum);
  1181. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1182. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1183. lpass_cdc_tx_macro_put_dec_enum);
  1184. static const char * const dec_mode_mux_text[] = {
  1185. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1186. };
  1187. static const struct soc_enum dec_mode_mux_enum =
  1188. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1189. dec_mode_mux_text);
  1190. static const char * const bcs_ch_enum_text[] = {
  1191. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1192. "CH10", "CH11",
  1193. };
  1194. static const struct soc_enum bcs_ch_enum =
  1195. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1196. bcs_ch_enum_text);
  1197. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1198. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1199. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1200. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1201. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1202. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1203. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1204. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1205. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1206. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1207. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1208. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1209. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1210. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1211. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1212. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1213. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1214. };
  1215. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1216. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1217. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1218. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1219. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1220. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1221. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1222. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1223. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1224. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1225. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1226. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1227. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1228. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1229. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1230. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1231. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1232. };
  1233. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1234. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1235. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1236. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1237. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1238. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1239. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1240. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1241. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1242. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1243. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1244. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1245. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1246. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1247. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1248. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1249. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1250. };
  1251. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1252. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1253. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1254. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1255. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1256. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1257. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1258. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1259. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1260. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1261. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1262. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1263. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1264. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1265. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1266. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1267. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1268. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1269. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1270. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1271. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1272. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1273. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1274. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1275. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1276. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1277. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1278. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1279. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1280. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1281. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1282. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1283. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1284. lpass_cdc_tx_macro_enable_micbias,
  1285. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1286. SND_SOC_DAPM_ADC("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0),
  1287. SND_SOC_DAPM_ADC("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0),
  1288. SND_SOC_DAPM_ADC("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0),
  1289. SND_SOC_DAPM_ADC("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0),
  1290. SND_SOC_DAPM_ADC("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0),
  1291. SND_SOC_DAPM_ADC("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0),
  1292. SND_SOC_DAPM_ADC("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0),
  1293. SND_SOC_DAPM_ADC("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0),
  1294. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1295. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1296. LPASS_CDC_TX_MACRO_DEC0, 0,
  1297. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1298. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1299. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1300. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1301. LPASS_CDC_TX_MACRO_DEC1, 0,
  1302. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1303. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1304. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1305. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1306. LPASS_CDC_TX_MACRO_DEC2, 0,
  1307. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1308. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1309. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1310. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1311. LPASS_CDC_TX_MACRO_DEC3, 0,
  1312. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1313. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1314. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1315. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1316. LPASS_CDC_TX_MACRO_DEC4, 0,
  1317. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1318. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1319. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1320. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1321. LPASS_CDC_TX_MACRO_DEC5, 0,
  1322. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1323. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1324. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1325. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1326. LPASS_CDC_TX_MACRO_DEC6, 0,
  1327. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1328. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1329. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1330. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1331. LPASS_CDC_TX_MACRO_DEC7, 0,
  1332. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1333. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1334. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1335. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1336. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1337. };
  1338. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1339. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1340. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1341. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1342. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1343. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1344. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1345. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1346. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1347. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1348. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1349. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1350. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1351. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1352. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1353. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1354. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1355. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1356. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1357. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1358. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1359. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1360. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1361. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1362. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1363. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1364. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1365. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1366. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1367. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1368. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1369. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1370. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1371. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1372. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1373. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1374. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1375. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1376. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1377. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1378. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1379. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1380. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1381. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1382. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1383. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1384. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1385. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1386. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1387. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1388. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1389. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1390. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1391. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1392. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1393. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1394. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1395. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1396. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1397. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1398. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1399. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1400. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1401. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1402. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1403. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1404. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1405. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1406. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1407. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1408. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1409. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1410. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1411. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1412. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1413. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1414. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1415. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1416. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1417. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1418. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1419. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1420. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1421. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1422. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1423. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1424. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1425. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1426. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1427. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1428. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1429. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1430. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1431. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1432. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1433. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1434. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1435. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1436. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1437. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1438. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1439. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1440. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1441. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1442. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1443. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1444. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1445. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1446. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1447. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1448. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1449. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1450. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1451. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1452. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1453. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1454. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1455. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1456. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1457. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1458. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1459. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1460. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1461. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1462. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1463. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1464. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1465. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1466. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1467. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1468. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1469. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1470. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1471. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1472. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1473. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1474. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1475. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1476. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1477. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1478. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1479. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1480. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1481. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1482. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1483. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1484. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1485. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1486. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1487. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1488. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1489. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1490. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1491. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1492. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1493. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1494. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1495. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1496. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1497. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1498. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1499. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1500. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1501. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1502. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1503. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1504. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1505. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1506. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1507. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1508. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1509. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1510. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1511. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1512. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1513. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1514. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1515. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1516. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1517. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1518. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1519. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1520. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1521. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1522. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1523. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1524. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1525. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1526. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1527. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1528. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1529. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1530. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1531. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1532. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1533. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1534. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1535. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1536. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1537. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1538. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1539. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1540. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1541. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1542. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1543. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1544. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1545. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1546. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1547. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1548. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1549. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1550. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1551. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1552. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1553. };
  1554. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1555. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1556. LPASS_CDC_TX0_TX_VOL_CTL,
  1557. -84, 40, digital_gain),
  1558. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1559. LPASS_CDC_TX1_TX_VOL_CTL,
  1560. -84, 40, digital_gain),
  1561. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1562. LPASS_CDC_TX2_TX_VOL_CTL,
  1563. -84, 40, digital_gain),
  1564. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1565. LPASS_CDC_TX3_TX_VOL_CTL,
  1566. -84, 40, digital_gain),
  1567. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1568. LPASS_CDC_TX4_TX_VOL_CTL,
  1569. -84, 40, digital_gain),
  1570. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1571. LPASS_CDC_TX5_TX_VOL_CTL,
  1572. -84, 40, digital_gain),
  1573. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1574. LPASS_CDC_TX6_TX_VOL_CTL,
  1575. -84, 40, digital_gain),
  1576. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1577. LPASS_CDC_TX7_TX_VOL_CTL,
  1578. -84, 40, digital_gain),
  1579. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1580. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1581. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1582. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1583. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1584. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1585. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1586. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1587. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1588. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1589. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1590. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1591. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1592. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1593. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1594. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1595. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1596. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1597. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1598. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1599. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1600. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1601. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1602. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1603. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1604. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1605. SOC_SINGLE_EXT("TX_SWR_DMIC Enable", SND_SOC_NOPM, 0, 1, 0,
  1606. lpass_cdc_tx_macro_swr_dmic_get, lpass_cdc_tx_macro_swr_dmic_put),
  1607. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1608. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1609. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1610. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1611. };
  1612. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1613. {
  1614. struct device *tx_dev = NULL;
  1615. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1616. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1617. return -EINVAL;
  1618. return (int)tx_priv->dmic_clk_div;
  1619. }
  1620. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1621. struct lpass_cdc_tx_macro_priv *tx_priv)
  1622. {
  1623. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1624. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1625. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1626. mclk_rate % dmic_sample_rate != 0)
  1627. goto undefined_rate;
  1628. div_factor = mclk_rate / dmic_sample_rate;
  1629. switch (div_factor) {
  1630. case 2:
  1631. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1632. break;
  1633. case 3:
  1634. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1635. break;
  1636. case 4:
  1637. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1638. break;
  1639. case 6:
  1640. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1641. break;
  1642. case 8:
  1643. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1644. break;
  1645. case 16:
  1646. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1647. break;
  1648. default:
  1649. /* Any other DIV factor is invalid */
  1650. goto undefined_rate;
  1651. }
  1652. /* Valid dmic DIV factors */
  1653. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1654. __func__, div_factor, mclk_rate);
  1655. return dmic_sample_rate;
  1656. undefined_rate:
  1657. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1658. __func__, dmic_sample_rate, mclk_rate);
  1659. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1660. return dmic_sample_rate;
  1661. }
  1662. static const struct lpass_cdc_tx_macro_reg_mask_val
  1663. lpass_cdc_tx_macro_reg_init[] = {
  1664. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1665. };
  1666. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1667. {
  1668. struct snd_soc_dapm_context *dapm =
  1669. snd_soc_component_get_dapm(component);
  1670. int ret = 0, i = 0;
  1671. struct device *tx_dev = NULL;
  1672. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1673. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1674. if (!tx_dev) {
  1675. dev_err(component->dev,
  1676. "%s: null device for macro!\n", __func__);
  1677. return -EINVAL;
  1678. }
  1679. tx_priv = dev_get_drvdata(tx_dev);
  1680. if (!tx_priv) {
  1681. dev_err(component->dev,
  1682. "%s: priv is null for macro!\n", __func__);
  1683. return -EINVAL;
  1684. }
  1685. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1686. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1687. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1688. if (ret < 0) {
  1689. dev_err(tx_dev, "%s: Failed to add controls\n",
  1690. __func__);
  1691. return ret;
  1692. }
  1693. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1694. ARRAY_SIZE(tx_audio_map));
  1695. if (ret < 0) {
  1696. dev_err(tx_dev, "%s: Failed to add routes\n",
  1697. __func__);
  1698. return ret;
  1699. }
  1700. ret = snd_soc_dapm_new_widgets(dapm->card);
  1701. if (ret < 0) {
  1702. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1703. return ret;
  1704. }
  1705. ret = snd_soc_add_component_controls(component,
  1706. lpass_cdc_tx_macro_snd_controls,
  1707. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1708. if (ret < 0) {
  1709. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1710. __func__);
  1711. return ret;
  1712. }
  1713. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1714. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1715. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1716. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1717. snd_soc_dapm_sync(dapm);
  1718. for (i = 0; i < NUM_DECIMATORS; i++) {
  1719. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1720. tx_priv->tx_hpf_work[i].decimator = i;
  1721. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1722. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1723. }
  1724. for (i = 0; i < NUM_DECIMATORS; i++) {
  1725. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1726. tx_priv->tx_mute_dwork[i].decimator = i;
  1727. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1728. lpass_cdc_tx_macro_mute_update_callback);
  1729. }
  1730. tx_priv->component = component;
  1731. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1732. snd_soc_component_update_bits(component,
  1733. lpass_cdc_tx_macro_reg_init[i].reg,
  1734. lpass_cdc_tx_macro_reg_init[i].mask,
  1735. lpass_cdc_tx_macro_reg_init[i].val);
  1736. return 0;
  1737. }
  1738. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1739. {
  1740. struct device *tx_dev = NULL;
  1741. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1742. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1743. return -EINVAL;
  1744. tx_priv->component = NULL;
  1745. return 0;
  1746. }
  1747. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1748. char __iomem *tx_io_base)
  1749. {
  1750. memset(ops, 0, sizeof(struct macro_ops));
  1751. ops->init = lpass_cdc_tx_macro_init;
  1752. ops->exit = lpass_cdc_tx_macro_deinit;
  1753. ops->io_base = tx_io_base;
  1754. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1755. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1756. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1757. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1758. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1759. }
  1760. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1761. {
  1762. struct macro_ops ops = {0};
  1763. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1764. u32 tx_base_addr = 0, sample_rate = 0;
  1765. char __iomem *tx_io_base = NULL;
  1766. int ret = 0;
  1767. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1768. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1769. dev_err(&pdev->dev,
  1770. "%s: va-macro not registered yet, defer\n", __func__);
  1771. return -EPROBE_DEFER;
  1772. }
  1773. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1774. GFP_KERNEL);
  1775. if (!tx_priv)
  1776. return -ENOMEM;
  1777. platform_set_drvdata(pdev, tx_priv);
  1778. tx_priv->dev = &pdev->dev;
  1779. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1780. &tx_base_addr);
  1781. if (ret) {
  1782. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1783. __func__, "reg");
  1784. return ret;
  1785. }
  1786. dev_set_drvdata(&pdev->dev, tx_priv);
  1787. tx_io_base = devm_ioremap(&pdev->dev,
  1788. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1789. if (!tx_io_base) {
  1790. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1791. return -ENOMEM;
  1792. }
  1793. tx_priv->tx_io_base = tx_io_base;
  1794. tx_priv->swr_dmic_enable = false;
  1795. tx_priv->wlock_holders = 0;
  1796. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1797. &sample_rate);
  1798. if (ret) {
  1799. dev_err(&pdev->dev,
  1800. "%s: could not find sample_rate entry in dt\n",
  1801. __func__);
  1802. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1803. } else {
  1804. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1805. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1806. return -EINVAL;
  1807. }
  1808. mutex_init(&tx_priv->mclk_lock);
  1809. mutex_init(&tx_priv->wlock);
  1810. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1811. ops.clk_id_req = TX_CORE_CLK;
  1812. ops.default_clk_id = TX_CORE_CLK;
  1813. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1814. if (ret) {
  1815. dev_err(&pdev->dev,
  1816. "%s: register macro failed\n", __func__);
  1817. goto err_reg_macro;
  1818. }
  1819. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1820. pm_runtime_use_autosuspend(&pdev->dev);
  1821. pm_runtime_set_suspended(&pdev->dev);
  1822. pm_suspend_ignore_children(&pdev->dev, true);
  1823. pm_runtime_enable(&pdev->dev);
  1824. return 0;
  1825. err_reg_macro:
  1826. mutex_destroy(&tx_priv->mclk_lock);
  1827. mutex_destroy(&tx_priv->wlock);
  1828. return ret;
  1829. }
  1830. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1831. {
  1832. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1833. tx_priv = platform_get_drvdata(pdev);
  1834. if (!tx_priv)
  1835. return -EINVAL;
  1836. pm_runtime_disable(&pdev->dev);
  1837. pm_runtime_set_suspended(&pdev->dev);
  1838. mutex_destroy(&tx_priv->mclk_lock);
  1839. mutex_destroy(&tx_priv->wlock);
  1840. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1841. return 0;
  1842. }
  1843. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1844. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1845. {}
  1846. };
  1847. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1848. SET_SYSTEM_SLEEP_PM_OPS(
  1849. pm_runtime_force_suspend,
  1850. pm_runtime_force_resume
  1851. )
  1852. SET_RUNTIME_PM_OPS(
  1853. lpass_cdc_runtime_suspend,
  1854. lpass_cdc_runtime_resume,
  1855. NULL
  1856. )
  1857. };
  1858. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1859. .driver = {
  1860. .name = "lpass_cdc_tx_macro",
  1861. .owner = THIS_MODULE,
  1862. .pm = &lpass_cdc_dev_pm_ops,
  1863. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1864. .suppress_bind_attrs = true,
  1865. },
  1866. .probe = lpass_cdc_tx_macro_probe,
  1867. .remove = lpass_cdc_tx_macro_remove,
  1868. };
  1869. module_platform_driver(lpass_cdc_tx_macro_driver);
  1870. MODULE_DESCRIPTION("TX macro driver");
  1871. MODULE_LICENSE("GPL v2");