swr-wcd-ctrl.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/clk.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/of.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/uaccess.h>
  26. #include <soc/soundwire.h>
  27. #include <soc/swr-wcd.h>
  28. #include "swrm_registers.h"
  29. #include "swr-wcd-ctrl.h"
  30. #define SWR_BROADCAST_CMD_ID 0x0F
  31. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  32. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  33. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  34. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  35. /* pm runtime auto suspend timer in msecs */
  36. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  37. module_param(auto_suspend_timer, int, 0664);
  38. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  39. static u8 mstr_ports[] = {100, 101, 102, 103, 104, 105, 106, 107};
  40. static u8 mstr_port_type[] = {SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
  41. SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
  42. SWR_VISENSE_PORT, SWR_VISENSE_PORT};
  43. struct usecase uc[] = {
  44. {0, 0, 0}, /* UC0: no ports */
  45. {1, 1, 2400}, /* UC1: Spkr */
  46. {1, 4, 600}, /* UC2: Compander */
  47. {1, 2, 300}, /* UC3: Smart Boost */
  48. {1, 2, 1200}, /* UC4: VI Sense */
  49. {4, 9, 4500}, /* UC5: Spkr + Comp + SB + VI */
  50. {8, 18, 9000}, /* UC6: 2*(Spkr + Comp + SB + VI) */
  51. {2, 2, 4800}, /* UC7: 2*Spkr */
  52. {2, 5, 3000}, /* UC8: Spkr + Comp */
  53. {4, 10, 6000}, /* UC9: 2*(Spkr + Comp) */
  54. {3, 7, 3300}, /* UC10: Spkr + Comp + SB */
  55. {6, 14, 6600}, /* UC11: 2*(Spkr + Comp + SB) */
  56. {2, 3, 2700}, /* UC12: Spkr + SB */
  57. {4, 6, 5400}, /* UC13: 2*(Spkr + SB) */
  58. {3, 5, 3900}, /* UC14: Spkr + SB + VI */
  59. {6, 10, 7800}, /* UC15: 2*(Spkr + SB + VI) */
  60. {2, 3, 3600}, /* UC16: Spkr + VI */
  61. {4, 6, 7200}, /* UC17: 2*(Spkr + VI) */
  62. {3, 7, 4200}, /* UC18: Spkr + Comp + VI */
  63. {6, 14, 8400}, /* UC19: 2*(Spkr + Comp + VI) */
  64. };
  65. #define MAX_USECASE ARRAY_SIZE(uc)
  66. struct port_params pp[MAX_USECASE][SWR_MSTR_PORT_LEN] = {
  67. /* UC 0 */
  68. {
  69. {0, 0, 0},
  70. },
  71. /* UC 1 */
  72. {
  73. {7, 1, 0},
  74. },
  75. /* UC 2 */
  76. {
  77. {31, 2, 0},
  78. },
  79. /* UC 3 */
  80. {
  81. {63, 12, 31},
  82. },
  83. /* UC 4 */
  84. {
  85. {15, 7, 0},
  86. },
  87. /* UC 5 */
  88. {
  89. {7, 1, 0},
  90. {31, 2, 0},
  91. {63, 12, 31},
  92. {15, 7, 0},
  93. },
  94. /* UC 6 */
  95. {
  96. {7, 1, 0},
  97. {31, 2, 0},
  98. {63, 12, 31},
  99. {15, 7, 0},
  100. {7, 6, 0},
  101. {31, 18, 0},
  102. {63, 13, 31},
  103. {15, 10, 0},
  104. },
  105. /* UC 7 */
  106. {
  107. {7, 1, 0},
  108. {7, 6, 0},
  109. },
  110. /* UC 8 */
  111. {
  112. {7, 1, 0},
  113. {31, 2, 0},
  114. },
  115. /* UC 9 */
  116. {
  117. {7, 1, 0},
  118. {31, 2, 0},
  119. {7, 6, 0},
  120. {31, 18, 0},
  121. },
  122. /* UC 10 */
  123. {
  124. {7, 1, 0},
  125. {31, 2, 0},
  126. {63, 12, 31},
  127. },
  128. /* UC 11 */
  129. {
  130. {7, 1, 0},
  131. {31, 2, 0},
  132. {63, 12, 31},
  133. {7, 6, 0},
  134. {31, 18, 0},
  135. {63, 13, 31},
  136. },
  137. /* UC 12 */
  138. {
  139. {7, 1, 0},
  140. {63, 12, 31},
  141. },
  142. /* UC 13 */
  143. {
  144. {7, 1, 0},
  145. {63, 12, 31},
  146. {7, 6, 0},
  147. {63, 13, 31},
  148. },
  149. /* UC 14 */
  150. {
  151. {7, 1, 0},
  152. {63, 12, 31},
  153. {15, 7, 0},
  154. },
  155. /* UC 15 */
  156. {
  157. {7, 1, 0},
  158. {63, 12, 31},
  159. {15, 7, 0},
  160. {7, 6, 0},
  161. {63, 13, 31},
  162. {15, 10, 0},
  163. },
  164. /* UC 16 */
  165. {
  166. {7, 1, 0},
  167. {15, 7, 0},
  168. },
  169. /* UC 17 */
  170. {
  171. {7, 1, 0},
  172. {15, 7, 0},
  173. {7, 6, 0},
  174. {15, 10, 0},
  175. },
  176. /* UC 18 */
  177. {
  178. {7, 1, 0},
  179. {31, 2, 0},
  180. {15, 7, 0},
  181. },
  182. /* UC 19 */
  183. {
  184. {7, 1, 0},
  185. {31, 2, 0},
  186. {15, 7, 0},
  187. {7, 6, 0},
  188. {31, 18, 0},
  189. {15, 10, 0},
  190. },
  191. };
  192. enum {
  193. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  194. SWR_ATTACHED_OK, /* Device is attached */
  195. SWR_ALERT, /* Device alters master for any interrupts */
  196. SWR_RESERVED, /* Reserved */
  197. };
  198. #define SWRM_MAX_PORT_REG 40
  199. #define SWRM_MAX_INIT_REG 8
  200. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  201. #define SWR_MSTR_START_REG_ADDR 0x00
  202. #define SWR_MSTR_MAX_BUF_LEN 32
  203. #define BYTES_PER_LINE 12
  204. #define SWR_MSTR_RD_BUF_LEN 8
  205. #define SWR_MSTR_WR_BUF_LEN 32
  206. static void swrm_copy_data_port_config(struct swr_master *master,
  207. u8 inactive_bank);
  208. static struct swr_mstr_ctrl *dbgswrm;
  209. static struct dentry *debugfs_swrm_dent;
  210. static struct dentry *debugfs_peek;
  211. static struct dentry *debugfs_poke;
  212. static struct dentry *debugfs_reg_dump;
  213. static unsigned int read_data;
  214. static bool swrm_is_msm_variant(int val)
  215. {
  216. return (val == SWRM_VERSION_1_3);
  217. }
  218. static int swrm_debug_open(struct inode *inode, struct file *file)
  219. {
  220. file->private_data = inode->i_private;
  221. return 0;
  222. }
  223. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  224. {
  225. char *token;
  226. int base, cnt;
  227. token = strsep(&buf, " ");
  228. for (cnt = 0; cnt < num_of_par; cnt++) {
  229. if (token) {
  230. if ((token[1] == 'x') || (token[1] == 'X'))
  231. base = 16;
  232. else
  233. base = 10;
  234. if (kstrtou32(token, base, &param1[cnt]) != 0)
  235. return -EINVAL;
  236. token = strsep(&buf, " ");
  237. } else
  238. return -EINVAL;
  239. }
  240. return 0;
  241. }
  242. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  243. loff_t *ppos)
  244. {
  245. int i, reg_val, len;
  246. ssize_t total = 0;
  247. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  248. if (!ubuf || !ppos)
  249. return 0;
  250. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  251. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  252. reg_val = dbgswrm->read(dbgswrm->handle, i);
  253. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  254. if ((total + len) >= count - 1)
  255. break;
  256. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  257. pr_err("%s: fail to copy reg dump\n", __func__);
  258. total = -EFAULT;
  259. goto copy_err;
  260. }
  261. *ppos += len;
  262. total += len;
  263. }
  264. copy_err:
  265. return total;
  266. }
  267. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  268. size_t count, loff_t *ppos)
  269. {
  270. char lbuf[SWR_MSTR_RD_BUF_LEN];
  271. char *access_str;
  272. ssize_t ret_cnt;
  273. if (!count || !file || !ppos || !ubuf)
  274. return -EINVAL;
  275. access_str = file->private_data;
  276. if (*ppos < 0)
  277. return -EINVAL;
  278. if (!strcmp(access_str, "swrm_peek")) {
  279. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  280. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  281. strnlen(lbuf, 7));
  282. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  283. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  284. } else {
  285. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  286. ret_cnt = -EPERM;
  287. }
  288. return ret_cnt;
  289. }
  290. static ssize_t swrm_debug_write(struct file *filp,
  291. const char __user *ubuf, size_t cnt, loff_t *ppos)
  292. {
  293. char lbuf[SWR_MSTR_WR_BUF_LEN];
  294. int rc;
  295. u32 param[5];
  296. char *access_str;
  297. if (!filp || !ppos || !ubuf)
  298. return -EINVAL;
  299. access_str = filp->private_data;
  300. if (cnt > sizeof(lbuf) - 1)
  301. return -EINVAL;
  302. rc = copy_from_user(lbuf, ubuf, cnt);
  303. if (rc)
  304. return -EFAULT;
  305. lbuf[cnt] = '\0';
  306. if (!strcmp(access_str, "swrm_poke")) {
  307. /* write */
  308. rc = get_parameters(lbuf, param, 2);
  309. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  310. (param[1] <= 0xFFFFFFFF) &&
  311. (rc == 0))
  312. rc = dbgswrm->write(dbgswrm->handle, param[0],
  313. param[1]);
  314. else
  315. rc = -EINVAL;
  316. } else if (!strcmp(access_str, "swrm_peek")) {
  317. /* read */
  318. rc = get_parameters(lbuf, param, 1);
  319. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  320. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  321. else
  322. rc = -EINVAL;
  323. }
  324. if (rc == 0)
  325. rc = cnt;
  326. else
  327. pr_err("%s: rc = %d\n", __func__, rc);
  328. return rc;
  329. }
  330. static const struct file_operations swrm_debug_ops = {
  331. .open = swrm_debug_open,
  332. .write = swrm_debug_write,
  333. .read = swrm_debug_read,
  334. };
  335. static int swrm_set_ch_map(struct swr_mstr_ctrl *swrm, void *data)
  336. {
  337. struct swr_mstr_port *pinfo = (struct swr_mstr_port *)data;
  338. swrm->mstr_port = kzalloc(sizeof(struct swr_mstr_port), GFP_KERNEL);
  339. if (swrm->mstr_port == NULL)
  340. return -ENOMEM;
  341. swrm->mstr_port->num_port = pinfo->num_port;
  342. swrm->mstr_port->port = kzalloc((pinfo->num_port * sizeof(u8)),
  343. GFP_KERNEL);
  344. if (!swrm->mstr_port->port) {
  345. kfree(swrm->mstr_port);
  346. swrm->mstr_port = NULL;
  347. return -ENOMEM;
  348. }
  349. memcpy(swrm->mstr_port->port, pinfo->port, pinfo->num_port);
  350. return 0;
  351. }
  352. static bool swrm_is_port_en(struct swr_master *mstr)
  353. {
  354. return !!(mstr->num_port);
  355. }
  356. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  357. {
  358. if (!swrm->clk || !swrm->handle)
  359. return -EINVAL;
  360. if (enable) {
  361. swrm->clk_ref_count++;
  362. if (swrm->clk_ref_count == 1) {
  363. swrm->clk(swrm->handle, true);
  364. swrm->state = SWR_MSTR_UP;
  365. }
  366. } else if (--swrm->clk_ref_count == 0) {
  367. swrm->clk(swrm->handle, false);
  368. swrm->state = SWR_MSTR_DOWN;
  369. } else if (swrm->clk_ref_count < 0) {
  370. pr_err("%s: swrm clk count mismatch\n", __func__);
  371. swrm->clk_ref_count = 0;
  372. }
  373. return 0;
  374. }
  375. static int swrm_get_port_config(struct swr_master *master)
  376. {
  377. u32 ch_rate = 0;
  378. u32 num_ch = 0;
  379. int i, uc_idx;
  380. u32 portcount = 0;
  381. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  382. if (master->port[i].port_en) {
  383. ch_rate += master->port[i].ch_rate;
  384. num_ch += master->port[i].num_ch;
  385. portcount++;
  386. }
  387. }
  388. for (i = 0; i < ARRAY_SIZE(uc); i++) {
  389. if ((uc[i].num_port == portcount) &&
  390. (uc[i].num_ch == num_ch) &&
  391. (uc[i].chrate == ch_rate)) {
  392. uc_idx = i;
  393. break;
  394. }
  395. }
  396. if (i >= ARRAY_SIZE(uc)) {
  397. dev_err(&master->dev,
  398. "%s: usecase port:%d, num_ch:%d, chrate:%d not found\n",
  399. __func__, master->num_port, num_ch, ch_rate);
  400. return -EINVAL;
  401. }
  402. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  403. if (master->port[i].port_en) {
  404. master->port[i].sinterval = pp[uc_idx][i].si;
  405. master->port[i].offset1 = pp[uc_idx][i].off1;
  406. master->port[i].offset2 = pp[uc_idx][i].off2;
  407. }
  408. }
  409. return 0;
  410. }
  411. static int swrm_get_master_port(u8 *mstr_port_id, u8 slv_port_id)
  412. {
  413. int i;
  414. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  415. if (mstr_ports[i] == slv_port_id) {
  416. *mstr_port_id = i;
  417. return 0;
  418. }
  419. }
  420. return -EINVAL;
  421. }
  422. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  423. u8 dev_addr, u16 reg_addr)
  424. {
  425. u32 val;
  426. u8 id = *cmd_id;
  427. if (id != SWR_BROADCAST_CMD_ID) {
  428. if (id < 14)
  429. id += 1;
  430. else
  431. id = 0;
  432. *cmd_id = id;
  433. }
  434. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  435. return val;
  436. }
  437. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  438. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  439. u32 len)
  440. {
  441. u32 val;
  442. int ret = 0;
  443. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  444. ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_RD_CMD, val);
  445. if (ret < 0) {
  446. dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
  447. __func__, val, ret);
  448. goto err;
  449. }
  450. *cmd_data = swrm->read(swrm->handle, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  451. dev_dbg(swrm->dev,
  452. "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
  453. __func__, reg_addr, cmd_id, dev_addr, *cmd_data);
  454. err:
  455. return ret;
  456. }
  457. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  458. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  459. {
  460. u32 val;
  461. int ret = 0;
  462. if (!cmd_id)
  463. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  464. dev_addr, reg_addr);
  465. else
  466. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  467. dev_addr, reg_addr);
  468. dev_dbg(swrm->dev,
  469. "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
  470. __func__, reg_addr, cmd_id, dev_addr, cmd_data);
  471. ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_WR_CMD, val);
  472. if (ret < 0) {
  473. dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
  474. __func__, val, ret);
  475. goto err;
  476. }
  477. if (cmd_id == 0xF) {
  478. /*
  479. * sleep for 10ms for MSM soundwire variant to allow broadcast
  480. * command to complete.
  481. */
  482. if (swrm_is_msm_variant(swrm->version))
  483. usleep_range(10000, 10100);
  484. else
  485. wait_for_completion_timeout(&swrm->broadcast,
  486. (2 * HZ/10));
  487. }
  488. err:
  489. return ret;
  490. }
  491. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  492. void *buf, u32 len)
  493. {
  494. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  495. int ret = 0;
  496. int val;
  497. u8 *reg_val = (u8 *)buf;
  498. if (!swrm) {
  499. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  500. return -EINVAL;
  501. }
  502. if (dev_num)
  503. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  504. len);
  505. else
  506. val = swrm->read(swrm->handle, reg_addr);
  507. if (!ret)
  508. *reg_val = (u8)val;
  509. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  510. return ret;
  511. }
  512. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  513. const void *buf)
  514. {
  515. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  516. int ret = 0;
  517. u8 reg_val = *(u8 *)buf;
  518. if (!swrm) {
  519. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  520. return -EINVAL;
  521. }
  522. if (dev_num)
  523. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  524. else
  525. ret = swrm->write(swrm->handle, reg_addr, reg_val);
  526. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  527. return ret;
  528. }
  529. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  530. const void *buf, size_t len)
  531. {
  532. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  533. int ret = 0;
  534. int i;
  535. u32 *val;
  536. u32 *swr_fifo_reg;
  537. if (!swrm || !swrm->handle) {
  538. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  539. return -EINVAL;
  540. }
  541. if (len <= 0)
  542. return -EINVAL;
  543. if (dev_num) {
  544. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  545. if (!swr_fifo_reg) {
  546. ret = -ENOMEM;
  547. goto err;
  548. }
  549. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  550. if (!val) {
  551. ret = -ENOMEM;
  552. goto mem_fail;
  553. }
  554. for (i = 0; i < len; i++) {
  555. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  556. ((u8 *)buf)[i],
  557. dev_num,
  558. ((u16 *)reg)[i]);
  559. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  560. }
  561. ret = swrm->bulk_write(swrm->handle, swr_fifo_reg, val, len);
  562. if (ret) {
  563. dev_err(&master->dev, "%s: bulk write failed\n",
  564. __func__);
  565. ret = -EINVAL;
  566. }
  567. } else {
  568. dev_err(&master->dev,
  569. "%s: No support of Bulk write for master regs\n",
  570. __func__);
  571. ret = -EINVAL;
  572. goto err;
  573. }
  574. kfree(val);
  575. mem_fail:
  576. kfree(swr_fifo_reg);
  577. err:
  578. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  579. return ret;
  580. }
  581. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  582. {
  583. return (swrm->read(swrm->handle, SWRM_MCP_STATUS) &
  584. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  585. }
  586. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  587. u8 row, u8 col)
  588. {
  589. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  590. SWRS_SCP_FRAME_CTRL_BANK(bank));
  591. }
  592. static struct swr_port_info *swrm_get_port(struct swr_master *master,
  593. u8 port_id)
  594. {
  595. int i;
  596. struct swr_port_info *port = NULL;
  597. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  598. port = &master->port[i];
  599. if (port->port_id == port_id) {
  600. dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
  601. __func__, port_id, i);
  602. return port;
  603. }
  604. }
  605. return NULL;
  606. }
  607. static struct swr_port_info *swrm_get_avail_port(struct swr_master *master)
  608. {
  609. int i;
  610. struct swr_port_info *port = NULL;
  611. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  612. port = &master->port[i];
  613. if (port->port_en)
  614. continue;
  615. dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
  616. __func__, port->port_id, i);
  617. return port;
  618. }
  619. return NULL;
  620. }
  621. static struct swr_port_info *swrm_get_enabled_port(struct swr_master *master,
  622. u8 port_id)
  623. {
  624. int i;
  625. struct swr_port_info *port = NULL;
  626. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  627. port = &master->port[i];
  628. if ((port->port_id == port_id) && (port->port_en == true))
  629. break;
  630. }
  631. if (i == SWR_MSTR_PORT_LEN)
  632. port = NULL;
  633. return port;
  634. }
  635. static bool swrm_remove_from_group(struct swr_master *master)
  636. {
  637. struct swr_device *swr_dev;
  638. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  639. bool is_removed = false;
  640. if (!swrm)
  641. goto end;
  642. mutex_lock(&swrm->mlock);
  643. if ((swrm->num_rx_chs > 1) &&
  644. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  645. list_for_each_entry(swr_dev, &master->devices,
  646. dev_list) {
  647. swr_dev->group_id = SWR_GROUP_NONE;
  648. master->gr_sid = 0;
  649. }
  650. is_removed = true;
  651. }
  652. mutex_unlock(&swrm->mlock);
  653. end:
  654. return is_removed;
  655. }
  656. static void swrm_cleanup_disabled_data_ports(struct swr_master *master,
  657. u8 bank)
  658. {
  659. u32 value;
  660. struct swr_port_info *port;
  661. int i;
  662. int port_type;
  663. struct swrm_mports *mport, *mport_next = NULL;
  664. int port_disable_cnt = 0;
  665. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  666. if (!swrm) {
  667. pr_err("%s: swrm is null\n", __func__);
  668. return;
  669. }
  670. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  671. master->num_port);
  672. mport = list_first_entry_or_null(&swrm->mport_list,
  673. struct swrm_mports,
  674. list);
  675. if (!mport) {
  676. dev_err(swrm->dev, "%s: list is empty\n", __func__);
  677. return;
  678. }
  679. for (i = 0; i < master->num_port; i++) {
  680. port = swrm_get_port(master, mstr_ports[mport->id]);
  681. if (!port || port->ch_en)
  682. goto inc_loop;
  683. port_disable_cnt++;
  684. port_type = mstr_port_type[mport->id];
  685. value = ((port->ch_en)
  686. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  687. value |= ((port->offset2)
  688. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  689. value |= ((port->offset1)
  690. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  691. value |= port->sinterval;
  692. swrm->write(swrm->handle,
  693. SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank),
  694. value);
  695. swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_id, 0x00,
  696. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  697. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  698. __func__, mport->id,
  699. (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
  700. inc_loop:
  701. mport_next = list_next_entry(mport, list);
  702. if (port && !port->ch_en) {
  703. list_del(&mport->list);
  704. kfree(mport);
  705. }
  706. if (!mport_next) {
  707. dev_err(swrm->dev, "%s: end of list\n", __func__);
  708. break;
  709. }
  710. mport = mport_next;
  711. }
  712. master->num_port -= port_disable_cnt;
  713. dev_dbg(swrm->dev, "%s:disable ports: %d, active ports (rem): %d\n",
  714. __func__, port_disable_cnt, master->num_port);
  715. }
  716. static void swrm_slvdev_datapath_control(struct swr_master *master,
  717. bool enable)
  718. {
  719. u8 bank;
  720. u32 value, n_col;
  721. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  722. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  723. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  724. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  725. u8 inactive_bank;
  726. if (!swrm) {
  727. pr_err("%s: swrm is null\n", __func__);
  728. return;
  729. }
  730. bank = get_inactive_bank_num(swrm);
  731. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  732. __func__, enable, swrm->num_cfg_devs);
  733. if (enable) {
  734. /* set Row = 48 and col = 16 */
  735. n_col = SWR_MAX_COL;
  736. } else {
  737. /*
  738. * Do not change to 48x2 if number of channels configured
  739. * as stereo and if disable datapath is called for the
  740. * first slave device
  741. */
  742. if (swrm->num_cfg_devs > 0)
  743. n_col = SWR_MAX_COL;
  744. else
  745. n_col = SWR_MIN_COL;
  746. /*
  747. * All ports are already disabled, no need to perform
  748. * bank-switch and copy operation. This case can arise
  749. * when speaker channels are enabled in stereo mode with
  750. * BROADCAST and disabled in GROUP_NONE
  751. */
  752. if (master->num_port == 0)
  753. return;
  754. }
  755. value = swrm->read(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  756. value &= (~mask);
  757. value |= ((0 << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  758. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  759. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  760. swrm->write(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  761. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  762. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  763. enable_bank_switch(swrm, bank, SWR_MAX_ROW, n_col);
  764. inactive_bank = bank ? 0 : 1;
  765. if (enable)
  766. swrm_copy_data_port_config(master, inactive_bank);
  767. else
  768. swrm_cleanup_disabled_data_ports(master, inactive_bank);
  769. if (!swrm_is_port_en(master)) {
  770. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  771. __func__);
  772. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  773. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  774. }
  775. }
  776. static void swrm_apply_port_config(struct swr_master *master)
  777. {
  778. u8 bank;
  779. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  780. if (!swrm) {
  781. pr_err("%s: Invalid handle to swr controller\n",
  782. __func__);
  783. return;
  784. }
  785. bank = get_inactive_bank_num(swrm);
  786. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  787. __func__, bank, master->num_port);
  788. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  789. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  790. swrm_copy_data_port_config(master, bank);
  791. }
  792. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  793. {
  794. u32 value;
  795. struct swr_port_info *port;
  796. int i;
  797. int port_type;
  798. struct swrm_mports *mport;
  799. u32 reg[SWRM_MAX_PORT_REG];
  800. u32 val[SWRM_MAX_PORT_REG];
  801. int len = 0;
  802. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  803. if (!swrm) {
  804. pr_err("%s: swrm is null\n", __func__);
  805. return;
  806. }
  807. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  808. master->num_port);
  809. mport = list_first_entry_or_null(&swrm->mport_list,
  810. struct swrm_mports,
  811. list);
  812. if (!mport) {
  813. dev_err(swrm->dev, "%s: list is empty\n", __func__);
  814. return;
  815. }
  816. for (i = 0; i < master->num_port; i++) {
  817. port = swrm_get_enabled_port(master, mstr_ports[mport->id]);
  818. if (!port)
  819. continue;
  820. port_type = mstr_port_type[mport->id];
  821. if (!port->dev_id || (port->dev_id > master->num_dev)) {
  822. dev_dbg(swrm->dev, "%s: invalid device id = %d\n",
  823. __func__, port->dev_id);
  824. continue;
  825. }
  826. value = ((port->ch_en)
  827. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  828. value |= ((port->offset2)
  829. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  830. value |= ((port->offset1)
  831. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  832. value |= port->sinterval;
  833. reg[len] = SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank);
  834. val[len++] = value;
  835. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  836. __func__, mport->id,
  837. (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
  838. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  839. val[len++] = SWR_REG_VAL_PACK(port->ch_en, port->dev_id, 0x00,
  840. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  841. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  842. val[len++] = SWR_REG_VAL_PACK(port->sinterval,
  843. port->dev_id, 0x00,
  844. SWRS_DP_SAMPLE_CONTROL_1_BANK(port_type, bank));
  845. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  846. val[len++] = SWR_REG_VAL_PACK(port->offset1,
  847. port->dev_id, 0x00,
  848. SWRS_DP_OFFSET_CONTROL_1_BANK(port_type, bank));
  849. if (port_type != 0) {
  850. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  851. val[len++] = SWR_REG_VAL_PACK(port->offset2,
  852. port->dev_id, 0x00,
  853. SWRS_DP_OFFSET_CONTROL_2_BANK(port_type,
  854. bank));
  855. }
  856. mport = list_next_entry(mport, list);
  857. if (!mport) {
  858. dev_err(swrm->dev, "%s: end of list\n", __func__);
  859. break;
  860. }
  861. }
  862. swrm->bulk_write(swrm->handle, reg, val, len);
  863. }
  864. static int swrm_connect_port(struct swr_master *master,
  865. struct swr_params *portinfo)
  866. {
  867. int i;
  868. struct swr_port_info *port;
  869. int ret = 0;
  870. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  871. struct swrm_mports *mport;
  872. struct list_head *ptr, *next;
  873. dev_dbg(&master->dev, "%s: enter\n", __func__);
  874. if (!portinfo)
  875. return -EINVAL;
  876. if (!swrm) {
  877. dev_err(&master->dev,
  878. "%s: Invalid handle to swr controller\n",
  879. __func__);
  880. return -EINVAL;
  881. }
  882. mutex_lock(&swrm->mlock);
  883. if (!swrm_is_port_en(master))
  884. pm_runtime_get_sync(&swrm->pdev->dev);
  885. for (i = 0; i < portinfo->num_port; i++) {
  886. mport = kzalloc(sizeof(struct swrm_mports), GFP_KERNEL);
  887. if (!mport) {
  888. ret = -ENOMEM;
  889. goto mem_fail;
  890. }
  891. ret = swrm_get_master_port(&mport->id,
  892. portinfo->port_id[i]);
  893. if (ret < 0) {
  894. dev_err(&master->dev,
  895. "%s: mstr portid for slv port %d not found\n",
  896. __func__, portinfo->port_id[i]);
  897. goto port_fail;
  898. }
  899. port = swrm_get_avail_port(master);
  900. if (!port) {
  901. dev_err(&master->dev,
  902. "%s: avail ports not found!\n", __func__);
  903. goto port_fail;
  904. }
  905. list_add(&mport->list, &swrm->mport_list);
  906. port->dev_id = portinfo->dev_id;
  907. port->port_id = portinfo->port_id[i];
  908. port->num_ch = portinfo->num_ch[i];
  909. port->ch_rate = portinfo->ch_rate[i];
  910. port->ch_en = portinfo->ch_en[i];
  911. port->port_en = true;
  912. dev_dbg(&master->dev,
  913. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  914. __func__, mport->id, port->port_id, port->ch_rate,
  915. port->num_ch);
  916. }
  917. master->num_port += portinfo->num_port;
  918. if (master->num_port >= SWR_MSTR_PORT_LEN)
  919. master->num_port = SWR_MSTR_PORT_LEN;
  920. swrm_get_port_config(master);
  921. swr_port_response(master, portinfo->tid);
  922. swrm->num_cfg_devs += 1;
  923. dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d\n",
  924. __func__, swrm->num_cfg_devs, swrm->num_rx_chs);
  925. if (swrm->num_rx_chs > 1) {
  926. if (swrm->num_rx_chs == swrm->num_cfg_devs)
  927. swrm_apply_port_config(master);
  928. } else {
  929. swrm_apply_port_config(master);
  930. }
  931. mutex_unlock(&swrm->mlock);
  932. return 0;
  933. port_fail:
  934. kfree(mport);
  935. mem_fail:
  936. list_for_each_safe(ptr, next, &swrm->mport_list) {
  937. mport = list_entry(ptr, struct swrm_mports, list);
  938. for (i = 0; i < portinfo->num_port; i++) {
  939. if (portinfo->port_id[i] == mstr_ports[mport->id]) {
  940. port = swrm_get_port(master,
  941. portinfo->port_id[i]);
  942. if (port)
  943. port->ch_en = false;
  944. list_del(&mport->list);
  945. kfree(mport);
  946. break;
  947. }
  948. }
  949. }
  950. mutex_unlock(&swrm->mlock);
  951. return ret;
  952. }
  953. static int swrm_disconnect_port(struct swr_master *master,
  954. struct swr_params *portinfo)
  955. {
  956. int i;
  957. struct swr_port_info *port;
  958. u8 bank;
  959. u32 value;
  960. int ret = 0;
  961. u8 mport_id = 0;
  962. int port_type = 0;
  963. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  964. if (!swrm) {
  965. dev_err(&master->dev,
  966. "%s: Invalid handle to swr controller\n",
  967. __func__);
  968. return -EINVAL;
  969. }
  970. if (!portinfo) {
  971. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  972. return -EINVAL;
  973. }
  974. mutex_lock(&swrm->mlock);
  975. bank = get_inactive_bank_num(swrm);
  976. for (i = 0; i < portinfo->num_port; i++) {
  977. ret = swrm_get_master_port(&mport_id,
  978. portinfo->port_id[i]);
  979. if (ret < 0) {
  980. dev_err(&master->dev,
  981. "%s: mstr portid for slv port %d not found\n",
  982. __func__, portinfo->port_id[i]);
  983. mutex_unlock(&swrm->mlock);
  984. return -EINVAL;
  985. }
  986. port = swrm_get_enabled_port(master, portinfo->port_id[i]);
  987. if (!port) {
  988. dev_dbg(&master->dev, "%s: port %d already disabled\n",
  989. __func__, portinfo->port_id[i]);
  990. continue;
  991. }
  992. port_type = mstr_port_type[mport_id];
  993. port->dev_id = portinfo->dev_id;
  994. port->port_en = false;
  995. port->ch_en = 0;
  996. value = port->ch_en << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT;
  997. value |= (port->offset2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  998. value |= (port->offset1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  999. value |= port->sinterval;
  1000. swrm->write(swrm->handle,
  1001. SWRM_DP_PORT_CTRL_BANK((mport_id+1), bank),
  1002. value);
  1003. swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_id, 0x00,
  1004. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  1005. }
  1006. swr_port_response(master, portinfo->tid);
  1007. swrm->num_cfg_devs -= 1;
  1008. dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d, active ports: %d\n",
  1009. __func__, swrm->num_cfg_devs, swrm->num_rx_chs,
  1010. master->num_port);
  1011. mutex_unlock(&swrm->mlock);
  1012. return 0;
  1013. }
  1014. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1015. int status, u8 *devnum)
  1016. {
  1017. int i;
  1018. int new_sts = status;
  1019. int ret = SWR_NOT_PRESENT;
  1020. if (status != swrm->slave_status) {
  1021. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1022. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1023. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1024. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1025. *devnum = i;
  1026. break;
  1027. }
  1028. status >>= 2;
  1029. swrm->slave_status >>= 2;
  1030. }
  1031. swrm->slave_status = new_sts;
  1032. }
  1033. return ret;
  1034. }
  1035. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1036. {
  1037. struct swr_mstr_ctrl *swrm = dev;
  1038. u32 value, intr_sts;
  1039. int status, chg_sts, i;
  1040. u8 devnum = 0;
  1041. int ret = IRQ_HANDLED;
  1042. mutex_lock(&swrm->reslock);
  1043. swrm_clk_request(swrm, true);
  1044. mutex_unlock(&swrm->reslock);
  1045. intr_sts = swrm->read(swrm->handle, SWRM_INTERRUPT_STATUS);
  1046. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1047. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1048. value = intr_sts & (1 << i);
  1049. if (!value)
  1050. continue;
  1051. swrm->write(swrm->handle, SWRM_INTERRUPT_CLEAR, value);
  1052. switch (value) {
  1053. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1054. dev_dbg(swrm->dev, "SWR slave pend irq\n");
  1055. break;
  1056. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1057. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1058. break;
  1059. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1060. status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
  1061. if (status == swrm->slave_status) {
  1062. dev_dbg(swrm->dev,
  1063. "%s: No change in slave status: %d\n",
  1064. __func__, status);
  1065. break;
  1066. }
  1067. chg_sts = swrm_check_slave_change_status(swrm, status,
  1068. &devnum);
  1069. switch (chg_sts) {
  1070. case SWR_NOT_PRESENT:
  1071. dev_dbg(swrm->dev, "device %d got detached\n",
  1072. devnum);
  1073. break;
  1074. case SWR_ATTACHED_OK:
  1075. dev_dbg(swrm->dev, "device %d got attached\n",
  1076. devnum);
  1077. break;
  1078. case SWR_ALERT:
  1079. dev_dbg(swrm->dev,
  1080. "device %d has pending interrupt\n",
  1081. devnum);
  1082. break;
  1083. }
  1084. break;
  1085. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1086. dev_err_ratelimited(swrm->dev, "SWR bus clash detected\n");
  1087. break;
  1088. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1089. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1090. break;
  1091. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1092. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1093. break;
  1094. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1095. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1096. break;
  1097. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1098. value = swrm->read(swrm->handle, SWRM_CMD_FIFO_STATUS);
  1099. dev_err_ratelimited(swrm->dev,
  1100. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1101. value);
  1102. swrm->write(swrm->handle, SWRM_CMD_FIFO_CMD, 0x1);
  1103. break;
  1104. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1105. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1106. break;
  1107. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1108. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1109. break;
  1110. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1111. complete(&swrm->broadcast);
  1112. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1113. break;
  1114. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1115. break;
  1116. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1117. break;
  1118. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1119. break;
  1120. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1121. complete(&swrm->reset);
  1122. break;
  1123. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1124. break;
  1125. default:
  1126. dev_err_ratelimited(swrm->dev, "SWR unknown interrupt\n");
  1127. ret = IRQ_NONE;
  1128. break;
  1129. }
  1130. }
  1131. mutex_lock(&swrm->reslock);
  1132. swrm_clk_request(swrm, false);
  1133. mutex_unlock(&swrm->reslock);
  1134. return ret;
  1135. }
  1136. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1137. {
  1138. u32 val;
  1139. swrm->slave_status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
  1140. val = (swrm->slave_status >> (devnum * 2));
  1141. val &= SWRM_MCP_SLV_STATUS_MASK;
  1142. return val;
  1143. }
  1144. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1145. u8 *dev_num)
  1146. {
  1147. int i;
  1148. u64 id = 0;
  1149. int ret = -EINVAL;
  1150. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1151. struct swr_device *swr_dev;
  1152. if (!swrm) {
  1153. pr_err("%s: Invalid handle to swr controller\n",
  1154. __func__);
  1155. return ret;
  1156. }
  1157. pm_runtime_get_sync(&swrm->pdev->dev);
  1158. for (i = 1; i < (mstr->num_dev + 1); i++) {
  1159. id = ((u64)(swrm->read(swrm->handle,
  1160. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1161. id |= swrm->read(swrm->handle,
  1162. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1163. /*
  1164. * As pm_runtime_get_sync() brings all slaves out of reset
  1165. * update logical device number for all slaves.
  1166. */
  1167. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1168. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1169. u32 status = swrm_get_device_status(swrm, i);
  1170. if ((status == 0x01) || (status == 0x02)) {
  1171. swr_dev->dev_num = i;
  1172. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1173. *dev_num = i;
  1174. ret = 0;
  1175. }
  1176. dev_dbg(swrm->dev, "%s: devnum %d is assigned for dev addr %lx\n",
  1177. __func__, i, swr_dev->addr);
  1178. }
  1179. }
  1180. }
  1181. }
  1182. if (ret)
  1183. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1184. __func__, dev_id);
  1185. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  1186. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  1187. return ret;
  1188. }
  1189. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1190. {
  1191. int ret = 0;
  1192. u32 val;
  1193. u8 row_ctrl = SWR_MAX_ROW;
  1194. u8 col_ctrl = SWR_MIN_COL;
  1195. u8 ssp_period = 1;
  1196. u8 retry_cmd_num = 3;
  1197. u32 reg[SWRM_MAX_INIT_REG];
  1198. u32 value[SWRM_MAX_INIT_REG];
  1199. int len = 0;
  1200. /* Clear Rows and Cols */
  1201. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1202. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1203. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1204. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1205. value[len++] = val;
  1206. /* Set Auto enumeration flag */
  1207. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1208. value[len++] = 1;
  1209. /* Mask soundwire interrupts */
  1210. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1211. value[len++] = 0x1FFFD;
  1212. /* Configure No pings */
  1213. val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
  1214. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1215. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1216. reg[len] = SWRM_MCP_CFG_ADDR;
  1217. value[len++] = val;
  1218. /* Configure number of retries of a read/write cmd */
  1219. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1220. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1221. value[len++] = val;
  1222. /* Set IRQ to PULSE */
  1223. reg[len] = SWRM_COMP_CFG_ADDR;
  1224. value[len++] = 0x02;
  1225. reg[len] = SWRM_COMP_CFG_ADDR;
  1226. value[len++] = 0x03;
  1227. reg[len] = SWRM_INTERRUPT_CLEAR;
  1228. value[len++] = 0x08;
  1229. swrm->bulk_write(swrm->handle, reg, value, len);
  1230. return ret;
  1231. }
  1232. static int swrm_probe(struct platform_device *pdev)
  1233. {
  1234. struct swr_mstr_ctrl *swrm;
  1235. struct swr_ctrl_platform_data *pdata;
  1236. int ret;
  1237. /* Allocate soundwire master driver structure */
  1238. swrm = kzalloc(sizeof(struct swr_mstr_ctrl), GFP_KERNEL);
  1239. if (!swrm) {
  1240. ret = -ENOMEM;
  1241. goto err_memory_fail;
  1242. }
  1243. swrm->dev = &pdev->dev;
  1244. swrm->pdev = pdev;
  1245. platform_set_drvdata(pdev, swrm);
  1246. swr_set_ctrl_data(&swrm->master, swrm);
  1247. pdata = dev_get_platdata(&pdev->dev);
  1248. if (!pdata) {
  1249. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1250. __func__);
  1251. ret = -EINVAL;
  1252. goto err_pdata_fail;
  1253. }
  1254. swrm->handle = (void *)pdata->handle;
  1255. if (!swrm->handle) {
  1256. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1257. __func__);
  1258. ret = -EINVAL;
  1259. goto err_pdata_fail;
  1260. }
  1261. swrm->read = pdata->read;
  1262. if (!swrm->read) {
  1263. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1264. __func__);
  1265. ret = -EINVAL;
  1266. goto err_pdata_fail;
  1267. }
  1268. swrm->write = pdata->write;
  1269. if (!swrm->write) {
  1270. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1271. __func__);
  1272. ret = -EINVAL;
  1273. goto err_pdata_fail;
  1274. }
  1275. swrm->bulk_write = pdata->bulk_write;
  1276. if (!swrm->bulk_write) {
  1277. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1278. __func__);
  1279. ret = -EINVAL;
  1280. goto err_pdata_fail;
  1281. }
  1282. swrm->clk = pdata->clk;
  1283. if (!swrm->clk) {
  1284. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1285. __func__);
  1286. ret = -EINVAL;
  1287. goto err_pdata_fail;
  1288. }
  1289. swrm->reg_irq = pdata->reg_irq;
  1290. if (!swrm->reg_irq) {
  1291. dev_err(&pdev->dev, "%s: swrm->reg_irq is NULL\n",
  1292. __func__);
  1293. ret = -EINVAL;
  1294. goto err_pdata_fail;
  1295. }
  1296. swrm->master.read = swrm_read;
  1297. swrm->master.write = swrm_write;
  1298. swrm->master.bulk_write = swrm_bulk_write;
  1299. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1300. swrm->master.connect_port = swrm_connect_port;
  1301. swrm->master.disconnect_port = swrm_disconnect_port;
  1302. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1303. swrm->master.remove_from_group = swrm_remove_from_group;
  1304. swrm->master.dev.parent = &pdev->dev;
  1305. swrm->master.dev.of_node = pdev->dev.of_node;
  1306. swrm->master.num_port = 0;
  1307. swrm->num_enum_slaves = 0;
  1308. swrm->rcmd_id = 0;
  1309. swrm->wcmd_id = 0;
  1310. swrm->slave_status = 0;
  1311. swrm->num_rx_chs = 0;
  1312. swrm->clk_ref_count = 0;
  1313. swrm->state = SWR_MSTR_RESUME;
  1314. init_completion(&swrm->reset);
  1315. init_completion(&swrm->broadcast);
  1316. mutex_init(&swrm->mlock);
  1317. INIT_LIST_HEAD(&swrm->mport_list);
  1318. mutex_init(&swrm->reslock);
  1319. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1320. SWR_IRQ_REGISTER);
  1321. if (ret) {
  1322. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1323. __func__, ret);
  1324. goto err_irq_fail;
  1325. }
  1326. ret = swr_register_master(&swrm->master);
  1327. if (ret) {
  1328. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1329. goto err_mstr_fail;
  1330. }
  1331. /* Add devices registered with board-info as the
  1332. * controller will be up now
  1333. */
  1334. swr_master_add_boarddevices(&swrm->master);
  1335. mutex_lock(&swrm->mlock);
  1336. swrm_clk_request(swrm, true);
  1337. ret = swrm_master_init(swrm);
  1338. if (ret < 0) {
  1339. dev_err(&pdev->dev,
  1340. "%s: Error in master Initializaiton, err %d\n",
  1341. __func__, ret);
  1342. mutex_unlock(&swrm->mlock);
  1343. goto err_mstr_fail;
  1344. }
  1345. swrm->version = swrm->read(swrm->handle, SWRM_COMP_HW_VERSION);
  1346. mutex_unlock(&swrm->mlock);
  1347. if (pdev->dev.of_node)
  1348. of_register_swr_devices(&swrm->master);
  1349. dbgswrm = swrm;
  1350. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1351. if (!IS_ERR(debugfs_swrm_dent)) {
  1352. debugfs_peek = debugfs_create_file("swrm_peek",
  1353. S_IFREG | 0444, debugfs_swrm_dent,
  1354. (void *) "swrm_peek", &swrm_debug_ops);
  1355. debugfs_poke = debugfs_create_file("swrm_poke",
  1356. S_IFREG | 0444, debugfs_swrm_dent,
  1357. (void *) "swrm_poke", &swrm_debug_ops);
  1358. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1359. S_IFREG | 0444, debugfs_swrm_dent,
  1360. (void *) "swrm_reg_dump",
  1361. &swrm_debug_ops);
  1362. }
  1363. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1364. pm_runtime_use_autosuspend(&pdev->dev);
  1365. pm_runtime_set_active(&pdev->dev);
  1366. pm_runtime_enable(&pdev->dev);
  1367. pm_runtime_mark_last_busy(&pdev->dev);
  1368. return 0;
  1369. err_mstr_fail:
  1370. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1371. swrm, SWR_IRQ_FREE);
  1372. err_irq_fail:
  1373. err_pdata_fail:
  1374. kfree(swrm);
  1375. err_memory_fail:
  1376. return ret;
  1377. }
  1378. static int swrm_remove(struct platform_device *pdev)
  1379. {
  1380. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1381. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1382. swrm, SWR_IRQ_FREE);
  1383. if (swrm->mstr_port) {
  1384. kfree(swrm->mstr_port->port);
  1385. swrm->mstr_port->port = NULL;
  1386. kfree(swrm->mstr_port);
  1387. swrm->mstr_port = NULL;
  1388. }
  1389. pm_runtime_disable(&pdev->dev);
  1390. pm_runtime_set_suspended(&pdev->dev);
  1391. swr_unregister_master(&swrm->master);
  1392. mutex_destroy(&swrm->mlock);
  1393. mutex_destroy(&swrm->reslock);
  1394. kfree(swrm);
  1395. return 0;
  1396. }
  1397. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1398. {
  1399. u32 val;
  1400. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1401. swrm->write(swrm->handle, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1402. val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
  1403. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1404. swrm->write(swrm->handle, SWRM_MCP_CFG_ADDR, val);
  1405. swrm->state = SWR_MSTR_PAUSE;
  1406. return 0;
  1407. }
  1408. #ifdef CONFIG_PM
  1409. static int swrm_runtime_resume(struct device *dev)
  1410. {
  1411. struct platform_device *pdev = to_platform_device(dev);
  1412. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1413. int ret = 0;
  1414. struct swr_master *mstr = &swrm->master;
  1415. struct swr_device *swr_dev;
  1416. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1417. __func__, swrm->state);
  1418. mutex_lock(&swrm->reslock);
  1419. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1420. (swrm->state == SWR_MSTR_DOWN)) {
  1421. if (swrm->state == SWR_MSTR_DOWN) {
  1422. if (swrm_clk_request(swrm, true))
  1423. goto exit;
  1424. }
  1425. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1426. ret = swr_device_up(swr_dev);
  1427. if (ret) {
  1428. dev_err(dev,
  1429. "%s: failed to wakeup swr dev %d\n",
  1430. __func__, swr_dev->dev_num);
  1431. swrm_clk_request(swrm, false);
  1432. goto exit;
  1433. }
  1434. }
  1435. swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
  1436. swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
  1437. swrm_master_init(swrm);
  1438. }
  1439. exit:
  1440. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1441. mutex_unlock(&swrm->reslock);
  1442. return ret;
  1443. }
  1444. static int swrm_runtime_suspend(struct device *dev)
  1445. {
  1446. struct platform_device *pdev = to_platform_device(dev);
  1447. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1448. int ret = 0;
  1449. struct swr_master *mstr = &swrm->master;
  1450. struct swr_device *swr_dev;
  1451. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1452. __func__, swrm->state);
  1453. mutex_lock(&swrm->reslock);
  1454. if ((swrm->state == SWR_MSTR_RESUME) ||
  1455. (swrm->state == SWR_MSTR_UP)) {
  1456. if (swrm_is_port_en(&swrm->master)) {
  1457. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1458. ret = -EBUSY;
  1459. goto exit;
  1460. }
  1461. swrm_clk_pause(swrm);
  1462. swrm->write(swrm->handle, SWRM_COMP_CFG_ADDR, 0x00);
  1463. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1464. ret = swr_device_down(swr_dev);
  1465. if (ret) {
  1466. dev_err(dev,
  1467. "%s: failed to shutdown swr dev %d\n",
  1468. __func__, swr_dev->dev_num);
  1469. goto exit;
  1470. }
  1471. }
  1472. swrm_clk_request(swrm, false);
  1473. }
  1474. exit:
  1475. mutex_unlock(&swrm->reslock);
  1476. return ret;
  1477. }
  1478. #endif /* CONFIG_PM */
  1479. static int swrm_device_down(struct device *dev)
  1480. {
  1481. struct platform_device *pdev = to_platform_device(dev);
  1482. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1483. int ret = 0;
  1484. struct swr_master *mstr = &swrm->master;
  1485. struct swr_device *swr_dev;
  1486. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1487. mutex_lock(&swrm->reslock);
  1488. if ((swrm->state == SWR_MSTR_RESUME) ||
  1489. (swrm->state == SWR_MSTR_UP)) {
  1490. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1491. ret = swr_device_down(swr_dev);
  1492. if (ret)
  1493. dev_err(dev,
  1494. "%s: failed to shutdown swr dev %d\n",
  1495. __func__, swr_dev->dev_num);
  1496. }
  1497. dev_dbg(dev, "%s: Shutting down SWRM\n", __func__);
  1498. pm_runtime_disable(dev);
  1499. pm_runtime_set_suspended(dev);
  1500. pm_runtime_enable(dev);
  1501. swrm_clk_request(swrm, false);
  1502. }
  1503. mutex_unlock(&swrm->reslock);
  1504. return ret;
  1505. }
  1506. /**
  1507. * swrm_wcd_notify - parent device can notify to soundwire master through
  1508. * this function
  1509. * @pdev: pointer to platform device structure
  1510. * @id: command id from parent to the soundwire master
  1511. * @data: data from parent device to soundwire master
  1512. */
  1513. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1514. {
  1515. struct swr_mstr_ctrl *swrm;
  1516. int ret = 0;
  1517. struct swr_master *mstr;
  1518. struct swr_device *swr_dev;
  1519. if (!pdev) {
  1520. pr_err("%s: pdev is NULL\n", __func__);
  1521. return -EINVAL;
  1522. }
  1523. swrm = platform_get_drvdata(pdev);
  1524. if (!swrm) {
  1525. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1526. return -EINVAL;
  1527. }
  1528. mstr = &swrm->master;
  1529. switch (id) {
  1530. case SWR_CH_MAP:
  1531. if (!data) {
  1532. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1533. ret = -EINVAL;
  1534. } else {
  1535. ret = swrm_set_ch_map(swrm, data);
  1536. }
  1537. break;
  1538. case SWR_DEVICE_DOWN:
  1539. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1540. mutex_lock(&swrm->mlock);
  1541. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1542. (swrm->state == SWR_MSTR_DOWN))
  1543. dev_dbg(swrm->dev, "%s: SWR master is already Down: %d\n",
  1544. __func__, swrm->state);
  1545. else
  1546. swrm_device_down(&pdev->dev);
  1547. mutex_unlock(&swrm->mlock);
  1548. break;
  1549. case SWR_DEVICE_UP:
  1550. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1551. mutex_lock(&swrm->mlock);
  1552. mutex_lock(&swrm->reslock);
  1553. if ((swrm->state == SWR_MSTR_RESUME) ||
  1554. (swrm->state == SWR_MSTR_UP)) {
  1555. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1556. __func__, swrm->state);
  1557. } else {
  1558. pm_runtime_mark_last_busy(&pdev->dev);
  1559. mutex_unlock(&swrm->reslock);
  1560. pm_runtime_get_sync(&pdev->dev);
  1561. mutex_lock(&swrm->reslock);
  1562. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1563. ret = swr_reset_device(swr_dev);
  1564. if (ret) {
  1565. dev_err(swrm->dev,
  1566. "%s: failed to reset swr device %d\n",
  1567. __func__, swr_dev->dev_num);
  1568. swrm_clk_request(swrm, false);
  1569. }
  1570. }
  1571. pm_runtime_mark_last_busy(&pdev->dev);
  1572. pm_runtime_put_autosuspend(&pdev->dev);
  1573. }
  1574. mutex_unlock(&swrm->reslock);
  1575. mutex_unlock(&swrm->mlock);
  1576. break;
  1577. case SWR_SET_NUM_RX_CH:
  1578. if (!data) {
  1579. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1580. ret = -EINVAL;
  1581. } else {
  1582. mutex_lock(&swrm->mlock);
  1583. swrm->num_rx_chs = *(int *)data;
  1584. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1585. list_for_each_entry(swr_dev, &mstr->devices,
  1586. dev_list) {
  1587. ret = swr_set_device_group(swr_dev,
  1588. SWR_BROADCAST);
  1589. if (ret)
  1590. dev_err(swrm->dev,
  1591. "%s: set num ch failed\n",
  1592. __func__);
  1593. }
  1594. } else {
  1595. list_for_each_entry(swr_dev, &mstr->devices,
  1596. dev_list) {
  1597. ret = swr_set_device_group(swr_dev,
  1598. SWR_GROUP_NONE);
  1599. if (ret)
  1600. dev_err(swrm->dev,
  1601. "%s: set num ch failed\n",
  1602. __func__);
  1603. }
  1604. }
  1605. mutex_unlock(&swrm->mlock);
  1606. }
  1607. break;
  1608. default:
  1609. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1610. __func__, id);
  1611. break;
  1612. }
  1613. return ret;
  1614. }
  1615. EXPORT_SYMBOL(swrm_wcd_notify);
  1616. #ifdef CONFIG_PM_SLEEP
  1617. static int swrm_suspend(struct device *dev)
  1618. {
  1619. int ret = -EBUSY;
  1620. struct platform_device *pdev = to_platform_device(dev);
  1621. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1622. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1623. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1624. ret = swrm_runtime_suspend(dev);
  1625. if (!ret) {
  1626. /*
  1627. * Synchronize runtime-pm and system-pm states:
  1628. * At this point, we are already suspended. If
  1629. * runtime-pm still thinks its active, then
  1630. * make sure its status is in sync with HW
  1631. * status. The three below calls let the
  1632. * runtime-pm know that we are suspended
  1633. * already without re-invoking the suspend
  1634. * callback
  1635. */
  1636. pm_runtime_disable(dev);
  1637. pm_runtime_set_suspended(dev);
  1638. pm_runtime_enable(dev);
  1639. }
  1640. }
  1641. if (ret == -EBUSY) {
  1642. /*
  1643. * There is a possibility that some audio stream is active
  1644. * during suspend. We dont want to return suspend failure in
  1645. * that case so that display and relevant components can still
  1646. * go to suspend.
  1647. * If there is some other error, then it should be passed-on
  1648. * to system level suspend
  1649. */
  1650. ret = 0;
  1651. }
  1652. return ret;
  1653. }
  1654. static int swrm_resume(struct device *dev)
  1655. {
  1656. int ret = 0;
  1657. struct platform_device *pdev = to_platform_device(dev);
  1658. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1659. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1660. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1661. ret = swrm_runtime_resume(dev);
  1662. if (!ret) {
  1663. pm_runtime_mark_last_busy(dev);
  1664. pm_request_autosuspend(dev);
  1665. }
  1666. }
  1667. return ret;
  1668. }
  1669. #endif /* CONFIG_PM_SLEEP */
  1670. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1671. SET_SYSTEM_SLEEP_PM_OPS(
  1672. swrm_suspend,
  1673. swrm_resume
  1674. )
  1675. SET_RUNTIME_PM_OPS(
  1676. swrm_runtime_suspend,
  1677. swrm_runtime_resume,
  1678. NULL
  1679. )
  1680. };
  1681. static const struct of_device_id swrm_dt_match[] = {
  1682. {
  1683. .compatible = "qcom,swr-wcd",
  1684. },
  1685. {}
  1686. };
  1687. static struct platform_driver swr_mstr_driver = {
  1688. .probe = swrm_probe,
  1689. .remove = swrm_remove,
  1690. .driver = {
  1691. .name = SWR_WCD_NAME,
  1692. .owner = THIS_MODULE,
  1693. .pm = &swrm_dev_pm_ops,
  1694. .of_match_table = swrm_dt_match,
  1695. },
  1696. };
  1697. static int __init swrm_init(void)
  1698. {
  1699. return platform_driver_register(&swr_mstr_driver);
  1700. }
  1701. module_init(swrm_init);
  1702. static void __exit swrm_exit(void)
  1703. {
  1704. platform_driver_unregister(&swr_mstr_driver);
  1705. }
  1706. module_exit(swrm_exit);
  1707. MODULE_LICENSE("GPL v2");
  1708. MODULE_DESCRIPTION("WCD SoundWire Controller");
  1709. MODULE_ALIAS("platform:swr-wcd");