wlan_firmware_service_v01.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  4. #define WLAN_FIRMWARE_SERVICE_V01_H
  5. #include <linux/soc/qcom/qmi.h>
  6. #define WLFW_SERVICE_ID_V01 0x45
  7. #define WLFW_SERVICE_VERS_V01 0x01
  8. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  10. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  11. #define QMI_WLFW_CAP_REQ_V01 0x0024
  12. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  13. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  14. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  15. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  16. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  17. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  18. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  19. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  20. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  21. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  22. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  23. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  24. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  25. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  26. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  27. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  28. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  29. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  30. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  31. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  32. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  33. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  34. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  35. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  36. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  37. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  38. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  39. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  40. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  41. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  42. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  43. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  44. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  45. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  46. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  47. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  48. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  49. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  50. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  51. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  52. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  53. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  54. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  55. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  56. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  57. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  58. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  59. #define QMI_WLFW_INI_RESP_V01 0x002F
  60. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  61. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  62. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  63. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  64. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  65. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  66. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  67. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  68. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  69. #define QMI_WLFW_INI_REQ_V01 0x002F
  70. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  71. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  72. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  73. #define QMI_WLFW_CAP_RESP_V01 0x0024
  74. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  75. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  76. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  77. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  78. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  79. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  80. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  81. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  82. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  83. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  84. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  85. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  86. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  87. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  88. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  89. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  90. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  91. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  92. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  93. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  94. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  95. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  96. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  97. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  98. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  99. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  100. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  101. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  102. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  103. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  104. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  105. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  106. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  107. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  108. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  109. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  110. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  111. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  112. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  113. #define QMI_WLFW_MAX_NUM_CE_V01 12
  114. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  115. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  116. #define QMI_WLFW_MAX_STR_LEN_V01 16
  117. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  118. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  119. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  120. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  121. enum wlfw_driver_mode_enum_v01 {
  122. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  123. QMI_WLFW_MISSION_V01 = 0,
  124. QMI_WLFW_FTM_V01 = 1,
  125. QMI_WLFW_EPPING_V01 = 2,
  126. QMI_WLFW_WALTEST_V01 = 3,
  127. QMI_WLFW_OFF_V01 = 4,
  128. QMI_WLFW_CCPM_V01 = 5,
  129. QMI_WLFW_QVIT_V01 = 6,
  130. QMI_WLFW_CALIBRATION_V01 = 7,
  131. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  132. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  133. };
  134. enum wlfw_cal_temp_id_enum_v01 {
  135. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  136. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  137. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  138. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  139. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  140. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  141. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  142. };
  143. enum wlfw_pipedir_enum_v01 {
  144. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  145. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  146. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  147. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  148. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  149. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  150. };
  151. enum wlfw_mem_type_enum_v01 {
  152. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  153. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  154. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  155. QMI_WLFW_MEM_BDF_V01 = 2,
  156. QMI_WLFW_MEM_M3_V01 = 3,
  157. QMI_WLFW_MEM_CAL_V01 = 4,
  158. QMI_WLFW_MEM_DPD_V01 = 5,
  159. QMI_WLFW_MEM_QDSS_V01 = 6,
  160. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  161. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  162. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  163. QMI_WLFW_AFC_MEM_V01 = 10,
  164. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  165. };
  166. enum wlfw_qdss_trace_mode_enum_v01 {
  167. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  168. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  169. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  170. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  171. };
  172. enum wlfw_wfc_media_quality_v01 {
  173. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  174. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  175. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  176. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  177. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  178. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  179. };
  180. enum wlfw_soc_wake_enum_v01 {
  181. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  182. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  183. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  184. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  185. };
  186. enum wlfw_host_build_type_v01 {
  187. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  188. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  189. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  190. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  191. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  192. };
  193. enum wlfw_qmi_param_value_v01 {
  194. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  195. QMI_PARAM_INVALID_V01 = 0,
  196. QMI_PARAM_ENABLE_V01 = 1,
  197. QMI_PARAM_DISABLE_V01 = 2,
  198. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  199. };
  200. enum wlfw_rd_card_chain_cap_v01 {
  201. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  202. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  203. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  204. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  205. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  206. };
  207. enum wlfw_pcie_gen_speed_v01 {
  208. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  209. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  210. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  211. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  212. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  213. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  214. };
  215. enum wlfw_power_save_mode_v01 {
  216. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  217. WLFW_POWER_SAVE_ENTER_V01 = 0,
  218. WLFW_POWER_SAVE_EXIT_V01 = 1,
  219. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  220. };
  221. enum wlfw_m3_segment_type_v01 {
  222. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  223. QMI_M3_SEGMENT_INVALID_V01 = 0,
  224. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  225. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  226. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  227. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  228. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  229. QMI_M3_SEGMENT_MAX_V01 = 6,
  230. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  231. };
  232. enum cnss_feature_v01 {
  233. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  234. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  235. CNSS_DRV_SUPPORT_V01 = 1,
  236. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  237. CNSS_MAX_FEATURE_V01 = 64,
  238. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  239. };
  240. enum wlfw_bdf_dnld_method_v01 {
  241. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  242. WLFW_DIRECT_BDF_COPY_V01 = 0,
  243. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  244. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  245. };
  246. enum wlfw_gpio_info_type_v01 {
  247. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  248. WLAN_EN_GPIO_V01 = 0,
  249. BT_EN_GPIO_V01 = 1,
  250. HOST_SOL_GPIO_V01 = 2,
  251. TARGET_SOL_GPIO_V01 = 3,
  252. GPIO_TYPE_MAX_V01 = 4,
  253. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  254. };
  255. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  256. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  257. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  258. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  259. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  260. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  261. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  262. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  263. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  264. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  265. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  266. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  267. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  268. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  269. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  270. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  271. u32 pipe_num;
  272. enum wlfw_pipedir_enum_v01 pipe_dir;
  273. u32 nentries;
  274. u32 nbytes_max;
  275. u32 flags;
  276. };
  277. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  278. u32 service_id;
  279. enum wlfw_pipedir_enum_v01 pipe_dir;
  280. u32 pipe_num;
  281. };
  282. struct wlfw_shadow_reg_cfg_s_v01 {
  283. u16 id;
  284. u16 offset;
  285. };
  286. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  287. u32 addr;
  288. };
  289. struct wlfw_rri_over_ddr_cfg_s_v01 {
  290. u32 base_addr_low;
  291. u32 base_addr_high;
  292. };
  293. struct wlfw_msi_cfg_s_v01 {
  294. u16 ce_id;
  295. u16 msi_vector;
  296. };
  297. struct wlfw_memory_region_info_s_v01 {
  298. u64 region_addr;
  299. u32 size;
  300. u8 secure_flag;
  301. };
  302. struct wlfw_mem_cfg_s_v01 {
  303. u64 offset;
  304. u32 size;
  305. u8 secure_flag;
  306. };
  307. struct wlfw_mem_seg_s_v01 {
  308. u32 size;
  309. enum wlfw_mem_type_enum_v01 type;
  310. u32 mem_cfg_len;
  311. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  312. };
  313. struct wlfw_mem_seg_resp_s_v01 {
  314. u64 addr;
  315. u32 size;
  316. enum wlfw_mem_type_enum_v01 type;
  317. u8 restore;
  318. };
  319. struct wlfw_rf_chip_info_s_v01 {
  320. u32 chip_id;
  321. u32 chip_family;
  322. };
  323. struct wlfw_rf_board_info_s_v01 {
  324. u32 board_id;
  325. };
  326. struct wlfw_soc_info_s_v01 {
  327. u32 soc_id;
  328. };
  329. struct wlfw_fw_version_info_s_v01 {
  330. u32 fw_version;
  331. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  332. };
  333. struct wlfw_host_ddr_range_s_v01 {
  334. u64 start;
  335. u64 size;
  336. };
  337. struct wlfw_m3_segment_info_s_v01 {
  338. enum wlfw_m3_segment_type_v01 type;
  339. u64 addr;
  340. u64 size;
  341. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  342. };
  343. struct wlfw_dev_mem_info_s_v01 {
  344. u64 start;
  345. u64 size;
  346. };
  347. struct wlfw_host_mlo_chip_info_s_v01 {
  348. u8 chip_id;
  349. u8 num_local_links;
  350. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  351. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  352. };
  353. struct wlfw_ind_register_req_msg_v01 {
  354. u8 fw_ready_enable_valid;
  355. u8 fw_ready_enable;
  356. u8 initiate_cal_download_enable_valid;
  357. u8 initiate_cal_download_enable;
  358. u8 initiate_cal_update_enable_valid;
  359. u8 initiate_cal_update_enable;
  360. u8 msa_ready_enable_valid;
  361. u8 msa_ready_enable;
  362. u8 pin_connect_result_enable_valid;
  363. u8 pin_connect_result_enable;
  364. u8 client_id_valid;
  365. u32 client_id;
  366. u8 request_mem_enable_valid;
  367. u8 request_mem_enable;
  368. u8 fw_mem_ready_enable_valid;
  369. u8 fw_mem_ready_enable;
  370. u8 fw_init_done_enable_valid;
  371. u8 fw_init_done_enable;
  372. u8 rejuvenate_enable_valid;
  373. u32 rejuvenate_enable;
  374. u8 xo_cal_enable_valid;
  375. u8 xo_cal_enable;
  376. u8 cal_done_enable_valid;
  377. u8 cal_done_enable;
  378. u8 qdss_trace_req_mem_enable_valid;
  379. u8 qdss_trace_req_mem_enable;
  380. u8 qdss_trace_save_enable_valid;
  381. u8 qdss_trace_save_enable;
  382. u8 qdss_trace_free_enable_valid;
  383. u8 qdss_trace_free_enable;
  384. u8 respond_get_info_enable_valid;
  385. u8 respond_get_info_enable;
  386. u8 m3_dump_upload_req_enable_valid;
  387. u8 m3_dump_upload_req_enable;
  388. u8 wfc_call_twt_config_enable_valid;
  389. u8 wfc_call_twt_config_enable;
  390. u8 qdss_mem_ready_enable_valid;
  391. u8 qdss_mem_ready_enable;
  392. u8 m3_dump_upload_segments_req_enable_valid;
  393. u8 m3_dump_upload_segments_req_enable;
  394. };
  395. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  396. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  397. struct wlfw_ind_register_resp_msg_v01 {
  398. struct qmi_response_type_v01 resp;
  399. u8 fw_status_valid;
  400. u64 fw_status;
  401. };
  402. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  403. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  404. struct wlfw_fw_ready_ind_msg_v01 {
  405. char placeholder;
  406. };
  407. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  408. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  409. struct wlfw_msa_ready_ind_msg_v01 {
  410. u8 hang_data_addr_offset_valid;
  411. u32 hang_data_addr_offset;
  412. u8 hang_data_length_valid;
  413. u16 hang_data_length;
  414. };
  415. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  416. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  417. struct wlfw_pin_connect_result_ind_msg_v01 {
  418. u8 pwr_pin_result_valid;
  419. u32 pwr_pin_result;
  420. u8 phy_io_pin_result_valid;
  421. u32 phy_io_pin_result;
  422. u8 rf_pin_result_valid;
  423. u32 rf_pin_result;
  424. };
  425. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  426. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  427. struct wlfw_wlan_mode_req_msg_v01 {
  428. enum wlfw_driver_mode_enum_v01 mode;
  429. u8 hw_debug_valid;
  430. u8 hw_debug;
  431. };
  432. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 11
  433. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  434. struct wlfw_wlan_mode_resp_msg_v01 {
  435. struct qmi_response_type_v01 resp;
  436. };
  437. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  438. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  439. struct wlfw_wlan_cfg_req_msg_v01 {
  440. u8 host_version_valid;
  441. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  442. u8 tgt_cfg_valid;
  443. u32 tgt_cfg_len;
  444. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  445. u8 svc_cfg_valid;
  446. u32 svc_cfg_len;
  447. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  448. u8 shadow_reg_valid;
  449. u32 shadow_reg_len;
  450. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  451. u8 shadow_reg_v2_valid;
  452. u32 shadow_reg_v2_len;
  453. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  454. u8 rri_over_ddr_cfg_valid;
  455. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  456. u8 msi_cfg_valid;
  457. u32 msi_cfg_len;
  458. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  459. };
  460. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 866
  461. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  462. struct wlfw_wlan_cfg_resp_msg_v01 {
  463. struct qmi_response_type_v01 resp;
  464. };
  465. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  466. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  467. struct wlfw_cap_req_msg_v01 {
  468. char placeholder;
  469. };
  470. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  471. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  472. struct wlfw_cap_resp_msg_v01 {
  473. struct qmi_response_type_v01 resp;
  474. u8 chip_info_valid;
  475. struct wlfw_rf_chip_info_s_v01 chip_info;
  476. u8 board_info_valid;
  477. struct wlfw_rf_board_info_s_v01 board_info;
  478. u8 soc_info_valid;
  479. struct wlfw_soc_info_s_v01 soc_info;
  480. u8 fw_version_info_valid;
  481. struct wlfw_fw_version_info_s_v01 fw_version_info;
  482. u8 fw_build_id_valid;
  483. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  484. u8 num_macs_valid;
  485. u8 num_macs;
  486. u8 voltage_mv_valid;
  487. u32 voltage_mv;
  488. u8 time_freq_hz_valid;
  489. u32 time_freq_hz;
  490. u8 otp_version_valid;
  491. u32 otp_version;
  492. u8 eeprom_caldata_read_timeout_valid;
  493. u32 eeprom_caldata_read_timeout;
  494. u8 fw_caps_valid;
  495. u64 fw_caps;
  496. u8 rd_card_chain_cap_valid;
  497. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  498. u8 dev_mem_info_valid;
  499. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  500. u8 foundry_name_valid;
  501. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  502. u8 hang_data_addr_offset_valid;
  503. u32 hang_data_addr_offset;
  504. u8 hang_data_length_valid;
  505. u16 hang_data_length;
  506. u8 bdf_dnld_method_valid;
  507. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  508. u8 hwid_bitmap_valid;
  509. u8 hwid_bitmap;
  510. };
  511. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 362
  512. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  513. struct wlfw_bdf_download_req_msg_v01 {
  514. u8 valid;
  515. u8 file_id_valid;
  516. enum wlfw_cal_temp_id_enum_v01 file_id;
  517. u8 total_size_valid;
  518. u32 total_size;
  519. u8 seg_id_valid;
  520. u32 seg_id;
  521. u8 data_valid;
  522. u32 data_len;
  523. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  524. u8 end_valid;
  525. u8 end;
  526. u8 bdf_type_valid;
  527. u8 bdf_type;
  528. };
  529. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  530. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  531. struct wlfw_bdf_download_resp_msg_v01 {
  532. struct qmi_response_type_v01 resp;
  533. u8 host_bdf_data_valid;
  534. u64 host_bdf_data;
  535. };
  536. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  537. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  538. struct wlfw_cal_report_req_msg_v01 {
  539. u32 meta_data_len;
  540. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  541. u8 xo_cal_data_valid;
  542. u8 xo_cal_data;
  543. u8 cal_remove_supported_valid;
  544. u8 cal_remove_supported;
  545. u8 cal_file_download_size_valid;
  546. u64 cal_file_download_size;
  547. };
  548. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  549. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  550. struct wlfw_cal_report_resp_msg_v01 {
  551. struct qmi_response_type_v01 resp;
  552. };
  553. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  554. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  555. struct wlfw_initiate_cal_download_ind_msg_v01 {
  556. enum wlfw_cal_temp_id_enum_v01 cal_id;
  557. u8 total_size_valid;
  558. u32 total_size;
  559. u8 cal_data_location_valid;
  560. u32 cal_data_location;
  561. };
  562. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  563. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  564. struct wlfw_cal_download_req_msg_v01 {
  565. u8 valid;
  566. u8 file_id_valid;
  567. enum wlfw_cal_temp_id_enum_v01 file_id;
  568. u8 total_size_valid;
  569. u32 total_size;
  570. u8 seg_id_valid;
  571. u32 seg_id;
  572. u8 data_valid;
  573. u32 data_len;
  574. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  575. u8 end_valid;
  576. u8 end;
  577. u8 cal_data_location_valid;
  578. u32 cal_data_location;
  579. };
  580. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  581. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  582. struct wlfw_cal_download_resp_msg_v01 {
  583. struct qmi_response_type_v01 resp;
  584. };
  585. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  586. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  587. struct wlfw_initiate_cal_update_ind_msg_v01 {
  588. enum wlfw_cal_temp_id_enum_v01 cal_id;
  589. u32 total_size;
  590. u8 cal_data_location_valid;
  591. u32 cal_data_location;
  592. };
  593. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  594. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  595. struct wlfw_cal_update_req_msg_v01 {
  596. enum wlfw_cal_temp_id_enum_v01 cal_id;
  597. u32 seg_id;
  598. };
  599. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  600. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  601. struct wlfw_cal_update_resp_msg_v01 {
  602. struct qmi_response_type_v01 resp;
  603. u8 file_id_valid;
  604. enum wlfw_cal_temp_id_enum_v01 file_id;
  605. u8 total_size_valid;
  606. u32 total_size;
  607. u8 seg_id_valid;
  608. u32 seg_id;
  609. u8 data_valid;
  610. u32 data_len;
  611. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  612. u8 end_valid;
  613. u8 end;
  614. u8 cal_data_location_valid;
  615. u32 cal_data_location;
  616. };
  617. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  618. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  619. struct wlfw_msa_info_req_msg_v01 {
  620. u64 msa_addr;
  621. u32 size;
  622. };
  623. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  624. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  625. struct wlfw_msa_info_resp_msg_v01 {
  626. struct qmi_response_type_v01 resp;
  627. u32 mem_region_info_len;
  628. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  629. };
  630. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  631. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  632. struct wlfw_msa_ready_req_msg_v01 {
  633. char placeholder;
  634. };
  635. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  636. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  637. struct wlfw_msa_ready_resp_msg_v01 {
  638. struct qmi_response_type_v01 resp;
  639. };
  640. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  641. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  642. struct wlfw_ini_req_msg_v01 {
  643. u8 enablefwlog_valid;
  644. u8 enablefwlog;
  645. };
  646. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  647. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  648. struct wlfw_ini_resp_msg_v01 {
  649. struct qmi_response_type_v01 resp;
  650. };
  651. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  652. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  653. struct wlfw_athdiag_read_req_msg_v01 {
  654. u32 offset;
  655. u32 mem_type;
  656. u32 data_len;
  657. };
  658. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  659. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  660. struct wlfw_athdiag_read_resp_msg_v01 {
  661. struct qmi_response_type_v01 resp;
  662. u8 data_valid;
  663. u32 data_len;
  664. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  665. };
  666. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  667. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  668. struct wlfw_athdiag_write_req_msg_v01 {
  669. u32 offset;
  670. u32 mem_type;
  671. u32 data_len;
  672. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  673. };
  674. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  675. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  676. struct wlfw_athdiag_write_resp_msg_v01 {
  677. struct qmi_response_type_v01 resp;
  678. };
  679. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  680. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  681. struct wlfw_vbatt_req_msg_v01 {
  682. u64 voltage_uv;
  683. };
  684. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  685. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  686. struct wlfw_vbatt_resp_msg_v01 {
  687. struct qmi_response_type_v01 resp;
  688. };
  689. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  690. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  691. struct wlfw_mac_addr_req_msg_v01 {
  692. u8 mac_addr_valid;
  693. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  694. };
  695. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  696. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  697. struct wlfw_mac_addr_resp_msg_v01 {
  698. struct qmi_response_type_v01 resp;
  699. };
  700. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  701. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  702. struct wlfw_host_cap_req_msg_v01 {
  703. u8 num_clients_valid;
  704. u32 num_clients;
  705. u8 wake_msi_valid;
  706. u32 wake_msi;
  707. u8 gpios_valid;
  708. u32 gpios_len;
  709. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  710. u8 nm_modem_valid;
  711. u8 nm_modem;
  712. u8 bdf_support_valid;
  713. u8 bdf_support;
  714. u8 bdf_cache_support_valid;
  715. u8 bdf_cache_support;
  716. u8 m3_support_valid;
  717. u8 m3_support;
  718. u8 m3_cache_support_valid;
  719. u8 m3_cache_support;
  720. u8 cal_filesys_support_valid;
  721. u8 cal_filesys_support;
  722. u8 cal_cache_support_valid;
  723. u8 cal_cache_support;
  724. u8 cal_done_valid;
  725. u8 cal_done;
  726. u8 mem_bucket_valid;
  727. u32 mem_bucket;
  728. u8 mem_cfg_mode_valid;
  729. u8 mem_cfg_mode;
  730. u8 cal_duration_valid;
  731. u16 cal_duration;
  732. u8 platform_name_valid;
  733. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  734. u8 ddr_range_valid;
  735. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  736. u8 host_build_type_valid;
  737. enum wlfw_host_build_type_v01 host_build_type;
  738. u8 mlo_capable_valid;
  739. u8 mlo_capable;
  740. u8 mlo_chip_id_valid;
  741. u16 mlo_chip_id;
  742. u8 mlo_group_id_valid;
  743. u8 mlo_group_id;
  744. u8 max_mlo_peer_valid;
  745. u16 max_mlo_peer;
  746. u8 mlo_num_chips_valid;
  747. u8 mlo_num_chips;
  748. u8 mlo_chip_info_valid;
  749. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  750. u8 feature_list_valid;
  751. u64 feature_list;
  752. u8 num_wlan_clients_valid;
  753. u16 num_wlan_clients;
  754. u8 num_wlan_vaps_valid;
  755. u8 num_wlan_vaps;
  756. u8 wake_msi_addr_valid;
  757. u32 wake_msi_addr;
  758. u8 wlan_enable_delay_valid;
  759. u32 wlan_enable_delay;
  760. u8 ddr_type_valid;
  761. u32 ddr_type;
  762. u8 gpio_info_valid;
  763. u32 gpio_info_len;
  764. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  765. };
  766. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 487
  767. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  768. struct wlfw_host_cap_resp_msg_v01 {
  769. struct qmi_response_type_v01 resp;
  770. };
  771. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  772. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  773. struct wlfw_request_mem_ind_msg_v01 {
  774. u32 mem_seg_len;
  775. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  776. };
  777. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  778. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  779. struct wlfw_respond_mem_req_msg_v01 {
  780. u32 mem_seg_len;
  781. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  782. };
  783. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  784. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  785. struct wlfw_respond_mem_resp_msg_v01 {
  786. struct qmi_response_type_v01 resp;
  787. };
  788. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 7
  789. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  790. struct wlfw_fw_mem_ready_ind_msg_v01 {
  791. char placeholder;
  792. };
  793. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  794. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  795. struct wlfw_fw_init_done_ind_msg_v01 {
  796. u8 hang_data_addr_offset_valid;
  797. u32 hang_data_addr_offset;
  798. u8 hang_data_length_valid;
  799. u16 hang_data_length;
  800. };
  801. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  802. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  803. struct wlfw_rejuvenate_ind_msg_v01 {
  804. u8 cause_for_rejuvenation_valid;
  805. u8 cause_for_rejuvenation;
  806. u8 requesting_sub_system_valid;
  807. u8 requesting_sub_system;
  808. u8 line_number_valid;
  809. u16 line_number;
  810. u8 function_name_valid;
  811. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  812. };
  813. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  814. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  815. struct wlfw_rejuvenate_ack_req_msg_v01 {
  816. char placeholder;
  817. };
  818. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  819. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  820. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  821. struct qmi_response_type_v01 resp;
  822. };
  823. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  824. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  825. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  826. u8 mask_valid;
  827. u64 mask;
  828. };
  829. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  830. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  831. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  832. struct qmi_response_type_v01 resp;
  833. u8 prev_mask_valid;
  834. u64 prev_mask;
  835. u8 curr_mask_valid;
  836. u64 curr_mask;
  837. };
  838. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  839. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  840. struct wlfw_m3_info_req_msg_v01 {
  841. u64 addr;
  842. u32 size;
  843. };
  844. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  845. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  846. struct wlfw_m3_info_resp_msg_v01 {
  847. struct qmi_response_type_v01 resp;
  848. };
  849. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  850. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  851. struct wlfw_xo_cal_ind_msg_v01 {
  852. u8 xo_cal_data;
  853. };
  854. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  855. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  856. struct wlfw_cal_done_ind_msg_v01 {
  857. u8 cal_file_upload_size_valid;
  858. u64 cal_file_upload_size;
  859. };
  860. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  861. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  862. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  863. u32 mem_seg_len;
  864. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  865. };
  866. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  867. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  868. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  869. u32 mem_seg_len;
  870. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  871. };
  872. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 888
  873. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  874. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  875. struct qmi_response_type_v01 resp;
  876. };
  877. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  878. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  879. struct wlfw_qdss_trace_save_ind_msg_v01 {
  880. u32 source;
  881. u32 total_size;
  882. u8 mem_seg_valid;
  883. u32 mem_seg_len;
  884. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  885. u8 file_name_valid;
  886. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  887. };
  888. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  889. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  890. struct wlfw_qdss_trace_data_req_msg_v01 {
  891. u32 seg_id;
  892. };
  893. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  894. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  895. struct wlfw_qdss_trace_data_resp_msg_v01 {
  896. struct qmi_response_type_v01 resp;
  897. u8 total_size_valid;
  898. u32 total_size;
  899. u8 seg_id_valid;
  900. u32 seg_id;
  901. u8 data_valid;
  902. u32 data_len;
  903. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  904. u8 end_valid;
  905. u8 end;
  906. };
  907. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  908. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  909. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  910. u8 total_size_valid;
  911. u32 total_size;
  912. u8 seg_id_valid;
  913. u32 seg_id;
  914. u8 data_valid;
  915. u32 data_len;
  916. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  917. u8 end_valid;
  918. u8 end;
  919. };
  920. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  921. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  922. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  923. struct qmi_response_type_v01 resp;
  924. };
  925. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  926. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  927. struct wlfw_qdss_trace_mode_req_msg_v01 {
  928. u8 mode_valid;
  929. enum wlfw_qdss_trace_mode_enum_v01 mode;
  930. u8 option_valid;
  931. u64 option;
  932. u8 hw_trc_disable_override_valid;
  933. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  934. };
  935. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  936. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  937. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  938. struct qmi_response_type_v01 resp;
  939. };
  940. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  941. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  942. struct wlfw_qdss_trace_free_ind_msg_v01 {
  943. u8 mem_seg_valid;
  944. u32 mem_seg_len;
  945. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  946. };
  947. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  948. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  949. struct wlfw_shutdown_req_msg_v01 {
  950. u8 shutdown_valid;
  951. u8 shutdown;
  952. };
  953. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  954. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  955. struct wlfw_shutdown_resp_msg_v01 {
  956. struct qmi_response_type_v01 resp;
  957. };
  958. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  959. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  960. struct wlfw_antenna_switch_req_msg_v01 {
  961. char placeholder;
  962. };
  963. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  964. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  965. struct wlfw_antenna_switch_resp_msg_v01 {
  966. struct qmi_response_type_v01 resp;
  967. u8 antenna_valid;
  968. u64 antenna;
  969. };
  970. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  971. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  972. struct wlfw_antenna_grant_req_msg_v01 {
  973. u8 grant_valid;
  974. u64 grant;
  975. };
  976. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  977. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  978. struct wlfw_antenna_grant_resp_msg_v01 {
  979. struct qmi_response_type_v01 resp;
  980. };
  981. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  982. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  983. struct wlfw_wfc_call_status_req_msg_v01 {
  984. u32 wfc_call_status_len;
  985. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  986. u8 wfc_call_active_valid;
  987. u8 wfc_call_active;
  988. u8 all_wfc_calls_held_valid;
  989. u8 all_wfc_calls_held;
  990. u8 is_wfc_emergency_valid;
  991. u8 is_wfc_emergency;
  992. u8 twt_ims_start_valid;
  993. u64 twt_ims_start;
  994. u8 twt_ims_int_valid;
  995. u16 twt_ims_int;
  996. u8 media_quality_valid;
  997. enum wlfw_wfc_media_quality_v01 media_quality;
  998. };
  999. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1000. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1001. struct wlfw_wfc_call_status_resp_msg_v01 {
  1002. struct qmi_response_type_v01 resp;
  1003. };
  1004. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1005. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1006. struct wlfw_get_info_req_msg_v01 {
  1007. u8 type;
  1008. u32 data_len;
  1009. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1010. };
  1011. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1012. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1013. struct wlfw_get_info_resp_msg_v01 {
  1014. struct qmi_response_type_v01 resp;
  1015. };
  1016. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1017. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1018. struct wlfw_respond_get_info_ind_msg_v01 {
  1019. u32 data_len;
  1020. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1021. u8 type_valid;
  1022. u8 type;
  1023. u8 is_last_valid;
  1024. u8 is_last;
  1025. u8 seq_no_valid;
  1026. u32 seq_no;
  1027. };
  1028. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1029. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1030. struct wlfw_device_info_req_msg_v01 {
  1031. char placeholder;
  1032. };
  1033. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1034. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1035. struct wlfw_device_info_resp_msg_v01 {
  1036. struct qmi_response_type_v01 resp;
  1037. u8 bar_addr_valid;
  1038. u64 bar_addr;
  1039. u8 bar_size_valid;
  1040. u32 bar_size;
  1041. u8 mhi_state_info_addr_valid;
  1042. u64 mhi_state_info_addr;
  1043. u8 mhi_state_info_size_valid;
  1044. u32 mhi_state_info_size;
  1045. };
  1046. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1047. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1048. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1049. u32 pdev_id;
  1050. u64 addr;
  1051. u64 size;
  1052. };
  1053. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1054. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1055. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1056. u32 pdev_id;
  1057. u32 status;
  1058. };
  1059. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1060. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1061. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1062. struct qmi_response_type_v01 resp;
  1063. };
  1064. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1065. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1066. struct wlfw_soc_wake_req_msg_v01 {
  1067. u8 wake_valid;
  1068. enum wlfw_soc_wake_enum_v01 wake;
  1069. };
  1070. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1071. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1072. struct wlfw_soc_wake_resp_msg_v01 {
  1073. struct qmi_response_type_v01 resp;
  1074. };
  1075. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1076. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1077. struct wlfw_power_save_req_msg_v01 {
  1078. u8 power_save_mode_valid;
  1079. enum wlfw_power_save_mode_v01 power_save_mode;
  1080. };
  1081. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1082. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1083. struct wlfw_power_save_resp_msg_v01 {
  1084. struct qmi_response_type_v01 resp;
  1085. };
  1086. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1087. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1088. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1089. u8 twt_sta_start_valid;
  1090. u64 twt_sta_start;
  1091. u8 twt_sta_int_valid;
  1092. u16 twt_sta_int;
  1093. u8 twt_sta_upo_valid;
  1094. u16 twt_sta_upo;
  1095. u8 twt_sta_sp_valid;
  1096. u16 twt_sta_sp;
  1097. u8 twt_sta_dl_valid;
  1098. u16 twt_sta_dl;
  1099. u8 twt_sta_config_changed_valid;
  1100. u8 twt_sta_config_changed;
  1101. };
  1102. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1103. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1104. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1105. char placeholder;
  1106. };
  1107. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1108. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1109. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1110. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1111. };
  1112. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1113. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1114. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1115. struct qmi_response_type_v01 resp;
  1116. };
  1117. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1118. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1119. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1120. u32 pdev_id;
  1121. u32 no_of_valid_segments;
  1122. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1123. };
  1124. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1125. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1126. struct wlfw_subsys_restart_level_req_msg_v01 {
  1127. u8 restart_level_type_valid;
  1128. u8 restart_level_type;
  1129. };
  1130. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1131. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1132. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1133. struct qmi_response_type_v01 resp;
  1134. };
  1135. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1136. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1137. #endif