sde_encoder.c 169 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  208. return;
  209. /*
  210. * clone mode is the only scenario where we want to enable software override
  211. * of fal10 veto.
  212. */
  213. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  214. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  215. if (clone_mode && veto) {
  216. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  217. sde_enc->fal10_veto_override = true;
  218. } else if (sde_enc->fal10_veto_override && !veto) {
  219. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  220. sde_enc->fal10_veto_override = false;
  221. }
  222. }
  223. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  224. {
  225. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  226. struct msm_drm_private *priv;
  227. struct sde_kms *sde_kms;
  228. struct device *cpu_dev;
  229. struct cpumask *cpu_mask = NULL;
  230. int cpu = 0;
  231. u32 cpu_dma_latency;
  232. priv = drm_enc->dev->dev_private;
  233. sde_kms = to_sde_kms(priv->kms);
  234. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  235. return;
  236. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  237. cpumask_clear(&sde_enc->valid_cpu_mask);
  238. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  239. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  240. if (!cpu_mask &&
  241. sde_encoder_check_curr_mode(drm_enc,
  242. MSM_DISPLAY_CMD_MODE))
  243. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  244. if (!cpu_mask)
  245. return;
  246. for_each_cpu(cpu, cpu_mask) {
  247. cpu_dev = get_cpu_device(cpu);
  248. if (!cpu_dev) {
  249. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  250. cpu);
  251. return;
  252. }
  253. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  254. dev_pm_qos_add_request(cpu_dev,
  255. &sde_enc->pm_qos_cpu_req[cpu],
  256. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  257. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  258. }
  259. }
  260. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  261. {
  262. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  263. struct device *cpu_dev;
  264. int cpu = 0;
  265. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  266. cpu_dev = get_cpu_device(cpu);
  267. if (!cpu_dev) {
  268. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  269. cpu);
  270. continue;
  271. }
  272. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  274. }
  275. cpumask_clear(&sde_enc->valid_cpu_mask);
  276. }
  277. static bool _sde_encoder_is_autorefresh_enabled(
  278. struct sde_encoder_virt *sde_enc)
  279. {
  280. struct drm_connector *drm_conn;
  281. if (!sde_enc->cur_master ||
  282. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  283. return false;
  284. drm_conn = sde_enc->cur_master->connector;
  285. if (!drm_conn || !drm_conn->state)
  286. return false;
  287. return sde_connector_get_property(drm_conn->state,
  288. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  289. }
  290. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  291. struct sde_hw_qdss *hw_qdss,
  292. struct sde_encoder_phys *phys, bool enable)
  293. {
  294. if (sde_enc->qdss_status == enable)
  295. return;
  296. sde_enc->qdss_status = enable;
  297. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  298. sde_enc->qdss_status);
  299. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  300. }
  301. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  302. s64 timeout_ms, struct sde_encoder_wait_info *info)
  303. {
  304. int rc = 0;
  305. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  306. ktime_t cur_ktime;
  307. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  308. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  309. do {
  310. rc = wait_event_timeout(*(info->wq),
  311. atomic_read(info->atomic_cnt) == info->count_check,
  312. wait_time_jiffies);
  313. cur_ktime = ktime_get();
  314. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  315. timeout_ms, atomic_read(info->atomic_cnt),
  316. info->count_check);
  317. /* Make an early exit if the condition is already satisfied */
  318. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  319. (info->count_check < curr_atomic_cnt)) {
  320. rc = true;
  321. break;
  322. }
  323. /* If we timed out, counter is valid and time is less, wait again */
  324. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  325. (rc == 0) &&
  326. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  327. return rc;
  328. }
  329. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  330. {
  331. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  332. return sde_enc &&
  333. (sde_enc->disp_info.display_type ==
  334. SDE_CONNECTOR_PRIMARY);
  335. }
  336. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  337. {
  338. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  339. return sde_enc &&
  340. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  341. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  342. }
  343. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  344. {
  345. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  346. return sde_enc &&
  347. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  348. }
  349. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  350. {
  351. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  352. return sde_enc && sde_enc->cur_master &&
  353. sde_enc->cur_master->cont_splash_enabled;
  354. }
  355. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  356. enum sde_intr_idx intr_idx)
  357. {
  358. SDE_EVT32(DRMID(phys_enc->parent),
  359. phys_enc->intf_idx - INTF_0,
  360. phys_enc->hw_pp->idx - PINGPONG_0,
  361. intr_idx);
  362. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  363. if (phys_enc->parent_ops.handle_frame_done)
  364. phys_enc->parent_ops.handle_frame_done(
  365. phys_enc->parent, phys_enc,
  366. SDE_ENCODER_FRAME_EVENT_ERROR);
  367. }
  368. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  369. enum sde_intr_idx intr_idx,
  370. struct sde_encoder_wait_info *wait_info)
  371. {
  372. struct sde_encoder_irq *irq;
  373. u32 irq_status;
  374. int ret, i;
  375. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  376. SDE_ERROR("invalid params\n");
  377. return -EINVAL;
  378. }
  379. irq = &phys_enc->irq[intr_idx];
  380. /* note: do master / slave checking outside */
  381. /* return EWOULDBLOCK since we know the wait isn't necessary */
  382. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  383. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  386. return -EWOULDBLOCK;
  387. }
  388. if (irq->irq_idx < 0) {
  389. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  390. irq->name, irq->hw_idx);
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx);
  393. return 0;
  394. }
  395. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  396. atomic_read(wait_info->atomic_cnt));
  397. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  398. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  399. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  400. /*
  401. * Some module X may disable interrupt for longer duration
  402. * and it may trigger all interrupts including timer interrupt
  403. * when module X again enable the interrupt.
  404. * That may cause interrupt wait timeout API in this API.
  405. * It is handled by split the wait timer in two halves.
  406. */
  407. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  408. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  409. irq->hw_idx,
  410. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  411. wait_info);
  412. if (ret)
  413. break;
  414. }
  415. if (ret <= 0) {
  416. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  417. irq->irq_idx, true);
  418. if (irq_status) {
  419. unsigned long flags;
  420. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  421. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  423. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  424. local_irq_save(flags);
  425. irq->cb.func(phys_enc, irq->irq_idx);
  426. local_irq_restore(flags);
  427. ret = 0;
  428. } else {
  429. ret = -ETIMEDOUT;
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  431. irq->hw_idx, irq->irq_idx,
  432. phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), irq_status,
  434. SDE_EVTLOG_ERROR);
  435. }
  436. } else {
  437. ret = 0;
  438. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  439. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  440. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  441. }
  442. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  443. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  444. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  445. return ret;
  446. }
  447. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  448. enum sde_intr_idx intr_idx)
  449. {
  450. struct sde_encoder_irq *irq;
  451. int ret = 0;
  452. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  453. SDE_ERROR("invalid params\n");
  454. return -EINVAL;
  455. }
  456. irq = &phys_enc->irq[intr_idx];
  457. if (irq->irq_idx >= 0) {
  458. SDE_DEBUG_PHYS(phys_enc,
  459. "skipping already registered irq %s type %d\n",
  460. irq->name, irq->intr_type);
  461. return 0;
  462. }
  463. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  464. irq->intr_type, irq->hw_idx);
  465. if (irq->irq_idx < 0) {
  466. SDE_ERROR_PHYS(phys_enc,
  467. "failed to lookup IRQ index for %s type:%d\n",
  468. irq->name, irq->intr_type);
  469. return -EINVAL;
  470. }
  471. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  472. &irq->cb);
  473. if (ret) {
  474. SDE_ERROR_PHYS(phys_enc,
  475. "failed to register IRQ callback for %s\n",
  476. irq->name);
  477. irq->irq_idx = -EINVAL;
  478. return ret;
  479. }
  480. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  481. if (ret) {
  482. SDE_ERROR_PHYS(phys_enc,
  483. "enable IRQ for intr:%s failed, irq_idx %d\n",
  484. irq->name, irq->irq_idx);
  485. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  486. irq->irq_idx, &irq->cb);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  488. irq->irq_idx, SDE_EVTLOG_ERROR);
  489. irq->irq_idx = -EINVAL;
  490. return ret;
  491. }
  492. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  493. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  494. irq->name, irq->irq_idx);
  495. return ret;
  496. }
  497. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  498. enum sde_intr_idx intr_idx)
  499. {
  500. struct sde_encoder_irq *irq;
  501. int ret;
  502. if (!phys_enc) {
  503. SDE_ERROR("invalid encoder\n");
  504. return -EINVAL;
  505. }
  506. irq = &phys_enc->irq[intr_idx];
  507. /* silently skip irqs that weren't registered */
  508. if (irq->irq_idx < 0) {
  509. SDE_ERROR(
  510. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  511. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx);
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, SDE_EVTLOG_ERROR);
  515. return 0;
  516. }
  517. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  518. if (ret)
  519. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  520. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  521. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  522. &irq->cb);
  523. if (ret)
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  525. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  526. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  527. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  528. irq->irq_idx = -EINVAL;
  529. return 0;
  530. }
  531. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  532. struct sde_encoder_hw_resources *hw_res,
  533. struct drm_connector_state *conn_state)
  534. {
  535. struct sde_encoder_virt *sde_enc = NULL;
  536. int ret, i = 0;
  537. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  538. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  539. -EINVAL, !drm_enc, !hw_res, !conn_state,
  540. hw_res ? !hw_res->comp_info : 0);
  541. return;
  542. }
  543. sde_enc = to_sde_encoder_virt(drm_enc);
  544. SDE_DEBUG_ENC(sde_enc, "\n");
  545. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  546. hw_res->display_type = sde_enc->disp_info.display_type;
  547. /* Query resources used by phys encs, expected to be without overlap */
  548. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  549. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  550. if (phys && phys->ops.get_hw_resources)
  551. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  552. }
  553. /*
  554. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  555. * called from atomic_check phase. Use the below API to get mode
  556. * information of the temporary conn_state passed
  557. */
  558. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  559. if (ret)
  560. SDE_ERROR("failed to get topology ret %d\n", ret);
  561. ret = sde_connector_state_get_compression_info(conn_state,
  562. hw_res->comp_info);
  563. if (ret)
  564. SDE_ERROR("failed to get compression info ret %d\n", ret);
  565. }
  566. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. int i = 0;
  570. unsigned int num_encs;
  571. if (!drm_enc) {
  572. SDE_ERROR("invalid encoder\n");
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(drm_enc);
  576. SDE_DEBUG_ENC(sde_enc, "\n");
  577. num_encs = sde_enc->num_phys_encs;
  578. mutex_lock(&sde_enc->enc_lock);
  579. sde_rsc_client_destroy(sde_enc->rsc_client);
  580. for (i = 0; i < num_encs; i++) {
  581. struct sde_encoder_phys *phys;
  582. phys = sde_enc->phys_vid_encs[i];
  583. if (phys && phys->ops.destroy) {
  584. phys->ops.destroy(phys);
  585. --sde_enc->num_phys_encs;
  586. sde_enc->phys_vid_encs[i] = NULL;
  587. }
  588. phys = sde_enc->phys_cmd_encs[i];
  589. if (phys && phys->ops.destroy) {
  590. phys->ops.destroy(phys);
  591. --sde_enc->num_phys_encs;
  592. sde_enc->phys_cmd_encs[i] = NULL;
  593. }
  594. phys = sde_enc->phys_encs[i];
  595. if (phys && phys->ops.destroy) {
  596. phys->ops.destroy(phys);
  597. --sde_enc->num_phys_encs;
  598. sde_enc->phys_encs[i] = NULL;
  599. }
  600. }
  601. if (sde_enc->num_phys_encs)
  602. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  603. sde_enc->num_phys_encs);
  604. sde_enc->num_phys_encs = 0;
  605. mutex_unlock(&sde_enc->enc_lock);
  606. drm_encoder_cleanup(drm_enc);
  607. mutex_destroy(&sde_enc->enc_lock);
  608. kfree(sde_enc->input_handler);
  609. sde_enc->input_handler = NULL;
  610. kfree(sde_enc);
  611. }
  612. void sde_encoder_helper_update_intf_cfg(
  613. struct sde_encoder_phys *phys_enc)
  614. {
  615. struct sde_encoder_virt *sde_enc;
  616. struct sde_hw_intf_cfg_v1 *intf_cfg;
  617. enum sde_3d_blend_mode mode_3d;
  618. if (!phys_enc || !phys_enc->hw_pp) {
  619. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  620. return;
  621. }
  622. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  623. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  624. SDE_DEBUG_ENC(sde_enc,
  625. "intf_cfg updated for %d at idx %d\n",
  626. phys_enc->intf_idx,
  627. intf_cfg->intf_count);
  628. /* setup interface configuration */
  629. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  630. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  631. return;
  632. }
  633. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  634. if (phys_enc == sde_enc->cur_master) {
  635. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  637. else
  638. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  639. }
  640. /* configure this interface as master for split display */
  641. if (phys_enc->split_role == ENC_ROLE_MASTER)
  642. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  643. /* setup which pp blk will connect to this intf */
  644. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  645. phys_enc->hw_intf->ops.bind_pingpong_blk(
  646. phys_enc->hw_intf,
  647. true,
  648. phys_enc->hw_pp->idx);
  649. /*setup merge_3d configuration */
  650. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  651. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  652. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  653. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  654. phys_enc->hw_pp->merge_3d->idx;
  655. if (phys_enc->hw_pp->ops.setup_3d_mode)
  656. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  657. mode_3d);
  658. }
  659. void sde_encoder_helper_split_config(
  660. struct sde_encoder_phys *phys_enc,
  661. enum sde_intf interface)
  662. {
  663. struct sde_encoder_virt *sde_enc;
  664. struct split_pipe_cfg *cfg;
  665. struct sde_hw_mdp *hw_mdptop;
  666. enum sde_rm_topology_name topology;
  667. struct msm_display_info *disp_info;
  668. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  669. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  670. return;
  671. }
  672. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  673. hw_mdptop = phys_enc->hw_mdptop;
  674. disp_info = &sde_enc->disp_info;
  675. cfg = &phys_enc->hw_intf->cfg;
  676. memset(cfg, 0, sizeof(*cfg));
  677. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  678. return;
  679. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  680. cfg->split_link_en = true;
  681. /**
  682. * disable split modes since encoder will be operating in as the only
  683. * encoder, either for the entire use case in the case of, for example,
  684. * single DSI, or for this frame in the case of left/right only partial
  685. * update.
  686. */
  687. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  688. if (hw_mdptop->ops.setup_split_pipe)
  689. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  690. if (hw_mdptop->ops.setup_pp_split)
  691. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  692. return;
  693. }
  694. cfg->en = true;
  695. cfg->mode = phys_enc->intf_mode;
  696. cfg->intf = interface;
  697. if (cfg->en && phys_enc->ops.needs_single_flush &&
  698. phys_enc->ops.needs_single_flush(phys_enc))
  699. cfg->split_flush_en = true;
  700. topology = sde_connector_get_topology_name(phys_enc->connector);
  701. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  702. cfg->pp_split_slave = cfg->intf;
  703. else
  704. cfg->pp_split_slave = INTF_MAX;
  705. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  706. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  707. if (hw_mdptop->ops.setup_split_pipe)
  708. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  709. } else if (sde_enc->hw_pp[0]) {
  710. /*
  711. * slave encoder
  712. * - determine split index from master index,
  713. * assume master is first pp
  714. */
  715. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  716. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  717. cfg->pp_split_index);
  718. if (hw_mdptop->ops.setup_pp_split)
  719. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  720. }
  721. }
  722. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  723. {
  724. struct sde_encoder_virt *sde_enc;
  725. int i = 0;
  726. if (!drm_enc)
  727. return false;
  728. sde_enc = to_sde_encoder_virt(drm_enc);
  729. if (!sde_enc)
  730. return false;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys && phys->in_clone_mode)
  734. return true;
  735. }
  736. return false;
  737. }
  738. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  739. struct drm_crtc *crtc)
  740. {
  741. struct sde_encoder_virt *sde_enc;
  742. int i;
  743. if (!drm_enc)
  744. return false;
  745. sde_enc = to_sde_encoder_virt(drm_enc);
  746. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  747. return false;
  748. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  749. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  750. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  751. return true;
  752. }
  753. return false;
  754. }
  755. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  756. struct drm_crtc_state *crtc_state)
  757. {
  758. struct sde_encoder_virt *sde_enc;
  759. struct sde_crtc_state *sde_crtc_state;
  760. int i = 0;
  761. if (!drm_enc || !crtc_state) {
  762. SDE_DEBUG("invalid params\n");
  763. return;
  764. }
  765. sde_enc = to_sde_encoder_virt(drm_enc);
  766. sde_crtc_state = to_sde_crtc_state(crtc_state);
  767. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  768. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  769. return;
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys) {
  773. phys->in_clone_mode = true;
  774. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  775. }
  776. }
  777. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  778. sde_crtc_state->cwb_enc_mask = 0;
  779. }
  780. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  781. struct drm_crtc_state *crtc_state,
  782. struct drm_connector_state *conn_state)
  783. {
  784. const struct drm_display_mode *mode;
  785. struct drm_display_mode *adj_mode;
  786. int i = 0;
  787. int ret = 0;
  788. mode = &crtc_state->mode;
  789. adj_mode = &crtc_state->adjusted_mode;
  790. /* perform atomic check on the first physical encoder (master) */
  791. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  792. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  793. if (phys && phys->ops.atomic_check)
  794. ret = phys->ops.atomic_check(phys, crtc_state,
  795. conn_state);
  796. else if (phys && phys->ops.mode_fixup)
  797. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  798. ret = -EINVAL;
  799. if (ret) {
  800. SDE_ERROR_ENC(sde_enc,
  801. "mode unsupported, phys idx %d\n", i);
  802. break;
  803. }
  804. }
  805. return ret;
  806. }
  807. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  808. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  809. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  810. {
  811. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  812. int ret = 0;
  813. if (crtc_state->mode_changed || crtc_state->active_changed) {
  814. struct sde_rect mode_roi, roi;
  815. u32 width, height;
  816. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  817. mode_roi.x = 0;
  818. mode_roi.y = 0;
  819. mode_roi.w = width;
  820. mode_roi.h = height;
  821. if (sde_conn_state->rois.num_rects) {
  822. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  823. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  824. SDE_ERROR_ENC(sde_enc,
  825. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  826. roi.x, roi.y, roi.w, roi.h);
  827. ret = -EINVAL;
  828. }
  829. }
  830. if (sde_crtc_state->user_roi_list.num_rects) {
  831. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  832. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  833. SDE_ERROR_ENC(sde_enc,
  834. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  835. roi.x, roi.y, roi.w, roi.h);
  836. ret = -EINVAL;
  837. }
  838. }
  839. }
  840. return ret;
  841. }
  842. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  843. struct drm_crtc_state *crtc_state,
  844. struct drm_connector_state *conn_state,
  845. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  846. struct sde_connector *sde_conn,
  847. struct sde_connector_state *sde_conn_state)
  848. {
  849. int ret = 0;
  850. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  851. struct msm_sub_mode sub_mode;
  852. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  853. struct msm_display_topology *topology = NULL;
  854. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  855. CONNECTOR_PROP_DSC_MODE);
  856. ret = sde_connector_get_mode_info(&sde_conn->base,
  857. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  858. if (ret) {
  859. SDE_ERROR_ENC(sde_enc,
  860. "failed to get mode info, rc = %d\n", ret);
  861. return ret;
  862. }
  863. if (sde_conn_state->mode_info.comp_info.comp_type &&
  864. sde_conn_state->mode_info.comp_info.comp_ratio >=
  865. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  866. SDE_ERROR_ENC(sde_enc,
  867. "invalid compression ratio: %d\n",
  868. sde_conn_state->mode_info.comp_info.comp_ratio);
  869. ret = -EINVAL;
  870. return ret;
  871. }
  872. /* Reserve dynamic resources, indicating atomic_check phase */
  873. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  874. conn_state, true);
  875. if (ret) {
  876. if (ret != -EAGAIN)
  877. SDE_ERROR_ENC(sde_enc,
  878. "RM failed to reserve resources, rc = %d\n", ret);
  879. return ret;
  880. }
  881. /**
  882. * Update connector state with the topology selected for the
  883. * resource set validated. Reset the topology if we are
  884. * de-activating crtc.
  885. */
  886. if (crtc_state->active) {
  887. topology = &sde_conn_state->mode_info.topology;
  888. ret = sde_rm_update_topology(&sde_kms->rm,
  889. conn_state, topology);
  890. if (ret) {
  891. SDE_ERROR_ENC(sde_enc,
  892. "RM failed to update topology, rc: %d\n", ret);
  893. return ret;
  894. }
  895. }
  896. ret = sde_connector_set_blob_data(conn_state->connector,
  897. conn_state,
  898. CONNECTOR_PROP_SDE_INFO);
  899. if (ret) {
  900. SDE_ERROR_ENC(sde_enc,
  901. "connector failed to update info, rc: %d\n",
  902. ret);
  903. return ret;
  904. }
  905. }
  906. return ret;
  907. }
  908. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  909. {
  910. struct sde_connector *sde_conn = NULL;
  911. struct sde_kms *sde_kms = NULL;
  912. struct drm_connector *conn = NULL;
  913. if (!drm_enc) {
  914. SDE_ERROR("invalid drm encoder\n");
  915. return false;
  916. }
  917. sde_kms = sde_encoder_get_kms(drm_enc);
  918. if (!sde_kms)
  919. return false;
  920. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  921. if (!conn || !conn->state)
  922. return false;
  923. sde_conn = to_sde_connector(conn);
  924. if (!sde_conn)
  925. return false;
  926. return sde_connector_is_line_insertion_supported(sde_conn);
  927. }
  928. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  929. u32 *qsync_fps, struct drm_connector_state *conn_state)
  930. {
  931. struct sde_encoder_virt *sde_enc;
  932. int rc = 0;
  933. struct sde_connector *sde_conn;
  934. if (!qsync_fps)
  935. return;
  936. *qsync_fps = 0;
  937. if (!drm_enc) {
  938. SDE_ERROR("invalid drm encoder\n");
  939. return;
  940. }
  941. sde_enc = to_sde_encoder_virt(drm_enc);
  942. if (!sde_enc->cur_master) {
  943. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  944. return;
  945. }
  946. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  947. if (sde_conn->ops.get_qsync_min_fps)
  948. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  949. if (rc < 0) {
  950. SDE_ERROR("invalid qsync min fps %d\n", rc);
  951. return;
  952. }
  953. *qsync_fps = rc;
  954. }
  955. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  956. struct sde_connector_state *sde_conn_state, u32 step)
  957. {
  958. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  959. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  960. u32 min_fps, req_fps = 0;
  961. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  962. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  963. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  964. CONNECTOR_PROP_QSYNC_MODE);
  965. if (has_panel_req) {
  966. if (!sde_conn->ops.get_avr_step_req) {
  967. SDE_ERROR("unable to retrieve required step rate\n");
  968. return -EINVAL;
  969. }
  970. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  971. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  972. if (qsync_mode && req_fps != step) {
  973. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  974. step, req_fps, nom_fps);
  975. return -EINVAL;
  976. }
  977. }
  978. if (!step)
  979. return 0;
  980. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  981. &sde_conn_state->base);
  982. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  983. (vtotal * nom_fps) % step) {
  984. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  985. min_fps, step, vtotal);
  986. return -EINVAL;
  987. }
  988. return 0;
  989. }
  990. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  991. struct sde_connector_state *sde_conn_state)
  992. {
  993. int rc = 0;
  994. u32 avr_step;
  995. bool qsync_dirty, has_modeset;
  996. struct drm_connector_state *conn_state = &sde_conn_state->base;
  997. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  998. CONNECTOR_PROP_QSYNC_MODE);
  999. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1000. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1001. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1002. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1003. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1004. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1005. sde_conn_state->msm_mode.private_flags);
  1006. return -EINVAL;
  1007. }
  1008. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1009. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1010. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1011. return rc;
  1012. }
  1013. static int sde_encoder_virt_atomic_check(
  1014. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1015. struct drm_connector_state *conn_state)
  1016. {
  1017. struct sde_encoder_virt *sde_enc;
  1018. struct sde_kms *sde_kms;
  1019. const struct drm_display_mode *mode;
  1020. struct drm_display_mode *adj_mode;
  1021. struct sde_connector *sde_conn = NULL;
  1022. struct sde_connector_state *sde_conn_state = NULL;
  1023. struct sde_crtc_state *sde_crtc_state = NULL;
  1024. enum sde_rm_topology_name old_top;
  1025. enum sde_rm_topology_name top_name;
  1026. struct msm_display_info *disp_info;
  1027. int ret = 0;
  1028. if (!drm_enc || !crtc_state || !conn_state) {
  1029. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1030. !drm_enc, !crtc_state, !conn_state);
  1031. return -EINVAL;
  1032. }
  1033. sde_enc = to_sde_encoder_virt(drm_enc);
  1034. disp_info = &sde_enc->disp_info;
  1035. SDE_DEBUG_ENC(sde_enc, "\n");
  1036. sde_kms = sde_encoder_get_kms(drm_enc);
  1037. if (!sde_kms)
  1038. return -EINVAL;
  1039. mode = &crtc_state->mode;
  1040. adj_mode = &crtc_state->adjusted_mode;
  1041. sde_conn = to_sde_connector(conn_state->connector);
  1042. sde_conn_state = to_sde_connector_state(conn_state);
  1043. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1044. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1045. if (ret)
  1046. return ret;
  1047. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1048. crtc_state->active_changed, crtc_state->connectors_changed);
  1049. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1050. conn_state);
  1051. if (ret)
  1052. return ret;
  1053. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1054. conn_state, sde_conn_state, sde_crtc_state);
  1055. if (ret)
  1056. return ret;
  1057. /**
  1058. * record topology in previous atomic state to be able to handle
  1059. * topology transitions correctly.
  1060. */
  1061. old_top = sde_connector_get_property(conn_state,
  1062. CONNECTOR_PROP_TOPOLOGY_NAME);
  1063. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1064. if (ret)
  1065. return ret;
  1066. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1067. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1068. if (ret)
  1069. return ret;
  1070. top_name = sde_connector_get_property(conn_state,
  1071. CONNECTOR_PROP_TOPOLOGY_NAME);
  1072. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1073. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1074. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1075. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1076. top_name);
  1077. return -EINVAL;
  1078. }
  1079. }
  1080. ret = sde_connector_roi_v1_check_roi(conn_state);
  1081. if (ret) {
  1082. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1083. ret);
  1084. return ret;
  1085. }
  1086. drm_mode_set_crtcinfo(adj_mode, 0);
  1087. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1088. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1089. sde_conn_state->msm_mode.private_flags,
  1090. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1091. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1092. return ret;
  1093. }
  1094. static void _sde_encoder_get_connector_roi(
  1095. struct sde_encoder_virt *sde_enc,
  1096. struct sde_rect *merged_conn_roi)
  1097. {
  1098. struct drm_connector *drm_conn;
  1099. struct sde_connector_state *c_state;
  1100. if (!sde_enc || !merged_conn_roi)
  1101. return;
  1102. drm_conn = sde_enc->phys_encs[0]->connector;
  1103. if (!drm_conn || !drm_conn->state)
  1104. return;
  1105. c_state = to_sde_connector_state(drm_conn->state);
  1106. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1107. }
  1108. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1109. {
  1110. struct sde_encoder_virt *sde_enc;
  1111. struct drm_connector *drm_conn;
  1112. struct drm_display_mode *adj_mode;
  1113. struct sde_rect roi;
  1114. if (!drm_enc) {
  1115. SDE_ERROR("invalid encoder parameter\n");
  1116. return -EINVAL;
  1117. }
  1118. sde_enc = to_sde_encoder_virt(drm_enc);
  1119. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1120. SDE_ERROR("invalid crtc parameter\n");
  1121. return -EINVAL;
  1122. }
  1123. if (!sde_enc->cur_master) {
  1124. SDE_ERROR("invalid cur_master parameter\n");
  1125. return -EINVAL;
  1126. }
  1127. adj_mode = &sde_enc->cur_master->cached_mode;
  1128. drm_conn = sde_enc->cur_master->connector;
  1129. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1130. if (sde_kms_rect_is_null(&roi)) {
  1131. roi.w = adj_mode->hdisplay;
  1132. roi.h = adj_mode->vdisplay;
  1133. }
  1134. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1135. sizeof(sde_enc->prv_conn_roi));
  1136. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1137. return 0;
  1138. }
  1139. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1140. {
  1141. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1142. struct sde_kms *sde_kms;
  1143. struct sde_hw_mdp *hw_mdptop;
  1144. struct sde_encoder_virt *sde_enc;
  1145. int i;
  1146. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1147. if (!sde_enc) {
  1148. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1149. return;
  1150. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1151. SDE_ERROR("invalid num phys enc %d/%d\n",
  1152. sde_enc->num_phys_encs,
  1153. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1154. return;
  1155. }
  1156. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1157. if (!sde_kms) {
  1158. SDE_ERROR("invalid sde_kms\n");
  1159. return;
  1160. }
  1161. hw_mdptop = sde_kms->hw_mdp;
  1162. if (!hw_mdptop) {
  1163. SDE_ERROR("invalid mdptop\n");
  1164. return;
  1165. }
  1166. if (hw_mdptop->ops.setup_vsync_source) {
  1167. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1168. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1169. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1170. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1171. vsync_cfg.vsync_source = vsync_source;
  1172. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1173. }
  1174. }
  1175. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1176. struct msm_display_info *disp_info)
  1177. {
  1178. struct sde_encoder_phys *phys;
  1179. struct sde_connector *sde_conn;
  1180. int i;
  1181. u32 vsync_source;
  1182. if (!sde_enc || !disp_info) {
  1183. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1184. sde_enc != NULL, disp_info != NULL);
  1185. return;
  1186. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1187. SDE_ERROR("invalid num phys enc %d/%d\n",
  1188. sde_enc->num_phys_encs,
  1189. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1190. return;
  1191. }
  1192. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1193. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1194. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1195. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1196. else
  1197. vsync_source = sde_enc->te_source;
  1198. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1199. disp_info->is_te_using_watchdog_timer);
  1200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1201. phys = sde_enc->phys_encs[i];
  1202. if (phys && phys->ops.setup_vsync_source)
  1203. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1204. }
  1205. }
  1206. }
  1207. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1208. bool watchdog_te)
  1209. {
  1210. struct sde_encoder_virt *sde_enc;
  1211. struct msm_display_info disp_info;
  1212. if (!drm_enc) {
  1213. pr_err("invalid drm encoder\n");
  1214. return -EINVAL;
  1215. }
  1216. sde_enc = to_sde_encoder_virt(drm_enc);
  1217. sde_encoder_control_te(drm_enc, false);
  1218. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1219. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1220. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1221. sde_encoder_control_te(drm_enc, true);
  1222. return 0;
  1223. }
  1224. static int _sde_encoder_rsc_client_update_vsync_wait(
  1225. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1226. int wait_vblank_crtc_id)
  1227. {
  1228. int wait_refcount = 0, ret = 0;
  1229. int pipe = -1;
  1230. int wait_count = 0;
  1231. struct drm_crtc *primary_crtc;
  1232. struct drm_crtc *crtc;
  1233. crtc = sde_enc->crtc;
  1234. if (wait_vblank_crtc_id)
  1235. wait_refcount =
  1236. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1237. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1238. SDE_EVTLOG_FUNC_ENTRY);
  1239. if (crtc->base.id != wait_vblank_crtc_id) {
  1240. primary_crtc = drm_crtc_find(drm_enc->dev,
  1241. NULL, wait_vblank_crtc_id);
  1242. if (!primary_crtc) {
  1243. SDE_ERROR_ENC(sde_enc,
  1244. "failed to find primary crtc id %d\n",
  1245. wait_vblank_crtc_id);
  1246. return -EINVAL;
  1247. }
  1248. pipe = drm_crtc_index(primary_crtc);
  1249. }
  1250. /**
  1251. * note: VBLANK is expected to be enabled at this point in
  1252. * resource control state machine if on primary CRTC
  1253. */
  1254. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1255. if (sde_rsc_client_is_state_update_complete(
  1256. sde_enc->rsc_client))
  1257. break;
  1258. if (crtc->base.id == wait_vblank_crtc_id)
  1259. ret = sde_encoder_wait_for_event(drm_enc,
  1260. MSM_ENC_VBLANK);
  1261. else
  1262. drm_wait_one_vblank(drm_enc->dev, pipe);
  1263. if (ret) {
  1264. SDE_ERROR_ENC(sde_enc,
  1265. "wait for vblank failed ret:%d\n", ret);
  1266. /**
  1267. * rsc hardware may hang without vsync. avoid rsc hang
  1268. * by generating the vsync from watchdog timer.
  1269. */
  1270. if (crtc->base.id == wait_vblank_crtc_id)
  1271. sde_encoder_helper_switch_vsync(drm_enc, true);
  1272. }
  1273. }
  1274. if (wait_count >= MAX_RSC_WAIT)
  1275. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1276. SDE_EVTLOG_ERROR);
  1277. if (wait_refcount)
  1278. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1279. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1280. SDE_EVTLOG_FUNC_EXIT);
  1281. return ret;
  1282. }
  1283. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1284. {
  1285. struct sde_encoder_virt *sde_enc;
  1286. struct msm_display_info *disp_info;
  1287. struct sde_rsc_cmd_config *rsc_config;
  1288. struct drm_crtc *crtc;
  1289. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1290. int ret;
  1291. /**
  1292. * Already checked drm_enc, sde_enc is valid in function
  1293. * _sde_encoder_update_rsc_client() which pass the parameters
  1294. * to this function.
  1295. */
  1296. sde_enc = to_sde_encoder_virt(drm_enc);
  1297. crtc = sde_enc->crtc;
  1298. disp_info = &sde_enc->disp_info;
  1299. rsc_config = &sde_enc->rsc_config;
  1300. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1301. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1302. /* update it only once */
  1303. sde_enc->rsc_state_init = true;
  1304. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1305. rsc_state, rsc_config, crtc->base.id,
  1306. &wait_vblank_crtc_id);
  1307. } else {
  1308. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1309. rsc_state, NULL, crtc->base.id,
  1310. &wait_vblank_crtc_id);
  1311. }
  1312. /**
  1313. * if RSC performed a state change that requires a VBLANK wait, it will
  1314. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1315. *
  1316. * if we are the primary display, we will need to enable and wait
  1317. * locally since we hold the commit thread
  1318. *
  1319. * if we are an external display, we must send a signal to the primary
  1320. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1321. * by the primary panel's VBLANK signals
  1322. */
  1323. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1324. if (ret) {
  1325. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1326. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1327. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1328. sde_enc, wait_vblank_crtc_id);
  1329. }
  1330. return ret;
  1331. }
  1332. static int _sde_encoder_update_rsc_client(
  1333. struct drm_encoder *drm_enc, bool enable)
  1334. {
  1335. struct sde_encoder_virt *sde_enc;
  1336. struct drm_crtc *crtc;
  1337. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1338. struct sde_rsc_cmd_config *rsc_config;
  1339. int ret;
  1340. struct msm_display_info *disp_info;
  1341. struct msm_mode_info *mode_info;
  1342. u32 qsync_mode = 0, v_front_porch;
  1343. struct drm_display_mode *mode;
  1344. bool is_vid_mode;
  1345. struct drm_encoder *enc;
  1346. if (!drm_enc || !drm_enc->dev) {
  1347. SDE_ERROR("invalid encoder arguments\n");
  1348. return -EINVAL;
  1349. }
  1350. sde_enc = to_sde_encoder_virt(drm_enc);
  1351. mode_info = &sde_enc->mode_info;
  1352. crtc = sde_enc->crtc;
  1353. if (!sde_enc->crtc) {
  1354. SDE_ERROR("invalid crtc parameter\n");
  1355. return -EINVAL;
  1356. }
  1357. disp_info = &sde_enc->disp_info;
  1358. rsc_config = &sde_enc->rsc_config;
  1359. if (!sde_enc->rsc_client) {
  1360. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1361. return 0;
  1362. }
  1363. /**
  1364. * only primary command mode panel without Qsync can request CMD state.
  1365. * all other panels/displays can request for VID state including
  1366. * secondary command mode panel.
  1367. * Clone mode encoder can request CLK STATE only.
  1368. */
  1369. if (sde_enc->cur_master) {
  1370. qsync_mode = sde_connector_get_qsync_mode(
  1371. sde_enc->cur_master->connector);
  1372. sde_enc->autorefresh_solver_disable =
  1373. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1374. }
  1375. /* left primary encoder keep vote */
  1376. if (sde_encoder_in_clone_mode(drm_enc)) {
  1377. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1378. return 0;
  1379. }
  1380. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1381. (disp_info->display_type && qsync_mode) ||
  1382. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1383. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1384. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1385. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1386. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1387. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1388. drm_for_each_encoder(enc, drm_enc->dev) {
  1389. if (enc->base.id != drm_enc->base.id &&
  1390. sde_encoder_in_cont_splash(enc))
  1391. rsc_state = SDE_RSC_CLK_STATE;
  1392. }
  1393. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1394. MSM_DISPLAY_VIDEO_MODE);
  1395. mode = &sde_enc->crtc->state->mode;
  1396. v_front_porch = mode->vsync_start - mode->vdisplay;
  1397. /* compare specific items and reconfigure the rsc */
  1398. if ((rsc_config->fps != mode_info->frame_rate) ||
  1399. (rsc_config->vtotal != mode_info->vtotal) ||
  1400. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1401. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1402. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1403. rsc_config->fps = mode_info->frame_rate;
  1404. rsc_config->vtotal = mode_info->vtotal;
  1405. rsc_config->prefill_lines = mode_info->prefill_lines;
  1406. rsc_config->jitter_numer = mode_info->jitter_numer;
  1407. rsc_config->jitter_denom = mode_info->jitter_denom;
  1408. sde_enc->rsc_state_init = false;
  1409. }
  1410. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1411. rsc_config->fps, sde_enc->rsc_state_init);
  1412. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1413. return ret;
  1414. }
  1415. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1416. {
  1417. struct sde_encoder_virt *sde_enc;
  1418. int i;
  1419. if (!drm_enc) {
  1420. SDE_ERROR("invalid encoder\n");
  1421. return;
  1422. }
  1423. sde_enc = to_sde_encoder_virt(drm_enc);
  1424. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1425. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1426. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1427. if (phys && phys->ops.irq_control)
  1428. phys->ops.irq_control(phys, enable);
  1429. }
  1430. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1431. }
  1432. /* keep track of the userspace vblank during modeset */
  1433. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1434. u32 sw_event)
  1435. {
  1436. struct sde_encoder_virt *sde_enc;
  1437. bool enable;
  1438. int i;
  1439. if (!drm_enc) {
  1440. SDE_ERROR("invalid encoder\n");
  1441. return;
  1442. }
  1443. sde_enc = to_sde_encoder_virt(drm_enc);
  1444. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1445. sw_event, sde_enc->vblank_enabled);
  1446. /* nothing to do if vblank not enabled by userspace */
  1447. if (!sde_enc->vblank_enabled)
  1448. return;
  1449. /* disable vblank on pre_modeset */
  1450. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1451. enable = false;
  1452. /* enable vblank on post_modeset */
  1453. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1454. enable = true;
  1455. else
  1456. return;
  1457. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1458. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1459. if (phys && phys->ops.control_vblank_irq)
  1460. phys->ops.control_vblank_irq(phys, enable);
  1461. }
  1462. }
  1463. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1464. {
  1465. struct sde_encoder_virt *sde_enc;
  1466. if (!drm_enc)
  1467. return NULL;
  1468. sde_enc = to_sde_encoder_virt(drm_enc);
  1469. return sde_enc->rsc_client;
  1470. }
  1471. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1472. bool enable)
  1473. {
  1474. struct sde_kms *sde_kms;
  1475. struct sde_encoder_virt *sde_enc;
  1476. int rc;
  1477. sde_enc = to_sde_encoder_virt(drm_enc);
  1478. sde_kms = sde_encoder_get_kms(drm_enc);
  1479. if (!sde_kms)
  1480. return -EINVAL;
  1481. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1482. SDE_EVT32(DRMID(drm_enc), enable);
  1483. if (!sde_enc->cur_master) {
  1484. SDE_ERROR("encoder master not set\n");
  1485. return -EINVAL;
  1486. }
  1487. if (enable) {
  1488. /* enable SDE core clks */
  1489. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1490. if (rc < 0) {
  1491. SDE_ERROR("failed to enable power resource %d\n", rc);
  1492. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1493. return rc;
  1494. }
  1495. sde_enc->elevated_ahb_vote = true;
  1496. /* enable DSI clks */
  1497. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1498. true);
  1499. if (rc) {
  1500. SDE_ERROR("failed to enable clk control %d\n", rc);
  1501. pm_runtime_put_sync(drm_enc->dev->dev);
  1502. return rc;
  1503. }
  1504. /* enable all the irq */
  1505. sde_encoder_irq_control(drm_enc, true);
  1506. _sde_encoder_pm_qos_add_request(drm_enc);
  1507. } else {
  1508. _sde_encoder_pm_qos_remove_request(drm_enc);
  1509. /* disable all the irq */
  1510. sde_encoder_irq_control(drm_enc, false);
  1511. /* disable DSI clks */
  1512. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1513. /* disable SDE core clks */
  1514. pm_runtime_put_sync(drm_enc->dev->dev);
  1515. }
  1516. return 0;
  1517. }
  1518. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1519. bool enable, u32 frame_count)
  1520. {
  1521. struct sde_encoder_virt *sde_enc;
  1522. int i;
  1523. if (!drm_enc) {
  1524. SDE_ERROR("invalid encoder\n");
  1525. return;
  1526. }
  1527. sde_enc = to_sde_encoder_virt(drm_enc);
  1528. if (!sde_enc->misr_reconfigure)
  1529. return;
  1530. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1531. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1532. if (!phys || !phys->ops.setup_misr)
  1533. continue;
  1534. phys->ops.setup_misr(phys, enable, frame_count);
  1535. }
  1536. sde_enc->misr_reconfigure = false;
  1537. }
  1538. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1539. unsigned int type, unsigned int code, int value)
  1540. {
  1541. struct drm_encoder *drm_enc = NULL;
  1542. struct sde_encoder_virt *sde_enc = NULL;
  1543. struct msm_drm_thread *disp_thread = NULL;
  1544. struct msm_drm_private *priv = NULL;
  1545. if (!handle || !handle->handler || !handle->handler->private) {
  1546. SDE_ERROR("invalid encoder for the input event\n");
  1547. return;
  1548. }
  1549. drm_enc = (struct drm_encoder *)handle->handler->private;
  1550. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1551. SDE_ERROR("invalid parameters\n");
  1552. return;
  1553. }
  1554. priv = drm_enc->dev->dev_private;
  1555. sde_enc = to_sde_encoder_virt(drm_enc);
  1556. if (!sde_enc->crtc || (sde_enc->crtc->index
  1557. >= ARRAY_SIZE(priv->disp_thread))) {
  1558. SDE_DEBUG_ENC(sde_enc,
  1559. "invalid cached CRTC: %d or crtc index: %d\n",
  1560. sde_enc->crtc == NULL,
  1561. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1562. return;
  1563. }
  1564. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1565. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1566. kthread_queue_work(&disp_thread->worker,
  1567. &sde_enc->input_event_work);
  1568. }
  1569. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1570. {
  1571. struct sde_encoder_virt *sde_enc;
  1572. if (!drm_enc) {
  1573. SDE_ERROR("invalid encoder\n");
  1574. return;
  1575. }
  1576. sde_enc = to_sde_encoder_virt(drm_enc);
  1577. /* return early if there is no state change */
  1578. if (sde_enc->idle_pc_enabled == enable)
  1579. return;
  1580. sde_enc->idle_pc_enabled = enable;
  1581. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1582. SDE_EVT32(sde_enc->idle_pc_enabled);
  1583. }
  1584. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1585. u32 sw_event)
  1586. {
  1587. struct drm_encoder *drm_enc = &sde_enc->base;
  1588. struct msm_drm_private *priv;
  1589. unsigned int lp, idle_pc_duration;
  1590. struct msm_drm_thread *disp_thread;
  1591. /* return early if called from esd thread */
  1592. if (sde_enc->delay_kickoff)
  1593. return;
  1594. /* set idle timeout based on master connector's lp value */
  1595. if (sde_enc->cur_master)
  1596. lp = sde_connector_get_lp(
  1597. sde_enc->cur_master->connector);
  1598. else
  1599. lp = SDE_MODE_DPMS_ON;
  1600. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1601. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1602. else
  1603. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1604. priv = drm_enc->dev->dev_private;
  1605. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1606. kthread_mod_delayed_work(
  1607. &disp_thread->worker,
  1608. &sde_enc->delayed_off_work,
  1609. msecs_to_jiffies(idle_pc_duration));
  1610. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1611. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1612. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1613. sw_event);
  1614. }
  1615. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1616. u32 sw_event)
  1617. {
  1618. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1619. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1620. sw_event);
  1621. }
  1622. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1623. {
  1624. struct sde_encoder_virt *sde_enc;
  1625. if (!encoder)
  1626. return;
  1627. sde_enc = to_sde_encoder_virt(encoder);
  1628. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1629. }
  1630. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1631. u32 sw_event)
  1632. {
  1633. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1634. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1635. else
  1636. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1637. }
  1638. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1639. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1640. {
  1641. int ret = 0;
  1642. mutex_lock(&sde_enc->rc_lock);
  1643. /* return if the resource control is already in ON state */
  1644. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1645. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1646. sw_event);
  1647. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1648. SDE_EVTLOG_FUNC_CASE1);
  1649. goto end;
  1650. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1651. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1652. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1653. sw_event, sde_enc->rc_state);
  1654. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1655. SDE_EVTLOG_ERROR);
  1656. goto end;
  1657. }
  1658. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1659. sde_encoder_irq_control(drm_enc, true);
  1660. _sde_encoder_pm_qos_add_request(drm_enc);
  1661. } else {
  1662. /* enable all the clks and resources */
  1663. ret = _sde_encoder_resource_control_helper(drm_enc,
  1664. true);
  1665. if (ret) {
  1666. SDE_ERROR_ENC(sde_enc,
  1667. "sw_event:%d, rc in state %d\n",
  1668. sw_event, sde_enc->rc_state);
  1669. SDE_EVT32(DRMID(drm_enc), sw_event,
  1670. sde_enc->rc_state,
  1671. SDE_EVTLOG_ERROR);
  1672. goto end;
  1673. }
  1674. _sde_encoder_update_rsc_client(drm_enc, true);
  1675. }
  1676. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1677. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1678. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1679. end:
  1680. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1681. mutex_unlock(&sde_enc->rc_lock);
  1682. return ret;
  1683. }
  1684. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1685. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1686. {
  1687. /* cancel delayed off work, if any */
  1688. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1689. mutex_lock(&sde_enc->rc_lock);
  1690. if (is_vid_mode &&
  1691. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1692. sde_encoder_irq_control(drm_enc, true);
  1693. }
  1694. /* skip if is already OFF or IDLE, resources are off already */
  1695. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1696. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1697. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1698. sw_event, sde_enc->rc_state);
  1699. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1700. SDE_EVTLOG_FUNC_CASE3);
  1701. goto end;
  1702. }
  1703. /**
  1704. * IRQs are still enabled currently, which allows wait for
  1705. * VBLANK which RSC may require to correctly transition to OFF
  1706. */
  1707. _sde_encoder_update_rsc_client(drm_enc, false);
  1708. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1709. SDE_ENC_RC_STATE_PRE_OFF,
  1710. SDE_EVTLOG_FUNC_CASE3);
  1711. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1712. end:
  1713. mutex_unlock(&sde_enc->rc_lock);
  1714. return 0;
  1715. }
  1716. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1717. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1718. {
  1719. int ret = 0;
  1720. mutex_lock(&sde_enc->rc_lock);
  1721. /* return if the resource control is already in OFF state */
  1722. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1723. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1724. sw_event);
  1725. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1726. SDE_EVTLOG_FUNC_CASE4);
  1727. goto end;
  1728. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1729. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1730. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1731. sw_event, sde_enc->rc_state);
  1732. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1733. SDE_EVTLOG_ERROR);
  1734. ret = -EINVAL;
  1735. goto end;
  1736. }
  1737. /**
  1738. * expect to arrive here only if in either idle state or pre-off
  1739. * and in IDLE state the resources are already disabled
  1740. */
  1741. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1742. _sde_encoder_resource_control_helper(drm_enc, false);
  1743. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1744. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1745. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1746. end:
  1747. mutex_unlock(&sde_enc->rc_lock);
  1748. return ret;
  1749. }
  1750. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1751. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1752. {
  1753. int ret = 0;
  1754. mutex_lock(&sde_enc->rc_lock);
  1755. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1756. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1757. sw_event);
  1758. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1759. SDE_EVTLOG_FUNC_CASE5);
  1760. goto end;
  1761. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1762. /* enable all the clks and resources */
  1763. ret = _sde_encoder_resource_control_helper(drm_enc,
  1764. true);
  1765. if (ret) {
  1766. SDE_ERROR_ENC(sde_enc,
  1767. "sw_event:%d, rc in state %d\n",
  1768. sw_event, sde_enc->rc_state);
  1769. SDE_EVT32(DRMID(drm_enc), sw_event,
  1770. sde_enc->rc_state,
  1771. SDE_EVTLOG_ERROR);
  1772. goto end;
  1773. }
  1774. _sde_encoder_update_rsc_client(drm_enc, true);
  1775. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1776. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1777. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1778. }
  1779. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1780. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1781. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1782. _sde_encoder_pm_qos_remove_request(drm_enc);
  1783. end:
  1784. mutex_unlock(&sde_enc->rc_lock);
  1785. return ret;
  1786. }
  1787. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1788. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1789. {
  1790. int ret = 0;
  1791. mutex_lock(&sde_enc->rc_lock);
  1792. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1793. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1794. sw_event);
  1795. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1796. SDE_EVTLOG_FUNC_CASE5);
  1797. goto end;
  1798. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1799. SDE_ERROR_ENC(sde_enc,
  1800. "sw_event:%d, rc:%d !MODESET state\n",
  1801. sw_event, sde_enc->rc_state);
  1802. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1803. SDE_EVTLOG_ERROR);
  1804. ret = -EINVAL;
  1805. goto end;
  1806. }
  1807. /* toggle te bit to update vsync source for sim cmd mode panels */
  1808. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1809. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1810. sde_encoder_control_te(drm_enc, false);
  1811. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1812. sde_encoder_control_te(drm_enc, true);
  1813. }
  1814. _sde_encoder_update_rsc_client(drm_enc, true);
  1815. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1816. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1817. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1818. _sde_encoder_pm_qos_add_request(drm_enc);
  1819. end:
  1820. mutex_unlock(&sde_enc->rc_lock);
  1821. return ret;
  1822. }
  1823. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1824. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1825. {
  1826. struct msm_drm_private *priv;
  1827. struct sde_kms *sde_kms;
  1828. struct drm_crtc *crtc = drm_enc->crtc;
  1829. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1830. struct sde_connector *sde_conn;
  1831. int crtc_id = 0;
  1832. priv = drm_enc->dev->dev_private;
  1833. sde_kms = to_sde_kms(priv->kms);
  1834. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1835. mutex_lock(&sde_enc->rc_lock);
  1836. if (sde_conn->panel_dead) {
  1837. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1838. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1839. goto end;
  1840. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1841. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1842. sw_event, sde_enc->rc_state);
  1843. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1844. goto end;
  1845. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1846. sde_crtc->kickoff_in_progress) {
  1847. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1848. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1849. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1850. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1851. goto end;
  1852. }
  1853. crtc_id = drm_crtc_index(crtc);
  1854. if (is_vid_mode) {
  1855. sde_encoder_irq_control(drm_enc, false);
  1856. _sde_encoder_pm_qos_remove_request(drm_enc);
  1857. } else {
  1858. if (priv->event_thread[crtc_id].thread)
  1859. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1860. /* disable all the clks and resources */
  1861. _sde_encoder_update_rsc_client(drm_enc, false);
  1862. _sde_encoder_resource_control_helper(drm_enc, false);
  1863. if (!sde_kms->perf.bw_vote_mode)
  1864. memset(&sde_crtc->cur_perf, 0,
  1865. sizeof(struct sde_core_perf_params));
  1866. }
  1867. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1868. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1869. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1870. end:
  1871. mutex_unlock(&sde_enc->rc_lock);
  1872. return 0;
  1873. }
  1874. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1875. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1876. struct msm_drm_private *priv, bool is_vid_mode)
  1877. {
  1878. bool autorefresh_enabled = false;
  1879. struct msm_drm_thread *disp_thread;
  1880. int ret = 0;
  1881. if (!sde_enc->crtc ||
  1882. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1883. SDE_DEBUG_ENC(sde_enc,
  1884. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1885. sde_enc->crtc == NULL,
  1886. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1887. sw_event);
  1888. return -EINVAL;
  1889. }
  1890. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1891. mutex_lock(&sde_enc->rc_lock);
  1892. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1893. if (sde_enc->cur_master &&
  1894. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1895. autorefresh_enabled =
  1896. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1897. sde_enc->cur_master);
  1898. if (autorefresh_enabled) {
  1899. SDE_DEBUG_ENC(sde_enc,
  1900. "not handling early wakeup since auto refresh is enabled\n");
  1901. goto end;
  1902. }
  1903. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1904. kthread_mod_delayed_work(&disp_thread->worker,
  1905. &sde_enc->delayed_off_work,
  1906. msecs_to_jiffies(
  1907. IDLE_POWERCOLLAPSE_DURATION));
  1908. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1909. /* enable all the clks and resources */
  1910. ret = _sde_encoder_resource_control_helper(drm_enc,
  1911. true);
  1912. if (ret) {
  1913. SDE_ERROR_ENC(sde_enc,
  1914. "sw_event:%d, rc in state %d\n",
  1915. sw_event, sde_enc->rc_state);
  1916. SDE_EVT32(DRMID(drm_enc), sw_event,
  1917. sde_enc->rc_state,
  1918. SDE_EVTLOG_ERROR);
  1919. goto end;
  1920. }
  1921. _sde_encoder_update_rsc_client(drm_enc, true);
  1922. /*
  1923. * In some cases, commit comes with slight delay
  1924. * (> 80 ms)after early wake up, prevent clock switch
  1925. * off to avoid jank in next update. So, increase the
  1926. * command mode idle timeout sufficiently to prevent
  1927. * such case.
  1928. */
  1929. kthread_mod_delayed_work(&disp_thread->worker,
  1930. &sde_enc->delayed_off_work,
  1931. msecs_to_jiffies(
  1932. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1933. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1934. }
  1935. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1936. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1937. end:
  1938. mutex_unlock(&sde_enc->rc_lock);
  1939. return ret;
  1940. }
  1941. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1942. u32 sw_event)
  1943. {
  1944. struct sde_encoder_virt *sde_enc;
  1945. struct msm_drm_private *priv;
  1946. int ret = 0;
  1947. bool is_vid_mode = false;
  1948. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1949. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1950. sw_event);
  1951. return -EINVAL;
  1952. }
  1953. sde_enc = to_sde_encoder_virt(drm_enc);
  1954. priv = drm_enc->dev->dev_private;
  1955. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1956. is_vid_mode = true;
  1957. /*
  1958. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1959. * events and return early for other events (ie wb display).
  1960. */
  1961. if (!sde_enc->idle_pc_enabled &&
  1962. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1963. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1964. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1965. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1966. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1967. return 0;
  1968. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1969. sw_event, sde_enc->idle_pc_enabled);
  1970. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1971. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1972. switch (sw_event) {
  1973. case SDE_ENC_RC_EVENT_KICKOFF:
  1974. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1975. is_vid_mode);
  1976. break;
  1977. case SDE_ENC_RC_EVENT_PRE_STOP:
  1978. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1979. is_vid_mode);
  1980. break;
  1981. case SDE_ENC_RC_EVENT_STOP:
  1982. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1983. break;
  1984. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1985. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1986. break;
  1987. case SDE_ENC_RC_EVENT_POST_MODESET:
  1988. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1989. break;
  1990. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1991. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1992. is_vid_mode);
  1993. break;
  1994. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1995. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1996. priv, is_vid_mode);
  1997. break;
  1998. default:
  1999. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2000. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2001. break;
  2002. }
  2003. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2004. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2005. return ret;
  2006. }
  2007. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2008. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2009. {
  2010. int i = 0;
  2011. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2012. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2013. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2014. if (poms_to_vid)
  2015. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2016. else if (poms_to_cmd)
  2017. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2018. _sde_encoder_update_rsc_client(drm_enc, true);
  2019. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2020. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2021. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2022. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2023. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2024. SDE_EVTLOG_FUNC_CASE1);
  2025. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2026. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2027. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2028. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2029. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2030. SDE_EVTLOG_FUNC_CASE2);
  2031. }
  2032. }
  2033. struct drm_connector *sde_encoder_get_connector(
  2034. struct drm_device *dev, struct drm_encoder *drm_enc)
  2035. {
  2036. struct drm_connector_list_iter conn_iter;
  2037. struct drm_connector *conn = NULL, *conn_search;
  2038. drm_connector_list_iter_begin(dev, &conn_iter);
  2039. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2040. if (conn_search->encoder == drm_enc) {
  2041. conn = conn_search;
  2042. break;
  2043. }
  2044. }
  2045. drm_connector_list_iter_end(&conn_iter);
  2046. return conn;
  2047. }
  2048. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2049. {
  2050. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2051. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2052. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2053. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2054. struct sde_rm_hw_request request_hw;
  2055. int i, j;
  2056. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2057. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2058. sde_enc->hw_pp[i] = NULL;
  2059. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2060. break;
  2061. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2062. }
  2063. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2064. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2065. if (phys) {
  2066. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2067. SDE_HW_BLK_QDSS);
  2068. for (j = 0; j < QDSS_MAX; j++) {
  2069. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2070. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2071. break;
  2072. }
  2073. }
  2074. }
  2075. }
  2076. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2077. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2078. sde_enc->hw_dsc[i] = NULL;
  2079. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2080. continue;
  2081. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2082. }
  2083. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2084. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2085. sde_enc->hw_vdc[i] = NULL;
  2086. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2087. continue;
  2088. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2089. }
  2090. /* Get PP for DSC configuration */
  2091. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2092. struct sde_hw_pingpong *pp = NULL;
  2093. unsigned long features = 0;
  2094. if (!sde_enc->hw_dsc[i])
  2095. continue;
  2096. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2097. request_hw.type = SDE_HW_BLK_PINGPONG;
  2098. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2099. break;
  2100. pp = to_sde_hw_pingpong(request_hw.hw);
  2101. features = pp->ops.get_hw_caps(pp);
  2102. if (test_bit(SDE_PINGPONG_DSC, &features))
  2103. sde_enc->hw_dsc_pp[i] = pp;
  2104. else
  2105. sde_enc->hw_dsc_pp[i] = NULL;
  2106. }
  2107. }
  2108. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2109. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2110. {
  2111. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2112. enum sde_intf_mode intf_mode;
  2113. struct drm_display_mode *old_adj_mode = NULL;
  2114. int ret;
  2115. bool is_cmd_mode = false, res_switch = false;
  2116. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2117. is_cmd_mode = true;
  2118. if (pre_modeset) {
  2119. if (sde_enc->cur_master)
  2120. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2121. if (old_adj_mode && is_cmd_mode)
  2122. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2123. DRM_MODE_MATCH_TIMINGS);
  2124. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2125. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2126. /*
  2127. * add tx wait for sim panel to avoid wd timer getting
  2128. * updated in middle of frame to avoid early vsync
  2129. */
  2130. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2131. if (ret && ret != -EWOULDBLOCK) {
  2132. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2133. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2134. return ret;
  2135. }
  2136. }
  2137. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2138. if (msm_is_mode_seamless_dms(msm_mode) ||
  2139. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2140. is_cmd_mode)) {
  2141. /* restore resource state before releasing them */
  2142. ret = sde_encoder_resource_control(drm_enc,
  2143. SDE_ENC_RC_EVENT_PRE_MODESET);
  2144. if (ret) {
  2145. SDE_ERROR_ENC(sde_enc,
  2146. "sde resource control failed: %d\n",
  2147. ret);
  2148. return ret;
  2149. }
  2150. /*
  2151. * Disable dce before switching the mode and after pre-
  2152. * modeset to guarantee previous kickoff has finished.
  2153. */
  2154. sde_encoder_dce_disable(sde_enc);
  2155. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2156. _sde_encoder_modeset_helper_locked(drm_enc,
  2157. SDE_ENC_RC_EVENT_PRE_MODESET);
  2158. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2159. msm_mode);
  2160. }
  2161. } else {
  2162. if (msm_is_mode_seamless_dms(msm_mode) ||
  2163. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2164. is_cmd_mode))
  2165. sde_encoder_resource_control(&sde_enc->base,
  2166. SDE_ENC_RC_EVENT_POST_MODESET);
  2167. else if (msm_is_mode_seamless_poms(msm_mode))
  2168. _sde_encoder_modeset_helper_locked(drm_enc,
  2169. SDE_ENC_RC_EVENT_POST_MODESET);
  2170. }
  2171. return 0;
  2172. }
  2173. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2174. struct drm_display_mode *mode,
  2175. struct drm_display_mode *adj_mode)
  2176. {
  2177. struct sde_encoder_virt *sde_enc;
  2178. struct sde_kms *sde_kms;
  2179. struct drm_connector *conn;
  2180. struct drm_crtc_state *crtc_state;
  2181. struct sde_crtc_state *sde_crtc_state;
  2182. struct sde_connector_state *c_state;
  2183. struct msm_display_mode *msm_mode;
  2184. struct sde_crtc *sde_crtc;
  2185. int i = 0, ret;
  2186. int num_lm, num_intf, num_pp_per_intf;
  2187. if (!drm_enc) {
  2188. SDE_ERROR("invalid encoder\n");
  2189. return;
  2190. }
  2191. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2192. SDE_ERROR("power resource is not enabled\n");
  2193. return;
  2194. }
  2195. sde_kms = sde_encoder_get_kms(drm_enc);
  2196. if (!sde_kms)
  2197. return;
  2198. sde_enc = to_sde_encoder_virt(drm_enc);
  2199. SDE_DEBUG_ENC(sde_enc, "\n");
  2200. SDE_EVT32(DRMID(drm_enc));
  2201. /*
  2202. * cache the crtc in sde_enc on enable for duration of use case
  2203. * for correctly servicing asynchronous irq events and timers
  2204. */
  2205. if (!drm_enc->crtc) {
  2206. SDE_ERROR("invalid crtc\n");
  2207. return;
  2208. }
  2209. sde_enc->crtc = drm_enc->crtc;
  2210. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2211. crtc_state = sde_crtc->base.state;
  2212. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2213. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2214. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2215. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2216. /* get and store the mode_info */
  2217. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2218. if (!conn) {
  2219. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2220. return;
  2221. } else if (!conn->state) {
  2222. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2223. return;
  2224. }
  2225. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2226. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2227. c_state = to_sde_connector_state(conn->state);
  2228. if (!c_state) {
  2229. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2230. return;
  2231. }
  2232. /* cancel delayed off work, if any */
  2233. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2234. /* release resources before seamless mode change */
  2235. msm_mode = &c_state->msm_mode;
  2236. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2237. if (ret)
  2238. return;
  2239. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2240. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2241. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2242. sde_crtc_state->cached_cwb_enc_mask);
  2243. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2244. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2245. }
  2246. /* reserve dynamic resources now, indicating non test-only */
  2247. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2248. if (ret) {
  2249. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2250. return;
  2251. }
  2252. /* assign the reserved HW blocks to this encoder */
  2253. _sde_encoder_virt_populate_hw_res(drm_enc);
  2254. /* determine left HW PP block to map to INTF */
  2255. num_lm = sde_enc->mode_info.topology.num_lm;
  2256. num_intf = sde_enc->mode_info.topology.num_intf;
  2257. num_pp_per_intf = num_lm / num_intf;
  2258. if (!num_pp_per_intf)
  2259. num_pp_per_intf = 1;
  2260. /* perform mode_set on phys_encs */
  2261. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2262. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2263. if (phys) {
  2264. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2265. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2266. i, num_pp_per_intf);
  2267. return;
  2268. }
  2269. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2270. phys->connector = conn;
  2271. if (phys->ops.mode_set)
  2272. phys->ops.mode_set(phys, mode, adj_mode,
  2273. &sde_crtc->reinit_crtc_mixers);
  2274. }
  2275. }
  2276. /* update resources after seamless mode change */
  2277. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2278. }
  2279. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2280. {
  2281. struct sde_encoder_virt *sde_enc;
  2282. struct sde_encoder_phys *phys;
  2283. int i;
  2284. if (!drm_enc) {
  2285. SDE_ERROR("invalid parameters\n");
  2286. return;
  2287. }
  2288. sde_enc = to_sde_encoder_virt(drm_enc);
  2289. if (!sde_enc) {
  2290. SDE_ERROR("invalid sde encoder\n");
  2291. return;
  2292. }
  2293. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2294. phys = sde_enc->phys_encs[i];
  2295. if (phys && phys->ops.control_te)
  2296. phys->ops.control_te(phys, enable);
  2297. }
  2298. }
  2299. static int _sde_encoder_input_connect(struct input_handler *handler,
  2300. struct input_dev *dev, const struct input_device_id *id)
  2301. {
  2302. struct input_handle *handle;
  2303. int rc = 0;
  2304. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2305. if (!handle)
  2306. return -ENOMEM;
  2307. handle->dev = dev;
  2308. handle->handler = handler;
  2309. handle->name = handler->name;
  2310. rc = input_register_handle(handle);
  2311. if (rc) {
  2312. pr_err("failed to register input handle\n");
  2313. goto error;
  2314. }
  2315. rc = input_open_device(handle);
  2316. if (rc) {
  2317. pr_err("failed to open input device\n");
  2318. goto error_unregister;
  2319. }
  2320. return 0;
  2321. error_unregister:
  2322. input_unregister_handle(handle);
  2323. error:
  2324. kfree(handle);
  2325. return rc;
  2326. }
  2327. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2328. {
  2329. input_close_device(handle);
  2330. input_unregister_handle(handle);
  2331. kfree(handle);
  2332. }
  2333. /**
  2334. * Structure for specifying event parameters on which to receive callbacks.
  2335. * This structure will trigger a callback in case of a touch event (specified by
  2336. * EV_ABS) where there is a change in X and Y coordinates,
  2337. */
  2338. static const struct input_device_id sde_input_ids[] = {
  2339. {
  2340. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2341. .evbit = { BIT_MASK(EV_ABS) },
  2342. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2343. BIT_MASK(ABS_MT_POSITION_X) |
  2344. BIT_MASK(ABS_MT_POSITION_Y) },
  2345. },
  2346. { },
  2347. };
  2348. static void _sde_encoder_input_handler_register(
  2349. struct drm_encoder *drm_enc)
  2350. {
  2351. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2352. int rc;
  2353. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2354. !sde_enc->input_event_enabled)
  2355. return;
  2356. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2357. sde_enc->input_handler->private = sde_enc;
  2358. /* register input handler if not already registered */
  2359. rc = input_register_handler(sde_enc->input_handler);
  2360. if (rc) {
  2361. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2362. rc);
  2363. kfree(sde_enc->input_handler);
  2364. }
  2365. }
  2366. }
  2367. static void _sde_encoder_input_handler_unregister(
  2368. struct drm_encoder *drm_enc)
  2369. {
  2370. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2371. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2372. !sde_enc->input_event_enabled)
  2373. return;
  2374. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2375. input_unregister_handler(sde_enc->input_handler);
  2376. sde_enc->input_handler->private = NULL;
  2377. }
  2378. }
  2379. static int _sde_encoder_input_handler(
  2380. struct sde_encoder_virt *sde_enc)
  2381. {
  2382. struct input_handler *input_handler = NULL;
  2383. int rc = 0;
  2384. if (sde_enc->input_handler) {
  2385. SDE_ERROR_ENC(sde_enc,
  2386. "input_handle is active. unexpected\n");
  2387. return -EINVAL;
  2388. }
  2389. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2390. if (!input_handler)
  2391. return -ENOMEM;
  2392. input_handler->event = sde_encoder_input_event_handler;
  2393. input_handler->connect = _sde_encoder_input_connect;
  2394. input_handler->disconnect = _sde_encoder_input_disconnect;
  2395. input_handler->name = "sde";
  2396. input_handler->id_table = sde_input_ids;
  2397. sde_enc->input_handler = input_handler;
  2398. return rc;
  2399. }
  2400. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2401. {
  2402. struct sde_encoder_virt *sde_enc = NULL;
  2403. struct sde_kms *sde_kms;
  2404. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2405. SDE_ERROR("invalid parameters\n");
  2406. return;
  2407. }
  2408. sde_kms = sde_encoder_get_kms(drm_enc);
  2409. if (!sde_kms)
  2410. return;
  2411. sde_enc = to_sde_encoder_virt(drm_enc);
  2412. if (!sde_enc || !sde_enc->cur_master) {
  2413. SDE_DEBUG("invalid sde encoder/master\n");
  2414. return;
  2415. }
  2416. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2417. sde_enc->cur_master->hw_mdptop &&
  2418. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2419. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2420. sde_enc->cur_master->hw_mdptop);
  2421. if (sde_enc->cur_master->hw_mdptop &&
  2422. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2423. !sde_in_trusted_vm(sde_kms))
  2424. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2425. sde_enc->cur_master->hw_mdptop,
  2426. sde_kms->catalog);
  2427. if (sde_enc->cur_master->hw_ctl &&
  2428. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2429. !sde_enc->cur_master->cont_splash_enabled)
  2430. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2431. sde_enc->cur_master->hw_ctl,
  2432. &sde_enc->cur_master->intf_cfg_v1);
  2433. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2434. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2435. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2436. _sde_encoder_control_fal10_veto(drm_enc, true);
  2437. }
  2438. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2439. {
  2440. struct sde_kms *sde_kms;
  2441. void *dither_cfg = NULL;
  2442. int ret = 0, i = 0;
  2443. size_t len = 0;
  2444. enum sde_rm_topology_name topology;
  2445. struct drm_encoder *drm_enc;
  2446. struct msm_display_dsc_info *dsc = NULL;
  2447. struct sde_encoder_virt *sde_enc;
  2448. struct sde_hw_pingpong *hw_pp;
  2449. u32 bpp, bpc;
  2450. int num_lm;
  2451. if (!phys || !phys->connector || !phys->hw_pp ||
  2452. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2453. return;
  2454. sde_kms = sde_encoder_get_kms(phys->parent);
  2455. if (!sde_kms)
  2456. return;
  2457. topology = sde_connector_get_topology_name(phys->connector);
  2458. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2459. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2460. (phys->split_role == ENC_ROLE_SLAVE)))
  2461. return;
  2462. drm_enc = phys->parent;
  2463. sde_enc = to_sde_encoder_virt(drm_enc);
  2464. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2465. bpc = dsc->config.bits_per_component;
  2466. bpp = dsc->config.bits_per_pixel;
  2467. /* disable dither for 10 bpp or 10bpc dsc config */
  2468. if (bpp == 10 || bpc == 10) {
  2469. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2470. return;
  2471. }
  2472. ret = sde_connector_get_dither_cfg(phys->connector,
  2473. phys->connector->state, &dither_cfg,
  2474. &len, sde_enc->idle_pc_restore);
  2475. /* skip reg writes when return values are invalid or no data */
  2476. if (ret && ret == -ENODATA)
  2477. return;
  2478. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2479. for (i = 0; i < num_lm; i++) {
  2480. hw_pp = sde_enc->hw_pp[i];
  2481. phys->hw_pp->ops.setup_dither(hw_pp,
  2482. dither_cfg, len);
  2483. }
  2484. }
  2485. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2486. {
  2487. struct sde_encoder_virt *sde_enc = NULL;
  2488. int i;
  2489. if (!drm_enc) {
  2490. SDE_ERROR("invalid encoder\n");
  2491. return;
  2492. }
  2493. sde_enc = to_sde_encoder_virt(drm_enc);
  2494. if (!sde_enc->cur_master) {
  2495. SDE_DEBUG("virt encoder has no master\n");
  2496. return;
  2497. }
  2498. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2499. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2500. sde_enc->idle_pc_restore = true;
  2501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2503. if (!phys)
  2504. continue;
  2505. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2506. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2507. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2508. phys->ops.restore(phys);
  2509. _sde_encoder_setup_dither(phys);
  2510. }
  2511. if (sde_enc->cur_master->ops.restore)
  2512. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2513. _sde_encoder_virt_enable_helper(drm_enc);
  2514. sde_encoder_control_te(drm_enc, true);
  2515. /*
  2516. * During IPC misr ctl register is reset.
  2517. * Need to reconfigure misr after every IPC.
  2518. */
  2519. if (atomic_read(&sde_enc->misr_enable))
  2520. sde_enc->misr_reconfigure = true;
  2521. }
  2522. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2523. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2524. {
  2525. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2526. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2527. int i;
  2528. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2529. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2530. if (!phys)
  2531. continue;
  2532. phys->comp_type = comp_info->comp_type;
  2533. phys->comp_ratio = comp_info->comp_ratio;
  2534. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2535. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2536. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2537. phys->dsc_extra_pclk_cycle_cnt =
  2538. comp_info->dsc_info.pclk_per_line;
  2539. phys->dsc_extra_disp_width =
  2540. comp_info->dsc_info.extra_width;
  2541. phys->dce_bytes_per_line =
  2542. comp_info->dsc_info.bytes_per_pkt *
  2543. comp_info->dsc_info.pkt_per_line;
  2544. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2545. phys->dce_bytes_per_line =
  2546. comp_info->vdc_info.bytes_per_pkt *
  2547. comp_info->vdc_info.pkt_per_line;
  2548. }
  2549. if (phys != sde_enc->cur_master) {
  2550. /**
  2551. * on DMS request, the encoder will be enabled
  2552. * already. Invoke restore to reconfigure the
  2553. * new mode.
  2554. */
  2555. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2556. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2557. phys->ops.restore)
  2558. phys->ops.restore(phys);
  2559. else if (phys->ops.enable)
  2560. phys->ops.enable(phys);
  2561. }
  2562. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2563. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2564. phys->ops.setup_misr(phys, true,
  2565. sde_enc->misr_frame_count);
  2566. }
  2567. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2568. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2569. sde_enc->cur_master->ops.restore)
  2570. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2571. else if (sde_enc->cur_master->ops.enable)
  2572. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2573. }
  2574. static void sde_encoder_off_work(struct kthread_work *work)
  2575. {
  2576. struct sde_encoder_virt *sde_enc = container_of(work,
  2577. struct sde_encoder_virt, delayed_off_work.work);
  2578. struct drm_encoder *drm_enc;
  2579. if (!sde_enc) {
  2580. SDE_ERROR("invalid sde encoder\n");
  2581. return;
  2582. }
  2583. drm_enc = &sde_enc->base;
  2584. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2585. sde_encoder_idle_request(drm_enc);
  2586. SDE_ATRACE_END("sde_encoder_off_work");
  2587. }
  2588. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2589. {
  2590. struct sde_encoder_virt *sde_enc = NULL;
  2591. bool has_master_enc = false;
  2592. int i, ret = 0;
  2593. struct sde_connector_state *c_state;
  2594. struct drm_display_mode *cur_mode = NULL;
  2595. struct msm_display_mode *msm_mode;
  2596. if (!drm_enc || !drm_enc->crtc) {
  2597. SDE_ERROR("invalid encoder\n");
  2598. return;
  2599. }
  2600. sde_enc = to_sde_encoder_virt(drm_enc);
  2601. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2602. SDE_ERROR("power resource is not enabled\n");
  2603. return;
  2604. }
  2605. if (!sde_enc->crtc)
  2606. sde_enc->crtc = drm_enc->crtc;
  2607. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2608. SDE_DEBUG_ENC(sde_enc, "\n");
  2609. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2610. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2611. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2612. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2613. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2614. sde_enc->cur_master = phys;
  2615. has_master_enc = true;
  2616. break;
  2617. }
  2618. }
  2619. if (!has_master_enc) {
  2620. sde_enc->cur_master = NULL;
  2621. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2622. return;
  2623. }
  2624. _sde_encoder_input_handler_register(drm_enc);
  2625. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2626. if (!c_state) {
  2627. SDE_ERROR("invalid connector state\n");
  2628. return;
  2629. }
  2630. msm_mode = &c_state->msm_mode;
  2631. if ((drm_enc->crtc->state->connectors_changed &&
  2632. sde_encoder_in_clone_mode(drm_enc)) ||
  2633. !(msm_is_mode_seamless_vrr(msm_mode)
  2634. || msm_is_mode_seamless_dms(msm_mode)
  2635. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2636. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2637. sde_encoder_off_work);
  2638. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2639. if (ret) {
  2640. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2641. ret);
  2642. return;
  2643. }
  2644. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2645. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2646. /* turn off vsync_in to update tear check configuration */
  2647. sde_encoder_control_te(drm_enc, false);
  2648. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2649. _sde_encoder_virt_enable_helper(drm_enc);
  2650. sde_encoder_control_te(drm_enc, true);
  2651. }
  2652. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2653. {
  2654. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2655. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2656. int i = 0;
  2657. _sde_encoder_control_fal10_veto(drm_enc, false);
  2658. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2659. if (sde_enc->phys_encs[i]) {
  2660. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2661. sde_enc->phys_encs[i]->connector = NULL;
  2662. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2663. }
  2664. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2665. }
  2666. sde_enc->cur_master = NULL;
  2667. /*
  2668. * clear the cached crtc in sde_enc on use case finish, after all the
  2669. * outstanding events and timers have been completed
  2670. */
  2671. sde_enc->crtc = NULL;
  2672. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2673. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2674. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2675. }
  2676. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2677. {
  2678. struct sde_encoder_virt *sde_enc = NULL;
  2679. struct sde_connector *sde_conn;
  2680. struct sde_kms *sde_kms;
  2681. enum sde_intf_mode intf_mode;
  2682. int ret, i = 0;
  2683. if (!drm_enc) {
  2684. SDE_ERROR("invalid encoder\n");
  2685. return;
  2686. } else if (!drm_enc->dev) {
  2687. SDE_ERROR("invalid dev\n");
  2688. return;
  2689. } else if (!drm_enc->dev->dev_private) {
  2690. SDE_ERROR("invalid dev_private\n");
  2691. return;
  2692. }
  2693. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2694. SDE_ERROR("power resource is not enabled\n");
  2695. return;
  2696. }
  2697. sde_enc = to_sde_encoder_virt(drm_enc);
  2698. if (!sde_enc->cur_master) {
  2699. SDE_ERROR("Invalid cur_master\n");
  2700. return;
  2701. }
  2702. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2703. SDE_DEBUG_ENC(sde_enc, "\n");
  2704. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2705. if (!sde_kms)
  2706. return;
  2707. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2708. SDE_EVT32(DRMID(drm_enc));
  2709. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2710. /* disable autorefresh */
  2711. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2712. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2713. if (phys && phys->ops.disable_autorefresh)
  2714. phys->ops.disable_autorefresh(phys);
  2715. }
  2716. /* wait for idle */
  2717. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2718. }
  2719. _sde_encoder_input_handler_unregister(drm_enc);
  2720. flush_delayed_work(&sde_conn->status_work);
  2721. /*
  2722. * For primary command mode and video mode encoders, execute the
  2723. * resource control pre-stop operations before the physical encoders
  2724. * are disabled, to allow the rsc to transition its states properly.
  2725. *
  2726. * For other encoder types, rsc should not be enabled until after
  2727. * they have been fully disabled, so delay the pre-stop operations
  2728. * until after the physical disable calls have returned.
  2729. */
  2730. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2731. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2732. sde_encoder_resource_control(drm_enc,
  2733. SDE_ENC_RC_EVENT_PRE_STOP);
  2734. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2735. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2736. if (phys && phys->ops.disable)
  2737. phys->ops.disable(phys);
  2738. }
  2739. } else {
  2740. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2741. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2742. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2743. if (phys && phys->ops.disable)
  2744. phys->ops.disable(phys);
  2745. }
  2746. sde_encoder_resource_control(drm_enc,
  2747. SDE_ENC_RC_EVENT_PRE_STOP);
  2748. }
  2749. /*
  2750. * disable dce after the transfer is complete (for command mode)
  2751. * and after physical encoder is disabled, to make sure timing
  2752. * engine is already disabled (for video mode).
  2753. */
  2754. if (!sde_in_trusted_vm(sde_kms))
  2755. sde_encoder_dce_disable(sde_enc);
  2756. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2757. /* reset connector topology name property */
  2758. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2759. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2760. ret = sde_rm_update_topology(&sde_kms->rm,
  2761. sde_enc->cur_master->connector->state, NULL);
  2762. if (ret) {
  2763. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2764. return;
  2765. }
  2766. }
  2767. if (!sde_encoder_in_clone_mode(drm_enc))
  2768. sde_encoder_virt_reset(drm_enc);
  2769. }
  2770. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2771. {
  2772. /* trigger hw-fences override signal */
  2773. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2774. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2775. }
  2776. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2777. struct sde_encoder_phys_wb *wb_enc)
  2778. {
  2779. struct sde_encoder_virt *sde_enc;
  2780. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2781. struct sde_ctl_flush_cfg cfg;
  2782. struct sde_hw_dsc *hw_dsc = NULL;
  2783. int i;
  2784. ctl->ops.reset(ctl);
  2785. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2786. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2787. if (wb_enc) {
  2788. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2789. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2790. false, phys_enc->hw_pp->idx);
  2791. if (ctl->ops.update_bitmask)
  2792. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2793. wb_enc->hw_wb->idx, true);
  2794. }
  2795. } else {
  2796. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2797. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2798. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2799. sde_enc->phys_encs[i]->hw_intf, false,
  2800. sde_enc->phys_encs[i]->hw_pp->idx);
  2801. if (ctl->ops.update_bitmask)
  2802. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2803. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2804. }
  2805. }
  2806. }
  2807. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2808. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2809. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2810. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2811. phys_enc->hw_pp->merge_3d->idx, true);
  2812. }
  2813. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2814. phys_enc->hw_pp) {
  2815. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2816. false, phys_enc->hw_pp->idx);
  2817. if (ctl->ops.update_bitmask)
  2818. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2819. phys_enc->hw_cdm->idx, true);
  2820. }
  2821. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2822. phys_enc->hw_pp) {
  2823. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2824. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2825. if (ctl->ops.update_dnsc_blur_bitmask)
  2826. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2827. }
  2828. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2829. ctl->ops.reset_post_disable)
  2830. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2831. phys_enc->hw_pp->merge_3d ?
  2832. phys_enc->hw_pp->merge_3d->idx : 0);
  2833. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2834. hw_dsc = sde_enc->hw_dsc[i];
  2835. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2836. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2837. if (ctl->ops.update_bitmask)
  2838. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2839. }
  2840. }
  2841. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2842. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2843. ctl->ops.get_pending_flush(ctl, &cfg);
  2844. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2845. ctl->ops.trigger_flush(ctl);
  2846. ctl->ops.trigger_start(ctl);
  2847. ctl->ops.clear_pending_flush(ctl);
  2848. }
  2849. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2850. {
  2851. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2852. struct sde_ctl_flush_cfg cfg;
  2853. ctl->ops.reset(ctl);
  2854. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2855. ctl->ops.get_pending_flush(ctl, &cfg);
  2856. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2857. ctl->ops.trigger_flush(ctl);
  2858. ctl->ops.trigger_start(ctl);
  2859. }
  2860. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2861. enum sde_intf_type type, u32 controller_id)
  2862. {
  2863. int i = 0;
  2864. for (i = 0; i < catalog->intf_count; i++) {
  2865. if (catalog->intf[i].type == type
  2866. && catalog->intf[i].controller_id == controller_id) {
  2867. return catalog->intf[i].id;
  2868. }
  2869. }
  2870. return INTF_MAX;
  2871. }
  2872. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2873. enum sde_intf_type type, u32 controller_id)
  2874. {
  2875. if (controller_id < catalog->wb_count)
  2876. return catalog->wb[controller_id].id;
  2877. return WB_MAX;
  2878. }
  2879. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2880. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2881. {
  2882. u64 start_timestamp, end_timestamp;
  2883. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2884. SDE_ERROR("invalid inputs\n");
  2885. return;
  2886. }
  2887. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2888. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2889. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2890. &start_timestamp, &end_timestamp);
  2891. trace_sde_hw_fence_status(crtc->base.id, "input",
  2892. start_timestamp, end_timestamp);
  2893. }
  2894. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2895. && hw_ctl->ops.hw_fence_output_status) {
  2896. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2897. &start_timestamp, &end_timestamp);
  2898. trace_sde_hw_fence_status(crtc->base.id, "output",
  2899. start_timestamp, end_timestamp);
  2900. }
  2901. }
  2902. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2903. struct drm_crtc *crtc)
  2904. {
  2905. struct sde_hw_uidle *uidle;
  2906. struct sde_uidle_cntr cntr;
  2907. struct sde_uidle_status status;
  2908. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2909. pr_err("invalid params %d %d\n",
  2910. !sde_kms, !crtc);
  2911. return;
  2912. }
  2913. /* check if perf counters are enabled and setup */
  2914. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2915. return;
  2916. uidle = sde_kms->hw_uidle;
  2917. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2918. && uidle->ops.uidle_get_status) {
  2919. uidle->ops.uidle_get_status(uidle, &status);
  2920. trace_sde_perf_uidle_status(
  2921. crtc->base.id,
  2922. status.uidle_danger_status_0,
  2923. status.uidle_danger_status_1,
  2924. status.uidle_safe_status_0,
  2925. status.uidle_safe_status_1,
  2926. status.uidle_idle_status_0,
  2927. status.uidle_idle_status_1,
  2928. status.uidle_fal_status_0,
  2929. status.uidle_fal_status_1,
  2930. status.uidle_status,
  2931. status.uidle_en_fal10);
  2932. }
  2933. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2934. && uidle->ops.uidle_get_cntr) {
  2935. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2936. trace_sde_perf_uidle_cntr(
  2937. crtc->base.id,
  2938. cntr.fal1_gate_cntr,
  2939. cntr.fal10_gate_cntr,
  2940. cntr.fal_wait_gate_cntr,
  2941. cntr.fal1_num_transitions_cntr,
  2942. cntr.fal10_num_transitions_cntr,
  2943. cntr.min_gate_cntr,
  2944. cntr.max_gate_cntr);
  2945. }
  2946. }
  2947. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2948. struct sde_encoder_phys *phy_enc)
  2949. {
  2950. struct sde_encoder_virt *sde_enc = NULL;
  2951. unsigned long lock_flags;
  2952. ktime_t ts = 0;
  2953. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2954. return;
  2955. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2956. sde_enc = to_sde_encoder_virt(drm_enc);
  2957. /*
  2958. * calculate accurate vsync timestamp when available
  2959. * set current time otherwise
  2960. */
  2961. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2962. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2963. if (!ts)
  2964. ts = ktime_get();
  2965. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2966. phy_enc->last_vsync_timestamp = ts;
  2967. atomic_inc(&phy_enc->vsync_cnt);
  2968. if (sde_enc->crtc_vblank_cb)
  2969. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2970. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2971. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2972. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2973. if (phy_enc->sde_kms->debugfs_hw_fence)
  2974. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2975. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2976. SDE_ATRACE_END("encoder_vblank_callback");
  2977. }
  2978. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2979. struct sde_encoder_phys *phy_enc)
  2980. {
  2981. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2982. if (!phy_enc)
  2983. return;
  2984. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2985. atomic_inc(&phy_enc->underrun_cnt);
  2986. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2987. if (sde_enc->cur_master &&
  2988. sde_enc->cur_master->ops.get_underrun_line_count)
  2989. sde_enc->cur_master->ops.get_underrun_line_count(
  2990. sde_enc->cur_master);
  2991. trace_sde_encoder_underrun(DRMID(drm_enc),
  2992. atomic_read(&phy_enc->underrun_cnt));
  2993. if (phy_enc->sde_kms &&
  2994. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2995. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2996. SDE_DBG_CTRL("stop_ftrace");
  2997. SDE_DBG_CTRL("panic_underrun");
  2998. SDE_ATRACE_END("encoder_underrun_callback");
  2999. }
  3000. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3001. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3002. {
  3003. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3004. unsigned long lock_flags;
  3005. bool enable;
  3006. int i;
  3007. enable = vbl_cb ? true : false;
  3008. if (!drm_enc) {
  3009. SDE_ERROR("invalid encoder\n");
  3010. return;
  3011. }
  3012. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3013. SDE_EVT32(DRMID(drm_enc), enable);
  3014. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3015. sde_enc->crtc_vblank_cb = vbl_cb;
  3016. sde_enc->crtc_vblank_cb_data = vbl_data;
  3017. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3018. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3019. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3020. if (phys && phys->ops.control_vblank_irq)
  3021. phys->ops.control_vblank_irq(phys, enable);
  3022. }
  3023. sde_enc->vblank_enabled = enable;
  3024. }
  3025. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3026. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3027. struct drm_crtc *crtc)
  3028. {
  3029. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3030. unsigned long lock_flags;
  3031. bool enable;
  3032. enable = frame_event_cb ? true : false;
  3033. if (!drm_enc) {
  3034. SDE_ERROR("invalid encoder\n");
  3035. return;
  3036. }
  3037. SDE_DEBUG_ENC(sde_enc, "\n");
  3038. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3039. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3040. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3041. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3042. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3043. }
  3044. static void sde_encoder_frame_done_callback(
  3045. struct drm_encoder *drm_enc,
  3046. struct sde_encoder_phys *ready_phys, u32 event)
  3047. {
  3048. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3049. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3050. unsigned int i;
  3051. bool trigger = true;
  3052. bool is_cmd_mode = false;
  3053. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3054. ktime_t ts = 0;
  3055. if (!sde_kms || !sde_enc->cur_master) {
  3056. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3057. sde_kms, sde_enc->cur_master);
  3058. return;
  3059. }
  3060. sde_enc->crtc_frame_event_cb_data.connector =
  3061. sde_enc->cur_master->connector;
  3062. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3063. is_cmd_mode = true;
  3064. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3065. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3066. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3067. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3068. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3069. /*
  3070. * get current ktime for other events and when precise timestamp is not
  3071. * available for retire-fence
  3072. */
  3073. if (!ts)
  3074. ts = ktime_get();
  3075. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3076. | SDE_ENCODER_FRAME_EVENT_ERROR
  3077. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3078. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3079. if (ready_phys->connector)
  3080. topology = sde_connector_get_topology_name(
  3081. ready_phys->connector);
  3082. /* One of the physical encoders has become idle */
  3083. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3084. if (sde_enc->phys_encs[i] == ready_phys) {
  3085. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3086. atomic_read(&sde_enc->frame_done_cnt[i]));
  3087. if (!atomic_add_unless(
  3088. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3089. SDE_EVT32(DRMID(drm_enc), event,
  3090. ready_phys->intf_idx,
  3091. SDE_EVTLOG_ERROR);
  3092. SDE_ERROR_ENC(sde_enc,
  3093. "intf idx:%d, event:%d\n",
  3094. ready_phys->intf_idx, event);
  3095. return;
  3096. }
  3097. }
  3098. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3099. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3100. trigger = false;
  3101. }
  3102. if (trigger) {
  3103. if (sde_enc->crtc_frame_event_cb)
  3104. sde_enc->crtc_frame_event_cb(
  3105. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3106. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3107. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3108. -1, 0);
  3109. }
  3110. } else if (sde_enc->crtc_frame_event_cb) {
  3111. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3112. }
  3113. }
  3114. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3115. {
  3116. struct sde_encoder_virt *sde_enc;
  3117. if (!drm_enc) {
  3118. SDE_ERROR("invalid drm encoder\n");
  3119. return -EINVAL;
  3120. }
  3121. sde_enc = to_sde_encoder_virt(drm_enc);
  3122. sde_encoder_resource_control(&sde_enc->base,
  3123. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3124. return 0;
  3125. }
  3126. /**
  3127. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3128. * phys: Pointer to physical encoder structure
  3129. *
  3130. */
  3131. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3132. struct sde_kms *sde_kms)
  3133. {
  3134. struct sde_connector *c_conn;
  3135. int line_count;
  3136. c_conn = to_sde_connector(phys->connector);
  3137. if (!c_conn) {
  3138. SDE_ERROR("invalid connector");
  3139. return;
  3140. }
  3141. line_count = sde_connector_get_property(phys->connector->state,
  3142. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3143. if (c_conn->hwfence_wb_retire_fences_enable)
  3144. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3145. sde_kms->debugfs_hw_fence);
  3146. }
  3147. /**
  3148. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3149. * drm_enc: Pointer to drm encoder structure
  3150. * phys: Pointer to physical encoder structure
  3151. * extra_flush: Additional bit mask to include in flush trigger
  3152. * config_changed: if true new config is applied, avoid increment of retire
  3153. * count if false
  3154. */
  3155. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3156. struct sde_encoder_phys *phys,
  3157. struct sde_ctl_flush_cfg *extra_flush,
  3158. bool config_changed)
  3159. {
  3160. struct sde_hw_ctl *ctl;
  3161. unsigned long lock_flags;
  3162. struct sde_encoder_virt *sde_enc;
  3163. int pend_ret_fence_cnt;
  3164. struct sde_connector *c_conn;
  3165. if (!drm_enc || !phys) {
  3166. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3167. !drm_enc, !phys);
  3168. return;
  3169. }
  3170. sde_enc = to_sde_encoder_virt(drm_enc);
  3171. c_conn = to_sde_connector(phys->connector);
  3172. if (!phys->hw_pp) {
  3173. SDE_ERROR("invalid pingpong hw\n");
  3174. return;
  3175. }
  3176. ctl = phys->hw_ctl;
  3177. if (!ctl || !phys->ops.trigger_flush) {
  3178. SDE_ERROR("missing ctl/trigger cb\n");
  3179. return;
  3180. }
  3181. if (phys->split_role == ENC_ROLE_SKIP) {
  3182. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3183. "skip flush pp%d ctl%d\n",
  3184. phys->hw_pp->idx - PINGPONG_0,
  3185. ctl->idx - CTL_0);
  3186. return;
  3187. }
  3188. /* update pending counts and trigger kickoff ctl flush atomically */
  3189. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3190. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3191. atomic_inc(&phys->pending_retire_fence_cnt);
  3192. atomic_inc(&phys->pending_ctl_start_cnt);
  3193. }
  3194. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3195. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3196. ctl->ops.update_bitmask) {
  3197. /* perform peripheral flush on every frame update for dp dsc */
  3198. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3199. phys->comp_ratio && c_conn->ops.update_pps) {
  3200. c_conn->ops.update_pps(phys->connector, NULL,
  3201. c_conn->display);
  3202. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3203. phys->hw_intf->idx, 1);
  3204. }
  3205. if (sde_enc->dynamic_hdr_updated)
  3206. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3207. phys->hw_intf->idx, 1);
  3208. }
  3209. if ((extra_flush && extra_flush->pending_flush_mask)
  3210. && ctl->ops.update_pending_flush)
  3211. ctl->ops.update_pending_flush(ctl, extra_flush);
  3212. phys->ops.trigger_flush(phys);
  3213. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3214. if (ctl->ops.get_pending_flush) {
  3215. struct sde_ctl_flush_cfg pending_flush = {0,};
  3216. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3217. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3218. ctl->idx - CTL_0,
  3219. pending_flush.pending_flush_mask,
  3220. pend_ret_fence_cnt);
  3221. } else {
  3222. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3223. ctl->idx - CTL_0,
  3224. pend_ret_fence_cnt);
  3225. }
  3226. }
  3227. /**
  3228. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3229. * phys: Pointer to physical encoder structure
  3230. */
  3231. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3232. {
  3233. struct sde_hw_ctl *ctl;
  3234. struct sde_encoder_virt *sde_enc;
  3235. if (!phys) {
  3236. SDE_ERROR("invalid argument(s)\n");
  3237. return;
  3238. }
  3239. if (!phys->hw_pp) {
  3240. SDE_ERROR("invalid pingpong hw\n");
  3241. return;
  3242. }
  3243. if (!phys->parent) {
  3244. SDE_ERROR("invalid parent\n");
  3245. return;
  3246. }
  3247. /* avoid ctrl start for encoder in clone mode */
  3248. if (phys->in_clone_mode)
  3249. return;
  3250. ctl = phys->hw_ctl;
  3251. sde_enc = to_sde_encoder_virt(phys->parent);
  3252. if (phys->split_role == ENC_ROLE_SKIP) {
  3253. SDE_DEBUG_ENC(sde_enc,
  3254. "skip start pp%d ctl%d\n",
  3255. phys->hw_pp->idx - PINGPONG_0,
  3256. ctl->idx - CTL_0);
  3257. return;
  3258. }
  3259. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3260. phys->ops.trigger_start(phys);
  3261. }
  3262. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3263. {
  3264. struct sde_hw_ctl *ctl;
  3265. if (!phys_enc) {
  3266. SDE_ERROR("invalid encoder\n");
  3267. return;
  3268. }
  3269. ctl = phys_enc->hw_ctl;
  3270. if (ctl && ctl->ops.trigger_flush)
  3271. ctl->ops.trigger_flush(ctl);
  3272. }
  3273. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3274. {
  3275. struct sde_hw_ctl *ctl;
  3276. if (!phys_enc) {
  3277. SDE_ERROR("invalid encoder\n");
  3278. return;
  3279. }
  3280. ctl = phys_enc->hw_ctl;
  3281. if (ctl && ctl->ops.trigger_start) {
  3282. ctl->ops.trigger_start(ctl);
  3283. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3284. }
  3285. }
  3286. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3287. {
  3288. struct sde_encoder_virt *sde_enc;
  3289. struct sde_connector *sde_con;
  3290. void *sde_con_disp;
  3291. struct sde_hw_ctl *ctl;
  3292. int rc;
  3293. if (!phys_enc) {
  3294. SDE_ERROR("invalid encoder\n");
  3295. return;
  3296. }
  3297. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3298. ctl = phys_enc->hw_ctl;
  3299. if (!ctl || !ctl->ops.reset)
  3300. return;
  3301. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3302. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3303. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3304. phys_enc->connector) {
  3305. sde_con = to_sde_connector(phys_enc->connector);
  3306. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3307. if (sde_con->ops.soft_reset) {
  3308. rc = sde_con->ops.soft_reset(sde_con_disp);
  3309. if (rc) {
  3310. SDE_ERROR_ENC(sde_enc,
  3311. "connector soft reset failure\n");
  3312. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3313. }
  3314. }
  3315. }
  3316. phys_enc->enable_state = SDE_ENC_ENABLED;
  3317. }
  3318. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3319. {
  3320. struct sde_crtc *sde_crtc;
  3321. struct sde_kms *sde_kms = NULL;
  3322. if (!sde_enc || !sde_enc->crtc) {
  3323. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3324. return;
  3325. }
  3326. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3327. if (!sde_kms) {
  3328. SDE_ERROR("invalid kms\n");
  3329. return;
  3330. }
  3331. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3332. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3333. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3334. sde_kms->debugfs_hw_fence : 0);
  3335. }
  3336. /**
  3337. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3338. * Iterate through the physical encoders and perform consolidated flush
  3339. * and/or control start triggering as needed. This is done in the virtual
  3340. * encoder rather than the individual physical ones in order to handle
  3341. * use cases that require visibility into multiple physical encoders at
  3342. * a time.
  3343. * sde_enc: Pointer to virtual encoder structure
  3344. * config_changed: if true new config is applied. Avoid regdma_flush and
  3345. * incrementing the retire count if false.
  3346. */
  3347. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3348. bool config_changed)
  3349. {
  3350. struct sde_hw_ctl *ctl;
  3351. uint32_t i;
  3352. struct sde_ctl_flush_cfg pending_flush = {0,};
  3353. u32 pending_kickoff_cnt;
  3354. struct msm_drm_private *priv = NULL;
  3355. struct sde_kms *sde_kms = NULL;
  3356. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3357. bool is_regdma_blocking = false, is_vid_mode = false;
  3358. struct sde_crtc *sde_crtc;
  3359. if (!sde_enc) {
  3360. SDE_ERROR("invalid encoder\n");
  3361. return;
  3362. }
  3363. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3364. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3365. is_vid_mode = true;
  3366. is_regdma_blocking = (is_vid_mode ||
  3367. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3368. /* don't perform flush/start operations for slave encoders */
  3369. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3370. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3371. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3372. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3373. continue;
  3374. ctl = phys->hw_ctl;
  3375. if (!ctl)
  3376. continue;
  3377. if (phys->connector)
  3378. topology = sde_connector_get_topology_name(
  3379. phys->connector);
  3380. if (!phys->ops.needs_single_flush ||
  3381. !phys->ops.needs_single_flush(phys)) {
  3382. if (config_changed && ctl->ops.reg_dma_flush)
  3383. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3384. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3385. config_changed);
  3386. } else if (ctl->ops.get_pending_flush) {
  3387. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3388. }
  3389. }
  3390. /* for split flush, combine pending flush masks and send to master */
  3391. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3392. ctl = sde_enc->cur_master->hw_ctl;
  3393. if (config_changed && ctl->ops.reg_dma_flush)
  3394. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3395. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3396. &pending_flush,
  3397. config_changed);
  3398. }
  3399. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3400. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3401. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3402. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3403. continue;
  3404. if (!phys->ops.needs_single_flush ||
  3405. !phys->ops.needs_single_flush(phys)) {
  3406. pending_kickoff_cnt =
  3407. sde_encoder_phys_inc_pending(phys);
  3408. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3409. } else {
  3410. pending_kickoff_cnt =
  3411. sde_encoder_phys_inc_pending(phys);
  3412. SDE_EVT32(pending_kickoff_cnt,
  3413. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3414. }
  3415. }
  3416. if (atomic_read(&sde_enc->misr_enable))
  3417. sde_encoder_misr_configure(&sde_enc->base, true,
  3418. sde_enc->misr_frame_count);
  3419. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3420. if (crtc_misr_info.misr_enable && sde_crtc &&
  3421. sde_crtc->misr_reconfigure) {
  3422. sde_crtc_misr_setup(sde_enc->crtc, true,
  3423. crtc_misr_info.misr_frame_count);
  3424. sde_crtc->misr_reconfigure = false;
  3425. }
  3426. _sde_encoder_trigger_start(sde_enc->cur_master);
  3427. if (sde_enc->elevated_ahb_vote) {
  3428. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3429. priv = sde_enc->base.dev->dev_private;
  3430. if (sde_kms != NULL) {
  3431. sde_power_scale_reg_bus(&priv->phandle,
  3432. VOTE_INDEX_LOW,
  3433. false);
  3434. }
  3435. sde_enc->elevated_ahb_vote = false;
  3436. }
  3437. }
  3438. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3439. struct drm_encoder *drm_enc,
  3440. unsigned long *affected_displays,
  3441. int num_active_phys)
  3442. {
  3443. struct sde_encoder_virt *sde_enc;
  3444. struct sde_encoder_phys *master;
  3445. enum sde_rm_topology_name topology;
  3446. bool is_right_only;
  3447. if (!drm_enc || !affected_displays)
  3448. return;
  3449. sde_enc = to_sde_encoder_virt(drm_enc);
  3450. master = sde_enc->cur_master;
  3451. if (!master || !master->connector)
  3452. return;
  3453. topology = sde_connector_get_topology_name(master->connector);
  3454. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3455. return;
  3456. /*
  3457. * For pingpong split, the slave pingpong won't generate IRQs. For
  3458. * right-only updates, we can't swap pingpongs, or simply swap the
  3459. * master/slave assignment, we actually have to swap the interfaces
  3460. * so that the master physical encoder will use a pingpong/interface
  3461. * that generates irqs on which to wait.
  3462. */
  3463. is_right_only = !test_bit(0, affected_displays) &&
  3464. test_bit(1, affected_displays);
  3465. if (is_right_only && !sde_enc->intfs_swapped) {
  3466. /* right-only update swap interfaces */
  3467. swap(sde_enc->phys_encs[0]->intf_idx,
  3468. sde_enc->phys_encs[1]->intf_idx);
  3469. sde_enc->intfs_swapped = true;
  3470. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3471. /* left-only or full update, swap back */
  3472. swap(sde_enc->phys_encs[0]->intf_idx,
  3473. sde_enc->phys_encs[1]->intf_idx);
  3474. sde_enc->intfs_swapped = false;
  3475. }
  3476. SDE_DEBUG_ENC(sde_enc,
  3477. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3478. is_right_only, sde_enc->intfs_swapped,
  3479. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3480. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3481. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3482. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3483. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3484. *affected_displays);
  3485. /* ppsplit always uses master since ppslave invalid for irqs*/
  3486. if (num_active_phys == 1)
  3487. *affected_displays = BIT(0);
  3488. }
  3489. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3490. struct sde_encoder_kickoff_params *params)
  3491. {
  3492. struct sde_encoder_virt *sde_enc;
  3493. struct sde_encoder_phys *phys;
  3494. int i, num_active_phys;
  3495. bool master_assigned = false;
  3496. if (!drm_enc || !params)
  3497. return;
  3498. sde_enc = to_sde_encoder_virt(drm_enc);
  3499. if (sde_enc->num_phys_encs <= 1)
  3500. return;
  3501. /* count bits set */
  3502. num_active_phys = hweight_long(params->affected_displays);
  3503. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3504. params->affected_displays, num_active_phys);
  3505. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3506. num_active_phys);
  3507. /* for left/right only update, ppsplit master switches interface */
  3508. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3509. &params->affected_displays, num_active_phys);
  3510. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3511. enum sde_enc_split_role prv_role, new_role;
  3512. bool active = false;
  3513. phys = sde_enc->phys_encs[i];
  3514. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3515. continue;
  3516. active = test_bit(i, &params->affected_displays);
  3517. prv_role = phys->split_role;
  3518. if (active && num_active_phys == 1)
  3519. new_role = ENC_ROLE_SOLO;
  3520. else if (active && !master_assigned)
  3521. new_role = ENC_ROLE_MASTER;
  3522. else if (active)
  3523. new_role = ENC_ROLE_SLAVE;
  3524. else
  3525. new_role = ENC_ROLE_SKIP;
  3526. phys->ops.update_split_role(phys, new_role);
  3527. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3528. sde_enc->cur_master = phys;
  3529. master_assigned = true;
  3530. }
  3531. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3532. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3533. phys->split_role, active);
  3534. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3535. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3536. phys->split_role, active, num_active_phys);
  3537. }
  3538. }
  3539. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3540. {
  3541. struct sde_encoder_virt *sde_enc;
  3542. struct msm_display_info *disp_info;
  3543. if (!drm_enc) {
  3544. SDE_ERROR("invalid encoder\n");
  3545. return false;
  3546. }
  3547. sde_enc = to_sde_encoder_virt(drm_enc);
  3548. disp_info = &sde_enc->disp_info;
  3549. return (disp_info->curr_panel_mode == mode);
  3550. }
  3551. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3552. {
  3553. struct sde_encoder_virt *sde_enc;
  3554. struct sde_encoder_phys *phys;
  3555. unsigned int i;
  3556. struct sde_hw_ctl *ctl;
  3557. if (!drm_enc) {
  3558. SDE_ERROR("invalid encoder\n");
  3559. return;
  3560. }
  3561. sde_enc = to_sde_encoder_virt(drm_enc);
  3562. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3563. phys = sde_enc->phys_encs[i];
  3564. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3565. sde_encoder_check_curr_mode(drm_enc,
  3566. MSM_DISPLAY_CMD_MODE)) {
  3567. ctl = phys->hw_ctl;
  3568. if (ctl->ops.trigger_pending)
  3569. /* update only for command mode primary ctl */
  3570. ctl->ops.trigger_pending(ctl);
  3571. }
  3572. }
  3573. sde_enc->idle_pc_restore = false;
  3574. }
  3575. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3576. {
  3577. struct sde_encoder_virt *sde_enc = container_of(work,
  3578. struct sde_encoder_virt, esd_trigger_work);
  3579. if (!sde_enc) {
  3580. SDE_ERROR("invalid sde encoder\n");
  3581. return;
  3582. }
  3583. sde_encoder_resource_control(&sde_enc->base,
  3584. SDE_ENC_RC_EVENT_KICKOFF);
  3585. }
  3586. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3587. {
  3588. struct sde_encoder_virt *sde_enc = container_of(work,
  3589. struct sde_encoder_virt, input_event_work);
  3590. if (!sde_enc) {
  3591. SDE_ERROR("invalid sde encoder\n");
  3592. return;
  3593. }
  3594. sde_encoder_resource_control(&sde_enc->base,
  3595. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3596. }
  3597. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3598. {
  3599. struct sde_encoder_virt *sde_enc = container_of(work,
  3600. struct sde_encoder_virt, early_wakeup_work);
  3601. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3602. if (!sde_kms)
  3603. return;
  3604. sde_vm_lock(sde_kms);
  3605. if (!sde_vm_owns_hw(sde_kms)) {
  3606. sde_vm_unlock(sde_kms);
  3607. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3608. DRMID(&sde_enc->base));
  3609. return;
  3610. }
  3611. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3612. sde_encoder_resource_control(&sde_enc->base,
  3613. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3614. SDE_ATRACE_END("encoder_early_wakeup");
  3615. sde_vm_unlock(sde_kms);
  3616. }
  3617. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3618. {
  3619. struct sde_encoder_virt *sde_enc = NULL;
  3620. struct msm_drm_thread *disp_thread = NULL;
  3621. struct msm_drm_private *priv = NULL;
  3622. priv = drm_enc->dev->dev_private;
  3623. sde_enc = to_sde_encoder_virt(drm_enc);
  3624. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3625. SDE_DEBUG_ENC(sde_enc,
  3626. "should only early wake up command mode display\n");
  3627. return;
  3628. }
  3629. if (!sde_enc->crtc || (sde_enc->crtc->index
  3630. >= ARRAY_SIZE(priv->event_thread))) {
  3631. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3632. sde_enc->crtc == NULL,
  3633. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3634. return;
  3635. }
  3636. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3637. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3638. kthread_queue_work(&disp_thread->worker,
  3639. &sde_enc->early_wakeup_work);
  3640. SDE_ATRACE_END("queue_early_wakeup_work");
  3641. }
  3642. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3643. {
  3644. static const uint64_t timeout_us = 50000;
  3645. static const uint64_t sleep_us = 20;
  3646. struct sde_encoder_virt *sde_enc;
  3647. ktime_t cur_ktime, exp_ktime;
  3648. uint32_t line_count, tmp, i;
  3649. if (!drm_enc) {
  3650. SDE_ERROR("invalid encoder\n");
  3651. return -EINVAL;
  3652. }
  3653. sde_enc = to_sde_encoder_virt(drm_enc);
  3654. if (!sde_enc->cur_master ||
  3655. !sde_enc->cur_master->ops.get_line_count) {
  3656. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3657. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3658. return -EINVAL;
  3659. }
  3660. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3661. line_count = sde_enc->cur_master->ops.get_line_count(
  3662. sde_enc->cur_master);
  3663. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3664. tmp = line_count;
  3665. line_count = sde_enc->cur_master->ops.get_line_count(
  3666. sde_enc->cur_master);
  3667. if (line_count < tmp) {
  3668. SDE_EVT32(DRMID(drm_enc), line_count);
  3669. return 0;
  3670. }
  3671. cur_ktime = ktime_get();
  3672. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3673. break;
  3674. usleep_range(sleep_us / 2, sleep_us);
  3675. }
  3676. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3677. return -ETIMEDOUT;
  3678. }
  3679. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3680. {
  3681. struct drm_encoder *drm_enc;
  3682. struct sde_rm_hw_iter rm_iter;
  3683. bool lm_valid = false;
  3684. bool intf_valid = false;
  3685. if (!phys_enc || !phys_enc->parent) {
  3686. SDE_ERROR("invalid encoder\n");
  3687. return -EINVAL;
  3688. }
  3689. drm_enc = phys_enc->parent;
  3690. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3691. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3692. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3693. phys_enc->has_intf_te)) {
  3694. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3695. SDE_HW_BLK_INTF);
  3696. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3697. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3698. if (!hw_intf)
  3699. continue;
  3700. if (phys_enc->hw_ctl->ops.update_bitmask)
  3701. phys_enc->hw_ctl->ops.update_bitmask(
  3702. phys_enc->hw_ctl,
  3703. SDE_HW_FLUSH_INTF,
  3704. hw_intf->idx, 1);
  3705. intf_valid = true;
  3706. }
  3707. if (!intf_valid) {
  3708. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3709. "intf not found to flush\n");
  3710. return -EFAULT;
  3711. }
  3712. } else {
  3713. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3714. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3715. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3716. if (!hw_lm)
  3717. continue;
  3718. /* update LM flush for HW without INTF TE */
  3719. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3720. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3721. phys_enc->hw_ctl,
  3722. hw_lm->idx, 1);
  3723. lm_valid = true;
  3724. }
  3725. if (!lm_valid) {
  3726. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3727. "lm not found to flush\n");
  3728. return -EFAULT;
  3729. }
  3730. }
  3731. return 0;
  3732. }
  3733. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3734. struct sde_encoder_virt *sde_enc)
  3735. {
  3736. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3737. struct sde_hw_mdp *mdptop = NULL;
  3738. sde_enc->dynamic_hdr_updated = false;
  3739. if (sde_enc->cur_master) {
  3740. mdptop = sde_enc->cur_master->hw_mdptop;
  3741. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3742. sde_enc->cur_master->connector);
  3743. }
  3744. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3745. return;
  3746. if (mdptop->ops.set_hdr_plus_metadata) {
  3747. sde_enc->dynamic_hdr_updated = true;
  3748. mdptop->ops.set_hdr_plus_metadata(
  3749. mdptop, dhdr_meta->dynamic_hdr_payload,
  3750. dhdr_meta->dynamic_hdr_payload_size,
  3751. sde_enc->cur_master->intf_idx == INTF_0 ?
  3752. 0 : 1);
  3753. }
  3754. }
  3755. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3756. {
  3757. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3758. struct sde_encoder_phys *phys;
  3759. int i;
  3760. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3761. phys = sde_enc->phys_encs[i];
  3762. if (phys && phys->ops.hw_reset)
  3763. phys->ops.hw_reset(phys);
  3764. }
  3765. }
  3766. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3767. struct sde_encoder_kickoff_params *params,
  3768. struct sde_encoder_virt *sde_enc,
  3769. struct sde_kms *sde_kms,
  3770. bool needs_hw_reset, bool is_cmd_mode)
  3771. {
  3772. int rc, ret = 0;
  3773. /* if any phys needs reset, reset all phys, in-order */
  3774. if (needs_hw_reset)
  3775. sde_encoder_needs_hw_reset(drm_enc);
  3776. _sde_encoder_update_master(drm_enc, params);
  3777. _sde_encoder_update_roi(drm_enc);
  3778. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3779. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3780. if (rc) {
  3781. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3782. sde_enc->cur_master->connector->base.id, rc);
  3783. ret = rc;
  3784. }
  3785. }
  3786. if (sde_enc->cur_master &&
  3787. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3788. !sde_enc->cur_master->cont_splash_enabled)) {
  3789. rc = sde_encoder_dce_setup(sde_enc, params);
  3790. if (rc) {
  3791. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3792. ret = rc;
  3793. }
  3794. }
  3795. sde_encoder_dce_flush(sde_enc);
  3796. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3797. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3798. sde_enc->cur_master, sde_kms->qdss_enabled);
  3799. return ret;
  3800. }
  3801. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3802. struct sde_encoder_kickoff_params *params)
  3803. {
  3804. struct sde_encoder_virt *sde_enc;
  3805. struct sde_encoder_phys *phys, *cur_master;
  3806. struct sde_kms *sde_kms = NULL;
  3807. struct sde_crtc *sde_crtc;
  3808. bool needs_hw_reset = false, is_cmd_mode;
  3809. int i, rc, ret = 0;
  3810. struct msm_display_info *disp_info;
  3811. if (!drm_enc || !params || !drm_enc->dev ||
  3812. !drm_enc->dev->dev_private) {
  3813. SDE_ERROR("invalid args\n");
  3814. return -EINVAL;
  3815. }
  3816. sde_enc = to_sde_encoder_virt(drm_enc);
  3817. sde_kms = sde_encoder_get_kms(drm_enc);
  3818. if (!sde_kms)
  3819. return -EINVAL;
  3820. disp_info = &sde_enc->disp_info;
  3821. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3822. SDE_DEBUG_ENC(sde_enc, "\n");
  3823. SDE_EVT32(DRMID(drm_enc));
  3824. cur_master = sde_enc->cur_master;
  3825. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3826. if (cur_master && cur_master->connector)
  3827. sde_enc->frame_trigger_mode =
  3828. sde_connector_get_property(cur_master->connector->state,
  3829. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3830. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3831. /* prepare for next kickoff, may include waiting on previous kickoff */
  3832. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3833. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3834. phys = sde_enc->phys_encs[i];
  3835. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3836. params->recovery_events_enabled =
  3837. sde_enc->recovery_events_enabled;
  3838. if (phys) {
  3839. if (phys->ops.prepare_for_kickoff) {
  3840. rc = phys->ops.prepare_for_kickoff(
  3841. phys, params);
  3842. if (rc)
  3843. ret = rc;
  3844. }
  3845. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3846. needs_hw_reset = true;
  3847. _sde_encoder_setup_dither(phys);
  3848. if (sde_enc->cur_master &&
  3849. sde_connector_is_qsync_updated(
  3850. sde_enc->cur_master->connector))
  3851. _helper_flush_qsync(phys);
  3852. }
  3853. }
  3854. if (is_cmd_mode && sde_enc->cur_master &&
  3855. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3856. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3857. _sde_encoder_update_rsc_client(drm_enc, true);
  3858. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3859. if (rc) {
  3860. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3861. ret = rc;
  3862. goto end;
  3863. }
  3864. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3865. needs_hw_reset, is_cmd_mode);
  3866. end:
  3867. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3868. return ret;
  3869. }
  3870. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3871. {
  3872. struct sde_encoder_virt *sde_enc;
  3873. struct sde_encoder_phys *phys;
  3874. struct sde_kms *sde_kms;
  3875. unsigned int i;
  3876. if (!drm_enc) {
  3877. SDE_ERROR("invalid encoder\n");
  3878. return;
  3879. }
  3880. SDE_ATRACE_BEGIN("encoder_kickoff");
  3881. sde_enc = to_sde_encoder_virt(drm_enc);
  3882. SDE_DEBUG_ENC(sde_enc, "\n");
  3883. if (sde_enc->delay_kickoff) {
  3884. u32 loop_count = 20;
  3885. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3886. for (i = 0; i < loop_count; i++) {
  3887. usleep_range(sleep, sleep * 2);
  3888. if (!sde_enc->delay_kickoff)
  3889. break;
  3890. }
  3891. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3892. }
  3893. /* update txq for any output retire hw-fence (wb-path) */
  3894. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3895. if (!sde_kms) {
  3896. SDE_ERROR("invalid sde_kms\n");
  3897. return;
  3898. }
  3899. if (sde_enc->cur_master)
  3900. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3901. /* All phys encs are ready to go, trigger the kickoff */
  3902. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3903. /* allow phys encs to handle any post-kickoff business */
  3904. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3905. phys = sde_enc->phys_encs[i];
  3906. if (phys && phys->ops.handle_post_kickoff)
  3907. phys->ops.handle_post_kickoff(phys);
  3908. }
  3909. if (sde_enc->autorefresh_solver_disable &&
  3910. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3911. _sde_encoder_update_rsc_client(drm_enc, true);
  3912. SDE_ATRACE_END("encoder_kickoff");
  3913. }
  3914. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3915. struct sde_hw_pp_vsync_info *info)
  3916. {
  3917. struct sde_encoder_virt *sde_enc;
  3918. struct sde_encoder_phys *phys;
  3919. int i, ret;
  3920. if (!drm_enc || !info)
  3921. return;
  3922. sde_enc = to_sde_encoder_virt(drm_enc);
  3923. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3924. phys = sde_enc->phys_encs[i];
  3925. if (phys && phys->hw_intf && phys->hw_pp
  3926. && phys->hw_intf->ops.get_vsync_info) {
  3927. ret = phys->hw_intf->ops.get_vsync_info(
  3928. phys->hw_intf, &info[i]);
  3929. if (!ret) {
  3930. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3931. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3932. }
  3933. }
  3934. }
  3935. }
  3936. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3937. u32 *transfer_time_us)
  3938. {
  3939. struct sde_encoder_virt *sde_enc;
  3940. struct msm_mode_info *info;
  3941. if (!drm_enc || !transfer_time_us) {
  3942. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3943. !transfer_time_us);
  3944. return;
  3945. }
  3946. sde_enc = to_sde_encoder_virt(drm_enc);
  3947. info = &sde_enc->mode_info;
  3948. *transfer_time_us = info->mdp_transfer_time_us;
  3949. }
  3950. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3951. {
  3952. struct drm_encoder *src_enc = drm_enc;
  3953. struct sde_encoder_virt *sde_enc;
  3954. struct sde_kms *sde_kms;
  3955. u32 fps;
  3956. if (!drm_enc) {
  3957. SDE_ERROR("invalid encoder\n");
  3958. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3959. }
  3960. sde_kms = sde_encoder_get_kms(drm_enc);
  3961. if (!sde_kms)
  3962. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3963. if (sde_encoder_in_clone_mode(drm_enc))
  3964. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3965. if (!src_enc)
  3966. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3967. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3968. return MAX_KICKOFF_TIMEOUT_MS;
  3969. sde_enc = to_sde_encoder_virt(src_enc);
  3970. fps = sde_enc->mode_info.frame_rate;
  3971. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3972. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3973. else
  3974. return (SEC_TO_MILLI_SEC / fps) * 2;
  3975. }
  3976. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3977. {
  3978. struct sde_encoder_virt *sde_enc;
  3979. struct sde_encoder_phys *master;
  3980. bool is_vid_mode;
  3981. if (!drm_enc)
  3982. return -EINVAL;
  3983. sde_enc = to_sde_encoder_virt(drm_enc);
  3984. master = sde_enc->cur_master;
  3985. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3986. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3987. return -ENODATA;
  3988. if (!master->hw_intf->ops.get_avr_status)
  3989. return -EOPNOTSUPP;
  3990. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3991. }
  3992. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3993. struct drm_framebuffer *fb)
  3994. {
  3995. struct drm_encoder *drm_enc;
  3996. struct sde_hw_mixer_cfg mixer;
  3997. struct sde_rm_hw_iter lm_iter;
  3998. bool lm_valid = false;
  3999. if (!phys_enc || !phys_enc->parent) {
  4000. SDE_ERROR("invalid encoder\n");
  4001. return -EINVAL;
  4002. }
  4003. drm_enc = phys_enc->parent;
  4004. memset(&mixer, 0, sizeof(mixer));
  4005. /* reset associated CTL/LMs */
  4006. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4007. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4008. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4009. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4010. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4011. if (!hw_lm)
  4012. continue;
  4013. /* need to flush LM to remove it */
  4014. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4015. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4016. phys_enc->hw_ctl,
  4017. hw_lm->idx, 1);
  4018. if (fb) {
  4019. /* assume a single LM if targeting a frame buffer */
  4020. if (lm_valid)
  4021. continue;
  4022. mixer.out_height = fb->height;
  4023. mixer.out_width = fb->width;
  4024. if (hw_lm->ops.setup_mixer_out)
  4025. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4026. }
  4027. lm_valid = true;
  4028. /* only enable border color on LM */
  4029. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4030. phys_enc->hw_ctl->ops.setup_blendstage(
  4031. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4032. }
  4033. if (!lm_valid) {
  4034. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4035. return -EFAULT;
  4036. }
  4037. return 0;
  4038. }
  4039. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4040. {
  4041. struct sde_encoder_virt *sde_enc;
  4042. struct sde_encoder_phys *phys;
  4043. int i, rc = 0, ret = 0;
  4044. struct sde_hw_ctl *ctl;
  4045. if (!drm_enc) {
  4046. SDE_ERROR("invalid encoder\n");
  4047. return -EINVAL;
  4048. }
  4049. sde_enc = to_sde_encoder_virt(drm_enc);
  4050. /* update the qsync parameters for the current frame */
  4051. if (sde_enc->cur_master)
  4052. sde_connector_set_qsync_params(
  4053. sde_enc->cur_master->connector);
  4054. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4055. phys = sde_enc->phys_encs[i];
  4056. if (phys && phys->ops.prepare_commit)
  4057. phys->ops.prepare_commit(phys);
  4058. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4059. ret = -ETIMEDOUT;
  4060. if (phys && phys->hw_ctl) {
  4061. ctl = phys->hw_ctl;
  4062. /*
  4063. * avoid clearing the pending flush during the first
  4064. * frame update after idle power collpase as the
  4065. * restore path would have updated the pending flush
  4066. */
  4067. if (!sde_enc->idle_pc_restore &&
  4068. ctl->ops.clear_pending_flush)
  4069. ctl->ops.clear_pending_flush(ctl);
  4070. }
  4071. }
  4072. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4073. rc = sde_connector_prepare_commit(
  4074. sde_enc->cur_master->connector);
  4075. if (rc)
  4076. SDE_ERROR_ENC(sde_enc,
  4077. "prepare commit failed conn %d rc %d\n",
  4078. sde_enc->cur_master->connector->base.id,
  4079. rc);
  4080. }
  4081. return ret;
  4082. }
  4083. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4084. bool enable, u32 frame_count)
  4085. {
  4086. if (!phys_enc)
  4087. return;
  4088. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4089. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4090. enable, frame_count);
  4091. }
  4092. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4093. bool nonblock, u32 *misr_value)
  4094. {
  4095. if (!phys_enc)
  4096. return -EINVAL;
  4097. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4098. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4099. nonblock, misr_value) : -ENOTSUPP;
  4100. }
  4101. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4102. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4103. {
  4104. struct sde_encoder_virt *sde_enc;
  4105. int i;
  4106. if (!s || !s->private)
  4107. return -EINVAL;
  4108. sde_enc = s->private;
  4109. mutex_lock(&sde_enc->enc_lock);
  4110. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4111. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4112. if (!phys)
  4113. continue;
  4114. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4115. phys->intf_idx - INTF_0,
  4116. atomic_read(&phys->vsync_cnt),
  4117. atomic_read(&phys->underrun_cnt));
  4118. switch (phys->intf_mode) {
  4119. case INTF_MODE_VIDEO:
  4120. seq_puts(s, "mode: video\n");
  4121. break;
  4122. case INTF_MODE_CMD:
  4123. seq_puts(s, "mode: command\n");
  4124. break;
  4125. case INTF_MODE_WB_BLOCK:
  4126. seq_puts(s, "mode: wb block\n");
  4127. break;
  4128. case INTF_MODE_WB_LINE:
  4129. seq_puts(s, "mode: wb line\n");
  4130. break;
  4131. default:
  4132. seq_puts(s, "mode: ???\n");
  4133. break;
  4134. }
  4135. }
  4136. mutex_unlock(&sde_enc->enc_lock);
  4137. return 0;
  4138. }
  4139. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4140. struct file *file)
  4141. {
  4142. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4143. }
  4144. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4145. const char __user *user_buf, size_t count, loff_t *ppos)
  4146. {
  4147. struct sde_encoder_virt *sde_enc;
  4148. char buf[MISR_BUFF_SIZE + 1];
  4149. size_t buff_copy;
  4150. u32 frame_count, enable;
  4151. struct sde_kms *sde_kms = NULL;
  4152. struct drm_encoder *drm_enc;
  4153. if (!file || !file->private_data)
  4154. return -EINVAL;
  4155. sde_enc = file->private_data;
  4156. if (!sde_enc)
  4157. return -EINVAL;
  4158. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4159. if (!sde_kms)
  4160. return -EINVAL;
  4161. drm_enc = &sde_enc->base;
  4162. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4163. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4164. return -ENOTSUPP;
  4165. }
  4166. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4167. if (copy_from_user(buf, user_buf, buff_copy))
  4168. return -EINVAL;
  4169. buf[buff_copy] = 0; /* end of string */
  4170. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4171. return -EINVAL;
  4172. atomic_set(&sde_enc->misr_enable, enable);
  4173. sde_enc->misr_reconfigure = true;
  4174. sde_enc->misr_frame_count = frame_count;
  4175. return count;
  4176. }
  4177. static ssize_t _sde_encoder_misr_read(struct file *file,
  4178. char __user *user_buff, size_t count, loff_t *ppos)
  4179. {
  4180. struct sde_encoder_virt *sde_enc;
  4181. struct sde_kms *sde_kms = NULL;
  4182. struct drm_encoder *drm_enc;
  4183. int i = 0, len = 0;
  4184. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4185. int rc;
  4186. if (*ppos)
  4187. return 0;
  4188. if (!file || !file->private_data)
  4189. return -EINVAL;
  4190. sde_enc = file->private_data;
  4191. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4192. if (!sde_kms)
  4193. return -EINVAL;
  4194. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4195. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4196. return -ENOTSUPP;
  4197. }
  4198. drm_enc = &sde_enc->base;
  4199. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4200. if (rc < 0) {
  4201. SDE_ERROR("failed to enable power resource %d\n", rc);
  4202. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4203. return rc;
  4204. }
  4205. sde_vm_lock(sde_kms);
  4206. if (!sde_vm_owns_hw(sde_kms)) {
  4207. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4208. rc = -EOPNOTSUPP;
  4209. goto end;
  4210. }
  4211. if (!atomic_read(&sde_enc->misr_enable)) {
  4212. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4213. "disabled\n");
  4214. goto buff_check;
  4215. }
  4216. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4217. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4218. u32 misr_value = 0;
  4219. if (!phys || !phys->ops.collect_misr) {
  4220. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4221. "invalid\n");
  4222. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4223. continue;
  4224. }
  4225. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4226. if (rc) {
  4227. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4228. "invalid\n");
  4229. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4230. rc);
  4231. continue;
  4232. } else {
  4233. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4234. "Intf idx:%d\n",
  4235. phys->intf_idx - INTF_0);
  4236. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4237. "0x%x\n", misr_value);
  4238. }
  4239. }
  4240. buff_check:
  4241. if (count <= len) {
  4242. len = 0;
  4243. goto end;
  4244. }
  4245. if (copy_to_user(user_buff, buf, len)) {
  4246. len = -EFAULT;
  4247. goto end;
  4248. }
  4249. *ppos += len; /* increase offset */
  4250. end:
  4251. sde_vm_unlock(sde_kms);
  4252. pm_runtime_put_sync(drm_enc->dev->dev);
  4253. return len;
  4254. }
  4255. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4256. {
  4257. struct sde_encoder_virt *sde_enc;
  4258. struct sde_kms *sde_kms;
  4259. int i;
  4260. static const struct file_operations debugfs_status_fops = {
  4261. .open = _sde_encoder_debugfs_status_open,
  4262. .read = seq_read,
  4263. .llseek = seq_lseek,
  4264. .release = single_release,
  4265. };
  4266. static const struct file_operations debugfs_misr_fops = {
  4267. .open = simple_open,
  4268. .read = _sde_encoder_misr_read,
  4269. .write = _sde_encoder_misr_setup,
  4270. };
  4271. char name[SDE_NAME_SIZE];
  4272. if (!drm_enc) {
  4273. SDE_ERROR("invalid encoder\n");
  4274. return -EINVAL;
  4275. }
  4276. sde_enc = to_sde_encoder_virt(drm_enc);
  4277. sde_kms = sde_encoder_get_kms(drm_enc);
  4278. if (!sde_kms) {
  4279. SDE_ERROR("invalid sde_kms\n");
  4280. return -EINVAL;
  4281. }
  4282. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4283. /* create overall sub-directory for the encoder */
  4284. sde_enc->debugfs_root = debugfs_create_dir(name,
  4285. drm_enc->dev->primary->debugfs_root);
  4286. if (!sde_enc->debugfs_root)
  4287. return -ENOMEM;
  4288. /* don't error check these */
  4289. debugfs_create_file("status", 0400,
  4290. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4291. debugfs_create_file("misr_data", 0600,
  4292. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4293. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4294. &sde_enc->idle_pc_enabled);
  4295. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4296. &sde_enc->frame_trigger_mode);
  4297. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4298. if (sde_enc->phys_encs[i] &&
  4299. sde_enc->phys_encs[i]->ops.late_register)
  4300. sde_enc->phys_encs[i]->ops.late_register(
  4301. sde_enc->phys_encs[i],
  4302. sde_enc->debugfs_root);
  4303. return 0;
  4304. }
  4305. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4306. {
  4307. struct sde_encoder_virt *sde_enc;
  4308. if (!drm_enc)
  4309. return;
  4310. sde_enc = to_sde_encoder_virt(drm_enc);
  4311. debugfs_remove_recursive(sde_enc->debugfs_root);
  4312. }
  4313. #else
  4314. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4315. {
  4316. return 0;
  4317. }
  4318. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4319. {
  4320. }
  4321. #endif /* CONFIG_DEBUG_FS */
  4322. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4323. {
  4324. return _sde_encoder_init_debugfs(encoder);
  4325. }
  4326. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4327. {
  4328. _sde_encoder_destroy_debugfs(encoder);
  4329. }
  4330. static int sde_encoder_virt_add_phys_encs(
  4331. struct msm_display_info *disp_info,
  4332. struct sde_encoder_virt *sde_enc,
  4333. struct sde_enc_phys_init_params *params)
  4334. {
  4335. struct sde_encoder_phys *enc = NULL;
  4336. u32 display_caps = disp_info->capabilities;
  4337. SDE_DEBUG_ENC(sde_enc, "\n");
  4338. /*
  4339. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4340. * in this function, check up-front.
  4341. */
  4342. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4343. ARRAY_SIZE(sde_enc->phys_encs)) {
  4344. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4345. sde_enc->num_phys_encs);
  4346. return -EINVAL;
  4347. }
  4348. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4349. enc = sde_encoder_phys_vid_init(params);
  4350. if (IS_ERR_OR_NULL(enc)) {
  4351. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4352. PTR_ERR(enc));
  4353. return !enc ? -EINVAL : PTR_ERR(enc);
  4354. }
  4355. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4356. }
  4357. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4358. enc = sde_encoder_phys_cmd_init(params);
  4359. if (IS_ERR_OR_NULL(enc)) {
  4360. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4361. PTR_ERR(enc));
  4362. return !enc ? -EINVAL : PTR_ERR(enc);
  4363. }
  4364. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4365. }
  4366. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4367. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4368. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4369. else
  4370. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4371. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4372. ++sde_enc->num_phys_encs;
  4373. return 0;
  4374. }
  4375. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4376. struct sde_enc_phys_init_params *params)
  4377. {
  4378. struct sde_encoder_phys *enc = NULL;
  4379. if (!sde_enc) {
  4380. SDE_ERROR("invalid encoder\n");
  4381. return -EINVAL;
  4382. }
  4383. SDE_DEBUG_ENC(sde_enc, "\n");
  4384. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4385. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4386. sde_enc->num_phys_encs);
  4387. return -EINVAL;
  4388. }
  4389. enc = sde_encoder_phys_wb_init(params);
  4390. if (IS_ERR_OR_NULL(enc)) {
  4391. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4392. PTR_ERR(enc));
  4393. return !enc ? -EINVAL : PTR_ERR(enc);
  4394. }
  4395. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4396. ++sde_enc->num_phys_encs;
  4397. return 0;
  4398. }
  4399. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4400. struct sde_kms *sde_kms,
  4401. struct msm_display_info *disp_info,
  4402. int *drm_enc_mode)
  4403. {
  4404. int ret = 0;
  4405. int i = 0;
  4406. enum sde_intf_type intf_type;
  4407. struct sde_encoder_virt_ops parent_ops = {
  4408. sde_encoder_vblank_callback,
  4409. sde_encoder_underrun_callback,
  4410. sde_encoder_frame_done_callback,
  4411. _sde_encoder_get_qsync_fps_callback,
  4412. };
  4413. struct sde_enc_phys_init_params phys_params;
  4414. if (!sde_enc || !sde_kms) {
  4415. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4416. !sde_enc, !sde_kms);
  4417. return -EINVAL;
  4418. }
  4419. memset(&phys_params, 0, sizeof(phys_params));
  4420. phys_params.sde_kms = sde_kms;
  4421. phys_params.parent = &sde_enc->base;
  4422. phys_params.parent_ops = parent_ops;
  4423. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4424. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4425. SDE_DEBUG("\n");
  4426. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4427. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4428. intf_type = INTF_DSI;
  4429. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4430. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4431. intf_type = INTF_HDMI;
  4432. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4433. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4434. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4435. else
  4436. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4437. intf_type = INTF_DP;
  4438. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4439. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4440. intf_type = INTF_WB;
  4441. } else {
  4442. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4443. return -EINVAL;
  4444. }
  4445. WARN_ON(disp_info->num_of_h_tiles < 1);
  4446. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4447. sde_enc->te_source = disp_info->te_source;
  4448. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4449. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4450. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4451. sde_kms->catalog->features);
  4452. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4453. sde_kms->catalog->features);
  4454. mutex_lock(&sde_enc->enc_lock);
  4455. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4456. /*
  4457. * Left-most tile is at index 0, content is controller id
  4458. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4459. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4460. */
  4461. u32 controller_id = disp_info->h_tile_instance[i];
  4462. if (disp_info->num_of_h_tiles > 1) {
  4463. if (i == 0)
  4464. phys_params.split_role = ENC_ROLE_MASTER;
  4465. else
  4466. phys_params.split_role = ENC_ROLE_SLAVE;
  4467. } else {
  4468. phys_params.split_role = ENC_ROLE_SOLO;
  4469. }
  4470. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4471. i, controller_id, phys_params.split_role);
  4472. if (intf_type == INTF_WB) {
  4473. phys_params.intf_idx = INTF_MAX;
  4474. phys_params.wb_idx = sde_encoder_get_wb(
  4475. sde_kms->catalog,
  4476. intf_type, controller_id);
  4477. if (phys_params.wb_idx == WB_MAX) {
  4478. SDE_ERROR_ENC(sde_enc,
  4479. "could not get wb: type %d, id %d\n",
  4480. intf_type, controller_id);
  4481. ret = -EINVAL;
  4482. }
  4483. } else {
  4484. phys_params.wb_idx = WB_MAX;
  4485. phys_params.intf_idx = sde_encoder_get_intf(
  4486. sde_kms->catalog, intf_type,
  4487. controller_id);
  4488. if (phys_params.intf_idx == INTF_MAX) {
  4489. SDE_ERROR_ENC(sde_enc,
  4490. "could not get wb: type %d, id %d\n",
  4491. intf_type, controller_id);
  4492. ret = -EINVAL;
  4493. }
  4494. }
  4495. if (!ret) {
  4496. if (intf_type == INTF_WB)
  4497. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4498. &phys_params);
  4499. else
  4500. ret = sde_encoder_virt_add_phys_encs(
  4501. disp_info,
  4502. sde_enc,
  4503. &phys_params);
  4504. if (ret)
  4505. SDE_ERROR_ENC(sde_enc,
  4506. "failed to add phys encs\n");
  4507. }
  4508. }
  4509. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4510. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4511. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4512. if (vid_phys) {
  4513. atomic_set(&vid_phys->vsync_cnt, 0);
  4514. atomic_set(&vid_phys->underrun_cnt, 0);
  4515. }
  4516. if (cmd_phys) {
  4517. atomic_set(&cmd_phys->vsync_cnt, 0);
  4518. atomic_set(&cmd_phys->underrun_cnt, 0);
  4519. }
  4520. }
  4521. mutex_unlock(&sde_enc->enc_lock);
  4522. return ret;
  4523. }
  4524. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4525. .mode_set = sde_encoder_virt_mode_set,
  4526. .disable = sde_encoder_virt_disable,
  4527. .enable = sde_encoder_virt_enable,
  4528. .atomic_check = sde_encoder_virt_atomic_check,
  4529. };
  4530. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4531. .destroy = sde_encoder_destroy,
  4532. .late_register = sde_encoder_late_register,
  4533. .early_unregister = sde_encoder_early_unregister,
  4534. };
  4535. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4536. {
  4537. struct msm_drm_private *priv = dev->dev_private;
  4538. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4539. struct drm_encoder *drm_enc = NULL;
  4540. struct sde_encoder_virt *sde_enc = NULL;
  4541. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4542. char name[SDE_NAME_SIZE];
  4543. int ret = 0, i, intf_index = INTF_MAX;
  4544. struct sde_encoder_phys *phys = NULL;
  4545. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4546. if (!sde_enc) {
  4547. ret = -ENOMEM;
  4548. goto fail;
  4549. }
  4550. mutex_init(&sde_enc->enc_lock);
  4551. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4552. &drm_enc_mode);
  4553. if (ret)
  4554. goto fail;
  4555. sde_enc->cur_master = NULL;
  4556. spin_lock_init(&sde_enc->enc_spinlock);
  4557. mutex_init(&sde_enc->vblank_ctl_lock);
  4558. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4559. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4560. drm_enc = &sde_enc->base;
  4561. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4562. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4563. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4564. phys = sde_enc->phys_encs[i];
  4565. if (!phys)
  4566. continue;
  4567. if (phys->ops.is_master && phys->ops.is_master(phys))
  4568. intf_index = phys->intf_idx - INTF_0;
  4569. }
  4570. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4571. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4572. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4573. SDE_RSC_PRIMARY_DISP_CLIENT :
  4574. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4575. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4576. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4577. PTR_ERR(sde_enc->rsc_client));
  4578. sde_enc->rsc_client = NULL;
  4579. }
  4580. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4581. sde_enc->input_event_enabled) {
  4582. ret = _sde_encoder_input_handler(sde_enc);
  4583. if (ret)
  4584. SDE_ERROR(
  4585. "input handler registration failed, rc = %d\n", ret);
  4586. }
  4587. /* Keep posted start as default configuration in driver
  4588. if SBLUT is supported on target. Do not allow HAL to
  4589. override driver's default frame trigger mode.
  4590. */
  4591. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4592. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4593. mutex_init(&sde_enc->rc_lock);
  4594. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4595. sde_encoder_off_work);
  4596. sde_enc->vblank_enabled = false;
  4597. sde_enc->qdss_status = false;
  4598. kthread_init_work(&sde_enc->input_event_work,
  4599. sde_encoder_input_event_work_handler);
  4600. kthread_init_work(&sde_enc->early_wakeup_work,
  4601. sde_encoder_early_wakeup_work_handler);
  4602. kthread_init_work(&sde_enc->esd_trigger_work,
  4603. sde_encoder_esd_trigger_work_handler);
  4604. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4605. SDE_DEBUG_ENC(sde_enc, "created\n");
  4606. return drm_enc;
  4607. fail:
  4608. SDE_ERROR("failed to create encoder\n");
  4609. if (drm_enc)
  4610. sde_encoder_destroy(drm_enc);
  4611. return ERR_PTR(ret);
  4612. }
  4613. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4614. enum msm_event_wait event)
  4615. {
  4616. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4617. struct sde_encoder_virt *sde_enc = NULL;
  4618. int i, ret = 0;
  4619. char atrace_buf[32];
  4620. if (!drm_enc) {
  4621. SDE_ERROR("invalid encoder\n");
  4622. return -EINVAL;
  4623. }
  4624. sde_enc = to_sde_encoder_virt(drm_enc);
  4625. SDE_DEBUG_ENC(sde_enc, "\n");
  4626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4628. switch (event) {
  4629. case MSM_ENC_COMMIT_DONE:
  4630. fn_wait = phys->ops.wait_for_commit_done;
  4631. break;
  4632. case MSM_ENC_TX_COMPLETE:
  4633. fn_wait = phys->ops.wait_for_tx_complete;
  4634. break;
  4635. case MSM_ENC_VBLANK:
  4636. fn_wait = phys->ops.wait_for_vblank;
  4637. break;
  4638. case MSM_ENC_ACTIVE_REGION:
  4639. fn_wait = phys->ops.wait_for_active;
  4640. break;
  4641. default:
  4642. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4643. event);
  4644. return -EINVAL;
  4645. }
  4646. if (phys && fn_wait) {
  4647. snprintf(atrace_buf, sizeof(atrace_buf),
  4648. "wait_completion_event_%d", event);
  4649. SDE_ATRACE_BEGIN(atrace_buf);
  4650. ret = fn_wait(phys);
  4651. SDE_ATRACE_END(atrace_buf);
  4652. if (ret) {
  4653. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4654. sde_enc->disp_info.intf_type, event, i, ret);
  4655. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4656. i, ret, SDE_EVTLOG_ERROR);
  4657. return ret;
  4658. }
  4659. }
  4660. }
  4661. return ret;
  4662. }
  4663. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4664. u32 jitter_num, u32 jitter_denom,
  4665. ktime_t *l_bound, ktime_t *u_bound)
  4666. {
  4667. ktime_t jitter_ns, frametime_ns;
  4668. frametime_ns = (1 * 1000000000) / frame_rate;
  4669. jitter_ns = jitter_num * frametime_ns;
  4670. do_div(jitter_ns, jitter_denom * 100);
  4671. *l_bound = frametime_ns - jitter_ns;
  4672. *u_bound = frametime_ns + jitter_ns;
  4673. }
  4674. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4675. {
  4676. struct sde_encoder_virt *sde_enc;
  4677. if (!drm_enc) {
  4678. SDE_ERROR("invalid encoder\n");
  4679. return 0;
  4680. }
  4681. sde_enc = to_sde_encoder_virt(drm_enc);
  4682. return sde_enc->mode_info.frame_rate;
  4683. }
  4684. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4685. {
  4686. struct sde_encoder_virt *sde_enc = NULL;
  4687. int i;
  4688. if (!encoder) {
  4689. SDE_ERROR("invalid encoder\n");
  4690. return INTF_MODE_NONE;
  4691. }
  4692. sde_enc = to_sde_encoder_virt(encoder);
  4693. if (sde_enc->cur_master)
  4694. return sde_enc->cur_master->intf_mode;
  4695. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4696. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4697. if (phys)
  4698. return phys->intf_mode;
  4699. }
  4700. return INTF_MODE_NONE;
  4701. }
  4702. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4703. {
  4704. struct sde_encoder_virt *sde_enc = NULL;
  4705. struct sde_encoder_phys *phys;
  4706. if (!encoder) {
  4707. SDE_ERROR("invalid encoder\n");
  4708. return 0;
  4709. }
  4710. sde_enc = to_sde_encoder_virt(encoder);
  4711. phys = sde_enc->cur_master;
  4712. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4713. }
  4714. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4715. ktime_t *tvblank)
  4716. {
  4717. struct sde_encoder_virt *sde_enc = NULL;
  4718. struct sde_encoder_phys *phys;
  4719. if (!encoder) {
  4720. SDE_ERROR("invalid encoder\n");
  4721. return false;
  4722. }
  4723. sde_enc = to_sde_encoder_virt(encoder);
  4724. phys = sde_enc->cur_master;
  4725. if (!phys)
  4726. return false;
  4727. *tvblank = phys->last_vsync_timestamp;
  4728. return *tvblank ? true : false;
  4729. }
  4730. static void _sde_encoder_cache_hw_res_cont_splash(
  4731. struct drm_encoder *encoder,
  4732. struct sde_kms *sde_kms)
  4733. {
  4734. int i, idx;
  4735. struct sde_encoder_virt *sde_enc;
  4736. struct sde_encoder_phys *phys_enc;
  4737. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4738. sde_enc = to_sde_encoder_virt(encoder);
  4739. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4740. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4741. sde_enc->hw_pp[i] = NULL;
  4742. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4743. break;
  4744. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4745. }
  4746. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4747. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4748. sde_enc->hw_dsc[i] = NULL;
  4749. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4750. break;
  4751. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4752. }
  4753. /*
  4754. * If we have multiple phys encoders with one controller, make
  4755. * sure to populate the controller pointer in both phys encoders.
  4756. */
  4757. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4758. phys_enc = sde_enc->phys_encs[idx];
  4759. phys_enc->hw_ctl = NULL;
  4760. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4761. SDE_HW_BLK_CTL);
  4762. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4763. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4764. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4765. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4766. phys_enc->intf_idx, phys_enc->hw_ctl);
  4767. }
  4768. }
  4769. }
  4770. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4772. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4773. phys->hw_intf = NULL;
  4774. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4775. break;
  4776. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4777. }
  4778. }
  4779. /**
  4780. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4781. * device bootup when cont_splash is enabled
  4782. * @drm_enc: Pointer to drm encoder structure
  4783. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4784. * @enable: boolean indicates enable or displae state of splash
  4785. * @Return: true if successful in updating the encoder structure
  4786. */
  4787. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4788. struct sde_splash_display *splash_display, bool enable)
  4789. {
  4790. struct sde_encoder_virt *sde_enc;
  4791. struct msm_drm_private *priv;
  4792. struct sde_kms *sde_kms;
  4793. struct drm_connector *conn = NULL;
  4794. struct sde_connector *sde_conn = NULL;
  4795. struct sde_connector_state *sde_conn_state = NULL;
  4796. struct drm_display_mode *drm_mode = NULL;
  4797. struct sde_encoder_phys *phys_enc;
  4798. struct drm_bridge *bridge;
  4799. int ret = 0, i;
  4800. struct msm_sub_mode sub_mode;
  4801. if (!encoder) {
  4802. SDE_ERROR("invalid drm enc\n");
  4803. return -EINVAL;
  4804. }
  4805. sde_enc = to_sde_encoder_virt(encoder);
  4806. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4807. if (!sde_kms) {
  4808. SDE_ERROR("invalid sde_kms\n");
  4809. return -EINVAL;
  4810. }
  4811. priv = encoder->dev->dev_private;
  4812. if (!priv->num_connectors) {
  4813. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4814. return -EINVAL;
  4815. }
  4816. SDE_DEBUG_ENC(sde_enc,
  4817. "num of connectors: %d\n", priv->num_connectors);
  4818. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4819. if (!enable) {
  4820. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4821. phys_enc = sde_enc->phys_encs[i];
  4822. if (phys_enc)
  4823. phys_enc->cont_splash_enabled = false;
  4824. }
  4825. return ret;
  4826. }
  4827. if (!splash_display) {
  4828. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4829. return -EINVAL;
  4830. }
  4831. for (i = 0; i < priv->num_connectors; i++) {
  4832. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4833. priv->connectors[i]->base.id);
  4834. sde_conn = to_sde_connector(priv->connectors[i]);
  4835. if (!sde_conn->encoder) {
  4836. SDE_DEBUG_ENC(sde_enc,
  4837. "encoder not attached to connector\n");
  4838. continue;
  4839. }
  4840. if (sde_conn->encoder->base.id
  4841. == encoder->base.id) {
  4842. conn = (priv->connectors[i]);
  4843. break;
  4844. }
  4845. }
  4846. if (!conn || !conn->state) {
  4847. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4848. return -EINVAL;
  4849. }
  4850. sde_conn_state = to_sde_connector_state(conn->state);
  4851. if (!sde_conn->ops.get_mode_info) {
  4852. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4853. return -EINVAL;
  4854. }
  4855. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4856. MSM_DISPLAY_DSC_MODE_DISABLED;
  4857. drm_mode = &encoder->crtc->state->adjusted_mode;
  4858. ret = sde_connector_get_mode_info(&sde_conn->base,
  4859. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4860. if (ret) {
  4861. SDE_ERROR_ENC(sde_enc,
  4862. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4863. return ret;
  4864. }
  4865. if (sde_conn->encoder) {
  4866. conn->state->best_encoder = sde_conn->encoder;
  4867. SDE_DEBUG_ENC(sde_enc,
  4868. "configured cstate->best_encoder to ID = %d\n",
  4869. conn->state->best_encoder->base.id);
  4870. } else {
  4871. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4872. conn->base.id);
  4873. }
  4874. sde_enc->crtc = encoder->crtc;
  4875. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4876. conn->state, false);
  4877. if (ret) {
  4878. SDE_ERROR_ENC(sde_enc,
  4879. "failed to reserve hw resources, %d\n", ret);
  4880. return ret;
  4881. }
  4882. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4883. sde_connector_get_topology_name(conn));
  4884. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4885. drm_mode->hdisplay, drm_mode->vdisplay);
  4886. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4887. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4888. if (bridge) {
  4889. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4890. /*
  4891. * For cont-splash use case, we update the mode
  4892. * configurations manually. This will skip the
  4893. * usually mode set call when actual frame is
  4894. * pushed from framework. The bridge needs to
  4895. * be updated with the current drm mode by
  4896. * calling the bridge mode set ops.
  4897. */
  4898. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4899. } else {
  4900. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4901. }
  4902. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4903. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4904. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4905. if (!phys) {
  4906. SDE_ERROR_ENC(sde_enc,
  4907. "phys encoders not initialized\n");
  4908. return -EINVAL;
  4909. }
  4910. /* update connector for master and slave phys encoders */
  4911. phys->connector = conn;
  4912. phys->cont_splash_enabled = true;
  4913. phys->hw_pp = sde_enc->hw_pp[i];
  4914. if (phys->ops.cont_splash_mode_set)
  4915. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4916. if (phys->ops.is_master && phys->ops.is_master(phys))
  4917. sde_enc->cur_master = phys;
  4918. }
  4919. return ret;
  4920. }
  4921. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4922. bool skip_pre_kickoff)
  4923. {
  4924. struct msm_drm_thread *event_thread = NULL;
  4925. struct msm_drm_private *priv = NULL;
  4926. struct sde_encoder_virt *sde_enc = NULL;
  4927. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4928. SDE_ERROR("invalid parameters\n");
  4929. return -EINVAL;
  4930. }
  4931. priv = enc->dev->dev_private;
  4932. sde_enc = to_sde_encoder_virt(enc);
  4933. if (!sde_enc->crtc || (sde_enc->crtc->index
  4934. >= ARRAY_SIZE(priv->event_thread))) {
  4935. SDE_DEBUG_ENC(sde_enc,
  4936. "invalid cached CRTC: %d or crtc index: %d\n",
  4937. sde_enc->crtc == NULL,
  4938. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4939. return -EINVAL;
  4940. }
  4941. SDE_EVT32_VERBOSE(DRMID(enc));
  4942. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4943. if (!skip_pre_kickoff) {
  4944. sde_enc->delay_kickoff = true;
  4945. kthread_queue_work(&event_thread->worker,
  4946. &sde_enc->esd_trigger_work);
  4947. kthread_flush_work(&sde_enc->esd_trigger_work);
  4948. }
  4949. /*
  4950. * panel may stop generating te signal (vsync) during esd failure. rsc
  4951. * hardware may hang without vsync. Avoid rsc hang by generating the
  4952. * vsync from watchdog timer instead of panel.
  4953. */
  4954. sde_encoder_helper_switch_vsync(enc, true);
  4955. if (!skip_pre_kickoff) {
  4956. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4957. sde_enc->delay_kickoff = false;
  4958. }
  4959. return 0;
  4960. }
  4961. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4962. {
  4963. struct sde_encoder_virt *sde_enc;
  4964. if (!encoder) {
  4965. SDE_ERROR("invalid drm enc\n");
  4966. return false;
  4967. }
  4968. sde_enc = to_sde_encoder_virt(encoder);
  4969. return sde_enc->recovery_events_enabled;
  4970. }
  4971. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4972. {
  4973. struct sde_encoder_virt *sde_enc;
  4974. if (!encoder) {
  4975. SDE_ERROR("invalid drm enc\n");
  4976. return;
  4977. }
  4978. sde_enc = to_sde_encoder_virt(encoder);
  4979. sde_enc->recovery_events_enabled = true;
  4980. }
  4981. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4982. {
  4983. struct sde_kms *sde_kms;
  4984. struct drm_connector *conn;
  4985. struct sde_connector_state *conn_state;
  4986. if (!drm_enc)
  4987. return false;
  4988. sde_kms = sde_encoder_get_kms(drm_enc);
  4989. if (!sde_kms)
  4990. return false;
  4991. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4992. if (!conn || !conn->state)
  4993. return false;
  4994. conn_state = to_sde_connector_state(conn->state);
  4995. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4996. }
  4997. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4998. {
  4999. struct drm_encoder *drm_enc;
  5000. struct sde_encoder_virt *sde_enc;
  5001. struct sde_encoder_phys *cur_master;
  5002. struct sde_hw_ctl *hw_ctl = NULL;
  5003. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5004. goto exit;
  5005. /* get encoder to find the hw_ctl for this connector */
  5006. drm_enc = c_conn->encoder;
  5007. if (!drm_enc)
  5008. goto exit;
  5009. sde_enc = to_sde_encoder_virt(drm_enc);
  5010. cur_master = sde_enc->phys_encs[0];
  5011. if (!cur_master || !cur_master->hw_ctl)
  5012. goto exit;
  5013. hw_ctl = cur_master->hw_ctl;
  5014. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5015. exit:
  5016. return hw_ctl;
  5017. }
  5018. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5019. {
  5020. struct sde_encoder_virt *sde_enc;
  5021. struct sde_encoder_phys *phys_enc;
  5022. u32 i;
  5023. sde_enc = to_sde_encoder_virt(drm_enc);
  5024. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5025. {
  5026. phys_enc = sde_enc->phys_encs[i];
  5027. if(phys_enc && phys_enc->ops.add_to_minidump)
  5028. phys_enc->ops.add_to_minidump(phys_enc);
  5029. phys_enc = sde_enc->phys_cmd_encs[i];
  5030. if(phys_enc && phys_enc->ops.add_to_minidump)
  5031. phys_enc->ops.add_to_minidump(phys_enc);
  5032. phys_enc = sde_enc->phys_vid_encs[i];
  5033. if(phys_enc && phys_enc->ops.add_to_minidump)
  5034. phys_enc->ops.add_to_minidump(phys_enc);
  5035. }
  5036. }
  5037. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5038. {
  5039. struct drm_event event;
  5040. struct drm_connector *connector;
  5041. struct sde_connector *c_conn = NULL;
  5042. struct sde_connector_state *c_state = NULL;
  5043. struct sde_encoder_virt *sde_enc = NULL;
  5044. struct sde_encoder_phys *phys = NULL;
  5045. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5046. int rc = 0, i = 0;
  5047. bool misr_updated = false, roi_updated = false;
  5048. struct msm_roi_list *prev_roi, *c_state_roi;
  5049. if (!drm_enc)
  5050. return;
  5051. sde_enc = to_sde_encoder_virt(drm_enc);
  5052. if (!atomic_read(&sde_enc->misr_enable)) {
  5053. SDE_DEBUG("MISR is disabled\n");
  5054. return;
  5055. }
  5056. connector = sde_enc->cur_master->connector;
  5057. if (!connector)
  5058. return;
  5059. c_conn = to_sde_connector(connector);
  5060. c_state = to_sde_connector_state(connector->state);
  5061. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5062. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5063. phys = sde_enc->phys_encs[i];
  5064. if (!phys || !phys->ops.collect_misr) {
  5065. SDE_DEBUG("invalid misr ops\n", i);
  5066. continue;
  5067. }
  5068. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5069. if (rc) {
  5070. SDE_ERROR("failed to collect misr %d\n", rc);
  5071. return;
  5072. }
  5073. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5074. }
  5075. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5076. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5077. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5078. misr_updated = true;
  5079. }
  5080. }
  5081. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5082. c_state_roi = &c_state->rois;
  5083. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5084. roi_updated = true;
  5085. } else {
  5086. for (i = 0; i < prev_roi->num_rects; i++) {
  5087. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5088. roi_updated = true;
  5089. }
  5090. }
  5091. if (roi_updated)
  5092. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5093. if (misr_updated || roi_updated) {
  5094. event.type = DRM_EVENT_MISR_SIGN;
  5095. event.length = sizeof(c_conn->previous_misr_sign);
  5096. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5097. (u8 *)&c_conn->previous_misr_sign);
  5098. }
  5099. }