wsa-macro.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358
  1. /* Copyright (c) 2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/tlv.h>
  20. #include <soc/swr-wcd.h>
  21. #include "bolero-cdc.h"
  22. #include "bolero-cdc-registers.h"
  23. #include "wsa-macro.h"
  24. #include "../msm-cdc-pinctrl.h"
  25. #define WSA_MACRO_MAX_OFFSET 0x1000
  26. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define NUM_INTERPOLATORS 2
  40. #define WSA_MACRO_MUX_INP_SHFT 0x3
  41. #define WSA_MACRO_MUX_INP_MASK1 0x38
  42. #define WSA_MACRO_MUX_INP_MASK2 0x38
  43. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  44. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  45. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  46. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  47. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  48. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  49. #define WSA_MACRO_FS_RATE_MASK 0x0F
  50. enum {
  51. WSA_MACRO_RX0 = 0,
  52. WSA_MACRO_RX1,
  53. WSA_MACRO_RX_MIX,
  54. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  55. WSA_MACRO_RX_MIX1,
  56. WSA_MACRO_RX_MAX,
  57. };
  58. enum {
  59. WSA_MACRO_TX0 = 0,
  60. WSA_MACRO_TX1,
  61. WSA_MACRO_TX_MAX,
  62. };
  63. enum {
  64. WSA_MACRO_EC0_MUX = 0,
  65. WSA_MACRO_EC1_MUX,
  66. WSA_MACRO_EC_MUX_MAX,
  67. };
  68. enum {
  69. WSA_MACRO_COMP1, /* SPK_L */
  70. WSA_MACRO_COMP2, /* SPK_R */
  71. WSA_MACRO_COMP_MAX
  72. };
  73. struct interp_sample_rate {
  74. int sample_rate;
  75. int rate_val;
  76. };
  77. /*
  78. * Structure used to update codec
  79. * register defaults after reset
  80. */
  81. struct wsa_macro_reg_mask_val {
  82. u16 reg;
  83. u8 mask;
  84. u8 val;
  85. };
  86. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  87. {8000, 0x0}, /* 8K */
  88. {16000, 0x1}, /* 16K */
  89. {24000, -EINVAL},/* 24K */
  90. {32000, 0x3}, /* 32K */
  91. {48000, 0x4}, /* 48K */
  92. {96000, 0x5}, /* 96K */
  93. {192000, 0x6}, /* 192K */
  94. {384000, 0x7}, /* 384K */
  95. {44100, 0x8}, /* 44.1K */
  96. };
  97. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  98. {48000, 0x4}, /* 48K */
  99. {96000, 0x5}, /* 96K */
  100. {192000, 0x6}, /* 192K */
  101. };
  102. #define WSA_MACRO_SWR_STRING_LEN 80
  103. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  104. struct snd_pcm_hw_params *params,
  105. struct snd_soc_dai *dai);
  106. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  107. unsigned int *tx_num, unsigned int *tx_slot,
  108. unsigned int *rx_num, unsigned int *rx_slot);
  109. /* Hold instance to soundwire platform device */
  110. struct wsa_macro_swr_ctrl_data {
  111. struct platform_device *wsa_swr_pdev;
  112. };
  113. struct wsa_macro_swr_ctrl_platform_data {
  114. void *handle; /* holds codec private data */
  115. int (*read)(void *handle, int reg);
  116. int (*write)(void *handle, int reg, int val);
  117. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  118. int (*clk)(void *handle, bool enable);
  119. int (*handle_irq)(void *handle,
  120. irqreturn_t (*swrm_irq_handler)(int irq,
  121. void *data),
  122. void *swrm_handle,
  123. int action);
  124. };
  125. enum {
  126. WSA_MACRO_AIF_INVALID = 0,
  127. WSA_MACRO_AIF1_PB,
  128. WSA_MACRO_AIF_MIX1_PB,
  129. WSA_MACRO_AIF_VI,
  130. WSA_MACRO_AIF_ECHO,
  131. WSA_MACRO_MAX_DAIS,
  132. };
  133. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  134. /*
  135. * @dev: wsa macro device pointer
  136. * @comp_enabled: compander enable mixer value set
  137. * @ec_hq: echo HQ enable mixer value set
  138. * @prim_int_users: Users of interpolator
  139. * @wsa_mclk_users: WSA MCLK users count
  140. * @swr_clk_users: SWR clk users count
  141. * @vi_feed_value: VI sense mask
  142. * @mclk_lock: to lock mclk operations
  143. * @swr_clk_lock: to lock swr master clock operations
  144. * @swr_ctrl_data: SoundWire data structure
  145. * @swr_plat_data: Soundwire platform data
  146. * @wsa_macro_add_child_devices_work: work for adding child devices
  147. * @wsa_swr_gpio_p: used by pinctrl API
  148. * @wsa_core_clk: MCLK for wsa macro
  149. * @wsa_npl_clk: NPL clock for WSA soundwire
  150. * @codec: codec handle
  151. * @rx_0_count: RX0 interpolation users
  152. * @rx_1_count: RX1 interpolation users
  153. * @active_ch_mask: channel mask for all AIF DAIs
  154. * @active_ch_cnt: channel count of all AIF DAIs
  155. * @rx_port_value: mixer ctl value of WSA RX MUXes
  156. * @wsa_io_base: Base address of WSA macro addr space
  157. */
  158. struct wsa_macro_priv {
  159. struct device *dev;
  160. int comp_enabled[WSA_MACRO_COMP_MAX];
  161. int ec_hq[WSA_MACRO_RX1 + 1];
  162. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  163. u16 wsa_mclk_users;
  164. u16 swr_clk_users;
  165. unsigned int vi_feed_value;
  166. struct mutex mclk_lock;
  167. struct mutex swr_clk_lock;
  168. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  169. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  170. struct work_struct wsa_macro_add_child_devices_work;
  171. struct device_node *wsa_swr_gpio_p;
  172. struct clk *wsa_core_clk;
  173. struct clk *wsa_npl_clk;
  174. struct snd_soc_codec *codec;
  175. int rx_0_count;
  176. int rx_1_count;
  177. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  178. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  179. int rx_port_value[WSA_MACRO_RX_MAX];
  180. char __iomem *wsa_io_base;
  181. struct platform_device *pdev_child_devices
  182. [WSA_MACRO_CHILD_DEVICES_MAX];
  183. int child_count;
  184. int ear_spkr_gain;
  185. int spkr_gain_offset;
  186. int spkr_mode;
  187. };
  188. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_codec *codec,
  189. struct wsa_macro_priv *wsa_priv,
  190. int event, int gain_reg);
  191. static struct snd_soc_dai_driver wsa_macro_dai[];
  192. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  193. static const char *const rx_text[] = {
  194. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  195. };
  196. static const char *const rx_mix_text[] = {
  197. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  198. };
  199. static const char *const rx_mix_ec_text[] = {
  200. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  201. };
  202. static const char *const rx_mux_text[] = {
  203. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  204. };
  205. static const char *const rx_sidetone_mix_text[] = {
  206. "ZERO", "SRC0"
  207. };
  208. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  209. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  210. "G_4_DB", "G_5_DB", "G_6_DB"
  211. };
  212. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  213. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  214. };
  215. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  216. wsa_macro_ear_spkr_pa_gain_text);
  217. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  218. wsa_macro_speaker_boost_stage_text);
  219. /* RX INT0 */
  220. static const struct soc_enum rx0_prim_inp0_chain_enum =
  221. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  222. 0, 7, rx_text);
  223. static const struct soc_enum rx0_prim_inp1_chain_enum =
  224. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  225. 3, 7, rx_text);
  226. static const struct soc_enum rx0_prim_inp2_chain_enum =
  227. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  228. 3, 7, rx_text);
  229. static const struct soc_enum rx0_mix_chain_enum =
  230. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  231. 0, 5, rx_mix_text);
  232. static const struct soc_enum rx0_sidetone_mix_enum =
  233. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  234. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  235. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  236. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  237. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  238. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  239. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  240. static const struct snd_kcontrol_new rx0_mix_mux =
  241. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  242. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  243. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  244. /* RX INT1 */
  245. static const struct soc_enum rx1_prim_inp0_chain_enum =
  246. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  247. 0, 7, rx_text);
  248. static const struct soc_enum rx1_prim_inp1_chain_enum =
  249. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  250. 3, 7, rx_text);
  251. static const struct soc_enum rx1_prim_inp2_chain_enum =
  252. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  253. 3, 7, rx_text);
  254. static const struct soc_enum rx1_mix_chain_enum =
  255. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  256. 0, 5, rx_mix_text);
  257. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  258. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  259. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  260. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  261. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  262. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  263. static const struct snd_kcontrol_new rx1_mix_mux =
  264. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  265. static const struct soc_enum rx_mix_ec0_enum =
  266. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  267. 0, 3, rx_mix_ec_text);
  268. static const struct soc_enum rx_mix_ec1_enum =
  269. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  270. 3, 3, rx_mix_ec_text);
  271. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  272. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  273. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  274. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  275. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  276. .hw_params = wsa_macro_hw_params,
  277. .get_channel_map = wsa_macro_get_channel_map,
  278. };
  279. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  280. {
  281. .name = "wsa_macro_rx1",
  282. .id = WSA_MACRO_AIF1_PB,
  283. .playback = {
  284. .stream_name = "WSA_AIF1 Playback",
  285. .rates = WSA_MACRO_RX_RATES,
  286. .formats = WSA_MACRO_RX_FORMATS,
  287. .rate_max = 384000,
  288. .rate_min = 8000,
  289. .channels_min = 1,
  290. .channels_max = 2,
  291. },
  292. .ops = &wsa_macro_dai_ops,
  293. },
  294. {
  295. .name = "wsa_macro_rx_mix",
  296. .id = WSA_MACRO_AIF_MIX1_PB,
  297. .playback = {
  298. .stream_name = "WSA_AIF_MIX1 Playback",
  299. .rates = WSA_MACRO_RX_MIX_RATES,
  300. .formats = WSA_MACRO_RX_FORMATS,
  301. .rate_max = 192000,
  302. .rate_min = 48000,
  303. .channels_min = 1,
  304. .channels_max = 2,
  305. },
  306. .ops = &wsa_macro_dai_ops,
  307. },
  308. {
  309. .name = "wsa_macro_vifeedback",
  310. .id = WSA_MACRO_AIF_VI,
  311. .capture = {
  312. .stream_name = "WSA_AIF_VI Capture",
  313. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  314. .formats = WSA_MACRO_RX_FORMATS,
  315. .rate_max = 48000,
  316. .rate_min = 8000,
  317. .channels_min = 1,
  318. .channels_max = 4,
  319. },
  320. .ops = &wsa_macro_dai_ops,
  321. },
  322. {
  323. .name = "wsa_macro_echo",
  324. .id = WSA_MACRO_AIF_ECHO,
  325. .capture = {
  326. .stream_name = "WSA_AIF_ECHO Capture",
  327. .rates = WSA_MACRO_ECHO_RATES,
  328. .formats = WSA_MACRO_ECHO_FORMATS,
  329. .rate_max = 48000,
  330. .rate_min = 8000,
  331. .channels_min = 1,
  332. .channels_max = 2,
  333. },
  334. .ops = &wsa_macro_dai_ops,
  335. },
  336. };
  337. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  338. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  339. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  340. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  341. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  342. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  343. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  344. };
  345. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  346. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  347. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  348. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  349. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  350. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  351. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  352. };
  353. static bool wsa_macro_get_data(struct snd_soc_codec *codec,
  354. struct device **wsa_dev,
  355. struct wsa_macro_priv **wsa_priv,
  356. const char *func_name)
  357. {
  358. *wsa_dev = bolero_get_device_ptr(codec->dev, WSA_MACRO);
  359. if (!(*wsa_dev)) {
  360. dev_err(codec->dev,
  361. "%s: null device for macro!\n", func_name);
  362. return false;
  363. }
  364. *wsa_priv = dev_get_drvdata((*wsa_dev));
  365. if (!(*wsa_priv) || !(*wsa_priv)->codec) {
  366. dev_err(codec->dev,
  367. "%s: priv is null for macro!\n", func_name);
  368. return false;
  369. }
  370. return true;
  371. }
  372. /**
  373. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  374. * gain with the given offset value.
  375. *
  376. * @codec: codec instance
  377. * @offset: Indicates speaker path gain offset value.
  378. *
  379. * Returns 0 on success or -EINVAL on error.
  380. */
  381. int wsa_macro_set_spkr_gain_offset(struct snd_soc_codec *codec, int offset)
  382. {
  383. struct device *wsa_dev = NULL;
  384. struct wsa_macro_priv *wsa_priv = NULL;
  385. if (!codec) {
  386. pr_err("%s: NULL codec pointer!\n", __func__);
  387. return -EINVAL;
  388. }
  389. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  390. return -EINVAL;
  391. wsa_priv->spkr_gain_offset = offset;
  392. return 0;
  393. }
  394. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  395. /**
  396. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  397. * settings based on speaker mode.
  398. *
  399. * @codec: codec instance
  400. * @mode: Indicates speaker configuration mode.
  401. *
  402. * Returns 0 on success or -EINVAL on error.
  403. */
  404. int wsa_macro_set_spkr_mode(struct snd_soc_codec *codec, int mode)
  405. {
  406. int i;
  407. const struct wsa_macro_reg_mask_val *regs;
  408. int size;
  409. struct device *wsa_dev = NULL;
  410. struct wsa_macro_priv *wsa_priv = NULL;
  411. if (!codec) {
  412. pr_err("%s: NULL codec pointer!\n", __func__);
  413. return -EINVAL;
  414. }
  415. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  416. return -EINVAL;
  417. switch (mode) {
  418. case WSA_MACRO_SPKR_MODE_1:
  419. regs = wsa_macro_spkr_mode1;
  420. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  421. break;
  422. default:
  423. regs = wsa_macro_spkr_default;
  424. size = ARRAY_SIZE(wsa_macro_spkr_default);
  425. break;
  426. }
  427. wsa_priv->spkr_mode = mode;
  428. for (i = 0; i < size; i++)
  429. snd_soc_update_bits(codec, regs[i].reg,
  430. regs[i].mask, regs[i].val);
  431. return 0;
  432. }
  433. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  434. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  435. u8 int_prim_fs_rate_reg_val,
  436. u32 sample_rate)
  437. {
  438. u8 int_1_mix1_inp;
  439. u32 j, port;
  440. u16 int_mux_cfg0, int_mux_cfg1;
  441. u16 int_fs_reg;
  442. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  443. u8 inp0_sel, inp1_sel, inp2_sel;
  444. struct snd_soc_codec *codec = dai->codec;
  445. struct device *wsa_dev = NULL;
  446. struct wsa_macro_priv *wsa_priv = NULL;
  447. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  448. return -EINVAL;
  449. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  450. WSA_MACRO_RX_MAX) {
  451. int_1_mix1_inp = port;
  452. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  453. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  454. dev_err(wsa_dev,
  455. "%s: Invalid RX port, Dai ID is %d\n",
  456. __func__, dai->id);
  457. return -EINVAL;
  458. }
  459. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  460. /*
  461. * Loop through all interpolator MUX inputs and find out
  462. * to which interpolator input, the cdc_dma rx port
  463. * is connected
  464. */
  465. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  466. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  467. int_mux_cfg0_val = snd_soc_read(codec, int_mux_cfg0);
  468. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1);
  469. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  470. inp1_sel = (int_mux_cfg0_val >>
  471. WSA_MACRO_MUX_INP_SHFT) &
  472. WSA_MACRO_MUX_INP_MASK2;
  473. inp2_sel = (int_mux_cfg1_val >>
  474. WSA_MACRO_MUX_INP_SHFT) &
  475. WSA_MACRO_MUX_INP_MASK2;
  476. if ((inp0_sel == int_1_mix1_inp) ||
  477. (inp1_sel == int_1_mix1_inp) ||
  478. (inp2_sel == int_1_mix1_inp)) {
  479. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  480. WSA_MACRO_RX_PATH_OFFSET * j;
  481. dev_dbg(wsa_dev,
  482. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  483. __func__, dai->id, j);
  484. dev_dbg(wsa_dev,
  485. "%s: set INT%u_1 sample rate to %u\n",
  486. __func__, j, sample_rate);
  487. /* sample_rate is in Hz */
  488. snd_soc_update_bits(codec, int_fs_reg,
  489. WSA_MACRO_FS_RATE_MASK,
  490. int_prim_fs_rate_reg_val);
  491. }
  492. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  493. }
  494. }
  495. return 0;
  496. }
  497. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  498. u8 int_mix_fs_rate_reg_val,
  499. u32 sample_rate)
  500. {
  501. u8 int_2_inp;
  502. u32 j, port;
  503. u16 int_mux_cfg1, int_fs_reg;
  504. u8 int_mux_cfg1_val;
  505. struct snd_soc_codec *codec = dai->codec;
  506. struct device *wsa_dev = NULL;
  507. struct wsa_macro_priv *wsa_priv = NULL;
  508. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  509. return -EINVAL;
  510. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  511. WSA_MACRO_RX_MAX) {
  512. int_2_inp = port;
  513. if ((int_2_inp < WSA_MACRO_RX0) ||
  514. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  515. dev_err(wsa_dev,
  516. "%s: Invalid RX port, Dai ID is %d\n",
  517. __func__, dai->id);
  518. return -EINVAL;
  519. }
  520. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  521. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  522. int_mux_cfg1_val = snd_soc_read(codec, int_mux_cfg1) &
  523. WSA_MACRO_MUX_INP_MASK1;
  524. if (int_mux_cfg1_val == int_2_inp) {
  525. int_fs_reg =
  526. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  527. WSA_MACRO_RX_PATH_OFFSET * j;
  528. dev_dbg(wsa_dev,
  529. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  530. __func__, dai->id, j);
  531. dev_dbg(wsa_dev,
  532. "%s: set INT%u_2 sample rate to %u\n",
  533. __func__, j, sample_rate);
  534. snd_soc_update_bits(codec, int_fs_reg,
  535. WSA_MACRO_FS_RATE_MASK,
  536. int_mix_fs_rate_reg_val);
  537. }
  538. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  539. }
  540. }
  541. return 0;
  542. }
  543. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  544. u32 sample_rate)
  545. {
  546. int rate_val = 0;
  547. int i, ret;
  548. /* set mixing path rate */
  549. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  550. if (sample_rate ==
  551. int_mix_sample_rate_val[i].sample_rate) {
  552. rate_val =
  553. int_mix_sample_rate_val[i].rate_val;
  554. break;
  555. }
  556. }
  557. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  558. (rate_val < 0))
  559. goto prim_rate;
  560. ret = wsa_macro_set_mix_interpolator_rate(dai,
  561. (u8) rate_val, sample_rate);
  562. prim_rate:
  563. /* set primary path sample rate */
  564. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  565. if (sample_rate ==
  566. int_prim_sample_rate_val[i].sample_rate) {
  567. rate_val =
  568. int_prim_sample_rate_val[i].rate_val;
  569. break;
  570. }
  571. }
  572. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  573. (rate_val < 0))
  574. return -EINVAL;
  575. ret = wsa_macro_set_prim_interpolator_rate(dai,
  576. (u8) rate_val, sample_rate);
  577. return ret;
  578. }
  579. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  580. struct snd_pcm_hw_params *params,
  581. struct snd_soc_dai *dai)
  582. {
  583. struct snd_soc_codec *codec = dai->codec;
  584. int ret;
  585. dev_dbg(codec->dev,
  586. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  587. dai->name, dai->id, params_rate(params),
  588. params_channels(params));
  589. switch (substream->stream) {
  590. case SNDRV_PCM_STREAM_PLAYBACK:
  591. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  592. if (ret) {
  593. dev_err(codec->dev,
  594. "%s: cannot set sample rate: %u\n",
  595. __func__, params_rate(params));
  596. return ret;
  597. }
  598. break;
  599. case SNDRV_PCM_STREAM_CAPTURE:
  600. default:
  601. break;
  602. }
  603. return 0;
  604. }
  605. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  606. unsigned int *tx_num, unsigned int *tx_slot,
  607. unsigned int *rx_num, unsigned int *rx_slot)
  608. {
  609. struct snd_soc_codec *codec = dai->codec;
  610. struct device *wsa_dev = NULL;
  611. struct wsa_macro_priv *wsa_priv = NULL;
  612. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  613. return -EINVAL;
  614. wsa_priv = dev_get_drvdata(wsa_dev);
  615. if (!wsa_priv)
  616. return -EINVAL;
  617. switch (dai->id) {
  618. case WSA_MACRO_AIF_VI:
  619. case WSA_MACRO_AIF_ECHO:
  620. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  621. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  622. break;
  623. case WSA_MACRO_AIF1_PB:
  624. case WSA_MACRO_AIF_MIX1_PB:
  625. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  626. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  627. break;
  628. default:
  629. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  630. break;
  631. }
  632. return 0;
  633. }
  634. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  635. bool mclk_enable, bool dapm)
  636. {
  637. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  638. int ret = 0;
  639. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  640. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  641. mutex_lock(&wsa_priv->mclk_lock);
  642. if (mclk_enable) {
  643. wsa_priv->wsa_mclk_users++;
  644. if (wsa_priv->wsa_mclk_users == 1) {
  645. ret = bolero_request_clock(wsa_priv->dev,
  646. WSA_MACRO, MCLK_MUX0, true);
  647. if (ret < 0) {
  648. dev_err(wsa_priv->dev,
  649. "%s: wsa request clock enable failed\n",
  650. __func__);
  651. goto exit;
  652. }
  653. regcache_mark_dirty(regmap);
  654. regcache_sync_region(regmap,
  655. WSA_START_OFFSET,
  656. WSA_MAX_OFFSET);
  657. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  658. regmap_update_bits(regmap,
  659. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  660. regmap_update_bits(regmap,
  661. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  662. 0x01, 0x01);
  663. regmap_update_bits(regmap,
  664. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  665. 0x01, 0x01);
  666. }
  667. } else {
  668. wsa_priv->wsa_mclk_users--;
  669. if (wsa_priv->wsa_mclk_users == 0) {
  670. regmap_update_bits(regmap,
  671. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  672. 0x01, 0x00);
  673. regmap_update_bits(regmap,
  674. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  675. 0x01, 0x00);
  676. bolero_request_clock(wsa_priv->dev,
  677. WSA_MACRO, MCLK_MUX0, false);
  678. }
  679. }
  680. exit:
  681. mutex_unlock(&wsa_priv->mclk_lock);
  682. return ret;
  683. }
  684. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  685. struct snd_kcontrol *kcontrol, int event)
  686. {
  687. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  688. int ret = 0;
  689. struct device *wsa_dev = NULL;
  690. struct wsa_macro_priv *wsa_priv = NULL;
  691. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  692. return -EINVAL;
  693. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  694. switch (event) {
  695. case SND_SOC_DAPM_PRE_PMU:
  696. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  697. break;
  698. case SND_SOC_DAPM_POST_PMD:
  699. wsa_macro_mclk_enable(wsa_priv, 0, true);
  700. break;
  701. default:
  702. dev_err(wsa_priv->dev,
  703. "%s: invalid DAPM event %d\n", __func__, event);
  704. ret = -EINVAL;
  705. }
  706. return ret;
  707. }
  708. static int wsa_macro_mclk_ctrl(struct device *dev, bool enable)
  709. {
  710. struct wsa_macro_priv *wsa_priv = dev_get_drvdata(dev);
  711. int ret = 0;
  712. if (!wsa_priv)
  713. return -EINVAL;
  714. if (enable) {
  715. ret = clk_prepare_enable(wsa_priv->wsa_core_clk);
  716. if (ret < 0) {
  717. dev_err(dev, "%s:wsa mclk enable failed\n", __func__);
  718. goto exit;
  719. }
  720. ret = clk_prepare_enable(wsa_priv->wsa_npl_clk);
  721. if (ret < 0) {
  722. dev_err(dev, "%s:wsa npl_clk enable failed\n",
  723. __func__);
  724. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  725. goto exit;
  726. }
  727. } else {
  728. clk_disable_unprepare(wsa_priv->wsa_npl_clk);
  729. clk_disable_unprepare(wsa_priv->wsa_core_clk);
  730. }
  731. exit:
  732. return ret;
  733. }
  734. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  735. struct snd_kcontrol *kcontrol,
  736. int event)
  737. {
  738. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  739. struct device *wsa_dev = NULL;
  740. struct wsa_macro_priv *wsa_priv = NULL;
  741. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  742. return -EINVAL;
  743. switch (event) {
  744. case SND_SOC_DAPM_POST_PMU:
  745. if (test_bit(WSA_MACRO_TX0,
  746. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  747. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  748. /* Enable V&I sensing */
  749. snd_soc_update_bits(codec,
  750. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  751. 0x20, 0x20);
  752. snd_soc_update_bits(codec,
  753. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  754. 0x20, 0x20);
  755. snd_soc_update_bits(codec,
  756. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  757. 0x0F, 0x00);
  758. snd_soc_update_bits(codec,
  759. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  760. 0x0F, 0x00);
  761. snd_soc_update_bits(codec,
  762. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  763. 0x10, 0x10);
  764. snd_soc_update_bits(codec,
  765. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  766. 0x10, 0x10);
  767. snd_soc_update_bits(codec,
  768. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  769. 0x20, 0x00);
  770. snd_soc_update_bits(codec,
  771. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  772. 0x20, 0x00);
  773. }
  774. if (test_bit(WSA_MACRO_TX1,
  775. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  776. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  777. /* Enable V&I sensing */
  778. snd_soc_update_bits(codec,
  779. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  780. 0x20, 0x20);
  781. snd_soc_update_bits(codec,
  782. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  783. 0x20, 0x20);
  784. snd_soc_update_bits(codec,
  785. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  786. 0x0F, 0x00);
  787. snd_soc_update_bits(codec,
  788. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  789. 0x0F, 0x00);
  790. snd_soc_update_bits(codec,
  791. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  792. 0x10, 0x10);
  793. snd_soc_update_bits(codec,
  794. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  795. 0x10, 0x10);
  796. snd_soc_update_bits(codec,
  797. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  798. 0x20, 0x00);
  799. snd_soc_update_bits(codec,
  800. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  801. 0x20, 0x00);
  802. }
  803. break;
  804. case SND_SOC_DAPM_POST_PMD:
  805. if (test_bit(WSA_MACRO_TX0,
  806. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  807. /* Disable V&I sensing */
  808. snd_soc_update_bits(codec,
  809. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  810. 0x20, 0x20);
  811. snd_soc_update_bits(codec,
  812. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  813. 0x20, 0x20);
  814. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  815. snd_soc_update_bits(codec,
  816. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  817. 0x10, 0x00);
  818. snd_soc_update_bits(codec,
  819. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  820. 0x10, 0x00);
  821. }
  822. if (test_bit(WSA_MACRO_TX1,
  823. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  824. /* Disable V&I sensing */
  825. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  826. snd_soc_update_bits(codec,
  827. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  828. 0x20, 0x20);
  829. snd_soc_update_bits(codec,
  830. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  831. 0x20, 0x20);
  832. snd_soc_update_bits(codec,
  833. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  834. 0x10, 0x00);
  835. snd_soc_update_bits(codec,
  836. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  837. 0x10, 0x00);
  838. }
  839. break;
  840. }
  841. return 0;
  842. }
  843. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  844. struct snd_kcontrol *kcontrol, int event)
  845. {
  846. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  847. u16 gain_reg;
  848. int offset_val = 0;
  849. int val = 0;
  850. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  851. switch (w->reg) {
  852. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  853. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  854. break;
  855. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  856. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  857. break;
  858. default:
  859. dev_err(codec->dev, "%s: No gain register avail for %s\n",
  860. __func__, w->name);
  861. return 0;
  862. }
  863. switch (event) {
  864. case SND_SOC_DAPM_POST_PMU:
  865. val = snd_soc_read(codec, gain_reg);
  866. val += offset_val;
  867. snd_soc_write(codec, gain_reg, val);
  868. break;
  869. case SND_SOC_DAPM_POST_PMD:
  870. break;
  871. }
  872. return 0;
  873. }
  874. static void wsa_macro_hd2_control(struct snd_soc_codec *codec,
  875. u16 reg, int event)
  876. {
  877. u16 hd2_scale_reg;
  878. u16 hd2_enable_reg = 0;
  879. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  880. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  881. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  882. }
  883. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  884. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  885. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  886. }
  887. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  888. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x10);
  889. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x01);
  890. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x04);
  891. }
  892. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  893. snd_soc_update_bits(codec, hd2_enable_reg, 0x04, 0x00);
  894. snd_soc_update_bits(codec, hd2_scale_reg, 0x03, 0x00);
  895. snd_soc_update_bits(codec, hd2_scale_reg, 0x3C, 0x00);
  896. }
  897. }
  898. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  899. struct snd_kcontrol *kcontrol, int event)
  900. {
  901. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  902. int ch_cnt;
  903. struct device *wsa_dev = NULL;
  904. struct wsa_macro_priv *wsa_priv = NULL;
  905. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  906. return -EINVAL;
  907. switch (event) {
  908. case SND_SOC_DAPM_PRE_PMU:
  909. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  910. !wsa_priv->rx_0_count)
  911. wsa_priv->rx_0_count++;
  912. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  913. !wsa_priv->rx_1_count)
  914. wsa_priv->rx_1_count++;
  915. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  916. swrm_wcd_notify(
  917. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  918. SWR_DEVICE_UP, NULL);
  919. swrm_wcd_notify(
  920. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  921. SWR_SET_NUM_RX_CH, &ch_cnt);
  922. break;
  923. case SND_SOC_DAPM_POST_PMD:
  924. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  925. wsa_priv->rx_0_count)
  926. wsa_priv->rx_0_count--;
  927. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  928. wsa_priv->rx_1_count)
  929. wsa_priv->rx_1_count--;
  930. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  931. swrm_wcd_notify(
  932. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  933. SWR_SET_NUM_RX_CH, &ch_cnt);
  934. break;
  935. }
  936. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  937. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  938. return 0;
  939. }
  940. static int wsa_macro_config_compander(struct snd_soc_codec *codec,
  941. int comp, int event)
  942. {
  943. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  944. struct device *wsa_dev = NULL;
  945. struct wsa_macro_priv *wsa_priv = NULL;
  946. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  947. return -EINVAL;
  948. dev_dbg(codec->dev, "%s: event %d compander %d, enabled %d\n",
  949. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  950. if (!wsa_priv->comp_enabled[comp])
  951. return 0;
  952. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  953. (comp * WSA_MACRO_RX_COMP_OFFSET);
  954. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  955. (comp * WSA_MACRO_RX_PATH_OFFSET);
  956. if (SND_SOC_DAPM_EVENT_ON(event)) {
  957. /* Enable Compander Clock */
  958. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x01);
  959. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  960. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  961. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x02);
  962. }
  963. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  964. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x04);
  965. snd_soc_update_bits(codec, rx_path_cfg0_reg, 0x02, 0x00);
  966. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x02);
  967. snd_soc_update_bits(codec, comp_ctl0_reg, 0x02, 0x00);
  968. snd_soc_update_bits(codec, comp_ctl0_reg, 0x01, 0x00);
  969. snd_soc_update_bits(codec, comp_ctl0_reg, 0x04, 0x00);
  970. }
  971. return 0;
  972. }
  973. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  974. {
  975. u16 prim_int_reg = 0;
  976. switch (reg) {
  977. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  978. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  979. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  980. *ind = 0;
  981. break;
  982. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  983. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  984. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  985. *ind = 1;
  986. break;
  987. }
  988. return prim_int_reg;
  989. }
  990. static int wsa_macro_enable_prim_interpolator(
  991. struct snd_soc_codec *codec,
  992. u16 reg, int event)
  993. {
  994. u16 prim_int_reg;
  995. u16 ind = 0;
  996. struct device *wsa_dev = NULL;
  997. struct wsa_macro_priv *wsa_priv = NULL;
  998. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  999. return -EINVAL;
  1000. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1001. switch (event) {
  1002. case SND_SOC_DAPM_PRE_PMU:
  1003. wsa_priv->prim_int_users[ind]++;
  1004. if (wsa_priv->prim_int_users[ind] == 1) {
  1005. snd_soc_update_bits(codec,
  1006. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1007. 0x03, 0x03);
  1008. snd_soc_update_bits(codec, prim_int_reg,
  1009. 0x10, 0x10);
  1010. wsa_macro_hd2_control(codec, prim_int_reg, event);
  1011. snd_soc_update_bits(codec,
  1012. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1013. 0x1, 0x1);
  1014. snd_soc_update_bits(codec, prim_int_reg,
  1015. 1 << 0x5, 1 << 0x5);
  1016. }
  1017. if ((reg != prim_int_reg) &&
  1018. ((snd_soc_read(codec, prim_int_reg)) & 0x10))
  1019. snd_soc_update_bits(codec, reg, 0x10, 0x10);
  1020. break;
  1021. case SND_SOC_DAPM_POST_PMD:
  1022. wsa_priv->prim_int_users[ind]--;
  1023. if (wsa_priv->prim_int_users[ind] == 0) {
  1024. snd_soc_update_bits(codec, prim_int_reg,
  1025. 1 << 0x5, 0 << 0x5);
  1026. snd_soc_update_bits(codec, prim_int_reg,
  1027. 0x40, 0x40);
  1028. snd_soc_update_bits(codec, prim_int_reg,
  1029. 0x40, 0x00);
  1030. wsa_macro_hd2_control(codec, prim_int_reg, event);
  1031. }
  1032. break;
  1033. }
  1034. dev_dbg(codec->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1035. __func__, ind, wsa_priv->prim_int_users[ind]);
  1036. return 0;
  1037. }
  1038. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1039. struct snd_kcontrol *kcontrol,
  1040. int event)
  1041. {
  1042. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1043. u16 gain_reg;
  1044. u16 reg;
  1045. int val;
  1046. int offset_val = 0;
  1047. struct device *wsa_dev = NULL;
  1048. struct wsa_macro_priv *wsa_priv = NULL;
  1049. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1050. return -EINVAL;
  1051. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  1052. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1053. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1054. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1055. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1056. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1057. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1058. } else {
  1059. dev_err(codec->dev, "%s: Interpolator reg not found\n",
  1060. __func__);
  1061. return -EINVAL;
  1062. }
  1063. switch (event) {
  1064. case SND_SOC_DAPM_PRE_PMU:
  1065. /* Reset if needed */
  1066. wsa_macro_enable_prim_interpolator(codec, reg, event);
  1067. break;
  1068. case SND_SOC_DAPM_POST_PMU:
  1069. wsa_macro_config_compander(codec, w->shift, event);
  1070. /* apply gain after int clk is enabled */
  1071. if ((wsa_priv->spkr_gain_offset ==
  1072. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1073. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1074. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1075. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1076. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1077. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1078. 0x01, 0x01);
  1079. snd_soc_update_bits(codec,
  1080. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1081. 0x01, 0x01);
  1082. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1083. 0x01, 0x01);
  1084. snd_soc_update_bits(codec,
  1085. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1086. 0x01, 0x01);
  1087. offset_val = -2;
  1088. }
  1089. val = snd_soc_read(codec, gain_reg);
  1090. val += offset_val;
  1091. snd_soc_write(codec, gain_reg, val);
  1092. wsa_macro_config_ear_spkr_gain(codec, wsa_priv,
  1093. event, gain_reg);
  1094. break;
  1095. case SND_SOC_DAPM_POST_PMD:
  1096. wsa_macro_config_compander(codec, w->shift, event);
  1097. wsa_macro_enable_prim_interpolator(codec, reg, event);
  1098. if ((wsa_priv->spkr_gain_offset ==
  1099. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1100. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1101. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1102. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1103. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1104. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1105. 0x01, 0x00);
  1106. snd_soc_update_bits(codec,
  1107. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1108. 0x01, 0x00);
  1109. snd_soc_update_bits(codec, BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1110. 0x01, 0x00);
  1111. snd_soc_update_bits(codec,
  1112. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1113. 0x01, 0x00);
  1114. offset_val = 2;
  1115. val = snd_soc_read(codec, gain_reg);
  1116. val += offset_val;
  1117. snd_soc_write(codec, gain_reg, val);
  1118. }
  1119. wsa_macro_config_ear_spkr_gain(codec, wsa_priv,
  1120. event, gain_reg);
  1121. break;
  1122. }
  1123. return 0;
  1124. }
  1125. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_codec *codec,
  1126. struct wsa_macro_priv *wsa_priv,
  1127. int event, int gain_reg)
  1128. {
  1129. int comp_gain_offset, val;
  1130. switch (wsa_priv->spkr_mode) {
  1131. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1132. case WSA_MACRO_SPKR_MODE_1:
  1133. comp_gain_offset = -12;
  1134. break;
  1135. /* Default case compander gain is 15 dB */
  1136. default:
  1137. comp_gain_offset = -15;
  1138. break;
  1139. }
  1140. switch (event) {
  1141. case SND_SOC_DAPM_POST_PMU:
  1142. /* Apply ear spkr gain only if compander is enabled */
  1143. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1144. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1145. (wsa_priv->ear_spkr_gain != 0)) {
  1146. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1147. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1148. snd_soc_write(codec, gain_reg, val);
  1149. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1150. __func__, val);
  1151. }
  1152. break;
  1153. case SND_SOC_DAPM_POST_PMD:
  1154. /*
  1155. * Reset RX0 volume to 0 dB if compander is enabled and
  1156. * ear_spkr_gain is non-zero.
  1157. */
  1158. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1159. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1160. (wsa_priv->ear_spkr_gain != 0)) {
  1161. snd_soc_write(codec, gain_reg, 0x0);
  1162. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1163. __func__);
  1164. }
  1165. break;
  1166. }
  1167. return 0;
  1168. }
  1169. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1170. struct snd_kcontrol *kcontrol,
  1171. int event)
  1172. {
  1173. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1174. u16 boost_path_ctl, boost_path_cfg1;
  1175. u16 reg, reg_mix;
  1176. dev_dbg(codec->dev, "%s %s %d\n", __func__, w->name, event);
  1177. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1178. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1179. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1180. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1181. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1182. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1183. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1184. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1185. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1186. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1187. } else {
  1188. dev_err(codec->dev, "%s: unknown widget: %s\n",
  1189. __func__, w->name);
  1190. return -EINVAL;
  1191. }
  1192. switch (event) {
  1193. case SND_SOC_DAPM_PRE_PMU:
  1194. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x01);
  1195. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x10);
  1196. if ((snd_soc_read(codec, reg_mix)) & 0x10)
  1197. snd_soc_update_bits(codec, reg_mix, 0x10, 0x00);
  1198. break;
  1199. case SND_SOC_DAPM_POST_PMU:
  1200. snd_soc_update_bits(codec, reg, 0x10, 0x00);
  1201. break;
  1202. case SND_SOC_DAPM_POST_PMD:
  1203. snd_soc_update_bits(codec, boost_path_ctl, 0x10, 0x00);
  1204. snd_soc_update_bits(codec, boost_path_cfg1, 0x01, 0x00);
  1205. break;
  1206. }
  1207. return 0;
  1208. }
  1209. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1210. struct snd_kcontrol *kcontrol,
  1211. int event)
  1212. {
  1213. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  1214. struct device *wsa_dev = NULL;
  1215. struct wsa_macro_priv *wsa_priv = NULL;
  1216. u16 val, ec_tx = 0, ec_hq_reg;
  1217. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1218. return -EINVAL;
  1219. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1220. val = snd_soc_read(codec, BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1221. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1222. ec_tx = (val & 0x07) - 1;
  1223. else
  1224. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1225. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1226. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1227. __func__);
  1228. return -EINVAL;
  1229. }
  1230. if (wsa_priv->ec_hq[ec_tx]) {
  1231. snd_soc_update_bits(codec,
  1232. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1233. 0x1 << ec_tx, 0x1 << ec_tx);
  1234. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1235. 0x20 * ec_tx;
  1236. snd_soc_update_bits(codec, ec_hq_reg, 0x01, 0x01);
  1237. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1238. 0x20 * ec_tx;
  1239. /* default set to 48k */
  1240. snd_soc_update_bits(codec, ec_hq_reg, 0x1E, 0x08);
  1241. }
  1242. return 0;
  1243. }
  1244. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1245. struct snd_ctl_elem_value *ucontrol)
  1246. {
  1247. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1248. int ec_tx = ((struct soc_multi_mixer_control *)
  1249. kcontrol->private_value)->shift;
  1250. struct device *wsa_dev = NULL;
  1251. struct wsa_macro_priv *wsa_priv = NULL;
  1252. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1253. return -EINVAL;
  1254. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1255. return 0;
  1256. }
  1257. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1258. struct snd_ctl_elem_value *ucontrol)
  1259. {
  1260. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1261. int ec_tx = ((struct soc_multi_mixer_control *)
  1262. kcontrol->private_value)->shift;
  1263. int value = ucontrol->value.integer.value[0];
  1264. struct device *wsa_dev = NULL;
  1265. struct wsa_macro_priv *wsa_priv = NULL;
  1266. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1267. return -EINVAL;
  1268. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1269. __func__, wsa_priv->ec_hq[ec_tx], value);
  1270. wsa_priv->ec_hq[ec_tx] = value;
  1271. return 0;
  1272. }
  1273. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1274. struct snd_ctl_elem_value *ucontrol)
  1275. {
  1276. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1277. int comp = ((struct soc_multi_mixer_control *)
  1278. kcontrol->private_value)->shift;
  1279. struct device *wsa_dev = NULL;
  1280. struct wsa_macro_priv *wsa_priv = NULL;
  1281. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1282. return -EINVAL;
  1283. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1284. return 0;
  1285. }
  1286. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1287. struct snd_ctl_elem_value *ucontrol)
  1288. {
  1289. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1290. int comp = ((struct soc_multi_mixer_control *)
  1291. kcontrol->private_value)->shift;
  1292. int value = ucontrol->value.integer.value[0];
  1293. struct device *wsa_dev = NULL;
  1294. struct wsa_macro_priv *wsa_priv = NULL;
  1295. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1296. return -EINVAL;
  1297. dev_dbg(codec->dev, "%s: Compander %d enable current %d, new %d\n",
  1298. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1299. wsa_priv->comp_enabled[comp] = value;
  1300. return 0;
  1301. }
  1302. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1303. struct snd_ctl_elem_value *ucontrol)
  1304. {
  1305. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1306. struct device *wsa_dev = NULL;
  1307. struct wsa_macro_priv *wsa_priv = NULL;
  1308. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1309. return -EINVAL;
  1310. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1311. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1312. __func__, ucontrol->value.integer.value[0]);
  1313. return 0;
  1314. }
  1315. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1316. struct snd_ctl_elem_value *ucontrol)
  1317. {
  1318. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1319. struct device *wsa_dev = NULL;
  1320. struct wsa_macro_priv *wsa_priv = NULL;
  1321. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1322. return -EINVAL;
  1323. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1324. dev_dbg(codec->dev, "%s: gain = %d\n", __func__,
  1325. wsa_priv->ear_spkr_gain);
  1326. return 0;
  1327. }
  1328. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1329. struct snd_ctl_elem_value *ucontrol)
  1330. {
  1331. u8 bst_state_max = 0;
  1332. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1333. bst_state_max = snd_soc_read(codec, BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1334. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1335. ucontrol->value.integer.value[0] = bst_state_max;
  1336. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1337. __func__, ucontrol->value.integer.value[0]);
  1338. return 0;
  1339. }
  1340. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1341. struct snd_ctl_elem_value *ucontrol)
  1342. {
  1343. u8 bst_state_max;
  1344. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1345. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1346. __func__, ucontrol->value.integer.value[0]);
  1347. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1348. snd_soc_update_bits(codec, BOLERO_CDC_WSA_BOOST0_BOOST_CTL,
  1349. 0x0c, bst_state_max);
  1350. return 0;
  1351. }
  1352. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1353. struct snd_ctl_elem_value *ucontrol)
  1354. {
  1355. u8 bst_state_max = 0;
  1356. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1357. bst_state_max = snd_soc_read(codec, BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1358. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1359. ucontrol->value.integer.value[0] = bst_state_max;
  1360. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1361. __func__, ucontrol->value.integer.value[0]);
  1362. return 0;
  1363. }
  1364. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1365. struct snd_ctl_elem_value *ucontrol)
  1366. {
  1367. u8 bst_state_max;
  1368. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  1369. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1370. __func__, ucontrol->value.integer.value[0]);
  1371. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1372. snd_soc_update_bits(codec, BOLERO_CDC_WSA_BOOST1_BOOST_CTL,
  1373. 0x0c, bst_state_max);
  1374. return 0;
  1375. }
  1376. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1377. struct snd_ctl_elem_value *ucontrol)
  1378. {
  1379. struct snd_soc_dapm_widget *widget =
  1380. snd_soc_dapm_kcontrol_widget(kcontrol);
  1381. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1382. struct device *wsa_dev = NULL;
  1383. struct wsa_macro_priv *wsa_priv = NULL;
  1384. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1385. return -EINVAL;
  1386. ucontrol->value.integer.value[0] =
  1387. wsa_priv->rx_port_value[widget->shift];
  1388. return 0;
  1389. }
  1390. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1391. struct snd_ctl_elem_value *ucontrol)
  1392. {
  1393. struct snd_soc_dapm_widget *widget =
  1394. snd_soc_dapm_kcontrol_widget(kcontrol);
  1395. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1396. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1397. struct snd_soc_dapm_update *update = NULL;
  1398. u32 rx_port_value = ucontrol->value.integer.value[0];
  1399. u32 bit_input = 0;
  1400. u32 aif_rst;
  1401. struct device *wsa_dev = NULL;
  1402. struct wsa_macro_priv *wsa_priv = NULL;
  1403. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1404. return -EINVAL;
  1405. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1406. if (!rx_port_value) {
  1407. if (aif_rst == 0) {
  1408. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1409. return 0;
  1410. }
  1411. }
  1412. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1413. bit_input = widget->shift;
  1414. if (widget->shift >= WSA_MACRO_RX_MIX)
  1415. bit_input %= WSA_MACRO_RX_MIX;
  1416. switch (rx_port_value) {
  1417. case 0:
  1418. clear_bit(bit_input,
  1419. &wsa_priv->active_ch_mask[aif_rst]);
  1420. wsa_priv->active_ch_cnt[aif_rst]--;
  1421. break;
  1422. case 1:
  1423. case 2:
  1424. set_bit(bit_input,
  1425. &wsa_priv->active_ch_mask[rx_port_value]);
  1426. wsa_priv->active_ch_cnt[rx_port_value]++;
  1427. break;
  1428. default:
  1429. dev_err(wsa_dev,
  1430. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1431. return -EINVAL;
  1432. }
  1433. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1434. rx_port_value, e, update);
  1435. return 0;
  1436. }
  1437. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1438. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1439. wsa_macro_ear_spkr_pa_gain_get,
  1440. wsa_macro_ear_spkr_pa_gain_put),
  1441. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1442. wsa_macro_spkr_boost_stage_enum,
  1443. wsa_macro_spkr_left_boost_stage_get,
  1444. wsa_macro_spkr_left_boost_stage_put),
  1445. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1446. wsa_macro_spkr_boost_stage_enum,
  1447. wsa_macro_spkr_right_boost_stage_get,
  1448. wsa_macro_spkr_right_boost_stage_put),
  1449. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1450. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1451. 0, -84, 40, digital_gain),
  1452. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1453. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1454. 0, -84, 40, digital_gain),
  1455. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1456. wsa_macro_get_compander, wsa_macro_set_compander),
  1457. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1458. wsa_macro_get_compander, wsa_macro_set_compander),
  1459. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1460. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1461. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1462. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1463. };
  1464. static const struct soc_enum rx_mux_enum =
  1465. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1466. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1467. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1468. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1469. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1470. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1471. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1472. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1473. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1474. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1475. };
  1476. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1477. struct snd_ctl_elem_value *ucontrol)
  1478. {
  1479. struct snd_soc_dapm_widget *widget =
  1480. snd_soc_dapm_kcontrol_widget(kcontrol);
  1481. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1482. struct soc_multi_mixer_control *mixer =
  1483. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1484. u32 dai_id = widget->shift;
  1485. u32 spk_tx_id = mixer->shift;
  1486. struct device *wsa_dev = NULL;
  1487. struct wsa_macro_priv *wsa_priv = NULL;
  1488. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1489. return -EINVAL;
  1490. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1491. ucontrol->value.integer.value[0] = 1;
  1492. else
  1493. ucontrol->value.integer.value[0] = 0;
  1494. return 0;
  1495. }
  1496. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1497. struct snd_ctl_elem_value *ucontrol)
  1498. {
  1499. struct snd_soc_dapm_widget *widget =
  1500. snd_soc_dapm_kcontrol_widget(kcontrol);
  1501. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(widget->dapm);
  1502. struct soc_multi_mixer_control *mixer =
  1503. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1504. u32 spk_tx_id = mixer->shift;
  1505. u32 enable = ucontrol->value.integer.value[0];
  1506. struct device *wsa_dev = NULL;
  1507. struct wsa_macro_priv *wsa_priv = NULL;
  1508. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1509. return -EINVAL;
  1510. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1511. if (enable) {
  1512. if (spk_tx_id == WSA_MACRO_TX0 &&
  1513. !test_bit(WSA_MACRO_TX0,
  1514. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1515. set_bit(WSA_MACRO_TX0,
  1516. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1517. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1518. }
  1519. if (spk_tx_id == WSA_MACRO_TX1 &&
  1520. !test_bit(WSA_MACRO_TX1,
  1521. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1522. set_bit(WSA_MACRO_TX1,
  1523. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1524. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1525. }
  1526. } else {
  1527. if (spk_tx_id == WSA_MACRO_TX0 &&
  1528. test_bit(WSA_MACRO_TX0,
  1529. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1530. clear_bit(WSA_MACRO_TX0,
  1531. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1532. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1533. }
  1534. if (spk_tx_id == WSA_MACRO_TX1 &&
  1535. test_bit(WSA_MACRO_TX1,
  1536. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1537. clear_bit(WSA_MACRO_TX1,
  1538. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1539. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  1540. }
  1541. }
  1542. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  1543. return 0;
  1544. }
  1545. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  1546. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  1547. wsa_macro_vi_feed_mixer_get,
  1548. wsa_macro_vi_feed_mixer_put),
  1549. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  1550. wsa_macro_vi_feed_mixer_get,
  1551. wsa_macro_vi_feed_mixer_put),
  1552. };
  1553. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  1554. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  1555. SND_SOC_NOPM, 0, 0),
  1556. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  1557. SND_SOC_NOPM, 0, 0),
  1558. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  1559. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  1560. wsa_macro_enable_vi_feedback,
  1561. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1562. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  1563. SND_SOC_NOPM, 0, 0),
  1564. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  1565. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  1566. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  1567. WSA_MACRO_EC0_MUX, 0,
  1568. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  1569. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1570. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  1571. WSA_MACRO_EC1_MUX, 0,
  1572. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  1573. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1574. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  1575. &rx_mux[WSA_MACRO_RX0]),
  1576. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  1577. &rx_mux[WSA_MACRO_RX1]),
  1578. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  1579. &rx_mux[WSA_MACRO_RX_MIX0]),
  1580. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  1581. &rx_mux[WSA_MACRO_RX_MIX1]),
  1582. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1583. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1584. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1585. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1586. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  1587. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  1588. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1589. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  1590. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  1591. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1592. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  1593. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  1594. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1595. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  1596. &rx0_mix_mux, wsa_macro_enable_mix_path,
  1597. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1598. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  1599. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  1600. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1601. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  1602. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  1603. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1604. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  1605. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  1606. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1607. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  1608. &rx1_mix_mux, wsa_macro_enable_mix_path,
  1609. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1610. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1611. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1612. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1613. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1614. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  1615. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  1616. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  1617. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1618. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  1619. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  1620. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  1621. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  1622. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  1623. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1624. SND_SOC_DAPM_POST_PMD),
  1625. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  1626. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  1627. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1628. SND_SOC_DAPM_POST_PMD),
  1629. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  1630. NULL, 0, wsa_macro_spk_boost_event,
  1631. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1632. SND_SOC_DAPM_POST_PMD),
  1633. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  1634. NULL, 0, wsa_macro_spk_boost_event,
  1635. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1636. SND_SOC_DAPM_POST_PMD),
  1637. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  1638. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  1639. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  1640. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1641. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1642. };
  1643. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  1644. /* VI Feedback */
  1645. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  1646. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  1647. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  1648. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  1649. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  1650. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  1651. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  1652. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  1653. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  1654. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  1655. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  1656. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  1657. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  1658. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1659. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1660. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1661. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  1662. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1663. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1664. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1665. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  1666. {"WSA RX0", NULL, "WSA RX0 MUX"},
  1667. {"WSA RX1", NULL, "WSA RX1 MUX"},
  1668. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  1669. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  1670. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  1671. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  1672. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  1673. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  1674. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  1675. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  1676. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  1677. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  1678. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  1679. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  1680. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  1681. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  1682. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  1683. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  1684. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  1685. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  1686. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  1687. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  1688. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  1689. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  1690. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  1691. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  1692. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  1693. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  1694. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  1695. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  1696. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  1697. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  1698. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  1699. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  1700. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  1701. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  1702. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  1703. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  1704. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  1705. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  1706. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  1707. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  1708. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  1709. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  1710. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  1711. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  1712. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  1713. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  1714. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  1715. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  1716. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  1717. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  1718. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  1719. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  1720. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  1721. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  1722. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  1723. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  1724. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  1725. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  1726. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  1727. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  1728. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  1729. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  1730. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  1731. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  1732. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  1733. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  1734. };
  1735. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  1736. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  1737. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  1738. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  1739. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  1740. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  1741. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  1742. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  1743. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  1744. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  1745. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  1746. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  1747. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  1748. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1749. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1750. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1751. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  1752. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  1753. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  1754. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  1755. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  1756. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  1757. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  1758. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  1759. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  1760. };
  1761. static void wsa_macro_init_reg(struct snd_soc_codec *codec)
  1762. {
  1763. int i;
  1764. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  1765. snd_soc_update_bits(codec,
  1766. wsa_macro_reg_init[i].reg,
  1767. wsa_macro_reg_init[i].mask,
  1768. wsa_macro_reg_init[i].val);
  1769. }
  1770. static int wsa_swrm_clock(void *handle, bool enable)
  1771. {
  1772. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  1773. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  1774. mutex_lock(&wsa_priv->swr_clk_lock);
  1775. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  1776. __func__, (enable ? "enable" : "disable"));
  1777. if (enable) {
  1778. wsa_priv->swr_clk_users++;
  1779. if (wsa_priv->swr_clk_users == 1) {
  1780. wsa_macro_mclk_enable(wsa_priv, 1, true);
  1781. regmap_update_bits(regmap,
  1782. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  1783. 0x01, 0x01);
  1784. regmap_update_bits(regmap,
  1785. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  1786. 0x1C, 0x0C);
  1787. msm_cdc_pinctrl_select_active_state(
  1788. wsa_priv->wsa_swr_gpio_p);
  1789. }
  1790. } else {
  1791. wsa_priv->swr_clk_users--;
  1792. if (wsa_priv->swr_clk_users == 0) {
  1793. regmap_update_bits(regmap,
  1794. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  1795. 0x01, 0x00);
  1796. msm_cdc_pinctrl_select_sleep_state(
  1797. wsa_priv->wsa_swr_gpio_p);
  1798. wsa_macro_mclk_enable(wsa_priv, 0, true);
  1799. }
  1800. }
  1801. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  1802. __func__, wsa_priv->swr_clk_users);
  1803. mutex_unlock(&wsa_priv->swr_clk_lock);
  1804. return 0;
  1805. }
  1806. static int wsa_macro_init(struct snd_soc_codec *codec)
  1807. {
  1808. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1809. int ret;
  1810. struct device *wsa_dev = NULL;
  1811. struct wsa_macro_priv *wsa_priv = NULL;
  1812. wsa_dev = bolero_get_device_ptr(codec->dev, WSA_MACRO);
  1813. if (!wsa_dev) {
  1814. dev_err(codec->dev,
  1815. "%s: null device for macro!\n", __func__);
  1816. return -EINVAL;
  1817. }
  1818. wsa_priv = dev_get_drvdata(wsa_dev);
  1819. if (!wsa_priv) {
  1820. dev_err(codec->dev,
  1821. "%s: priv is null for macro!\n", __func__);
  1822. return -EINVAL;
  1823. }
  1824. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  1825. ARRAY_SIZE(wsa_macro_dapm_widgets));
  1826. if (ret < 0) {
  1827. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  1828. return ret;
  1829. }
  1830. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  1831. ARRAY_SIZE(wsa_audio_map));
  1832. if (ret < 0) {
  1833. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  1834. return ret;
  1835. }
  1836. ret = snd_soc_dapm_new_widgets(dapm->card);
  1837. if (ret < 0) {
  1838. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  1839. return ret;
  1840. }
  1841. ret = snd_soc_add_codec_controls(codec, wsa_macro_snd_controls,
  1842. ARRAY_SIZE(wsa_macro_snd_controls));
  1843. if (ret < 0) {
  1844. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  1845. return ret;
  1846. }
  1847. wsa_priv->codec = codec;
  1848. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  1849. wsa_macro_init_reg(codec);
  1850. return 0;
  1851. }
  1852. static int wsa_macro_deinit(struct snd_soc_codec *codec)
  1853. {
  1854. struct device *wsa_dev = NULL;
  1855. struct wsa_macro_priv *wsa_priv = NULL;
  1856. if (!wsa_macro_get_data(codec, &wsa_dev, &wsa_priv, __func__))
  1857. return -EINVAL;
  1858. wsa_priv->codec = NULL;
  1859. return 0;
  1860. }
  1861. static void wsa_macro_add_child_devices(struct work_struct *work)
  1862. {
  1863. struct wsa_macro_priv *wsa_priv;
  1864. struct platform_device *pdev;
  1865. struct device_node *node;
  1866. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  1867. int ret;
  1868. u16 count = 0, ctrl_num = 0;
  1869. struct wsa_macro_swr_ctrl_platform_data *platdata;
  1870. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  1871. wsa_priv = container_of(work, struct wsa_macro_priv,
  1872. wsa_macro_add_child_devices_work);
  1873. if (!wsa_priv) {
  1874. pr_err("%s: Memory for wsa_priv does not exist\n",
  1875. __func__);
  1876. return;
  1877. }
  1878. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  1879. dev_err(wsa_priv->dev,
  1880. "%s: DT node for wsa_priv does not exist\n", __func__);
  1881. return;
  1882. }
  1883. platdata = &wsa_priv->swr_plat_data;
  1884. wsa_priv->child_count = 0;
  1885. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  1886. if (strnstr(node->name, "wsa_swr_master",
  1887. strlen("wsa_swr_master")) != NULL)
  1888. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  1889. (WSA_MACRO_SWR_STRING_LEN - 1));
  1890. else if (strnstr(node->name, "msm_cdc_pinctrl",
  1891. strlen("msm_cdc_pinctrl")) != NULL)
  1892. strlcpy(plat_dev_name, node->name,
  1893. (WSA_MACRO_SWR_STRING_LEN - 1));
  1894. else
  1895. continue;
  1896. pdev = platform_device_alloc(plat_dev_name, -1);
  1897. if (!pdev) {
  1898. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  1899. __func__);
  1900. ret = -ENOMEM;
  1901. goto err;
  1902. }
  1903. pdev->dev.parent = wsa_priv->dev;
  1904. pdev->dev.of_node = node;
  1905. if (strnstr(node->name, "wsa_swr_master",
  1906. strlen("wsa_swr_master")) != NULL) {
  1907. ret = platform_device_add_data(pdev, platdata,
  1908. sizeof(*platdata));
  1909. if (ret) {
  1910. dev_err(&pdev->dev,
  1911. "%s: cannot add plat data ctrl:%d\n",
  1912. __func__, ctrl_num);
  1913. goto fail_pdev_add;
  1914. }
  1915. }
  1916. ret = platform_device_add(pdev);
  1917. if (ret) {
  1918. dev_err(&pdev->dev,
  1919. "%s: Cannot add platform device\n",
  1920. __func__);
  1921. goto fail_pdev_add;
  1922. }
  1923. if (!strcmp(node->name, "wsa_swr_master")) {
  1924. temp = krealloc(swr_ctrl_data,
  1925. (ctrl_num + 1) * sizeof(
  1926. struct wsa_macro_swr_ctrl_data),
  1927. GFP_KERNEL);
  1928. if (!temp) {
  1929. dev_err(&pdev->dev, "out of memory\n");
  1930. ret = -ENOMEM;
  1931. goto err;
  1932. }
  1933. swr_ctrl_data = temp;
  1934. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  1935. ctrl_num++;
  1936. dev_dbg(&pdev->dev,
  1937. "%s: Added soundwire ctrl device(s)\n",
  1938. __func__);
  1939. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  1940. }
  1941. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  1942. wsa_priv->pdev_child_devices[
  1943. wsa_priv->child_count++] = pdev;
  1944. else
  1945. goto err;
  1946. }
  1947. return;
  1948. fail_pdev_add:
  1949. for (count = 0; count < wsa_priv->child_count; count++)
  1950. platform_device_put(wsa_priv->pdev_child_devices[count]);
  1951. err:
  1952. return;
  1953. }
  1954. static void wsa_macro_init_ops(struct macro_ops *ops,
  1955. char __iomem *wsa_io_base)
  1956. {
  1957. memset(ops, 0, sizeof(struct macro_ops));
  1958. ops->init = wsa_macro_init;
  1959. ops->exit = wsa_macro_deinit;
  1960. ops->io_base = wsa_io_base;
  1961. ops->dai_ptr = wsa_macro_dai;
  1962. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  1963. ops->mclk_fn = wsa_macro_mclk_ctrl;
  1964. }
  1965. static int wsa_macro_probe(struct platform_device *pdev)
  1966. {
  1967. struct macro_ops ops;
  1968. struct wsa_macro_priv *wsa_priv;
  1969. u32 wsa_base_addr;
  1970. char __iomem *wsa_io_base;
  1971. int ret = 0;
  1972. struct clk *wsa_core_clk, *wsa_npl_clk;
  1973. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  1974. GFP_KERNEL);
  1975. if (!wsa_priv)
  1976. return -ENOMEM;
  1977. wsa_priv->dev = &pdev->dev;
  1978. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1979. &wsa_base_addr);
  1980. if (ret) {
  1981. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1982. __func__, "reg");
  1983. return ret;
  1984. }
  1985. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1986. "qcom,wsa-swr-gpios", 0);
  1987. if (!wsa_priv->wsa_swr_gpio_p) {
  1988. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1989. __func__);
  1990. return -EINVAL;
  1991. }
  1992. wsa_io_base = devm_ioremap(&pdev->dev,
  1993. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  1994. if (!wsa_io_base) {
  1995. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1996. return -EINVAL;
  1997. }
  1998. wsa_priv->wsa_io_base = wsa_io_base;
  1999. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2000. wsa_macro_add_child_devices);
  2001. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2002. wsa_priv->swr_plat_data.read = NULL;
  2003. wsa_priv->swr_plat_data.write = NULL;
  2004. wsa_priv->swr_plat_data.bulk_write = NULL;
  2005. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2006. wsa_priv->swr_plat_data.handle_irq = NULL;
  2007. /* Register MCLK for wsa macro */
  2008. wsa_core_clk = devm_clk_get(&pdev->dev, "wsa_core_clk");
  2009. if (IS_ERR(wsa_core_clk)) {
  2010. ret = PTR_ERR(wsa_core_clk);
  2011. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2012. __func__, "wsa_core_clk");
  2013. return ret;
  2014. }
  2015. wsa_priv->wsa_core_clk = wsa_core_clk;
  2016. /* Register npl clk for soundwire */
  2017. wsa_npl_clk = devm_clk_get(&pdev->dev, "wsa_npl_clk");
  2018. if (IS_ERR(wsa_npl_clk)) {
  2019. ret = PTR_ERR(wsa_npl_clk);
  2020. dev_err(&pdev->dev, "%s: clk get %s failed\n",
  2021. __func__, "wsa_npl_clk");
  2022. return ret;
  2023. }
  2024. wsa_priv->wsa_npl_clk = wsa_npl_clk;
  2025. dev_set_drvdata(&pdev->dev, wsa_priv);
  2026. mutex_init(&wsa_priv->mclk_lock);
  2027. mutex_init(&wsa_priv->swr_clk_lock);
  2028. wsa_macro_init_ops(&ops, wsa_io_base);
  2029. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2030. if (ret < 0) {
  2031. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2032. goto reg_macro_fail;
  2033. }
  2034. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2035. return ret;
  2036. reg_macro_fail:
  2037. mutex_destroy(&wsa_priv->mclk_lock);
  2038. mutex_destroy(&wsa_priv->swr_clk_lock);
  2039. return ret;
  2040. }
  2041. static int wsa_macro_remove(struct platform_device *pdev)
  2042. {
  2043. struct wsa_macro_priv *wsa_priv;
  2044. u16 count = 0;
  2045. wsa_priv = dev_get_drvdata(&pdev->dev);
  2046. if (!wsa_priv)
  2047. return -EINVAL;
  2048. for (count = 0; count < wsa_priv->child_count &&
  2049. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2050. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2051. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2052. mutex_destroy(&wsa_priv->mclk_lock);
  2053. mutex_destroy(&wsa_priv->swr_clk_lock);
  2054. return 0;
  2055. }
  2056. static const struct of_device_id wsa_macro_dt_match[] = {
  2057. {.compatible = "qcom,wsa-macro"},
  2058. {}
  2059. };
  2060. static struct platform_driver wsa_macro_driver = {
  2061. .driver = {
  2062. .name = "wsa_macro",
  2063. .owner = THIS_MODULE,
  2064. .of_match_table = wsa_macro_dt_match,
  2065. },
  2066. .probe = wsa_macro_probe,
  2067. .remove = wsa_macro_remove,
  2068. };
  2069. module_platform_driver(wsa_macro_driver);
  2070. MODULE_DESCRIPTION("WSA macro driver");
  2071. MODULE_LICENSE("GPL v2");