hal_7850.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "hal_hw_headers.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #include "hal_be_api.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_7850_tx.h"
  111. #include "hal_7850_rx.h"
  112. #include "hal_be_rx_tlv.h"
  113. #include <hal_generic_api.h>
  114. #include <hal_be_generic_api.h>
  115. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  116. static uint32_t hal_get_link_desc_size_7850(void)
  117. {
  118. return LINK_DESC_SIZE;
  119. }
  120. /**
  121. * hal_rx_dump_msdu_end_tlv_7850: dump RX msdu_end TLV in structured
  122. * human readable format.
  123. * @ msdu_end: pointer the msdu_end TLV in pkt.
  124. * @ dbg_level: log level.
  125. *
  126. * Return: void
  127. */
  128. static void hal_rx_dump_msdu_end_tlv_7850(void *msduend,
  129. uint8_t dbg_level)
  130. {
  131. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  132. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  133. "rx_msdu_end tlv (1/7)- "
  134. "rxpcu_mpdu_filter_in_category :%x"
  135. "sw_frame_group_id :%x"
  136. "reserved_0 :%x"
  137. "phy_ppdu_id :%x"
  138. "ip_hdr_chksum:%x"
  139. "reported_mpdu_length :%x"
  140. "reserved_1a :%x"
  141. "key_id_octet :%x"
  142. "cce_super_rule :%x"
  143. "cce_classify_not_done_truncate :%x"
  144. "cce_classify_not_done_cce_dis:%x"
  145. "cumulative_l3_checksum :%x"
  146. "rule_indication_31_0 :%x"
  147. "rule_indication_63_32:%x"
  148. "da_offset :%x"
  149. "sa_offset :%x"
  150. "da_offset_valid :%x"
  151. "sa_offset_valid :%x"
  152. "reserved_5a :%x"
  153. "l3_type :%x",
  154. msdu_end->rxpcu_mpdu_filter_in_category,
  155. msdu_end->sw_frame_group_id,
  156. msdu_end->reserved_0,
  157. msdu_end->phy_ppdu_id,
  158. msdu_end->ip_hdr_chksum,
  159. msdu_end->reported_mpdu_length,
  160. msdu_end->reserved_1a,
  161. msdu_end->key_id_octet,
  162. msdu_end->cce_super_rule,
  163. msdu_end->cce_classify_not_done_truncate,
  164. msdu_end->cce_classify_not_done_cce_dis,
  165. msdu_end->cumulative_l3_checksum,
  166. msdu_end->rule_indication_31_0,
  167. msdu_end->rule_indication_63_32,
  168. msdu_end->da_offset,
  169. msdu_end->sa_offset,
  170. msdu_end->da_offset_valid,
  171. msdu_end->sa_offset_valid,
  172. msdu_end->reserved_5a,
  173. msdu_end->l3_type);
  174. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  175. "rx_msdu_end tlv (2/7)- "
  176. "ipv6_options_crc :%x"
  177. "tcp_seq_number :%x"
  178. "tcp_ack_number :%x"
  179. "tcp_flag :%x"
  180. "lro_eligible :%x"
  181. "reserved_9a :%x"
  182. "window_size :%x"
  183. "tcp_udp_chksum :%x"
  184. "sa_idx_timeout :%x"
  185. "da_idx_timeout :%x"
  186. "msdu_limit_error :%x"
  187. "flow_idx_timeout :%x"
  188. "flow_idx_invalid :%x"
  189. "wifi_parser_error :%x"
  190. "amsdu_parser_error :%x"
  191. "sa_is_valid :%x"
  192. "da_is_valid :%x"
  193. "da_is_mcbc :%x"
  194. "l3_header_padding :%x"
  195. "first_msdu :%x"
  196. "last_msdu :%x",
  197. msdu_end->ipv6_options_crc,
  198. msdu_end->tcp_seq_number,
  199. msdu_end->tcp_ack_number,
  200. msdu_end->tcp_flag,
  201. msdu_end->lro_eligible,
  202. msdu_end->reserved_9a,
  203. msdu_end->window_size,
  204. msdu_end->tcp_udp_chksum,
  205. msdu_end->sa_idx_timeout,
  206. msdu_end->da_idx_timeout,
  207. msdu_end->msdu_limit_error,
  208. msdu_end->flow_idx_timeout,
  209. msdu_end->flow_idx_invalid,
  210. msdu_end->wifi_parser_error,
  211. msdu_end->amsdu_parser_error,
  212. msdu_end->sa_is_valid,
  213. msdu_end->da_is_valid,
  214. msdu_end->da_is_mcbc,
  215. msdu_end->l3_header_padding,
  216. msdu_end->first_msdu,
  217. msdu_end->last_msdu);
  218. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  219. "rx_msdu_end tlv (3/7)"
  220. "tcp_udp_chksum_fail_copy :%x"
  221. "ip_chksum_fail_copy :%x"
  222. "sa_idx :%x"
  223. "da_idx_or_sw_peer_id :%x"
  224. "msdu_drop :%x"
  225. "reo_destination_indication :%x"
  226. "flow_idx :%x"
  227. "reserved_12a :%x"
  228. "fse_metadata :%x"
  229. "cce_metadata :%x"
  230. "sa_sw_peer_id:%x"
  231. "aggregation_count :%x"
  232. "flow_aggregation_continuation:%x"
  233. "fisa_timeout :%x"
  234. "reserved_15a :%x"
  235. "cumulative_l4_checksum :%x"
  236. "cumulative_ip_length :%x"
  237. "service_code :%x"
  238. "priority_valid :%x",
  239. msdu_end->tcp_udp_chksum_fail_copy,
  240. msdu_end->ip_chksum_fail_copy,
  241. msdu_end->sa_idx,
  242. msdu_end->da_idx_or_sw_peer_id,
  243. msdu_end->msdu_drop,
  244. msdu_end->reo_destination_indication,
  245. msdu_end->flow_idx,
  246. msdu_end->reserved_12a,
  247. msdu_end->fse_metadata,
  248. msdu_end->cce_metadata,
  249. msdu_end->sa_sw_peer_id,
  250. msdu_end->aggregation_count,
  251. msdu_end->flow_aggregation_continuation,
  252. msdu_end->fisa_timeout,
  253. msdu_end->reserved_15a,
  254. msdu_end->cumulative_l4_checksum,
  255. msdu_end->cumulative_ip_length,
  256. msdu_end->service_code,
  257. msdu_end->priority_valid);
  258. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  259. "rx_msdu_end tlv (4/7)"
  260. "reserved_17a :%x"
  261. "msdu_length :%x"
  262. "ipsec_esp :%x"
  263. "l3_offset :%x"
  264. "ipsec_ah :%x"
  265. "l4_offset :%x"
  266. "msdu_number :%x"
  267. "decap_format :%x"
  268. "ipv4_proto :%x"
  269. "ipv6_proto :%x"
  270. "tcp_proto :%x"
  271. "udp_proto :%x"
  272. "ip_frag :%x"
  273. "tcp_only_ack :%x"
  274. "da_is_bcast_mcast :%x"
  275. "toeplitz_hash_sel :%x"
  276. "ip_fixed_header_valid:%x"
  277. "ip_extn_header_valid :%x"
  278. "tcp_udp_header_valid :%x",
  279. msdu_end->reserved_17a,
  280. msdu_end->msdu_length,
  281. msdu_end->ipsec_esp,
  282. msdu_end->l3_offset,
  283. msdu_end->ipsec_ah,
  284. msdu_end->l4_offset,
  285. msdu_end->msdu_number,
  286. msdu_end->decap_format,
  287. msdu_end->ipv4_proto,
  288. msdu_end->ipv6_proto,
  289. msdu_end->tcp_proto,
  290. msdu_end->udp_proto,
  291. msdu_end->ip_frag,
  292. msdu_end->tcp_only_ack,
  293. msdu_end->da_is_bcast_mcast,
  294. msdu_end->toeplitz_hash_sel,
  295. msdu_end->ip_fixed_header_valid,
  296. msdu_end->ip_extn_header_valid,
  297. msdu_end->tcp_udp_header_valid);
  298. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  299. "rx_msdu_end tlv (5/7)"
  300. "mesh_control_present :%x"
  301. "ldpc :%x"
  302. "ip4_protocol_ip6_next_header :%x"
  303. "toeplitz_hash_2_or_4 :%x"
  304. "flow_id_toeplitz :%x"
  305. "user_rssi :%x"
  306. "pkt_type :%x"
  307. "stbc :%x"
  308. "sgi :%x"
  309. "rate_mcs :%x"
  310. "receive_bandwidth :%x"
  311. "reception_type :%x"
  312. "mimo_ss_bitmap :%x"
  313. "ppdu_start_timestamp_31_0 :%x"
  314. "ppdu_start_timestamp_63_32 :%x"
  315. "sw_phy_meta_data :%x"
  316. "vlan_ctag_ci :%x"
  317. "vlan_stag_ci :%x"
  318. "first_mpdu :%x"
  319. "reserved_30a :%x"
  320. "mcast_bcast :%x",
  321. msdu_end->mesh_control_present,
  322. msdu_end->ldpc,
  323. msdu_end->ip4_protocol_ip6_next_header,
  324. msdu_end->toeplitz_hash_2_or_4,
  325. msdu_end->flow_id_toeplitz,
  326. msdu_end->user_rssi,
  327. msdu_end->pkt_type,
  328. msdu_end->stbc,
  329. msdu_end->sgi,
  330. msdu_end->rate_mcs,
  331. msdu_end->receive_bandwidth,
  332. msdu_end->reception_type,
  333. msdu_end->mimo_ss_bitmap,
  334. msdu_end->ppdu_start_timestamp_31_0,
  335. msdu_end->ppdu_start_timestamp_63_32,
  336. msdu_end->sw_phy_meta_data,
  337. msdu_end->vlan_ctag_ci,
  338. msdu_end->vlan_stag_ci,
  339. msdu_end->first_mpdu,
  340. msdu_end->reserved_30a,
  341. msdu_end->mcast_bcast);
  342. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  343. "rx_msdu_end tlv (6/7)"
  344. "ast_index_not_found :%x"
  345. "ast_index_timeout :%x"
  346. "power_mgmt :%x"
  347. "non_qos :%x"
  348. "null_data :%x"
  349. "mgmt_type :%x"
  350. "ctrl_type :%x"
  351. "more_data :%x"
  352. "eosp :%x"
  353. "a_msdu_error :%x"
  354. "fragment_flag:%x"
  355. "order:%x"
  356. "cce_match :%x"
  357. "overflow_err :%x"
  358. "msdu_length_err :%x"
  359. "tcp_udp_chksum_fail :%x"
  360. "ip_chksum_fail :%x"
  361. "sa_idx_invalid :%x"
  362. "da_idx_invalid :%x"
  363. "reserved_30b :%x",
  364. msdu_end->ast_index_not_found,
  365. msdu_end->ast_index_timeout,
  366. msdu_end->power_mgmt,
  367. msdu_end->non_qos,
  368. msdu_end->null_data,
  369. msdu_end->mgmt_type,
  370. msdu_end->ctrl_type,
  371. msdu_end->more_data,
  372. msdu_end->eosp,
  373. msdu_end->a_msdu_error,
  374. msdu_end->fragment_flag,
  375. msdu_end->order,
  376. msdu_end->cce_match,
  377. msdu_end->overflow_err,
  378. msdu_end->msdu_length_err,
  379. msdu_end->tcp_udp_chksum_fail,
  380. msdu_end->ip_chksum_fail,
  381. msdu_end->sa_idx_invalid,
  382. msdu_end->da_idx_invalid,
  383. msdu_end->reserved_30b);
  384. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  385. "rx_msdu_end tlv (7/7)"
  386. "rx_in_tx_decrypt_byp :%x"
  387. "encrypt_required :%x"
  388. "directed :%x"
  389. "buffer_fragment :%x"
  390. "mpdu_length_err :%x"
  391. "tkip_mic_err :%x"
  392. "decrypt_err :%x"
  393. "unencrypted_frame_err:%x"
  394. "fcs_err :%x"
  395. "reserved_31a :%x"
  396. "decrypt_status_code :%x"
  397. "rx_bitmap_not_updated:%x"
  398. "reserved_31b :%x"
  399. "msdu_done :%x",
  400. msdu_end->rx_in_tx_decrypt_byp,
  401. msdu_end->encrypt_required,
  402. msdu_end->directed,
  403. msdu_end->buffer_fragment,
  404. msdu_end->mpdu_length_err,
  405. msdu_end->tkip_mic_err,
  406. msdu_end->decrypt_err,
  407. msdu_end->unencrypted_frame_err,
  408. msdu_end->fcs_err,
  409. msdu_end->reserved_31a,
  410. msdu_end->decrypt_status_code,
  411. msdu_end->rx_bitmap_not_updated,
  412. msdu_end->reserved_31b,
  413. msdu_end->msdu_done);
  414. }
  415. /**
  416. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  417. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  418. * @ dbg_level: log level.
  419. *
  420. * Return: void
  421. */
  422. static inline void hal_rx_dump_pkt_hdr_tlv_7850(struct rx_pkt_tlvs *pkt_tlvs,
  423. uint8_t dbg_level)
  424. {
  425. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  426. hal_verbose_debug("\n---------------\n"
  427. "rx_pkt_hdr_tlv\n"
  428. "---------------\n"
  429. "phy_ppdu_id %lld ",
  430. pkt_hdr_tlv->phy_ppdu_id);
  431. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  432. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  433. }
  434. /**
  435. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  436. * human readable format.
  437. * @mpdu_start: pointer the rx_attention TLV in pkt.
  438. * @dbg_level: log level.
  439. *
  440. * Return: void
  441. */
  442. static inline void hal_rx_dump_mpdu_start_tlv_7850(void *mpdustart,
  443. uint8_t dbg_level)
  444. {
  445. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  446. struct rx_mpdu_info *mpdu_info =
  447. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  448. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  449. "rx_mpdu_start tlv (1/5) - "
  450. "rx_reo_queue_desc_addr_31_0 :%x"
  451. "rx_reo_queue_desc_addr_39_32 :%x"
  452. "receive_queue_number:%x "
  453. "pre_delim_err_warning:%x "
  454. "first_delim_err:%x "
  455. "reserved_2a:%x "
  456. "pn_31_0:%x "
  457. "pn_63_32:%x "
  458. "pn_95_64:%x "
  459. "pn_127_96:%x "
  460. "epd_en:%x "
  461. "all_frames_shall_be_encrypted :%x"
  462. "encrypt_type:%x "
  463. "wep_key_width_for_variable_key :%x"
  464. "mesh_sta:%x "
  465. "bssid_hit:%x "
  466. "bssid_number:%x "
  467. "tid:%x "
  468. "reserved_7a:%x "
  469. "peer_meta_data:%x ",
  470. mpdu_info->rx_reo_queue_desc_addr_31_0,
  471. mpdu_info->rx_reo_queue_desc_addr_39_32,
  472. mpdu_info->receive_queue_number,
  473. mpdu_info->pre_delim_err_warning,
  474. mpdu_info->first_delim_err,
  475. mpdu_info->reserved_2a,
  476. mpdu_info->pn_31_0,
  477. mpdu_info->pn_63_32,
  478. mpdu_info->pn_95_64,
  479. mpdu_info->pn_127_96,
  480. mpdu_info->epd_en,
  481. mpdu_info->all_frames_shall_be_encrypted,
  482. mpdu_info->encrypt_type,
  483. mpdu_info->wep_key_width_for_variable_key,
  484. mpdu_info->mesh_sta,
  485. mpdu_info->bssid_hit,
  486. mpdu_info->bssid_number,
  487. mpdu_info->tid,
  488. mpdu_info->reserved_7a,
  489. mpdu_info->peer_meta_data);
  490. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  491. "rx_mpdu_start tlv (2/5) - "
  492. "rxpcu_mpdu_filter_in_category :%x"
  493. "sw_frame_group_id:%x "
  494. "ndp_frame:%x "
  495. "phy_err:%x "
  496. "phy_err_during_mpdu_header :%x"
  497. "protocol_version_err:%x "
  498. "ast_based_lookup_valid:%x "
  499. "ranging:%x "
  500. "reserved_9a:%x "
  501. "phy_ppdu_id:%x "
  502. "ast_index:%x "
  503. "sw_peer_id:%x "
  504. "mpdu_frame_control_valid:%x "
  505. "mpdu_duration_valid:%x "
  506. "mac_addr_ad1_valid:%x "
  507. "mac_addr_ad2_valid:%x "
  508. "mac_addr_ad3_valid:%x "
  509. "mac_addr_ad4_valid:%x "
  510. "mpdu_sequence_control_valid :%x"
  511. "mpdu_qos_control_valid:%x "
  512. "mpdu_ht_control_valid:%x "
  513. "frame_encryption_info_valid :%x",
  514. mpdu_info->rxpcu_mpdu_filter_in_category,
  515. mpdu_info->sw_frame_group_id,
  516. mpdu_info->ndp_frame,
  517. mpdu_info->phy_err,
  518. mpdu_info->phy_err_during_mpdu_header,
  519. mpdu_info->protocol_version_err,
  520. mpdu_info->ast_based_lookup_valid,
  521. mpdu_info->ranging,
  522. mpdu_info->reserved_9a,
  523. mpdu_info->phy_ppdu_id,
  524. mpdu_info->ast_index,
  525. mpdu_info->sw_peer_id,
  526. mpdu_info->mpdu_frame_control_valid,
  527. mpdu_info->mpdu_duration_valid,
  528. mpdu_info->mac_addr_ad1_valid,
  529. mpdu_info->mac_addr_ad2_valid,
  530. mpdu_info->mac_addr_ad3_valid,
  531. mpdu_info->mac_addr_ad4_valid,
  532. mpdu_info->mpdu_sequence_control_valid,
  533. mpdu_info->mpdu_qos_control_valid,
  534. mpdu_info->mpdu_ht_control_valid,
  535. mpdu_info->frame_encryption_info_valid);
  536. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  537. "rx_mpdu_start tlv (3/5) - "
  538. "mpdu_fragment_number:%x "
  539. "more_fragment_flag:%x "
  540. "reserved_11a:%x "
  541. "fr_ds:%x "
  542. "to_ds:%x "
  543. "encrypted:%x "
  544. "mpdu_retry:%x "
  545. "mpdu_sequence_number:%x "
  546. "key_id_octet:%x "
  547. "new_peer_entry:%x "
  548. "decrypt_needed:%x "
  549. "decap_type:%x "
  550. "rx_insert_vlan_c_tag_padding :%x"
  551. "rx_insert_vlan_s_tag_padding :%x"
  552. "strip_vlan_c_tag_decap:%x "
  553. "strip_vlan_s_tag_decap:%x "
  554. "pre_delim_count:%x "
  555. "ampdu_flag:%x "
  556. "bar_frame:%x "
  557. "raw_mpdu:%x "
  558. "reserved_12:%x "
  559. "mpdu_length:%x ",
  560. mpdu_info->mpdu_fragment_number,
  561. mpdu_info->more_fragment_flag,
  562. mpdu_info->reserved_11a,
  563. mpdu_info->fr_ds,
  564. mpdu_info->to_ds,
  565. mpdu_info->encrypted,
  566. mpdu_info->mpdu_retry,
  567. mpdu_info->mpdu_sequence_number,
  568. mpdu_info->key_id_octet,
  569. mpdu_info->new_peer_entry,
  570. mpdu_info->decrypt_needed,
  571. mpdu_info->decap_type,
  572. mpdu_info->rx_insert_vlan_c_tag_padding,
  573. mpdu_info->rx_insert_vlan_s_tag_padding,
  574. mpdu_info->strip_vlan_c_tag_decap,
  575. mpdu_info->strip_vlan_s_tag_decap,
  576. mpdu_info->pre_delim_count,
  577. mpdu_info->ampdu_flag,
  578. mpdu_info->bar_frame,
  579. mpdu_info->raw_mpdu,
  580. mpdu_info->reserved_12,
  581. mpdu_info->mpdu_length);
  582. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  583. "rx_mpdu_start tlv (4/5) - "
  584. "mpdu_length:%x "
  585. "first_mpdu:%x "
  586. "mcast_bcast:%x "
  587. "ast_index_not_found:%x "
  588. "ast_index_timeout:%x "
  589. "power_mgmt:%x "
  590. "non_qos:%x "
  591. "null_data:%x "
  592. "mgmt_type:%x "
  593. "ctrl_type:%x "
  594. "more_data:%x "
  595. "eosp:%x "
  596. "fragment_flag:%x "
  597. "order:%x "
  598. "u_apsd_trigger:%x "
  599. "encrypt_required:%x "
  600. "directed:%x "
  601. "amsdu_present:%x "
  602. "reserved_13:%x "
  603. "mpdu_frame_control_field:%x "
  604. "mpdu_duration_field:%x ",
  605. mpdu_info->mpdu_length,
  606. mpdu_info->first_mpdu,
  607. mpdu_info->mcast_bcast,
  608. mpdu_info->ast_index_not_found,
  609. mpdu_info->ast_index_timeout,
  610. mpdu_info->power_mgmt,
  611. mpdu_info->non_qos,
  612. mpdu_info->null_data,
  613. mpdu_info->mgmt_type,
  614. mpdu_info->ctrl_type,
  615. mpdu_info->more_data,
  616. mpdu_info->eosp,
  617. mpdu_info->fragment_flag,
  618. mpdu_info->order,
  619. mpdu_info->u_apsd_trigger,
  620. mpdu_info->encrypt_required,
  621. mpdu_info->directed,
  622. mpdu_info->amsdu_present,
  623. mpdu_info->reserved_13,
  624. mpdu_info->mpdu_frame_control_field,
  625. mpdu_info->mpdu_duration_field);
  626. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  627. "rx_mpdu_start tlv (5/5) - "
  628. "mac_addr_ad1_31_0:%x "
  629. "mac_addr_ad1_47_32:%x "
  630. "mac_addr_ad2_15_0:%x "
  631. "mac_addr_ad2_47_16:%x "
  632. "mac_addr_ad3_31_0:%x "
  633. "mac_addr_ad3_47_32:%x "
  634. "mpdu_sequence_control_field :%x"
  635. "mac_addr_ad4_31_0:%x "
  636. "mac_addr_ad4_47_32:%x "
  637. "mpdu_qos_control_field:%x "
  638. "mpdu_ht_control_field:%x "
  639. "vdev_id:%x "
  640. "service_code:%x "
  641. "priority_valid:%x "
  642. "reserved_23a:%x "
  643. "multi_link_addr_ad1_ad2_valid :%x"
  644. "multi_link_addr_ad1_31_0:%x "
  645. "multi_link_addr_ad1_47_32:%x "
  646. "multi_link_addr_ad2_15_0:%x "
  647. "multi_link_addr_ad2_47_16:%x ",
  648. mpdu_info->mac_addr_ad1_31_0,
  649. mpdu_info->mac_addr_ad1_47_32,
  650. mpdu_info->mac_addr_ad2_15_0,
  651. mpdu_info->mac_addr_ad2_47_16,
  652. mpdu_info->mac_addr_ad3_31_0,
  653. mpdu_info->mac_addr_ad3_47_32,
  654. mpdu_info->mpdu_sequence_control_field,
  655. mpdu_info->mac_addr_ad4_31_0,
  656. mpdu_info->mac_addr_ad4_47_32,
  657. mpdu_info->mpdu_qos_control_field,
  658. mpdu_info->mpdu_ht_control_field,
  659. mpdu_info->vdev_id,
  660. mpdu_info->service_code,
  661. mpdu_info->priority_valid,
  662. mpdu_info->reserved_23a,
  663. mpdu_info->multi_link_addr_ad1_ad2_valid,
  664. mpdu_info->multi_link_addr_ad1_31_0,
  665. mpdu_info->multi_link_addr_ad1_47_32,
  666. mpdu_info->multi_link_addr_ad2_15_0,
  667. mpdu_info->multi_link_addr_ad2_47_16);
  668. }
  669. /**
  670. * hal_rx_dump_pkt_tlvs_7850(): API to print RX Pkt TLVS for 7850
  671. * @hal_soc_hdl: hal_soc handle
  672. * @buf: pointer the pkt buffer
  673. * @dbg_level: log level
  674. *
  675. * Return: void
  676. */
  677. static void hal_rx_dump_pkt_tlvs_7850(hal_soc_handle_t hal_soc_hdl,
  678. uint8_t *buf, uint8_t dbg_level)
  679. {
  680. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  681. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  682. struct rx_mpdu_start *mpdu_start =
  683. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  684. hal_rx_dump_msdu_end_tlv_7850(msdu_end, dbg_level);
  685. hal_rx_dump_mpdu_start_tlv_7850(mpdu_start, dbg_level);
  686. hal_rx_dump_pkt_hdr_tlv_7850(pkt_tlvs, dbg_level);
  687. }
  688. /**
  689. * hal_reo_status_get_header_7850 - Process reo desc info
  690. * @d - Pointer to reo descriptior
  691. * @b - tlv type info
  692. * @h1 - Pointer to hal_reo_status_header where info to be stored
  693. *
  694. * Return - none.
  695. *
  696. */
  697. static void hal_reo_status_get_header_7850(hal_ring_desc_t ring_desc, int b,
  698. void *h1)
  699. {
  700. uint64_t *d = (uint64_t *)ring_desc;
  701. uint64_t val1 = 0;
  702. struct hal_reo_status_header *h =
  703. (struct hal_reo_status_header *)h1;
  704. /* Offsets of descriptor fields defined in HW headers start
  705. * from the field after TLV header
  706. */
  707. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  708. switch (b) {
  709. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  710. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  711. STATUS_HEADER_REO_STATUS_NUMBER)];
  712. break;
  713. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  714. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  715. STATUS_HEADER_REO_STATUS_NUMBER)];
  716. break;
  717. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  718. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  719. STATUS_HEADER_REO_STATUS_NUMBER)];
  720. break;
  721. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  722. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  723. STATUS_HEADER_REO_STATUS_NUMBER)];
  724. break;
  725. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  726. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  727. STATUS_HEADER_REO_STATUS_NUMBER)];
  728. break;
  729. case HAL_REO_DESC_THRES_STATUS_TLV:
  730. val1 =
  731. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  732. STATUS_HEADER_REO_STATUS_NUMBER)];
  733. break;
  734. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  735. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  736. STATUS_HEADER_REO_STATUS_NUMBER)];
  737. break;
  738. default:
  739. qdf_nofl_err("ERROR: Unknown tlv\n");
  740. break;
  741. }
  742. h->cmd_num =
  743. HAL_GET_FIELD(
  744. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  745. val1);
  746. h->exec_time =
  747. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  748. CMD_EXECUTION_TIME, val1);
  749. h->status =
  750. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  751. REO_CMD_EXECUTION_STATUS, val1);
  752. switch (b) {
  753. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  754. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  755. STATUS_HEADER_TIMESTAMP)];
  756. break;
  757. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  758. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  759. STATUS_HEADER_TIMESTAMP)];
  760. break;
  761. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  762. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  763. STATUS_HEADER_TIMESTAMP)];
  764. break;
  765. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  766. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  767. STATUS_HEADER_TIMESTAMP)];
  768. break;
  769. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  770. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  771. STATUS_HEADER_TIMESTAMP)];
  772. break;
  773. case HAL_REO_DESC_THRES_STATUS_TLV:
  774. val1 =
  775. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  776. STATUS_HEADER_TIMESTAMP)];
  777. break;
  778. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  779. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  780. STATUS_HEADER_TIMESTAMP)];
  781. break;
  782. default:
  783. qdf_nofl_err("ERROR: Unknown tlv\n");
  784. break;
  785. }
  786. h->tstamp =
  787. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  788. }
  789. static
  790. void *hal_rx_msdu0_buffer_addr_lsb_7850(void *link_desc_va)
  791. {
  792. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  793. }
  794. static
  795. void *hal_rx_msdu_desc_info_ptr_get_7850(void *msdu0)
  796. {
  797. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  798. }
  799. static
  800. void *hal_ent_mpdu_desc_info_7850(void *ent_ring_desc)
  801. {
  802. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  803. }
  804. static
  805. void *hal_dst_mpdu_desc_info_7850(void *dst_ring_desc)
  806. {
  807. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  808. }
  809. /*
  810. * hal_rx_get_tlv_7850(): API to get the tlv
  811. *
  812. * @rx_tlv: TLV data extracted from the rx packet
  813. * Return: uint8_t
  814. */
  815. static uint8_t hal_rx_get_tlv_7850(void *rx_tlv)
  816. {
  817. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  818. }
  819. /**
  820. * hal_rx_proc_phyrx_other_receive_info_tlv_7850()
  821. * - process other receive info TLV
  822. * @rx_tlv_hdr: pointer to TLV header
  823. * @ppdu_info: pointer to ppdu_info
  824. *
  825. * Return: None
  826. */
  827. static
  828. void hal_rx_proc_phyrx_other_receive_info_tlv_7850(void *rx_tlv_hdr,
  829. void *ppdu_info_handle)
  830. {
  831. uint32_t tlv_tag, tlv_len;
  832. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  833. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  834. void *other_tlv_hdr = NULL;
  835. void *other_tlv = NULL;
  836. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  837. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  838. temp_len = 0;
  839. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  840. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  841. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  842. temp_len += other_tlv_len;
  843. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  844. switch (other_tlv_tag) {
  845. default:
  846. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  847. "%s unhandled TLV type: %d, TLV len:%d",
  848. __func__, other_tlv_tag, other_tlv_len);
  849. break;
  850. }
  851. }
  852. /**
  853. * hal_reo_config_7850(): Set reo config parameters
  854. * @soc: hal soc handle
  855. * @reg_val: value to be set
  856. * @reo_params: reo parameters
  857. *
  858. * Return: void
  859. */
  860. static
  861. void hal_reo_config_7850(struct hal_soc *soc,
  862. uint32_t reg_val,
  863. struct hal_reo_params *reo_params)
  864. {
  865. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  866. }
  867. /**
  868. * hal_rx_msdu_desc_info_get_ptr_7850() - Get msdu desc info ptr
  869. * @msdu_details_ptr - Pointer to msdu_details_ptr
  870. *
  871. * Return - Pointer to rx_msdu_desc_info structure.
  872. *
  873. */
  874. static void *hal_rx_msdu_desc_info_get_ptr_7850(void *msdu_details_ptr)
  875. {
  876. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  877. }
  878. /**
  879. * hal_rx_link_desc_msdu0_ptr_7850 - Get pointer to rx_msdu details
  880. * @link_desc - Pointer to link desc
  881. *
  882. * Return - Pointer to rx_msdu_details structure
  883. *
  884. */
  885. static void *hal_rx_link_desc_msdu0_ptr_7850(void *link_desc)
  886. {
  887. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  888. }
  889. /**
  890. * hal_get_window_address_7850(): Function to get hp/tp address
  891. * @hal_soc: Pointer to hal_soc
  892. * @addr: address offset of register
  893. *
  894. * Return: modified address offset of register
  895. */
  896. static inline qdf_iomem_t hal_get_window_address_7850(struct hal_soc *hal_soc,
  897. qdf_iomem_t addr)
  898. {
  899. return addr;
  900. }
  901. /**
  902. * hal_reo_set_err_dst_remap_7850(): Function to set REO error destination
  903. * ring remap register
  904. * @hal_soc: Pointer to hal_soc
  905. *
  906. * Return: none.
  907. */
  908. static void
  909. hal_reo_set_err_dst_remap_7850(void *hal_soc)
  910. {
  911. /*
  912. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  913. * frame routed to REO2TCL ring.
  914. */
  915. uint32_t dst_remap_ix0 =
  916. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  917. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  918. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  919. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  920. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  921. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  922. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  923. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  924. uint32_t dst_remap_ix1 =
  925. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  926. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  927. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  928. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  929. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  930. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  931. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  932. HAL_REG_WRITE(hal_soc,
  933. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  934. REO_REG_REG_BASE),
  935. dst_remap_ix0);
  936. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  937. HAL_REG_READ(
  938. hal_soc,
  939. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  940. REO_REG_REG_BASE)));
  941. HAL_REG_WRITE(hal_soc,
  942. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  943. REO_REG_REG_BASE),
  944. dst_remap_ix1);
  945. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  946. HAL_REG_READ(
  947. hal_soc,
  948. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  949. REO_REG_REG_BASE)));
  950. }
  951. /**
  952. * hal_rx_flow_setup_fse_7850() - Setup a flow search entry in HW FST
  953. * @fst: Pointer to the Rx Flow Search Table
  954. * @table_offset: offset into the table where the flow is to be setup
  955. * @flow: Flow Parameters
  956. *
  957. * Flow table entry fields are updated in host byte order, little endian order.
  958. *
  959. * Return: Success/Failure
  960. */
  961. static void *
  962. hal_rx_flow_setup_fse_7850(uint8_t *rx_fst, uint32_t table_offset,
  963. uint8_t *rx_flow)
  964. {
  965. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  966. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  967. uint8_t *fse;
  968. bool fse_valid;
  969. if (table_offset >= fst->max_entries) {
  970. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  971. "HAL FSE table offset %u exceeds max entries %u",
  972. table_offset, fst->max_entries);
  973. return NULL;
  974. }
  975. fse = (uint8_t *)fst->base_vaddr +
  976. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  977. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  978. if (fse_valid) {
  979. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  980. "HAL FSE %pK already valid", fse);
  981. return NULL;
  982. }
  983. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  984. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  985. (flow->tuple_info.src_ip_127_96));
  986. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  987. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  988. (flow->tuple_info.src_ip_95_64));
  989. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  990. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  991. (flow->tuple_info.src_ip_63_32));
  992. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  993. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  994. (flow->tuple_info.src_ip_31_0));
  995. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  996. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  997. (flow->tuple_info.dest_ip_127_96));
  998. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  999. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1000. (flow->tuple_info.dest_ip_95_64));
  1001. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1002. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1003. (flow->tuple_info.dest_ip_63_32));
  1004. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1005. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1006. (flow->tuple_info.dest_ip_31_0));
  1007. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1008. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1009. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1010. (flow->tuple_info.dest_port));
  1011. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1012. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1013. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1014. (flow->tuple_info.src_port));
  1015. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1016. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1017. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1018. flow->tuple_info.l4_protocol);
  1019. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1020. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1021. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1022. flow->reo_destination_handler);
  1023. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1024. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1025. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1026. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1027. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1028. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1029. (flow->fse_metadata));
  1030. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1031. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1032. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1033. REO_DESTINATION_INDICATION,
  1034. flow->reo_destination_indication);
  1035. /* Reset all the other fields in FSE */
  1036. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1037. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1038. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1039. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1040. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1041. return fse;
  1042. }
  1043. static
  1044. void hal_compute_reo_remap_ix2_ix3_7850(uint32_t *ring_map,
  1045. uint32_t num_rings, uint32_t *remap1,
  1046. uint32_t *remap2)
  1047. {
  1048. /*
  1049. * The 4 bits REO destination ring value is defined as: 0: TCL
  1050. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  1051. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  1052. *
  1053. */
  1054. uint32_t reo_dest_ring_map[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  1055. REO_REMAP_SW3, REO_REMAP_SW4,
  1056. REO_REMAP_SW5, REO_REMAP_SW6,
  1057. REO_REMAP_SW7, REO_REMAP_SW8};
  1058. switch (num_rings) {
  1059. default:
  1060. case 3:
  1061. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1062. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1063. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1064. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 19) |
  1065. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 20) |
  1066. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 21) |
  1067. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1068. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1069. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1070. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 25) |
  1071. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 26) |
  1072. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 27) |
  1073. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1074. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1075. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1076. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 31);
  1077. break;
  1078. case 4:
  1079. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1080. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1081. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1082. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1083. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 20) |
  1084. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 21) |
  1085. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 22) |
  1086. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 23);
  1087. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1088. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1089. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1090. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1091. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1092. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1093. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1094. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 31);
  1095. break;
  1096. case 6:
  1097. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1098. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1099. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1100. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 19) |
  1101. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 20) |
  1102. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 21) |
  1103. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1104. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1105. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1106. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 25) |
  1107. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 26) |
  1108. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 27) |
  1109. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1110. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1111. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1112. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 31);
  1113. break;
  1114. case 8:
  1115. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1116. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1117. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1118. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1119. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 20) |
  1120. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 21) |
  1121. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 22) |
  1122. HAL_REO_REMAP_IX2(reo_dest_ring_map[7], 23);
  1123. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1124. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1125. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1126. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1127. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 28) |
  1128. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 29) |
  1129. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 30) |
  1130. HAL_REO_REMAP_IX3(reo_dest_ring_map[7], 31);
  1131. break;
  1132. }
  1133. }
  1134. /* NUM TCL Bank registers in WCN7850 */
  1135. #define HAL_NUM_TCL_BANKS_7850 8
  1136. /**
  1137. * hal_tx_get_num_tcl_banks_7850() - Get number of banks in target
  1138. *
  1139. * Returns: number of bank
  1140. */
  1141. static uint8_t hal_tx_get_num_tcl_banks_7850(void)
  1142. {
  1143. return HAL_NUM_TCL_BANKS_7850;
  1144. }
  1145. static void hal_hw_txrx_ops_attach_wcn7850(struct hal_soc *hal_soc)
  1146. {
  1147. /* init and setup */
  1148. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1149. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1150. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1151. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_be;
  1152. hal_soc->ops->hal_get_window_address = hal_get_window_address_7850;
  1153. hal_soc->ops->hal_reo_set_err_dst_remap =
  1154. hal_reo_set_err_dst_remap_7850;
  1155. /* tx */
  1156. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_7850;
  1157. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_7850;
  1158. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_7850;
  1159. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1160. hal_tx_desc_set_buf_addr_generic_be;
  1161. hal_soc->ops->hal_tx_desc_set_search_index =
  1162. hal_tx_desc_set_search_index_generic_be;
  1163. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1164. hal_tx_desc_set_cache_set_num_generic_be;
  1165. hal_soc->ops->hal_tx_comp_get_status =
  1166. hal_tx_comp_get_status_generic_be;
  1167. hal_soc->ops->hal_tx_comp_get_release_reason =
  1168. hal_tx_comp_get_release_reason_generic_be;
  1169. hal_soc->ops->hal_get_wbm_internal_error =
  1170. hal_get_wbm_internal_error_generic_be;
  1171. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1172. hal_tx_init_cmd_credit_ring_7850;
  1173. /* rx */
  1174. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1175. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1176. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1177. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_7850;
  1178. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1179. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1180. hal_rx_proc_phyrx_other_receive_info_tlv_7850;
  1181. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_7850;
  1182. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1183. hal_rx_dump_mpdu_start_tlv_7850;
  1184. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_7850;
  1185. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_7850;
  1186. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1187. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1188. hal_rx_tlv_reception_type_get_be;
  1189. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1190. hal_rx_msdu_end_da_idx_get_be;
  1191. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1192. hal_rx_msdu_desc_info_get_ptr_7850;
  1193. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1194. hal_rx_link_desc_msdu0_ptr_7850;
  1195. hal_soc->ops->hal_reo_status_get_header =
  1196. hal_reo_status_get_header_7850;
  1197. hal_soc->ops->hal_rx_status_get_tlv_info =
  1198. hal_rx_status_get_tlv_info_generic_be;
  1199. hal_soc->ops->hal_rx_wbm_err_info_get =
  1200. hal_rx_wbm_err_info_get_generic_be;
  1201. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1202. hal_rx_priv_info_set_in_tlv_be;
  1203. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1204. hal_rx_priv_info_get_from_tlv_be;
  1205. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1206. hal_tx_set_pcp_tid_map_generic_be;
  1207. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1208. hal_tx_update_pcp_tid_generic_be;
  1209. hal_soc->ops->hal_tx_set_tidmap_prty =
  1210. hal_tx_update_tidmap_prty_generic_be;
  1211. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1212. hal_rx_get_rx_fragment_number_be;
  1213. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1214. hal_rx_tlv_da_is_mcbc_get_be;
  1215. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1216. hal_rx_tlv_sa_is_valid_get_be;
  1217. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1218. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1219. hal_rx_desc_is_first_msdu_be;
  1220. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1221. hal_rx_tlv_l3_hdr_padding_get_be;
  1222. hal_soc->ops->hal_rx_encryption_info_valid =
  1223. hal_rx_encryption_info_valid_be;
  1224. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1225. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1226. hal_rx_tlv_first_msdu_get_be;
  1227. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1228. hal_rx_tlv_da_is_valid_get_be;
  1229. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1230. hal_rx_tlv_last_msdu_get_be;
  1231. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1232. hal_rx_get_mpdu_mac_ad4_valid_be;
  1233. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1234. hal_rx_mpdu_start_sw_peer_id_get_be;
  1235. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1236. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1237. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1238. hal_rx_get_mpdu_frame_control_valid_be;
  1239. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1240. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1241. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1242. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1243. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1244. hal_rx_get_mpdu_sequence_control_valid_be;
  1245. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1246. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1247. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1248. hal_rx_hw_desc_get_ppduid_get_be;
  1249. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1250. hal_rx_msdu0_buffer_addr_lsb_7850;
  1251. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1252. hal_rx_msdu_desc_info_ptr_get_7850;
  1253. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_7850;
  1254. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_7850;
  1255. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1256. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1257. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1258. hal_rx_get_mac_addr2_valid_be;
  1259. hal_soc->ops->hal_rx_get_filter_category =
  1260. hal_rx_get_filter_category_be;
  1261. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1262. hal_soc->ops->hal_reo_config = hal_reo_config_7850;
  1263. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1264. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1265. hal_rx_msdu_flow_idx_invalid_be;
  1266. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1267. hal_rx_msdu_flow_idx_timeout_be;
  1268. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1269. hal_rx_msdu_fse_metadata_get_be;
  1270. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1271. hal_rx_msdu_cce_metadata_get_be;
  1272. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1273. hal_rx_msdu_get_flow_params_be;
  1274. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1275. hal_rx_tlv_get_tcp_chksum_be;
  1276. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1277. #if defined(QCA_WIFI_WCN7850) && defined(WLAN_CFR_ENABLE) && \
  1278. defined(WLAN_ENH_CFR_ENABLE)
  1279. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_7850;
  1280. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_7850;
  1281. #else
  1282. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1283. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1284. #endif
  1285. /* rx - msdu end fast path info fields */
  1286. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1287. hal_rx_msdu_packet_metadata_get_generic_be;
  1288. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1289. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1290. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1291. hal_rx_get_fisa_cumulative_ip_length_be;
  1292. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1293. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1294. hal_rx_get_flow_agg_continuation_be;
  1295. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1296. hal_rx_get_flow_agg_count_be;
  1297. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1298. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1299. hal_rx_mpdu_start_tlv_tag_valid_be;
  1300. /* rx - TLV struct offsets */
  1301. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1302. hal_rx_msdu_end_offset_get_generic;
  1303. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1304. hal_rx_mpdu_start_offset_get_generic;
  1305. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1306. hal_rx_pkt_tlv_offset_get_generic;
  1307. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_7850;
  1308. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1309. hal_compute_reo_remap_ix2_ix3_7850;
  1310. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1311. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1312. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1313. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1314. hal_rx_msdu_get_reo_destination_indication_be;
  1315. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_7850;
  1316. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1317. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1318. hal_rx_msdu_is_wlan_mcast_generic_be;
  1319. hal_soc->ops->hal_rx_tlv_bw_get =
  1320. hal_rx_tlv_bw_get_be;
  1321. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1322. hal_rx_tlv_get_is_decrypted_be;
  1323. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1324. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1325. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1326. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1327. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1328. hal_rx_tlv_mpdu_len_err_get_be;
  1329. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1330. hal_rx_tlv_mpdu_fcs_err_get_be;
  1331. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1332. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1333. hal_rx_tlv_decrypt_err_get_be;
  1334. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1335. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1336. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1337. hal_rx_tlv_decap_format_get_be;
  1338. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1339. hal_rx_tlv_get_offload_info_be;
  1340. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1341. hal_rx_attn_phy_ppdu_id_get_be;
  1342. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1343. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1344. hal_rx_msdu_start_msdu_len_get_be;
  1345. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1346. hal_rx_get_frame_ctrl_field_be;
  1347. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1348. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1349. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1350. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1351. hal_rx_mpdu_info_ampdu_flag_get_be;
  1352. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1353. hal_rx_msdu_start_msdu_len_set_be;
  1354. };
  1355. struct hal_hw_srng_config hw_srng_table_7850[] = {
  1356. /* TODO: max_rings can populated by querying HW capabilities */
  1357. { /* REO_DST */
  1358. .start_ring_id = HAL_SRNG_REO2SW1,
  1359. .max_rings = 8,
  1360. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1361. .lmac_ring = FALSE,
  1362. .ring_dir = HAL_SRNG_DST_RING,
  1363. .nf_irq_support = true,
  1364. .reg_start = {
  1365. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1366. REO_REG_REG_BASE),
  1367. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1368. REO_REG_REG_BASE)
  1369. },
  1370. .reg_size = {
  1371. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1372. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1373. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1374. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1375. },
  1376. .max_size =
  1377. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1378. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1379. },
  1380. { /* REO_EXCEPTION */
  1381. /* Designating REO2SW0 ring as exception ring. */
  1382. .start_ring_id = HAL_SRNG_REO2SW0,
  1383. .max_rings = 1,
  1384. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1385. .lmac_ring = FALSE,
  1386. .ring_dir = HAL_SRNG_DST_RING,
  1387. .reg_start = {
  1388. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1389. REO_REG_REG_BASE),
  1390. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1391. REO_REG_REG_BASE)
  1392. },
  1393. /* Single ring - provide ring size if multiple rings of this
  1394. * type are supported
  1395. */
  1396. .reg_size = {},
  1397. .max_size =
  1398. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1399. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1400. },
  1401. { /* REO_REINJECT */
  1402. .start_ring_id = HAL_SRNG_SW2REO,
  1403. .max_rings = 1,
  1404. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1405. .lmac_ring = FALSE,
  1406. .ring_dir = HAL_SRNG_SRC_RING,
  1407. .reg_start = {
  1408. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1409. REO_REG_REG_BASE),
  1410. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1411. REO_REG_REG_BASE)
  1412. },
  1413. /* Single ring - provide ring size if multiple rings of this
  1414. * type are supported
  1415. */
  1416. .reg_size = {},
  1417. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1418. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1419. },
  1420. { /* REO_CMD */
  1421. .start_ring_id = HAL_SRNG_REO_CMD,
  1422. .max_rings = 1,
  1423. .entry_size = (sizeof(struct tlv_32_hdr) +
  1424. sizeof(struct reo_get_queue_stats)) >> 2,
  1425. .lmac_ring = FALSE,
  1426. .ring_dir = HAL_SRNG_SRC_RING,
  1427. .reg_start = {
  1428. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1429. REO_REG_REG_BASE),
  1430. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1431. REO_REG_REG_BASE),
  1432. },
  1433. /* Single ring - provide ring size if multiple rings of this
  1434. * type are supported
  1435. */
  1436. .reg_size = {},
  1437. .max_size =
  1438. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1439. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1440. },
  1441. { /* REO_STATUS */
  1442. .start_ring_id = HAL_SRNG_REO_STATUS,
  1443. .max_rings = 1,
  1444. .entry_size = (sizeof(struct tlv_32_hdr) +
  1445. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1446. .lmac_ring = FALSE,
  1447. .ring_dir = HAL_SRNG_DST_RING,
  1448. .reg_start = {
  1449. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1450. REO_REG_REG_BASE),
  1451. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1452. REO_REG_REG_BASE),
  1453. },
  1454. /* Single ring - provide ring size if multiple rings of this
  1455. * type are supported
  1456. */
  1457. .reg_size = {},
  1458. .max_size =
  1459. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1460. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1461. },
  1462. { /* TCL_DATA */
  1463. .start_ring_id = HAL_SRNG_SW2TCL1,
  1464. .max_rings = 3,
  1465. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1466. .lmac_ring = FALSE,
  1467. .ring_dir = HAL_SRNG_SRC_RING,
  1468. .reg_start = {
  1469. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1470. MAC_TCL_REG_REG_BASE),
  1471. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1472. MAC_TCL_REG_REG_BASE),
  1473. },
  1474. .reg_size = {
  1475. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1476. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1477. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1478. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1479. },
  1480. .max_size =
  1481. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1482. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1483. },
  1484. { /* TCL_CMD */
  1485. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1486. .max_rings = 1,
  1487. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1488. .lmac_ring = FALSE,
  1489. .ring_dir = HAL_SRNG_SRC_RING,
  1490. .reg_start = {
  1491. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1492. MAC_TCL_REG_REG_BASE),
  1493. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1494. MAC_TCL_REG_REG_BASE),
  1495. },
  1496. /* Single ring - provide ring size if multiple rings of this
  1497. * type are supported
  1498. */
  1499. .reg_size = {},
  1500. .max_size =
  1501. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1502. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1503. },
  1504. { /* TCL_STATUS */
  1505. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1506. .max_rings = 1,
  1507. /* confirm that TLV header is needed */
  1508. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1509. .lmac_ring = FALSE,
  1510. .ring_dir = HAL_SRNG_DST_RING,
  1511. .reg_start = {
  1512. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1513. MAC_TCL_REG_REG_BASE),
  1514. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1515. MAC_TCL_REG_REG_BASE),
  1516. },
  1517. /* Single ring - provide ring size if multiple rings of this
  1518. * type are supported
  1519. */
  1520. .reg_size = {},
  1521. .max_size =
  1522. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1523. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1524. },
  1525. { /* CE_SRC */
  1526. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1527. .max_rings = 12,
  1528. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1529. .lmac_ring = FALSE,
  1530. .ring_dir = HAL_SRNG_SRC_RING,
  1531. .reg_start = {
  1532. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1533. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1534. },
  1535. .reg_size = {
  1536. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1537. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1538. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1539. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1540. },
  1541. .max_size =
  1542. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1543. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1544. },
  1545. { /* CE_DST */
  1546. .start_ring_id = HAL_SRNG_CE_0_DST,
  1547. .max_rings = 12,
  1548. .entry_size = 8 >> 2,
  1549. /*TODO: entry_size above should actually be
  1550. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1551. * of struct ce_dst_desc in HW header files
  1552. */
  1553. .lmac_ring = FALSE,
  1554. .ring_dir = HAL_SRNG_SRC_RING,
  1555. .reg_start = {
  1556. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1557. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1558. },
  1559. .reg_size = {
  1560. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1561. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1562. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1563. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1564. },
  1565. .max_size =
  1566. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1567. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1568. },
  1569. { /* CE_DST_STATUS */
  1570. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1571. .max_rings = 12,
  1572. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1573. .lmac_ring = FALSE,
  1574. .ring_dir = HAL_SRNG_DST_RING,
  1575. .reg_start = {
  1576. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1577. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1578. },
  1579. .reg_size = {
  1580. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1581. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1582. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1583. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1584. },
  1585. .max_size =
  1586. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1587. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1588. },
  1589. { /* WBM_IDLE_LINK */
  1590. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1591. .max_rings = 1,
  1592. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1593. .lmac_ring = FALSE,
  1594. .ring_dir = HAL_SRNG_SRC_RING,
  1595. .reg_start = {
  1596. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1597. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1598. },
  1599. /* Single ring - provide ring size if multiple rings of this
  1600. * type are supported
  1601. */
  1602. .reg_size = {},
  1603. .max_size =
  1604. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1605. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1606. },
  1607. { /* SW2WBM_RELEASE */
  1608. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1609. .max_rings = 1,
  1610. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1611. .lmac_ring = FALSE,
  1612. .ring_dir = HAL_SRNG_SRC_RING,
  1613. .reg_start = {
  1614. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1615. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1616. },
  1617. /* Single ring - provide ring size if multiple rings of this
  1618. * type are supported
  1619. */
  1620. .reg_size = {},
  1621. .max_size =
  1622. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1623. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1624. },
  1625. { /* WBM2SW_RELEASE */
  1626. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1627. .max_rings = 4,
  1628. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1629. .lmac_ring = FALSE,
  1630. .ring_dir = HAL_SRNG_DST_RING,
  1631. .nf_irq_support = true,
  1632. .reg_start = {
  1633. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1634. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1635. },
  1636. .reg_size = {
  1637. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1638. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1639. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1640. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1641. },
  1642. .max_size =
  1643. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1644. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1645. },
  1646. { /* RXDMA_BUF */
  1647. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1648. #ifdef IPA_OFFLOAD
  1649. .max_rings = 3,
  1650. #else
  1651. .max_rings = 2,
  1652. #endif
  1653. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1654. .lmac_ring = TRUE,
  1655. .ring_dir = HAL_SRNG_SRC_RING,
  1656. /* reg_start is not set because LMAC rings are not accessed
  1657. * from host
  1658. */
  1659. .reg_start = {},
  1660. .reg_size = {},
  1661. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1662. },
  1663. { /* RXDMA_DST */
  1664. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1665. .max_rings = 1,
  1666. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1667. .lmac_ring = TRUE,
  1668. .ring_dir = HAL_SRNG_DST_RING,
  1669. /* reg_start is not set because LMAC rings are not accessed
  1670. * from host
  1671. */
  1672. .reg_start = {},
  1673. .reg_size = {},
  1674. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1675. },
  1676. { /* RXDMA_MONITOR_BUF */
  1677. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1678. .max_rings = 1,
  1679. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1680. .lmac_ring = TRUE,
  1681. .ring_dir = HAL_SRNG_SRC_RING,
  1682. /* reg_start is not set because LMAC rings are not accessed
  1683. * from host
  1684. */
  1685. .reg_start = {},
  1686. .reg_size = {},
  1687. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1688. },
  1689. { /* RXDMA_MONITOR_STATUS */
  1690. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1691. .max_rings = 1,
  1692. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1693. .lmac_ring = TRUE,
  1694. .ring_dir = HAL_SRNG_SRC_RING,
  1695. /* reg_start is not set because LMAC rings are not accessed
  1696. * from host
  1697. */
  1698. .reg_start = {},
  1699. .reg_size = {},
  1700. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1701. },
  1702. { /* RXDMA_MONITOR_DST */
  1703. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1704. .max_rings = 1,
  1705. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1706. .lmac_ring = TRUE,
  1707. .ring_dir = HAL_SRNG_DST_RING,
  1708. /* reg_start is not set because LMAC rings are not accessed
  1709. * from host
  1710. */
  1711. .reg_start = {},
  1712. .reg_size = {},
  1713. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1714. },
  1715. { /* RXDMA_MONITOR_DESC */
  1716. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1717. .max_rings = 1,
  1718. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1719. .lmac_ring = TRUE,
  1720. .ring_dir = HAL_SRNG_SRC_RING,
  1721. /* reg_start is not set because LMAC rings are not accessed
  1722. * from host
  1723. */
  1724. .reg_start = {},
  1725. .reg_size = {},
  1726. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1727. },
  1728. { /* DIR_BUF_RX_DMA_SRC */
  1729. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1730. /*
  1731. * one ring is for spectral scan
  1732. * the other is for cfr
  1733. */
  1734. .max_rings = 2,
  1735. .entry_size = 2,
  1736. .lmac_ring = TRUE,
  1737. .ring_dir = HAL_SRNG_SRC_RING,
  1738. /* reg_start is not set because LMAC rings are not accessed
  1739. * from host
  1740. */
  1741. .reg_start = {},
  1742. .reg_size = {},
  1743. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1744. },
  1745. #ifdef WLAN_FEATURE_CIF_CFR
  1746. { /* WIFI_POS_SRC */
  1747. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1748. .max_rings = 1,
  1749. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1750. .lmac_ring = TRUE,
  1751. .ring_dir = HAL_SRNG_SRC_RING,
  1752. /* reg_start is not set because LMAC rings are not accessed
  1753. * from host
  1754. */
  1755. .reg_start = {},
  1756. .reg_size = {},
  1757. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1758. },
  1759. #endif
  1760. };
  1761. int32_t hal_hw_reg_offset_wcn7850[] = {
  1762. /* dst */
  1763. REG_OFFSET(DST, HP),
  1764. REG_OFFSET(DST, TP),
  1765. REG_OFFSET(DST, ID),
  1766. REG_OFFSET(DST, MISC),
  1767. REG_OFFSET(DST, HP_ADDR_LSB),
  1768. REG_OFFSET(DST, HP_ADDR_MSB),
  1769. REG_OFFSET(DST, MSI1_BASE_LSB),
  1770. REG_OFFSET(DST, MSI1_BASE_MSB),
  1771. REG_OFFSET(DST, MSI1_DATA),
  1772. REG_OFFSET(DST, MSI2_BASE_LSB),
  1773. REG_OFFSET(DST, MSI2_BASE_MSB),
  1774. REG_OFFSET(DST, MSI2_DATA),
  1775. REG_OFFSET(DST, BASE_LSB),
  1776. REG_OFFSET(DST, BASE_MSB),
  1777. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1778. REG_OFFSET(DST, PRODUCER_INT2_SETUP),
  1779. /* src */
  1780. REG_OFFSET(SRC, HP),
  1781. REG_OFFSET(SRC, TP),
  1782. REG_OFFSET(SRC, ID),
  1783. REG_OFFSET(SRC, MISC),
  1784. REG_OFFSET(SRC, TP_ADDR_LSB),
  1785. REG_OFFSET(SRC, TP_ADDR_MSB),
  1786. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1787. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1788. REG_OFFSET(SRC, MSI1_DATA),
  1789. REG_OFFSET(SRC, BASE_LSB),
  1790. REG_OFFSET(SRC, BASE_MSB),
  1791. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1792. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1793. };
  1794. /**
  1795. * hal_wcn7850_attach() - Attach 7850 target specific hal_soc ops,
  1796. * offset and srng table
  1797. */
  1798. void hal_wcn7850_attach(struct hal_soc *hal_soc)
  1799. {
  1800. hal_soc->hw_srng_table = hw_srng_table_7850;
  1801. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_wcn7850;
  1802. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1803. hal_hw_txrx_ops_attach_wcn7850(hal_soc);
  1804. }