dsi_ctrl.c 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const struct of_device_id msm_dsi_of_match[] = {
  47. {
  48. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  49. .data = &dsi_ctrl_v1_4,
  50. },
  51. {
  52. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  53. .data = &dsi_ctrl_v2_0,
  54. },
  55. {
  56. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  57. .data = &dsi_ctrl_v2_2,
  58. },
  59. {
  60. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  61. .data = &dsi_ctrl_v2_3,
  62. },
  63. {
  64. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  65. .data = &dsi_ctrl_v2_4,
  66. },
  67. {
  68. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  69. .data = &dsi_ctrl_v2_5,
  70. },
  71. {}
  72. };
  73. #ifdef CONFIG_DEBUG_FS
  74. static ssize_t debugfs_state_info_read(struct file *file,
  75. char __user *buff,
  76. size_t count,
  77. loff_t *ppos)
  78. {
  79. struct dsi_ctrl *dsi_ctrl = file->private_data;
  80. char *buf;
  81. u32 len = 0;
  82. if (!dsi_ctrl)
  83. return -ENODEV;
  84. if (*ppos)
  85. return 0;
  86. buf = kzalloc(SZ_4K, GFP_KERNEL);
  87. if (!buf)
  88. return -ENOMEM;
  89. /* Dump current state */
  90. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  91. len += snprintf((buf + len), (SZ_4K - len),
  92. "\tCTRL_ENGINE = %s\n",
  93. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  94. len += snprintf((buf + len), (SZ_4K - len),
  95. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  96. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  97. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  98. /* Dump clock information */
  99. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  100. len += snprintf((buf + len), (SZ_4K - len),
  101. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  102. dsi_ctrl->clk_freq.byte_clk_rate,
  103. dsi_ctrl->clk_freq.pix_clk_rate,
  104. dsi_ctrl->clk_freq.esc_clk_rate);
  105. if (len > count)
  106. len = count;
  107. len = min_t(size_t, len, SZ_4K);
  108. if (copy_to_user(buff, buf, len)) {
  109. kfree(buf);
  110. return -EFAULT;
  111. }
  112. *ppos += len;
  113. kfree(buf);
  114. return len;
  115. }
  116. static ssize_t debugfs_reg_dump_read(struct file *file,
  117. char __user *buff,
  118. size_t count,
  119. loff_t *ppos)
  120. {
  121. struct dsi_ctrl *dsi_ctrl = file->private_data;
  122. char *buf;
  123. u32 len = 0;
  124. struct dsi_clk_ctrl_info clk_info;
  125. int rc = 0;
  126. if (!dsi_ctrl)
  127. return -ENODEV;
  128. if (*ppos)
  129. return 0;
  130. buf = kzalloc(SZ_4K, GFP_KERNEL);
  131. if (!buf)
  132. return -ENOMEM;
  133. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  134. clk_info.clk_type = DSI_CORE_CLK;
  135. clk_info.clk_state = DSI_CLK_ON;
  136. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  137. if (rc) {
  138. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  139. kfree(buf);
  140. return rc;
  141. }
  142. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  143. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  144. buf, SZ_4K);
  145. clk_info.clk_state = DSI_CLK_OFF;
  146. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  147. if (rc) {
  148. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  149. kfree(buf);
  150. return rc;
  151. }
  152. if (len > count)
  153. len = count;
  154. len = min_t(size_t, len, SZ_4K);
  155. if (copy_to_user(buff, buf, len)) {
  156. kfree(buf);
  157. return -EFAULT;
  158. }
  159. *ppos += len;
  160. kfree(buf);
  161. return len;
  162. }
  163. static ssize_t debugfs_line_count_read(struct file *file,
  164. char __user *user_buf,
  165. size_t user_len,
  166. loff_t *ppos)
  167. {
  168. struct dsi_ctrl *dsi_ctrl = file->private_data;
  169. char *buf;
  170. int rc = 0;
  171. u32 len = 0;
  172. size_t max_len = min_t(size_t, user_len, SZ_4K);
  173. if (!dsi_ctrl)
  174. return -ENODEV;
  175. if (*ppos)
  176. return 0;
  177. buf = kzalloc(max_len, GFP_KERNEL);
  178. if (ZERO_OR_NULL_PTR(buf))
  179. return -ENOMEM;
  180. mutex_lock(&dsi_ctrl->ctrl_lock);
  181. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  182. dsi_ctrl->cmd_trigger_line);
  183. len += scnprintf((buf + len), max_len - len,
  184. "Command triggered at frame: %04x\n",
  185. dsi_ctrl->cmd_trigger_frame);
  186. len += scnprintf((buf + len), max_len - len,
  187. "Command successful at line: %04x\n",
  188. dsi_ctrl->cmd_success_line);
  189. len += scnprintf((buf + len), max_len - len,
  190. "Command successful at frame: %04x\n",
  191. dsi_ctrl->cmd_success_frame);
  192. mutex_unlock(&dsi_ctrl->ctrl_lock);
  193. if (len > max_len)
  194. len = max_len;
  195. if (copy_to_user(user_buf, buf, len)) {
  196. rc = -EFAULT;
  197. goto error;
  198. }
  199. *ppos += len;
  200. error:
  201. kfree(buf);
  202. return len;
  203. }
  204. static const struct file_operations state_info_fops = {
  205. .open = simple_open,
  206. .read = debugfs_state_info_read,
  207. };
  208. static const struct file_operations reg_dump_fops = {
  209. .open = simple_open,
  210. .read = debugfs_reg_dump_read,
  211. };
  212. static const struct file_operations cmd_dma_stats_fops = {
  213. .open = simple_open,
  214. .read = debugfs_line_count_read,
  215. };
  216. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  217. struct dentry *parent)
  218. {
  219. int rc = 0;
  220. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  221. char dbg_name[DSI_DEBUG_NAME_LEN];
  222. if (!dsi_ctrl || !parent) {
  223. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  224. return -EINVAL;
  225. }
  226. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  227. if (IS_ERR_OR_NULL(dir)) {
  228. rc = PTR_ERR(dir);
  229. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  230. rc);
  231. goto error;
  232. }
  233. state_file = debugfs_create_file("state_info",
  234. 0444,
  235. dir,
  236. dsi_ctrl,
  237. &state_info_fops);
  238. if (IS_ERR_OR_NULL(state_file)) {
  239. rc = PTR_ERR(state_file);
  240. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  241. goto error_remove_dir;
  242. }
  243. reg_dump = debugfs_create_file("reg_dump",
  244. 0444,
  245. dir,
  246. dsi_ctrl,
  247. &reg_dump_fops);
  248. if (IS_ERR_OR_NULL(reg_dump)) {
  249. rc = PTR_ERR(reg_dump);
  250. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  251. goto error_remove_dir;
  252. }
  253. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  254. 0600,
  255. dir,
  256. &dsi_ctrl->enable_cmd_dma_stats);
  257. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  258. rc = PTR_ERR(cmd_dma_logs);
  259. DSI_CTRL_ERR(dsi_ctrl,
  260. "enable cmd dma stats failed, rc=%d\n",
  261. rc);
  262. goto error_remove_dir;
  263. }
  264. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  265. 0444,
  266. dir,
  267. dsi_ctrl,
  268. &cmd_dma_stats_fops);
  269. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  270. rc = PTR_ERR(cmd_dma_logs);
  271. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  272. rc);
  273. goto error_remove_dir;
  274. }
  275. dsi_ctrl->debugfs_root = dir;
  276. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  277. dsi_ctrl->cell_index);
  278. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  279. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  280. error_remove_dir:
  281. debugfs_remove(dir);
  282. error:
  283. return rc;
  284. }
  285. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  286. {
  287. debugfs_remove(dsi_ctrl->debugfs_root);
  288. return 0;
  289. }
  290. #else
  291. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  292. struct dentry *parent)
  293. {
  294. char dbg_name[DSI_DEBUG_NAME_LEN];
  295. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  296. dsi_ctrl->cell_index);
  297. sde_dbg_reg_register_base(dbg_name,
  298. dsi_ctrl->hw.base,
  299. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  300. return 0;
  301. }
  302. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  303. {
  304. return 0;
  305. }
  306. #endif /* CONFIG_DEBUG_FS */
  307. static inline struct msm_gem_address_space*
  308. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  309. int domain)
  310. {
  311. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  312. return NULL;
  313. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  314. }
  315. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  316. {
  317. /*
  318. * If a command is triggered right after another command,
  319. * check if the previous command transfer is completed. If
  320. * transfer is done, cancel any work that has been
  321. * queued. Otherwise wait till the work is scheduled and
  322. * completed before triggering the next command by
  323. * flushing the workqueue.
  324. */
  325. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  326. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  327. } else {
  328. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  329. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  330. }
  331. }
  332. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  333. {
  334. int ret = 0;
  335. struct dsi_ctrl *dsi_ctrl = NULL;
  336. u32 status;
  337. u32 mask = DSI_CMD_MODE_DMA_DONE;
  338. struct dsi_ctrl_hw_ops dsi_hw_ops;
  339. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  340. dsi_hw_ops = dsi_ctrl->hw.ops;
  341. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  342. /*
  343. * This atomic state will be set if ISR has been triggered,
  344. * so the wait is not needed.
  345. */
  346. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  347. goto done;
  348. ret = wait_for_completion_timeout(
  349. &dsi_ctrl->irq_info.cmd_dma_done,
  350. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  351. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  352. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  353. if (status & mask) {
  354. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  355. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  356. status);
  357. DSI_CTRL_WARN(dsi_ctrl,
  358. "dma_tx done but irq not triggered\n");
  359. } else {
  360. DSI_CTRL_ERR(dsi_ctrl,
  361. "Command transfer failed\n");
  362. }
  363. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  364. DSI_SINT_CMD_MODE_DMA_DONE);
  365. }
  366. done:
  367. dsi_ctrl->dma_wait_queued = false;
  368. }
  369. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  370. enum dsi_ctrl_driver_ops op,
  371. u32 op_state)
  372. {
  373. int rc = 0;
  374. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  375. SDE_EVT32(dsi_ctrl->cell_index, op, op_state);
  376. switch (op) {
  377. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  378. if (state->power_state == op_state) {
  379. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  380. op_state);
  381. rc = -EINVAL;
  382. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  383. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  384. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  385. op_state,
  386. state->vid_engine_state);
  387. rc = -EINVAL;
  388. }
  389. }
  390. break;
  391. case DSI_CTRL_OP_CMD_ENGINE:
  392. if (state->cmd_engine_state == op_state) {
  393. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  394. op_state);
  395. rc = -EINVAL;
  396. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  397. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  398. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  399. op,
  400. state->power_state,
  401. state->controller_state);
  402. rc = -EINVAL;
  403. }
  404. break;
  405. case DSI_CTRL_OP_VID_ENGINE:
  406. if (state->vid_engine_state == op_state) {
  407. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  408. op_state);
  409. rc = -EINVAL;
  410. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  411. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  412. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  413. op,
  414. state->power_state,
  415. state->controller_state);
  416. rc = -EINVAL;
  417. }
  418. break;
  419. case DSI_CTRL_OP_HOST_ENGINE:
  420. if (state->controller_state == op_state) {
  421. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  422. op_state);
  423. rc = -EINVAL;
  424. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  425. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  426. op_state,
  427. state->power_state);
  428. rc = -EINVAL;
  429. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  430. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  431. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  432. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  433. op_state,
  434. state->cmd_engine_state,
  435. state->vid_engine_state);
  436. rc = -EINVAL;
  437. }
  438. break;
  439. case DSI_CTRL_OP_CMD_TX:
  440. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  441. (!state->host_initialized) ||
  442. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  443. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  444. op,
  445. state->power_state,
  446. state->host_initialized,
  447. state->cmd_engine_state);
  448. rc = -EINVAL;
  449. }
  450. break;
  451. case DSI_CTRL_OP_HOST_INIT:
  452. if (state->host_initialized == op_state) {
  453. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  454. op_state);
  455. rc = -EINVAL;
  456. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  457. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  458. op, state->power_state);
  459. rc = -EINVAL;
  460. }
  461. break;
  462. case DSI_CTRL_OP_TPG:
  463. if (state->tpg_enabled == op_state) {
  464. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  465. op_state);
  466. rc = -EINVAL;
  467. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  468. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  469. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  470. op,
  471. state->power_state,
  472. state->controller_state);
  473. rc = -EINVAL;
  474. }
  475. break;
  476. case DSI_CTRL_OP_PHY_SW_RESET:
  477. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  478. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  479. op, state->power_state);
  480. rc = -EINVAL;
  481. }
  482. break;
  483. case DSI_CTRL_OP_ASYNC_TIMING:
  484. if (state->vid_engine_state != op_state) {
  485. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  486. op_state);
  487. rc = -EINVAL;
  488. }
  489. break;
  490. default:
  491. rc = -ENOTSUPP;
  492. break;
  493. }
  494. return rc;
  495. }
  496. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  497. {
  498. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  499. if (!state) {
  500. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  501. return -EINVAL;
  502. }
  503. if (!state->host_initialized)
  504. return false;
  505. return true;
  506. }
  507. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  508. enum dsi_ctrl_driver_ops op,
  509. u32 op_state)
  510. {
  511. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  512. switch (op) {
  513. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  514. state->power_state = op_state;
  515. break;
  516. case DSI_CTRL_OP_CMD_ENGINE:
  517. state->cmd_engine_state = op_state;
  518. break;
  519. case DSI_CTRL_OP_VID_ENGINE:
  520. state->vid_engine_state = op_state;
  521. break;
  522. case DSI_CTRL_OP_HOST_ENGINE:
  523. state->controller_state = op_state;
  524. break;
  525. case DSI_CTRL_OP_HOST_INIT:
  526. state->host_initialized = (op_state == 1) ? true : false;
  527. break;
  528. case DSI_CTRL_OP_TPG:
  529. state->tpg_enabled = (op_state == 1) ? true : false;
  530. break;
  531. case DSI_CTRL_OP_CMD_TX:
  532. case DSI_CTRL_OP_PHY_SW_RESET:
  533. default:
  534. break;
  535. }
  536. }
  537. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  538. struct dsi_ctrl *ctrl)
  539. {
  540. int rc = 0;
  541. void __iomem *ptr;
  542. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  543. if (IS_ERR(ptr)) {
  544. rc = PTR_ERR(ptr);
  545. return rc;
  546. }
  547. ctrl->hw.base = ptr;
  548. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  549. switch (ctrl->version) {
  550. case DSI_CTRL_VERSION_1_4:
  551. case DSI_CTRL_VERSION_2_0:
  552. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  553. if (IS_ERR(ptr)) {
  554. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  555. rc = PTR_ERR(ptr);
  556. return rc;
  557. }
  558. ctrl->hw.mmss_misc_base = ptr;
  559. ctrl->hw.disp_cc_base = NULL;
  560. ctrl->hw.mdp_intf_base = NULL;
  561. break;
  562. case DSI_CTRL_VERSION_2_2:
  563. case DSI_CTRL_VERSION_2_3:
  564. case DSI_CTRL_VERSION_2_4:
  565. case DSI_CTRL_VERSION_2_5:
  566. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  567. if (IS_ERR(ptr)) {
  568. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  569. rc = PTR_ERR(ptr);
  570. return rc;
  571. }
  572. ctrl->hw.disp_cc_base = ptr;
  573. ctrl->hw.mmss_misc_base = NULL;
  574. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  575. if (!IS_ERR(ptr))
  576. ctrl->hw.mdp_intf_base = ptr;
  577. break;
  578. default:
  579. break;
  580. }
  581. return rc;
  582. }
  583. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  584. {
  585. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  586. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  587. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  588. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  589. if (core->mdp_core_clk)
  590. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  591. if (core->iface_clk)
  592. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  593. if (core->core_mmss_clk)
  594. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  595. if (core->bus_clk)
  596. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  597. if (core->mnoc_clk)
  598. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  599. memset(core, 0x0, sizeof(*core));
  600. if (hs_link->byte_clk)
  601. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  602. if (hs_link->pixel_clk)
  603. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  604. if (lp_link->esc_clk)
  605. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  606. if (hs_link->byte_intf_clk)
  607. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  608. memset(hs_link, 0x0, sizeof(*hs_link));
  609. memset(lp_link, 0x0, sizeof(*lp_link));
  610. if (rcg->byte_clk)
  611. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  612. if (rcg->pixel_clk)
  613. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  614. memset(rcg, 0x0, sizeof(*rcg));
  615. return 0;
  616. }
  617. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  618. struct dsi_ctrl *ctrl)
  619. {
  620. int rc = 0;
  621. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  622. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  623. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  624. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  625. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  626. if (IS_ERR(core->mdp_core_clk)) {
  627. core->mdp_core_clk = NULL;
  628. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  629. }
  630. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  631. if (IS_ERR(core->iface_clk)) {
  632. core->iface_clk = NULL;
  633. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  634. }
  635. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  636. if (IS_ERR(core->core_mmss_clk)) {
  637. core->core_mmss_clk = NULL;
  638. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  639. rc);
  640. }
  641. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  642. if (IS_ERR(core->bus_clk)) {
  643. core->bus_clk = NULL;
  644. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  645. }
  646. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  647. if (IS_ERR(core->mnoc_clk)) {
  648. core->mnoc_clk = NULL;
  649. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  650. }
  651. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  652. if (IS_ERR(hs_link->byte_clk)) {
  653. rc = PTR_ERR(hs_link->byte_clk);
  654. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  655. goto fail;
  656. }
  657. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  658. if (IS_ERR(hs_link->pixel_clk)) {
  659. rc = PTR_ERR(hs_link->pixel_clk);
  660. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  661. goto fail;
  662. }
  663. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  664. if (IS_ERR(lp_link->esc_clk)) {
  665. rc = PTR_ERR(lp_link->esc_clk);
  666. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  667. goto fail;
  668. }
  669. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  670. if (IS_ERR(hs_link->byte_intf_clk)) {
  671. hs_link->byte_intf_clk = NULL;
  672. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  673. }
  674. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  675. if (IS_ERR(rcg->byte_clk)) {
  676. rc = PTR_ERR(rcg->byte_clk);
  677. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  678. goto fail;
  679. }
  680. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  681. if (IS_ERR(rcg->pixel_clk)) {
  682. rc = PTR_ERR(rcg->pixel_clk);
  683. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  684. goto fail;
  685. }
  686. return 0;
  687. fail:
  688. dsi_ctrl_clocks_deinit(ctrl);
  689. return rc;
  690. }
  691. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  692. {
  693. int i = 0;
  694. int rc = 0;
  695. struct dsi_regulator_info *regs;
  696. regs = &ctrl->pwr_info.digital;
  697. for (i = 0; i < regs->count; i++) {
  698. if (!regs->vregs[i].vreg)
  699. DSI_CTRL_ERR(ctrl,
  700. "vreg is NULL, should not reach here\n");
  701. else
  702. devm_regulator_put(regs->vregs[i].vreg);
  703. }
  704. regs = &ctrl->pwr_info.host_pwr;
  705. for (i = 0; i < regs->count; i++) {
  706. if (!regs->vregs[i].vreg)
  707. DSI_CTRL_ERR(ctrl,
  708. "vreg is NULL, should not reach here\n");
  709. else
  710. devm_regulator_put(regs->vregs[i].vreg);
  711. }
  712. if (!ctrl->pwr_info.host_pwr.vregs) {
  713. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  714. ctrl->pwr_info.host_pwr.vregs = NULL;
  715. ctrl->pwr_info.host_pwr.count = 0;
  716. }
  717. if (!ctrl->pwr_info.digital.vregs) {
  718. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  719. ctrl->pwr_info.digital.vregs = NULL;
  720. ctrl->pwr_info.digital.count = 0;
  721. }
  722. return rc;
  723. }
  724. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  725. struct dsi_ctrl *ctrl)
  726. {
  727. int rc = 0;
  728. int i = 0;
  729. struct dsi_regulator_info *regs;
  730. struct regulator *vreg = NULL;
  731. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  732. &ctrl->pwr_info.digital,
  733. "qcom,core-supply-entries");
  734. if (rc)
  735. DSI_CTRL_DEBUG(ctrl,
  736. "failed to get digital supply, rc = %d\n", rc);
  737. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  738. &ctrl->pwr_info.host_pwr,
  739. "qcom,ctrl-supply-entries");
  740. if (rc) {
  741. DSI_CTRL_ERR(ctrl,
  742. "failed to get host power supplies, rc = %d\n", rc);
  743. goto error_digital;
  744. }
  745. regs = &ctrl->pwr_info.digital;
  746. for (i = 0; i < regs->count; i++) {
  747. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  748. if (IS_ERR(vreg)) {
  749. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  750. regs->vregs[i].vreg_name);
  751. rc = PTR_ERR(vreg);
  752. goto error_host_pwr;
  753. }
  754. regs->vregs[i].vreg = vreg;
  755. }
  756. regs = &ctrl->pwr_info.host_pwr;
  757. for (i = 0; i < regs->count; i++) {
  758. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  759. if (IS_ERR(vreg)) {
  760. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  761. regs->vregs[i].vreg_name);
  762. for (--i; i >= 0; i--)
  763. devm_regulator_put(regs->vregs[i].vreg);
  764. rc = PTR_ERR(vreg);
  765. goto error_digital_put;
  766. }
  767. regs->vregs[i].vreg = vreg;
  768. }
  769. return rc;
  770. error_digital_put:
  771. regs = &ctrl->pwr_info.digital;
  772. for (i = 0; i < regs->count; i++)
  773. devm_regulator_put(regs->vregs[i].vreg);
  774. error_host_pwr:
  775. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  776. ctrl->pwr_info.host_pwr.vregs = NULL;
  777. ctrl->pwr_info.host_pwr.count = 0;
  778. error_digital:
  779. if (ctrl->pwr_info.digital.vregs)
  780. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  781. ctrl->pwr_info.digital.vregs = NULL;
  782. ctrl->pwr_info.digital.count = 0;
  783. return rc;
  784. }
  785. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  786. struct dsi_host_config *config)
  787. {
  788. int rc = 0;
  789. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  790. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  791. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  792. config->panel_mode);
  793. rc = -EINVAL;
  794. goto err;
  795. }
  796. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  797. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  798. rc = -EINVAL;
  799. goto err;
  800. }
  801. err:
  802. return rc;
  803. }
  804. /* Function returns number of bits per pxl */
  805. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  806. {
  807. u32 bpp = 0;
  808. switch (dst_format) {
  809. case DSI_PIXEL_FORMAT_RGB111:
  810. bpp = 3;
  811. break;
  812. case DSI_PIXEL_FORMAT_RGB332:
  813. bpp = 8;
  814. break;
  815. case DSI_PIXEL_FORMAT_RGB444:
  816. bpp = 12;
  817. break;
  818. case DSI_PIXEL_FORMAT_RGB565:
  819. bpp = 16;
  820. break;
  821. case DSI_PIXEL_FORMAT_RGB666:
  822. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  823. bpp = 18;
  824. break;
  825. case DSI_PIXEL_FORMAT_RGB888:
  826. bpp = 24;
  827. break;
  828. default:
  829. bpp = 24;
  830. break;
  831. }
  832. return bpp;
  833. }
  834. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  835. struct dsi_host_config *config, void *clk_handle,
  836. struct dsi_display_mode *mode)
  837. {
  838. int rc = 0;
  839. u32 num_of_lanes = 0;
  840. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  841. u32 bpp, frame_time_us, byte_intf_clk_div;
  842. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  843. byte_clk_rate, byte_intf_clk_rate;
  844. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  845. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  846. struct dsi_mode_info *timing = &config->video_timing;
  847. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  848. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  849. /* Get bits per pxl in destination format */
  850. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  851. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  852. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  853. num_of_lanes++;
  854. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  855. num_of_lanes++;
  856. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  857. num_of_lanes++;
  858. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  859. num_of_lanes++;
  860. if (split_link->split_link_enabled)
  861. num_of_lanes = split_link->lanes_per_sublink;
  862. config->common_config.num_data_lanes = num_of_lanes;
  863. config->common_config.bpp = bpp;
  864. if (config->bit_clk_rate_hz_override != 0) {
  865. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  866. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  867. bit_rate *= bits_per_symbol;
  868. do_div(bit_rate, num_of_symbols);
  869. }
  870. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  871. /* Calculate the bit rate needed to match dsi transfer time */
  872. bit_rate = min_dsi_clk_hz * frame_time_us;
  873. do_div(bit_rate, dsi_transfer_time_us);
  874. bit_rate = bit_rate * num_of_lanes;
  875. } else {
  876. h_period = dsi_h_total_dce(timing);
  877. v_period = DSI_V_TOTAL(timing);
  878. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  879. }
  880. pclk_rate = bit_rate;
  881. do_div(pclk_rate, bpp);
  882. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  883. bit_rate_per_lane = bit_rate;
  884. do_div(bit_rate_per_lane, num_of_lanes);
  885. byte_clk_rate = bit_rate_per_lane;
  886. do_div(byte_clk_rate, 8);
  887. byte_intf_clk_rate = byte_clk_rate;
  888. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  889. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  890. config->bit_clk_rate_hz = byte_clk_rate * 8;
  891. } else {
  892. do_div(bit_rate, bits_per_symbol);
  893. bit_rate *= num_of_symbols;
  894. bit_rate_per_lane = bit_rate;
  895. do_div(bit_rate_per_lane, num_of_lanes);
  896. byte_clk_rate = bit_rate_per_lane;
  897. do_div(byte_clk_rate, 7);
  898. /* For CPHY, byte_intf_clk is same as byte_clk */
  899. byte_intf_clk_rate = byte_clk_rate;
  900. config->bit_clk_rate_hz = byte_clk_rate * 7;
  901. }
  902. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  903. bit_rate, bit_rate_per_lane);
  904. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  905. byte_clk_rate, byte_intf_clk_rate);
  906. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  907. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  908. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  909. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  910. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  911. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  912. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  913. dsi_ctrl->cell_index);
  914. if (rc)
  915. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  916. return rc;
  917. }
  918. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  919. {
  920. int rc = 0;
  921. if (enable) {
  922. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  923. if (rc < 0) {
  924. DSI_CTRL_ERR(dsi_ctrl,
  925. "Power resource enable failed, rc=%d\n", rc);
  926. goto error;
  927. }
  928. if (!dsi_ctrl->current_state.host_initialized) {
  929. rc = dsi_pwr_enable_regulator(
  930. &dsi_ctrl->pwr_info.host_pwr, true);
  931. if (rc) {
  932. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  933. goto error_get_sync;
  934. }
  935. }
  936. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  937. true);
  938. if (rc) {
  939. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  940. rc);
  941. (void)dsi_pwr_enable_regulator(
  942. &dsi_ctrl->pwr_info.host_pwr,
  943. false
  944. );
  945. goto error_get_sync;
  946. }
  947. return rc;
  948. } else {
  949. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  950. false);
  951. if (rc) {
  952. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  953. rc);
  954. goto error;
  955. }
  956. if (!dsi_ctrl->current_state.host_initialized) {
  957. rc = dsi_pwr_enable_regulator(
  958. &dsi_ctrl->pwr_info.host_pwr, false);
  959. if (rc) {
  960. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  961. goto error;
  962. }
  963. }
  964. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  965. return rc;
  966. }
  967. error_get_sync:
  968. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  969. error:
  970. return rc;
  971. }
  972. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  973. const struct mipi_dsi_packet *packet,
  974. u8 **buffer,
  975. u32 *size)
  976. {
  977. int rc = 0;
  978. u8 *buf = NULL;
  979. u32 len, i;
  980. u8 cmd_type = 0;
  981. len = packet->size;
  982. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  983. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  984. if (!buf)
  985. return -ENOMEM;
  986. for (i = 0; i < len; i++) {
  987. if (i >= packet->size)
  988. buf[i] = 0xFF;
  989. else if (i < sizeof(packet->header))
  990. buf[i] = packet->header[i];
  991. else
  992. buf[i] = packet->payload[i - sizeof(packet->header)];
  993. }
  994. if (packet->payload_length > 0)
  995. buf[3] |= BIT(6);
  996. /* Swap BYTE order in the command buffer for MSM */
  997. buf[0] = packet->header[1];
  998. buf[1] = packet->header[2];
  999. buf[2] = packet->header[0];
  1000. /* send embedded BTA for read commands */
  1001. cmd_type = buf[2] & 0x3f;
  1002. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1003. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1004. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1005. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1006. buf[3] |= BIT(5);
  1007. *buffer = buf;
  1008. *size = len;
  1009. return rc;
  1010. }
  1011. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1012. {
  1013. int rc = 0;
  1014. if (!dsi_ctrl) {
  1015. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1016. return -EINVAL;
  1017. }
  1018. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1019. return -EINVAL;
  1020. mutex_lock(&dsi_ctrl->ctrl_lock);
  1021. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1022. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1023. return rc;
  1024. }
  1025. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1026. {
  1027. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1028. struct dsi_mode_info *timing;
  1029. /**
  1030. * No need to wait if the panel is not video mode or
  1031. * if DSI controller supports command DMA scheduling or
  1032. * if we are sending init commands.
  1033. */
  1034. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1035. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1036. (dsi_ctrl->current_state.vid_engine_state !=
  1037. DSI_CTRL_ENGINE_ON))
  1038. return;
  1039. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1040. DSI_VIDEO_MODE_FRAME_DONE);
  1041. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1042. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1043. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1044. ret = wait_for_completion_timeout(
  1045. &dsi_ctrl->irq_info.vid_frame_done,
  1046. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1047. if (ret <= 0)
  1048. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1049. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1050. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1051. timing = &(dsi_ctrl->host_config.video_timing);
  1052. v_total = timing->v_sync_width + timing->v_back_porch +
  1053. timing->v_front_porch + timing->v_active;
  1054. v_blank = timing->v_sync_width + timing->v_back_porch;
  1055. fps = timing->refresh_rate;
  1056. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1057. udelay(sleep_ms * 1000);
  1058. }
  1059. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1060. u32 cmd_len,
  1061. u32 *flags)
  1062. {
  1063. /**
  1064. * Setup the mode of transmission
  1065. * override cmd fetch mode during secure session
  1066. */
  1067. if (dsi_ctrl->secure_mode) {
  1068. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1);
  1069. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  1070. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  1071. DSI_CTRL_DEBUG(dsi_ctrl,
  1072. "override to TPG during secure session\n");
  1073. return;
  1074. }
  1075. /* Check to see if cmd len plus header is greater than fifo size */
  1076. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  1077. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  1078. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  1079. cmd_len);
  1080. return;
  1081. }
  1082. }
  1083. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1084. u32 cmd_len,
  1085. u32 *flags)
  1086. {
  1087. int rc = 0;
  1088. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1089. /* if command size plus header is greater than fifo size */
  1090. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1091. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1092. return -ENOTSUPP;
  1093. }
  1094. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1095. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1096. return -ENOTSUPP;
  1097. }
  1098. }
  1099. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1100. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1101. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1102. return -ENOTSUPP;
  1103. }
  1104. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1105. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1106. return -ENOTSUPP;
  1107. }
  1108. if ((cmd_len + 4) > SZ_4K) {
  1109. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1110. return -ENOTSUPP;
  1111. }
  1112. }
  1113. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1114. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1115. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1116. return -ENOTSUPP;
  1117. }
  1118. }
  1119. return rc;
  1120. }
  1121. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1122. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1123. {
  1124. u32 line_no = 0, window = 0, sched_line_no = 0;
  1125. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1126. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1127. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1128. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1129. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1130. /*
  1131. * In case of command scheduling in video mode, the line at which
  1132. * the command is scheduled can revert to the default value i.e. 1
  1133. * for the following cases:
  1134. * 1) No schedule line defined by the panel.
  1135. * 2) schedule line defined is greater than VFP.
  1136. */
  1137. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1138. dsi_hw_ops.schedule_dma_cmd &&
  1139. (dsi_ctrl->current_state.vid_engine_state ==
  1140. DSI_CTRL_ENGINE_ON)) {
  1141. sched_line_no = (line_no == 0) ? 1 : line_no;
  1142. if (timing) {
  1143. if (sched_line_no >= timing->v_front_porch)
  1144. sched_line_no = 1;
  1145. sched_line_no += timing->v_back_porch +
  1146. timing->v_sync_width + timing->v_active;
  1147. }
  1148. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1149. }
  1150. /*
  1151. * In case of command scheduling in command mode, set the maximum
  1152. * possible size of the DMA start window in case no schedule line and
  1153. * window size properties are defined by the panel.
  1154. */
  1155. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1156. dsi_hw_ops.configure_cmddma_window) {
  1157. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1158. line_no;
  1159. window = (window == 0) ? timing->v_active : window;
  1160. sched_line_no += timing->v_active;
  1161. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1162. sched_line_no, window);
  1163. }
  1164. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1165. sched_line_no, window);
  1166. }
  1167. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1168. {
  1169. u32 line_no = 0x1;
  1170. struct dsi_mode_info *timing;
  1171. /* check if custom dma scheduling line needed */
  1172. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1173. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1174. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1175. timing = &(dsi_ctrl->host_config.video_timing);
  1176. if (timing)
  1177. line_no += timing->v_back_porch + timing->v_sync_width +
  1178. timing->v_active;
  1179. return line_no;
  1180. }
  1181. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1182. const struct mipi_dsi_msg *msg,
  1183. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1184. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1185. u32 flags)
  1186. {
  1187. u32 hw_flags = 0;
  1188. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1189. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1190. msg->flags);
  1191. if (dsi_ctrl->hw.reset_trig_ctrl)
  1192. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1193. &dsi_ctrl->host_config.common_config);
  1194. /*
  1195. * Always enable DMA scheduling for video mode panel.
  1196. *
  1197. * In video mode panel, if the DMA is triggered very close to
  1198. * the beginning of the active window and the DMA transfer
  1199. * happens in the last line of VBP, then the HW state will
  1200. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1201. * But somewhere in the middle of the active window, if SW
  1202. * disables DSI command mode engine while the HW is still
  1203. * waiting and re-enable after timing engine is OFF. So the
  1204. * HW never ‘sees’ another vblank line and hence it gets
  1205. * stuck in the ‘wait’ state.
  1206. */
  1207. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1208. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1209. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1210. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1211. DSI_OP_CMD_MODE);
  1212. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1213. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1214. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND) ||
  1215. (flags & DSI_CTRL_CMD_LAST_COMMAND))
  1216. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1217. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1218. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1219. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1220. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1221. &dsi_ctrl->hw,
  1222. cmd_mem,
  1223. hw_flags);
  1224. } else {
  1225. dsi_hw_ops.kickoff_command(
  1226. &dsi_ctrl->hw,
  1227. cmd_mem,
  1228. hw_flags);
  1229. }
  1230. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1231. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1232. cmd,
  1233. hw_flags);
  1234. }
  1235. }
  1236. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1237. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1238. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1239. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1240. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1241. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1242. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1243. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1244. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1245. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1246. &dsi_ctrl->hw,
  1247. cmd_mem,
  1248. hw_flags);
  1249. } else {
  1250. dsi_hw_ops.kickoff_command(
  1251. &dsi_ctrl->hw,
  1252. cmd_mem,
  1253. hw_flags);
  1254. }
  1255. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1256. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1257. cmd,
  1258. hw_flags);
  1259. }
  1260. if (dsi_ctrl->enable_cmd_dma_stats) {
  1261. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1262. dsi_ctrl->cmd_mode);
  1263. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1264. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1265. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1266. dsi_ctrl->cmd_trigger_line,
  1267. dsi_ctrl->cmd_trigger_frame);
  1268. }
  1269. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1270. dsi_ctrl->dma_wait_queued = true;
  1271. queue_work(dsi_ctrl->dma_cmd_workq,
  1272. &dsi_ctrl->dma_cmd_wait);
  1273. } else {
  1274. dsi_ctrl->dma_wait_queued = false;
  1275. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1276. }
  1277. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1278. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1279. /*
  1280. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1281. * mode command followed by embedded mode. Otherwise it will
  1282. * result in smmu write faults with DSI as client.
  1283. */
  1284. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1285. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1286. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1287. dsi_ctrl->cmd_len = 0;
  1288. }
  1289. }
  1290. }
  1291. static void dsi_ctrl_validate_msg_flags(struct dsi_ctrl *dsi_ctrl,
  1292. const struct mipi_dsi_msg *msg,
  1293. u32 *flags)
  1294. {
  1295. /*
  1296. * ASYNC command wait mode is not supported for
  1297. * - commands sent using DSI FIFO memory
  1298. * - DSI read commands
  1299. * - DCS commands sent in non-embedded mode
  1300. * - whenever an explicit wait time is specificed for the command
  1301. * since the wait time cannot be guaranteed in async mode
  1302. * - video mode panels
  1303. * If async override is set, skip async flag reset
  1304. */
  1305. if (((*flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1306. *flags & DSI_CTRL_CMD_READ ||
  1307. *flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE ||
  1308. msg->wait_ms ||
  1309. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) &&
  1310. !(msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE))
  1311. *flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1312. }
  1313. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1314. const struct mipi_dsi_msg *msg,
  1315. u32 *flags)
  1316. {
  1317. int rc = 0;
  1318. struct mipi_dsi_packet packet;
  1319. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1320. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1321. u32 length = 0;
  1322. u8 *buffer = NULL;
  1323. u32 cnt = 0;
  1324. u8 *cmdbuf;
  1325. /* Select the tx mode to transfer the command */
  1326. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1327. /* Validate the mode before sending the command */
  1328. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1329. if (rc) {
  1330. DSI_CTRL_ERR(dsi_ctrl,
  1331. "Cmd tx validation failed, cannot transfer cmd\n");
  1332. rc = -ENOTSUPP;
  1333. goto error;
  1334. }
  1335. dsi_ctrl_validate_msg_flags(dsi_ctrl, msg, flags);
  1336. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1337. if (dsi_ctrl->dma_wait_queued)
  1338. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1339. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1340. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1341. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1342. true : false;
  1343. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1344. true : false;
  1345. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1346. true : false;
  1347. cmd_mem.datatype = msg->type;
  1348. cmd_mem.length = msg->tx_len;
  1349. dsi_ctrl->cmd_len = msg->tx_len;
  1350. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1351. DSI_CTRL_DEBUG(dsi_ctrl,
  1352. "non-embedded mode , size of command =%zd\n",
  1353. msg->tx_len);
  1354. goto kickoff;
  1355. }
  1356. rc = mipi_dsi_create_packet(&packet, msg);
  1357. if (rc) {
  1358. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1359. rc);
  1360. goto error;
  1361. }
  1362. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1363. &packet,
  1364. &buffer,
  1365. &length);
  1366. if (rc) {
  1367. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1368. goto error;
  1369. }
  1370. /*
  1371. * In case of broadcast CMD length cannot be greater than 512 bytes
  1372. * as specified by HW limitations. Need to overwrite the flags to
  1373. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1374. */
  1375. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  1376. (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1377. if ((dsi_ctrl->cmd_len + length) > 240) {
  1378. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1379. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1380. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1381. flags);
  1382. }
  1383. }
  1384. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND) ||
  1385. (*flags & DSI_CTRL_CMD_LAST_COMMAND))
  1386. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1387. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1388. /* Embedded mode config is selected */
  1389. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1390. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1391. true : false;
  1392. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1393. true : false;
  1394. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1395. true : false;
  1396. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1397. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1398. for (cnt = 0; cnt < length; cnt++)
  1399. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1400. dsi_ctrl->cmd_len += length;
  1401. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND) &&
  1402. !(*flags & DSI_CTRL_CMD_LAST_COMMAND)) {
  1403. goto error;
  1404. } else {
  1405. cmd_mem.length = dsi_ctrl->cmd_len;
  1406. dsi_ctrl->cmd_len = 0;
  1407. }
  1408. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1409. cmd.command = (u32 *)buffer;
  1410. cmd.size = length;
  1411. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1412. true : false;
  1413. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1414. true : false;
  1415. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1416. true : false;
  1417. }
  1418. kickoff:
  1419. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1420. error:
  1421. if (buffer)
  1422. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1423. return rc;
  1424. }
  1425. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1426. const struct mipi_dsi_msg *rx_msg,
  1427. u32 size)
  1428. {
  1429. int rc = 0;
  1430. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1431. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1432. u16 dflags = rx_msg->flags;
  1433. struct mipi_dsi_msg msg = {
  1434. .channel = rx_msg->channel,
  1435. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1436. .tx_len = 2,
  1437. .tx_buf = tx,
  1438. .flags = rx_msg->flags,
  1439. };
  1440. /* remove last message flag to batch max packet cmd to read command */
  1441. dflags &= ~BIT(3);
  1442. msg.flags = dflags;
  1443. rc = dsi_message_tx(dsi_ctrl, &msg, &flags);
  1444. if (rc)
  1445. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1446. rc);
  1447. return rc;
  1448. }
  1449. /* Helper functions to support DCS read operation */
  1450. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1451. unsigned char *buff)
  1452. {
  1453. u8 *data = msg->rx_buf;
  1454. int read_len = 1;
  1455. if (!data)
  1456. return 0;
  1457. /* remove dcs type */
  1458. if (msg->rx_len >= 1)
  1459. data[0] = buff[1];
  1460. else
  1461. read_len = 0;
  1462. return read_len;
  1463. }
  1464. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1465. unsigned char *buff)
  1466. {
  1467. u8 *data = msg->rx_buf;
  1468. int read_len = 2;
  1469. if (!data)
  1470. return 0;
  1471. /* remove dcs type */
  1472. if (msg->rx_len >= 2) {
  1473. data[0] = buff[1];
  1474. data[1] = buff[2];
  1475. } else {
  1476. read_len = 0;
  1477. }
  1478. return read_len;
  1479. }
  1480. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1481. unsigned char *buff)
  1482. {
  1483. if (!msg->rx_buf)
  1484. return 0;
  1485. /* remove dcs type */
  1486. if (msg->rx_buf && msg->rx_len)
  1487. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1488. return msg->rx_len;
  1489. }
  1490. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1491. const struct mipi_dsi_msg *msg,
  1492. u32 *flags)
  1493. {
  1494. int rc = 0;
  1495. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1496. u32 current_read_len = 0, total_bytes_read = 0;
  1497. bool short_resp = false;
  1498. bool read_done = false;
  1499. u32 dlen, diff, rlen;
  1500. unsigned char *buff;
  1501. char cmd;
  1502. if (!msg) {
  1503. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1504. rc = -EINVAL;
  1505. goto error;
  1506. }
  1507. rlen = msg->rx_len;
  1508. if (msg->rx_len <= 2) {
  1509. short_resp = true;
  1510. rd_pkt_size = msg->rx_len;
  1511. total_read_len = 4;
  1512. } else {
  1513. short_resp = false;
  1514. current_read_len = 10;
  1515. if (msg->rx_len < current_read_len)
  1516. rd_pkt_size = msg->rx_len;
  1517. else
  1518. rd_pkt_size = current_read_len;
  1519. total_read_len = current_read_len + 6;
  1520. }
  1521. buff = msg->rx_buf;
  1522. while (!read_done) {
  1523. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1524. if (rc) {
  1525. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1526. rc);
  1527. goto error;
  1528. }
  1529. /* clear RDBK_DATA registers before proceeding */
  1530. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1531. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1532. if (rc) {
  1533. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1534. rc);
  1535. goto error;
  1536. }
  1537. /*
  1538. * wait before reading rdbk_data register, if any delay is
  1539. * required after sending the read command.
  1540. */
  1541. if (msg->wait_ms)
  1542. usleep_range(msg->wait_ms * 1000,
  1543. ((msg->wait_ms * 1000) + 10));
  1544. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1545. buff, total_bytes_read,
  1546. total_read_len, rd_pkt_size,
  1547. &hw_read_cnt);
  1548. if (!dlen)
  1549. goto error;
  1550. if (short_resp)
  1551. break;
  1552. if (rlen <= current_read_len) {
  1553. diff = current_read_len - rlen;
  1554. read_done = true;
  1555. } else {
  1556. diff = 0;
  1557. rlen -= current_read_len;
  1558. }
  1559. dlen -= 2; /* 2 bytes of CRC */
  1560. dlen -= diff;
  1561. buff += dlen;
  1562. total_bytes_read += dlen;
  1563. if (!read_done) {
  1564. current_read_len = 14; /* Not first read */
  1565. if (rlen < current_read_len)
  1566. rd_pkt_size += rlen;
  1567. else
  1568. rd_pkt_size += current_read_len;
  1569. }
  1570. }
  1571. if (hw_read_cnt < 16 && !short_resp)
  1572. buff = msg->rx_buf + (16 - hw_read_cnt);
  1573. else
  1574. buff = msg->rx_buf;
  1575. /* parse the data read from panel */
  1576. cmd = buff[0];
  1577. switch (cmd) {
  1578. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1579. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1580. rc = 0;
  1581. break;
  1582. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1583. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1584. rc = dsi_parse_short_read1_resp(msg, buff);
  1585. break;
  1586. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1587. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1588. rc = dsi_parse_short_read2_resp(msg, buff);
  1589. break;
  1590. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1591. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1592. rc = dsi_parse_long_read_resp(msg, buff);
  1593. break;
  1594. default:
  1595. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1596. rc = 0;
  1597. }
  1598. error:
  1599. return rc;
  1600. }
  1601. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1602. {
  1603. int rc = 0;
  1604. u32 lanes = 0;
  1605. u32 ulps_lanes;
  1606. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1607. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1608. if (rc) {
  1609. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1610. return rc;
  1611. }
  1612. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1613. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1614. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1615. return 0;
  1616. }
  1617. lanes |= DSI_CLOCK_LANE;
  1618. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1619. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1620. if ((lanes & ulps_lanes) != lanes) {
  1621. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1622. lanes, ulps_lanes);
  1623. rc = -EIO;
  1624. }
  1625. return rc;
  1626. }
  1627. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1628. {
  1629. int rc = 0;
  1630. u32 ulps_lanes, lanes = 0;
  1631. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1632. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1633. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1634. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1635. return 0;
  1636. }
  1637. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1638. lanes |= DSI_CLOCK_LANE;
  1639. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1640. if ((lanes & ulps_lanes) != lanes)
  1641. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1642. lanes &= ulps_lanes;
  1643. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1644. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1645. if (ulps_lanes & lanes) {
  1646. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1647. ulps_lanes);
  1648. rc = -EIO;
  1649. }
  1650. return rc;
  1651. }
  1652. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1653. {
  1654. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1655. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1656. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1657. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1658. 0xFF00A0);
  1659. else
  1660. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1661. 0xFF00E0);
  1662. }
  1663. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1664. {
  1665. int rc = 0;
  1666. bool splash_enabled = false;
  1667. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1668. if (!splash_enabled) {
  1669. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1670. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1671. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1672. }
  1673. return rc;
  1674. }
  1675. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1676. {
  1677. struct msm_gem_address_space *aspace = NULL;
  1678. if (dsi_ctrl->tx_cmd_buf) {
  1679. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1680. MSM_SMMU_DOMAIN_UNSECURE);
  1681. if (!aspace) {
  1682. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1683. return -ENOMEM;
  1684. }
  1685. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1686. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1687. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1688. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1689. dsi_ctrl->tx_cmd_buf = NULL;
  1690. }
  1691. return 0;
  1692. }
  1693. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1694. {
  1695. int rc = 0;
  1696. u64 iova = 0;
  1697. struct msm_gem_address_space *aspace = NULL;
  1698. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1699. if (!aspace) {
  1700. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1701. return -ENOMEM;
  1702. }
  1703. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1704. SZ_4K,
  1705. MSM_BO_UNCACHED);
  1706. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1707. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1708. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1709. dsi_ctrl->tx_cmd_buf = NULL;
  1710. goto error;
  1711. }
  1712. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1713. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1714. if (rc) {
  1715. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1716. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1717. goto error;
  1718. }
  1719. if (iova & 0x07) {
  1720. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1721. rc = -ENOTSUPP;
  1722. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1723. goto error;
  1724. }
  1725. error:
  1726. return rc;
  1727. }
  1728. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1729. bool enable, bool ulps_enabled)
  1730. {
  1731. u32 lanes = 0;
  1732. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1733. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1734. lanes |= DSI_CLOCK_LANE;
  1735. if (enable)
  1736. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1737. lanes, ulps_enabled);
  1738. else
  1739. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1740. lanes, ulps_enabled);
  1741. return 0;
  1742. }
  1743. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1744. struct device_node *of_node)
  1745. {
  1746. u32 index = 0, frame_threshold_time_us = 0;
  1747. int rc = 0;
  1748. if (!dsi_ctrl || !of_node) {
  1749. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1750. dsi_ctrl != NULL, of_node != NULL);
  1751. return -EINVAL;
  1752. }
  1753. rc = of_property_read_u32(of_node, "cell-index", &index);
  1754. if (rc) {
  1755. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1756. index = 0;
  1757. }
  1758. dsi_ctrl->cell_index = index;
  1759. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1760. if (!dsi_ctrl->name)
  1761. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1762. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1763. "qcom,dsi-phy-isolation-enabled");
  1764. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1765. "qcom,null-insertion-enabled");
  1766. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1767. "qcom,split-link-supported");
  1768. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1769. &frame_threshold_time_us);
  1770. if (rc) {
  1771. DSI_CTRL_DEBUG(dsi_ctrl,
  1772. "frame-threshold-time not specified, defaulting\n");
  1773. frame_threshold_time_us = 2666;
  1774. }
  1775. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1776. return 0;
  1777. }
  1778. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1779. {
  1780. struct dsi_ctrl *dsi_ctrl;
  1781. struct dsi_ctrl_list_item *item;
  1782. const struct of_device_id *id;
  1783. enum dsi_ctrl_version version;
  1784. int rc = 0;
  1785. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1786. if (!id)
  1787. return -ENODEV;
  1788. version = *(enum dsi_ctrl_version *)id->data;
  1789. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1790. if (!item)
  1791. return -ENOMEM;
  1792. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1793. if (!dsi_ctrl)
  1794. return -ENOMEM;
  1795. dsi_ctrl->version = version;
  1796. dsi_ctrl->irq_info.irq_num = -1;
  1797. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1798. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1799. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1800. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1801. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1802. if (rc) {
  1803. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1804. goto fail;
  1805. }
  1806. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1807. if (rc) {
  1808. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1809. rc);
  1810. goto fail;
  1811. }
  1812. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1813. if (rc) {
  1814. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1815. rc);
  1816. goto fail;
  1817. }
  1818. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1819. if (rc) {
  1820. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1821. rc);
  1822. goto fail_supplies;
  1823. }
  1824. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1825. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1826. dsi_ctrl->null_insertion_enabled);
  1827. if (rc) {
  1828. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1829. dsi_ctrl->version);
  1830. goto fail_clks;
  1831. }
  1832. item->ctrl = dsi_ctrl;
  1833. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1834. mutex_lock(&dsi_ctrl_list_lock);
  1835. list_add(&item->list, &dsi_ctrl_list);
  1836. mutex_unlock(&dsi_ctrl_list_lock);
  1837. mutex_init(&dsi_ctrl->ctrl_lock);
  1838. dsi_ctrl->secure_mode = false;
  1839. dsi_ctrl->pdev = pdev;
  1840. platform_set_drvdata(pdev, dsi_ctrl);
  1841. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1842. return 0;
  1843. fail_clks:
  1844. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1845. fail_supplies:
  1846. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1847. fail:
  1848. return rc;
  1849. }
  1850. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1851. {
  1852. int rc = 0;
  1853. struct dsi_ctrl *dsi_ctrl;
  1854. struct list_head *pos, *tmp;
  1855. dsi_ctrl = platform_get_drvdata(pdev);
  1856. mutex_lock(&dsi_ctrl_list_lock);
  1857. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1858. struct dsi_ctrl_list_item *n = list_entry(pos,
  1859. struct dsi_ctrl_list_item,
  1860. list);
  1861. if (n->ctrl == dsi_ctrl) {
  1862. list_del(&n->list);
  1863. break;
  1864. }
  1865. }
  1866. mutex_unlock(&dsi_ctrl_list_lock);
  1867. mutex_lock(&dsi_ctrl->ctrl_lock);
  1868. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1869. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1870. if (rc)
  1871. DSI_CTRL_ERR(dsi_ctrl,
  1872. "failed to deinitialize voltage supplies, rc=%d\n",
  1873. rc);
  1874. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1875. if (rc)
  1876. DSI_CTRL_ERR(dsi_ctrl,
  1877. "failed to deinitialize clocks, rc=%d\n", rc);
  1878. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1879. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1880. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1881. devm_kfree(&pdev->dev, dsi_ctrl);
  1882. platform_set_drvdata(pdev, NULL);
  1883. return 0;
  1884. }
  1885. static struct platform_driver dsi_ctrl_driver = {
  1886. .probe = dsi_ctrl_dev_probe,
  1887. .remove = dsi_ctrl_dev_remove,
  1888. .driver = {
  1889. .name = "drm_dsi_ctrl",
  1890. .of_match_table = msm_dsi_of_match,
  1891. .suppress_bind_attrs = true,
  1892. },
  1893. };
  1894. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1895. {
  1896. int rc = 0;
  1897. struct dsi_ctrl_list_item *dsi_ctrl;
  1898. mutex_lock(&dsi_ctrl_list_lock);
  1899. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1900. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1901. if (rc) {
  1902. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1903. "failed to get io mem, rc = %d\n", rc);
  1904. return rc;
  1905. }
  1906. }
  1907. mutex_unlock(&dsi_ctrl_list_lock);
  1908. return rc;
  1909. }
  1910. /**
  1911. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1912. * @of_node: of_node of the DSI controller.
  1913. *
  1914. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1915. * is incremented to one and all subsequent gets will fail until the original
  1916. * clients calls a put.
  1917. *
  1918. * Return: DSI Controller handle.
  1919. */
  1920. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1921. {
  1922. struct list_head *pos, *tmp;
  1923. struct dsi_ctrl *ctrl = NULL;
  1924. mutex_lock(&dsi_ctrl_list_lock);
  1925. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1926. struct dsi_ctrl_list_item *n;
  1927. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1928. if (n->ctrl->pdev->dev.of_node == of_node) {
  1929. ctrl = n->ctrl;
  1930. break;
  1931. }
  1932. }
  1933. mutex_unlock(&dsi_ctrl_list_lock);
  1934. if (!ctrl) {
  1935. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1936. -EPROBE_DEFER);
  1937. ctrl = ERR_PTR(-EPROBE_DEFER);
  1938. return ctrl;
  1939. }
  1940. mutex_lock(&ctrl->ctrl_lock);
  1941. if (ctrl->refcount == 1) {
  1942. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1943. mutex_unlock(&ctrl->ctrl_lock);
  1944. ctrl = ERR_PTR(-EBUSY);
  1945. return ctrl;
  1946. }
  1947. ctrl->refcount++;
  1948. mutex_unlock(&ctrl->ctrl_lock);
  1949. return ctrl;
  1950. }
  1951. /**
  1952. * dsi_ctrl_put() - releases a dsi controller handle.
  1953. * @dsi_ctrl: DSI controller handle.
  1954. *
  1955. * Releases the DSI controller. Driver will clean up all resources and puts back
  1956. * the DSI controller into reset state.
  1957. */
  1958. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1959. {
  1960. mutex_lock(&dsi_ctrl->ctrl_lock);
  1961. if (dsi_ctrl->refcount == 0)
  1962. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1963. else
  1964. dsi_ctrl->refcount--;
  1965. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1966. }
  1967. /**
  1968. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1969. * @dsi_ctrl: DSI controller handle.
  1970. * @parent: Parent directory for debug fs.
  1971. *
  1972. * Initializes DSI controller driver. Driver should be initialized after
  1973. * dsi_ctrl_get() succeeds.
  1974. *
  1975. * Return: error code.
  1976. */
  1977. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1978. {
  1979. int rc = 0;
  1980. if (!dsi_ctrl) {
  1981. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1982. return -EINVAL;
  1983. }
  1984. mutex_lock(&dsi_ctrl->ctrl_lock);
  1985. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1986. if (rc) {
  1987. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1988. rc);
  1989. goto error;
  1990. }
  1991. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1992. if (rc) {
  1993. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1994. goto error;
  1995. }
  1996. error:
  1997. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1998. return rc;
  1999. }
  2000. /**
  2001. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  2002. * @dsi_ctrl: DSI controller handle.
  2003. *
  2004. * Releases all resources acquired by dsi_ctrl_drv_init().
  2005. *
  2006. * Return: error code.
  2007. */
  2008. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  2009. {
  2010. int rc = 0;
  2011. if (!dsi_ctrl) {
  2012. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2013. return -EINVAL;
  2014. }
  2015. mutex_lock(&dsi_ctrl->ctrl_lock);
  2016. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  2017. if (rc)
  2018. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  2019. rc);
  2020. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  2021. if (rc)
  2022. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  2023. rc);
  2024. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2025. return rc;
  2026. }
  2027. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  2028. struct clk_ctrl_cb *clk_cb)
  2029. {
  2030. if (!dsi_ctrl || !clk_cb) {
  2031. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2032. return -EINVAL;
  2033. }
  2034. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2035. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2036. return 0;
  2037. }
  2038. /**
  2039. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2040. * @dsi_ctrl: DSI controller handle.
  2041. *
  2042. * Performs a PHY software reset on the DSI controller. Reset should be done
  2043. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2044. * not enabled.
  2045. *
  2046. * This function will fail if driver is in any other state.
  2047. *
  2048. * Return: error code.
  2049. */
  2050. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2051. {
  2052. int rc = 0;
  2053. if (!dsi_ctrl) {
  2054. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2055. return -EINVAL;
  2056. }
  2057. mutex_lock(&dsi_ctrl->ctrl_lock);
  2058. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2059. if (rc) {
  2060. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2061. rc);
  2062. goto error;
  2063. }
  2064. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2065. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2066. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2067. error:
  2068. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2069. return rc;
  2070. }
  2071. /**
  2072. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2073. * @dsi_ctrl: DSI controller handle.
  2074. * @timing: New DSI timing info
  2075. *
  2076. * Updates host timing values to conduct a seamless transition to new timing
  2077. * For example, to update the porch values in a dynamic fps switch.
  2078. *
  2079. * Return: error code.
  2080. */
  2081. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2082. struct dsi_mode_info *timing)
  2083. {
  2084. struct dsi_mode_info *host_mode;
  2085. int rc = 0;
  2086. if (!dsi_ctrl || !timing) {
  2087. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2088. return -EINVAL;
  2089. }
  2090. mutex_lock(&dsi_ctrl->ctrl_lock);
  2091. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2092. DSI_CTRL_ENGINE_ON);
  2093. if (rc) {
  2094. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2095. rc);
  2096. goto exit;
  2097. }
  2098. host_mode = &dsi_ctrl->host_config.video_timing;
  2099. memcpy(host_mode, timing, sizeof(*host_mode));
  2100. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2101. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2102. exit:
  2103. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2104. return rc;
  2105. }
  2106. /**
  2107. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2108. * @dsi_ctrl: DSI controller handle.
  2109. * @enable: Enable/disable Timing DB register
  2110. *
  2111. * Update timing db register value during dfps usecases
  2112. *
  2113. * Return: error code.
  2114. */
  2115. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2116. bool enable)
  2117. {
  2118. int rc = 0;
  2119. if (!dsi_ctrl) {
  2120. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2121. return -EINVAL;
  2122. }
  2123. mutex_lock(&dsi_ctrl->ctrl_lock);
  2124. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2125. DSI_CTRL_ENGINE_ON);
  2126. if (rc) {
  2127. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2128. rc);
  2129. goto exit;
  2130. }
  2131. /*
  2132. * Add HW recommended delay for dfps feature.
  2133. * When prefetch is enabled, MDSS HW works on 2 vsync
  2134. * boundaries i.e. mdp_vsync and panel_vsync.
  2135. * In the current implementation we are only waiting
  2136. * for mdp_vsync. We need to make sure that interface
  2137. * flush is after panel_vsync. So, added the recommended
  2138. * delays after dfps update.
  2139. */
  2140. usleep_range(2000, 2010);
  2141. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2142. exit:
  2143. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2144. return rc;
  2145. }
  2146. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2147. {
  2148. int rc = 0;
  2149. if (!dsi_ctrl) {
  2150. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2151. return -EINVAL;
  2152. }
  2153. mutex_lock(&dsi_ctrl->ctrl_lock);
  2154. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2155. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2156. &dsi_ctrl->host_config.common_config,
  2157. &dsi_ctrl->host_config.u.cmd_engine);
  2158. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2159. &dsi_ctrl->host_config.video_timing,
  2160. &dsi_ctrl->host_config.common_config,
  2161. 0x0,
  2162. &dsi_ctrl->roi);
  2163. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2164. } else {
  2165. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2166. &dsi_ctrl->host_config.common_config,
  2167. &dsi_ctrl->host_config.u.video_engine);
  2168. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2169. &dsi_ctrl->host_config.video_timing);
  2170. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2171. }
  2172. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2173. return rc;
  2174. }
  2175. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2176. {
  2177. int rc = 0;
  2178. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2179. if (rc)
  2180. return -EINVAL;
  2181. mutex_lock(&dsi_ctrl->ctrl_lock);
  2182. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2183. &dsi_ctrl->host_config.lane_map);
  2184. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2185. &dsi_ctrl->host_config.common_config);
  2186. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2187. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2188. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2189. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2190. return rc;
  2191. }
  2192. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2193. bool *changed)
  2194. {
  2195. int rc = 0;
  2196. if (!dsi_ctrl || !roi || !changed) {
  2197. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2198. return -EINVAL;
  2199. }
  2200. mutex_lock(&dsi_ctrl->ctrl_lock);
  2201. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2202. dsi_ctrl->modeupdated) {
  2203. *changed = true;
  2204. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2205. dsi_ctrl->modeupdated = false;
  2206. } else
  2207. *changed = false;
  2208. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2209. return rc;
  2210. }
  2211. /**
  2212. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2213. * @dsi_ctrl: DSI controller handle.
  2214. * @enable: Enable/disable DSI PHY clk gating
  2215. * @clk_selection: clock to enable/disable clock gating
  2216. *
  2217. * Return: error code.
  2218. */
  2219. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2220. enum dsi_clk_gate_type clk_selection)
  2221. {
  2222. if (!dsi_ctrl) {
  2223. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2224. return -EINVAL;
  2225. }
  2226. if (dsi_ctrl->hw.ops.config_clk_gating)
  2227. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2228. clk_selection);
  2229. return 0;
  2230. }
  2231. /**
  2232. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2233. * to DSI PHY hardware.
  2234. * @dsi_ctrl: DSI controller handle.
  2235. * @enable: Mask/unmask the PHY reset signal.
  2236. *
  2237. * Return: error code.
  2238. */
  2239. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2240. {
  2241. if (!dsi_ctrl) {
  2242. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2243. return -EINVAL;
  2244. }
  2245. if (dsi_ctrl->hw.ops.phy_reset_config)
  2246. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2247. return 0;
  2248. }
  2249. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2250. struct dsi_ctrl *dsi_ctrl)
  2251. {
  2252. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2253. const unsigned int interrupt_threshold = 15;
  2254. unsigned long jiffies_now = jiffies;
  2255. if (!dsi_ctrl) {
  2256. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2257. return false;
  2258. }
  2259. if (dsi_ctrl->jiffies_start == 0)
  2260. dsi_ctrl->jiffies_start = jiffies;
  2261. dsi_ctrl->error_interrupt_count++;
  2262. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2263. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2264. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2265. dsi_ctrl->error_interrupt_count,
  2266. interrupt_threshold);
  2267. return true;
  2268. }
  2269. } else {
  2270. dsi_ctrl->jiffies_start = jiffies;
  2271. dsi_ctrl->error_interrupt_count = 1;
  2272. }
  2273. return false;
  2274. }
  2275. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2276. unsigned long error)
  2277. {
  2278. struct dsi_event_cb_info cb_info;
  2279. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2280. /* disable error interrupts */
  2281. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2282. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2283. /* clear error interrupts first */
  2284. if (dsi_ctrl->hw.ops.clear_error_status)
  2285. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2286. error);
  2287. /* DTLN PHY error */
  2288. if (error & 0x3000E00)
  2289. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2290. error);
  2291. /* ignore TX timeout if blpp_lp11 is disabled */
  2292. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2293. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2294. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2295. error &= ~DSI_HS_TX_TIMEOUT;
  2296. /* TX timeout error */
  2297. if (error & 0xE0) {
  2298. if (error & 0xA0) {
  2299. if (cb_info.event_cb) {
  2300. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2301. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2302. cb_info.event_idx,
  2303. dsi_ctrl->cell_index,
  2304. 0, 0, 0, 0);
  2305. }
  2306. }
  2307. }
  2308. /* DSI FIFO OVERFLOW error */
  2309. if (error & 0xF0000) {
  2310. u32 mask = 0;
  2311. if (dsi_ctrl->hw.ops.get_error_mask)
  2312. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2313. /* no need to report FIFO overflow if already masked */
  2314. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2315. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2316. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2317. cb_info.event_idx,
  2318. dsi_ctrl->cell_index,
  2319. 0, 0, 0, 0);
  2320. }
  2321. }
  2322. /* DSI FIFO UNDERFLOW error */
  2323. if (error & 0xF00000) {
  2324. if (cb_info.event_cb) {
  2325. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2326. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2327. cb_info.event_idx,
  2328. dsi_ctrl->cell_index,
  2329. 0, 0, 0, 0);
  2330. }
  2331. }
  2332. /* DSI PLL UNLOCK error */
  2333. if (error & BIT(8))
  2334. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2335. /* ACK error */
  2336. if (error & 0xF)
  2337. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2338. /*
  2339. * DSI Phy can go into bad state during ESD influence. This can
  2340. * manifest as various types of spurious error interrupts on
  2341. * DSI controller. This check will allow us to handle afore mentioned
  2342. * case and prevent us from re enabling interrupts until a full ESD
  2343. * recovery is completed.
  2344. */
  2345. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2346. dsi_ctrl->esd_check_underway) {
  2347. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2348. return;
  2349. }
  2350. /* enable back DSI interrupts */
  2351. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2352. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2353. }
  2354. /**
  2355. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2356. * @irq: Incoming IRQ number
  2357. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2358. * Returns: IRQ_HANDLED if no further action required
  2359. */
  2360. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2361. {
  2362. struct dsi_ctrl *dsi_ctrl;
  2363. struct dsi_event_cb_info cb_info;
  2364. unsigned long flags;
  2365. uint32_t status = 0x0, i;
  2366. uint64_t errors = 0x0;
  2367. if (!ptr)
  2368. return IRQ_NONE;
  2369. dsi_ctrl = ptr;
  2370. /* check status interrupts */
  2371. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2372. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2373. /* check error interrupts */
  2374. if (dsi_ctrl->hw.ops.get_error_status)
  2375. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2376. /* clear interrupts */
  2377. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2378. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2379. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2380. /* handle DSI error recovery */
  2381. if (status & DSI_ERROR)
  2382. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2383. if (status & DSI_CMD_MODE_DMA_DONE) {
  2384. if (dsi_ctrl->enable_cmd_dma_stats) {
  2385. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2386. dsi_ctrl->cmd_mode);
  2387. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2388. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2389. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2390. dsi_ctrl->cmd_success_line,
  2391. dsi_ctrl->cmd_success_frame);
  2392. }
  2393. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2394. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2395. DSI_SINT_CMD_MODE_DMA_DONE);
  2396. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2397. }
  2398. if (status & DSI_CMD_FRAME_DONE) {
  2399. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2400. DSI_SINT_CMD_FRAME_DONE);
  2401. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2402. }
  2403. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2404. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2405. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2406. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2407. }
  2408. if (status & DSI_BTA_DONE) {
  2409. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2410. DSI_DLN1_HS_FIFO_OVERFLOW |
  2411. DSI_DLN2_HS_FIFO_OVERFLOW |
  2412. DSI_DLN3_HS_FIFO_OVERFLOW);
  2413. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2414. DSI_SINT_BTA_DONE);
  2415. complete_all(&dsi_ctrl->irq_info.bta_done);
  2416. if (dsi_ctrl->hw.ops.clear_error_status)
  2417. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2418. fifo_overflow_mask);
  2419. }
  2420. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2421. if (status & 0x1) {
  2422. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2423. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2424. spin_unlock_irqrestore(
  2425. &dsi_ctrl->irq_info.irq_lock, flags);
  2426. if (cb_info.event_cb)
  2427. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2428. cb_info.event_idx,
  2429. dsi_ctrl->cell_index,
  2430. irq, 0, 0, 0);
  2431. }
  2432. status >>= 1;
  2433. }
  2434. return IRQ_HANDLED;
  2435. }
  2436. /**
  2437. * _dsi_ctrl_setup_isr - register ISR handler
  2438. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2439. * Returns: Zero on success
  2440. */
  2441. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2442. {
  2443. int irq_num, rc;
  2444. if (!dsi_ctrl)
  2445. return -EINVAL;
  2446. if (dsi_ctrl->irq_info.irq_num != -1)
  2447. return 0;
  2448. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2449. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2450. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2451. init_completion(&dsi_ctrl->irq_info.bta_done);
  2452. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2453. if (irq_num < 0) {
  2454. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2455. irq_num);
  2456. rc = irq_num;
  2457. } else {
  2458. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2459. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2460. if (rc) {
  2461. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2462. rc);
  2463. } else {
  2464. dsi_ctrl->irq_info.irq_num = irq_num;
  2465. disable_irq_nosync(irq_num);
  2466. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2467. }
  2468. }
  2469. return rc;
  2470. }
  2471. /**
  2472. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2473. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2474. */
  2475. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2476. {
  2477. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2478. return;
  2479. if (dsi_ctrl->irq_info.irq_num != -1) {
  2480. devm_free_irq(&dsi_ctrl->pdev->dev,
  2481. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2482. dsi_ctrl->irq_info.irq_num = -1;
  2483. }
  2484. }
  2485. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2486. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2487. {
  2488. unsigned long flags;
  2489. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2490. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2491. return;
  2492. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2493. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2494. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2495. /* enable irq on first request */
  2496. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2497. enable_irq(dsi_ctrl->irq_info.irq_num);
  2498. /* update hardware mask */
  2499. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2500. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2501. dsi_ctrl->irq_info.irq_stat_mask);
  2502. }
  2503. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2504. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2505. dsi_ctrl->irq_info.irq_stat_mask);
  2506. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2507. if (event_info)
  2508. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2509. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2510. }
  2511. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2512. uint32_t intr_idx)
  2513. {
  2514. unsigned long flags;
  2515. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2516. return;
  2517. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2518. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2519. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2520. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2521. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2522. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2523. dsi_ctrl->irq_info.irq_stat_mask);
  2524. /* don't need irq if no lines are enabled */
  2525. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2526. dsi_ctrl->irq_info.irq_num != -1)
  2527. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2528. }
  2529. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2530. }
  2531. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2532. {
  2533. if (!dsi_ctrl) {
  2534. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2535. return -EINVAL;
  2536. }
  2537. if (dsi_ctrl->hw.ops.host_setup)
  2538. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2539. &dsi_ctrl->host_config.common_config);
  2540. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2541. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2542. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2543. &dsi_ctrl->host_config.common_config,
  2544. &dsi_ctrl->host_config.u.cmd_engine);
  2545. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2546. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2547. &dsi_ctrl->host_config.video_timing,
  2548. &dsi_ctrl->host_config.common_config,
  2549. 0x0, NULL);
  2550. } else {
  2551. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2552. return -EINVAL;
  2553. }
  2554. return 0;
  2555. }
  2556. /**
  2557. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2558. * @dsi_ctrl: DSI controller handle.
  2559. * @op: ctrl driver ops
  2560. * @enable: boolean signifying host state.
  2561. *
  2562. * Update the host status only while exiting from ulps during suspend state.
  2563. *
  2564. * Return: error code.
  2565. */
  2566. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2567. enum dsi_ctrl_driver_ops op, bool enable)
  2568. {
  2569. int rc = 0;
  2570. u32 state = enable ? 0x1 : 0x0;
  2571. if (!dsi_ctrl)
  2572. return rc;
  2573. mutex_lock(&dsi_ctrl->ctrl_lock);
  2574. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2575. if (rc) {
  2576. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2577. rc);
  2578. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2579. return rc;
  2580. }
  2581. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2582. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2583. return rc;
  2584. }
  2585. /**
  2586. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2587. * @dsi_ctrl: DSI controller handle.
  2588. * @skip_op: Boolean to indicate few operations can be skipped.
  2589. * Set during the cont-splash or trusted-vm enable case.
  2590. *
  2591. * Initializes DSI controller hardware with host configuration provided by
  2592. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2593. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2594. * performed.
  2595. *
  2596. * Return: error code.
  2597. */
  2598. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2599. {
  2600. int rc = 0;
  2601. if (!dsi_ctrl) {
  2602. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2603. return -EINVAL;
  2604. }
  2605. mutex_lock(&dsi_ctrl->ctrl_lock);
  2606. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2607. if (rc) {
  2608. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2609. rc);
  2610. goto error;
  2611. }
  2612. /*
  2613. * For continuous splash/trusted vm usecases we omit hw operations
  2614. * as bootloader/primary vm takes care of them respectively
  2615. */
  2616. if (!skip_op) {
  2617. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2618. &dsi_ctrl->host_config.lane_map);
  2619. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2620. &dsi_ctrl->host_config.common_config);
  2621. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2622. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2623. &dsi_ctrl->host_config.common_config,
  2624. &dsi_ctrl->host_config.u.cmd_engine);
  2625. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2626. &dsi_ctrl->host_config.video_timing,
  2627. &dsi_ctrl->host_config.common_config,
  2628. 0x0,
  2629. NULL);
  2630. } else {
  2631. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2632. &dsi_ctrl->host_config.common_config,
  2633. &dsi_ctrl->host_config.u.video_engine);
  2634. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2635. &dsi_ctrl->host_config.video_timing);
  2636. }
  2637. }
  2638. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2639. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2640. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2641. skip_op);
  2642. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2643. error:
  2644. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2645. return rc;
  2646. }
  2647. /**
  2648. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2649. * @dsi_ctrl: DSI controller handle.
  2650. * @enable: variable to control register/deregister isr
  2651. */
  2652. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2653. {
  2654. if (!dsi_ctrl)
  2655. return;
  2656. mutex_lock(&dsi_ctrl->ctrl_lock);
  2657. if (enable)
  2658. _dsi_ctrl_setup_isr(dsi_ctrl);
  2659. else
  2660. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2661. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2662. }
  2663. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2664. {
  2665. if (!dsi_ctrl)
  2666. return;
  2667. mutex_lock(&dsi_ctrl->ctrl_lock);
  2668. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2669. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2670. }
  2671. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2672. {
  2673. if (!dsi_ctrl)
  2674. return;
  2675. mutex_lock(&dsi_ctrl->ctrl_lock);
  2676. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2677. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2678. }
  2679. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2680. {
  2681. if (!dsi_ctrl)
  2682. return -EINVAL;
  2683. mutex_lock(&dsi_ctrl->ctrl_lock);
  2684. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2685. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2686. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2687. return 0;
  2688. }
  2689. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2690. {
  2691. int rc = 0;
  2692. if (!dsi_ctrl)
  2693. return -EINVAL;
  2694. mutex_lock(&dsi_ctrl->ctrl_lock);
  2695. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2696. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2697. return rc;
  2698. }
  2699. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2700. {
  2701. int rc = 0;
  2702. if (!dsi_ctrl)
  2703. return -EINVAL;
  2704. mutex_lock(&dsi_ctrl->ctrl_lock);
  2705. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2706. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2707. return rc;
  2708. }
  2709. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2710. {
  2711. int rc = 0;
  2712. if (!dsi_ctrl)
  2713. return -EINVAL;
  2714. mutex_lock(&dsi_ctrl->ctrl_lock);
  2715. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2716. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2717. return rc;
  2718. }
  2719. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2720. {
  2721. if (!dsi_ctrl)
  2722. return -EINVAL;
  2723. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2724. mutex_lock(&dsi_ctrl->ctrl_lock);
  2725. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2726. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2727. }
  2728. return 0;
  2729. }
  2730. /**
  2731. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2732. * @dsi_ctrl: DSI controller handle.
  2733. *
  2734. * De-initializes DSI controller hardware. It can be performed only during
  2735. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2736. *
  2737. * Return: error code.
  2738. */
  2739. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2740. {
  2741. int rc = 0;
  2742. if (!dsi_ctrl) {
  2743. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2744. return -EINVAL;
  2745. }
  2746. mutex_lock(&dsi_ctrl->ctrl_lock);
  2747. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2748. if (rc) {
  2749. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2750. rc);
  2751. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2752. rc);
  2753. goto error;
  2754. }
  2755. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2756. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2757. error:
  2758. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2759. return rc;
  2760. }
  2761. /**
  2762. * dsi_ctrl_update_host_config() - update dsi host configuration
  2763. * @dsi_ctrl: DSI controller handle.
  2764. * @config: DSI host configuration.
  2765. * @flags: dsi_mode_flags modifying the behavior
  2766. *
  2767. * Updates driver with new Host configuration to use for host initialization.
  2768. * This function call will only update the software context. The stored
  2769. * configuration information will be used when the host is initialized.
  2770. *
  2771. * Return: error code.
  2772. */
  2773. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2774. struct dsi_host_config *config,
  2775. struct dsi_display_mode *mode, int flags,
  2776. void *clk_handle)
  2777. {
  2778. int rc = 0;
  2779. if (!ctrl || !config) {
  2780. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2781. return -EINVAL;
  2782. }
  2783. mutex_lock(&ctrl->ctrl_lock);
  2784. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2785. if (rc) {
  2786. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2787. goto error;
  2788. }
  2789. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2790. DSI_MODE_FLAG_DYN_CLK))) {
  2791. /*
  2792. * for dynamic clk switch case link frequence would
  2793. * be updated dsi_display_dynamic_clk_switch().
  2794. */
  2795. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2796. mode);
  2797. if (rc) {
  2798. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2799. rc);
  2800. goto error;
  2801. }
  2802. }
  2803. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2804. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2805. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2806. ctrl->horiz_index;
  2807. ctrl->mode_bounds.y = 0;
  2808. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2809. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2810. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2811. ctrl->modeupdated = true;
  2812. ctrl->roi.x = 0;
  2813. error:
  2814. mutex_unlock(&ctrl->ctrl_lock);
  2815. return rc;
  2816. }
  2817. /**
  2818. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2819. * @dsi_ctrl: DSI controller handle.
  2820. * @timing: Pointer to timing data.
  2821. *
  2822. * Driver will validate if the timing configuration is supported on the
  2823. * controller hardware.
  2824. *
  2825. * Return: error code if timing is not supported.
  2826. */
  2827. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2828. struct dsi_mode_info *mode)
  2829. {
  2830. int rc = 0;
  2831. if (!dsi_ctrl || !mode) {
  2832. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2833. return -EINVAL;
  2834. }
  2835. return rc;
  2836. }
  2837. /**
  2838. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2839. * @dsi_ctrl: DSI controller handle.
  2840. * @msg: Message to transfer on DSI link.
  2841. * @flags: Modifiers for message transfer.
  2842. *
  2843. * Command transfer can be done only when command engine is enabled. The
  2844. * transfer API will block until either the command transfer finishes or
  2845. * the timeout value is reached. If the trigger is deferred, it will return
  2846. * without triggering the transfer. Command parameters are programmed to
  2847. * hardware.
  2848. *
  2849. * Return: error code.
  2850. */
  2851. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2852. const struct mipi_dsi_msg *msg,
  2853. u32 *flags)
  2854. {
  2855. int rc = 0;
  2856. if (!dsi_ctrl || !msg) {
  2857. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2858. return -EINVAL;
  2859. }
  2860. mutex_lock(&dsi_ctrl->ctrl_lock);
  2861. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2862. if (rc) {
  2863. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2864. rc);
  2865. goto error;
  2866. }
  2867. if (*flags & DSI_CTRL_CMD_READ) {
  2868. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2869. if (rc <= 0)
  2870. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2871. rc);
  2872. } else {
  2873. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2874. if (rc)
  2875. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2876. rc);
  2877. }
  2878. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2879. error:
  2880. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2881. return rc;
  2882. }
  2883. /**
  2884. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2885. * @dsi_ctrl: DSI controller handle.
  2886. * @enable: variable to control masking/unmasking.
  2887. */
  2888. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2889. {
  2890. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2891. dsi_hw_ops = dsi_ctrl->hw.ops;
  2892. if (enable) {
  2893. if (dsi_hw_ops.mask_error_intr)
  2894. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2895. BIT(DSI_FIFO_OVERFLOW), true);
  2896. } else {
  2897. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2898. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2899. BIT(DSI_FIFO_OVERFLOW), false);
  2900. }
  2901. }
  2902. /**
  2903. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2904. * @dsi_ctrl: DSI controller handle.
  2905. * @flags: Modifiers.
  2906. *
  2907. * Return: error code.
  2908. */
  2909. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2910. {
  2911. int rc = 0;
  2912. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2913. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2914. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2915. struct dsi_mode_info *timing;
  2916. unsigned long flag;
  2917. if (!dsi_ctrl) {
  2918. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2919. return -EINVAL;
  2920. }
  2921. dsi_hw_ops = dsi_ctrl->hw.ops;
  2922. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2923. /* Dont trigger the command if this is not the last ocmmand */
  2924. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2925. return rc;
  2926. mutex_lock(&dsi_ctrl->ctrl_lock);
  2927. timing = &(dsi_ctrl->host_config.video_timing);
  2928. if (timing &&
  2929. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2930. v_total = timing->v_sync_width + timing->v_back_porch +
  2931. timing->v_front_porch + timing->v_active;
  2932. fps = timing->refresh_rate;
  2933. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2934. line_time = (1000000 / fps) / v_total;
  2935. latency_by_line = CEIL(mem_latency_us, line_time);
  2936. }
  2937. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2938. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2939. if (dsi_ctrl->enable_cmd_dma_stats) {
  2940. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2941. dsi_ctrl->cmd_mode);
  2942. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2943. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2944. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2945. dsi_ctrl->cmd_trigger_line,
  2946. dsi_ctrl->cmd_trigger_frame);
  2947. }
  2948. }
  2949. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2950. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2951. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2952. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2953. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2954. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2955. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2956. /* trigger command */
  2957. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  2958. dsi_hw_ops.schedule_dma_cmd &&
  2959. (dsi_ctrl->current_state.vid_engine_state ==
  2960. DSI_CTRL_ENGINE_ON)) {
  2961. /*
  2962. * This change reads the video line count from
  2963. * MDP_INTF_LINE_COUNT register and checks whether
  2964. * DMA trigger happens close to the schedule line.
  2965. * If it is not close to the schedule line, then DMA
  2966. * command transfer is triggered.
  2967. */
  2968. while (1) {
  2969. local_irq_save(flag);
  2970. cur_line =
  2971. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2972. dsi_ctrl->cmd_mode);
  2973. if (cur_line <
  2974. (schedule_line - latency_by_line) ||
  2975. cur_line > (schedule_line + 1)) {
  2976. dsi_hw_ops.trigger_command_dma(
  2977. &dsi_ctrl->hw);
  2978. local_irq_restore(flag);
  2979. break;
  2980. }
  2981. local_irq_restore(flag);
  2982. udelay(1000);
  2983. }
  2984. } else
  2985. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2986. if (dsi_ctrl->enable_cmd_dma_stats) {
  2987. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2988. dsi_ctrl->cmd_mode);
  2989. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2990. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2991. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2992. dsi_ctrl->cmd_trigger_line,
  2993. dsi_ctrl->cmd_trigger_frame);
  2994. }
  2995. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2996. dsi_ctrl->dma_wait_queued = true;
  2997. queue_work(dsi_ctrl->dma_cmd_workq,
  2998. &dsi_ctrl->dma_cmd_wait);
  2999. } else {
  3000. dsi_ctrl->dma_wait_queued = false;
  3001. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  3002. }
  3003. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  3004. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  3005. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  3006. dsi_ctrl->cmd_len = 0;
  3007. }
  3008. }
  3009. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3010. return rc;
  3011. }
  3012. /**
  3013. * dsi_ctrl_cache_misr - Cache frame MISR value
  3014. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  3015. */
  3016. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  3017. {
  3018. u32 misr;
  3019. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3020. return;
  3021. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3022. dsi_ctrl->host_config.panel_mode);
  3023. if (misr)
  3024. dsi_ctrl->misr_cache = misr;
  3025. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  3026. }
  3027. /**
  3028. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  3029. * @dsi_ctrl: DSI controller handle.
  3030. * @state: Controller initialization state
  3031. *
  3032. * Return: error code.
  3033. */
  3034. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  3035. bool *state)
  3036. {
  3037. if (!dsi_ctrl || !state) {
  3038. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3039. return -EINVAL;
  3040. }
  3041. mutex_lock(&dsi_ctrl->ctrl_lock);
  3042. *state = dsi_ctrl->current_state.host_initialized;
  3043. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3044. return 0;
  3045. }
  3046. /**
  3047. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3048. * @dsi_ctrl: DSI controller handle.
  3049. * @state: Power state.
  3050. *
  3051. * Set power state for DSI controller. Power state can be changed only when
  3052. * Controller, Video and Command engines are turned off.
  3053. *
  3054. * Return: error code.
  3055. */
  3056. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3057. enum dsi_power_state state)
  3058. {
  3059. int rc = 0;
  3060. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3061. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3062. return -EINVAL;
  3063. }
  3064. mutex_lock(&dsi_ctrl->ctrl_lock);
  3065. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3066. state);
  3067. if (rc) {
  3068. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3069. rc);
  3070. goto error;
  3071. }
  3072. if (state == DSI_CTRL_POWER_VREG_ON) {
  3073. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3074. if (rc) {
  3075. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3076. rc);
  3077. goto error;
  3078. }
  3079. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3080. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3081. if (rc) {
  3082. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3083. rc);
  3084. goto error;
  3085. }
  3086. }
  3087. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3088. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3089. error:
  3090. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3091. return rc;
  3092. }
  3093. /**
  3094. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3095. * @dsi_ctrl: DSI controller handle.
  3096. * @on: enable/disable test pattern.
  3097. *
  3098. * Test pattern can be enabled only after Video engine (for video mode panels)
  3099. * or command engine (for cmd mode panels) is enabled.
  3100. *
  3101. * Return: error code.
  3102. */
  3103. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3104. {
  3105. int rc = 0;
  3106. if (!dsi_ctrl) {
  3107. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3108. return -EINVAL;
  3109. }
  3110. mutex_lock(&dsi_ctrl->ctrl_lock);
  3111. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3112. if (rc) {
  3113. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3114. rc);
  3115. goto error;
  3116. }
  3117. if (on) {
  3118. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3119. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3120. DSI_TEST_PATTERN_INC,
  3121. 0xFFFF);
  3122. } else {
  3123. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3124. &dsi_ctrl->hw,
  3125. DSI_TEST_PATTERN_INC,
  3126. 0xFFFF,
  3127. 0x0);
  3128. }
  3129. }
  3130. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3131. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3132. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3133. error:
  3134. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3135. return rc;
  3136. }
  3137. /**
  3138. * dsi_ctrl_set_host_engine_state() - set host engine state
  3139. * @dsi_ctrl: DSI Controller handle.
  3140. * @state: Engine state.
  3141. * @skip_op: Boolean to indicate few operations can be skipped.
  3142. * Set during the cont-splash or trusted-vm enable case.
  3143. *
  3144. * Host engine state can be modified only when DSI controller power state is
  3145. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3146. *
  3147. * Return: error code.
  3148. */
  3149. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3150. enum dsi_engine_state state, bool skip_op)
  3151. {
  3152. int rc = 0;
  3153. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3154. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3155. return -EINVAL;
  3156. }
  3157. mutex_lock(&dsi_ctrl->ctrl_lock);
  3158. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3159. if (rc) {
  3160. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3161. rc);
  3162. goto error;
  3163. }
  3164. if (!skip_op) {
  3165. if (state == DSI_CTRL_ENGINE_ON)
  3166. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3167. else
  3168. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3169. }
  3170. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3171. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3172. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3173. error:
  3174. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3175. return rc;
  3176. }
  3177. /**
  3178. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3179. * @dsi_ctrl: DSI Controller handle.
  3180. * @state: Engine state.
  3181. * @skip_op: Boolean to indicate few operations can be skipped.
  3182. * Set during the cont-splash or trusted-vm enable case.
  3183. *
  3184. * Command engine state can be modified only when DSI controller power state is
  3185. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3186. *
  3187. * Return: error code.
  3188. */
  3189. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3190. enum dsi_engine_state state, bool skip_op)
  3191. {
  3192. int rc = 0;
  3193. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3194. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3195. return -EINVAL;
  3196. }
  3197. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3198. if (rc) {
  3199. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3200. rc);
  3201. goto error;
  3202. }
  3203. if (!skip_op) {
  3204. if (state == DSI_CTRL_ENGINE_ON)
  3205. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3206. else
  3207. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3208. }
  3209. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3210. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3211. state, skip_op);
  3212. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3213. error:
  3214. return rc;
  3215. }
  3216. /**
  3217. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3218. * @dsi_ctrl: DSI Controller handle.
  3219. * @state: Engine state.
  3220. * @skip_op: Boolean to indicate few operations can be skipped.
  3221. * Set during the cont-splash or trusted-vm enable case.
  3222. *
  3223. * Video engine state can be modified only when DSI controller power state is
  3224. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3225. *
  3226. * Return: error code.
  3227. */
  3228. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3229. enum dsi_engine_state state, bool skip_op)
  3230. {
  3231. int rc = 0;
  3232. bool on;
  3233. bool vid_eng_busy;
  3234. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3235. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3236. return -EINVAL;
  3237. }
  3238. mutex_lock(&dsi_ctrl->ctrl_lock);
  3239. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3240. if (rc) {
  3241. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3242. rc);
  3243. goto error;
  3244. }
  3245. if (!skip_op) {
  3246. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3247. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3248. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3249. /*
  3250. * During ESD check failure, DSI video engine can get stuck
  3251. * sending data from display engine. In use cases where GDSC
  3252. * toggle does not happen like DP MST connected or secure video
  3253. * playback, display does not recover back after ESD failure.
  3254. * Perform a reset if video engine is stuck.
  3255. */
  3256. if (!on && (dsi_ctrl->version < DSI_CTRL_VERSION_1_3 ||
  3257. vid_eng_busy))
  3258. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3259. }
  3260. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3261. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3262. state, skip_op);
  3263. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3264. error:
  3265. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3266. return rc;
  3267. }
  3268. /**
  3269. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3270. * @dsi_ctrl: DSI controller handle.
  3271. * @enable: enable/disable ULPS.
  3272. *
  3273. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3274. *
  3275. * Return: error code.
  3276. */
  3277. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3278. {
  3279. int rc = 0;
  3280. if (!dsi_ctrl) {
  3281. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3282. return -EINVAL;
  3283. }
  3284. mutex_lock(&dsi_ctrl->ctrl_lock);
  3285. if (enable)
  3286. rc = dsi_enable_ulps(dsi_ctrl);
  3287. else
  3288. rc = dsi_disable_ulps(dsi_ctrl);
  3289. if (rc) {
  3290. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3291. enable, rc);
  3292. goto error;
  3293. }
  3294. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3295. error:
  3296. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3297. return rc;
  3298. }
  3299. /**
  3300. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3301. * @dsi_ctrl: DSI controller handle.
  3302. * @enable: enable/disable clamping.
  3303. *
  3304. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3305. *
  3306. * Return: error code.
  3307. */
  3308. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3309. bool enable, bool ulps_enabled)
  3310. {
  3311. int rc = 0;
  3312. if (!dsi_ctrl) {
  3313. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3314. return -EINVAL;
  3315. }
  3316. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3317. !dsi_ctrl->hw.ops.clamp_disable) {
  3318. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3319. return 0;
  3320. }
  3321. mutex_lock(&dsi_ctrl->ctrl_lock);
  3322. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3323. if (rc) {
  3324. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3325. goto error;
  3326. }
  3327. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3328. error:
  3329. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3330. return rc;
  3331. }
  3332. /**
  3333. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3334. * @dsi_ctrl: DSI controller handle.
  3335. * @source_clks: Source clocks for DSI link clocks.
  3336. *
  3337. * Clock source should be changed while link clocks are disabled.
  3338. *
  3339. * Return: error code.
  3340. */
  3341. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3342. struct dsi_clk_link_set *source_clks)
  3343. {
  3344. int rc = 0;
  3345. if (!dsi_ctrl || !source_clks) {
  3346. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3347. return -EINVAL;
  3348. }
  3349. mutex_lock(&dsi_ctrl->ctrl_lock);
  3350. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3351. if (rc) {
  3352. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3353. rc);
  3354. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3355. &dsi_ctrl->clk_info.rcg_clks);
  3356. goto error;
  3357. }
  3358. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3359. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3360. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3361. error:
  3362. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3363. return rc;
  3364. }
  3365. /**
  3366. * dsi_ctrl_setup_misr() - Setup frame MISR
  3367. * @dsi_ctrl: DSI controller handle.
  3368. * @enable: enable/disable MISR.
  3369. * @frame_count: Number of frames to accumulate MISR.
  3370. *
  3371. * Return: error code.
  3372. */
  3373. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3374. bool enable,
  3375. u32 frame_count)
  3376. {
  3377. if (!dsi_ctrl) {
  3378. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3379. return -EINVAL;
  3380. }
  3381. if (!dsi_ctrl->hw.ops.setup_misr)
  3382. return 0;
  3383. mutex_lock(&dsi_ctrl->ctrl_lock);
  3384. dsi_ctrl->misr_enable = enable;
  3385. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3386. dsi_ctrl->host_config.panel_mode,
  3387. enable, frame_count);
  3388. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3389. return 0;
  3390. }
  3391. /**
  3392. * dsi_ctrl_collect_misr() - Read frame MISR
  3393. * @dsi_ctrl: DSI controller handle.
  3394. *
  3395. * Return: MISR value.
  3396. */
  3397. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3398. {
  3399. u32 misr;
  3400. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3401. return 0;
  3402. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3403. dsi_ctrl->host_config.panel_mode);
  3404. if (!misr)
  3405. misr = dsi_ctrl->misr_cache;
  3406. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3407. dsi_ctrl->misr_cache, misr);
  3408. return misr;
  3409. }
  3410. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3411. bool mask_enable)
  3412. {
  3413. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3414. || !dsi_ctrl->hw.ops.clear_error_status) {
  3415. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3416. return;
  3417. }
  3418. /*
  3419. * Mask DSI error status interrupts and clear error status
  3420. * register
  3421. */
  3422. mutex_lock(&dsi_ctrl->ctrl_lock);
  3423. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3424. /*
  3425. * The behavior of mask_enable is different in ctrl register
  3426. * and mask register and hence mask_enable is manipulated for
  3427. * selective error interrupt masking vs total error interrupt
  3428. * masking.
  3429. */
  3430. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3431. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3432. DSI_ERROR_INTERRUPT_COUNT);
  3433. } else {
  3434. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3435. mask_enable);
  3436. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3437. DSI_ERROR_INTERRUPT_COUNT);
  3438. }
  3439. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3440. }
  3441. /**
  3442. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3443. * interrupts at any time.
  3444. * @dsi_ctrl: DSI controller handle.
  3445. * @enable: variable to enable/disable irq
  3446. */
  3447. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3448. {
  3449. if (!dsi_ctrl)
  3450. return;
  3451. mutex_lock(&dsi_ctrl->ctrl_lock);
  3452. if (enable)
  3453. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3454. DSI_SINT_ERROR, NULL);
  3455. else
  3456. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3457. DSI_SINT_ERROR);
  3458. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3459. }
  3460. /**
  3461. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3462. * done interrupt.
  3463. * @dsi_ctrl: DSI controller handle.
  3464. */
  3465. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3466. {
  3467. int rc = 0;
  3468. if (!ctrl)
  3469. return 0;
  3470. mutex_lock(&ctrl->ctrl_lock);
  3471. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3472. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3473. mutex_unlock(&ctrl->ctrl_lock);
  3474. return rc;
  3475. }
  3476. /**
  3477. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3478. */
  3479. void dsi_ctrl_drv_register(void)
  3480. {
  3481. platform_driver_register(&dsi_ctrl_driver);
  3482. }
  3483. /**
  3484. * dsi_ctrl_drv_unregister() - unregister platform driver
  3485. */
  3486. void dsi_ctrl_drv_unregister(void)
  3487. {
  3488. platform_driver_unregister(&dsi_ctrl_driver);
  3489. }