hal_generic_api.h 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. /**
  161. * hal_rx_status_get_tlv_info() - process receive info TLV
  162. * @rx_tlv_hdr: pointer to TLV header
  163. * @ppdu_info: pointer to ppdu_info
  164. *
  165. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  166. */
  167. static inline uint32_t
  168. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  169. void *halsoc)
  170. {
  171. struct hal_soc *hal = (struct hal_soc *)halsoc;
  172. uint32_t tlv_tag, user_id, tlv_len, value;
  173. uint8_t group_id = 0;
  174. uint8_t he_dcm = 0;
  175. uint8_t he_stbc = 0;
  176. uint16_t he_gi = 0;
  177. uint16_t he_ltf = 0;
  178. void *rx_tlv;
  179. bool unhandled = false;
  180. struct hal_rx_ppdu_info *ppdu_info =
  181. (struct hal_rx_ppdu_info *)ppduinfo;
  182. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  183. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  184. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  185. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  186. switch (tlv_tag) {
  187. case WIFIRX_PPDU_START_E:
  188. ppdu_info->com_info.ppdu_id =
  189. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  190. PHY_PPDU_ID);
  191. /* channel number is set in PHY meta data */
  192. ppdu_info->rx_status.chan_num =
  193. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  194. SW_PHY_META_DATA);
  195. ppdu_info->com_info.ppdu_timestamp =
  196. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  197. PPDU_START_TIMESTAMP);
  198. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  199. break;
  200. case WIFIRX_PPDU_START_USER_INFO_E:
  201. break;
  202. case WIFIRX_PPDU_END_E:
  203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  204. "[%s][%d] ppdu_end_e len=%d",
  205. __func__, __LINE__, tlv_len);
  206. /* This is followed by sub-TLVs of PPDU_END */
  207. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  208. break;
  209. case WIFIRXPCU_PPDU_END_INFO_E:
  210. ppdu_info->rx_status.tsft =
  211. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  212. WB_TIMESTAMP_UPPER_32);
  213. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  214. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  215. WB_TIMESTAMP_LOWER_32);
  216. ppdu_info->rx_status.duration =
  217. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  218. RX_PPDU_DURATION);
  219. break;
  220. case WIFIRX_PPDU_END_USER_STATS_E:
  221. {
  222. unsigned long tid = 0;
  223. uint16_t seq = 0;
  224. ppdu_info->rx_status.ast_index =
  225. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  226. AST_INDEX);
  227. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  228. RECEIVED_QOS_DATA_TID_BITMAP);
  229. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  230. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  231. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  232. ppdu_info->rx_status.tcp_msdu_count =
  233. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  234. TCP_MSDU_COUNT) +
  235. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  236. TCP_ACK_MSDU_COUNT);
  237. ppdu_info->rx_status.udp_msdu_count =
  238. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  239. UDP_MSDU_COUNT);
  240. ppdu_info->rx_status.other_msdu_count =
  241. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  242. OTHER_MSDU_COUNT);
  243. ppdu_info->rx_status.frame_control_info_valid =
  244. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  245. DATA_SEQUENCE_CONTROL_INFO_VALID);
  246. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  247. FIRST_DATA_SEQ_CTRL);
  248. if (ppdu_info->rx_status.frame_control_info_valid)
  249. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  250. ppdu_info->rx_status.preamble_type =
  251. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  252. HT_CONTROL_FIELD_PKT_TYPE);
  253. switch (ppdu_info->rx_status.preamble_type) {
  254. case HAL_RX_PKT_TYPE_11N:
  255. ppdu_info->rx_status.ht_flags = 1;
  256. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  257. break;
  258. case HAL_RX_PKT_TYPE_11AC:
  259. ppdu_info->rx_status.vht_flags = 1;
  260. break;
  261. case HAL_RX_PKT_TYPE_11AX:
  262. ppdu_info->rx_status.he_flags = 1;
  263. break;
  264. default:
  265. break;
  266. }
  267. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  268. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  269. MPDU_CNT_FCS_OK);
  270. ppdu_info->com_info.mpdu_cnt_fcs_err =
  271. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  272. MPDU_CNT_FCS_ERR);
  273. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  274. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  275. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  276. else
  277. ppdu_info->rx_status.rs_flags &=
  278. (~IEEE80211_AMPDU_FLAG);
  279. break;
  280. }
  281. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  282. break;
  283. case WIFIRX_PPDU_END_STATUS_DONE_E:
  284. return HAL_TLV_STATUS_PPDU_DONE;
  285. case WIFIDUMMY_E:
  286. return HAL_TLV_STATUS_BUF_DONE;
  287. case WIFIPHYRX_HT_SIG_E:
  288. {
  289. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  290. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  291. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  292. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  293. FEC_CODING);
  294. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  295. 1 : 0;
  296. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  297. HT_SIG_INFO_0, MCS);
  298. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  299. HT_SIG_INFO_0, CBW);
  300. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  301. HT_SIG_INFO_1, SHORT_GI);
  302. break;
  303. }
  304. case WIFIPHYRX_L_SIG_B_E:
  305. {
  306. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  307. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  308. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  309. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  310. switch (value) {
  311. case 1:
  312. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  313. break;
  314. case 2:
  315. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  316. break;
  317. case 3:
  318. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  319. break;
  320. case 4:
  321. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  322. break;
  323. case 5:
  324. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  325. break;
  326. case 6:
  327. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  328. break;
  329. case 7:
  330. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  331. break;
  332. default:
  333. break;
  334. }
  335. ppdu_info->rx_status.cck_flag = 1;
  336. break;
  337. }
  338. case WIFIPHYRX_L_SIG_A_E:
  339. {
  340. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  341. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  342. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  343. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  344. switch (value) {
  345. case 8:
  346. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  347. break;
  348. case 9:
  349. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  350. break;
  351. case 10:
  352. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  353. break;
  354. case 11:
  355. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  356. break;
  357. case 12:
  358. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  359. break;
  360. case 13:
  361. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  362. break;
  363. case 14:
  364. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  365. break;
  366. case 15:
  367. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  368. break;
  369. default:
  370. break;
  371. }
  372. ppdu_info->rx_status.ofdm_flag = 1;
  373. break;
  374. }
  375. case WIFIPHYRX_VHT_SIG_A_E:
  376. {
  377. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  378. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  379. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  380. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  381. SU_MU_CODING);
  382. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  383. 1 : 0;
  384. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  385. ppdu_info->rx_status.vht_flag_values5 = group_id;
  386. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  387. VHT_SIG_A_INFO_1, MCS);
  388. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  389. VHT_SIG_A_INFO_1, GI_SETTING);
  390. switch (hal->target_type) {
  391. case TARGET_TYPE_QCA8074:
  392. case TARGET_TYPE_QCA8074V2:
  393. ppdu_info->rx_status.is_stbc =
  394. HAL_RX_GET(vht_sig_a_info,
  395. VHT_SIG_A_INFO_0, STBC);
  396. value = HAL_RX_GET(vht_sig_a_info,
  397. VHT_SIG_A_INFO_0, N_STS);
  398. if (ppdu_info->rx_status.is_stbc && (value > 0))
  399. value = ((value + 1) >> 1) - 1;
  400. ppdu_info->rx_status.nss =
  401. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  402. break;
  403. case TARGET_TYPE_QCA6290:
  404. #if !defined(QCA_WIFI_QCA6290_11AX)
  405. ppdu_info->rx_status.is_stbc =
  406. HAL_RX_GET(vht_sig_a_info,
  407. VHT_SIG_A_INFO_0, STBC);
  408. value = HAL_RX_GET(vht_sig_a_info,
  409. VHT_SIG_A_INFO_0, N_STS);
  410. if (ppdu_info->rx_status.is_stbc && (value > 0))
  411. value = ((value + 1) >> 1) - 1;
  412. ppdu_info->rx_status.nss =
  413. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  414. #else
  415. ppdu_info->rx_status.nss = 0;
  416. #endif
  417. break;
  418. #ifdef QCA_WIFI_QCA6390
  419. case TARGET_TYPE_QCA6390:
  420. ppdu_info->rx_status.nss = 0;
  421. break;
  422. #endif
  423. default:
  424. break;
  425. }
  426. ppdu_info->rx_status.vht_flag_values3[0] =
  427. (((ppdu_info->rx_status.mcs) << 4)
  428. | ppdu_info->rx_status.nss);
  429. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  430. VHT_SIG_A_INFO_0, BANDWIDTH);
  431. ppdu_info->rx_status.vht_flag_values2 =
  432. ppdu_info->rx_status.bw;
  433. ppdu_info->rx_status.vht_flag_values4 =
  434. HAL_RX_GET(vht_sig_a_info,
  435. VHT_SIG_A_INFO_1, SU_MU_CODING);
  436. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  437. VHT_SIG_A_INFO_1, BEAMFORMED);
  438. break;
  439. }
  440. case WIFIPHYRX_HE_SIG_A_SU_E:
  441. {
  442. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  443. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  444. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  445. ppdu_info->rx_status.he_flags = 1;
  446. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  447. FORMAT_INDICATION);
  448. if (value == 0) {
  449. ppdu_info->rx_status.he_data1 =
  450. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  451. } else {
  452. ppdu_info->rx_status.he_data1 =
  453. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  454. }
  455. /* data1 */
  456. ppdu_info->rx_status.he_data1 |=
  457. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  458. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  459. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  460. QDF_MON_STATUS_HE_MCS_KNOWN |
  461. QDF_MON_STATUS_HE_DCM_KNOWN |
  462. QDF_MON_STATUS_HE_CODING_KNOWN |
  463. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  464. QDF_MON_STATUS_HE_STBC_KNOWN |
  465. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  466. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  467. /* data2 */
  468. ppdu_info->rx_status.he_data2 =
  469. QDF_MON_STATUS_HE_GI_KNOWN;
  470. ppdu_info->rx_status.he_data2 |=
  471. QDF_MON_STATUS_TXBF_KNOWN |
  472. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  473. QDF_MON_STATUS_TXOP_KNOWN |
  474. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  475. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  476. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  477. /* data3 */
  478. value = HAL_RX_GET(he_sig_a_su_info,
  479. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  480. ppdu_info->rx_status.he_data3 = value;
  481. value = HAL_RX_GET(he_sig_a_su_info,
  482. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  483. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  484. ppdu_info->rx_status.he_data3 |= value;
  485. value = HAL_RX_GET(he_sig_a_su_info,
  486. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  487. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  488. ppdu_info->rx_status.he_data3 |= value;
  489. value = HAL_RX_GET(he_sig_a_su_info,
  490. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  491. ppdu_info->rx_status.mcs = value;
  492. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  493. ppdu_info->rx_status.he_data3 |= value;
  494. value = HAL_RX_GET(he_sig_a_su_info,
  495. HE_SIG_A_SU_INFO_0, DCM);
  496. he_dcm = value;
  497. value = value << QDF_MON_STATUS_DCM_SHIFT;
  498. ppdu_info->rx_status.he_data3 |= value;
  499. value = HAL_RX_GET(he_sig_a_su_info,
  500. HE_SIG_A_SU_INFO_1, CODING);
  501. value = value << QDF_MON_STATUS_CODING_SHIFT;
  502. ppdu_info->rx_status.he_data3 |= value;
  503. value = HAL_RX_GET(he_sig_a_su_info,
  504. HE_SIG_A_SU_INFO_1,
  505. LDPC_EXTRA_SYMBOL);
  506. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  507. ppdu_info->rx_status.he_data3 |= value;
  508. value = HAL_RX_GET(he_sig_a_su_info,
  509. HE_SIG_A_SU_INFO_1, STBC);
  510. he_stbc = value;
  511. value = value << QDF_MON_STATUS_STBC_SHIFT;
  512. ppdu_info->rx_status.he_data3 |= value;
  513. /* data4 */
  514. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  515. SPATIAL_REUSE);
  516. ppdu_info->rx_status.he_data4 = value;
  517. /* data5 */
  518. value = HAL_RX_GET(he_sig_a_su_info,
  519. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  520. ppdu_info->rx_status.he_data5 = value;
  521. ppdu_info->rx_status.bw = value;
  522. value = HAL_RX_GET(he_sig_a_su_info,
  523. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  524. switch (value) {
  525. case 0:
  526. he_gi = HE_GI_0_8;
  527. he_ltf = HE_LTF_1_X;
  528. break;
  529. case 1:
  530. he_gi = HE_GI_0_8;
  531. he_ltf = HE_LTF_2_X;
  532. break;
  533. case 2:
  534. he_gi = HE_GI_1_6;
  535. he_ltf = HE_LTF_2_X;
  536. break;
  537. case 3:
  538. if (he_dcm && he_stbc) {
  539. he_gi = HE_GI_0_8;
  540. he_ltf = HE_LTF_4_X;
  541. } else {
  542. he_gi = HE_GI_3_2;
  543. he_ltf = HE_LTF_4_X;
  544. }
  545. break;
  546. }
  547. ppdu_info->rx_status.sgi = he_gi;
  548. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  549. ppdu_info->rx_status.he_data5 |= value;
  550. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  551. ppdu_info->rx_status.he_data5 |= value;
  552. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  553. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  554. ppdu_info->rx_status.he_data5 |= value;
  555. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  556. PACKET_EXTENSION_A_FACTOR);
  557. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  558. ppdu_info->rx_status.he_data5 |= value;
  559. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  560. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  561. ppdu_info->rx_status.he_data5 |= value;
  562. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  563. PACKET_EXTENSION_PE_DISAMBIGUITY);
  564. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  565. ppdu_info->rx_status.he_data5 |= value;
  566. /* data6 */
  567. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  568. value++;
  569. ppdu_info->rx_status.nss = value;
  570. ppdu_info->rx_status.he_data6 = value;
  571. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  572. DOPPLER_INDICATION);
  573. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  574. ppdu_info->rx_status.he_data6 |= value;
  575. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  576. TXOP_DURATION);
  577. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  578. ppdu_info->rx_status.he_data6 |= value;
  579. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  580. HE_SIG_A_SU_INFO_1, TXBF);
  581. break;
  582. }
  583. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  584. {
  585. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  586. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  587. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  588. ppdu_info->rx_status.he_mu_flags = 1;
  589. /* HE Flags */
  590. /*data1*/
  591. ppdu_info->rx_status.he_data1 =
  592. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  593. ppdu_info->rx_status.he_data1 |=
  594. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  595. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  596. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  597. QDF_MON_STATUS_HE_STBC_KNOWN |
  598. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  599. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  600. /* data2 */
  601. ppdu_info->rx_status.he_data2 =
  602. QDF_MON_STATUS_HE_GI_KNOWN;
  603. ppdu_info->rx_status.he_data2 |=
  604. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  605. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  606. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  607. QDF_MON_STATUS_TXOP_KNOWN |
  608. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  609. /*data3*/
  610. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  611. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  612. ppdu_info->rx_status.he_data3 = value;
  613. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  614. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  615. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  616. ppdu_info->rx_status.he_data3 |= value;
  617. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  618. HE_SIG_A_MU_DL_INFO_1,
  619. LDPC_EXTRA_SYMBOL);
  620. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  621. ppdu_info->rx_status.he_data3 |= value;
  622. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  623. HE_SIG_A_MU_DL_INFO_1, STBC);
  624. he_stbc = value;
  625. value = value << QDF_MON_STATUS_STBC_SHIFT;
  626. ppdu_info->rx_status.he_data3 |= value;
  627. /*data4*/
  628. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  629. SPATIAL_REUSE);
  630. ppdu_info->rx_status.he_data4 = value;
  631. /*data5*/
  632. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  633. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  634. ppdu_info->rx_status.he_data5 = value;
  635. ppdu_info->rx_status.bw = value;
  636. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  637. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  638. switch (value) {
  639. case 0:
  640. he_gi = HE_GI_0_8;
  641. he_ltf = HE_LTF_4_X;
  642. break;
  643. case 1:
  644. he_gi = HE_GI_0_8;
  645. he_ltf = HE_LTF_2_X;
  646. break;
  647. case 2:
  648. he_gi = HE_GI_1_6;
  649. he_ltf = HE_LTF_2_X;
  650. break;
  651. case 3:
  652. he_gi = HE_GI_3_2;
  653. he_ltf = HE_LTF_4_X;
  654. break;
  655. }
  656. ppdu_info->rx_status.sgi = he_gi;
  657. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  658. ppdu_info->rx_status.he_data5 |= value;
  659. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  660. ppdu_info->rx_status.he_data5 |= value;
  661. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  662. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  663. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  664. ppdu_info->rx_status.he_data5 |= value;
  665. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  666. PACKET_EXTENSION_A_FACTOR);
  667. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  668. ppdu_info->rx_status.he_data5 |= value;
  669. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  670. PACKET_EXTENSION_PE_DISAMBIGUITY);
  671. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  672. ppdu_info->rx_status.he_data5 |= value;
  673. /*data6*/
  674. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  675. DOPPLER_INDICATION);
  676. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  677. ppdu_info->rx_status.he_data6 |= value;
  678. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  679. TXOP_DURATION);
  680. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  681. ppdu_info->rx_status.he_data6 |= value;
  682. /* HE-MU Flags */
  683. /* HE-MU-flags1 */
  684. ppdu_info->rx_status.he_flags1 =
  685. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  686. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  687. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  688. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  689. QDF_MON_STATUS_RU_0_KNOWN;
  690. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  691. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  692. ppdu_info->rx_status.he_flags1 |= value;
  693. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  694. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  695. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  696. ppdu_info->rx_status.he_flags1 |= value;
  697. /* HE-MU-flags2 */
  698. ppdu_info->rx_status.he_flags2 =
  699. QDF_MON_STATUS_BW_KNOWN;
  700. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  701. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  702. ppdu_info->rx_status.he_flags2 |= value;
  703. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  704. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  705. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  706. ppdu_info->rx_status.he_flags2 |= value;
  707. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  708. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  709. value = value - 1;
  710. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  711. ppdu_info->rx_status.he_flags2 |= value;
  712. break;
  713. }
  714. case WIFIPHYRX_HE_SIG_B1_MU_E:
  715. {
  716. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  717. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  718. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  719. ppdu_info->rx_status.he_sig_b_common_known |=
  720. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  721. /* TODO: Check on the availability of other fields in
  722. * sig_b_common
  723. */
  724. value = HAL_RX_GET(he_sig_b1_mu_info,
  725. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  726. ppdu_info->rx_status.he_RU[0] = value;
  727. break;
  728. }
  729. case WIFIPHYRX_HE_SIG_B2_MU_E:
  730. {
  731. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  732. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  733. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  734. /*
  735. * Not all "HE" fields can be updated from
  736. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  737. * to populate rest of the "HE" fields for MU scenarios.
  738. */
  739. /* HE-data1 */
  740. ppdu_info->rx_status.he_data1 |=
  741. QDF_MON_STATUS_HE_MCS_KNOWN |
  742. QDF_MON_STATUS_HE_CODING_KNOWN;
  743. /* HE-data2 */
  744. /* HE-data3 */
  745. value = HAL_RX_GET(he_sig_b2_mu_info,
  746. HE_SIG_B2_MU_INFO_0, STA_MCS);
  747. ppdu_info->rx_status.mcs = value;
  748. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  749. ppdu_info->rx_status.he_data3 |= value;
  750. value = HAL_RX_GET(he_sig_b2_mu_info,
  751. HE_SIG_B2_MU_INFO_0, STA_CODING);
  752. value = value << QDF_MON_STATUS_CODING_SHIFT;
  753. ppdu_info->rx_status.he_data3 |= value;
  754. /* HE-data4 */
  755. value = HAL_RX_GET(he_sig_b2_mu_info,
  756. HE_SIG_B2_MU_INFO_0, STA_ID);
  757. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  758. ppdu_info->rx_status.he_data4 |= value;
  759. /* HE-data5 */
  760. /* HE-data6 */
  761. value = HAL_RX_GET(he_sig_b2_mu_info,
  762. HE_SIG_B2_MU_INFO_0, NSTS);
  763. /* value n indicates n+1 spatial streams */
  764. value++;
  765. ppdu_info->rx_status.nss = value;
  766. ppdu_info->rx_status.he_data6 |= value;
  767. break;
  768. }
  769. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  770. {
  771. uint8_t *he_sig_b2_ofdma_info =
  772. (uint8_t *)rx_tlv +
  773. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  774. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  775. /*
  776. * Not all "HE" fields can be updated from
  777. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  778. * to populate rest of "HE" fields for MU OFDMA scenarios.
  779. */
  780. /* HE-data1 */
  781. ppdu_info->rx_status.he_data1 |=
  782. QDF_MON_STATUS_HE_MCS_KNOWN |
  783. QDF_MON_STATUS_HE_DCM_KNOWN |
  784. QDF_MON_STATUS_HE_CODING_KNOWN;
  785. /* HE-data2 */
  786. ppdu_info->rx_status.he_data2 |=
  787. QDF_MON_STATUS_TXBF_KNOWN;
  788. /* HE-data3 */
  789. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  790. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  791. ppdu_info->rx_status.mcs = value;
  792. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  793. ppdu_info->rx_status.he_data3 |= value;
  794. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  795. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  796. he_dcm = value;
  797. value = value << QDF_MON_STATUS_DCM_SHIFT;
  798. ppdu_info->rx_status.he_data3 |= value;
  799. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  800. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  801. value = value << QDF_MON_STATUS_CODING_SHIFT;
  802. ppdu_info->rx_status.he_data3 |= value;
  803. /* HE-data4 */
  804. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  805. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  806. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  807. ppdu_info->rx_status.he_data4 |= value;
  808. /* HE-data5 */
  809. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  810. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  811. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  812. ppdu_info->rx_status.he_data5 |= value;
  813. /* HE-data6 */
  814. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  815. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  816. /* value n indicates n+1 spatial streams */
  817. value++;
  818. ppdu_info->rx_status.nss = value;
  819. ppdu_info->rx_status.he_data6 |= value;
  820. break;
  821. }
  822. case WIFIPHYRX_RSSI_LEGACY_E:
  823. {
  824. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  825. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_3,
  826. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  827. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  828. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  829. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  830. ppdu_info->rx_status.he_re = 0;
  831. ppdu_info->rx_status.reception_type = HAL_RX_GET(rx_tlv,
  832. PHYRX_RSSI_LEGACY_0, RECEPTION_TYPE);
  833. value = HAL_RX_GET(rssi_info_tlv,
  834. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  835. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  836. "RSSI_PRI20_CHAIN0: %d\n", value);
  837. value = HAL_RX_GET(rssi_info_tlv,
  838. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  839. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  840. "RSSI_EXT20_CHAIN0: %d\n", value);
  841. value = HAL_RX_GET(rssi_info_tlv,
  842. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  843. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  844. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  845. value = HAL_RX_GET(rssi_info_tlv,
  846. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  847. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  848. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  849. value = HAL_RX_GET(rssi_info_tlv,
  850. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  851. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  852. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  853. value = HAL_RX_GET(rssi_info_tlv,
  854. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  855. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  856. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  857. value = HAL_RX_GET(rssi_info_tlv,
  858. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  859. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  860. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  861. value = HAL_RX_GET(rssi_info_tlv,
  862. RECEIVE_RSSI_INFO_1,
  863. RSSI_EXT80_HIGH20_CHAIN0);
  864. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  865. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  866. break;
  867. }
  868. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  869. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  870. ppdu_info);
  871. break;
  872. case WIFIRX_HEADER_E:
  873. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  874. ppdu_info->msdu_info.payload_len = tlv_len;
  875. break;
  876. case WIFIRX_MPDU_START_E:
  877. {
  878. uint8_t *rx_mpdu_start =
  879. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  880. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  881. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  882. PHY_PPDU_ID);
  883. ppdu_info->nac_info.fc_valid =
  884. HAL_RX_GET(rx_mpdu_start,
  885. RX_MPDU_INFO_2,
  886. MPDU_FRAME_CONTROL_VALID);
  887. ppdu_info->nac_info.to_ds_flag =
  888. HAL_RX_GET(rx_mpdu_start,
  889. RX_MPDU_INFO_2,
  890. TO_DS);
  891. ppdu_info->nac_info.mac_addr2_valid =
  892. HAL_RX_GET(rx_mpdu_start,
  893. RX_MPDU_INFO_2,
  894. MAC_ADDR_AD2_VALID);
  895. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  896. HAL_RX_GET(rx_mpdu_start,
  897. RX_MPDU_INFO_16,
  898. MAC_ADDR_AD2_15_0);
  899. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  900. HAL_RX_GET(rx_mpdu_start,
  901. RX_MPDU_INFO_17,
  902. MAC_ADDR_AD2_47_16);
  903. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  904. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  905. ppdu_info->rx_status.ppdu_len =
  906. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  907. MPDU_LENGTH);
  908. } else {
  909. ppdu_info->rx_status.ppdu_len +=
  910. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  911. MPDU_LENGTH);
  912. }
  913. break;
  914. }
  915. case 0:
  916. return HAL_TLV_STATUS_PPDU_DONE;
  917. default:
  918. unhandled = true;
  919. break;
  920. }
  921. if (!unhandled)
  922. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  923. "%s TLV type: %d, TLV len:%d %s",
  924. __func__, tlv_tag, tlv_len,
  925. unhandled == true ? "unhandled" : "");
  926. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  927. rx_tlv, tlv_len);
  928. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  929. }
  930. /**
  931. * hal_reo_status_get_header_generic - Process reo desc info
  932. * @d - Pointer to reo descriptior
  933. * @b - tlv type info
  934. * @h1 - Pointer to hal_reo_status_header where info to be stored
  935. *
  936. * Return - none.
  937. *
  938. */
  939. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  940. {
  941. uint32_t val1 = 0;
  942. struct hal_reo_status_header *h =
  943. (struct hal_reo_status_header *)h1;
  944. switch (b) {
  945. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  946. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  947. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  948. break;
  949. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  950. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  951. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  952. break;
  953. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  954. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  955. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  956. break;
  957. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  958. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  959. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  960. break;
  961. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  962. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  963. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  964. break;
  965. case HAL_REO_DESC_THRES_STATUS_TLV:
  966. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  967. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  968. break;
  969. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  970. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  971. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  972. break;
  973. default:
  974. pr_err("ERROR: Unknown tlv\n");
  975. break;
  976. }
  977. h->cmd_num =
  978. HAL_GET_FIELD(
  979. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  980. val1);
  981. h->exec_time =
  982. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  983. CMD_EXECUTION_TIME, val1);
  984. h->status =
  985. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  986. REO_CMD_EXECUTION_STATUS, val1);
  987. switch (b) {
  988. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  989. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  990. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  991. break;
  992. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  993. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  994. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  995. break;
  996. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  997. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  998. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  999. break;
  1000. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1001. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1002. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1003. break;
  1004. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1005. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1006. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1007. break;
  1008. case HAL_REO_DESC_THRES_STATUS_TLV:
  1009. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1010. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1011. break;
  1012. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1013. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1014. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1015. break;
  1016. default:
  1017. pr_err("ERROR: Unknown tlv\n");
  1018. break;
  1019. }
  1020. h->tstamp =
  1021. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1022. }
  1023. /**
  1024. * hal_reo_setup - Initialize HW REO block
  1025. *
  1026. * @hal_soc: Opaque HAL SOC handle
  1027. * @reo_params: parameters needed by HAL for REO config
  1028. */
  1029. static void hal_reo_setup_generic(void *hal_soc,
  1030. void *reoparams)
  1031. {
  1032. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1033. uint32_t reg_val;
  1034. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1035. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1036. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1037. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1038. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1039. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1040. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1041. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1042. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1043. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1044. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1045. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1046. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1047. /* TODO: Setup destination ring mapping if enabled */
  1048. /* TODO: Error destination ring setting is left to default.
  1049. * Default setting is to send all errors to release ring.
  1050. */
  1051. HAL_REG_WRITE(soc,
  1052. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1053. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1054. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  1055. HAL_REG_WRITE(soc,
  1056. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1057. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1058. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1059. HAL_REG_WRITE(soc,
  1060. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1061. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1062. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1063. HAL_REG_WRITE(soc,
  1064. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1065. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1066. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1067. /*
  1068. * When hash based routing is enabled, routing of the rx packet
  1069. * is done based on the following value: 1 _ _ _ _ The last 4
  1070. * bits are based on hash[3:0]. This means the possible values
  1071. * are 0x10 to 0x1f. This value is used to look-up the
  1072. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1073. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1074. * registers need to be configured to set-up the 16 entries to
  1075. * map the hash values to a ring number. There are 3 bits per
  1076. * hash entry – which are mapped as follows:
  1077. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1078. * 7: NOT_USED.
  1079. */
  1080. if (reo_params->rx_hash_enabled) {
  1081. HAL_REG_WRITE(soc,
  1082. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1083. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1084. reo_params->remap1);
  1085. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1086. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1087. HAL_REG_READ(soc,
  1088. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1089. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1090. HAL_REG_WRITE(soc,
  1091. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1092. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1093. reo_params->remap2);
  1094. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1095. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1096. HAL_REG_READ(soc,
  1097. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1098. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1099. }
  1100. /* TODO: Check if the following registers shoould be setup by host:
  1101. * AGING_CONTROL
  1102. * HIGH_MEMORY_THRESHOLD
  1103. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1104. * GLOBAL_LINK_DESC_COUNT_CTRL
  1105. */
  1106. }
  1107. /**
  1108. * hal_srng_src_hw_init - Private function to initialize SRNG
  1109. * source ring HW
  1110. * @hal_soc: HAL SOC handle
  1111. * @srng: SRNG ring pointer
  1112. */
  1113. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1114. struct hal_srng *srng)
  1115. {
  1116. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1117. uint32_t reg_val = 0;
  1118. uint64_t tp_addr = 0;
  1119. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1120. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1121. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1122. srng->msi_addr & 0xffffffff);
  1123. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1124. (uint64_t)(srng->msi_addr) >> 32) |
  1125. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1126. MSI1_ENABLE), 1);
  1127. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1128. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1129. }
  1130. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1131. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1132. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1133. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1134. srng->entry_size * srng->num_entries);
  1135. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1136. #if defined(WCSS_VERSION) && \
  1137. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1138. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1139. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1140. #else
  1141. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1142. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1143. #endif
  1144. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1145. /**
  1146. * Interrupt setup:
  1147. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1148. * if level mode is required
  1149. */
  1150. reg_val = 0;
  1151. /*
  1152. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1153. * programmed in terms of 1us resolution instead of 8us resolution as
  1154. * given in MLD.
  1155. */
  1156. if (srng->intr_timer_thres_us) {
  1157. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1158. INTERRUPT_TIMER_THRESHOLD),
  1159. srng->intr_timer_thres_us);
  1160. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1161. }
  1162. if (srng->intr_batch_cntr_thres_entries) {
  1163. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1164. BATCH_COUNTER_THRESHOLD),
  1165. srng->intr_batch_cntr_thres_entries *
  1166. srng->entry_size);
  1167. }
  1168. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1169. reg_val = 0;
  1170. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1171. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1172. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1173. }
  1174. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1175. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1176. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1177. * pointers are not required since this ring is completely managed
  1178. * by WBM HW
  1179. */
  1180. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1181. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1182. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1183. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1184. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1185. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1186. }
  1187. /* Initilaize head and tail pointers to indicate ring is empty */
  1188. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1189. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1190. *(srng->u.src_ring.tp_addr) = 0;
  1191. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1192. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1193. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1194. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1195. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1196. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1197. /* Loop count is not used for SRC rings */
  1198. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1199. /*
  1200. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1201. * todo: update fw_api and replace with above line
  1202. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1203. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1204. */
  1205. reg_val |= 0x40;
  1206. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1207. }
  1208. /**
  1209. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1210. * destination ring HW
  1211. * @hal_soc: HAL SOC handle
  1212. * @srng: SRNG ring pointer
  1213. */
  1214. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1215. struct hal_srng *srng)
  1216. {
  1217. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1218. uint32_t reg_val = 0;
  1219. uint64_t hp_addr = 0;
  1220. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1221. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1222. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1223. srng->msi_addr & 0xffffffff);
  1224. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1225. (uint64_t)(srng->msi_addr) >> 32) |
  1226. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1227. MSI1_ENABLE), 1);
  1228. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1229. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1230. }
  1231. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1232. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1233. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1234. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1235. srng->entry_size * srng->num_entries);
  1236. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1237. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1238. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1239. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1240. /**
  1241. * Interrupt setup:
  1242. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1243. * if level mode is required
  1244. */
  1245. reg_val = 0;
  1246. if (srng->intr_timer_thres_us) {
  1247. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1248. INTERRUPT_TIMER_THRESHOLD),
  1249. srng->intr_timer_thres_us >> 3);
  1250. }
  1251. if (srng->intr_batch_cntr_thres_entries) {
  1252. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1253. BATCH_COUNTER_THRESHOLD),
  1254. srng->intr_batch_cntr_thres_entries *
  1255. srng->entry_size);
  1256. }
  1257. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1258. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1259. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1260. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1261. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1262. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1263. /* Initilaize head and tail pointers to indicate ring is empty */
  1264. SRNG_DST_REG_WRITE(srng, HP, 0);
  1265. SRNG_DST_REG_WRITE(srng, TP, 0);
  1266. *(srng->u.dst_ring.hp_addr) = 0;
  1267. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1268. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1269. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1270. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1271. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1272. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1273. /*
  1274. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1275. * todo: update fw_api and replace with above line
  1276. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1277. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1278. */
  1279. reg_val |= 0x40;
  1280. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1281. }
  1282. #endif