sde_encoder.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > FPS60)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. if (!drm_enc) {
  466. SDE_ERROR("invalid encoder\n");
  467. return;
  468. }
  469. sde_enc = to_sde_encoder_virt(drm_enc);
  470. SDE_DEBUG_ENC(sde_enc, "\n");
  471. mutex_lock(&sde_enc->enc_lock);
  472. sde_rsc_client_destroy(sde_enc->rsc_client);
  473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  474. struct sde_encoder_phys *phys;
  475. phys = sde_enc->phys_vid_encs[i];
  476. if (phys && phys->ops.destroy) {
  477. phys->ops.destroy(phys);
  478. --sde_enc->num_phys_encs;
  479. sde_enc->phys_encs[i] = NULL;
  480. }
  481. phys = sde_enc->phys_cmd_encs[i];
  482. if (phys && phys->ops.destroy) {
  483. phys->ops.destroy(phys);
  484. --sde_enc->num_phys_encs;
  485. sde_enc->phys_encs[i] = NULL;
  486. }
  487. }
  488. if (sde_enc->num_phys_encs)
  489. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  490. sde_enc->num_phys_encs);
  491. sde_enc->num_phys_encs = 0;
  492. mutex_unlock(&sde_enc->enc_lock);
  493. drm_encoder_cleanup(drm_enc);
  494. mutex_destroy(&sde_enc->enc_lock);
  495. kfree(sde_enc->input_handler);
  496. sde_enc->input_handler = NULL;
  497. kfree(sde_enc);
  498. }
  499. void sde_encoder_helper_update_intf_cfg(
  500. struct sde_encoder_phys *phys_enc)
  501. {
  502. struct sde_encoder_virt *sde_enc;
  503. struct sde_hw_intf_cfg_v1 *intf_cfg;
  504. enum sde_3d_blend_mode mode_3d;
  505. if (!phys_enc || !phys_enc->hw_pp) {
  506. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  507. return;
  508. }
  509. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  510. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  511. SDE_DEBUG_ENC(sde_enc,
  512. "intf_cfg updated for %d at idx %d\n",
  513. phys_enc->intf_idx,
  514. intf_cfg->intf_count);
  515. /* setup interface configuration */
  516. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  517. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  518. return;
  519. }
  520. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  521. if (phys_enc == sde_enc->cur_master) {
  522. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  523. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  524. else
  525. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  526. }
  527. /* configure this interface as master for split display */
  528. if (phys_enc->split_role == ENC_ROLE_MASTER)
  529. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  530. /* setup which pp blk will connect to this intf */
  531. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  532. phys_enc->hw_intf->ops.bind_pingpong_blk(
  533. phys_enc->hw_intf,
  534. true,
  535. phys_enc->hw_pp->idx);
  536. /*setup merge_3d configuration */
  537. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  538. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  539. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  540. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  541. phys_enc->hw_pp->merge_3d->idx;
  542. if (phys_enc->hw_pp->ops.setup_3d_mode)
  543. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  544. mode_3d);
  545. }
  546. void sde_encoder_helper_split_config(
  547. struct sde_encoder_phys *phys_enc,
  548. enum sde_intf interface)
  549. {
  550. struct sde_encoder_virt *sde_enc;
  551. struct split_pipe_cfg *cfg;
  552. struct sde_hw_mdp *hw_mdptop;
  553. enum sde_rm_topology_name topology;
  554. struct msm_display_info *disp_info;
  555. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  556. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  557. return;
  558. }
  559. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  560. hw_mdptop = phys_enc->hw_mdptop;
  561. disp_info = &sde_enc->disp_info;
  562. cfg = &phys_enc->hw_intf->cfg;
  563. memset(cfg, 0, sizeof(*cfg));
  564. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  565. return;
  566. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  567. cfg->split_link_en = true;
  568. /**
  569. * disable split modes since encoder will be operating in as the only
  570. * encoder, either for the entire use case in the case of, for example,
  571. * single DSI, or for this frame in the case of left/right only partial
  572. * update.
  573. */
  574. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  575. if (hw_mdptop->ops.setup_split_pipe)
  576. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  577. if (hw_mdptop->ops.setup_pp_split)
  578. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  579. return;
  580. }
  581. cfg->en = true;
  582. cfg->mode = phys_enc->intf_mode;
  583. cfg->intf = interface;
  584. if (cfg->en && phys_enc->ops.needs_single_flush &&
  585. phys_enc->ops.needs_single_flush(phys_enc))
  586. cfg->split_flush_en = true;
  587. topology = sde_connector_get_topology_name(phys_enc->connector);
  588. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  589. cfg->pp_split_slave = cfg->intf;
  590. else
  591. cfg->pp_split_slave = INTF_MAX;
  592. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  593. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  594. if (hw_mdptop->ops.setup_split_pipe)
  595. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  596. } else if (sde_enc->hw_pp[0]) {
  597. /*
  598. * slave encoder
  599. * - determine split index from master index,
  600. * assume master is first pp
  601. */
  602. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  603. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  604. cfg->pp_split_index);
  605. if (hw_mdptop->ops.setup_pp_split)
  606. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  607. }
  608. }
  609. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  610. {
  611. struct sde_encoder_virt *sde_enc;
  612. int i = 0;
  613. if (!drm_enc)
  614. return false;
  615. sde_enc = to_sde_encoder_virt(drm_enc);
  616. if (!sde_enc)
  617. return false;
  618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  620. if (phys && phys->in_clone_mode)
  621. return true;
  622. }
  623. return false;
  624. }
  625. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  626. struct drm_crtc_state *crtc_state,
  627. struct drm_connector_state *conn_state)
  628. {
  629. const struct drm_display_mode *mode;
  630. struct drm_display_mode *adj_mode;
  631. int i = 0;
  632. int ret = 0;
  633. mode = &crtc_state->mode;
  634. adj_mode = &crtc_state->adjusted_mode;
  635. /* perform atomic check on the first physical encoder (master) */
  636. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  637. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  638. if (phys && phys->ops.atomic_check)
  639. ret = phys->ops.atomic_check(phys, crtc_state,
  640. conn_state);
  641. else if (phys && phys->ops.mode_fixup)
  642. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  643. ret = -EINVAL;
  644. if (ret) {
  645. SDE_ERROR_ENC(sde_enc,
  646. "mode unsupported, phys idx %d\n", i);
  647. break;
  648. }
  649. }
  650. return ret;
  651. }
  652. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state,
  655. struct sde_connector_state *sde_conn_state,
  656. struct sde_crtc_state *sde_crtc_state)
  657. {
  658. int ret = 0;
  659. if (crtc_state->mode_changed || crtc_state->active_changed) {
  660. struct sde_rect mode_roi, roi;
  661. mode_roi.x = 0;
  662. mode_roi.y = 0;
  663. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  664. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  665. if (sde_conn_state->rois.num_rects) {
  666. sde_kms_rect_merge_rectangles(
  667. &sde_conn_state->rois, &roi);
  668. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  669. SDE_ERROR_ENC(sde_enc,
  670. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  671. roi.x, roi.y, roi.w, roi.h);
  672. ret = -EINVAL;
  673. }
  674. }
  675. if (sde_crtc_state->user_roi_list.num_rects) {
  676. sde_kms_rect_merge_rectangles(
  677. &sde_crtc_state->user_roi_list, &roi);
  678. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  679. SDE_ERROR_ENC(sde_enc,
  680. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  681. roi.x, roi.y, roi.w, roi.h);
  682. ret = -EINVAL;
  683. }
  684. }
  685. }
  686. return ret;
  687. }
  688. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  689. struct drm_crtc_state *crtc_state,
  690. struct drm_connector_state *conn_state,
  691. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  692. struct sde_connector *sde_conn,
  693. struct sde_connector_state *sde_conn_state)
  694. {
  695. int ret = 0;
  696. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  697. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  698. struct msm_display_topology *topology = NULL;
  699. ret = sde_connector_get_mode_info(&sde_conn->base,
  700. adj_mode, &sde_conn_state->mode_info);
  701. if (ret) {
  702. SDE_ERROR_ENC(sde_enc,
  703. "failed to get mode info, rc = %d\n", ret);
  704. return ret;
  705. }
  706. if (sde_conn_state->mode_info.comp_info.comp_type &&
  707. sde_conn_state->mode_info.comp_info.comp_ratio >=
  708. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  709. SDE_ERROR_ENC(sde_enc,
  710. "invalid compression ratio: %d\n",
  711. sde_conn_state->mode_info.comp_info.comp_ratio);
  712. ret = -EINVAL;
  713. return ret;
  714. }
  715. /* Reserve dynamic resources, indicating atomic_check phase */
  716. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  717. conn_state, true);
  718. if (ret) {
  719. SDE_ERROR_ENC(sde_enc,
  720. "RM failed to reserve resources, rc = %d\n",
  721. ret);
  722. return ret;
  723. }
  724. /**
  725. * Update connector state with the topology selected for the
  726. * resource set validated. Reset the topology if we are
  727. * de-activating crtc.
  728. */
  729. if (crtc_state->active)
  730. topology = &sde_conn_state->mode_info.topology;
  731. ret = sde_rm_update_topology(&sde_kms->rm,
  732. conn_state, topology);
  733. if (ret) {
  734. SDE_ERROR_ENC(sde_enc,
  735. "RM failed to update topology, rc: %d\n", ret);
  736. return ret;
  737. }
  738. ret = sde_connector_set_blob_data(conn_state->connector,
  739. conn_state,
  740. CONNECTOR_PROP_SDE_INFO);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "connector failed to update info, rc: %d\n",
  744. ret);
  745. return ret;
  746. }
  747. }
  748. return ret;
  749. }
  750. static int sde_encoder_virt_atomic_check(
  751. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. struct sde_encoder_virt *sde_enc;
  755. struct sde_kms *sde_kms;
  756. const struct drm_display_mode *mode;
  757. struct drm_display_mode *adj_mode;
  758. struct sde_connector *sde_conn = NULL;
  759. struct sde_connector_state *sde_conn_state = NULL;
  760. struct sde_crtc_state *sde_crtc_state = NULL;
  761. enum sde_rm_topology_name old_top;
  762. int ret = 0;
  763. if (!drm_enc || !crtc_state || !conn_state) {
  764. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  765. !drm_enc, !crtc_state, !conn_state);
  766. return -EINVAL;
  767. }
  768. sde_enc = to_sde_encoder_virt(drm_enc);
  769. SDE_DEBUG_ENC(sde_enc, "\n");
  770. sde_kms = sde_encoder_get_kms(drm_enc);
  771. if (!sde_kms)
  772. return -EINVAL;
  773. mode = &crtc_state->mode;
  774. adj_mode = &crtc_state->adjusted_mode;
  775. sde_conn = to_sde_connector(conn_state->connector);
  776. sde_conn_state = to_sde_connector_state(conn_state);
  777. sde_crtc_state = to_sde_crtc_state(crtc_state);
  778. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  779. crtc_state->active_changed, crtc_state->connectors_changed);
  780. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  781. conn_state);
  782. if (ret)
  783. return ret;
  784. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  785. conn_state, sde_conn_state, sde_crtc_state);
  786. if (ret)
  787. return ret;
  788. /**
  789. * record topology in previous atomic state to be able to handle
  790. * topology transitions correctly.
  791. */
  792. old_top = sde_connector_get_property(conn_state,
  793. CONNECTOR_PROP_TOPOLOGY_NAME);
  794. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  795. if (ret)
  796. return ret;
  797. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  798. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  799. if (ret)
  800. return ret;
  801. ret = sde_connector_roi_v1_check_roi(conn_state);
  802. if (ret) {
  803. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  804. ret);
  805. return ret;
  806. }
  807. drm_mode_set_crtcinfo(adj_mode, 0);
  808. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  809. return ret;
  810. }
  811. static void _sde_encoder_get_connector_roi(
  812. struct sde_encoder_virt *sde_enc,
  813. struct sde_rect *merged_conn_roi)
  814. {
  815. struct drm_connector *drm_conn;
  816. struct sde_connector_state *c_state;
  817. if (!sde_enc || !merged_conn_roi)
  818. return;
  819. drm_conn = sde_enc->phys_encs[0]->connector;
  820. if (!drm_conn || !drm_conn->state)
  821. return;
  822. c_state = to_sde_connector_state(drm_conn->state);
  823. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  824. }
  825. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  826. {
  827. struct sde_encoder_virt *sde_enc;
  828. struct drm_connector *drm_conn;
  829. struct drm_display_mode *adj_mode;
  830. struct sde_rect roi;
  831. if (!drm_enc) {
  832. SDE_ERROR("invalid encoder parameter\n");
  833. return -EINVAL;
  834. }
  835. sde_enc = to_sde_encoder_virt(drm_enc);
  836. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  837. SDE_ERROR("invalid crtc parameter\n");
  838. return -EINVAL;
  839. }
  840. if (!sde_enc->cur_master) {
  841. SDE_ERROR("invalid cur_master parameter\n");
  842. return -EINVAL;
  843. }
  844. adj_mode = &sde_enc->cur_master->cached_mode;
  845. drm_conn = sde_enc->cur_master->connector;
  846. _sde_encoder_get_connector_roi(sde_enc, &roi);
  847. if (sde_kms_rect_is_null(&roi)) {
  848. roi.w = adj_mode->hdisplay;
  849. roi.h = adj_mode->vdisplay;
  850. }
  851. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  852. sizeof(sde_enc->prv_conn_roi));
  853. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  854. return 0;
  855. }
  856. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  857. u32 vsync_source, bool is_dummy)
  858. {
  859. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  860. struct sde_kms *sde_kms;
  861. struct sde_hw_mdp *hw_mdptop;
  862. struct sde_encoder_virt *sde_enc;
  863. int i;
  864. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  865. if (!sde_enc) {
  866. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  867. return;
  868. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  869. SDE_ERROR("invalid num phys enc %d/%d\n",
  870. sde_enc->num_phys_encs,
  871. (int) ARRAY_SIZE(sde_enc->hw_pp));
  872. return;
  873. }
  874. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  875. if (!sde_kms) {
  876. SDE_ERROR("invalid sde_kms\n");
  877. return;
  878. }
  879. hw_mdptop = sde_kms->hw_mdp;
  880. if (!hw_mdptop) {
  881. SDE_ERROR("invalid mdptop\n");
  882. return;
  883. }
  884. if (hw_mdptop->ops.setup_vsync_source) {
  885. for (i = 0; i < sde_enc->num_phys_encs; i++)
  886. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  887. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  888. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  889. vsync_cfg.vsync_source = vsync_source;
  890. vsync_cfg.is_dummy = is_dummy;
  891. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  892. }
  893. }
  894. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  895. struct msm_display_info *disp_info, bool is_dummy)
  896. {
  897. struct sde_encoder_phys *phys;
  898. int i;
  899. u32 vsync_source;
  900. if (!sde_enc || !disp_info) {
  901. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  902. sde_enc != NULL, disp_info != NULL);
  903. return;
  904. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  905. SDE_ERROR("invalid num phys enc %d/%d\n",
  906. sde_enc->num_phys_encs,
  907. (int) ARRAY_SIZE(sde_enc->hw_pp));
  908. return;
  909. }
  910. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  911. if (is_dummy)
  912. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  913. sde_enc->te_source;
  914. else if (disp_info->is_te_using_watchdog_timer)
  915. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  916. else
  917. vsync_source = sde_enc->te_source;
  918. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  919. disp_info->is_te_using_watchdog_timer);
  920. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  921. phys = sde_enc->phys_encs[i];
  922. if (phys && phys->ops.setup_vsync_source)
  923. phys->ops.setup_vsync_source(phys,
  924. vsync_source, is_dummy);
  925. }
  926. }
  927. }
  928. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  929. bool watchdog_te)
  930. {
  931. struct sde_encoder_virt *sde_enc;
  932. struct msm_display_info disp_info;
  933. if (!drm_enc) {
  934. pr_err("invalid drm encoder\n");
  935. return -EINVAL;
  936. }
  937. sde_enc = to_sde_encoder_virt(drm_enc);
  938. sde_encoder_control_te(drm_enc, false);
  939. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  940. disp_info.is_te_using_watchdog_timer = watchdog_te;
  941. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  942. sde_encoder_control_te(drm_enc, true);
  943. return 0;
  944. }
  945. static int _sde_encoder_rsc_client_update_vsync_wait(
  946. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  947. int wait_vblank_crtc_id)
  948. {
  949. int wait_refcount = 0, ret = 0;
  950. int pipe = -1;
  951. int wait_count = 0;
  952. struct drm_crtc *primary_crtc;
  953. struct drm_crtc *crtc;
  954. crtc = sde_enc->crtc;
  955. if (wait_vblank_crtc_id)
  956. wait_refcount =
  957. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  958. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  959. SDE_EVTLOG_FUNC_ENTRY);
  960. if (crtc->base.id != wait_vblank_crtc_id) {
  961. primary_crtc = drm_crtc_find(drm_enc->dev,
  962. NULL, wait_vblank_crtc_id);
  963. if (!primary_crtc) {
  964. SDE_ERROR_ENC(sde_enc,
  965. "failed to find primary crtc id %d\n",
  966. wait_vblank_crtc_id);
  967. return -EINVAL;
  968. }
  969. pipe = drm_crtc_index(primary_crtc);
  970. }
  971. /**
  972. * note: VBLANK is expected to be enabled at this point in
  973. * resource control state machine if on primary CRTC
  974. */
  975. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  976. if (sde_rsc_client_is_state_update_complete(
  977. sde_enc->rsc_client))
  978. break;
  979. if (crtc->base.id == wait_vblank_crtc_id)
  980. ret = sde_encoder_wait_for_event(drm_enc,
  981. MSM_ENC_VBLANK);
  982. else
  983. drm_wait_one_vblank(drm_enc->dev, pipe);
  984. if (ret) {
  985. SDE_ERROR_ENC(sde_enc,
  986. "wait for vblank failed ret:%d\n", ret);
  987. /**
  988. * rsc hardware may hang without vsync. avoid rsc hang
  989. * by generating the vsync from watchdog timer.
  990. */
  991. if (crtc->base.id == wait_vblank_crtc_id)
  992. sde_encoder_helper_switch_vsync(drm_enc, true);
  993. }
  994. }
  995. if (wait_count >= MAX_RSC_WAIT)
  996. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  997. SDE_EVTLOG_ERROR);
  998. if (wait_refcount)
  999. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1000. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1001. SDE_EVTLOG_FUNC_EXIT);
  1002. return ret;
  1003. }
  1004. static int _sde_encoder_update_rsc_client(
  1005. struct drm_encoder *drm_enc, bool enable)
  1006. {
  1007. struct sde_encoder_virt *sde_enc;
  1008. struct drm_crtc *crtc;
  1009. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1010. struct sde_rsc_cmd_config *rsc_config;
  1011. int ret;
  1012. struct msm_display_info *disp_info;
  1013. struct msm_mode_info *mode_info;
  1014. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1015. u32 qsync_mode = 0, v_front_porch;
  1016. struct drm_display_mode *mode;
  1017. bool is_vid_mode;
  1018. struct drm_encoder *enc;
  1019. if (!drm_enc || !drm_enc->dev) {
  1020. SDE_ERROR("invalid encoder arguments\n");
  1021. return -EINVAL;
  1022. }
  1023. sde_enc = to_sde_encoder_virt(drm_enc);
  1024. mode_info = &sde_enc->mode_info;
  1025. crtc = sde_enc->crtc;
  1026. if (!sde_enc->crtc) {
  1027. SDE_ERROR("invalid crtc parameter\n");
  1028. return -EINVAL;
  1029. }
  1030. disp_info = &sde_enc->disp_info;
  1031. rsc_config = &sde_enc->rsc_config;
  1032. if (!sde_enc->rsc_client) {
  1033. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1034. return 0;
  1035. }
  1036. /**
  1037. * only primary command mode panel without Qsync can request CMD state.
  1038. * all other panels/displays can request for VID state including
  1039. * secondary command mode panel.
  1040. * Clone mode encoder can request CLK STATE only.
  1041. */
  1042. if (sde_enc->cur_master)
  1043. qsync_mode = sde_connector_get_qsync_mode(
  1044. sde_enc->cur_master->connector);
  1045. if (sde_encoder_in_clone_mode(drm_enc) ||
  1046. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1047. (disp_info->display_type && qsync_mode))
  1048. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1049. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1050. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1051. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1052. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1053. drm_for_each_encoder(enc, drm_enc->dev) {
  1054. if (enc->base.id != drm_enc->base.id &&
  1055. sde_encoder_in_cont_splash(enc))
  1056. rsc_state = SDE_RSC_CLK_STATE;
  1057. }
  1058. SDE_EVT32(rsc_state, qsync_mode);
  1059. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1060. MSM_DISPLAY_VIDEO_MODE);
  1061. mode = &sde_enc->crtc->state->mode;
  1062. v_front_porch = mode->vsync_start - mode->vdisplay;
  1063. /* compare specific items and reconfigure the rsc */
  1064. if ((rsc_config->fps != mode_info->frame_rate) ||
  1065. (rsc_config->vtotal != mode_info->vtotal) ||
  1066. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1067. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1068. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1069. rsc_config->fps = mode_info->frame_rate;
  1070. rsc_config->vtotal = mode_info->vtotal;
  1071. /*
  1072. * for video mode, prefill lines should not go beyond vertical
  1073. * front porch for RSCC configuration. This will ensure bw
  1074. * downvotes are not sent within the active region. Additional
  1075. * -1 is to give one line time for rscc mode min_threshold.
  1076. */
  1077. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1078. rsc_config->prefill_lines = v_front_porch - 1;
  1079. else
  1080. rsc_config->prefill_lines = mode_info->prefill_lines;
  1081. rsc_config->jitter_numer = mode_info->jitter_numer;
  1082. rsc_config->jitter_denom = mode_info->jitter_denom;
  1083. sde_enc->rsc_state_init = false;
  1084. }
  1085. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1086. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1087. /* update it only once */
  1088. sde_enc->rsc_state_init = true;
  1089. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1090. rsc_state, rsc_config, crtc->base.id,
  1091. &wait_vblank_crtc_id);
  1092. } else {
  1093. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1094. rsc_state, NULL, crtc->base.id,
  1095. &wait_vblank_crtc_id);
  1096. }
  1097. /**
  1098. * if RSC performed a state change that requires a VBLANK wait, it will
  1099. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1100. *
  1101. * if we are the primary display, we will need to enable and wait
  1102. * locally since we hold the commit thread
  1103. *
  1104. * if we are an external display, we must send a signal to the primary
  1105. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1106. * by the primary panel's VBLANK signals
  1107. */
  1108. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1109. if (ret) {
  1110. SDE_ERROR_ENC(sde_enc,
  1111. "sde rsc client update failed ret:%d\n", ret);
  1112. return ret;
  1113. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1114. return ret;
  1115. }
  1116. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1117. sde_enc, wait_vblank_crtc_id);
  1118. return ret;
  1119. }
  1120. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1121. {
  1122. struct sde_encoder_virt *sde_enc;
  1123. int i;
  1124. if (!drm_enc) {
  1125. SDE_ERROR("invalid encoder\n");
  1126. return;
  1127. }
  1128. sde_enc = to_sde_encoder_virt(drm_enc);
  1129. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1132. if (phys && phys->ops.irq_control)
  1133. phys->ops.irq_control(phys, enable);
  1134. }
  1135. }
  1136. /* keep track of the userspace vblank during modeset */
  1137. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1138. u32 sw_event)
  1139. {
  1140. struct sde_encoder_virt *sde_enc;
  1141. bool enable;
  1142. int i;
  1143. if (!drm_enc) {
  1144. SDE_ERROR("invalid encoder\n");
  1145. return;
  1146. }
  1147. sde_enc = to_sde_encoder_virt(drm_enc);
  1148. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1149. sw_event, sde_enc->vblank_enabled);
  1150. /* nothing to do if vblank not enabled by userspace */
  1151. if (!sde_enc->vblank_enabled)
  1152. return;
  1153. /* disable vblank on pre_modeset */
  1154. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1155. enable = false;
  1156. /* enable vblank on post_modeset */
  1157. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1158. enable = true;
  1159. else
  1160. return;
  1161. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1162. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1163. if (phys && phys->ops.control_vblank_irq)
  1164. phys->ops.control_vblank_irq(phys, enable);
  1165. }
  1166. }
  1167. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1168. {
  1169. struct sde_encoder_virt *sde_enc;
  1170. if (!drm_enc)
  1171. return NULL;
  1172. sde_enc = to_sde_encoder_virt(drm_enc);
  1173. return sde_enc->rsc_client;
  1174. }
  1175. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1176. bool enable)
  1177. {
  1178. struct sde_kms *sde_kms;
  1179. struct sde_encoder_virt *sde_enc;
  1180. int rc;
  1181. sde_enc = to_sde_encoder_virt(drm_enc);
  1182. sde_kms = sde_encoder_get_kms(drm_enc);
  1183. if (!sde_kms)
  1184. return -EINVAL;
  1185. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1186. SDE_EVT32(DRMID(drm_enc), enable);
  1187. if (!sde_enc->cur_master) {
  1188. SDE_ERROR("encoder master not set\n");
  1189. return -EINVAL;
  1190. }
  1191. if (enable) {
  1192. /* enable SDE core clks */
  1193. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1194. if (rc < 0) {
  1195. SDE_ERROR("failed to enable power resource %d\n", rc);
  1196. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1197. return rc;
  1198. }
  1199. sde_enc->elevated_ahb_vote = true;
  1200. /* enable DSI clks */
  1201. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1202. true);
  1203. if (rc) {
  1204. SDE_ERROR("failed to enable clk control %d\n", rc);
  1205. pm_runtime_put_sync(drm_enc->dev->dev);
  1206. return rc;
  1207. }
  1208. /* enable all the irq */
  1209. _sde_encoder_irq_control(drm_enc, true);
  1210. _sde_encoder_pm_qos_add_request(drm_enc);
  1211. } else {
  1212. _sde_encoder_pm_qos_remove_request(drm_enc);
  1213. /* disable all the irq */
  1214. _sde_encoder_irq_control(drm_enc, false);
  1215. /* disable DSI clks */
  1216. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1217. /* disable SDE core clks */
  1218. pm_runtime_put_sync(drm_enc->dev->dev);
  1219. }
  1220. return 0;
  1221. }
  1222. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1223. bool enable, u32 frame_count)
  1224. {
  1225. struct sde_encoder_virt *sde_enc;
  1226. int i;
  1227. if (!drm_enc) {
  1228. SDE_ERROR("invalid encoder\n");
  1229. return;
  1230. }
  1231. sde_enc = to_sde_encoder_virt(drm_enc);
  1232. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1233. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1234. if (!phys || !phys->ops.setup_misr)
  1235. continue;
  1236. phys->ops.setup_misr(phys, enable, frame_count);
  1237. }
  1238. }
  1239. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1240. unsigned int type, unsigned int code, int value)
  1241. {
  1242. struct drm_encoder *drm_enc = NULL;
  1243. struct sde_encoder_virt *sde_enc = NULL;
  1244. struct msm_drm_thread *disp_thread = NULL;
  1245. struct msm_drm_private *priv = NULL;
  1246. if (!handle || !handle->handler || !handle->handler->private) {
  1247. SDE_ERROR("invalid encoder for the input event\n");
  1248. return;
  1249. }
  1250. drm_enc = (struct drm_encoder *)handle->handler->private;
  1251. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1252. SDE_ERROR("invalid parameters\n");
  1253. return;
  1254. }
  1255. priv = drm_enc->dev->dev_private;
  1256. sde_enc = to_sde_encoder_virt(drm_enc);
  1257. if (!sde_enc->crtc || (sde_enc->crtc->index
  1258. >= ARRAY_SIZE(priv->disp_thread))) {
  1259. SDE_DEBUG_ENC(sde_enc,
  1260. "invalid cached CRTC: %d or crtc index: %d\n",
  1261. sde_enc->crtc == NULL,
  1262. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1263. return;
  1264. }
  1265. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1266. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1267. kthread_queue_work(&disp_thread->worker,
  1268. &sde_enc->input_event_work);
  1269. }
  1270. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1271. {
  1272. struct sde_encoder_virt *sde_enc;
  1273. if (!drm_enc) {
  1274. SDE_ERROR("invalid encoder\n");
  1275. return;
  1276. }
  1277. sde_enc = to_sde_encoder_virt(drm_enc);
  1278. /* return early if there is no state change */
  1279. if (sde_enc->idle_pc_enabled == enable)
  1280. return;
  1281. sde_enc->idle_pc_enabled = enable;
  1282. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1283. SDE_EVT32(sde_enc->idle_pc_enabled);
  1284. }
  1285. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1286. u32 sw_event)
  1287. {
  1288. struct drm_encoder *drm_enc = &sde_enc->base;
  1289. struct msm_drm_private *priv;
  1290. unsigned int lp, idle_pc_duration;
  1291. struct msm_drm_thread *disp_thread;
  1292. /* set idle timeout based on master connector's lp value */
  1293. if (sde_enc->cur_master)
  1294. lp = sde_connector_get_lp(
  1295. sde_enc->cur_master->connector);
  1296. else
  1297. lp = SDE_MODE_DPMS_ON;
  1298. if (lp == SDE_MODE_DPMS_LP2)
  1299. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1300. else
  1301. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1302. priv = drm_enc->dev->dev_private;
  1303. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1304. kthread_mod_delayed_work(
  1305. &disp_thread->worker,
  1306. &sde_enc->delayed_off_work,
  1307. msecs_to_jiffies(idle_pc_duration));
  1308. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1309. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1310. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1311. sw_event);
  1312. }
  1313. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1314. u32 sw_event)
  1315. {
  1316. if (kthread_cancel_delayed_work_sync(
  1317. &sde_enc->delayed_off_work))
  1318. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1319. sw_event);
  1320. }
  1321. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1322. u32 sw_event)
  1323. {
  1324. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1325. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1326. else
  1327. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1328. }
  1329. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1330. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1331. {
  1332. int ret = 0;
  1333. mutex_lock(&sde_enc->rc_lock);
  1334. /* return if the resource control is already in ON state */
  1335. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1336. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1337. sw_event);
  1338. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1339. SDE_EVTLOG_FUNC_CASE1);
  1340. goto end;
  1341. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1342. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1343. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1344. sw_event, sde_enc->rc_state);
  1345. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1346. SDE_EVTLOG_ERROR);
  1347. goto end;
  1348. }
  1349. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1350. _sde_encoder_irq_control(drm_enc, true);
  1351. } else {
  1352. /* enable all the clks and resources */
  1353. ret = _sde_encoder_resource_control_helper(drm_enc,
  1354. true);
  1355. if (ret) {
  1356. SDE_ERROR_ENC(sde_enc,
  1357. "sw_event:%d, rc in state %d\n",
  1358. sw_event, sde_enc->rc_state);
  1359. SDE_EVT32(DRMID(drm_enc), sw_event,
  1360. sde_enc->rc_state,
  1361. SDE_EVTLOG_ERROR);
  1362. goto end;
  1363. }
  1364. _sde_encoder_update_rsc_client(drm_enc, true);
  1365. }
  1366. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1367. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1368. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1369. end:
  1370. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1371. mutex_unlock(&sde_enc->rc_lock);
  1372. return ret;
  1373. }
  1374. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1375. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1376. {
  1377. /* cancel delayed off work, if any */
  1378. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1379. mutex_lock(&sde_enc->rc_lock);
  1380. if (is_vid_mode &&
  1381. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1382. _sde_encoder_irq_control(drm_enc, true);
  1383. }
  1384. /* skip if is already OFF or IDLE, resources are off already */
  1385. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1386. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1387. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1388. sw_event, sde_enc->rc_state);
  1389. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1390. SDE_EVTLOG_FUNC_CASE3);
  1391. goto end;
  1392. }
  1393. /**
  1394. * IRQs are still enabled currently, which allows wait for
  1395. * VBLANK which RSC may require to correctly transition to OFF
  1396. */
  1397. _sde_encoder_update_rsc_client(drm_enc, false);
  1398. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1399. SDE_ENC_RC_STATE_PRE_OFF,
  1400. SDE_EVTLOG_FUNC_CASE3);
  1401. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1402. end:
  1403. mutex_unlock(&sde_enc->rc_lock);
  1404. return 0;
  1405. }
  1406. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1407. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1408. {
  1409. int ret = 0;
  1410. mutex_lock(&sde_enc->rc_lock);
  1411. /* return if the resource control is already in OFF state */
  1412. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1413. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1414. sw_event);
  1415. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1416. SDE_EVTLOG_FUNC_CASE4);
  1417. goto end;
  1418. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1419. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1420. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1421. sw_event, sde_enc->rc_state);
  1422. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1423. SDE_EVTLOG_ERROR);
  1424. ret = -EINVAL;
  1425. goto end;
  1426. }
  1427. /**
  1428. * expect to arrive here only if in either idle state or pre-off
  1429. * and in IDLE state the resources are already disabled
  1430. */
  1431. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1432. _sde_encoder_resource_control_helper(drm_enc, false);
  1433. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1434. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1435. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1436. end:
  1437. mutex_unlock(&sde_enc->rc_lock);
  1438. return ret;
  1439. }
  1440. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1441. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1442. {
  1443. int ret = 0;
  1444. /* cancel delayed off work, if any */
  1445. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1446. mutex_lock(&sde_enc->rc_lock);
  1447. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1448. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1449. sw_event);
  1450. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1451. SDE_EVTLOG_FUNC_CASE5);
  1452. goto end;
  1453. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1454. /* enable all the clks and resources */
  1455. ret = _sde_encoder_resource_control_helper(drm_enc,
  1456. true);
  1457. if (ret) {
  1458. SDE_ERROR_ENC(sde_enc,
  1459. "sw_event:%d, rc in state %d\n",
  1460. sw_event, sde_enc->rc_state);
  1461. SDE_EVT32(DRMID(drm_enc), sw_event,
  1462. sde_enc->rc_state,
  1463. SDE_EVTLOG_ERROR);
  1464. goto end;
  1465. }
  1466. _sde_encoder_update_rsc_client(drm_enc, true);
  1467. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1468. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1469. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1470. }
  1471. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1472. if (ret && ret != -EWOULDBLOCK) {
  1473. SDE_ERROR_ENC(sde_enc,
  1474. "wait for commit done returned %d\n",
  1475. ret);
  1476. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1477. ret, SDE_EVTLOG_ERROR);
  1478. ret = -EINVAL;
  1479. goto end;
  1480. }
  1481. _sde_encoder_irq_control(drm_enc, false);
  1482. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1483. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1484. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1485. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1486. _sde_encoder_pm_qos_remove_request(drm_enc);
  1487. end:
  1488. mutex_unlock(&sde_enc->rc_lock);
  1489. return ret;
  1490. }
  1491. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1492. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1493. {
  1494. int ret = 0;
  1495. mutex_lock(&sde_enc->rc_lock);
  1496. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1497. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1498. sw_event);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1500. SDE_EVTLOG_FUNC_CASE5);
  1501. goto end;
  1502. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1503. SDE_ERROR_ENC(sde_enc,
  1504. "sw_event:%d, rc:%d !MODESET state\n",
  1505. sw_event, sde_enc->rc_state);
  1506. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1507. SDE_EVTLOG_ERROR);
  1508. ret = -EINVAL;
  1509. goto end;
  1510. }
  1511. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1512. _sde_encoder_irq_control(drm_enc, true);
  1513. _sde_encoder_update_rsc_client(drm_enc, true);
  1514. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1515. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1516. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1517. _sde_encoder_pm_qos_add_request(drm_enc);
  1518. end:
  1519. mutex_unlock(&sde_enc->rc_lock);
  1520. return ret;
  1521. }
  1522. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1523. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1524. {
  1525. struct msm_drm_private *priv;
  1526. struct sde_kms *sde_kms;
  1527. struct drm_crtc *crtc = drm_enc->crtc;
  1528. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1529. priv = drm_enc->dev->dev_private;
  1530. sde_kms = to_sde_kms(priv->kms);
  1531. mutex_lock(&sde_enc->rc_lock);
  1532. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1533. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1534. sw_event, sde_enc->rc_state);
  1535. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1536. SDE_EVTLOG_ERROR);
  1537. goto end;
  1538. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1539. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1540. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1541. sde_crtc_frame_pending(sde_enc->crtc),
  1542. SDE_EVTLOG_ERROR);
  1543. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1544. goto end;
  1545. }
  1546. if (is_vid_mode) {
  1547. _sde_encoder_irq_control(drm_enc, false);
  1548. } else {
  1549. /* disable all the clks and resources */
  1550. _sde_encoder_update_rsc_client(drm_enc, false);
  1551. _sde_encoder_resource_control_helper(drm_enc, false);
  1552. if (!sde_kms->perf.bw_vote_mode)
  1553. memset(&sde_crtc->cur_perf, 0,
  1554. sizeof(struct sde_core_perf_params));
  1555. }
  1556. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1557. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1558. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1559. end:
  1560. mutex_unlock(&sde_enc->rc_lock);
  1561. return 0;
  1562. }
  1563. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1564. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1565. struct msm_drm_private *priv, bool is_vid_mode)
  1566. {
  1567. bool autorefresh_enabled = false;
  1568. struct msm_drm_thread *disp_thread;
  1569. int ret = 0;
  1570. if (!sde_enc->crtc ||
  1571. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1572. SDE_DEBUG_ENC(sde_enc,
  1573. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1574. sde_enc->crtc == NULL,
  1575. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1576. sw_event);
  1577. return -EINVAL;
  1578. }
  1579. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1580. mutex_lock(&sde_enc->rc_lock);
  1581. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1582. if (sde_enc->cur_master &&
  1583. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1584. autorefresh_enabled =
  1585. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1586. sde_enc->cur_master);
  1587. if (autorefresh_enabled) {
  1588. SDE_DEBUG_ENC(sde_enc,
  1589. "not handling early wakeup since auto refresh is enabled\n");
  1590. goto end;
  1591. }
  1592. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1593. kthread_mod_delayed_work(&disp_thread->worker,
  1594. &sde_enc->delayed_off_work,
  1595. msecs_to_jiffies(
  1596. IDLE_POWERCOLLAPSE_DURATION));
  1597. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1598. /* enable all the clks and resources */
  1599. ret = _sde_encoder_resource_control_helper(drm_enc,
  1600. true);
  1601. if (ret) {
  1602. SDE_ERROR_ENC(sde_enc,
  1603. "sw_event:%d, rc in state %d\n",
  1604. sw_event, sde_enc->rc_state);
  1605. SDE_EVT32(DRMID(drm_enc), sw_event,
  1606. sde_enc->rc_state,
  1607. SDE_EVTLOG_ERROR);
  1608. goto end;
  1609. }
  1610. _sde_encoder_update_rsc_client(drm_enc, true);
  1611. /*
  1612. * In some cases, commit comes with slight delay
  1613. * (> 80 ms)after early wake up, prevent clock switch
  1614. * off to avoid jank in next update. So, increase the
  1615. * command mode idle timeout sufficiently to prevent
  1616. * such case.
  1617. */
  1618. kthread_mod_delayed_work(&disp_thread->worker,
  1619. &sde_enc->delayed_off_work,
  1620. msecs_to_jiffies(
  1621. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1622. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1623. }
  1624. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1625. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1626. end:
  1627. mutex_unlock(&sde_enc->rc_lock);
  1628. return ret;
  1629. }
  1630. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1631. u32 sw_event)
  1632. {
  1633. struct sde_encoder_virt *sde_enc;
  1634. struct msm_drm_private *priv;
  1635. int ret = 0;
  1636. bool is_vid_mode = false;
  1637. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1638. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1639. sw_event);
  1640. return -EINVAL;
  1641. }
  1642. sde_enc = to_sde_encoder_virt(drm_enc);
  1643. priv = drm_enc->dev->dev_private;
  1644. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1645. is_vid_mode = true;
  1646. /*
  1647. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1648. * events and return early for other events (ie wb display).
  1649. */
  1650. if (!sde_enc->idle_pc_enabled &&
  1651. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1652. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1653. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1654. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1655. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1656. return 0;
  1657. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1658. sw_event, sde_enc->idle_pc_enabled);
  1659. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1660. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1661. switch (sw_event) {
  1662. case SDE_ENC_RC_EVENT_KICKOFF:
  1663. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1664. is_vid_mode);
  1665. break;
  1666. case SDE_ENC_RC_EVENT_PRE_STOP:
  1667. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1668. is_vid_mode);
  1669. break;
  1670. case SDE_ENC_RC_EVENT_STOP:
  1671. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1672. break;
  1673. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1674. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1675. break;
  1676. case SDE_ENC_RC_EVENT_POST_MODESET:
  1677. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1678. break;
  1679. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1680. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1681. is_vid_mode);
  1682. break;
  1683. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1684. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1685. priv, is_vid_mode);
  1686. break;
  1687. default:
  1688. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1689. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1690. break;
  1691. }
  1692. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1693. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1694. return ret;
  1695. }
  1696. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1697. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1698. {
  1699. int i = 0;
  1700. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1701. if (intf_mode == INTF_MODE_CMD)
  1702. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1703. else if (intf_mode == INTF_MODE_VIDEO)
  1704. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1705. _sde_encoder_update_rsc_client(drm_enc, true);
  1706. if (intf_mode == INTF_MODE_CMD) {
  1707. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1708. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1709. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1710. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1711. msm_is_mode_seamless_poms(adj_mode),
  1712. SDE_EVTLOG_FUNC_CASE1);
  1713. } else if (intf_mode == INTF_MODE_VIDEO) {
  1714. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1715. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1716. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1717. msm_is_mode_seamless_poms(adj_mode),
  1718. SDE_EVTLOG_FUNC_CASE2);
  1719. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1720. }
  1721. }
  1722. static struct drm_connector *_sde_encoder_get_connector(
  1723. struct drm_device *dev, struct drm_encoder *drm_enc)
  1724. {
  1725. struct drm_connector_list_iter conn_iter;
  1726. struct drm_connector *conn = NULL, *conn_search;
  1727. drm_connector_list_iter_begin(dev, &conn_iter);
  1728. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1729. if (conn_search->encoder == drm_enc) {
  1730. conn = conn_search;
  1731. break;
  1732. }
  1733. }
  1734. drm_connector_list_iter_end(&conn_iter);
  1735. return conn;
  1736. }
  1737. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1738. {
  1739. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1740. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1741. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1742. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1743. struct sde_rm_hw_request request_hw;
  1744. int i, j;
  1745. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1746. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1747. sde_enc->hw_pp[i] = NULL;
  1748. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1749. break;
  1750. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1751. }
  1752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1753. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1754. if (phys) {
  1755. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1756. SDE_HW_BLK_QDSS);
  1757. for (j = 0; j < QDSS_MAX; j++) {
  1758. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1759. phys->hw_qdss =
  1760. (struct sde_hw_qdss *)qdss_iter.hw;
  1761. break;
  1762. }
  1763. }
  1764. }
  1765. }
  1766. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1767. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1768. sde_enc->hw_dsc[i] = NULL;
  1769. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1770. break;
  1771. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1772. }
  1773. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1774. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1775. sde_enc->hw_vdc[i] = NULL;
  1776. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1777. break;
  1778. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1779. }
  1780. /* Get PP for DSC configuration */
  1781. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1782. struct sde_hw_pingpong *pp = NULL;
  1783. unsigned long features = 0;
  1784. if (!sde_enc->hw_dsc[i])
  1785. continue;
  1786. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1787. request_hw.type = SDE_HW_BLK_PINGPONG;
  1788. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1789. break;
  1790. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1791. features = pp->ops.get_hw_caps(pp);
  1792. if (test_bit(SDE_PINGPONG_DSC, &features))
  1793. sde_enc->hw_dsc_pp[i] = pp;
  1794. else
  1795. sde_enc->hw_dsc_pp[i] = NULL;
  1796. }
  1797. }
  1798. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1799. struct drm_display_mode *adj_mode, bool pre_modeset)
  1800. {
  1801. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1802. enum sde_intf_mode intf_mode;
  1803. int ret;
  1804. bool is_cmd_mode = false;
  1805. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1806. is_cmd_mode = true;
  1807. if (pre_modeset) {
  1808. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1809. if (msm_is_mode_seamless_dms(adj_mode) ||
  1810. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1811. is_cmd_mode)) {
  1812. /* restore resource state before releasing them */
  1813. ret = sde_encoder_resource_control(drm_enc,
  1814. SDE_ENC_RC_EVENT_PRE_MODESET);
  1815. if (ret) {
  1816. SDE_ERROR_ENC(sde_enc,
  1817. "sde resource control failed: %d\n",
  1818. ret);
  1819. return ret;
  1820. }
  1821. /*
  1822. * Disable dce before switching the mode and after pre-
  1823. * modeset to guarantee previous kickoff has finished.
  1824. */
  1825. sde_encoder_dce_disable(sde_enc);
  1826. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1827. _sde_encoder_modeset_helper_locked(drm_enc,
  1828. SDE_ENC_RC_EVENT_PRE_MODESET);
  1829. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1830. adj_mode);
  1831. }
  1832. } else {
  1833. if (msm_is_mode_seamless_dms(adj_mode) ||
  1834. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1835. is_cmd_mode))
  1836. sde_encoder_resource_control(&sde_enc->base,
  1837. SDE_ENC_RC_EVENT_POST_MODESET);
  1838. else if (msm_is_mode_seamless_poms(adj_mode))
  1839. _sde_encoder_modeset_helper_locked(drm_enc,
  1840. SDE_ENC_RC_EVENT_POST_MODESET);
  1841. }
  1842. return 0;
  1843. }
  1844. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1845. struct drm_display_mode *mode,
  1846. struct drm_display_mode *adj_mode)
  1847. {
  1848. struct sde_encoder_virt *sde_enc;
  1849. struct sde_kms *sde_kms;
  1850. struct drm_connector *conn;
  1851. int i = 0, ret;
  1852. int num_lm, num_intf, num_pp_per_intf;
  1853. if (!drm_enc) {
  1854. SDE_ERROR("invalid encoder\n");
  1855. return;
  1856. }
  1857. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1858. SDE_ERROR("power resource is not enabled\n");
  1859. return;
  1860. }
  1861. sde_kms = sde_encoder_get_kms(drm_enc);
  1862. if (!sde_kms)
  1863. return;
  1864. sde_enc = to_sde_encoder_virt(drm_enc);
  1865. SDE_DEBUG_ENC(sde_enc, "\n");
  1866. SDE_EVT32(DRMID(drm_enc));
  1867. /*
  1868. * cache the crtc in sde_enc on enable for duration of use case
  1869. * for correctly servicing asynchronous irq events and timers
  1870. */
  1871. if (!drm_enc->crtc) {
  1872. SDE_ERROR("invalid crtc\n");
  1873. return;
  1874. }
  1875. sde_enc->crtc = drm_enc->crtc;
  1876. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1877. /* get and store the mode_info */
  1878. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1879. if (!conn) {
  1880. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1881. return;
  1882. } else if (!conn->state) {
  1883. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1884. return;
  1885. }
  1886. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1887. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1888. /* release resources before seamless mode change */
  1889. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1890. if (ret)
  1891. return;
  1892. /* reserve dynamic resources now, indicating non test-only */
  1893. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1894. conn->state, false);
  1895. if (ret) {
  1896. SDE_ERROR_ENC(sde_enc,
  1897. "failed to reserve hw resources, %d\n", ret);
  1898. return;
  1899. }
  1900. /* assign the reserved HW blocks to this encoder */
  1901. _sde_encoder_virt_populate_hw_res(drm_enc);
  1902. /* determine left HW PP block to map to INTF */
  1903. num_lm = sde_enc->mode_info.topology.num_lm;
  1904. num_intf = sde_enc->mode_info.topology.num_intf;
  1905. num_pp_per_intf = num_lm / num_intf;
  1906. if (!num_pp_per_intf)
  1907. num_pp_per_intf = 1;
  1908. /* perform mode_set on phys_encs */
  1909. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1910. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1911. if (phys) {
  1912. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1913. sde_enc->topology.num_intf) {
  1914. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1915. i * num_pp_per_intf);
  1916. return;
  1917. }
  1918. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1919. phys->connector = conn->state->connector;
  1920. if (phys->ops.mode_set)
  1921. phys->ops.mode_set(phys, mode, adj_mode);
  1922. }
  1923. }
  1924. /* update resources after seamless mode change */
  1925. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1926. }
  1927. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1928. {
  1929. struct sde_encoder_virt *sde_enc;
  1930. struct sde_encoder_phys *phys;
  1931. int i;
  1932. if (!drm_enc) {
  1933. SDE_ERROR("invalid parameters\n");
  1934. return;
  1935. }
  1936. sde_enc = to_sde_encoder_virt(drm_enc);
  1937. if (!sde_enc) {
  1938. SDE_ERROR("invalid sde encoder\n");
  1939. return;
  1940. }
  1941. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1942. phys = sde_enc->phys_encs[i];
  1943. if (phys && phys->ops.control_te)
  1944. phys->ops.control_te(phys, enable);
  1945. }
  1946. }
  1947. static int _sde_encoder_input_connect(struct input_handler *handler,
  1948. struct input_dev *dev, const struct input_device_id *id)
  1949. {
  1950. struct input_handle *handle;
  1951. int rc = 0;
  1952. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1953. if (!handle)
  1954. return -ENOMEM;
  1955. handle->dev = dev;
  1956. handle->handler = handler;
  1957. handle->name = handler->name;
  1958. rc = input_register_handle(handle);
  1959. if (rc) {
  1960. pr_err("failed to register input handle\n");
  1961. goto error;
  1962. }
  1963. rc = input_open_device(handle);
  1964. if (rc) {
  1965. pr_err("failed to open input device\n");
  1966. goto error_unregister;
  1967. }
  1968. return 0;
  1969. error_unregister:
  1970. input_unregister_handle(handle);
  1971. error:
  1972. kfree(handle);
  1973. return rc;
  1974. }
  1975. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1976. {
  1977. input_close_device(handle);
  1978. input_unregister_handle(handle);
  1979. kfree(handle);
  1980. }
  1981. /**
  1982. * Structure for specifying event parameters on which to receive callbacks.
  1983. * This structure will trigger a callback in case of a touch event (specified by
  1984. * EV_ABS) where there is a change in X and Y coordinates,
  1985. */
  1986. static const struct input_device_id sde_input_ids[] = {
  1987. {
  1988. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1989. .evbit = { BIT_MASK(EV_ABS) },
  1990. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1991. BIT_MASK(ABS_MT_POSITION_X) |
  1992. BIT_MASK(ABS_MT_POSITION_Y) },
  1993. },
  1994. { },
  1995. };
  1996. static void _sde_encoder_input_handler_register(
  1997. struct drm_encoder *drm_enc)
  1998. {
  1999. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2000. int rc;
  2001. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2002. return;
  2003. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2004. sde_enc->input_handler->private = sde_enc;
  2005. /* register input handler if not already registered */
  2006. rc = input_register_handler(sde_enc->input_handler);
  2007. if (rc) {
  2008. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2009. rc);
  2010. kfree(sde_enc->input_handler);
  2011. }
  2012. }
  2013. }
  2014. static void _sde_encoder_input_handler_unregister(
  2015. struct drm_encoder *drm_enc)
  2016. {
  2017. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2018. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2019. return;
  2020. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2021. input_unregister_handler(sde_enc->input_handler);
  2022. sde_enc->input_handler->private = NULL;
  2023. }
  2024. }
  2025. static int _sde_encoder_input_handler(
  2026. struct sde_encoder_virt *sde_enc)
  2027. {
  2028. struct input_handler *input_handler = NULL;
  2029. int rc = 0;
  2030. if (sde_enc->input_handler) {
  2031. SDE_ERROR_ENC(sde_enc,
  2032. "input_handle is active. unexpected\n");
  2033. return -EINVAL;
  2034. }
  2035. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2036. if (!input_handler)
  2037. return -ENOMEM;
  2038. input_handler->event = sde_encoder_input_event_handler;
  2039. input_handler->connect = _sde_encoder_input_connect;
  2040. input_handler->disconnect = _sde_encoder_input_disconnect;
  2041. input_handler->name = "sde";
  2042. input_handler->id_table = sde_input_ids;
  2043. sde_enc->input_handler = input_handler;
  2044. return rc;
  2045. }
  2046. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2047. {
  2048. struct sde_encoder_virt *sde_enc = NULL;
  2049. struct sde_kms *sde_kms;
  2050. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2051. SDE_ERROR("invalid parameters\n");
  2052. return;
  2053. }
  2054. sde_kms = sde_encoder_get_kms(drm_enc);
  2055. if (!sde_kms)
  2056. return;
  2057. sde_enc = to_sde_encoder_virt(drm_enc);
  2058. if (!sde_enc || !sde_enc->cur_master) {
  2059. SDE_DEBUG("invalid sde encoder/master\n");
  2060. return;
  2061. }
  2062. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2063. sde_enc->cur_master->hw_mdptop &&
  2064. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2065. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2066. sde_enc->cur_master->hw_mdptop);
  2067. if (sde_enc->cur_master->hw_mdptop &&
  2068. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2069. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2070. sde_enc->cur_master->hw_mdptop,
  2071. sde_kms->catalog);
  2072. if (sde_enc->cur_master->hw_ctl &&
  2073. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2074. !sde_enc->cur_master->cont_splash_enabled)
  2075. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2076. sde_enc->cur_master->hw_ctl,
  2077. &sde_enc->cur_master->intf_cfg_v1);
  2078. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2079. sde_encoder_control_te(drm_enc, true);
  2080. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2081. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2082. }
  2083. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2084. {
  2085. struct sde_kms *sde_kms;
  2086. void *dither_cfg = NULL;
  2087. int ret = 0, i = 0;
  2088. size_t len = 0;
  2089. enum sde_rm_topology_name topology;
  2090. struct drm_encoder *drm_enc;
  2091. struct msm_display_dsc_info *dsc = NULL;
  2092. struct sde_encoder_virt *sde_enc;
  2093. struct sde_hw_pingpong *hw_pp;
  2094. u32 bpp, bpc;
  2095. int num_lm;
  2096. if (!phys || !phys->connector || !phys->hw_pp ||
  2097. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2098. return;
  2099. sde_kms = sde_encoder_get_kms(phys->parent);
  2100. if (!sde_kms)
  2101. return;
  2102. topology = sde_connector_get_topology_name(phys->connector);
  2103. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2104. (phys->split_role == ENC_ROLE_SLAVE))
  2105. return;
  2106. drm_enc = phys->parent;
  2107. sde_enc = to_sde_encoder_virt(drm_enc);
  2108. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2109. bpc = dsc->config.bits_per_component;
  2110. bpp = dsc->config.bits_per_pixel;
  2111. /* disable dither for 10 bpp or 10bpc dsc config */
  2112. if (bpp == 10 || bpc == 10) {
  2113. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2114. return;
  2115. }
  2116. ret = sde_connector_get_dither_cfg(phys->connector,
  2117. phys->connector->state, &dither_cfg,
  2118. &len, sde_enc->idle_pc_restore);
  2119. /* skip reg writes when return values are invalid or no data */
  2120. if (ret && ret == -ENODATA)
  2121. return;
  2122. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2123. for (i = 0; i < num_lm; i++) {
  2124. hw_pp = sde_enc->hw_pp[i];
  2125. phys->hw_pp->ops.setup_dither(hw_pp,
  2126. dither_cfg, len);
  2127. }
  2128. }
  2129. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2130. {
  2131. struct sde_encoder_virt *sde_enc = NULL;
  2132. int i;
  2133. if (!drm_enc) {
  2134. SDE_ERROR("invalid encoder\n");
  2135. return;
  2136. }
  2137. sde_enc = to_sde_encoder_virt(drm_enc);
  2138. if (!sde_enc->cur_master) {
  2139. SDE_DEBUG("virt encoder has no master\n");
  2140. return;
  2141. }
  2142. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2143. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2144. sde_enc->idle_pc_restore = true;
  2145. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2146. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2147. if (!phys)
  2148. continue;
  2149. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2150. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2151. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2152. phys->ops.restore(phys);
  2153. _sde_encoder_setup_dither(phys);
  2154. }
  2155. if (sde_enc->cur_master->ops.restore)
  2156. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2157. _sde_encoder_virt_enable_helper(drm_enc);
  2158. }
  2159. static void sde_encoder_off_work(struct kthread_work *work)
  2160. {
  2161. struct sde_encoder_virt *sde_enc = container_of(work,
  2162. struct sde_encoder_virt, delayed_off_work.work);
  2163. struct drm_encoder *drm_enc;
  2164. if (!sde_enc) {
  2165. SDE_ERROR("invalid sde encoder\n");
  2166. return;
  2167. }
  2168. drm_enc = &sde_enc->base;
  2169. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2170. sde_encoder_idle_request(drm_enc);
  2171. SDE_ATRACE_END("sde_encoder_off_work");
  2172. }
  2173. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2174. {
  2175. struct sde_encoder_virt *sde_enc = NULL;
  2176. int i, ret = 0;
  2177. struct msm_compression_info *comp_info = NULL;
  2178. struct drm_display_mode *cur_mode = NULL;
  2179. struct msm_display_info *disp_info;
  2180. if (!drm_enc) {
  2181. SDE_ERROR("invalid encoder\n");
  2182. return;
  2183. }
  2184. sde_enc = to_sde_encoder_virt(drm_enc);
  2185. disp_info = &sde_enc->disp_info;
  2186. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2187. SDE_ERROR("power resource is not enabled\n");
  2188. return;
  2189. }
  2190. if (drm_enc->crtc && !sde_enc->crtc)
  2191. sde_enc->crtc = drm_enc->crtc;
  2192. comp_info = &sde_enc->mode_info.comp_info;
  2193. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2194. SDE_DEBUG_ENC(sde_enc, "\n");
  2195. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2196. sde_enc->cur_master = NULL;
  2197. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2198. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2199. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2200. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2201. sde_enc->cur_master = phys;
  2202. break;
  2203. }
  2204. }
  2205. if (!sde_enc->cur_master) {
  2206. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2207. return;
  2208. }
  2209. _sde_encoder_input_handler_register(drm_enc);
  2210. if ((drm_enc->crtc->state->connectors_changed &&
  2211. sde_encoder_in_clone_mode(drm_enc)) ||
  2212. !(msm_is_mode_seamless_vrr(cur_mode)
  2213. || msm_is_mode_seamless_dms(cur_mode)
  2214. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2215. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2216. sde_encoder_off_work);
  2217. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2218. if (ret) {
  2219. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2220. ret);
  2221. return;
  2222. }
  2223. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2224. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2225. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2226. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2227. if (!phys)
  2228. continue;
  2229. phys->comp_type = comp_info->comp_type;
  2230. phys->comp_ratio = comp_info->comp_ratio;
  2231. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2232. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2233. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2234. phys->dsc_extra_pclk_cycle_cnt =
  2235. comp_info->dsc_info.pclk_per_line;
  2236. phys->dsc_extra_disp_width =
  2237. comp_info->dsc_info.extra_width;
  2238. phys->dce_bytes_per_line =
  2239. comp_info->dsc_info.bytes_per_pkt *
  2240. comp_info->dsc_info.pkt_per_line;
  2241. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2242. phys->dce_bytes_per_line =
  2243. comp_info->vdc_info.bytes_per_pkt *
  2244. comp_info->vdc_info.pkt_per_line;
  2245. }
  2246. if (phys != sde_enc->cur_master) {
  2247. /**
  2248. * on DMS request, the encoder will be enabled
  2249. * already. Invoke restore to reconfigure the
  2250. * new mode.
  2251. */
  2252. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2253. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2254. phys->ops.restore)
  2255. phys->ops.restore(phys);
  2256. else if (phys->ops.enable)
  2257. phys->ops.enable(phys);
  2258. }
  2259. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2260. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2261. phys->ops.setup_misr(phys, true,
  2262. sde_enc->misr_frame_count);
  2263. }
  2264. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2265. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2266. sde_enc->cur_master->ops.restore)
  2267. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2268. else if (sde_enc->cur_master->ops.enable)
  2269. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2270. _sde_encoder_virt_enable_helper(drm_enc);
  2271. }
  2272. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2273. {
  2274. struct sde_encoder_virt *sde_enc = NULL;
  2275. struct sde_kms *sde_kms;
  2276. enum sde_intf_mode intf_mode;
  2277. int i = 0;
  2278. if (!drm_enc) {
  2279. SDE_ERROR("invalid encoder\n");
  2280. return;
  2281. } else if (!drm_enc->dev) {
  2282. SDE_ERROR("invalid dev\n");
  2283. return;
  2284. } else if (!drm_enc->dev->dev_private) {
  2285. SDE_ERROR("invalid dev_private\n");
  2286. return;
  2287. }
  2288. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2289. SDE_ERROR("power resource is not enabled\n");
  2290. return;
  2291. }
  2292. sde_enc = to_sde_encoder_virt(drm_enc);
  2293. SDE_DEBUG_ENC(sde_enc, "\n");
  2294. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2295. if (!sde_kms)
  2296. return;
  2297. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2298. SDE_EVT32(DRMID(drm_enc));
  2299. /* wait for idle */
  2300. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2301. _sde_encoder_input_handler_unregister(drm_enc);
  2302. /*
  2303. * For primary command mode and video mode encoders, execute the
  2304. * resource control pre-stop operations before the physical encoders
  2305. * are disabled, to allow the rsc to transition its states properly.
  2306. *
  2307. * For other encoder types, rsc should not be enabled until after
  2308. * they have been fully disabled, so delay the pre-stop operations
  2309. * until after the physical disable calls have returned.
  2310. */
  2311. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2312. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2313. sde_encoder_resource_control(drm_enc,
  2314. SDE_ENC_RC_EVENT_PRE_STOP);
  2315. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2316. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2317. if (phys && phys->ops.disable)
  2318. phys->ops.disable(phys);
  2319. }
  2320. } else {
  2321. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2322. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2323. if (phys && phys->ops.disable)
  2324. phys->ops.disable(phys);
  2325. }
  2326. sde_encoder_resource_control(drm_enc,
  2327. SDE_ENC_RC_EVENT_PRE_STOP);
  2328. }
  2329. /*
  2330. * disable dce after the transfer is complete (for command mode)
  2331. * and after physical encoder is disabled, to make sure timing
  2332. * engine is already disabled (for video mode).
  2333. */
  2334. if (!sde_in_trusted_vm(sde_kms))
  2335. sde_encoder_dce_disable(sde_enc);
  2336. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2338. if (sde_enc->phys_encs[i]) {
  2339. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2340. sde_enc->phys_encs[i]->connector = NULL;
  2341. }
  2342. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2343. }
  2344. sde_enc->cur_master = NULL;
  2345. /*
  2346. * clear the cached crtc in sde_enc on use case finish, after all the
  2347. * outstanding events and timers have been completed
  2348. */
  2349. sde_enc->crtc = NULL;
  2350. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2351. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2352. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2353. }
  2354. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2355. struct sde_encoder_phys_wb *wb_enc)
  2356. {
  2357. struct sde_encoder_virt *sde_enc;
  2358. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2359. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2360. if (wb_enc) {
  2361. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2362. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2363. false, phys_enc->hw_pp->idx);
  2364. if (phys_enc->hw_ctl->ops.update_bitmask)
  2365. phys_enc->hw_ctl->ops.update_bitmask(
  2366. phys_enc->hw_ctl,
  2367. SDE_HW_FLUSH_WB,
  2368. wb_enc->hw_wb->idx, true);
  2369. }
  2370. } else {
  2371. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2372. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2373. phys_enc->hw_intf, false,
  2374. phys_enc->hw_pp->idx);
  2375. if (phys_enc->hw_ctl->ops.update_bitmask)
  2376. phys_enc->hw_ctl->ops.update_bitmask(
  2377. phys_enc->hw_ctl,
  2378. SDE_HW_FLUSH_INTF,
  2379. phys_enc->hw_intf->idx, true);
  2380. }
  2381. }
  2382. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2383. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2384. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2385. phys_enc->hw_pp->merge_3d)
  2386. phys_enc->hw_ctl->ops.update_bitmask(
  2387. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2388. phys_enc->hw_pp->merge_3d->idx, true);
  2389. }
  2390. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2391. phys_enc->hw_pp) {
  2392. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2393. false, phys_enc->hw_pp->idx);
  2394. if (phys_enc->hw_ctl->ops.update_bitmask)
  2395. phys_enc->hw_ctl->ops.update_bitmask(
  2396. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2397. phys_enc->hw_cdm->idx, true);
  2398. }
  2399. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2400. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2401. phys_enc->hw_ctl->ops.reset_post_disable)
  2402. phys_enc->hw_ctl->ops.reset_post_disable(
  2403. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2404. phys_enc->hw_pp->merge_3d ?
  2405. phys_enc->hw_pp->merge_3d->idx : 0);
  2406. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2407. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2408. }
  2409. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2410. enum sde_intf_type type, u32 controller_id)
  2411. {
  2412. int i = 0;
  2413. for (i = 0; i < catalog->intf_count; i++) {
  2414. if (catalog->intf[i].type == type
  2415. && catalog->intf[i].controller_id == controller_id) {
  2416. return catalog->intf[i].id;
  2417. }
  2418. }
  2419. return INTF_MAX;
  2420. }
  2421. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2422. enum sde_intf_type type, u32 controller_id)
  2423. {
  2424. if (controller_id < catalog->wb_count)
  2425. return catalog->wb[controller_id].id;
  2426. return WB_MAX;
  2427. }
  2428. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2429. struct drm_crtc *crtc)
  2430. {
  2431. struct sde_hw_uidle *uidle;
  2432. struct sde_uidle_cntr cntr;
  2433. struct sde_uidle_status status;
  2434. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2435. pr_err("invalid params %d %d\n",
  2436. !sde_kms, !crtc);
  2437. return;
  2438. }
  2439. /* check if perf counters are enabled and setup */
  2440. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2441. return;
  2442. uidle = sde_kms->hw_uidle;
  2443. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2444. && uidle->ops.uidle_get_status) {
  2445. uidle->ops.uidle_get_status(uidle, &status);
  2446. trace_sde_perf_uidle_status(
  2447. crtc->base.id,
  2448. status.uidle_danger_status_0,
  2449. status.uidle_danger_status_1,
  2450. status.uidle_safe_status_0,
  2451. status.uidle_safe_status_1,
  2452. status.uidle_idle_status_0,
  2453. status.uidle_idle_status_1,
  2454. status.uidle_fal_status_0,
  2455. status.uidle_fal_status_1,
  2456. status.uidle_status,
  2457. status.uidle_en_fal10);
  2458. }
  2459. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2460. && uidle->ops.uidle_get_cntr) {
  2461. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2462. trace_sde_perf_uidle_cntr(
  2463. crtc->base.id,
  2464. cntr.fal1_gate_cntr,
  2465. cntr.fal10_gate_cntr,
  2466. cntr.fal_wait_gate_cntr,
  2467. cntr.fal1_num_transitions_cntr,
  2468. cntr.fal10_num_transitions_cntr,
  2469. cntr.min_gate_cntr,
  2470. cntr.max_gate_cntr);
  2471. }
  2472. }
  2473. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2474. struct sde_encoder_phys *phy_enc)
  2475. {
  2476. struct sde_encoder_virt *sde_enc = NULL;
  2477. unsigned long lock_flags;
  2478. if (!drm_enc || !phy_enc)
  2479. return;
  2480. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2481. sde_enc = to_sde_encoder_virt(drm_enc);
  2482. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2483. if (sde_enc->crtc_vblank_cb)
  2484. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2485. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2486. if (phy_enc->sde_kms &&
  2487. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2488. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2489. atomic_inc(&phy_enc->vsync_cnt);
  2490. SDE_ATRACE_END("encoder_vblank_callback");
  2491. }
  2492. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2493. struct sde_encoder_phys *phy_enc)
  2494. {
  2495. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2496. if (!phy_enc)
  2497. return;
  2498. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2499. atomic_inc(&phy_enc->underrun_cnt);
  2500. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2501. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2502. sde_enc->cur_master->ops.get_underrun_line_count(
  2503. sde_enc->cur_master);
  2504. trace_sde_encoder_underrun(DRMID(drm_enc),
  2505. atomic_read(&phy_enc->underrun_cnt));
  2506. SDE_DBG_CTRL("stop_ftrace");
  2507. SDE_DBG_CTRL("panic_underrun");
  2508. SDE_ATRACE_END("encoder_underrun_callback");
  2509. }
  2510. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2511. void (*vbl_cb)(void *), void *vbl_data)
  2512. {
  2513. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2514. unsigned long lock_flags;
  2515. bool enable;
  2516. int i;
  2517. enable = vbl_cb ? true : false;
  2518. if (!drm_enc) {
  2519. SDE_ERROR("invalid encoder\n");
  2520. return;
  2521. }
  2522. SDE_DEBUG_ENC(sde_enc, "\n");
  2523. SDE_EVT32(DRMID(drm_enc), enable);
  2524. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2525. sde_enc->crtc_vblank_cb = vbl_cb;
  2526. sde_enc->crtc_vblank_cb_data = vbl_data;
  2527. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2528. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2529. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2530. if (phys && phys->ops.control_vblank_irq)
  2531. phys->ops.control_vblank_irq(phys, enable);
  2532. }
  2533. sde_enc->vblank_enabled = enable;
  2534. }
  2535. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2536. void (*frame_event_cb)(void *, u32 event),
  2537. struct drm_crtc *crtc)
  2538. {
  2539. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2540. unsigned long lock_flags;
  2541. bool enable;
  2542. enable = frame_event_cb ? true : false;
  2543. if (!drm_enc) {
  2544. SDE_ERROR("invalid encoder\n");
  2545. return;
  2546. }
  2547. SDE_DEBUG_ENC(sde_enc, "\n");
  2548. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2549. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2550. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2551. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2552. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2553. }
  2554. static void sde_encoder_frame_done_callback(
  2555. struct drm_encoder *drm_enc,
  2556. struct sde_encoder_phys *ready_phys, u32 event)
  2557. {
  2558. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2559. unsigned int i;
  2560. bool trigger = true;
  2561. bool is_cmd_mode = false;
  2562. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2563. if (!drm_enc || !sde_enc->cur_master) {
  2564. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2565. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2566. return;
  2567. }
  2568. sde_enc->crtc_frame_event_cb_data.connector =
  2569. sde_enc->cur_master->connector;
  2570. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2571. is_cmd_mode = true;
  2572. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2573. | SDE_ENCODER_FRAME_EVENT_ERROR
  2574. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2575. if (ready_phys->connector)
  2576. topology = sde_connector_get_topology_name(
  2577. ready_phys->connector);
  2578. /* One of the physical encoders has become idle */
  2579. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2580. if (sde_enc->phys_encs[i] == ready_phys) {
  2581. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2582. atomic_read(&sde_enc->frame_done_cnt[i]));
  2583. if (!atomic_add_unless(
  2584. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2585. SDE_EVT32(DRMID(drm_enc), event,
  2586. ready_phys->intf_idx,
  2587. SDE_EVTLOG_ERROR);
  2588. SDE_ERROR_ENC(sde_enc,
  2589. "intf idx:%d, event:%d\n",
  2590. ready_phys->intf_idx, event);
  2591. return;
  2592. }
  2593. }
  2594. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2595. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2596. trigger = false;
  2597. }
  2598. if (trigger) {
  2599. if (sde_enc->crtc_frame_event_cb)
  2600. sde_enc->crtc_frame_event_cb(
  2601. &sde_enc->crtc_frame_event_cb_data,
  2602. event);
  2603. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2604. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2605. -1, 0);
  2606. }
  2607. } else if (sde_enc->crtc_frame_event_cb) {
  2608. sde_enc->crtc_frame_event_cb(
  2609. &sde_enc->crtc_frame_event_cb_data, event);
  2610. }
  2611. }
  2612. static void sde_encoder_get_qsync_fps_callback(
  2613. struct drm_encoder *drm_enc,
  2614. u32 *qsync_fps)
  2615. {
  2616. struct msm_display_info *disp_info;
  2617. struct sde_encoder_virt *sde_enc;
  2618. if (!qsync_fps)
  2619. return;
  2620. *qsync_fps = 0;
  2621. if (!drm_enc) {
  2622. SDE_ERROR("invalid drm encoder\n");
  2623. return;
  2624. }
  2625. sde_enc = to_sde_encoder_virt(drm_enc);
  2626. disp_info = &sde_enc->disp_info;
  2627. *qsync_fps = disp_info->qsync_min_fps;
  2628. }
  2629. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2630. {
  2631. struct sde_encoder_virt *sde_enc;
  2632. if (!drm_enc) {
  2633. SDE_ERROR("invalid drm encoder\n");
  2634. return -EINVAL;
  2635. }
  2636. sde_enc = to_sde_encoder_virt(drm_enc);
  2637. sde_encoder_resource_control(&sde_enc->base,
  2638. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2639. return 0;
  2640. }
  2641. /**
  2642. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2643. * drm_enc: Pointer to drm encoder structure
  2644. * phys: Pointer to physical encoder structure
  2645. * extra_flush: Additional bit mask to include in flush trigger
  2646. */
  2647. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2648. struct sde_encoder_phys *phys,
  2649. struct sde_ctl_flush_cfg *extra_flush)
  2650. {
  2651. struct sde_hw_ctl *ctl;
  2652. unsigned long lock_flags;
  2653. struct sde_encoder_virt *sde_enc;
  2654. int pend_ret_fence_cnt;
  2655. struct sde_connector *c_conn;
  2656. if (!drm_enc || !phys) {
  2657. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2658. !drm_enc, !phys);
  2659. return;
  2660. }
  2661. sde_enc = to_sde_encoder_virt(drm_enc);
  2662. c_conn = to_sde_connector(phys->connector);
  2663. if (!phys->hw_pp) {
  2664. SDE_ERROR("invalid pingpong hw\n");
  2665. return;
  2666. }
  2667. ctl = phys->hw_ctl;
  2668. if (!ctl || !phys->ops.trigger_flush) {
  2669. SDE_ERROR("missing ctl/trigger cb\n");
  2670. return;
  2671. }
  2672. if (phys->split_role == ENC_ROLE_SKIP) {
  2673. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2674. "skip flush pp%d ctl%d\n",
  2675. phys->hw_pp->idx - PINGPONG_0,
  2676. ctl->idx - CTL_0);
  2677. return;
  2678. }
  2679. /* update pending counts and trigger kickoff ctl flush atomically */
  2680. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2681. if (phys->ops.is_master && phys->ops.is_master(phys))
  2682. atomic_inc(&phys->pending_retire_fence_cnt);
  2683. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2684. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2685. ctl->ops.update_bitmask) {
  2686. /* perform peripheral flush on every frame update for dp dsc */
  2687. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2688. phys->comp_ratio && c_conn->ops.update_pps) {
  2689. c_conn->ops.update_pps(phys->connector, NULL,
  2690. c_conn->display);
  2691. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2692. phys->hw_intf->idx, 1);
  2693. }
  2694. if (sde_enc->dynamic_hdr_updated)
  2695. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2696. phys->hw_intf->idx, 1);
  2697. }
  2698. if ((extra_flush && extra_flush->pending_flush_mask)
  2699. && ctl->ops.update_pending_flush)
  2700. ctl->ops.update_pending_flush(ctl, extra_flush);
  2701. phys->ops.trigger_flush(phys);
  2702. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2703. if (ctl->ops.get_pending_flush) {
  2704. struct sde_ctl_flush_cfg pending_flush = {0,};
  2705. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2706. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2707. ctl->idx - CTL_0,
  2708. pending_flush.pending_flush_mask,
  2709. pend_ret_fence_cnt);
  2710. } else {
  2711. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2712. ctl->idx - CTL_0,
  2713. pend_ret_fence_cnt);
  2714. }
  2715. }
  2716. /**
  2717. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2718. * phys: Pointer to physical encoder structure
  2719. */
  2720. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2721. {
  2722. struct sde_hw_ctl *ctl;
  2723. struct sde_encoder_virt *sde_enc;
  2724. if (!phys) {
  2725. SDE_ERROR("invalid argument(s)\n");
  2726. return;
  2727. }
  2728. if (!phys->hw_pp) {
  2729. SDE_ERROR("invalid pingpong hw\n");
  2730. return;
  2731. }
  2732. if (!phys->parent) {
  2733. SDE_ERROR("invalid parent\n");
  2734. return;
  2735. }
  2736. /* avoid ctrl start for encoder in clone mode */
  2737. if (phys->in_clone_mode)
  2738. return;
  2739. ctl = phys->hw_ctl;
  2740. sde_enc = to_sde_encoder_virt(phys->parent);
  2741. if (phys->split_role == ENC_ROLE_SKIP) {
  2742. SDE_DEBUG_ENC(sde_enc,
  2743. "skip start pp%d ctl%d\n",
  2744. phys->hw_pp->idx - PINGPONG_0,
  2745. ctl->idx - CTL_0);
  2746. return;
  2747. }
  2748. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2749. phys->ops.trigger_start(phys);
  2750. }
  2751. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2752. {
  2753. struct sde_hw_ctl *ctl;
  2754. if (!phys_enc) {
  2755. SDE_ERROR("invalid encoder\n");
  2756. return;
  2757. }
  2758. ctl = phys_enc->hw_ctl;
  2759. if (ctl && ctl->ops.trigger_flush)
  2760. ctl->ops.trigger_flush(ctl);
  2761. }
  2762. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2763. {
  2764. struct sde_hw_ctl *ctl;
  2765. if (!phys_enc) {
  2766. SDE_ERROR("invalid encoder\n");
  2767. return;
  2768. }
  2769. ctl = phys_enc->hw_ctl;
  2770. if (ctl && ctl->ops.trigger_start) {
  2771. ctl->ops.trigger_start(ctl);
  2772. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2773. }
  2774. }
  2775. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2776. {
  2777. struct sde_encoder_virt *sde_enc;
  2778. struct sde_connector *sde_con;
  2779. void *sde_con_disp;
  2780. struct sde_hw_ctl *ctl;
  2781. int rc;
  2782. if (!phys_enc) {
  2783. SDE_ERROR("invalid encoder\n");
  2784. return;
  2785. }
  2786. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2787. ctl = phys_enc->hw_ctl;
  2788. if (!ctl || !ctl->ops.reset)
  2789. return;
  2790. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2791. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2792. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2793. phys_enc->connector) {
  2794. sde_con = to_sde_connector(phys_enc->connector);
  2795. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2796. if (sde_con->ops.soft_reset) {
  2797. rc = sde_con->ops.soft_reset(sde_con_disp);
  2798. if (rc) {
  2799. SDE_ERROR_ENC(sde_enc,
  2800. "connector soft reset failure\n");
  2801. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2802. "panic");
  2803. }
  2804. }
  2805. }
  2806. phys_enc->enable_state = SDE_ENC_ENABLED;
  2807. }
  2808. /**
  2809. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2810. * Iterate through the physical encoders and perform consolidated flush
  2811. * and/or control start triggering as needed. This is done in the virtual
  2812. * encoder rather than the individual physical ones in order to handle
  2813. * use cases that require visibility into multiple physical encoders at
  2814. * a time.
  2815. * sde_enc: Pointer to virtual encoder structure
  2816. */
  2817. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2818. {
  2819. struct sde_hw_ctl *ctl;
  2820. uint32_t i;
  2821. struct sde_ctl_flush_cfg pending_flush = {0,};
  2822. u32 pending_kickoff_cnt;
  2823. struct msm_drm_private *priv = NULL;
  2824. struct sde_kms *sde_kms = NULL;
  2825. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2826. bool is_regdma_blocking = false, is_vid_mode = false;
  2827. if (!sde_enc) {
  2828. SDE_ERROR("invalid encoder\n");
  2829. return;
  2830. }
  2831. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2832. is_vid_mode = true;
  2833. is_regdma_blocking = (is_vid_mode ||
  2834. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2835. /* don't perform flush/start operations for slave encoders */
  2836. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2837. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2838. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2839. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2840. continue;
  2841. ctl = phys->hw_ctl;
  2842. if (!ctl)
  2843. continue;
  2844. if (phys->connector)
  2845. topology = sde_connector_get_topology_name(
  2846. phys->connector);
  2847. if (!phys->ops.needs_single_flush ||
  2848. !phys->ops.needs_single_flush(phys)) {
  2849. if (ctl->ops.reg_dma_flush)
  2850. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2851. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2852. } else if (ctl->ops.get_pending_flush) {
  2853. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2854. }
  2855. }
  2856. /* for split flush, combine pending flush masks and send to master */
  2857. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2858. ctl = sde_enc->cur_master->hw_ctl;
  2859. if (ctl->ops.reg_dma_flush)
  2860. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2861. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2862. &pending_flush);
  2863. }
  2864. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2865. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2866. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2867. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2868. continue;
  2869. if (!phys->ops.needs_single_flush ||
  2870. !phys->ops.needs_single_flush(phys)) {
  2871. pending_kickoff_cnt =
  2872. sde_encoder_phys_inc_pending(phys);
  2873. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2874. } else {
  2875. pending_kickoff_cnt =
  2876. sde_encoder_phys_inc_pending(phys);
  2877. SDE_EVT32(pending_kickoff_cnt,
  2878. pending_flush.pending_flush_mask,
  2879. SDE_EVTLOG_FUNC_CASE2);
  2880. }
  2881. }
  2882. if (sde_enc->misr_enable)
  2883. sde_encoder_misr_configure(&sde_enc->base, true,
  2884. sde_enc->misr_frame_count);
  2885. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2886. if (crtc_misr_info.misr_enable)
  2887. sde_crtc_misr_setup(sde_enc->crtc, true,
  2888. crtc_misr_info.misr_frame_count);
  2889. _sde_encoder_trigger_start(sde_enc->cur_master);
  2890. if (sde_enc->elevated_ahb_vote) {
  2891. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2892. priv = sde_enc->base.dev->dev_private;
  2893. if (sde_kms != NULL) {
  2894. sde_power_scale_reg_bus(&priv->phandle,
  2895. VOTE_INDEX_LOW,
  2896. false);
  2897. }
  2898. sde_enc->elevated_ahb_vote = false;
  2899. }
  2900. }
  2901. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2902. struct drm_encoder *drm_enc,
  2903. unsigned long *affected_displays,
  2904. int num_active_phys)
  2905. {
  2906. struct sde_encoder_virt *sde_enc;
  2907. struct sde_encoder_phys *master;
  2908. enum sde_rm_topology_name topology;
  2909. bool is_right_only;
  2910. if (!drm_enc || !affected_displays)
  2911. return;
  2912. sde_enc = to_sde_encoder_virt(drm_enc);
  2913. master = sde_enc->cur_master;
  2914. if (!master || !master->connector)
  2915. return;
  2916. topology = sde_connector_get_topology_name(master->connector);
  2917. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2918. return;
  2919. /*
  2920. * For pingpong split, the slave pingpong won't generate IRQs. For
  2921. * right-only updates, we can't swap pingpongs, or simply swap the
  2922. * master/slave assignment, we actually have to swap the interfaces
  2923. * so that the master physical encoder will use a pingpong/interface
  2924. * that generates irqs on which to wait.
  2925. */
  2926. is_right_only = !test_bit(0, affected_displays) &&
  2927. test_bit(1, affected_displays);
  2928. if (is_right_only && !sde_enc->intfs_swapped) {
  2929. /* right-only update swap interfaces */
  2930. swap(sde_enc->phys_encs[0]->intf_idx,
  2931. sde_enc->phys_encs[1]->intf_idx);
  2932. sde_enc->intfs_swapped = true;
  2933. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2934. /* left-only or full update, swap back */
  2935. swap(sde_enc->phys_encs[0]->intf_idx,
  2936. sde_enc->phys_encs[1]->intf_idx);
  2937. sde_enc->intfs_swapped = false;
  2938. }
  2939. SDE_DEBUG_ENC(sde_enc,
  2940. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2941. is_right_only, sde_enc->intfs_swapped,
  2942. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2943. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2944. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2945. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2946. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2947. *affected_displays);
  2948. /* ppsplit always uses master since ppslave invalid for irqs*/
  2949. if (num_active_phys == 1)
  2950. *affected_displays = BIT(0);
  2951. }
  2952. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2953. struct sde_encoder_kickoff_params *params)
  2954. {
  2955. struct sde_encoder_virt *sde_enc;
  2956. struct sde_encoder_phys *phys;
  2957. int i, num_active_phys;
  2958. bool master_assigned = false;
  2959. if (!drm_enc || !params)
  2960. return;
  2961. sde_enc = to_sde_encoder_virt(drm_enc);
  2962. if (sde_enc->num_phys_encs <= 1)
  2963. return;
  2964. /* count bits set */
  2965. num_active_phys = hweight_long(params->affected_displays);
  2966. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2967. params->affected_displays, num_active_phys);
  2968. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2969. num_active_phys);
  2970. /* for left/right only update, ppsplit master switches interface */
  2971. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2972. &params->affected_displays, num_active_phys);
  2973. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2974. enum sde_enc_split_role prv_role, new_role;
  2975. bool active = false;
  2976. phys = sde_enc->phys_encs[i];
  2977. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2978. continue;
  2979. active = test_bit(i, &params->affected_displays);
  2980. prv_role = phys->split_role;
  2981. if (active && num_active_phys == 1)
  2982. new_role = ENC_ROLE_SOLO;
  2983. else if (active && !master_assigned)
  2984. new_role = ENC_ROLE_MASTER;
  2985. else if (active)
  2986. new_role = ENC_ROLE_SLAVE;
  2987. else
  2988. new_role = ENC_ROLE_SKIP;
  2989. phys->ops.update_split_role(phys, new_role);
  2990. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2991. sde_enc->cur_master = phys;
  2992. master_assigned = true;
  2993. }
  2994. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2995. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2996. phys->split_role, active);
  2997. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2998. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2999. phys->split_role, active, num_active_phys);
  3000. }
  3001. }
  3002. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3003. {
  3004. struct sde_encoder_virt *sde_enc;
  3005. struct msm_display_info *disp_info;
  3006. if (!drm_enc) {
  3007. SDE_ERROR("invalid encoder\n");
  3008. return false;
  3009. }
  3010. sde_enc = to_sde_encoder_virt(drm_enc);
  3011. disp_info = &sde_enc->disp_info;
  3012. return (disp_info->curr_panel_mode == mode);
  3013. }
  3014. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3015. {
  3016. struct sde_encoder_virt *sde_enc;
  3017. struct sde_encoder_phys *phys;
  3018. unsigned int i;
  3019. struct sde_hw_ctl *ctl;
  3020. if (!drm_enc) {
  3021. SDE_ERROR("invalid encoder\n");
  3022. return;
  3023. }
  3024. sde_enc = to_sde_encoder_virt(drm_enc);
  3025. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3026. phys = sde_enc->phys_encs[i];
  3027. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3028. sde_encoder_check_curr_mode(drm_enc,
  3029. MSM_DISPLAY_CMD_MODE)) {
  3030. ctl = phys->hw_ctl;
  3031. if (ctl->ops.trigger_pending)
  3032. /* update only for command mode primary ctl */
  3033. ctl->ops.trigger_pending(ctl);
  3034. }
  3035. }
  3036. sde_enc->idle_pc_restore = false;
  3037. }
  3038. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3039. {
  3040. struct sde_encoder_virt *sde_enc = container_of(work,
  3041. struct sde_encoder_virt, esd_trigger_work);
  3042. if (!sde_enc) {
  3043. SDE_ERROR("invalid sde encoder\n");
  3044. return;
  3045. }
  3046. sde_encoder_resource_control(&sde_enc->base,
  3047. SDE_ENC_RC_EVENT_KICKOFF);
  3048. }
  3049. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3050. {
  3051. struct sde_encoder_virt *sde_enc = container_of(work,
  3052. struct sde_encoder_virt, input_event_work);
  3053. if (!sde_enc) {
  3054. SDE_ERROR("invalid sde encoder\n");
  3055. return;
  3056. }
  3057. sde_encoder_resource_control(&sde_enc->base,
  3058. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3059. }
  3060. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3061. {
  3062. static const uint64_t timeout_us = 50000;
  3063. static const uint64_t sleep_us = 20;
  3064. struct sde_encoder_virt *sde_enc;
  3065. ktime_t cur_ktime, exp_ktime;
  3066. uint32_t line_count, tmp, i;
  3067. if (!drm_enc) {
  3068. SDE_ERROR("invalid encoder\n");
  3069. return -EINVAL;
  3070. }
  3071. sde_enc = to_sde_encoder_virt(drm_enc);
  3072. if (!sde_enc->cur_master ||
  3073. !sde_enc->cur_master->ops.get_line_count) {
  3074. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3075. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3076. return -EINVAL;
  3077. }
  3078. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3079. line_count = sde_enc->cur_master->ops.get_line_count(
  3080. sde_enc->cur_master);
  3081. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3082. tmp = line_count;
  3083. line_count = sde_enc->cur_master->ops.get_line_count(
  3084. sde_enc->cur_master);
  3085. if (line_count < tmp) {
  3086. SDE_EVT32(DRMID(drm_enc), line_count);
  3087. return 0;
  3088. }
  3089. cur_ktime = ktime_get();
  3090. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3091. break;
  3092. usleep_range(sleep_us / 2, sleep_us);
  3093. }
  3094. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3095. return -ETIMEDOUT;
  3096. }
  3097. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3098. {
  3099. struct drm_encoder *drm_enc;
  3100. struct sde_rm_hw_iter rm_iter;
  3101. bool lm_valid = false;
  3102. bool intf_valid = false;
  3103. if (!phys_enc || !phys_enc->parent) {
  3104. SDE_ERROR("invalid encoder\n");
  3105. return -EINVAL;
  3106. }
  3107. drm_enc = phys_enc->parent;
  3108. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3109. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3110. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3111. phys_enc->has_intf_te)) {
  3112. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3113. SDE_HW_BLK_INTF);
  3114. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3115. struct sde_hw_intf *hw_intf =
  3116. (struct sde_hw_intf *)rm_iter.hw;
  3117. if (!hw_intf)
  3118. continue;
  3119. if (phys_enc->hw_ctl->ops.update_bitmask)
  3120. phys_enc->hw_ctl->ops.update_bitmask(
  3121. phys_enc->hw_ctl,
  3122. SDE_HW_FLUSH_INTF,
  3123. hw_intf->idx, 1);
  3124. intf_valid = true;
  3125. }
  3126. if (!intf_valid) {
  3127. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3128. "intf not found to flush\n");
  3129. return -EFAULT;
  3130. }
  3131. } else {
  3132. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3133. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3134. struct sde_hw_mixer *hw_lm =
  3135. (struct sde_hw_mixer *)rm_iter.hw;
  3136. if (!hw_lm)
  3137. continue;
  3138. /* update LM flush for HW without INTF TE */
  3139. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3140. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3141. phys_enc->hw_ctl,
  3142. hw_lm->idx, 1);
  3143. lm_valid = true;
  3144. }
  3145. if (!lm_valid) {
  3146. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3147. "lm not found to flush\n");
  3148. return -EFAULT;
  3149. }
  3150. }
  3151. return 0;
  3152. }
  3153. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3154. struct sde_encoder_virt *sde_enc)
  3155. {
  3156. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3157. struct sde_hw_mdp *mdptop = NULL;
  3158. sde_enc->dynamic_hdr_updated = false;
  3159. if (sde_enc->cur_master) {
  3160. mdptop = sde_enc->cur_master->hw_mdptop;
  3161. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3162. sde_enc->cur_master->connector);
  3163. }
  3164. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3165. return;
  3166. if (mdptop->ops.set_hdr_plus_metadata) {
  3167. sde_enc->dynamic_hdr_updated = true;
  3168. mdptop->ops.set_hdr_plus_metadata(
  3169. mdptop, dhdr_meta->dynamic_hdr_payload,
  3170. dhdr_meta->dynamic_hdr_payload_size,
  3171. sde_enc->cur_master->intf_idx == INTF_0 ?
  3172. 0 : 1);
  3173. }
  3174. }
  3175. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3176. {
  3177. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3178. struct sde_encoder_phys *phys;
  3179. int i;
  3180. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3181. phys = sde_enc->phys_encs[i];
  3182. if (phys && phys->ops.hw_reset)
  3183. phys->ops.hw_reset(phys);
  3184. }
  3185. }
  3186. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3187. struct sde_encoder_kickoff_params *params)
  3188. {
  3189. struct sde_encoder_virt *sde_enc;
  3190. struct sde_encoder_phys *phys;
  3191. struct sde_kms *sde_kms = NULL;
  3192. struct sde_crtc *sde_crtc;
  3193. bool needs_hw_reset = false, is_cmd_mode;
  3194. int i, rc, ret = 0;
  3195. struct msm_display_info *disp_info;
  3196. if (!drm_enc || !params || !drm_enc->dev ||
  3197. !drm_enc->dev->dev_private) {
  3198. SDE_ERROR("invalid args\n");
  3199. return -EINVAL;
  3200. }
  3201. sde_enc = to_sde_encoder_virt(drm_enc);
  3202. sde_kms = sde_encoder_get_kms(drm_enc);
  3203. if (!sde_kms)
  3204. return -EINVAL;
  3205. disp_info = &sde_enc->disp_info;
  3206. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3207. SDE_DEBUG_ENC(sde_enc, "\n");
  3208. SDE_EVT32(DRMID(drm_enc));
  3209. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3210. MSM_DISPLAY_CMD_MODE);
  3211. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3212. && is_cmd_mode)
  3213. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3214. sde_enc->cur_master->connector->state,
  3215. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3216. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3217. /* prepare for next kickoff, may include waiting on previous kickoff */
  3218. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3219. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3220. phys = sde_enc->phys_encs[i];
  3221. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3222. params->recovery_events_enabled =
  3223. sde_enc->recovery_events_enabled;
  3224. if (phys) {
  3225. if (phys->ops.prepare_for_kickoff) {
  3226. rc = phys->ops.prepare_for_kickoff(
  3227. phys, params);
  3228. if (rc)
  3229. ret = rc;
  3230. }
  3231. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3232. needs_hw_reset = true;
  3233. _sde_encoder_setup_dither(phys);
  3234. if (sde_enc->cur_master &&
  3235. sde_connector_is_qsync_updated(
  3236. sde_enc->cur_master->connector)) {
  3237. _helper_flush_qsync(phys);
  3238. }
  3239. }
  3240. }
  3241. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3242. if (rc) {
  3243. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3244. ret = rc;
  3245. goto end;
  3246. }
  3247. /* if any phys needs reset, reset all phys, in-order */
  3248. if (needs_hw_reset)
  3249. sde_encoder_needs_hw_reset(drm_enc);
  3250. _sde_encoder_update_master(drm_enc, params);
  3251. _sde_encoder_update_roi(drm_enc);
  3252. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3253. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3254. if (rc) {
  3255. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3256. sde_enc->cur_master->connector->base.id,
  3257. rc);
  3258. ret = rc;
  3259. }
  3260. }
  3261. if (sde_enc->cur_master &&
  3262. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3263. !sde_enc->cur_master->cont_splash_enabled)) {
  3264. rc = sde_encoder_dce_setup(sde_enc, params);
  3265. if (rc) {
  3266. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3267. ret = rc;
  3268. }
  3269. }
  3270. sde_encoder_dce_flush(sde_enc);
  3271. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3272. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3273. sde_enc->cur_master, sde_kms->qdss_enabled);
  3274. end:
  3275. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3276. return ret;
  3277. }
  3278. /**
  3279. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3280. * with the specified encoder, and unstage all pipes from it
  3281. * @encoder: encoder pointer
  3282. * Returns: 0 on success
  3283. */
  3284. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3285. {
  3286. struct sde_encoder_virt *sde_enc;
  3287. struct sde_encoder_phys *phys;
  3288. unsigned int i;
  3289. int rc = 0;
  3290. if (!drm_enc) {
  3291. SDE_ERROR("invalid encoder\n");
  3292. return -EINVAL;
  3293. }
  3294. sde_enc = to_sde_encoder_virt(drm_enc);
  3295. SDE_ATRACE_BEGIN("encoder_release_lm");
  3296. SDE_DEBUG_ENC(sde_enc, "\n");
  3297. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3298. phys = sde_enc->phys_encs[i];
  3299. if (!phys)
  3300. continue;
  3301. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3302. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3303. if (rc)
  3304. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3305. }
  3306. SDE_ATRACE_END("encoder_release_lm");
  3307. return rc;
  3308. }
  3309. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3310. {
  3311. struct sde_encoder_virt *sde_enc;
  3312. struct sde_encoder_phys *phys;
  3313. unsigned int i;
  3314. if (!drm_enc) {
  3315. SDE_ERROR("invalid encoder\n");
  3316. return;
  3317. }
  3318. SDE_ATRACE_BEGIN("encoder_kickoff");
  3319. sde_enc = to_sde_encoder_virt(drm_enc);
  3320. SDE_DEBUG_ENC(sde_enc, "\n");
  3321. /* create a 'no pipes' commit to release buffers on errors */
  3322. if (is_error)
  3323. _sde_encoder_reset_ctl_hw(drm_enc);
  3324. /* All phys encs are ready to go, trigger the kickoff */
  3325. _sde_encoder_kickoff_phys(sde_enc);
  3326. /* allow phys encs to handle any post-kickoff business */
  3327. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3328. phys = sde_enc->phys_encs[i];
  3329. if (phys && phys->ops.handle_post_kickoff)
  3330. phys->ops.handle_post_kickoff(phys);
  3331. }
  3332. SDE_ATRACE_END("encoder_kickoff");
  3333. }
  3334. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3335. struct sde_hw_pp_vsync_info *info)
  3336. {
  3337. struct sde_encoder_virt *sde_enc;
  3338. struct sde_encoder_phys *phys;
  3339. int i, ret;
  3340. if (!drm_enc || !info)
  3341. return;
  3342. sde_enc = to_sde_encoder_virt(drm_enc);
  3343. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3344. phys = sde_enc->phys_encs[i];
  3345. if (phys && phys->hw_intf && phys->hw_pp
  3346. && phys->hw_intf->ops.get_vsync_info) {
  3347. ret = phys->hw_intf->ops.get_vsync_info(
  3348. phys->hw_intf, &info[i]);
  3349. if (!ret) {
  3350. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3351. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3352. }
  3353. }
  3354. }
  3355. }
  3356. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3357. u32 *transfer_time_us)
  3358. {
  3359. struct sde_encoder_virt *sde_enc;
  3360. struct msm_mode_info *info;
  3361. if (!drm_enc || !transfer_time_us) {
  3362. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3363. !transfer_time_us);
  3364. return;
  3365. }
  3366. sde_enc = to_sde_encoder_virt(drm_enc);
  3367. info = &sde_enc->mode_info;
  3368. *transfer_time_us = info->mdp_transfer_time_us;
  3369. }
  3370. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3371. struct drm_framebuffer *fb)
  3372. {
  3373. struct drm_encoder *drm_enc;
  3374. struct sde_hw_mixer_cfg mixer;
  3375. struct sde_rm_hw_iter lm_iter;
  3376. bool lm_valid = false;
  3377. if (!phys_enc || !phys_enc->parent) {
  3378. SDE_ERROR("invalid encoder\n");
  3379. return -EINVAL;
  3380. }
  3381. drm_enc = phys_enc->parent;
  3382. memset(&mixer, 0, sizeof(mixer));
  3383. /* reset associated CTL/LMs */
  3384. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3385. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3386. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3387. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3388. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3389. if (!hw_lm)
  3390. continue;
  3391. /* need to flush LM to remove it */
  3392. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3393. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3394. phys_enc->hw_ctl,
  3395. hw_lm->idx, 1);
  3396. if (fb) {
  3397. /* assume a single LM if targeting a frame buffer */
  3398. if (lm_valid)
  3399. continue;
  3400. mixer.out_height = fb->height;
  3401. mixer.out_width = fb->width;
  3402. if (hw_lm->ops.setup_mixer_out)
  3403. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3404. }
  3405. lm_valid = true;
  3406. /* only enable border color on LM */
  3407. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3408. phys_enc->hw_ctl->ops.setup_blendstage(
  3409. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3410. }
  3411. if (!lm_valid) {
  3412. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3413. return -EFAULT;
  3414. }
  3415. return 0;
  3416. }
  3417. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3418. {
  3419. struct sde_encoder_virt *sde_enc;
  3420. struct sde_encoder_phys *phys;
  3421. int i, rc = 0, ret = 0;
  3422. struct sde_hw_ctl *ctl;
  3423. if (!drm_enc) {
  3424. SDE_ERROR("invalid encoder\n");
  3425. return -EINVAL;
  3426. }
  3427. sde_enc = to_sde_encoder_virt(drm_enc);
  3428. /* update the qsync parameters for the current frame */
  3429. if (sde_enc->cur_master)
  3430. sde_connector_set_qsync_params(
  3431. sde_enc->cur_master->connector);
  3432. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3433. phys = sde_enc->phys_encs[i];
  3434. if (phys && phys->ops.prepare_commit)
  3435. phys->ops.prepare_commit(phys);
  3436. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3437. ret = -ETIMEDOUT;
  3438. if (phys && phys->hw_ctl) {
  3439. ctl = phys->hw_ctl;
  3440. /*
  3441. * avoid clearing the pending flush during the first
  3442. * frame update after idle power collpase as the
  3443. * restore path would have updated the pending flush
  3444. */
  3445. if (!sde_enc->idle_pc_restore &&
  3446. ctl->ops.clear_pending_flush)
  3447. ctl->ops.clear_pending_flush(ctl);
  3448. }
  3449. }
  3450. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3451. rc = sde_connector_prepare_commit(
  3452. sde_enc->cur_master->connector);
  3453. if (rc)
  3454. SDE_ERROR_ENC(sde_enc,
  3455. "prepare commit failed conn %d rc %d\n",
  3456. sde_enc->cur_master->connector->base.id,
  3457. rc);
  3458. }
  3459. return ret;
  3460. }
  3461. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3462. bool enable, u32 frame_count)
  3463. {
  3464. if (!phys_enc)
  3465. return;
  3466. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3467. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3468. enable, frame_count);
  3469. }
  3470. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3471. bool nonblock, u32 *misr_value)
  3472. {
  3473. if (!phys_enc)
  3474. return -EINVAL;
  3475. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3476. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3477. nonblock, misr_value) : -ENOTSUPP;
  3478. }
  3479. #ifdef CONFIG_DEBUG_FS
  3480. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3481. {
  3482. struct sde_encoder_virt *sde_enc;
  3483. int i;
  3484. if (!s || !s->private)
  3485. return -EINVAL;
  3486. sde_enc = s->private;
  3487. mutex_lock(&sde_enc->enc_lock);
  3488. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3489. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3490. if (!phys)
  3491. continue;
  3492. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3493. phys->intf_idx - INTF_0,
  3494. atomic_read(&phys->vsync_cnt),
  3495. atomic_read(&phys->underrun_cnt));
  3496. switch (phys->intf_mode) {
  3497. case INTF_MODE_VIDEO:
  3498. seq_puts(s, "mode: video\n");
  3499. break;
  3500. case INTF_MODE_CMD:
  3501. seq_puts(s, "mode: command\n");
  3502. break;
  3503. case INTF_MODE_WB_BLOCK:
  3504. seq_puts(s, "mode: wb block\n");
  3505. break;
  3506. case INTF_MODE_WB_LINE:
  3507. seq_puts(s, "mode: wb line\n");
  3508. break;
  3509. default:
  3510. seq_puts(s, "mode: ???\n");
  3511. break;
  3512. }
  3513. }
  3514. mutex_unlock(&sde_enc->enc_lock);
  3515. return 0;
  3516. }
  3517. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3518. struct file *file)
  3519. {
  3520. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3521. }
  3522. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3523. const char __user *user_buf, size_t count, loff_t *ppos)
  3524. {
  3525. struct sde_encoder_virt *sde_enc;
  3526. int rc;
  3527. char buf[MISR_BUFF_SIZE + 1];
  3528. size_t buff_copy;
  3529. u32 frame_count, enable;
  3530. struct sde_kms *sde_kms = NULL;
  3531. struct drm_encoder *drm_enc;
  3532. if (!file || !file->private_data)
  3533. return -EINVAL;
  3534. sde_enc = file->private_data;
  3535. if (!sde_enc)
  3536. return -EINVAL;
  3537. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3538. if (!sde_kms)
  3539. return -EINVAL;
  3540. drm_enc = &sde_enc->base;
  3541. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3542. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3543. return -ENOTSUPP;
  3544. }
  3545. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3546. if (copy_from_user(buf, user_buf, buff_copy))
  3547. return -EINVAL;
  3548. buf[buff_copy] = 0; /* end of string */
  3549. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3550. return -EINVAL;
  3551. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3552. if (rc < 0)
  3553. return rc;
  3554. sde_enc->misr_enable = enable;
  3555. sde_enc->misr_frame_count = frame_count;
  3556. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3557. pm_runtime_put_sync(drm_enc->dev->dev);
  3558. return count;
  3559. }
  3560. static ssize_t _sde_encoder_misr_read(struct file *file,
  3561. char __user *user_buff, size_t count, loff_t *ppos)
  3562. {
  3563. struct sde_encoder_virt *sde_enc;
  3564. struct sde_kms *sde_kms = NULL;
  3565. struct drm_encoder *drm_enc;
  3566. int i = 0, len = 0;
  3567. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3568. int rc;
  3569. if (*ppos)
  3570. return 0;
  3571. if (!file || !file->private_data)
  3572. return -EINVAL;
  3573. sde_enc = file->private_data;
  3574. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3575. if (!sde_kms)
  3576. return -EINVAL;
  3577. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3578. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3579. return -ENOTSUPP;
  3580. }
  3581. drm_enc = &sde_enc->base;
  3582. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3583. if (rc < 0)
  3584. return rc;
  3585. if (!sde_enc->misr_enable) {
  3586. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3587. "disabled\n");
  3588. goto buff_check;
  3589. }
  3590. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3591. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3592. u32 misr_value = 0;
  3593. if (!phys || !phys->ops.collect_misr) {
  3594. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3595. "invalid\n");
  3596. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3597. continue;
  3598. }
  3599. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3600. if (rc) {
  3601. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3602. "invalid\n");
  3603. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3604. rc);
  3605. continue;
  3606. } else {
  3607. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3608. "Intf idx:%d\n",
  3609. phys->intf_idx - INTF_0);
  3610. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3611. "0x%x\n", misr_value);
  3612. }
  3613. }
  3614. buff_check:
  3615. if (count <= len) {
  3616. len = 0;
  3617. goto end;
  3618. }
  3619. if (copy_to_user(user_buff, buf, len)) {
  3620. len = -EFAULT;
  3621. goto end;
  3622. }
  3623. *ppos += len; /* increase offset */
  3624. end:
  3625. pm_runtime_put_sync(drm_enc->dev->dev);
  3626. return len;
  3627. }
  3628. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3629. {
  3630. struct sde_encoder_virt *sde_enc;
  3631. struct sde_kms *sde_kms;
  3632. int i;
  3633. static const struct file_operations debugfs_status_fops = {
  3634. .open = _sde_encoder_debugfs_status_open,
  3635. .read = seq_read,
  3636. .llseek = seq_lseek,
  3637. .release = single_release,
  3638. };
  3639. static const struct file_operations debugfs_misr_fops = {
  3640. .open = simple_open,
  3641. .read = _sde_encoder_misr_read,
  3642. .write = _sde_encoder_misr_setup,
  3643. };
  3644. char name[SDE_NAME_SIZE];
  3645. if (!drm_enc) {
  3646. SDE_ERROR("invalid encoder\n");
  3647. return -EINVAL;
  3648. }
  3649. sde_enc = to_sde_encoder_virt(drm_enc);
  3650. sde_kms = sde_encoder_get_kms(drm_enc);
  3651. if (!sde_kms) {
  3652. SDE_ERROR("invalid sde_kms\n");
  3653. return -EINVAL;
  3654. }
  3655. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3656. /* create overall sub-directory for the encoder */
  3657. sde_enc->debugfs_root = debugfs_create_dir(name,
  3658. drm_enc->dev->primary->debugfs_root);
  3659. if (!sde_enc->debugfs_root)
  3660. return -ENOMEM;
  3661. /* don't error check these */
  3662. debugfs_create_file("status", 0400,
  3663. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3664. debugfs_create_file("misr_data", 0600,
  3665. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3666. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3667. &sde_enc->idle_pc_enabled);
  3668. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3669. &sde_enc->frame_trigger_mode);
  3670. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3671. if (sde_enc->phys_encs[i] &&
  3672. sde_enc->phys_encs[i]->ops.late_register)
  3673. sde_enc->phys_encs[i]->ops.late_register(
  3674. sde_enc->phys_encs[i],
  3675. sde_enc->debugfs_root);
  3676. return 0;
  3677. }
  3678. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3679. {
  3680. struct sde_encoder_virt *sde_enc;
  3681. if (!drm_enc)
  3682. return;
  3683. sde_enc = to_sde_encoder_virt(drm_enc);
  3684. debugfs_remove_recursive(sde_enc->debugfs_root);
  3685. }
  3686. #else
  3687. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3688. {
  3689. return 0;
  3690. }
  3691. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3692. {
  3693. }
  3694. #endif
  3695. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3696. {
  3697. return _sde_encoder_init_debugfs(encoder);
  3698. }
  3699. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3700. {
  3701. _sde_encoder_destroy_debugfs(encoder);
  3702. }
  3703. static int sde_encoder_virt_add_phys_encs(
  3704. struct msm_display_info *disp_info,
  3705. struct sde_encoder_virt *sde_enc,
  3706. struct sde_enc_phys_init_params *params)
  3707. {
  3708. struct sde_encoder_phys *enc = NULL;
  3709. u32 display_caps = disp_info->capabilities;
  3710. SDE_DEBUG_ENC(sde_enc, "\n");
  3711. /*
  3712. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3713. * in this function, check up-front.
  3714. */
  3715. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3716. ARRAY_SIZE(sde_enc->phys_encs)) {
  3717. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3718. sde_enc->num_phys_encs);
  3719. return -EINVAL;
  3720. }
  3721. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3722. enc = sde_encoder_phys_vid_init(params);
  3723. if (IS_ERR_OR_NULL(enc)) {
  3724. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3725. PTR_ERR(enc));
  3726. return !enc ? -EINVAL : PTR_ERR(enc);
  3727. }
  3728. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3729. }
  3730. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3731. enc = sde_encoder_phys_cmd_init(params);
  3732. if (IS_ERR_OR_NULL(enc)) {
  3733. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3734. PTR_ERR(enc));
  3735. return !enc ? -EINVAL : PTR_ERR(enc);
  3736. }
  3737. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3738. }
  3739. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3740. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3741. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3742. else
  3743. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3744. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3745. ++sde_enc->num_phys_encs;
  3746. return 0;
  3747. }
  3748. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3749. struct sde_enc_phys_init_params *params)
  3750. {
  3751. struct sde_encoder_phys *enc = NULL;
  3752. if (!sde_enc) {
  3753. SDE_ERROR("invalid encoder\n");
  3754. return -EINVAL;
  3755. }
  3756. SDE_DEBUG_ENC(sde_enc, "\n");
  3757. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3758. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3759. sde_enc->num_phys_encs);
  3760. return -EINVAL;
  3761. }
  3762. enc = sde_encoder_phys_wb_init(params);
  3763. if (IS_ERR_OR_NULL(enc)) {
  3764. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3765. PTR_ERR(enc));
  3766. return !enc ? -EINVAL : PTR_ERR(enc);
  3767. }
  3768. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3769. ++sde_enc->num_phys_encs;
  3770. return 0;
  3771. }
  3772. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3773. struct sde_kms *sde_kms,
  3774. struct msm_display_info *disp_info,
  3775. int *drm_enc_mode)
  3776. {
  3777. int ret = 0;
  3778. int i = 0;
  3779. enum sde_intf_type intf_type;
  3780. struct sde_encoder_virt_ops parent_ops = {
  3781. sde_encoder_vblank_callback,
  3782. sde_encoder_underrun_callback,
  3783. sde_encoder_frame_done_callback,
  3784. sde_encoder_get_qsync_fps_callback,
  3785. };
  3786. struct sde_enc_phys_init_params phys_params;
  3787. if (!sde_enc || !sde_kms) {
  3788. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3789. !sde_enc, !sde_kms);
  3790. return -EINVAL;
  3791. }
  3792. memset(&phys_params, 0, sizeof(phys_params));
  3793. phys_params.sde_kms = sde_kms;
  3794. phys_params.parent = &sde_enc->base;
  3795. phys_params.parent_ops = parent_ops;
  3796. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3797. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3798. SDE_DEBUG("\n");
  3799. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3800. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3801. intf_type = INTF_DSI;
  3802. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3803. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3804. intf_type = INTF_HDMI;
  3805. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3806. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3807. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3808. else
  3809. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3810. intf_type = INTF_DP;
  3811. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3812. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3813. intf_type = INTF_WB;
  3814. } else {
  3815. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3816. return -EINVAL;
  3817. }
  3818. WARN_ON(disp_info->num_of_h_tiles < 1);
  3819. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3820. sde_enc->te_source = disp_info->te_source;
  3821. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3822. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3823. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3824. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3825. mutex_lock(&sde_enc->enc_lock);
  3826. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3827. /*
  3828. * Left-most tile is at index 0, content is controller id
  3829. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3830. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3831. */
  3832. u32 controller_id = disp_info->h_tile_instance[i];
  3833. if (disp_info->num_of_h_tiles > 1) {
  3834. if (i == 0)
  3835. phys_params.split_role = ENC_ROLE_MASTER;
  3836. else
  3837. phys_params.split_role = ENC_ROLE_SLAVE;
  3838. } else {
  3839. phys_params.split_role = ENC_ROLE_SOLO;
  3840. }
  3841. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3842. i, controller_id, phys_params.split_role);
  3843. if (sde_enc->ops.phys_init) {
  3844. struct sde_encoder_phys *enc;
  3845. enc = sde_enc->ops.phys_init(intf_type,
  3846. controller_id,
  3847. &phys_params);
  3848. if (enc) {
  3849. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3850. enc;
  3851. ++sde_enc->num_phys_encs;
  3852. } else
  3853. SDE_ERROR_ENC(sde_enc,
  3854. "failed to add phys encs\n");
  3855. continue;
  3856. }
  3857. if (intf_type == INTF_WB) {
  3858. phys_params.intf_idx = INTF_MAX;
  3859. phys_params.wb_idx = sde_encoder_get_wb(
  3860. sde_kms->catalog,
  3861. intf_type, controller_id);
  3862. if (phys_params.wb_idx == WB_MAX) {
  3863. SDE_ERROR_ENC(sde_enc,
  3864. "could not get wb: type %d, id %d\n",
  3865. intf_type, controller_id);
  3866. ret = -EINVAL;
  3867. }
  3868. } else {
  3869. phys_params.wb_idx = WB_MAX;
  3870. phys_params.intf_idx = sde_encoder_get_intf(
  3871. sde_kms->catalog, intf_type,
  3872. controller_id);
  3873. if (phys_params.intf_idx == INTF_MAX) {
  3874. SDE_ERROR_ENC(sde_enc,
  3875. "could not get wb: type %d, id %d\n",
  3876. intf_type, controller_id);
  3877. ret = -EINVAL;
  3878. }
  3879. }
  3880. if (!ret) {
  3881. if (intf_type == INTF_WB)
  3882. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3883. &phys_params);
  3884. else
  3885. ret = sde_encoder_virt_add_phys_encs(
  3886. disp_info,
  3887. sde_enc,
  3888. &phys_params);
  3889. if (ret)
  3890. SDE_ERROR_ENC(sde_enc,
  3891. "failed to add phys encs\n");
  3892. }
  3893. }
  3894. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3895. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3896. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3897. if (vid_phys) {
  3898. atomic_set(&vid_phys->vsync_cnt, 0);
  3899. atomic_set(&vid_phys->underrun_cnt, 0);
  3900. }
  3901. if (cmd_phys) {
  3902. atomic_set(&cmd_phys->vsync_cnt, 0);
  3903. atomic_set(&cmd_phys->underrun_cnt, 0);
  3904. }
  3905. }
  3906. mutex_unlock(&sde_enc->enc_lock);
  3907. return ret;
  3908. }
  3909. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3910. .mode_set = sde_encoder_virt_mode_set,
  3911. .disable = sde_encoder_virt_disable,
  3912. .enable = sde_encoder_virt_enable,
  3913. .atomic_check = sde_encoder_virt_atomic_check,
  3914. };
  3915. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3916. .destroy = sde_encoder_destroy,
  3917. .late_register = sde_encoder_late_register,
  3918. .early_unregister = sde_encoder_early_unregister,
  3919. };
  3920. struct drm_encoder *sde_encoder_init_with_ops(
  3921. struct drm_device *dev,
  3922. struct msm_display_info *disp_info,
  3923. const struct sde_encoder_ops *ops)
  3924. {
  3925. struct msm_drm_private *priv = dev->dev_private;
  3926. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3927. struct drm_encoder *drm_enc = NULL;
  3928. struct sde_encoder_virt *sde_enc = NULL;
  3929. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3930. char name[SDE_NAME_SIZE];
  3931. int ret = 0, i, intf_index = INTF_MAX;
  3932. struct sde_encoder_phys *phys = NULL;
  3933. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3934. if (!sde_enc) {
  3935. ret = -ENOMEM;
  3936. goto fail;
  3937. }
  3938. if (ops)
  3939. sde_enc->ops = *ops;
  3940. mutex_init(&sde_enc->enc_lock);
  3941. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3942. &drm_enc_mode);
  3943. if (ret)
  3944. goto fail;
  3945. sde_enc->cur_master = NULL;
  3946. spin_lock_init(&sde_enc->enc_spinlock);
  3947. mutex_init(&sde_enc->vblank_ctl_lock);
  3948. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3949. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3950. drm_enc = &sde_enc->base;
  3951. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3952. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3953. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3954. phys = sde_enc->phys_encs[i];
  3955. if (!phys)
  3956. continue;
  3957. if (phys->ops.is_master && phys->ops.is_master(phys))
  3958. intf_index = phys->intf_idx - INTF_0;
  3959. }
  3960. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  3961. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  3962. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  3963. SDE_RSC_PRIMARY_DISP_CLIENT :
  3964. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  3965. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  3966. SDE_DEBUG("sde rsc client create failed :%ld\n",
  3967. PTR_ERR(sde_enc->rsc_client));
  3968. sde_enc->rsc_client = NULL;
  3969. }
  3970. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  3971. ret = _sde_encoder_input_handler(sde_enc);
  3972. if (ret)
  3973. SDE_ERROR(
  3974. "input handler registration failed, rc = %d\n", ret);
  3975. }
  3976. mutex_init(&sde_enc->rc_lock);
  3977. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3978. sde_encoder_off_work);
  3979. sde_enc->vblank_enabled = false;
  3980. sde_enc->qdss_status = false;
  3981. kthread_init_work(&sde_enc->input_event_work,
  3982. sde_encoder_input_event_work_handler);
  3983. kthread_init_work(&sde_enc->esd_trigger_work,
  3984. sde_encoder_esd_trigger_work_handler);
  3985. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  3986. SDE_DEBUG_ENC(sde_enc, "created\n");
  3987. return drm_enc;
  3988. fail:
  3989. SDE_ERROR("failed to create encoder\n");
  3990. if (drm_enc)
  3991. sde_encoder_destroy(drm_enc);
  3992. return ERR_PTR(ret);
  3993. }
  3994. struct drm_encoder *sde_encoder_init(
  3995. struct drm_device *dev,
  3996. struct msm_display_info *disp_info)
  3997. {
  3998. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  3999. }
  4000. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4001. enum msm_event_wait event)
  4002. {
  4003. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4004. struct sde_encoder_virt *sde_enc = NULL;
  4005. int i, ret = 0;
  4006. char atrace_buf[32];
  4007. if (!drm_enc) {
  4008. SDE_ERROR("invalid encoder\n");
  4009. return -EINVAL;
  4010. }
  4011. sde_enc = to_sde_encoder_virt(drm_enc);
  4012. SDE_DEBUG_ENC(sde_enc, "\n");
  4013. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4014. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4015. switch (event) {
  4016. case MSM_ENC_COMMIT_DONE:
  4017. fn_wait = phys->ops.wait_for_commit_done;
  4018. break;
  4019. case MSM_ENC_TX_COMPLETE:
  4020. fn_wait = phys->ops.wait_for_tx_complete;
  4021. break;
  4022. case MSM_ENC_VBLANK:
  4023. fn_wait = phys->ops.wait_for_vblank;
  4024. break;
  4025. case MSM_ENC_ACTIVE_REGION:
  4026. fn_wait = phys->ops.wait_for_active;
  4027. break;
  4028. default:
  4029. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4030. event);
  4031. return -EINVAL;
  4032. }
  4033. if (phys && fn_wait) {
  4034. snprintf(atrace_buf, sizeof(atrace_buf),
  4035. "wait_completion_event_%d", event);
  4036. SDE_ATRACE_BEGIN(atrace_buf);
  4037. ret = fn_wait(phys);
  4038. SDE_ATRACE_END(atrace_buf);
  4039. if (ret)
  4040. return ret;
  4041. }
  4042. }
  4043. return ret;
  4044. }
  4045. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4046. u64 *l_bound, u64 *u_bound)
  4047. {
  4048. struct sde_encoder_virt *sde_enc;
  4049. u64 jitter_ns, frametime_ns;
  4050. struct msm_mode_info *info;
  4051. if (!drm_enc) {
  4052. SDE_ERROR("invalid encoder\n");
  4053. return;
  4054. }
  4055. sde_enc = to_sde_encoder_virt(drm_enc);
  4056. info = &sde_enc->mode_info;
  4057. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4058. jitter_ns = info->jitter_numer * frametime_ns;
  4059. do_div(jitter_ns, info->jitter_denom * 100);
  4060. *l_bound = frametime_ns - jitter_ns;
  4061. *u_bound = frametime_ns + jitter_ns;
  4062. }
  4063. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4064. {
  4065. struct sde_encoder_virt *sde_enc;
  4066. if (!drm_enc) {
  4067. SDE_ERROR("invalid encoder\n");
  4068. return 0;
  4069. }
  4070. sde_enc = to_sde_encoder_virt(drm_enc);
  4071. return sde_enc->mode_info.frame_rate;
  4072. }
  4073. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4074. {
  4075. struct sde_encoder_virt *sde_enc = NULL;
  4076. int i;
  4077. if (!encoder) {
  4078. SDE_ERROR("invalid encoder\n");
  4079. return INTF_MODE_NONE;
  4080. }
  4081. sde_enc = to_sde_encoder_virt(encoder);
  4082. if (sde_enc->cur_master)
  4083. return sde_enc->cur_master->intf_mode;
  4084. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4085. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4086. if (phys)
  4087. return phys->intf_mode;
  4088. }
  4089. return INTF_MODE_NONE;
  4090. }
  4091. static void _sde_encoder_cache_hw_res_cont_splash(
  4092. struct drm_encoder *encoder,
  4093. struct sde_kms *sde_kms)
  4094. {
  4095. int i, idx;
  4096. struct sde_encoder_virt *sde_enc;
  4097. struct sde_encoder_phys *phys_enc;
  4098. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4099. sde_enc = to_sde_encoder_virt(encoder);
  4100. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4101. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4102. sde_enc->hw_pp[i] = NULL;
  4103. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4104. break;
  4105. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4106. }
  4107. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4108. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4109. sde_enc->hw_dsc[i] = NULL;
  4110. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4111. break;
  4112. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4113. }
  4114. /*
  4115. * If we have multiple phys encoders with one controller, make
  4116. * sure to populate the controller pointer in both phys encoders.
  4117. */
  4118. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4119. phys_enc = sde_enc->phys_encs[idx];
  4120. phys_enc->hw_ctl = NULL;
  4121. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4122. SDE_HW_BLK_CTL);
  4123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4124. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4125. phys_enc->hw_ctl =
  4126. (struct sde_hw_ctl *) ctl_iter.hw;
  4127. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4128. phys_enc->intf_idx, phys_enc->hw_ctl);
  4129. }
  4130. }
  4131. }
  4132. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4133. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4134. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4135. phys->hw_intf = NULL;
  4136. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4137. break;
  4138. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4139. }
  4140. }
  4141. /**
  4142. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4143. * device bootup when cont_splash is enabled
  4144. * @drm_enc: Pointer to drm encoder structure
  4145. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4146. * @enable: boolean indicates enable or displae state of splash
  4147. * @Return: true if successful in updating the encoder structure
  4148. */
  4149. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4150. struct sde_splash_display *splash_display, bool enable)
  4151. {
  4152. struct sde_encoder_virt *sde_enc;
  4153. struct msm_drm_private *priv;
  4154. struct sde_kms *sde_kms;
  4155. struct drm_connector *conn = NULL;
  4156. struct sde_connector *sde_conn = NULL;
  4157. struct sde_connector_state *sde_conn_state = NULL;
  4158. struct drm_display_mode *drm_mode = NULL;
  4159. struct sde_encoder_phys *phys_enc;
  4160. int ret = 0, i;
  4161. if (!encoder) {
  4162. SDE_ERROR("invalid drm enc\n");
  4163. return -EINVAL;
  4164. }
  4165. sde_enc = to_sde_encoder_virt(encoder);
  4166. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4167. if (!sde_kms) {
  4168. SDE_ERROR("invalid sde_kms\n");
  4169. return -EINVAL;
  4170. }
  4171. priv = encoder->dev->dev_private;
  4172. if (!priv->num_connectors) {
  4173. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4174. return -EINVAL;
  4175. }
  4176. SDE_DEBUG_ENC(sde_enc,
  4177. "num of connectors: %d\n", priv->num_connectors);
  4178. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4179. if (!enable) {
  4180. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4181. phys_enc = sde_enc->phys_encs[i];
  4182. if (phys_enc)
  4183. phys_enc->cont_splash_enabled = false;
  4184. }
  4185. return ret;
  4186. }
  4187. if (!splash_display) {
  4188. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4189. return -EINVAL;
  4190. }
  4191. for (i = 0; i < priv->num_connectors; i++) {
  4192. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4193. priv->connectors[i]->base.id);
  4194. sde_conn = to_sde_connector(priv->connectors[i]);
  4195. if (!sde_conn->encoder) {
  4196. SDE_DEBUG_ENC(sde_enc,
  4197. "encoder not attached to connector\n");
  4198. continue;
  4199. }
  4200. if (sde_conn->encoder->base.id
  4201. == encoder->base.id) {
  4202. conn = (priv->connectors[i]);
  4203. break;
  4204. }
  4205. }
  4206. if (!conn || !conn->state) {
  4207. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4208. return -EINVAL;
  4209. }
  4210. sde_conn_state = to_sde_connector_state(conn->state);
  4211. if (!sde_conn->ops.get_mode_info) {
  4212. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4213. return -EINVAL;
  4214. }
  4215. ret = sde_connector_get_mode_info(&sde_conn->base,
  4216. &encoder->crtc->state->adjusted_mode,
  4217. &sde_conn_state->mode_info);
  4218. if (ret) {
  4219. SDE_ERROR_ENC(sde_enc,
  4220. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4221. return ret;
  4222. }
  4223. if (sde_conn->encoder) {
  4224. conn->state->best_encoder = sde_conn->encoder;
  4225. SDE_DEBUG_ENC(sde_enc,
  4226. "configured cstate->best_encoder to ID = %d\n",
  4227. conn->state->best_encoder->base.id);
  4228. } else {
  4229. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4230. conn->base.id);
  4231. }
  4232. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4233. conn->state, false);
  4234. if (ret) {
  4235. SDE_ERROR_ENC(sde_enc,
  4236. "failed to reserve hw resources, %d\n", ret);
  4237. return ret;
  4238. }
  4239. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4240. sde_connector_get_topology_name(conn));
  4241. drm_mode = &encoder->crtc->state->adjusted_mode;
  4242. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4243. drm_mode->hdisplay, drm_mode->vdisplay);
  4244. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4245. if (encoder->bridge) {
  4246. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4247. /*
  4248. * For cont-splash use case, we update the mode
  4249. * configurations manually. This will skip the
  4250. * usually mode set call when actual frame is
  4251. * pushed from framework. The bridge needs to
  4252. * be updated with the current drm mode by
  4253. * calling the bridge mode set ops.
  4254. */
  4255. if (encoder->bridge->funcs) {
  4256. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4257. encoder->bridge->funcs->mode_set(encoder->bridge,
  4258. drm_mode, drm_mode);
  4259. }
  4260. } else {
  4261. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4262. }
  4263. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4264. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4265. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4266. if (!phys) {
  4267. SDE_ERROR_ENC(sde_enc,
  4268. "phys encoders not initialized\n");
  4269. return -EINVAL;
  4270. }
  4271. /* update connector for master and slave phys encoders */
  4272. phys->connector = conn;
  4273. phys->cont_splash_enabled = true;
  4274. phys->hw_pp = sde_enc->hw_pp[i];
  4275. if (phys->ops.cont_splash_mode_set)
  4276. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4277. if (phys->ops.is_master && phys->ops.is_master(phys))
  4278. sde_enc->cur_master = phys;
  4279. }
  4280. return ret;
  4281. }
  4282. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4283. bool skip_pre_kickoff)
  4284. {
  4285. struct msm_drm_thread *event_thread = NULL;
  4286. struct msm_drm_private *priv = NULL;
  4287. struct sde_encoder_virt *sde_enc = NULL;
  4288. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4289. SDE_ERROR("invalid parameters\n");
  4290. return -EINVAL;
  4291. }
  4292. priv = enc->dev->dev_private;
  4293. sde_enc = to_sde_encoder_virt(enc);
  4294. if (!sde_enc->crtc || (sde_enc->crtc->index
  4295. >= ARRAY_SIZE(priv->event_thread))) {
  4296. SDE_DEBUG_ENC(sde_enc,
  4297. "invalid cached CRTC: %d or crtc index: %d\n",
  4298. sde_enc->crtc == NULL,
  4299. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4300. return -EINVAL;
  4301. }
  4302. SDE_EVT32_VERBOSE(DRMID(enc));
  4303. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4304. if (!skip_pre_kickoff) {
  4305. kthread_queue_work(&event_thread->worker,
  4306. &sde_enc->esd_trigger_work);
  4307. kthread_flush_work(&sde_enc->esd_trigger_work);
  4308. }
  4309. /*
  4310. * panel may stop generating te signal (vsync) during esd failure. rsc
  4311. * hardware may hang without vsync. Avoid rsc hang by generating the
  4312. * vsync from watchdog timer instead of panel.
  4313. */
  4314. sde_encoder_helper_switch_vsync(enc, true);
  4315. if (!skip_pre_kickoff)
  4316. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4317. return 0;
  4318. }
  4319. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4320. {
  4321. struct sde_encoder_virt *sde_enc;
  4322. if (!encoder) {
  4323. SDE_ERROR("invalid drm enc\n");
  4324. return false;
  4325. }
  4326. sde_enc = to_sde_encoder_virt(encoder);
  4327. return sde_enc->recovery_events_enabled;
  4328. }
  4329. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4330. bool enabled)
  4331. {
  4332. struct sde_encoder_virt *sde_enc;
  4333. if (!encoder) {
  4334. SDE_ERROR("invalid drm enc\n");
  4335. return;
  4336. }
  4337. sde_enc = to_sde_encoder_virt(encoder);
  4338. sde_enc->recovery_events_enabled = enabled;
  4339. }