lahaina.c 229 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/gpio.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/soc/qcom/fsa4480-i2c.h>
  16. #include <sound/core.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/info.h>
  22. #include <soc/snd_event.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <soc/swr-common.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include <soc/soundwire.h>
  28. #include "device_event.h"
  29. #include "msm-pcm-routing-v2.h"
  30. #include "asoc/msm-cdc-pinctrl.h"
  31. #include "asoc/wcd-mbhc-v2.h"
  32. #include "codecs/wcd938x/wcd938x-mbhc.h"
  33. #include "codecs/wsa883x/wsa883x.h"
  34. #include "codecs/wcd938x/wcd938x.h"
  35. #include "codecs/bolero/bolero-cdc.h"
  36. #include <dt-bindings/sound/audio-codec-port-types.h>
  37. #include "codecs/bolero/wsa-macro.h"
  38. #include "lahaina-port-config.h"
  39. #include "msm_dailink.h"
  40. #define DRV_NAME "lahaina-asoc-snd"
  41. #define __CHIPSET__ "LAHAINA "
  42. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  43. #define SAMPLING_RATE_8KHZ 8000
  44. #define SAMPLING_RATE_11P025KHZ 11025
  45. #define SAMPLING_RATE_16KHZ 16000
  46. #define SAMPLING_RATE_22P05KHZ 22050
  47. #define SAMPLING_RATE_32KHZ 32000
  48. #define SAMPLING_RATE_44P1KHZ 44100
  49. #define SAMPLING_RATE_48KHZ 48000
  50. #define SAMPLING_RATE_88P2KHZ 88200
  51. #define SAMPLING_RATE_96KHZ 96000
  52. #define SAMPLING_RATE_176P4KHZ 176400
  53. #define SAMPLING_RATE_192KHZ 192000
  54. #define SAMPLING_RATE_352P8KHZ 352800
  55. #define SAMPLING_RATE_384KHZ 384000
  56. #define IS_FRACTIONAL(x) \
  57. ((x == SAMPLING_RATE_11P025KHZ) || (x == SAMPLING_RATE_22P05KHZ) || \
  58. (x == SAMPLING_RATE_44P1KHZ) || (x == SAMPLING_RATE_88P2KHZ) || \
  59. (x == SAMPLING_RATE_176P4KHZ) || (x == SAMPLING_RATE_352P8KHZ))
  60. #define IS_MSM_INTERFACE_MI2S(x) \
  61. ((x == PRIM_MI2S) || (x == SEC_MI2S) || (x == TERT_MI2S))
  62. #define WCD9XXX_MBHC_DEF_RLOADS 5
  63. #define WCD9XXX_MBHC_DEF_BUTTONS 8
  64. #define CODEC_EXT_CLK_RATE 9600000
  65. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  66. #define DEV_NAME_STR_LEN 32
  67. #define WCD_MBHC_HS_V_MAX 1600
  68. #define TDM_CHANNEL_MAX 8
  69. #define DEV_NAME_STR_LEN 32
  70. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  71. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  72. #define WCN_CDC_SLIM_RX_CH_MAX 2
  73. #define WCN_CDC_SLIM_TX_CH_MAX 2
  74. #define WCN_CDC_SLIM_TX_CH_MAX_LITO 3
  75. enum {
  76. RX_PATH = 0,
  77. TX_PATH,
  78. MAX_PATH,
  79. };
  80. enum {
  81. TDM_0 = 0,
  82. TDM_1,
  83. TDM_2,
  84. TDM_3,
  85. TDM_4,
  86. TDM_5,
  87. TDM_6,
  88. TDM_7,
  89. TDM_PORT_MAX,
  90. };
  91. #define TDM_MAX_SLOTS 8
  92. #define TDM_SLOT_WIDTH_BITS 32
  93. #define TDM_SLOT_WIDTH_BYTES TDM_SLOT_WIDTH_BITS/8
  94. enum {
  95. TDM_PRI = 0,
  96. TDM_SEC,
  97. TDM_TERT,
  98. TDM_QUAT,
  99. TDM_QUIN,
  100. TDM_SEN,
  101. TDM_INTERFACE_MAX,
  102. };
  103. enum {
  104. PRIM_AUX_PCM = 0,
  105. SEC_AUX_PCM,
  106. TERT_AUX_PCM,
  107. QUAT_AUX_PCM,
  108. QUIN_AUX_PCM,
  109. SEN_AUX_PCM,
  110. AUX_PCM_MAX,
  111. };
  112. enum {
  113. PRIM_MI2S = 0,
  114. SEC_MI2S,
  115. TERT_MI2S,
  116. QUAT_MI2S,
  117. QUIN_MI2S,
  118. SEN_MI2S,
  119. MI2S_MAX,
  120. };
  121. enum {
  122. WSA_CDC_DMA_RX_0 = 0,
  123. WSA_CDC_DMA_RX_1,
  124. RX_CDC_DMA_RX_0,
  125. RX_CDC_DMA_RX_1,
  126. RX_CDC_DMA_RX_2,
  127. RX_CDC_DMA_RX_3,
  128. RX_CDC_DMA_RX_5,
  129. RX_CDC_DMA_RX_6,
  130. CDC_DMA_RX_MAX,
  131. };
  132. enum {
  133. WSA_CDC_DMA_TX_0 = 0,
  134. WSA_CDC_DMA_TX_1,
  135. WSA_CDC_DMA_TX_2,
  136. TX_CDC_DMA_TX_0,
  137. TX_CDC_DMA_TX_3,
  138. TX_CDC_DMA_TX_4,
  139. VA_CDC_DMA_TX_0,
  140. VA_CDC_DMA_TX_1,
  141. VA_CDC_DMA_TX_2,
  142. CDC_DMA_TX_MAX,
  143. };
  144. enum {
  145. SLIM_RX_7 = 0,
  146. SLIM_RX_MAX,
  147. };
  148. enum {
  149. SLIM_TX_7 = 0,
  150. SLIM_TX_8,
  151. SLIM_TX_MAX,
  152. };
  153. enum {
  154. AFE_LOOPBACK_TX_IDX = 0,
  155. AFE_LOOPBACK_TX_IDX_MAX,
  156. };
  157. struct msm_asoc_mach_data {
  158. struct snd_info_entry *codec_root;
  159. int usbc_en2_gpio; /* used by gpio driver API */
  160. int lito_v2_enabled;
  161. struct device_node *dmic01_gpio_p; /* used by pinctrl API */
  162. struct device_node *dmic23_gpio_p; /* used by pinctrl API */
  163. struct device_node *dmic45_gpio_p; /* used by pinctrl API */
  164. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  165. atomic_t mi2s_gpio_ref_count[MI2S_MAX]; /* used by pinctrl API */
  166. struct device_node *us_euro_gpio_p; /* used by pinctrl API */
  167. struct pinctrl *usbc_en2_gpio_p; /* used by pinctrl API */
  168. struct device_node *hph_en1_gpio_p; /* used by pinctrl API */
  169. struct device_node *hph_en0_gpio_p; /* used by pinctrl API */
  170. bool is_afe_config_done;
  171. struct device_node *fsa_handle;
  172. struct clk *lpass_audio_hw_vote;
  173. int core_audio_vote_count;
  174. u32 wsa_max_devs;
  175. u32 tdm_max_slots; /* Max TDM slots used */
  176. int wcd_disabled;
  177. };
  178. struct tdm_port {
  179. u32 mode;
  180. u32 channel;
  181. };
  182. struct tdm_dev_config {
  183. unsigned int tdm_slot_offset[TDM_MAX_SLOTS];
  184. };
  185. enum {
  186. EXT_DISP_RX_IDX_DP = 0,
  187. EXT_DISP_RX_IDX_DP1,
  188. EXT_DISP_RX_IDX_MAX,
  189. };
  190. struct dev_config {
  191. u32 sample_rate;
  192. u32 bit_format;
  193. u32 channels;
  194. };
  195. /* Default configuration of slimbus channels */
  196. static struct dev_config slim_rx_cfg[] = {
  197. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  198. };
  199. static struct dev_config slim_tx_cfg[] = {
  200. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  201. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  202. };
  203. /* Default configuration of external display BE */
  204. static struct dev_config ext_disp_rx_cfg[] = {
  205. [EXT_DISP_RX_IDX_DP] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  206. [EXT_DISP_RX_IDX_DP1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  207. };
  208. static struct dev_config usb_rx_cfg = {
  209. .sample_rate = SAMPLING_RATE_48KHZ,
  210. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  211. .channels = 2,
  212. };
  213. static struct dev_config usb_tx_cfg = {
  214. .sample_rate = SAMPLING_RATE_48KHZ,
  215. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  216. .channels = 1,
  217. };
  218. static struct dev_config proxy_rx_cfg = {
  219. .sample_rate = SAMPLING_RATE_48KHZ,
  220. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  221. .channels = 2,
  222. };
  223. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  224. {
  225. AFE_API_VERSION_I2S_CONFIG,
  226. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  227. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  228. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  229. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  230. 0,
  231. },
  232. {
  233. AFE_API_VERSION_I2S_CONFIG,
  234. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  235. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  236. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  237. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  238. 0,
  239. },
  240. {
  241. AFE_API_VERSION_I2S_CONFIG,
  242. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  243. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  244. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  245. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  246. 0,
  247. },
  248. {
  249. AFE_API_VERSION_I2S_CONFIG,
  250. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  251. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  252. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  253. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  254. 0,
  255. },
  256. {
  257. AFE_API_VERSION_I2S_CONFIG,
  258. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  259. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  260. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  261. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  262. 0,
  263. },
  264. {
  265. AFE_API_VERSION_I2S_CONFIG,
  266. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  267. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  268. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  269. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  270. 0,
  271. },
  272. };
  273. struct mi2s_conf {
  274. struct mutex lock;
  275. u32 ref_cnt;
  276. u32 msm_is_mi2s_master;
  277. };
  278. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  279. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  280. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  281. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  282. };
  283. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  284. /* Default configuration of TDM channels */
  285. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  286. { /* PRI TDM */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  289. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  290. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  291. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  292. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  293. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  295. },
  296. { /* SEC TDM */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  299. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  300. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  301. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  302. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  303. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  305. },
  306. { /* TERT TDM */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  309. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  310. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  311. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  312. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  313. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  315. },
  316. { /* QUAT TDM */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  319. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  320. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  321. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  322. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  323. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  324. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  325. },
  326. { /* QUIN TDM */
  327. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  328. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  329. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  330. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  331. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  332. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  333. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  334. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  335. },
  336. { /* SEN TDM */
  337. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  338. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  339. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  340. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  341. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  342. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  343. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  344. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  345. },
  346. };
  347. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  348. { /* PRI TDM */
  349. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  350. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  351. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  352. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  353. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  354. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  355. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  356. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  357. },
  358. { /* SEC TDM */
  359. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  360. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  361. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  362. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  363. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  364. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  365. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  366. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  367. },
  368. { /* TERT TDM */
  369. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  370. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  371. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  372. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  373. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  374. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  375. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  376. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  377. },
  378. { /* QUAT TDM */
  379. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  380. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  381. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  382. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  383. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  384. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  385. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  386. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  387. },
  388. { /* QUIN TDM */
  389. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  390. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  391. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  392. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  393. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  394. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  395. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  396. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  397. },
  398. { /* SEN TDM */
  399. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  400. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  401. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  402. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  403. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  404. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  405. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  406. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  407. },
  408. };
  409. /* Default configuration of AUX PCM channels */
  410. static struct dev_config aux_pcm_rx_cfg[] = {
  411. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  413. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  414. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  415. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  416. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. };
  418. static struct dev_config aux_pcm_tx_cfg[] = {
  419. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  421. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  422. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  423. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  424. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  425. };
  426. /* Default configuration of MI2S channels */
  427. static struct dev_config mi2s_rx_cfg[] = {
  428. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  429. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  430. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  431. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  432. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  433. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  434. };
  435. static struct dev_config mi2s_tx_cfg[] = {
  436. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  437. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  438. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  439. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  440. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  441. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  442. };
  443. static struct tdm_dev_config pri_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  444. { /* PRI TDM */
  445. { {0, 4, 0xFFFF} }, /* RX_0 */
  446. { {8, 12, 0xFFFF} }, /* RX_1 */
  447. { {16, 20, 0xFFFF} }, /* RX_2 */
  448. { {24, 28, 0xFFFF} }, /* RX_3 */
  449. { {0xFFFF} }, /* RX_4 */
  450. { {0xFFFF} }, /* RX_5 */
  451. { {0xFFFF} }, /* RX_6 */
  452. { {0xFFFF} }, /* RX_7 */
  453. },
  454. {
  455. { {0, 4, 8, 12, 0xFFFF} }, /* TX_0 */
  456. { {8, 12, 0xFFFF} }, /* TX_1 */
  457. { {16, 20, 0xFFFF} }, /* TX_2 */
  458. { {24, 28, 0xFFFF} }, /* TX_3 */
  459. { {0xFFFF} }, /* TX_4 */
  460. { {0xFFFF} }, /* TX_5 */
  461. { {0xFFFF} }, /* TX_6 */
  462. { {0xFFFF} }, /* TX_7 */
  463. },
  464. };
  465. static struct tdm_dev_config sec_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  466. { /* SEC TDM */
  467. { {0, 4, 0xFFFF} }, /* RX_0 */
  468. { {8, 12, 0xFFFF} }, /* RX_1 */
  469. { {16, 20, 0xFFFF} }, /* RX_2 */
  470. { {24, 28, 0xFFFF} }, /* RX_3 */
  471. { {0xFFFF} }, /* RX_4 */
  472. { {0xFFFF} }, /* RX_5 */
  473. { {0xFFFF} }, /* RX_6 */
  474. { {0xFFFF} }, /* RX_7 */
  475. },
  476. {
  477. { {0, 4, 0xFFFF} }, /* TX_0 */
  478. { {8, 12, 0xFFFF} }, /* TX_1 */
  479. { {16, 20, 0xFFFF} }, /* TX_2 */
  480. { {24, 28, 0xFFFF} }, /* TX_3 */
  481. { {0xFFFF} }, /* TX_4 */
  482. { {0xFFFF} }, /* TX_5 */
  483. { {0xFFFF} }, /* TX_6 */
  484. { {0xFFFF} }, /* TX_7 */
  485. },
  486. };
  487. static struct tdm_dev_config tert_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  488. { /* TERT TDM */
  489. { {0, 4, 0xFFFF} }, /* RX_0 */
  490. { {8, 12, 0xFFFF} }, /* RX_1 */
  491. { {16, 20, 0xFFFF} }, /* RX_2 */
  492. { {24, 28, 0xFFFF} }, /* RX_3 */
  493. { {0xFFFF} }, /* RX_4 */
  494. { {0xFFFF} }, /* RX_5 */
  495. { {0xFFFF} }, /* RX_6 */
  496. { {0xFFFF} }, /* RX_7 */
  497. },
  498. {
  499. { {0, 4, 0xFFFF} }, /* TX_0 */
  500. { {8, 12, 0xFFFF} }, /* TX_1 */
  501. { {16, 20, 0xFFFF} }, /* TX_2 */
  502. { {24, 28, 0xFFFF} }, /* TX_3 */
  503. { {0xFFFF} }, /* TX_4 */
  504. { {0xFFFF} }, /* TX_5 */
  505. { {0xFFFF} }, /* TX_6 */
  506. { {0xFFFF} }, /* TX_7 */
  507. },
  508. };
  509. static struct tdm_dev_config quat_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  510. { /* QUAT TDM */
  511. { {0, 4, 0xFFFF} }, /* RX_0 */
  512. { {8, 12, 0xFFFF} }, /* RX_1 */
  513. { {16, 20, 0xFFFF} }, /* RX_2 */
  514. { {24, 28, 0xFFFF} }, /* RX_3 */
  515. { {0xFFFF} }, /* RX_4 */
  516. { {0xFFFF} }, /* RX_5 */
  517. { {0xFFFF} }, /* RX_6 */
  518. { {0xFFFF} }, /* RX_7 */
  519. },
  520. {
  521. { {0, 4, 0xFFFF} }, /* TX_0 */
  522. { {8, 12, 0xFFFF} }, /* TX_1 */
  523. { {16, 20, 0xFFFF} }, /* TX_2 */
  524. { {24, 28, 0xFFFF} }, /* TX_3 */
  525. { {0xFFFF} }, /* TX_4 */
  526. { {0xFFFF} }, /* TX_5 */
  527. { {0xFFFF} }, /* TX_6 */
  528. { {0xFFFF} }, /* TX_7 */
  529. },
  530. };
  531. static struct tdm_dev_config quin_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  532. { /* QUIN TDM */
  533. { {0, 4, 0xFFFF} }, /* RX_0 */
  534. { {8, 12, 0xFFFF} }, /* RX_1 */
  535. { {16, 20, 0xFFFF} }, /* RX_2 */
  536. { {24, 28, 0xFFFF} }, /* RX_3 */
  537. { {0xFFFF} }, /* RX_4 */
  538. { {0xFFFF} }, /* RX_5 */
  539. { {0xFFFF} }, /* RX_6 */
  540. { {0xFFFF} }, /* RX_7 */
  541. },
  542. {
  543. { {0, 4, 0xFFFF} }, /* TX_0 */
  544. { {8, 12, 0xFFFF} }, /* TX_1 */
  545. { {16, 20, 0xFFFF} }, /* TX_2 */
  546. { {24, 28, 0xFFFF} }, /* TX_3 */
  547. { {0xFFFF} }, /* TX_4 */
  548. { {0xFFFF} }, /* TX_5 */
  549. { {0xFFFF} }, /* TX_6 */
  550. { {0xFFFF} }, /* TX_7 */
  551. },
  552. };
  553. static struct tdm_dev_config sen_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  554. { /* SEN TDM */
  555. { {0, 4, 0xFFFF} }, /* RX_0 */
  556. { {8, 12, 0xFFFF} }, /* RX_1 */
  557. { {16, 20, 0xFFFF} }, /* RX_2 */
  558. { {24, 28, 0xFFFF} }, /* RX_3 */
  559. { {0xFFFF} }, /* RX_4 */
  560. { {0xFFFF} }, /* RX_5 */
  561. { {0xFFFF} }, /* RX_6 */
  562. { {0xFFFF} }, /* RX_7 */
  563. },
  564. {
  565. { {0, 4, 0xFFFF} }, /* TX_0 */
  566. { {8, 12, 0xFFFF} }, /* TX_1 */
  567. { {16, 20, 0xFFFF} }, /* TX_2 */
  568. { {24, 28, 0xFFFF} }, /* TX_3 */
  569. { {0xFFFF} }, /* TX_4 */
  570. { {0xFFFF} }, /* TX_5 */
  571. { {0xFFFF} }, /* TX_6 */
  572. { {0xFFFF} }, /* TX_7 */
  573. },
  574. };
  575. static void *tdm_cfg[TDM_INTERFACE_MAX] = {
  576. pri_tdm_dev_config,
  577. sec_tdm_dev_config,
  578. tert_tdm_dev_config,
  579. quat_tdm_dev_config,
  580. quin_tdm_dev_config,
  581. sen_tdm_dev_config,
  582. };
  583. /* Default configuration of Codec DMA Interface RX */
  584. static struct dev_config cdc_dma_rx_cfg[] = {
  585. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  586. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  587. [RX_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  588. [RX_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  589. [RX_CDC_DMA_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  590. [RX_CDC_DMA_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  591. [RX_CDC_DMA_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  592. [RX_CDC_DMA_RX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  593. };
  594. /* Default configuration of Codec DMA Interface TX */
  595. static struct dev_config cdc_dma_tx_cfg[] = {
  596. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  597. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  598. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  599. [TX_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  600. [TX_CDC_DMA_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  601. [TX_CDC_DMA_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  602. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  603. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  604. [VA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  605. };
  606. static struct dev_config afe_loopback_tx_cfg[] = {
  607. [AFE_LOOPBACK_TX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  608. };
  609. static int msm_vi_feed_tx_ch = 2;
  610. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  611. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  612. "S32_LE"};
  613. static char const *cdc80_bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE"};
  614. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  615. "Six", "Seven", "Eight"};
  616. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  617. "KHZ_16", "KHZ_22P05",
  618. "KHZ_32", "KHZ_44P1", "KHZ_48",
  619. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  620. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  621. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  622. "Five", "Six", "Seven",
  623. "Eight"};
  624. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  625. "KHZ_48", "KHZ_176P4",
  626. "KHZ_352P8"};
  627. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  628. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  629. "Five", "Six", "Seven", "Eight"};
  630. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  631. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  632. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  633. "KHZ_48", "KHZ_88P2", "KHZ_96",
  634. "KHZ_176P4", "KHZ_192","KHZ_352P8",
  635. "KHZ_384"};
  636. static const char *const mi2s_ch_text[] = {"One", "Two", "Three", "Four",
  637. "Five", "Six", "Seven",
  638. "Eight"};
  639. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  640. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  641. "Five", "Six", "Seven",
  642. "Eight"};
  643. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  644. "KHZ_16", "KHZ_22P05",
  645. "KHZ_32", "KHZ_44P1", "KHZ_48",
  646. "KHZ_88P2", "KHZ_96",
  647. "KHZ_176P4", "KHZ_192",
  648. "KHZ_352P8", "KHZ_384"};
  649. static char const *cdc80_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  650. "KHZ_16", "KHZ_22P05",
  651. "KHZ_32", "KHZ_44P1", "KHZ_48",
  652. "KHZ_88P2", "KHZ_96",
  653. "KHZ_176P4", "KHZ_192"};
  654. static char const *ext_disp_bit_format_text[] = {"S16_LE", "S24_LE",
  655. "S24_3LE"};
  656. static char const *ext_disp_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  657. "KHZ_192", "KHZ_32", "KHZ_44P1",
  658. "KHZ_88P2", "KHZ_176P4"};
  659. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  660. "KHZ_44P1", "KHZ_48",
  661. "KHZ_88P2", "KHZ_96"};
  662. static char const *bt_sample_rate_rx_text[] = {"KHZ_8", "KHZ_16",
  663. "KHZ_44P1", "KHZ_48",
  664. "KHZ_88P2", "KHZ_96"};
  665. static char const *bt_sample_rate_tx_text[] = {"KHZ_8", "KHZ_16",
  666. "KHZ_44P1", "KHZ_48",
  667. "KHZ_88P2", "KHZ_96"};
  668. static const char *const afe_loopback_tx_ch_text[] = {"One", "Two"};
  669. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  670. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  671. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  672. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  673. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  674. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  675. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  676. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  677. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  678. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  679. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  680. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  681. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  682. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  683. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  684. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  685. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  686. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  687. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  688. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  689. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  690. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  691. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  692. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  693. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  694. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  695. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  696. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  697. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  698. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  699. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  700. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  701. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  702. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  703. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  704. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  705. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  706. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  707. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  708. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  709. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  710. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  711. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  712. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  713. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  714. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  715. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  716. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  717. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  718. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  719. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  720. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  721. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  722. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  723. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  724. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  725. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  726. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  727. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_2_chs, cdc_dma_rx_ch_text);
  728. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_3_chs, cdc_dma_rx_ch_text);
  729. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_5_chs, cdc_dma_rx_ch_text);
  730. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_6_chs, cdc_dma_rx_ch_text);
  731. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  732. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  733. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  734. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  735. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_chs, cdc_dma_tx_ch_text);
  736. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_chs, cdc_dma_tx_ch_text);
  737. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  738. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  739. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  740. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  741. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  742. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  743. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  744. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_format, bit_format_text);
  745. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_format, bit_format_text);
  746. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_format, bit_format_text);
  747. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  748. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  749. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_format, bit_format_text);
  750. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  751. cdc_dma_sample_rate_text);
  752. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  753. cdc_dma_sample_rate_text);
  754. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  755. cdc_dma_sample_rate_text);
  756. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  757. cdc_dma_sample_rate_text);
  758. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  759. cdc_dma_sample_rate_text);
  760. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_sample_rate,
  761. cdc_dma_sample_rate_text);
  762. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_sample_rate,
  763. cdc_dma_sample_rate_text);
  764. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_sample_rate,
  765. cdc_dma_sample_rate_text);
  766. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  767. cdc_dma_sample_rate_text);
  768. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  769. cdc_dma_sample_rate_text);
  770. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_sample_rate,
  771. cdc_dma_sample_rate_text);
  772. /* WCD9380 */
  773. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_format, cdc80_bit_format_text);
  774. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_format, cdc80_bit_format_text);
  775. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_format, cdc80_bit_format_text);
  776. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_format, cdc80_bit_format_text);
  777. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_format, cdc80_bit_format_text);
  778. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_format, cdc80_bit_format_text);
  779. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_sample_rate,
  780. cdc80_dma_sample_rate_text);
  781. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_sample_rate,
  782. cdc80_dma_sample_rate_text);
  783. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_sample_rate,
  784. cdc80_dma_sample_rate_text);
  785. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_sample_rate,
  786. cdc80_dma_sample_rate_text);
  787. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_sample_rate,
  788. cdc80_dma_sample_rate_text);
  789. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_sample_rate,
  790. cdc80_dma_sample_rate_text);
  791. /* WCD9385 */
  792. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_format, bit_format_text);
  793. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_format, bit_format_text);
  794. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_format, bit_format_text);
  795. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_format, bit_format_text);
  796. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_format, bit_format_text);
  797. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_format, bit_format_text);
  798. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_sample_rate,
  799. cdc_dma_sample_rate_text);
  800. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_sample_rate,
  801. cdc_dma_sample_rate_text);
  802. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_sample_rate,
  803. cdc_dma_sample_rate_text);
  804. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_sample_rate,
  805. cdc_dma_sample_rate_text);
  806. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_sample_rate,
  807. cdc_dma_sample_rate_text);
  808. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_sample_rate,
  809. cdc_dma_sample_rate_text);
  810. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_chs, ch_text);
  811. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_format, ext_disp_bit_format_text);
  812. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_sample_rate,
  813. ext_disp_sample_rate_text);
  814. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  815. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_rx, bt_sample_rate_rx_text);
  816. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_tx, bt_sample_rate_tx_text);
  817. static SOC_ENUM_SINGLE_EXT_DECL(afe_loopback_tx_chs, afe_loopback_tx_ch_text);
  818. static bool is_initial_boot;
  819. static bool codec_reg_done;
  820. static struct snd_soc_card snd_soc_card_lahaina_msm;
  821. static int dmic_0_1_gpio_cnt;
  822. static int dmic_2_3_gpio_cnt;
  823. static int dmic_4_5_gpio_cnt;
  824. static void *def_wcd_mbhc_cal(void);
  825. static int msm_aux_codec_init(struct snd_soc_pcm_runtime*);
  826. static int msm_int_audrx_init(struct snd_soc_pcm_runtime*);
  827. /*
  828. * Need to report LINEIN
  829. * if R/L channel impedance is larger than 5K ohm
  830. */
  831. static struct wcd_mbhc_config wcd_mbhc_cfg = {
  832. .read_fw_bin = false,
  833. .calibration = NULL,
  834. .detect_extn_cable = true,
  835. .mono_stero_detection = false,
  836. .swap_gnd_mic = NULL,
  837. .hs_ext_micbias = true,
  838. .key_code[0] = KEY_MEDIA,
  839. .key_code[1] = KEY_VOICECOMMAND,
  840. .key_code[2] = KEY_VOLUMEUP,
  841. .key_code[3] = KEY_VOLUMEDOWN,
  842. .key_code[4] = 0,
  843. .key_code[5] = 0,
  844. .key_code[6] = 0,
  845. .key_code[7] = 0,
  846. .linein_th = 5000,
  847. .moisture_en = false,
  848. .mbhc_micbias = MIC_BIAS_2,
  849. .anc_micbias = MIC_BIAS_2,
  850. .enable_anc_mic_detect = false,
  851. .moisture_duty_cycle_en = true,
  852. };
  853. /* set audio task affinity to core 1 & 2 */
  854. static const unsigned int audio_core_list[] = {1, 2};
  855. static cpumask_t audio_cpu_map = CPU_MASK_NONE;
  856. static struct dev_pm_qos_request *msm_audio_req = NULL;
  857. static unsigned int qos_client_active_cnt = 0;
  858. static void msm_audio_add_qos_request()
  859. {
  860. int i;
  861. int cpu = 0;
  862. msm_audio_req = kzalloc(sizeof(struct dev_pm_qos_request) * NR_CPUS,
  863. GFP_KERNEL);
  864. if (!msm_audio_req) {
  865. pr_err("%s failed to alloc mem for qos req.\n", __func__);
  866. return;
  867. }
  868. for (i = 0; i < ARRAY_SIZE(audio_core_list); i++) {
  869. if (audio_core_list[i] >= NR_CPUS)
  870. pr_err("%s incorrect cpu id: %d specified.\n", __func__, audio_core_list[i]);
  871. else
  872. cpumask_set_cpu(audio_core_list[i], &audio_cpu_map);
  873. }
  874. for_each_cpu(cpu, &audio_cpu_map) {
  875. dev_pm_qos_add_request(get_cpu_device(cpu),
  876. &msm_audio_req[cpu],
  877. DEV_PM_QOS_RESUME_LATENCY,
  878. PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  879. pr_debug("%s set cpu affinity to core %d.\n", __func__, cpu);
  880. }
  881. }
  882. static void msm_audio_remove_qos_request()
  883. {
  884. int cpu = 0;
  885. if (msm_audio_req) {
  886. for_each_cpu(cpu, &audio_cpu_map) {
  887. dev_pm_qos_remove_request(
  888. &msm_audio_req[cpu]);
  889. pr_debug("%s remove cpu affinity of core %d.\n", __func__, cpu);
  890. }
  891. kfree(msm_audio_req);
  892. }
  893. }
  894. static void msm_audio_update_qos_request(u32 latency)
  895. {
  896. int cpu = 0;
  897. if (msm_audio_req) {
  898. for_each_cpu(cpu, &audio_cpu_map) {
  899. dev_pm_qos_update_request(
  900. &msm_audio_req[cpu], latency);
  901. pr_debug("%s update latency of core %d to %ul.\n", __func__, cpu, latency);
  902. }
  903. }
  904. }
  905. static inline int param_is_mask(int p)
  906. {
  907. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  908. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  909. }
  910. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  911. int n)
  912. {
  913. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  914. }
  915. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  916. unsigned int bit)
  917. {
  918. if (bit >= SNDRV_MASK_MAX)
  919. return;
  920. if (param_is_mask(n)) {
  921. struct snd_mask *m = param_to_mask(p, n);
  922. m->bits[0] = 0;
  923. m->bits[1] = 0;
  924. m->bits[bit >> 5] |= (1 << (bit & 31));
  925. }
  926. }
  927. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  928. struct snd_ctl_elem_value *ucontrol)
  929. {
  930. int sample_rate_val = 0;
  931. switch (usb_rx_cfg.sample_rate) {
  932. case SAMPLING_RATE_384KHZ:
  933. sample_rate_val = 12;
  934. break;
  935. case SAMPLING_RATE_352P8KHZ:
  936. sample_rate_val = 11;
  937. break;
  938. case SAMPLING_RATE_192KHZ:
  939. sample_rate_val = 10;
  940. break;
  941. case SAMPLING_RATE_176P4KHZ:
  942. sample_rate_val = 9;
  943. break;
  944. case SAMPLING_RATE_96KHZ:
  945. sample_rate_val = 8;
  946. break;
  947. case SAMPLING_RATE_88P2KHZ:
  948. sample_rate_val = 7;
  949. break;
  950. case SAMPLING_RATE_48KHZ:
  951. sample_rate_val = 6;
  952. break;
  953. case SAMPLING_RATE_44P1KHZ:
  954. sample_rate_val = 5;
  955. break;
  956. case SAMPLING_RATE_32KHZ:
  957. sample_rate_val = 4;
  958. break;
  959. case SAMPLING_RATE_22P05KHZ:
  960. sample_rate_val = 3;
  961. break;
  962. case SAMPLING_RATE_16KHZ:
  963. sample_rate_val = 2;
  964. break;
  965. case SAMPLING_RATE_11P025KHZ:
  966. sample_rate_val = 1;
  967. break;
  968. case SAMPLING_RATE_8KHZ:
  969. default:
  970. sample_rate_val = 0;
  971. break;
  972. }
  973. ucontrol->value.integer.value[0] = sample_rate_val;
  974. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  975. usb_rx_cfg.sample_rate);
  976. return 0;
  977. }
  978. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  979. struct snd_ctl_elem_value *ucontrol)
  980. {
  981. switch (ucontrol->value.integer.value[0]) {
  982. case 12:
  983. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  984. break;
  985. case 11:
  986. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  987. break;
  988. case 10:
  989. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  990. break;
  991. case 9:
  992. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  993. break;
  994. case 8:
  995. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  996. break;
  997. case 7:
  998. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  999. break;
  1000. case 6:
  1001. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1002. break;
  1003. case 5:
  1004. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1005. break;
  1006. case 4:
  1007. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1008. break;
  1009. case 3:
  1010. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1011. break;
  1012. case 2:
  1013. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1014. break;
  1015. case 1:
  1016. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1017. break;
  1018. case 0:
  1019. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1020. break;
  1021. default:
  1022. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1023. break;
  1024. }
  1025. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  1026. __func__, ucontrol->value.integer.value[0],
  1027. usb_rx_cfg.sample_rate);
  1028. return 0;
  1029. }
  1030. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1031. struct snd_ctl_elem_value *ucontrol)
  1032. {
  1033. int sample_rate_val = 0;
  1034. switch (usb_tx_cfg.sample_rate) {
  1035. case SAMPLING_RATE_384KHZ:
  1036. sample_rate_val = 12;
  1037. break;
  1038. case SAMPLING_RATE_352P8KHZ:
  1039. sample_rate_val = 11;
  1040. break;
  1041. case SAMPLING_RATE_192KHZ:
  1042. sample_rate_val = 10;
  1043. break;
  1044. case SAMPLING_RATE_176P4KHZ:
  1045. sample_rate_val = 9;
  1046. break;
  1047. case SAMPLING_RATE_96KHZ:
  1048. sample_rate_val = 8;
  1049. break;
  1050. case SAMPLING_RATE_88P2KHZ:
  1051. sample_rate_val = 7;
  1052. break;
  1053. case SAMPLING_RATE_48KHZ:
  1054. sample_rate_val = 6;
  1055. break;
  1056. case SAMPLING_RATE_44P1KHZ:
  1057. sample_rate_val = 5;
  1058. break;
  1059. case SAMPLING_RATE_32KHZ:
  1060. sample_rate_val = 4;
  1061. break;
  1062. case SAMPLING_RATE_22P05KHZ:
  1063. sample_rate_val = 3;
  1064. break;
  1065. case SAMPLING_RATE_16KHZ:
  1066. sample_rate_val = 2;
  1067. break;
  1068. case SAMPLING_RATE_11P025KHZ:
  1069. sample_rate_val = 1;
  1070. break;
  1071. case SAMPLING_RATE_8KHZ:
  1072. sample_rate_val = 0;
  1073. break;
  1074. default:
  1075. sample_rate_val = 6;
  1076. break;
  1077. }
  1078. ucontrol->value.integer.value[0] = sample_rate_val;
  1079. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1080. usb_tx_cfg.sample_rate);
  1081. return 0;
  1082. }
  1083. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1084. struct snd_ctl_elem_value *ucontrol)
  1085. {
  1086. switch (ucontrol->value.integer.value[0]) {
  1087. case 12:
  1088. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1089. break;
  1090. case 11:
  1091. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1092. break;
  1093. case 10:
  1094. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1095. break;
  1096. case 9:
  1097. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1098. break;
  1099. case 8:
  1100. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1101. break;
  1102. case 7:
  1103. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1104. break;
  1105. case 6:
  1106. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1107. break;
  1108. case 5:
  1109. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1110. break;
  1111. case 4:
  1112. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1113. break;
  1114. case 3:
  1115. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1116. break;
  1117. case 2:
  1118. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1119. break;
  1120. case 1:
  1121. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1122. break;
  1123. case 0:
  1124. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1125. break;
  1126. default:
  1127. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1128. break;
  1129. }
  1130. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1131. __func__, ucontrol->value.integer.value[0],
  1132. usb_tx_cfg.sample_rate);
  1133. return 0;
  1134. }
  1135. static int afe_loopback_tx_ch_get(struct snd_kcontrol *kcontrol,
  1136. struct snd_ctl_elem_value *ucontrol)
  1137. {
  1138. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1139. afe_loopback_tx_cfg[0].channels);
  1140. ucontrol->value.enumerated.item[0] =
  1141. afe_loopback_tx_cfg[0].channels - 1;
  1142. return 0;
  1143. }
  1144. static int afe_loopback_tx_ch_put(struct snd_kcontrol *kcontrol,
  1145. struct snd_ctl_elem_value *ucontrol)
  1146. {
  1147. afe_loopback_tx_cfg[0].channels =
  1148. ucontrol->value.enumerated.item[0] + 1;
  1149. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1150. afe_loopback_tx_cfg[0].channels);
  1151. return 1;
  1152. }
  1153. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1154. struct snd_ctl_elem_value *ucontrol)
  1155. {
  1156. switch (usb_rx_cfg.bit_format) {
  1157. case SNDRV_PCM_FORMAT_S32_LE:
  1158. ucontrol->value.integer.value[0] = 3;
  1159. break;
  1160. case SNDRV_PCM_FORMAT_S24_3LE:
  1161. ucontrol->value.integer.value[0] = 2;
  1162. break;
  1163. case SNDRV_PCM_FORMAT_S24_LE:
  1164. ucontrol->value.integer.value[0] = 1;
  1165. break;
  1166. case SNDRV_PCM_FORMAT_S16_LE:
  1167. default:
  1168. ucontrol->value.integer.value[0] = 0;
  1169. break;
  1170. }
  1171. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1172. __func__, usb_rx_cfg.bit_format,
  1173. ucontrol->value.integer.value[0]);
  1174. return 0;
  1175. }
  1176. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1177. struct snd_ctl_elem_value *ucontrol)
  1178. {
  1179. int rc = 0;
  1180. switch (ucontrol->value.integer.value[0]) {
  1181. case 3:
  1182. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1183. break;
  1184. case 2:
  1185. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1186. break;
  1187. case 1:
  1188. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1189. break;
  1190. case 0:
  1191. default:
  1192. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1193. break;
  1194. }
  1195. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1196. __func__, usb_rx_cfg.bit_format,
  1197. ucontrol->value.integer.value[0]);
  1198. return rc;
  1199. }
  1200. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1201. struct snd_ctl_elem_value *ucontrol)
  1202. {
  1203. switch (usb_tx_cfg.bit_format) {
  1204. case SNDRV_PCM_FORMAT_S32_LE:
  1205. ucontrol->value.integer.value[0] = 3;
  1206. break;
  1207. case SNDRV_PCM_FORMAT_S24_3LE:
  1208. ucontrol->value.integer.value[0] = 2;
  1209. break;
  1210. case SNDRV_PCM_FORMAT_S24_LE:
  1211. ucontrol->value.integer.value[0] = 1;
  1212. break;
  1213. case SNDRV_PCM_FORMAT_S16_LE:
  1214. default:
  1215. ucontrol->value.integer.value[0] = 0;
  1216. break;
  1217. }
  1218. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1219. __func__, usb_tx_cfg.bit_format,
  1220. ucontrol->value.integer.value[0]);
  1221. return 0;
  1222. }
  1223. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1224. struct snd_ctl_elem_value *ucontrol)
  1225. {
  1226. int rc = 0;
  1227. switch (ucontrol->value.integer.value[0]) {
  1228. case 3:
  1229. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1230. break;
  1231. case 2:
  1232. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1233. break;
  1234. case 1:
  1235. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1236. break;
  1237. case 0:
  1238. default:
  1239. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1240. break;
  1241. }
  1242. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1243. __func__, usb_tx_cfg.bit_format,
  1244. ucontrol->value.integer.value[0]);
  1245. return rc;
  1246. }
  1247. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1248. struct snd_ctl_elem_value *ucontrol)
  1249. {
  1250. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1251. usb_rx_cfg.channels);
  1252. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1253. return 0;
  1254. }
  1255. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1256. struct snd_ctl_elem_value *ucontrol)
  1257. {
  1258. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1259. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1260. return 1;
  1261. }
  1262. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1263. struct snd_ctl_elem_value *ucontrol)
  1264. {
  1265. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1266. usb_tx_cfg.channels);
  1267. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1268. return 0;
  1269. }
  1270. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1271. struct snd_ctl_elem_value *ucontrol)
  1272. {
  1273. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1274. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1275. return 1;
  1276. }
  1277. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1278. struct snd_ctl_elem_value *ucontrol)
  1279. {
  1280. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1281. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1282. ucontrol->value.integer.value[0]);
  1283. return 0;
  1284. }
  1285. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1286. struct snd_ctl_elem_value *ucontrol)
  1287. {
  1288. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1289. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1290. return 1;
  1291. }
  1292. static int ext_disp_get_port_idx(struct snd_kcontrol *kcontrol)
  1293. {
  1294. int idx = 0;
  1295. if (strnstr(kcontrol->id.name, "Display Port RX",
  1296. sizeof("Display Port RX"))) {
  1297. idx = EXT_DISP_RX_IDX_DP;
  1298. } else if (strnstr(kcontrol->id.name, "Display Port1 RX",
  1299. sizeof("Display Port1 RX"))) {
  1300. idx = EXT_DISP_RX_IDX_DP1;
  1301. } else {
  1302. pr_err("%s: unsupported BE: %s\n",
  1303. __func__, kcontrol->id.name);
  1304. idx = -EINVAL;
  1305. }
  1306. return idx;
  1307. }
  1308. static int ext_disp_rx_format_get(struct snd_kcontrol *kcontrol,
  1309. struct snd_ctl_elem_value *ucontrol)
  1310. {
  1311. int idx = ext_disp_get_port_idx(kcontrol);
  1312. if (idx < 0)
  1313. return idx;
  1314. switch (ext_disp_rx_cfg[idx].bit_format) {
  1315. case SNDRV_PCM_FORMAT_S24_3LE:
  1316. ucontrol->value.integer.value[0] = 2;
  1317. break;
  1318. case SNDRV_PCM_FORMAT_S24_LE:
  1319. ucontrol->value.integer.value[0] = 1;
  1320. break;
  1321. case SNDRV_PCM_FORMAT_S16_LE:
  1322. default:
  1323. ucontrol->value.integer.value[0] = 0;
  1324. break;
  1325. }
  1326. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1327. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1328. ucontrol->value.integer.value[0]);
  1329. return 0;
  1330. }
  1331. static int ext_disp_rx_format_put(struct snd_kcontrol *kcontrol,
  1332. struct snd_ctl_elem_value *ucontrol)
  1333. {
  1334. int idx = ext_disp_get_port_idx(kcontrol);
  1335. if (idx < 0)
  1336. return idx;
  1337. switch (ucontrol->value.integer.value[0]) {
  1338. case 2:
  1339. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1340. break;
  1341. case 1:
  1342. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1343. break;
  1344. case 0:
  1345. default:
  1346. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1347. break;
  1348. }
  1349. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1350. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1351. ucontrol->value.integer.value[0]);
  1352. return 0;
  1353. }
  1354. static int ext_disp_rx_ch_get(struct snd_kcontrol *kcontrol,
  1355. struct snd_ctl_elem_value *ucontrol)
  1356. {
  1357. int idx = ext_disp_get_port_idx(kcontrol);
  1358. if (idx < 0)
  1359. return idx;
  1360. ucontrol->value.integer.value[0] =
  1361. ext_disp_rx_cfg[idx].channels - 2;
  1362. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1363. idx, ext_disp_rx_cfg[idx].channels);
  1364. return 0;
  1365. }
  1366. static int ext_disp_rx_ch_put(struct snd_kcontrol *kcontrol,
  1367. struct snd_ctl_elem_value *ucontrol)
  1368. {
  1369. int idx = ext_disp_get_port_idx(kcontrol);
  1370. if (idx < 0)
  1371. return idx;
  1372. ext_disp_rx_cfg[idx].channels =
  1373. ucontrol->value.integer.value[0] + 2;
  1374. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1375. idx, ext_disp_rx_cfg[idx].channels);
  1376. return 1;
  1377. }
  1378. static int ext_disp_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1379. struct snd_ctl_elem_value *ucontrol)
  1380. {
  1381. int sample_rate_val;
  1382. int idx = ext_disp_get_port_idx(kcontrol);
  1383. if (idx < 0)
  1384. return idx;
  1385. switch (ext_disp_rx_cfg[idx].sample_rate) {
  1386. case SAMPLING_RATE_176P4KHZ:
  1387. sample_rate_val = 6;
  1388. break;
  1389. case SAMPLING_RATE_88P2KHZ:
  1390. sample_rate_val = 5;
  1391. break;
  1392. case SAMPLING_RATE_44P1KHZ:
  1393. sample_rate_val = 4;
  1394. break;
  1395. case SAMPLING_RATE_32KHZ:
  1396. sample_rate_val = 3;
  1397. break;
  1398. case SAMPLING_RATE_192KHZ:
  1399. sample_rate_val = 2;
  1400. break;
  1401. case SAMPLING_RATE_96KHZ:
  1402. sample_rate_val = 1;
  1403. break;
  1404. case SAMPLING_RATE_48KHZ:
  1405. default:
  1406. sample_rate_val = 0;
  1407. break;
  1408. }
  1409. ucontrol->value.integer.value[0] = sample_rate_val;
  1410. pr_debug("%s: ext_disp_rx[%d].sample_rate = %d\n", __func__,
  1411. idx, ext_disp_rx_cfg[idx].sample_rate);
  1412. return 0;
  1413. }
  1414. static int ext_disp_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1415. struct snd_ctl_elem_value *ucontrol)
  1416. {
  1417. int idx = ext_disp_get_port_idx(kcontrol);
  1418. if (idx < 0)
  1419. return idx;
  1420. switch (ucontrol->value.integer.value[0]) {
  1421. case 6:
  1422. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  1423. break;
  1424. case 5:
  1425. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  1426. break;
  1427. case 4:
  1428. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  1429. break;
  1430. case 3:
  1431. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  1432. break;
  1433. case 2:
  1434. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  1435. break;
  1436. case 1:
  1437. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  1438. break;
  1439. case 0:
  1440. default:
  1441. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  1442. break;
  1443. }
  1444. pr_debug("%s: control value = %ld, ext_disp_rx[%d].sample_rate = %d\n",
  1445. __func__, ucontrol->value.integer.value[0], idx,
  1446. ext_disp_rx_cfg[idx].sample_rate);
  1447. return 0;
  1448. }
  1449. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  1450. struct snd_ctl_elem_value *ucontrol)
  1451. {
  1452. pr_debug("%s: proxy_rx channels = %d\n",
  1453. __func__, proxy_rx_cfg.channels);
  1454. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  1455. return 0;
  1456. }
  1457. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  1458. struct snd_ctl_elem_value *ucontrol)
  1459. {
  1460. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  1461. pr_debug("%s: proxy_rx channels = %d\n",
  1462. __func__, proxy_rx_cfg.channels);
  1463. return 1;
  1464. }
  1465. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  1466. struct tdm_port *port)
  1467. {
  1468. if (port) {
  1469. if (strnstr(kcontrol->id.name, "PRI",
  1470. sizeof(kcontrol->id.name))) {
  1471. port->mode = TDM_PRI;
  1472. } else if (strnstr(kcontrol->id.name, "SEC",
  1473. sizeof(kcontrol->id.name))) {
  1474. port->mode = TDM_SEC;
  1475. } else if (strnstr(kcontrol->id.name, "TERT",
  1476. sizeof(kcontrol->id.name))) {
  1477. port->mode = TDM_TERT;
  1478. } else if (strnstr(kcontrol->id.name, "QUAT",
  1479. sizeof(kcontrol->id.name))) {
  1480. port->mode = TDM_QUAT;
  1481. } else if (strnstr(kcontrol->id.name, "QUIN",
  1482. sizeof(kcontrol->id.name))) {
  1483. port->mode = TDM_QUIN;
  1484. } else if (strnstr(kcontrol->id.name, "SEN",
  1485. sizeof(kcontrol->id.name))) {
  1486. port->mode = TDM_SEN;
  1487. } else {
  1488. pr_err("%s: unsupported mode in: %s\n",
  1489. __func__, kcontrol->id.name);
  1490. return -EINVAL;
  1491. }
  1492. if (strnstr(kcontrol->id.name, "RX_0",
  1493. sizeof(kcontrol->id.name)) ||
  1494. strnstr(kcontrol->id.name, "TX_0",
  1495. sizeof(kcontrol->id.name))) {
  1496. port->channel = TDM_0;
  1497. } else if (strnstr(kcontrol->id.name, "RX_1",
  1498. sizeof(kcontrol->id.name)) ||
  1499. strnstr(kcontrol->id.name, "TX_1",
  1500. sizeof(kcontrol->id.name))) {
  1501. port->channel = TDM_1;
  1502. } else if (strnstr(kcontrol->id.name, "RX_2",
  1503. sizeof(kcontrol->id.name)) ||
  1504. strnstr(kcontrol->id.name, "TX_2",
  1505. sizeof(kcontrol->id.name))) {
  1506. port->channel = TDM_2;
  1507. } else if (strnstr(kcontrol->id.name, "RX_3",
  1508. sizeof(kcontrol->id.name)) ||
  1509. strnstr(kcontrol->id.name, "TX_3",
  1510. sizeof(kcontrol->id.name))) {
  1511. port->channel = TDM_3;
  1512. } else if (strnstr(kcontrol->id.name, "RX_4",
  1513. sizeof(kcontrol->id.name)) ||
  1514. strnstr(kcontrol->id.name, "TX_4",
  1515. sizeof(kcontrol->id.name))) {
  1516. port->channel = TDM_4;
  1517. } else if (strnstr(kcontrol->id.name, "RX_5",
  1518. sizeof(kcontrol->id.name)) ||
  1519. strnstr(kcontrol->id.name, "TX_5",
  1520. sizeof(kcontrol->id.name))) {
  1521. port->channel = TDM_5;
  1522. } else if (strnstr(kcontrol->id.name, "RX_6",
  1523. sizeof(kcontrol->id.name)) ||
  1524. strnstr(kcontrol->id.name, "TX_6",
  1525. sizeof(kcontrol->id.name))) {
  1526. port->channel = TDM_6;
  1527. } else if (strnstr(kcontrol->id.name, "RX_7",
  1528. sizeof(kcontrol->id.name)) ||
  1529. strnstr(kcontrol->id.name, "TX_7",
  1530. sizeof(kcontrol->id.name))) {
  1531. port->channel = TDM_7;
  1532. } else {
  1533. pr_err("%s: unsupported channel in: %s\n",
  1534. __func__, kcontrol->id.name);
  1535. return -EINVAL;
  1536. }
  1537. } else {
  1538. return -EINVAL;
  1539. }
  1540. return 0;
  1541. }
  1542. static int tdm_get_sample_rate(int value)
  1543. {
  1544. int sample_rate = 0;
  1545. switch (value) {
  1546. case 0:
  1547. sample_rate = SAMPLING_RATE_8KHZ;
  1548. break;
  1549. case 1:
  1550. sample_rate = SAMPLING_RATE_16KHZ;
  1551. break;
  1552. case 2:
  1553. sample_rate = SAMPLING_RATE_32KHZ;
  1554. break;
  1555. case 3:
  1556. sample_rate = SAMPLING_RATE_48KHZ;
  1557. break;
  1558. case 4:
  1559. sample_rate = SAMPLING_RATE_176P4KHZ;
  1560. break;
  1561. case 5:
  1562. sample_rate = SAMPLING_RATE_352P8KHZ;
  1563. break;
  1564. default:
  1565. sample_rate = SAMPLING_RATE_48KHZ;
  1566. break;
  1567. }
  1568. return sample_rate;
  1569. }
  1570. static int tdm_get_sample_rate_val(int sample_rate)
  1571. {
  1572. int sample_rate_val = 0;
  1573. switch (sample_rate) {
  1574. case SAMPLING_RATE_8KHZ:
  1575. sample_rate_val = 0;
  1576. break;
  1577. case SAMPLING_RATE_16KHZ:
  1578. sample_rate_val = 1;
  1579. break;
  1580. case SAMPLING_RATE_32KHZ:
  1581. sample_rate_val = 2;
  1582. break;
  1583. case SAMPLING_RATE_48KHZ:
  1584. sample_rate_val = 3;
  1585. break;
  1586. case SAMPLING_RATE_176P4KHZ:
  1587. sample_rate_val = 4;
  1588. break;
  1589. case SAMPLING_RATE_352P8KHZ:
  1590. sample_rate_val = 5;
  1591. break;
  1592. default:
  1593. sample_rate_val = 3;
  1594. break;
  1595. }
  1596. return sample_rate_val;
  1597. }
  1598. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1599. struct snd_ctl_elem_value *ucontrol)
  1600. {
  1601. struct tdm_port port;
  1602. int ret = tdm_get_port_idx(kcontrol, &port);
  1603. if (ret) {
  1604. pr_err("%s: unsupported control: %s\n",
  1605. __func__, kcontrol->id.name);
  1606. } else {
  1607. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1608. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  1609. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1610. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1611. ucontrol->value.enumerated.item[0]);
  1612. }
  1613. return ret;
  1614. }
  1615. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1616. struct snd_ctl_elem_value *ucontrol)
  1617. {
  1618. struct tdm_port port;
  1619. int ret = tdm_get_port_idx(kcontrol, &port);
  1620. if (ret) {
  1621. pr_err("%s: unsupported control: %s\n",
  1622. __func__, kcontrol->id.name);
  1623. } else {
  1624. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  1625. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1626. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1627. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1628. ucontrol->value.enumerated.item[0]);
  1629. }
  1630. return ret;
  1631. }
  1632. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1633. struct snd_ctl_elem_value *ucontrol)
  1634. {
  1635. struct tdm_port port;
  1636. int ret = tdm_get_port_idx(kcontrol, &port);
  1637. if (ret) {
  1638. pr_err("%s: unsupported control: %s\n",
  1639. __func__, kcontrol->id.name);
  1640. } else {
  1641. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1642. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  1643. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1644. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1645. ucontrol->value.enumerated.item[0]);
  1646. }
  1647. return ret;
  1648. }
  1649. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1650. struct snd_ctl_elem_value *ucontrol)
  1651. {
  1652. struct tdm_port port;
  1653. int ret = tdm_get_port_idx(kcontrol, &port);
  1654. if (ret) {
  1655. pr_err("%s: unsupported control: %s\n",
  1656. __func__, kcontrol->id.name);
  1657. } else {
  1658. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  1659. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1660. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1661. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1662. ucontrol->value.enumerated.item[0]);
  1663. }
  1664. return ret;
  1665. }
  1666. static int tdm_get_format(int value)
  1667. {
  1668. int format = 0;
  1669. switch (value) {
  1670. case 0:
  1671. format = SNDRV_PCM_FORMAT_S16_LE;
  1672. break;
  1673. case 1:
  1674. format = SNDRV_PCM_FORMAT_S24_LE;
  1675. break;
  1676. case 2:
  1677. format = SNDRV_PCM_FORMAT_S32_LE;
  1678. break;
  1679. default:
  1680. format = SNDRV_PCM_FORMAT_S16_LE;
  1681. break;
  1682. }
  1683. return format;
  1684. }
  1685. static int tdm_get_format_val(int format)
  1686. {
  1687. int value = 0;
  1688. switch (format) {
  1689. case SNDRV_PCM_FORMAT_S16_LE:
  1690. value = 0;
  1691. break;
  1692. case SNDRV_PCM_FORMAT_S24_LE:
  1693. value = 1;
  1694. break;
  1695. case SNDRV_PCM_FORMAT_S32_LE:
  1696. value = 2;
  1697. break;
  1698. default:
  1699. value = 0;
  1700. break;
  1701. }
  1702. return value;
  1703. }
  1704. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  1705. struct snd_ctl_elem_value *ucontrol)
  1706. {
  1707. struct tdm_port port;
  1708. int ret = tdm_get_port_idx(kcontrol, &port);
  1709. if (ret) {
  1710. pr_err("%s: unsupported control: %s\n",
  1711. __func__, kcontrol->id.name);
  1712. } else {
  1713. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1714. tdm_rx_cfg[port.mode][port.channel].bit_format);
  1715. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1716. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1717. ucontrol->value.enumerated.item[0]);
  1718. }
  1719. return ret;
  1720. }
  1721. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  1722. struct snd_ctl_elem_value *ucontrol)
  1723. {
  1724. struct tdm_port port;
  1725. int ret = tdm_get_port_idx(kcontrol, &port);
  1726. if (ret) {
  1727. pr_err("%s: unsupported control: %s\n",
  1728. __func__, kcontrol->id.name);
  1729. } else {
  1730. tdm_rx_cfg[port.mode][port.channel].bit_format =
  1731. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1732. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1733. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1734. ucontrol->value.enumerated.item[0]);
  1735. }
  1736. return ret;
  1737. }
  1738. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  1739. struct snd_ctl_elem_value *ucontrol)
  1740. {
  1741. struct tdm_port port;
  1742. int ret = tdm_get_port_idx(kcontrol, &port);
  1743. if (ret) {
  1744. pr_err("%s: unsupported control: %s\n",
  1745. __func__, kcontrol->id.name);
  1746. } else {
  1747. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1748. tdm_tx_cfg[port.mode][port.channel].bit_format);
  1749. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1750. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1751. ucontrol->value.enumerated.item[0]);
  1752. }
  1753. return ret;
  1754. }
  1755. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  1756. struct snd_ctl_elem_value *ucontrol)
  1757. {
  1758. struct tdm_port port;
  1759. int ret = tdm_get_port_idx(kcontrol, &port);
  1760. if (ret) {
  1761. pr_err("%s: unsupported control: %s\n",
  1762. __func__, kcontrol->id.name);
  1763. } else {
  1764. tdm_tx_cfg[port.mode][port.channel].bit_format =
  1765. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1766. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1767. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1768. ucontrol->value.enumerated.item[0]);
  1769. }
  1770. return ret;
  1771. }
  1772. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  1773. struct snd_ctl_elem_value *ucontrol)
  1774. {
  1775. struct tdm_port port;
  1776. int ret = tdm_get_port_idx(kcontrol, &port);
  1777. if (ret) {
  1778. pr_err("%s: unsupported control: %s\n",
  1779. __func__, kcontrol->id.name);
  1780. } else {
  1781. ucontrol->value.enumerated.item[0] =
  1782. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  1783. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1784. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  1785. ucontrol->value.enumerated.item[0]);
  1786. }
  1787. return ret;
  1788. }
  1789. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  1790. struct snd_ctl_elem_value *ucontrol)
  1791. {
  1792. struct tdm_port port;
  1793. int ret = tdm_get_port_idx(kcontrol, &port);
  1794. if (ret) {
  1795. pr_err("%s: unsupported control: %s\n",
  1796. __func__, kcontrol->id.name);
  1797. } else {
  1798. tdm_rx_cfg[port.mode][port.channel].channels =
  1799. ucontrol->value.enumerated.item[0] + 1;
  1800. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1801. tdm_rx_cfg[port.mode][port.channel].channels,
  1802. ucontrol->value.enumerated.item[0] + 1);
  1803. }
  1804. return ret;
  1805. }
  1806. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  1807. struct snd_ctl_elem_value *ucontrol)
  1808. {
  1809. struct tdm_port port;
  1810. int ret = tdm_get_port_idx(kcontrol, &port);
  1811. if (ret) {
  1812. pr_err("%s: unsupported control: %s\n",
  1813. __func__, kcontrol->id.name);
  1814. } else {
  1815. ucontrol->value.enumerated.item[0] =
  1816. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  1817. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1818. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  1819. ucontrol->value.enumerated.item[0]);
  1820. }
  1821. return ret;
  1822. }
  1823. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  1824. struct snd_ctl_elem_value *ucontrol)
  1825. {
  1826. struct tdm_port port;
  1827. int ret = tdm_get_port_idx(kcontrol, &port);
  1828. if (ret) {
  1829. pr_err("%s: unsupported control: %s\n",
  1830. __func__, kcontrol->id.name);
  1831. } else {
  1832. tdm_tx_cfg[port.mode][port.channel].channels =
  1833. ucontrol->value.enumerated.item[0] + 1;
  1834. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1835. tdm_tx_cfg[port.mode][port.channel].channels,
  1836. ucontrol->value.enumerated.item[0] + 1);
  1837. }
  1838. return ret;
  1839. }
  1840. static int tdm_slot_map_put(struct snd_kcontrol *kcontrol,
  1841. struct snd_ctl_elem_value *ucontrol)
  1842. {
  1843. int slot_index = 0;
  1844. int interface = ucontrol->value.integer.value[0];
  1845. int channel = ucontrol->value.integer.value[1];
  1846. unsigned int offset_val = 0;
  1847. unsigned int *slot_offset = NULL;
  1848. struct tdm_dev_config *config = NULL;
  1849. unsigned int max_slot_offset = 0;
  1850. struct msm_asoc_mach_data *pdata = NULL;
  1851. struct snd_soc_component *component = NULL;
  1852. if (interface < 0 || interface >= (TDM_INTERFACE_MAX * MAX_PATH)) {
  1853. pr_err("%s: incorrect interface = %d\n", __func__, interface);
  1854. return -EINVAL;
  1855. }
  1856. if (channel < 0 || channel >= TDM_PORT_MAX) {
  1857. pr_err("%s: incorrect channel = %d\n", __func__, channel);
  1858. return -EINVAL;
  1859. }
  1860. pr_debug("%s: interface = %d, channel = %d\n", __func__,
  1861. interface, channel);
  1862. component = snd_soc_kcontrol_component(kcontrol);
  1863. pdata = snd_soc_card_get_drvdata(component->card);
  1864. config = ((struct tdm_dev_config *) tdm_cfg[interface / MAX_PATH]) +
  1865. ((interface % MAX_PATH) * TDM_PORT_MAX) + channel;
  1866. if (!config) {
  1867. pr_err("%s: tdm config is NULL\n", __func__);
  1868. return -EINVAL;
  1869. }
  1870. slot_offset = config->tdm_slot_offset;
  1871. if (!slot_offset) {
  1872. pr_err("%s: slot offset is NULL\n", __func__);
  1873. return -EINVAL;
  1874. }
  1875. max_slot_offset = TDM_SLOT_WIDTH_BYTES * (pdata->tdm_max_slots - 1);
  1876. for (slot_index = 0; slot_index < pdata->tdm_max_slots; slot_index++) {
  1877. offset_val = ucontrol->value.integer.value[MAX_PATH +
  1878. slot_index];
  1879. /* Offset value can only be 0, 4, 8, .. */
  1880. if (offset_val % 4 == 0 && offset_val <= max_slot_offset)
  1881. slot_offset[slot_index] = offset_val;
  1882. pr_debug("%s: slot offset[%d] = %d\n", __func__,
  1883. slot_index, slot_offset[slot_index]);
  1884. }
  1885. return 0;
  1886. }
  1887. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  1888. {
  1889. int idx = 0;
  1890. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  1891. sizeof("PRIM_AUX_PCM"))) {
  1892. idx = PRIM_AUX_PCM;
  1893. } else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  1894. sizeof("SEC_AUX_PCM"))) {
  1895. idx = SEC_AUX_PCM;
  1896. } else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  1897. sizeof("TERT_AUX_PCM"))) {
  1898. idx = TERT_AUX_PCM;
  1899. } else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  1900. sizeof("QUAT_AUX_PCM"))) {
  1901. idx = QUAT_AUX_PCM;
  1902. } else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  1903. sizeof("QUIN_AUX_PCM"))) {
  1904. idx = QUIN_AUX_PCM;
  1905. } else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  1906. sizeof("SEN_AUX_PCM"))) {
  1907. idx = SEN_AUX_PCM;
  1908. } else {
  1909. pr_err("%s: unsupported port: %s\n",
  1910. __func__, kcontrol->id.name);
  1911. idx = -EINVAL;
  1912. }
  1913. return idx;
  1914. }
  1915. static int aux_pcm_get_sample_rate(int value)
  1916. {
  1917. int sample_rate = 0;
  1918. switch (value) {
  1919. case 1:
  1920. sample_rate = SAMPLING_RATE_16KHZ;
  1921. break;
  1922. case 0:
  1923. default:
  1924. sample_rate = SAMPLING_RATE_8KHZ;
  1925. break;
  1926. }
  1927. return sample_rate;
  1928. }
  1929. static int aux_pcm_get_sample_rate_val(int sample_rate)
  1930. {
  1931. int sample_rate_val = 0;
  1932. switch (sample_rate) {
  1933. case SAMPLING_RATE_16KHZ:
  1934. sample_rate_val = 1;
  1935. break;
  1936. case SAMPLING_RATE_8KHZ:
  1937. default:
  1938. sample_rate_val = 0;
  1939. break;
  1940. }
  1941. return sample_rate_val;
  1942. }
  1943. static int mi2s_auxpcm_get_format(int value)
  1944. {
  1945. int format = 0;
  1946. switch (value) {
  1947. case 0:
  1948. format = SNDRV_PCM_FORMAT_S16_LE;
  1949. break;
  1950. case 1:
  1951. format = SNDRV_PCM_FORMAT_S24_LE;
  1952. break;
  1953. case 2:
  1954. format = SNDRV_PCM_FORMAT_S24_3LE;
  1955. break;
  1956. case 3:
  1957. format = SNDRV_PCM_FORMAT_S32_LE;
  1958. break;
  1959. default:
  1960. format = SNDRV_PCM_FORMAT_S16_LE;
  1961. break;
  1962. }
  1963. return format;
  1964. }
  1965. static int mi2s_auxpcm_get_format_value(int format)
  1966. {
  1967. int value = 0;
  1968. switch (format) {
  1969. case SNDRV_PCM_FORMAT_S16_LE:
  1970. value = 0;
  1971. break;
  1972. case SNDRV_PCM_FORMAT_S24_LE:
  1973. value = 1;
  1974. break;
  1975. case SNDRV_PCM_FORMAT_S24_3LE:
  1976. value = 2;
  1977. break;
  1978. case SNDRV_PCM_FORMAT_S32_LE:
  1979. value = 3;
  1980. break;
  1981. default:
  1982. value = 0;
  1983. break;
  1984. }
  1985. return value;
  1986. }
  1987. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1988. struct snd_ctl_elem_value *ucontrol)
  1989. {
  1990. int idx = aux_pcm_get_port_idx(kcontrol);
  1991. if (idx < 0)
  1992. return idx;
  1993. ucontrol->value.enumerated.item[0] =
  1994. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  1995. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1996. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1997. ucontrol->value.enumerated.item[0]);
  1998. return 0;
  1999. }
  2000. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2001. struct snd_ctl_elem_value *ucontrol)
  2002. {
  2003. int idx = aux_pcm_get_port_idx(kcontrol);
  2004. if (idx < 0)
  2005. return idx;
  2006. aux_pcm_rx_cfg[idx].sample_rate =
  2007. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2008. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2009. idx, aux_pcm_rx_cfg[idx].sample_rate,
  2010. ucontrol->value.enumerated.item[0]);
  2011. return 0;
  2012. }
  2013. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2014. struct snd_ctl_elem_value *ucontrol)
  2015. {
  2016. int idx = aux_pcm_get_port_idx(kcontrol);
  2017. if (idx < 0)
  2018. return idx;
  2019. ucontrol->value.enumerated.item[0] =
  2020. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  2021. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2022. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2023. ucontrol->value.enumerated.item[0]);
  2024. return 0;
  2025. }
  2026. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2027. struct snd_ctl_elem_value *ucontrol)
  2028. {
  2029. int idx = aux_pcm_get_port_idx(kcontrol);
  2030. if (idx < 0)
  2031. return idx;
  2032. aux_pcm_tx_cfg[idx].sample_rate =
  2033. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2034. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2035. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2036. ucontrol->value.enumerated.item[0]);
  2037. return 0;
  2038. }
  2039. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  2040. struct snd_ctl_elem_value *ucontrol)
  2041. {
  2042. int idx = aux_pcm_get_port_idx(kcontrol);
  2043. if (idx < 0)
  2044. return idx;
  2045. ucontrol->value.enumerated.item[0] =
  2046. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  2047. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2048. idx, aux_pcm_rx_cfg[idx].bit_format,
  2049. ucontrol->value.enumerated.item[0]);
  2050. return 0;
  2051. }
  2052. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  2053. struct snd_ctl_elem_value *ucontrol)
  2054. {
  2055. int idx = aux_pcm_get_port_idx(kcontrol);
  2056. if (idx < 0)
  2057. return idx;
  2058. aux_pcm_rx_cfg[idx].bit_format =
  2059. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2060. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2061. idx, aux_pcm_rx_cfg[idx].bit_format,
  2062. ucontrol->value.enumerated.item[0]);
  2063. return 0;
  2064. }
  2065. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  2066. struct snd_ctl_elem_value *ucontrol)
  2067. {
  2068. int idx = aux_pcm_get_port_idx(kcontrol);
  2069. if (idx < 0)
  2070. return idx;
  2071. ucontrol->value.enumerated.item[0] =
  2072. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  2073. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2074. idx, aux_pcm_tx_cfg[idx].bit_format,
  2075. ucontrol->value.enumerated.item[0]);
  2076. return 0;
  2077. }
  2078. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  2079. struct snd_ctl_elem_value *ucontrol)
  2080. {
  2081. int idx = aux_pcm_get_port_idx(kcontrol);
  2082. if (idx < 0)
  2083. return idx;
  2084. aux_pcm_tx_cfg[idx].bit_format =
  2085. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2086. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2087. idx, aux_pcm_tx_cfg[idx].bit_format,
  2088. ucontrol->value.enumerated.item[0]);
  2089. return 0;
  2090. }
  2091. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2092. {
  2093. int idx = 0;
  2094. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2095. sizeof("PRIM_MI2S_RX"))) {
  2096. idx = PRIM_MI2S;
  2097. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2098. sizeof("SEC_MI2S_RX"))) {
  2099. idx = SEC_MI2S;
  2100. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2101. sizeof("TERT_MI2S_RX"))) {
  2102. idx = TERT_MI2S;
  2103. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2104. sizeof("QUAT_MI2S_RX"))) {
  2105. idx = QUAT_MI2S;
  2106. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2107. sizeof("QUIN_MI2S_RX"))) {
  2108. idx = QUIN_MI2S;
  2109. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2110. sizeof("SEN_MI2S_RX"))) {
  2111. idx = SEN_MI2S;
  2112. } else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2113. sizeof("PRIM_MI2S_TX"))) {
  2114. idx = PRIM_MI2S;
  2115. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2116. sizeof("SEC_MI2S_TX"))) {
  2117. idx = SEC_MI2S;
  2118. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2119. sizeof("TERT_MI2S_TX"))) {
  2120. idx = TERT_MI2S;
  2121. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2122. sizeof("QUAT_MI2S_TX"))) {
  2123. idx = QUAT_MI2S;
  2124. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2125. sizeof("QUIN_MI2S_TX"))) {
  2126. idx = QUIN_MI2S;
  2127. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2128. sizeof("SEN_MI2S_TX"))) {
  2129. idx = SEN_MI2S;
  2130. } else {
  2131. pr_err("%s: unsupported channel: %s\n",
  2132. __func__, kcontrol->id.name);
  2133. idx = -EINVAL;
  2134. }
  2135. return idx;
  2136. }
  2137. static int mi2s_get_sample_rate(int value)
  2138. {
  2139. int sample_rate = 0;
  2140. switch (value) {
  2141. case 0:
  2142. sample_rate = SAMPLING_RATE_8KHZ;
  2143. break;
  2144. case 1:
  2145. sample_rate = SAMPLING_RATE_11P025KHZ;
  2146. break;
  2147. case 2:
  2148. sample_rate = SAMPLING_RATE_16KHZ;
  2149. break;
  2150. case 3:
  2151. sample_rate = SAMPLING_RATE_22P05KHZ;
  2152. break;
  2153. case 4:
  2154. sample_rate = SAMPLING_RATE_32KHZ;
  2155. break;
  2156. case 5:
  2157. sample_rate = SAMPLING_RATE_44P1KHZ;
  2158. break;
  2159. case 6:
  2160. sample_rate = SAMPLING_RATE_48KHZ;
  2161. break;
  2162. case 7:
  2163. sample_rate = SAMPLING_RATE_88P2KHZ;
  2164. break;
  2165. case 8:
  2166. sample_rate = SAMPLING_RATE_96KHZ;
  2167. break;
  2168. case 9:
  2169. sample_rate = SAMPLING_RATE_176P4KHZ;
  2170. break;
  2171. case 10:
  2172. sample_rate = SAMPLING_RATE_192KHZ;
  2173. break;
  2174. case 11:
  2175. sample_rate = SAMPLING_RATE_352P8KHZ;
  2176. break;
  2177. case 12:
  2178. sample_rate = SAMPLING_RATE_384KHZ;
  2179. break;
  2180. default:
  2181. sample_rate = SAMPLING_RATE_48KHZ;
  2182. break;
  2183. }
  2184. return sample_rate;
  2185. }
  2186. static int mi2s_get_sample_rate_val(int sample_rate)
  2187. {
  2188. int sample_rate_val = 0;
  2189. switch (sample_rate) {
  2190. case SAMPLING_RATE_8KHZ:
  2191. sample_rate_val = 0;
  2192. break;
  2193. case SAMPLING_RATE_11P025KHZ:
  2194. sample_rate_val = 1;
  2195. break;
  2196. case SAMPLING_RATE_16KHZ:
  2197. sample_rate_val = 2;
  2198. break;
  2199. case SAMPLING_RATE_22P05KHZ:
  2200. sample_rate_val = 3;
  2201. break;
  2202. case SAMPLING_RATE_32KHZ:
  2203. sample_rate_val = 4;
  2204. break;
  2205. case SAMPLING_RATE_44P1KHZ:
  2206. sample_rate_val = 5;
  2207. break;
  2208. case SAMPLING_RATE_48KHZ:
  2209. sample_rate_val = 6;
  2210. break;
  2211. case SAMPLING_RATE_88P2KHZ:
  2212. sample_rate_val = 7;
  2213. break;
  2214. case SAMPLING_RATE_96KHZ:
  2215. sample_rate_val = 8;
  2216. break;
  2217. case SAMPLING_RATE_176P4KHZ:
  2218. sample_rate_val = 9;
  2219. break;
  2220. case SAMPLING_RATE_192KHZ:
  2221. sample_rate_val = 10;
  2222. break;
  2223. case SAMPLING_RATE_352P8KHZ:
  2224. sample_rate_val = 11;
  2225. break;
  2226. case SAMPLING_RATE_384KHZ:
  2227. sample_rate_val = 12;
  2228. break;
  2229. default:
  2230. sample_rate_val = 6;
  2231. break;
  2232. }
  2233. return sample_rate_val;
  2234. }
  2235. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2236. struct snd_ctl_elem_value *ucontrol)
  2237. {
  2238. int idx = mi2s_get_port_idx(kcontrol);
  2239. if (idx < 0)
  2240. return idx;
  2241. ucontrol->value.enumerated.item[0] =
  2242. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2243. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2244. idx, mi2s_rx_cfg[idx].sample_rate,
  2245. ucontrol->value.enumerated.item[0]);
  2246. return 0;
  2247. }
  2248. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2249. struct snd_ctl_elem_value *ucontrol)
  2250. {
  2251. int idx = mi2s_get_port_idx(kcontrol);
  2252. if (idx < 0)
  2253. return idx;
  2254. mi2s_rx_cfg[idx].sample_rate =
  2255. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2256. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2257. idx, mi2s_rx_cfg[idx].sample_rate,
  2258. ucontrol->value.enumerated.item[0]);
  2259. return 0;
  2260. }
  2261. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2262. struct snd_ctl_elem_value *ucontrol)
  2263. {
  2264. int idx = mi2s_get_port_idx(kcontrol);
  2265. if (idx < 0)
  2266. return idx;
  2267. ucontrol->value.enumerated.item[0] =
  2268. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2269. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2270. idx, mi2s_tx_cfg[idx].sample_rate,
  2271. ucontrol->value.enumerated.item[0]);
  2272. return 0;
  2273. }
  2274. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2275. struct snd_ctl_elem_value *ucontrol)
  2276. {
  2277. int idx = mi2s_get_port_idx(kcontrol);
  2278. if (idx < 0)
  2279. return idx;
  2280. mi2s_tx_cfg[idx].sample_rate =
  2281. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2282. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2283. idx, mi2s_tx_cfg[idx].sample_rate,
  2284. ucontrol->value.enumerated.item[0]);
  2285. return 0;
  2286. }
  2287. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2288. struct snd_ctl_elem_value *ucontrol)
  2289. {
  2290. int idx = mi2s_get_port_idx(kcontrol);
  2291. if (idx < 0)
  2292. return idx;
  2293. ucontrol->value.enumerated.item[0] =
  2294. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2295. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2296. idx, mi2s_rx_cfg[idx].bit_format,
  2297. ucontrol->value.enumerated.item[0]);
  2298. return 0;
  2299. }
  2300. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2301. struct snd_ctl_elem_value *ucontrol)
  2302. {
  2303. int idx = mi2s_get_port_idx(kcontrol);
  2304. if (idx < 0)
  2305. return idx;
  2306. mi2s_rx_cfg[idx].bit_format =
  2307. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2308. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2309. idx, mi2s_rx_cfg[idx].bit_format,
  2310. ucontrol->value.enumerated.item[0]);
  2311. return 0;
  2312. }
  2313. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2314. struct snd_ctl_elem_value *ucontrol)
  2315. {
  2316. int idx = mi2s_get_port_idx(kcontrol);
  2317. if (idx < 0)
  2318. return idx;
  2319. ucontrol->value.enumerated.item[0] =
  2320. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2321. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2322. idx, mi2s_tx_cfg[idx].bit_format,
  2323. ucontrol->value.enumerated.item[0]);
  2324. return 0;
  2325. }
  2326. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2327. struct snd_ctl_elem_value *ucontrol)
  2328. {
  2329. int idx = mi2s_get_port_idx(kcontrol);
  2330. if (idx < 0)
  2331. return idx;
  2332. mi2s_tx_cfg[idx].bit_format =
  2333. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2334. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2335. idx, mi2s_tx_cfg[idx].bit_format,
  2336. ucontrol->value.enumerated.item[0]);
  2337. return 0;
  2338. }
  2339. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2340. struct snd_ctl_elem_value *ucontrol)
  2341. {
  2342. int idx = mi2s_get_port_idx(kcontrol);
  2343. if (idx < 0)
  2344. return idx;
  2345. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2346. idx, mi2s_rx_cfg[idx].channels);
  2347. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2348. return 0;
  2349. }
  2350. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2351. struct snd_ctl_elem_value *ucontrol)
  2352. {
  2353. int idx = mi2s_get_port_idx(kcontrol);
  2354. if (idx < 0)
  2355. return idx;
  2356. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2357. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2358. idx, mi2s_rx_cfg[idx].channels);
  2359. return 1;
  2360. }
  2361. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2362. struct snd_ctl_elem_value *ucontrol)
  2363. {
  2364. int idx = mi2s_get_port_idx(kcontrol);
  2365. if (idx < 0)
  2366. return idx;
  2367. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2368. idx, mi2s_tx_cfg[idx].channels);
  2369. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2370. return 0;
  2371. }
  2372. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2373. struct snd_ctl_elem_value *ucontrol)
  2374. {
  2375. int idx = mi2s_get_port_idx(kcontrol);
  2376. if (idx < 0)
  2377. return idx;
  2378. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2379. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2380. idx, mi2s_tx_cfg[idx].channels);
  2381. return 1;
  2382. }
  2383. static int msm_get_port_id(int be_id)
  2384. {
  2385. int afe_port_id = 0;
  2386. switch (be_id) {
  2387. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  2388. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  2389. break;
  2390. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  2391. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  2392. break;
  2393. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  2394. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  2395. break;
  2396. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  2397. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  2398. break;
  2399. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  2400. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  2401. break;
  2402. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  2403. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  2404. break;
  2405. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  2406. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  2407. break;
  2408. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  2409. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  2410. break;
  2411. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  2412. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  2413. break;
  2414. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  2415. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  2416. break;
  2417. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  2418. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  2419. break;
  2420. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  2421. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  2422. break;
  2423. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2424. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  2425. break;
  2426. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2427. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_1;
  2428. break;
  2429. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2430. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_2;
  2431. break;
  2432. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  2433. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0;
  2434. break;
  2435. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  2436. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0;
  2437. break;
  2438. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  2439. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1;
  2440. break;
  2441. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  2442. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1;
  2443. break;
  2444. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  2445. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2;
  2446. break;
  2447. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  2448. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_0;
  2449. break;
  2450. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  2451. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_0;
  2452. break;
  2453. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  2454. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_1;
  2455. break;
  2456. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_1:
  2457. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_1;
  2458. break;
  2459. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  2460. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_2;
  2461. break;
  2462. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_2:
  2463. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_2;
  2464. break;
  2465. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  2466. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_3;
  2467. break;
  2468. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  2469. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_3;
  2470. break;
  2471. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  2472. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_4;
  2473. break;
  2474. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  2475. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_4;
  2476. break;
  2477. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  2478. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_5;
  2479. break;
  2480. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_5:
  2481. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_5;
  2482. break;
  2483. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  2484. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_6;
  2485. break;
  2486. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_7:
  2487. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_7;
  2488. break;
  2489. default:
  2490. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  2491. afe_port_id = -EINVAL;
  2492. }
  2493. return afe_port_id;
  2494. }
  2495. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  2496. {
  2497. u32 bit_per_sample = 0;
  2498. switch (bit_format) {
  2499. case SNDRV_PCM_FORMAT_S32_LE:
  2500. case SNDRV_PCM_FORMAT_S24_3LE:
  2501. case SNDRV_PCM_FORMAT_S24_LE:
  2502. bit_per_sample = 32;
  2503. break;
  2504. case SNDRV_PCM_FORMAT_S16_LE:
  2505. default:
  2506. bit_per_sample = 16;
  2507. break;
  2508. }
  2509. return bit_per_sample;
  2510. }
  2511. static void update_mi2s_clk_val(int dai_id, int stream)
  2512. {
  2513. u32 bit_per_sample = 0;
  2514. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2515. bit_per_sample =
  2516. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  2517. mi2s_clk[dai_id].clk_freq_in_hz =
  2518. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2519. } else {
  2520. bit_per_sample =
  2521. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  2522. mi2s_clk[dai_id].clk_freq_in_hz =
  2523. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2524. }
  2525. }
  2526. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  2527. {
  2528. int ret = 0;
  2529. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  2530. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  2531. int port_id = 0;
  2532. int index = cpu_dai->id;
  2533. port_id = msm_get_port_id(rtd->dai_link->id);
  2534. if (port_id < 0) {
  2535. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  2536. ret = port_id;
  2537. goto err;
  2538. }
  2539. if (enable) {
  2540. update_mi2s_clk_val(index, substream->stream);
  2541. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  2542. mi2s_clk[index].clk_freq_in_hz);
  2543. }
  2544. mi2s_clk[index].enable = enable;
  2545. ret = afe_set_lpass_clock_v2(port_id,
  2546. &mi2s_clk[index]);
  2547. if (ret < 0) {
  2548. dev_err(rtd->card->dev,
  2549. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  2550. __func__, port_id, ret);
  2551. goto err;
  2552. }
  2553. err:
  2554. return ret;
  2555. }
  2556. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  2557. {
  2558. int idx = 0;
  2559. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  2560. sizeof("WSA_CDC_DMA_RX_0")))
  2561. idx = WSA_CDC_DMA_RX_0;
  2562. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  2563. sizeof("WSA_CDC_DMA_RX_0")))
  2564. idx = WSA_CDC_DMA_RX_1;
  2565. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_0",
  2566. sizeof("RX_CDC_DMA_RX_0")))
  2567. idx = RX_CDC_DMA_RX_0;
  2568. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_1",
  2569. sizeof("RX_CDC_DMA_RX_1")))
  2570. idx = RX_CDC_DMA_RX_1;
  2571. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_2",
  2572. sizeof("RX_CDC_DMA_RX_2")))
  2573. idx = RX_CDC_DMA_RX_2;
  2574. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_3",
  2575. sizeof("RX_CDC_DMA_RX_3")))
  2576. idx = RX_CDC_DMA_RX_3;
  2577. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_5",
  2578. sizeof("RX_CDC_DMA_RX_5")))
  2579. idx = RX_CDC_DMA_RX_5;
  2580. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_6",
  2581. sizeof("RX_CDC_DMA_RX_6")))
  2582. idx = RX_CDC_DMA_RX_6;
  2583. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  2584. sizeof("WSA_CDC_DMA_TX_0")))
  2585. idx = WSA_CDC_DMA_TX_0;
  2586. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  2587. sizeof("WSA_CDC_DMA_TX_1")))
  2588. idx = WSA_CDC_DMA_TX_1;
  2589. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  2590. sizeof("WSA_CDC_DMA_TX_2")))
  2591. idx = WSA_CDC_DMA_TX_2;
  2592. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_0",
  2593. sizeof("TX_CDC_DMA_TX_0")))
  2594. idx = TX_CDC_DMA_TX_0;
  2595. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_3",
  2596. sizeof("TX_CDC_DMA_TX_3")))
  2597. idx = TX_CDC_DMA_TX_3;
  2598. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_4",
  2599. sizeof("TX_CDC_DMA_TX_4")))
  2600. idx = TX_CDC_DMA_TX_4;
  2601. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  2602. sizeof("VA_CDC_DMA_TX_0")))
  2603. idx = VA_CDC_DMA_TX_0;
  2604. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  2605. sizeof("VA_CDC_DMA_TX_1")))
  2606. idx = VA_CDC_DMA_TX_1;
  2607. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_2",
  2608. sizeof("VA_CDC_DMA_TX_2")))
  2609. idx = VA_CDC_DMA_TX_2;
  2610. else {
  2611. pr_err("%s: unsupported channel: %s\n",
  2612. __func__, kcontrol->id.name);
  2613. return -EINVAL;
  2614. }
  2615. return idx;
  2616. }
  2617. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  2618. struct snd_ctl_elem_value *ucontrol)
  2619. {
  2620. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2621. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2622. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2623. return ch_num;
  2624. }
  2625. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2626. cdc_dma_rx_cfg[ch_num].channels - 1);
  2627. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  2628. return 0;
  2629. }
  2630. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  2631. struct snd_ctl_elem_value *ucontrol)
  2632. {
  2633. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2634. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2635. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2636. return ch_num;
  2637. }
  2638. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2639. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2640. cdc_dma_rx_cfg[ch_num].channels);
  2641. return 1;
  2642. }
  2643. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  2644. struct snd_ctl_elem_value *ucontrol)
  2645. {
  2646. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2647. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2648. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2649. return ch_num;
  2650. }
  2651. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  2652. case SNDRV_PCM_FORMAT_S32_LE:
  2653. ucontrol->value.integer.value[0] = 3;
  2654. break;
  2655. case SNDRV_PCM_FORMAT_S24_3LE:
  2656. ucontrol->value.integer.value[0] = 2;
  2657. break;
  2658. case SNDRV_PCM_FORMAT_S24_LE:
  2659. ucontrol->value.integer.value[0] = 1;
  2660. break;
  2661. case SNDRV_PCM_FORMAT_S16_LE:
  2662. default:
  2663. ucontrol->value.integer.value[0] = 0;
  2664. break;
  2665. }
  2666. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2667. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2668. ucontrol->value.integer.value[0]);
  2669. return 0;
  2670. }
  2671. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  2672. struct snd_ctl_elem_value *ucontrol)
  2673. {
  2674. int rc = 0;
  2675. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2676. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2677. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2678. return ch_num;
  2679. }
  2680. switch (ucontrol->value.integer.value[0]) {
  2681. case 3:
  2682. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2683. break;
  2684. case 2:
  2685. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2686. break;
  2687. case 1:
  2688. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2689. break;
  2690. case 0:
  2691. default:
  2692. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2693. break;
  2694. }
  2695. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2696. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2697. ucontrol->value.integer.value[0]);
  2698. return rc;
  2699. }
  2700. static int cdc_dma_get_sample_rate_val(int sample_rate)
  2701. {
  2702. int sample_rate_val = 0;
  2703. switch (sample_rate) {
  2704. case SAMPLING_RATE_8KHZ:
  2705. sample_rate_val = 0;
  2706. break;
  2707. case SAMPLING_RATE_11P025KHZ:
  2708. sample_rate_val = 1;
  2709. break;
  2710. case SAMPLING_RATE_16KHZ:
  2711. sample_rate_val = 2;
  2712. break;
  2713. case SAMPLING_RATE_22P05KHZ:
  2714. sample_rate_val = 3;
  2715. break;
  2716. case SAMPLING_RATE_32KHZ:
  2717. sample_rate_val = 4;
  2718. break;
  2719. case SAMPLING_RATE_44P1KHZ:
  2720. sample_rate_val = 5;
  2721. break;
  2722. case SAMPLING_RATE_48KHZ:
  2723. sample_rate_val = 6;
  2724. break;
  2725. case SAMPLING_RATE_88P2KHZ:
  2726. sample_rate_val = 7;
  2727. break;
  2728. case SAMPLING_RATE_96KHZ:
  2729. sample_rate_val = 8;
  2730. break;
  2731. case SAMPLING_RATE_176P4KHZ:
  2732. sample_rate_val = 9;
  2733. break;
  2734. case SAMPLING_RATE_192KHZ:
  2735. sample_rate_val = 10;
  2736. break;
  2737. case SAMPLING_RATE_352P8KHZ:
  2738. sample_rate_val = 11;
  2739. break;
  2740. case SAMPLING_RATE_384KHZ:
  2741. sample_rate_val = 12;
  2742. break;
  2743. default:
  2744. sample_rate_val = 6;
  2745. break;
  2746. }
  2747. return sample_rate_val;
  2748. }
  2749. static int cdc_dma_get_sample_rate(int value)
  2750. {
  2751. int sample_rate = 0;
  2752. switch (value) {
  2753. case 0:
  2754. sample_rate = SAMPLING_RATE_8KHZ;
  2755. break;
  2756. case 1:
  2757. sample_rate = SAMPLING_RATE_11P025KHZ;
  2758. break;
  2759. case 2:
  2760. sample_rate = SAMPLING_RATE_16KHZ;
  2761. break;
  2762. case 3:
  2763. sample_rate = SAMPLING_RATE_22P05KHZ;
  2764. break;
  2765. case 4:
  2766. sample_rate = SAMPLING_RATE_32KHZ;
  2767. break;
  2768. case 5:
  2769. sample_rate = SAMPLING_RATE_44P1KHZ;
  2770. break;
  2771. case 6:
  2772. sample_rate = SAMPLING_RATE_48KHZ;
  2773. break;
  2774. case 7:
  2775. sample_rate = SAMPLING_RATE_88P2KHZ;
  2776. break;
  2777. case 8:
  2778. sample_rate = SAMPLING_RATE_96KHZ;
  2779. break;
  2780. case 9:
  2781. sample_rate = SAMPLING_RATE_176P4KHZ;
  2782. break;
  2783. case 10:
  2784. sample_rate = SAMPLING_RATE_192KHZ;
  2785. break;
  2786. case 11:
  2787. sample_rate = SAMPLING_RATE_352P8KHZ;
  2788. break;
  2789. case 12:
  2790. sample_rate = SAMPLING_RATE_384KHZ;
  2791. break;
  2792. default:
  2793. sample_rate = SAMPLING_RATE_48KHZ;
  2794. break;
  2795. }
  2796. return sample_rate;
  2797. }
  2798. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2799. struct snd_ctl_elem_value *ucontrol)
  2800. {
  2801. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2802. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2803. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2804. return ch_num;
  2805. }
  2806. ucontrol->value.enumerated.item[0] =
  2807. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  2808. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  2809. cdc_dma_rx_cfg[ch_num].sample_rate);
  2810. return 0;
  2811. }
  2812. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2813. struct snd_ctl_elem_value *ucontrol)
  2814. {
  2815. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2816. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2817. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2818. return ch_num;
  2819. }
  2820. cdc_dma_rx_cfg[ch_num].sample_rate =
  2821. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2822. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  2823. __func__, ucontrol->value.enumerated.item[0],
  2824. cdc_dma_rx_cfg[ch_num].sample_rate);
  2825. return 0;
  2826. }
  2827. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  2828. struct snd_ctl_elem_value *ucontrol)
  2829. {
  2830. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2831. if (ch_num < 0) {
  2832. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2833. return ch_num;
  2834. }
  2835. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2836. cdc_dma_tx_cfg[ch_num].channels);
  2837. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  2838. return 0;
  2839. }
  2840. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  2841. struct snd_ctl_elem_value *ucontrol)
  2842. {
  2843. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2844. if (ch_num < 0) {
  2845. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2846. return ch_num;
  2847. }
  2848. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2849. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2850. cdc_dma_tx_cfg[ch_num].channels);
  2851. return 1;
  2852. }
  2853. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2854. struct snd_ctl_elem_value *ucontrol)
  2855. {
  2856. int sample_rate_val;
  2857. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2858. if (ch_num < 0) {
  2859. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2860. return ch_num;
  2861. }
  2862. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  2863. case SAMPLING_RATE_384KHZ:
  2864. sample_rate_val = 12;
  2865. break;
  2866. case SAMPLING_RATE_352P8KHZ:
  2867. sample_rate_val = 11;
  2868. break;
  2869. case SAMPLING_RATE_192KHZ:
  2870. sample_rate_val = 10;
  2871. break;
  2872. case SAMPLING_RATE_176P4KHZ:
  2873. sample_rate_val = 9;
  2874. break;
  2875. case SAMPLING_RATE_96KHZ:
  2876. sample_rate_val = 8;
  2877. break;
  2878. case SAMPLING_RATE_88P2KHZ:
  2879. sample_rate_val = 7;
  2880. break;
  2881. case SAMPLING_RATE_48KHZ:
  2882. sample_rate_val = 6;
  2883. break;
  2884. case SAMPLING_RATE_44P1KHZ:
  2885. sample_rate_val = 5;
  2886. break;
  2887. case SAMPLING_RATE_32KHZ:
  2888. sample_rate_val = 4;
  2889. break;
  2890. case SAMPLING_RATE_22P05KHZ:
  2891. sample_rate_val = 3;
  2892. break;
  2893. case SAMPLING_RATE_16KHZ:
  2894. sample_rate_val = 2;
  2895. break;
  2896. case SAMPLING_RATE_11P025KHZ:
  2897. sample_rate_val = 1;
  2898. break;
  2899. case SAMPLING_RATE_8KHZ:
  2900. sample_rate_val = 0;
  2901. break;
  2902. default:
  2903. sample_rate_val = 6;
  2904. break;
  2905. }
  2906. ucontrol->value.integer.value[0] = sample_rate_val;
  2907. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  2908. cdc_dma_tx_cfg[ch_num].sample_rate);
  2909. return 0;
  2910. }
  2911. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2912. struct snd_ctl_elem_value *ucontrol)
  2913. {
  2914. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2915. if (ch_num < 0) {
  2916. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2917. return ch_num;
  2918. }
  2919. switch (ucontrol->value.integer.value[0]) {
  2920. case 12:
  2921. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  2922. break;
  2923. case 11:
  2924. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  2925. break;
  2926. case 10:
  2927. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  2928. break;
  2929. case 9:
  2930. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  2931. break;
  2932. case 8:
  2933. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  2934. break;
  2935. case 7:
  2936. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  2937. break;
  2938. case 6:
  2939. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2940. break;
  2941. case 5:
  2942. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  2943. break;
  2944. case 4:
  2945. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  2946. break;
  2947. case 3:
  2948. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  2949. break;
  2950. case 2:
  2951. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  2952. break;
  2953. case 1:
  2954. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  2955. break;
  2956. case 0:
  2957. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  2958. break;
  2959. default:
  2960. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2961. break;
  2962. }
  2963. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  2964. __func__, ucontrol->value.integer.value[0],
  2965. cdc_dma_tx_cfg[ch_num].sample_rate);
  2966. return 0;
  2967. }
  2968. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  2969. struct snd_ctl_elem_value *ucontrol)
  2970. {
  2971. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2972. if (ch_num < 0) {
  2973. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2974. return ch_num;
  2975. }
  2976. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  2977. case SNDRV_PCM_FORMAT_S32_LE:
  2978. ucontrol->value.integer.value[0] = 3;
  2979. break;
  2980. case SNDRV_PCM_FORMAT_S24_3LE:
  2981. ucontrol->value.integer.value[0] = 2;
  2982. break;
  2983. case SNDRV_PCM_FORMAT_S24_LE:
  2984. ucontrol->value.integer.value[0] = 1;
  2985. break;
  2986. case SNDRV_PCM_FORMAT_S16_LE:
  2987. default:
  2988. ucontrol->value.integer.value[0] = 0;
  2989. break;
  2990. }
  2991. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2992. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2993. ucontrol->value.integer.value[0]);
  2994. return 0;
  2995. }
  2996. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  2997. struct snd_ctl_elem_value *ucontrol)
  2998. {
  2999. int rc = 0;
  3000. int ch_num = cdc_dma_get_port_idx(kcontrol);
  3001. if (ch_num < 0) {
  3002. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  3003. return ch_num;
  3004. }
  3005. switch (ucontrol->value.integer.value[0]) {
  3006. case 3:
  3007. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  3008. break;
  3009. case 2:
  3010. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  3011. break;
  3012. case 1:
  3013. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  3014. break;
  3015. case 0:
  3016. default:
  3017. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  3018. break;
  3019. }
  3020. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  3021. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  3022. ucontrol->value.integer.value[0]);
  3023. return rc;
  3024. }
  3025. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  3026. {
  3027. int idx = 0;
  3028. switch (be_id) {
  3029. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  3030. idx = WSA_CDC_DMA_RX_0;
  3031. break;
  3032. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  3033. idx = WSA_CDC_DMA_TX_0;
  3034. break;
  3035. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  3036. idx = WSA_CDC_DMA_RX_1;
  3037. break;
  3038. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  3039. idx = WSA_CDC_DMA_TX_1;
  3040. break;
  3041. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  3042. idx = WSA_CDC_DMA_TX_2;
  3043. break;
  3044. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  3045. idx = RX_CDC_DMA_RX_0;
  3046. break;
  3047. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  3048. idx = RX_CDC_DMA_RX_1;
  3049. break;
  3050. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  3051. idx = RX_CDC_DMA_RX_2;
  3052. break;
  3053. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  3054. idx = RX_CDC_DMA_RX_3;
  3055. break;
  3056. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  3057. idx = RX_CDC_DMA_RX_5;
  3058. break;
  3059. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  3060. idx = RX_CDC_DMA_RX_6;
  3061. break;
  3062. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  3063. idx = TX_CDC_DMA_TX_0;
  3064. break;
  3065. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  3066. idx = TX_CDC_DMA_TX_3;
  3067. break;
  3068. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  3069. idx = TX_CDC_DMA_TX_4;
  3070. break;
  3071. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  3072. idx = VA_CDC_DMA_TX_0;
  3073. break;
  3074. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  3075. idx = VA_CDC_DMA_TX_1;
  3076. break;
  3077. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  3078. idx = VA_CDC_DMA_TX_2;
  3079. break;
  3080. default:
  3081. idx = RX_CDC_DMA_RX_0;
  3082. break;
  3083. }
  3084. return idx;
  3085. }
  3086. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  3087. struct snd_ctl_elem_value *ucontrol)
  3088. {
  3089. /*
  3090. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  3091. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  3092. * value.
  3093. */
  3094. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3095. case SAMPLING_RATE_96KHZ:
  3096. ucontrol->value.integer.value[0] = 5;
  3097. break;
  3098. case SAMPLING_RATE_88P2KHZ:
  3099. ucontrol->value.integer.value[0] = 4;
  3100. break;
  3101. case SAMPLING_RATE_48KHZ:
  3102. ucontrol->value.integer.value[0] = 3;
  3103. break;
  3104. case SAMPLING_RATE_44P1KHZ:
  3105. ucontrol->value.integer.value[0] = 2;
  3106. break;
  3107. case SAMPLING_RATE_16KHZ:
  3108. ucontrol->value.integer.value[0] = 1;
  3109. break;
  3110. case SAMPLING_RATE_8KHZ:
  3111. default:
  3112. ucontrol->value.integer.value[0] = 0;
  3113. break;
  3114. }
  3115. pr_debug("%s: sample rate = %d\n", __func__,
  3116. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3117. return 0;
  3118. }
  3119. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  3120. struct snd_ctl_elem_value *ucontrol)
  3121. {
  3122. switch (ucontrol->value.integer.value[0]) {
  3123. case 1:
  3124. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3125. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3126. break;
  3127. case 2:
  3128. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3129. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3130. break;
  3131. case 3:
  3132. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3133. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3134. break;
  3135. case 4:
  3136. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3137. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3138. break;
  3139. case 5:
  3140. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3141. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3142. break;
  3143. case 0:
  3144. default:
  3145. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3146. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3147. break;
  3148. }
  3149. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  3150. __func__,
  3151. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3152. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3153. ucontrol->value.enumerated.item[0]);
  3154. return 0;
  3155. }
  3156. static int msm_bt_sample_rate_rx_get(struct snd_kcontrol *kcontrol,
  3157. struct snd_ctl_elem_value *ucontrol)
  3158. {
  3159. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3160. case SAMPLING_RATE_96KHZ:
  3161. ucontrol->value.integer.value[0] = 5;
  3162. break;
  3163. case SAMPLING_RATE_88P2KHZ:
  3164. ucontrol->value.integer.value[0] = 4;
  3165. break;
  3166. case SAMPLING_RATE_48KHZ:
  3167. ucontrol->value.integer.value[0] = 3;
  3168. break;
  3169. case SAMPLING_RATE_44P1KHZ:
  3170. ucontrol->value.integer.value[0] = 2;
  3171. break;
  3172. case SAMPLING_RATE_16KHZ:
  3173. ucontrol->value.integer.value[0] = 1;
  3174. break;
  3175. case SAMPLING_RATE_8KHZ:
  3176. default:
  3177. ucontrol->value.integer.value[0] = 0;
  3178. break;
  3179. }
  3180. pr_debug("%s: sample rate rx = %d\n", __func__,
  3181. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3182. return 0;
  3183. }
  3184. static int msm_bt_sample_rate_rx_put(struct snd_kcontrol *kcontrol,
  3185. struct snd_ctl_elem_value *ucontrol)
  3186. {
  3187. switch (ucontrol->value.integer.value[0]) {
  3188. case 1:
  3189. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3190. break;
  3191. case 2:
  3192. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3193. break;
  3194. case 3:
  3195. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3196. break;
  3197. case 4:
  3198. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3199. break;
  3200. case 5:
  3201. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3202. break;
  3203. case 0:
  3204. default:
  3205. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3206. break;
  3207. }
  3208. pr_debug("%s: sample rate: slim7_rx = %d, value = %d\n",
  3209. __func__,
  3210. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3211. ucontrol->value.enumerated.item[0]);
  3212. return 0;
  3213. }
  3214. static int msm_bt_sample_rate_tx_get(struct snd_kcontrol *kcontrol,
  3215. struct snd_ctl_elem_value *ucontrol)
  3216. {
  3217. switch (slim_tx_cfg[SLIM_TX_7].sample_rate) {
  3218. case SAMPLING_RATE_96KHZ:
  3219. ucontrol->value.integer.value[0] = 5;
  3220. break;
  3221. case SAMPLING_RATE_88P2KHZ:
  3222. ucontrol->value.integer.value[0] = 4;
  3223. break;
  3224. case SAMPLING_RATE_48KHZ:
  3225. ucontrol->value.integer.value[0] = 3;
  3226. break;
  3227. case SAMPLING_RATE_44P1KHZ:
  3228. ucontrol->value.integer.value[0] = 2;
  3229. break;
  3230. case SAMPLING_RATE_16KHZ:
  3231. ucontrol->value.integer.value[0] = 1;
  3232. break;
  3233. case SAMPLING_RATE_8KHZ:
  3234. default:
  3235. ucontrol->value.integer.value[0] = 0;
  3236. break;
  3237. }
  3238. pr_debug("%s: sample rate tx = %d\n", __func__,
  3239. slim_tx_cfg[SLIM_TX_7].sample_rate);
  3240. return 0;
  3241. }
  3242. static int msm_bt_sample_rate_tx_put(struct snd_kcontrol *kcontrol,
  3243. struct snd_ctl_elem_value *ucontrol)
  3244. {
  3245. switch (ucontrol->value.integer.value[0]) {
  3246. case 1:
  3247. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3248. break;
  3249. case 2:
  3250. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3251. break;
  3252. case 3:
  3253. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3254. break;
  3255. case 4:
  3256. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3257. break;
  3258. case 5:
  3259. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3260. break;
  3261. case 0:
  3262. default:
  3263. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3264. break;
  3265. }
  3266. pr_debug("%s: sample rate: slim7_tx = %d, value = %d\n",
  3267. __func__,
  3268. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3269. ucontrol->value.enumerated.item[0]);
  3270. return 0;
  3271. }
  3272. static const struct snd_kcontrol_new msm_int_snd_controls[] = {
  3273. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3274. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3275. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3276. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3277. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Channels", rx_cdc_dma_rx_0_chs,
  3278. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3279. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Channels", rx_cdc_dma_rx_1_chs,
  3280. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3281. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Channels", rx_cdc_dma_rx_2_chs,
  3282. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3283. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Channels", rx_cdc_dma_rx_3_chs,
  3284. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3285. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Channels", rx_cdc_dma_rx_5_chs,
  3286. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3287. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Channels", rx_cdc_dma_rx_6_chs,
  3288. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3289. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3290. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3291. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3292. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3293. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3294. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3295. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Channels", tx_cdc_dma_tx_0_chs,
  3296. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3297. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Channels", tx_cdc_dma_tx_3_chs,
  3298. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3299. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Channels", tx_cdc_dma_tx_4_chs,
  3300. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3301. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3302. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3303. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3304. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3305. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Channels", va_cdc_dma_tx_2_chs,
  3306. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3307. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3308. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3309. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3310. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3311. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3312. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3313. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3314. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3315. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Format", tx_cdc_dma_tx_0_format,
  3316. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3317. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Format", tx_cdc_dma_tx_3_format,
  3318. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3319. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Format", tx_cdc_dma_tx_4_format,
  3320. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3321. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3322. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3323. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3324. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3325. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Format", va_cdc_dma_tx_2_format,
  3326. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3327. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3328. wsa_cdc_dma_rx_0_sample_rate,
  3329. cdc_dma_rx_sample_rate_get,
  3330. cdc_dma_rx_sample_rate_put),
  3331. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3332. wsa_cdc_dma_rx_1_sample_rate,
  3333. cdc_dma_rx_sample_rate_get,
  3334. cdc_dma_rx_sample_rate_put),
  3335. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3336. wsa_cdc_dma_tx_0_sample_rate,
  3337. cdc_dma_tx_sample_rate_get,
  3338. cdc_dma_tx_sample_rate_put),
  3339. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3340. wsa_cdc_dma_tx_1_sample_rate,
  3341. cdc_dma_tx_sample_rate_get,
  3342. cdc_dma_tx_sample_rate_put),
  3343. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3344. wsa_cdc_dma_tx_2_sample_rate,
  3345. cdc_dma_tx_sample_rate_get,
  3346. cdc_dma_tx_sample_rate_put),
  3347. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 SampleRate",
  3348. tx_cdc_dma_tx_0_sample_rate,
  3349. cdc_dma_tx_sample_rate_get,
  3350. cdc_dma_tx_sample_rate_put),
  3351. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 SampleRate",
  3352. tx_cdc_dma_tx_3_sample_rate,
  3353. cdc_dma_tx_sample_rate_get,
  3354. cdc_dma_tx_sample_rate_put),
  3355. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 SampleRate",
  3356. tx_cdc_dma_tx_4_sample_rate,
  3357. cdc_dma_tx_sample_rate_get,
  3358. cdc_dma_tx_sample_rate_put),
  3359. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3360. va_cdc_dma_tx_0_sample_rate,
  3361. cdc_dma_tx_sample_rate_get,
  3362. cdc_dma_tx_sample_rate_put),
  3363. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3364. va_cdc_dma_tx_1_sample_rate,
  3365. cdc_dma_tx_sample_rate_get,
  3366. cdc_dma_tx_sample_rate_put),
  3367. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 SampleRate",
  3368. va_cdc_dma_tx_2_sample_rate,
  3369. cdc_dma_tx_sample_rate_get,
  3370. cdc_dma_tx_sample_rate_put),
  3371. };
  3372. static const struct snd_kcontrol_new msm_int_wcd9380_snd_controls[] = {
  3373. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc80_dma_rx_0_format,
  3374. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3375. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc80_dma_rx_1_format,
  3376. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3377. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc80_dma_rx_2_format,
  3378. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3379. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc80_dma_rx_3_format,
  3380. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3381. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc80_dma_rx_5_format,
  3382. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3383. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc80_dma_rx_6_format,
  3384. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3385. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3386. rx_cdc80_dma_rx_0_sample_rate,
  3387. cdc_dma_rx_sample_rate_get,
  3388. cdc_dma_rx_sample_rate_put),
  3389. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3390. rx_cdc80_dma_rx_1_sample_rate,
  3391. cdc_dma_rx_sample_rate_get,
  3392. cdc_dma_rx_sample_rate_put),
  3393. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3394. rx_cdc80_dma_rx_2_sample_rate,
  3395. cdc_dma_rx_sample_rate_get,
  3396. cdc_dma_rx_sample_rate_put),
  3397. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3398. rx_cdc80_dma_rx_3_sample_rate,
  3399. cdc_dma_rx_sample_rate_get,
  3400. cdc_dma_rx_sample_rate_put),
  3401. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3402. rx_cdc80_dma_rx_5_sample_rate,
  3403. cdc_dma_rx_sample_rate_get,
  3404. cdc_dma_rx_sample_rate_put),
  3405. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3406. rx_cdc80_dma_rx_6_sample_rate,
  3407. cdc_dma_rx_sample_rate_get,
  3408. cdc_dma_rx_sample_rate_put),
  3409. };
  3410. static const struct snd_kcontrol_new msm_int_wcd9385_snd_controls[] = {
  3411. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc85_dma_rx_0_format,
  3412. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3413. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc85_dma_rx_1_format,
  3414. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3415. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc85_dma_rx_2_format,
  3416. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3417. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc85_dma_rx_3_format,
  3418. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3419. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc85_dma_rx_5_format,
  3420. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3421. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc85_dma_rx_6_format,
  3422. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3423. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3424. rx_cdc85_dma_rx_0_sample_rate,
  3425. cdc_dma_rx_sample_rate_get,
  3426. cdc_dma_rx_sample_rate_put),
  3427. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3428. rx_cdc85_dma_rx_1_sample_rate,
  3429. cdc_dma_rx_sample_rate_get,
  3430. cdc_dma_rx_sample_rate_put),
  3431. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3432. rx_cdc85_dma_rx_2_sample_rate,
  3433. cdc_dma_rx_sample_rate_get,
  3434. cdc_dma_rx_sample_rate_put),
  3435. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3436. rx_cdc85_dma_rx_3_sample_rate,
  3437. cdc_dma_rx_sample_rate_get,
  3438. cdc_dma_rx_sample_rate_put),
  3439. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3440. rx_cdc85_dma_rx_5_sample_rate,
  3441. cdc_dma_rx_sample_rate_get,
  3442. cdc_dma_rx_sample_rate_put),
  3443. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3444. rx_cdc85_dma_rx_6_sample_rate,
  3445. cdc_dma_rx_sample_rate_get,
  3446. cdc_dma_rx_sample_rate_put),
  3447. };
  3448. static const struct snd_kcontrol_new msm_common_snd_controls[] = {
  3449. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3450. usb_audio_rx_sample_rate_get,
  3451. usb_audio_rx_sample_rate_put),
  3452. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3453. usb_audio_tx_sample_rate_get,
  3454. usb_audio_tx_sample_rate_put),
  3455. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3456. tdm_rx_sample_rate_get,
  3457. tdm_rx_sample_rate_put),
  3458. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3459. tdm_rx_sample_rate_get,
  3460. tdm_rx_sample_rate_put),
  3461. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3462. tdm_rx_sample_rate_get,
  3463. tdm_rx_sample_rate_put),
  3464. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3465. tdm_rx_sample_rate_get,
  3466. tdm_rx_sample_rate_put),
  3467. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3468. tdm_rx_sample_rate_get,
  3469. tdm_rx_sample_rate_put),
  3470. SOC_ENUM_EXT("SEN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3471. tdm_rx_sample_rate_get,
  3472. tdm_rx_sample_rate_put),
  3473. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3474. tdm_tx_sample_rate_get,
  3475. tdm_tx_sample_rate_put),
  3476. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3477. tdm_tx_sample_rate_get,
  3478. tdm_tx_sample_rate_put),
  3479. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3480. tdm_tx_sample_rate_get,
  3481. tdm_tx_sample_rate_put),
  3482. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3483. tdm_tx_sample_rate_get,
  3484. tdm_tx_sample_rate_put),
  3485. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3486. tdm_tx_sample_rate_get,
  3487. tdm_tx_sample_rate_put),
  3488. SOC_ENUM_EXT("SEN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3489. tdm_tx_sample_rate_get,
  3490. tdm_tx_sample_rate_put),
  3491. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3492. aux_pcm_rx_sample_rate_get,
  3493. aux_pcm_rx_sample_rate_put),
  3494. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3495. aux_pcm_rx_sample_rate_get,
  3496. aux_pcm_rx_sample_rate_put),
  3497. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3498. aux_pcm_rx_sample_rate_get,
  3499. aux_pcm_rx_sample_rate_put),
  3500. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3501. aux_pcm_rx_sample_rate_get,
  3502. aux_pcm_rx_sample_rate_put),
  3503. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3504. aux_pcm_rx_sample_rate_get,
  3505. aux_pcm_rx_sample_rate_put),
  3506. SOC_ENUM_EXT("SEN_AUX_PCM_RX SampleRate", sen_aux_pcm_rx_sample_rate,
  3507. aux_pcm_rx_sample_rate_get,
  3508. aux_pcm_rx_sample_rate_put),
  3509. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3510. aux_pcm_tx_sample_rate_get,
  3511. aux_pcm_tx_sample_rate_put),
  3512. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3513. aux_pcm_tx_sample_rate_get,
  3514. aux_pcm_tx_sample_rate_put),
  3515. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3516. aux_pcm_tx_sample_rate_get,
  3517. aux_pcm_tx_sample_rate_put),
  3518. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3519. aux_pcm_tx_sample_rate_get,
  3520. aux_pcm_tx_sample_rate_put),
  3521. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3522. aux_pcm_tx_sample_rate_get,
  3523. aux_pcm_tx_sample_rate_put),
  3524. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3525. aux_pcm_tx_sample_rate_get,
  3526. aux_pcm_tx_sample_rate_put),
  3527. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3528. mi2s_rx_sample_rate_get,
  3529. mi2s_rx_sample_rate_put),
  3530. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3531. mi2s_rx_sample_rate_get,
  3532. mi2s_rx_sample_rate_put),
  3533. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3534. mi2s_rx_sample_rate_get,
  3535. mi2s_rx_sample_rate_put),
  3536. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3537. mi2s_rx_sample_rate_get,
  3538. mi2s_rx_sample_rate_put),
  3539. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3540. mi2s_rx_sample_rate_get,
  3541. mi2s_rx_sample_rate_put),
  3542. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3543. mi2s_rx_sample_rate_get,
  3544. mi2s_rx_sample_rate_put),
  3545. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3546. mi2s_tx_sample_rate_get,
  3547. mi2s_tx_sample_rate_put),
  3548. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3549. mi2s_tx_sample_rate_get,
  3550. mi2s_tx_sample_rate_put),
  3551. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3552. mi2s_tx_sample_rate_get,
  3553. mi2s_tx_sample_rate_put),
  3554. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3555. mi2s_tx_sample_rate_get,
  3556. mi2s_tx_sample_rate_put),
  3557. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3558. mi2s_tx_sample_rate_get,
  3559. mi2s_tx_sample_rate_put),
  3560. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3561. mi2s_tx_sample_rate_get,
  3562. mi2s_tx_sample_rate_put),
  3563. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3564. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3565. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3566. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3567. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3568. tdm_rx_format_get,
  3569. tdm_rx_format_put),
  3570. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3571. tdm_rx_format_get,
  3572. tdm_rx_format_put),
  3573. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3574. tdm_rx_format_get,
  3575. tdm_rx_format_put),
  3576. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3577. tdm_rx_format_get,
  3578. tdm_rx_format_put),
  3579. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3580. tdm_rx_format_get,
  3581. tdm_rx_format_put),
  3582. SOC_ENUM_EXT("SEN_TDM_RX_0 Format", tdm_rx_format,
  3583. tdm_rx_format_get,
  3584. tdm_rx_format_put),
  3585. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3586. tdm_tx_format_get,
  3587. tdm_tx_format_put),
  3588. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3589. tdm_tx_format_get,
  3590. tdm_tx_format_put),
  3591. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3592. tdm_tx_format_get,
  3593. tdm_tx_format_put),
  3594. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3595. tdm_tx_format_get,
  3596. tdm_tx_format_put),
  3597. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3598. tdm_tx_format_get,
  3599. tdm_tx_format_put),
  3600. SOC_ENUM_EXT("SEN_TDM_TX_0 Format", tdm_tx_format,
  3601. tdm_tx_format_get,
  3602. tdm_tx_format_put),
  3603. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3604. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3605. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3606. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3607. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3608. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3609. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3610. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3611. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3612. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3613. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3614. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3615. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3616. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3617. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3618. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3619. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3620. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3621. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3622. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3623. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3624. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3625. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3626. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3627. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3628. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3629. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3630. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3631. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3632. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3633. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3634. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3635. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3636. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3637. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3638. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3639. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3640. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3641. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3642. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3643. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3644. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3645. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3646. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3647. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3648. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3649. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3650. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3651. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3652. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3653. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3654. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3655. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3656. proxy_rx_ch_get, proxy_rx_ch_put),
  3657. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3658. tdm_rx_ch_get,
  3659. tdm_rx_ch_put),
  3660. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3661. tdm_rx_ch_get,
  3662. tdm_rx_ch_put),
  3663. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3664. tdm_rx_ch_get,
  3665. tdm_rx_ch_put),
  3666. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3667. tdm_rx_ch_get,
  3668. tdm_rx_ch_put),
  3669. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3670. tdm_rx_ch_get,
  3671. tdm_rx_ch_put),
  3672. SOC_ENUM_EXT("SEN_TDM_RX_0 Channels", tdm_rx_chs,
  3673. tdm_rx_ch_get,
  3674. tdm_rx_ch_put),
  3675. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3676. tdm_tx_ch_get,
  3677. tdm_tx_ch_put),
  3678. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3679. tdm_tx_ch_get,
  3680. tdm_tx_ch_put),
  3681. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3682. tdm_tx_ch_get,
  3683. tdm_tx_ch_put),
  3684. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3685. tdm_tx_ch_get,
  3686. tdm_tx_ch_put),
  3687. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3688. tdm_tx_ch_get,
  3689. tdm_tx_ch_put),
  3690. SOC_ENUM_EXT("SEN_TDM_TX_0 Channels", tdm_tx_chs,
  3691. tdm_tx_ch_get,
  3692. tdm_tx_ch_put),
  3693. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3694. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3695. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3696. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3697. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3698. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3699. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3700. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3701. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3702. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3703. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3704. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3705. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3706. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3707. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3708. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3709. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3710. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3711. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3712. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3713. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3714. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3715. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3716. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3717. SOC_ENUM_EXT("Display Port RX Channels", ext_disp_rx_chs,
  3718. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3719. SOC_ENUM_EXT("Display Port RX Bit Format", ext_disp_rx_format,
  3720. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3721. SOC_ENUM_EXT("Display Port RX SampleRate", ext_disp_rx_sample_rate,
  3722. ext_disp_rx_sample_rate_get,
  3723. ext_disp_rx_sample_rate_put),
  3724. SOC_ENUM_EXT("Display Port1 RX Channels", ext_disp_rx_chs,
  3725. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3726. SOC_ENUM_EXT("Display Port1 RX Bit Format", ext_disp_rx_format,
  3727. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3728. SOC_ENUM_EXT("Display Port1 RX SampleRate", ext_disp_rx_sample_rate,
  3729. ext_disp_rx_sample_rate_get,
  3730. ext_disp_rx_sample_rate_put),
  3731. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3732. msm_bt_sample_rate_get,
  3733. msm_bt_sample_rate_put),
  3734. SOC_ENUM_EXT("BT SampleRate RX", bt_sample_rate_rx,
  3735. msm_bt_sample_rate_rx_get,
  3736. msm_bt_sample_rate_rx_put),
  3737. SOC_ENUM_EXT("BT SampleRate TX", bt_sample_rate_tx,
  3738. msm_bt_sample_rate_tx_get,
  3739. msm_bt_sample_rate_tx_put),
  3740. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_loopback_tx_chs,
  3741. afe_loopback_tx_ch_get, afe_loopback_tx_ch_put),
  3742. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3743. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3744. SOC_SINGLE_MULTI_EXT("TDM Slot Map", SND_SOC_NOPM, 0, 255, 0,
  3745. TDM_MAX_SLOTS + MAX_PATH, NULL, tdm_slot_map_put),
  3746. };
  3747. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3748. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3749. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3750. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3751. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3752. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3753. aux_pcm_rx_sample_rate_get,
  3754. aux_pcm_rx_sample_rate_put),
  3755. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3756. aux_pcm_tx_sample_rate_get,
  3757. aux_pcm_tx_sample_rate_put),
  3758. };
  3759. static int msm_ext_disp_get_idx_from_beid(int32_t be_id)
  3760. {
  3761. int idx;
  3762. switch (be_id) {
  3763. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3764. idx = EXT_DISP_RX_IDX_DP;
  3765. break;
  3766. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3767. idx = EXT_DISP_RX_IDX_DP1;
  3768. break;
  3769. default:
  3770. pr_err("%s: Incorrect ext_disp BE id %d\n", __func__, be_id);
  3771. idx = -EINVAL;
  3772. break;
  3773. }
  3774. return idx;
  3775. }
  3776. static int lahaina_send_island_va_config(int32_t be_id)
  3777. {
  3778. int rc = 0;
  3779. int port_id = 0xFFFF;
  3780. port_id = msm_get_port_id(be_id);
  3781. if (port_id < 0) {
  3782. pr_err("%s: Invalid island interface, be_id: %d\n",
  3783. __func__, be_id);
  3784. rc = -EINVAL;
  3785. } else {
  3786. /*
  3787. * send island mode config
  3788. * This should be the first configuration
  3789. */
  3790. rc = afe_send_port_island_mode(port_id);
  3791. if (rc)
  3792. pr_err("%s: afe send island mode failed %d\n",
  3793. __func__, rc);
  3794. }
  3795. return rc;
  3796. }
  3797. static int lahaina_send_power_mode(int32_t be_id)
  3798. {
  3799. int rc = 0;
  3800. int port_id = 0xFFFF;
  3801. port_id = msm_get_port_id(be_id);
  3802. if (port_id < 0) {
  3803. pr_err("%s: Invalid power interface, be_id: %d\n",
  3804. __func__, be_id);
  3805. rc = -EINVAL;
  3806. } else {
  3807. /*
  3808. * send island mode config
  3809. * This should be the first configuration
  3810. *
  3811. */
  3812. rc = afe_send_port_island_mode(port_id);
  3813. if (rc)
  3814. pr_err("%s: afe send island mode failed %d\n",
  3815. __func__, rc);
  3816. /*
  3817. * send power mode config
  3818. * This should be set after island configuration
  3819. */
  3820. rc = afe_send_port_power_mode(port_id);
  3821. if (rc)
  3822. pr_err("%s: afe send power mode failed %d\n",
  3823. __func__, rc);
  3824. }
  3825. return rc;
  3826. }
  3827. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  3828. struct snd_pcm_hw_params *params)
  3829. {
  3830. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  3831. struct snd_interval *rate = hw_param_interval(params,
  3832. SNDRV_PCM_HW_PARAM_RATE);
  3833. struct snd_interval *channels = hw_param_interval(params,
  3834. SNDRV_PCM_HW_PARAM_CHANNELS);
  3835. int idx = 0, rc = 0;
  3836. pr_debug("%s: dai_id= %d, format = %d, rate = %d\n",
  3837. __func__, dai_link->id, params_format(params),
  3838. params_rate(params));
  3839. switch (dai_link->id) {
  3840. case MSM_BACKEND_DAI_USB_RX:
  3841. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3842. usb_rx_cfg.bit_format);
  3843. rate->min = rate->max = usb_rx_cfg.sample_rate;
  3844. channels->min = channels->max = usb_rx_cfg.channels;
  3845. break;
  3846. case MSM_BACKEND_DAI_USB_TX:
  3847. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3848. usb_tx_cfg.bit_format);
  3849. rate->min = rate->max = usb_tx_cfg.sample_rate;
  3850. channels->min = channels->max = usb_tx_cfg.channels;
  3851. break;
  3852. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3853. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3854. idx = msm_ext_disp_get_idx_from_beid(dai_link->id);
  3855. if (idx < 0) {
  3856. pr_err("%s: Incorrect ext disp idx %d\n",
  3857. __func__, idx);
  3858. rc = idx;
  3859. goto done;
  3860. }
  3861. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3862. ext_disp_rx_cfg[idx].bit_format);
  3863. rate->min = rate->max = ext_disp_rx_cfg[idx].sample_rate;
  3864. channels->min = channels->max = ext_disp_rx_cfg[idx].channels;
  3865. break;
  3866. case MSM_BACKEND_DAI_AFE_PCM_RX:
  3867. channels->min = channels->max = proxy_rx_cfg.channels;
  3868. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  3869. break;
  3870. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  3871. channels->min = channels->max =
  3872. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  3873. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3874. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  3875. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  3876. break;
  3877. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  3878. channels->min = channels->max =
  3879. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  3880. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3881. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  3882. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  3883. break;
  3884. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  3885. channels->min = channels->max =
  3886. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  3887. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3888. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  3889. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  3890. break;
  3891. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  3892. channels->min = channels->max =
  3893. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  3894. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3895. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  3896. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  3897. break;
  3898. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  3899. channels->min = channels->max =
  3900. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  3901. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3902. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  3903. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  3904. break;
  3905. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  3906. channels->min = channels->max =
  3907. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  3908. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3909. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  3910. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  3911. break;
  3912. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  3913. channels->min = channels->max =
  3914. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  3915. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3916. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  3917. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3918. break;
  3919. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  3920. channels->min = channels->max =
  3921. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  3922. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3923. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  3924. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3925. break;
  3926. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  3927. channels->min = channels->max =
  3928. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  3929. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3930. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  3931. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3932. break;
  3933. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  3934. channels->min = channels->max =
  3935. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  3936. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3937. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  3938. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3939. break;
  3940. case MSM_BACKEND_DAI_SEN_TDM_RX_0:
  3941. channels->min = channels->max =
  3942. tdm_rx_cfg[TDM_SEN][TDM_0].channels;
  3943. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3944. tdm_rx_cfg[TDM_SEN][TDM_0].bit_format);
  3945. rate->min = rate->max = tdm_rx_cfg[TDM_SEN][TDM_0].sample_rate;
  3946. break;
  3947. case MSM_BACKEND_DAI_SEN_TDM_TX_0:
  3948. channels->min = channels->max =
  3949. tdm_tx_cfg[TDM_SEN][TDM_0].channels;
  3950. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3951. tdm_tx_cfg[TDM_SEN][TDM_0].bit_format);
  3952. rate->min = rate->max = tdm_tx_cfg[TDM_SEN][TDM_0].sample_rate;
  3953. break;
  3954. case MSM_BACKEND_DAI_AUXPCM_RX:
  3955. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3956. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  3957. rate->min = rate->max =
  3958. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  3959. channels->min = channels->max =
  3960. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  3961. break;
  3962. case MSM_BACKEND_DAI_AUXPCM_TX:
  3963. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3964. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  3965. rate->min = rate->max =
  3966. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  3967. channels->min = channels->max =
  3968. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  3969. break;
  3970. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  3971. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3972. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  3973. rate->min = rate->max =
  3974. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  3975. channels->min = channels->max =
  3976. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  3977. break;
  3978. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  3979. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3980. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  3981. rate->min = rate->max =
  3982. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  3983. channels->min = channels->max =
  3984. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  3985. break;
  3986. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  3987. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3988. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  3989. rate->min = rate->max =
  3990. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  3991. channels->min = channels->max =
  3992. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  3993. break;
  3994. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  3995. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3996. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  3997. rate->min = rate->max =
  3998. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  3999. channels->min = channels->max =
  4000. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  4001. break;
  4002. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  4003. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4004. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  4005. rate->min = rate->max =
  4006. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  4007. channels->min = channels->max =
  4008. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  4009. break;
  4010. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  4011. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4012. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  4013. rate->min = rate->max =
  4014. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  4015. channels->min = channels->max =
  4016. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  4017. break;
  4018. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  4019. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4020. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  4021. rate->min = rate->max =
  4022. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  4023. channels->min = channels->max =
  4024. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  4025. break;
  4026. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  4027. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4028. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  4029. rate->min = rate->max =
  4030. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  4031. channels->min = channels->max =
  4032. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  4033. break;
  4034. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  4035. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4036. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  4037. rate->min = rate->max =
  4038. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  4039. channels->min = channels->max =
  4040. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  4041. break;
  4042. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  4043. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4044. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  4045. rate->min = rate->max =
  4046. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  4047. channels->min = channels->max =
  4048. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  4049. break;
  4050. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  4051. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4052. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  4053. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  4054. channels->min = channels->max =
  4055. mi2s_rx_cfg[PRIM_MI2S].channels;
  4056. break;
  4057. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  4058. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4059. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  4060. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  4061. channels->min = channels->max =
  4062. mi2s_tx_cfg[PRIM_MI2S].channels;
  4063. break;
  4064. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  4065. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4066. mi2s_rx_cfg[SEC_MI2S].bit_format);
  4067. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  4068. channels->min = channels->max =
  4069. mi2s_rx_cfg[SEC_MI2S].channels;
  4070. break;
  4071. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  4072. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4073. mi2s_tx_cfg[SEC_MI2S].bit_format);
  4074. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  4075. channels->min = channels->max =
  4076. mi2s_tx_cfg[SEC_MI2S].channels;
  4077. break;
  4078. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  4079. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4080. mi2s_rx_cfg[TERT_MI2S].bit_format);
  4081. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  4082. channels->min = channels->max =
  4083. mi2s_rx_cfg[TERT_MI2S].channels;
  4084. break;
  4085. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  4086. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4087. mi2s_tx_cfg[TERT_MI2S].bit_format);
  4088. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  4089. channels->min = channels->max =
  4090. mi2s_tx_cfg[TERT_MI2S].channels;
  4091. break;
  4092. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  4093. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4094. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  4095. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  4096. channels->min = channels->max =
  4097. mi2s_rx_cfg[QUAT_MI2S].channels;
  4098. break;
  4099. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  4100. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4101. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  4102. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  4103. channels->min = channels->max =
  4104. mi2s_tx_cfg[QUAT_MI2S].channels;
  4105. break;
  4106. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  4107. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4108. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  4109. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  4110. channels->min = channels->max =
  4111. mi2s_rx_cfg[QUIN_MI2S].channels;
  4112. break;
  4113. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  4114. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4115. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  4116. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  4117. channels->min = channels->max =
  4118. mi2s_tx_cfg[QUIN_MI2S].channels;
  4119. break;
  4120. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  4121. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4122. mi2s_rx_cfg[SEN_MI2S].bit_format);
  4123. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  4124. channels->min = channels->max =
  4125. mi2s_rx_cfg[SEN_MI2S].channels;
  4126. break;
  4127. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  4128. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4129. mi2s_tx_cfg[SEN_MI2S].bit_format);
  4130. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  4131. channels->min = channels->max =
  4132. mi2s_tx_cfg[SEN_MI2S].channels;
  4133. break;
  4134. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4135. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4136. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4137. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4138. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4139. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4140. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4141. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4142. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4143. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4144. cdc_dma_rx_cfg[idx].bit_format);
  4145. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  4146. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  4147. break;
  4148. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4149. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4150. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4151. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4152. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4153. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4154. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4155. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4156. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4157. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4158. cdc_dma_tx_cfg[idx].bit_format);
  4159. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4160. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  4161. break;
  4162. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4163. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4164. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4165. SNDRV_PCM_FORMAT_S32_LE);
  4166. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4167. channels->min = channels->max = msm_vi_feed_tx_ch;
  4168. break;
  4169. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  4170. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4171. slim_rx_cfg[SLIM_RX_7].bit_format);
  4172. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  4173. channels->min = channels->max =
  4174. slim_rx_cfg[SLIM_RX_7].channels;
  4175. break;
  4176. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  4177. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4178. slim_tx_cfg[SLIM_TX_7].bit_format);
  4179. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  4180. channels->min = channels->max =
  4181. slim_tx_cfg[SLIM_TX_7].channels;
  4182. break;
  4183. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  4184. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  4185. channels->min = channels->max =
  4186. slim_tx_cfg[SLIM_TX_8].channels;
  4187. break;
  4188. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4189. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4190. afe_loopback_tx_cfg[idx].bit_format);
  4191. rate->min = rate->max = afe_loopback_tx_cfg[idx].sample_rate;
  4192. channels->min = channels->max =
  4193. afe_loopback_tx_cfg[idx].channels;
  4194. break;
  4195. default:
  4196. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4197. break;
  4198. }
  4199. done:
  4200. return rc;
  4201. }
  4202. static bool msm_usbc_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4203. {
  4204. struct snd_soc_card *card = component->card;
  4205. struct msm_asoc_mach_data *pdata =
  4206. snd_soc_card_get_drvdata(card);
  4207. if (!pdata->fsa_handle)
  4208. return false;
  4209. return fsa4480_switch_event(pdata->fsa_handle, FSA_MIC_GND_SWAP);
  4210. }
  4211. static bool msm_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4212. {
  4213. int value = 0;
  4214. bool ret = false;
  4215. struct snd_soc_card *card;
  4216. struct msm_asoc_mach_data *pdata;
  4217. if (!component) {
  4218. pr_err("%s component is NULL\n", __func__);
  4219. return false;
  4220. }
  4221. card = component->card;
  4222. pdata = snd_soc_card_get_drvdata(card);
  4223. if (!pdata)
  4224. return false;
  4225. if (wcd_mbhc_cfg.enable_usbc_analog)
  4226. return msm_usbc_swap_gnd_mic(component, active);
  4227. /* if usbc is not defined, swap using us_euro_gpio_p */
  4228. if (pdata->us_euro_gpio_p) {
  4229. value = msm_cdc_pinctrl_get_state(
  4230. pdata->us_euro_gpio_p);
  4231. if (value)
  4232. msm_cdc_pinctrl_select_sleep_state(
  4233. pdata->us_euro_gpio_p);
  4234. else
  4235. msm_cdc_pinctrl_select_active_state(
  4236. pdata->us_euro_gpio_p);
  4237. dev_dbg(component->dev, "%s: swap select switch %d to %d\n",
  4238. __func__, value, !value);
  4239. ret = true;
  4240. }
  4241. return ret;
  4242. }
  4243. static int lahaina_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  4244. struct snd_pcm_hw_params *params)
  4245. {
  4246. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4247. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4248. int ret = 0;
  4249. int slot_width = TDM_SLOT_WIDTH_BITS;
  4250. int channels, slots;
  4251. unsigned int slot_mask, rate, clk_freq;
  4252. unsigned int *slot_offset;
  4253. struct tdm_dev_config *config;
  4254. unsigned int path_dir = 0, interface = 0, channel_interface = 0;
  4255. struct msm_asoc_mach_data *pdata = NULL;
  4256. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  4257. pdata = snd_soc_card_get_drvdata(rtd->card);
  4258. slots = pdata->tdm_max_slots;
  4259. if (cpu_dai->id < AFE_PORT_ID_TDM_PORT_RANGE_START) {
  4260. pr_err("%s: dai id 0x%x not supported\n",
  4261. __func__, cpu_dai->id);
  4262. return -EINVAL;
  4263. }
  4264. /* RX or TX */
  4265. path_dir = cpu_dai->id % MAX_PATH;
  4266. /* PRI, SEC, TERT, QUAT, QUIN, ... */
  4267. interface = (cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START)
  4268. / (MAX_PATH * TDM_PORT_MAX);
  4269. /* 0, 1, 2, .. 7 */
  4270. channel_interface =
  4271. ((cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START) / MAX_PATH)
  4272. % TDM_PORT_MAX;
  4273. pr_debug("%s: path dir: %u, interface %u, channel interface %u\n",
  4274. __func__, path_dir, interface, channel_interface);
  4275. config = ((struct tdm_dev_config *) tdm_cfg[interface]) +
  4276. (path_dir * TDM_PORT_MAX) + channel_interface;
  4277. if (!config) {
  4278. pr_err("%s: tdm config is NULL\n", __func__);
  4279. return -EINVAL;
  4280. }
  4281. slot_offset = config->tdm_slot_offset;
  4282. if (!slot_offset) {
  4283. pr_err("%s: slot offset is NULL\n", __func__);
  4284. return -EINVAL;
  4285. }
  4286. if (path_dir)
  4287. channels = tdm_tx_cfg[interface][channel_interface].channels;
  4288. else
  4289. channels = tdm_rx_cfg[interface][channel_interface].channels;
  4290. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4291. /*2 slot config - bits 0 and 1 set for the first two slots */
  4292. slot_mask = 0x0000FFFF >> (16 - slots);
  4293. pr_debug("%s: tdm rx slot_width %d slots %d slot_mask %x\n",
  4294. __func__, slot_width, slots, slot_mask);
  4295. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  4296. slots, slot_width);
  4297. if (ret < 0) {
  4298. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  4299. __func__, ret);
  4300. goto end;
  4301. }
  4302. pr_debug("%s: tdm rx channels: %d\n", __func__, channels);
  4303. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4304. 0, NULL, channels, slot_offset);
  4305. if (ret < 0) {
  4306. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  4307. __func__, ret);
  4308. goto end;
  4309. }
  4310. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4311. /*2 slot config - bits 0 and 1 set for the first two slots */
  4312. slot_mask = 0x0000FFFF >> (16 - slots);
  4313. pr_debug("%s: tdm tx slot_width %d slots %d slot_mask %x\n",
  4314. __func__, slot_width, slots, slot_mask);
  4315. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  4316. slots, slot_width);
  4317. if (ret < 0) {
  4318. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  4319. __func__, ret);
  4320. goto end;
  4321. }
  4322. pr_debug("%s: tdm tx channels: %d\n", __func__, channels);
  4323. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4324. channels, slot_offset, 0, NULL);
  4325. if (ret < 0) {
  4326. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  4327. __func__, ret);
  4328. goto end;
  4329. }
  4330. } else {
  4331. ret = -EINVAL;
  4332. pr_err("%s: invalid use case, err:%d\n",
  4333. __func__, ret);
  4334. goto end;
  4335. }
  4336. rate = params_rate(params);
  4337. clk_freq = rate * slot_width * slots;
  4338. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  4339. if (ret < 0)
  4340. pr_err("%s: failed to set tdm clk, err:%d\n",
  4341. __func__, ret);
  4342. end:
  4343. return ret;
  4344. }
  4345. static int msm_get_tdm_mode(u32 port_id)
  4346. {
  4347. int tdm_mode;
  4348. switch (port_id) {
  4349. case AFE_PORT_ID_PRIMARY_TDM_RX:
  4350. case AFE_PORT_ID_PRIMARY_TDM_TX:
  4351. tdm_mode = TDM_PRI;
  4352. break;
  4353. case AFE_PORT_ID_SECONDARY_TDM_RX:
  4354. case AFE_PORT_ID_SECONDARY_TDM_TX:
  4355. tdm_mode = TDM_SEC;
  4356. break;
  4357. case AFE_PORT_ID_TERTIARY_TDM_RX:
  4358. case AFE_PORT_ID_TERTIARY_TDM_TX:
  4359. tdm_mode = TDM_TERT;
  4360. break;
  4361. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  4362. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  4363. tdm_mode = TDM_QUAT;
  4364. break;
  4365. case AFE_PORT_ID_QUINARY_TDM_RX:
  4366. case AFE_PORT_ID_QUINARY_TDM_TX:
  4367. tdm_mode = TDM_QUIN;
  4368. break;
  4369. case AFE_PORT_ID_SENARY_TDM_RX:
  4370. case AFE_PORT_ID_SENARY_TDM_TX:
  4371. tdm_mode = TDM_SEN;
  4372. break;
  4373. default:
  4374. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  4375. tdm_mode = -EINVAL;
  4376. }
  4377. return tdm_mode;
  4378. }
  4379. static int lahaina_tdm_snd_startup(struct snd_pcm_substream *substream)
  4380. {
  4381. int ret = 0;
  4382. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4383. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4384. struct snd_soc_card *card = rtd->card;
  4385. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4386. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4387. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4388. ret = -EINVAL;
  4389. pr_err("%s: Invalid TDM interface %d\n",
  4390. __func__, ret);
  4391. return ret;
  4392. }
  4393. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4394. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4395. == 0) {
  4396. ret = msm_cdc_pinctrl_select_active_state(
  4397. pdata->mi2s_gpio_p[tdm_mode]);
  4398. if (ret) {
  4399. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  4400. __func__, ret);
  4401. goto done;
  4402. }
  4403. }
  4404. atomic_inc(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4405. }
  4406. done:
  4407. return ret;
  4408. }
  4409. static void lahaina_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  4410. {
  4411. int ret = 0;
  4412. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4413. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4414. struct snd_soc_card *card = rtd->card;
  4415. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4416. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4417. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4418. ret = -EINVAL;
  4419. pr_err("%s: Invalid TDM interface %d\n",
  4420. __func__, ret);
  4421. return;
  4422. }
  4423. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4424. atomic_dec(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4425. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4426. == 0) {
  4427. ret = msm_cdc_pinctrl_select_sleep_state(
  4428. pdata->mi2s_gpio_p[tdm_mode]);
  4429. if (ret)
  4430. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  4431. __func__, ret);
  4432. }
  4433. }
  4434. }
  4435. static int lahaina_aux_snd_startup(struct snd_pcm_substream *substream)
  4436. {
  4437. int ret = 0;
  4438. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4439. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4440. struct snd_soc_card *card = rtd->card;
  4441. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4442. u32 aux_mode = cpu_dai->id - 1;
  4443. if (aux_mode >= AUX_PCM_MAX) {
  4444. ret = -EINVAL;
  4445. pr_err("%s: Invalid AUX interface %d\n",
  4446. __func__, ret);
  4447. return ret;
  4448. }
  4449. if (pdata->mi2s_gpio_p[aux_mode]) {
  4450. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4451. == 0) {
  4452. ret = msm_cdc_pinctrl_select_active_state(
  4453. pdata->mi2s_gpio_p[aux_mode]);
  4454. if (ret) {
  4455. pr_err("%s: AUX GPIO pinctrl set active failed with %d\n",
  4456. __func__, ret);
  4457. goto done;
  4458. }
  4459. }
  4460. atomic_inc(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4461. }
  4462. done:
  4463. return ret;
  4464. }
  4465. static void lahaina_aux_snd_shutdown(struct snd_pcm_substream *substream)
  4466. {
  4467. int ret = 0;
  4468. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4469. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4470. struct snd_soc_card *card = rtd->card;
  4471. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4472. u32 aux_mode = cpu_dai->id - 1;
  4473. if (aux_mode >= AUX_PCM_MAX) {
  4474. pr_err("%s: Invalid AUX interface %d\n",
  4475. __func__, ret);
  4476. return;
  4477. }
  4478. if (pdata->mi2s_gpio_p[aux_mode]) {
  4479. atomic_dec(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4480. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4481. == 0) {
  4482. ret = msm_cdc_pinctrl_select_sleep_state(
  4483. pdata->mi2s_gpio_p[aux_mode]);
  4484. if (ret)
  4485. pr_err("%s: AUX GPIO pinctrl set sleep failed with %d\n",
  4486. __func__, ret);
  4487. }
  4488. }
  4489. }
  4490. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  4491. {
  4492. int ret = 0;
  4493. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4494. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4495. switch (dai_link->id) {
  4496. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4497. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4498. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4499. ret = lahaina_send_island_va_config(dai_link->id);
  4500. if (ret)
  4501. pr_err("%s: send island va cfg failed, err: %d\n",
  4502. __func__, ret);
  4503. break;
  4504. default:
  4505. ret = lahaina_send_power_mode(dai_link->id);
  4506. if (ret)
  4507. pr_err("%s: send power mode failed, err: %d\n",
  4508. __func__, ret);
  4509. break;
  4510. }
  4511. return ret;
  4512. }
  4513. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  4514. struct snd_pcm_hw_params *params)
  4515. {
  4516. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4517. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4518. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4519. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4520. int ret = 0;
  4521. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  4522. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4523. u32 user_set_tx_ch = 0;
  4524. u32 user_set_rx_ch = 0;
  4525. u32 ch_id;
  4526. ret = snd_soc_dai_get_channel_map(codec_dai,
  4527. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  4528. &rx_ch_cdc_dma);
  4529. if (ret < 0) {
  4530. pr_err("%s: failed to get codec chan map, err:%d\n",
  4531. __func__, ret);
  4532. goto err;
  4533. }
  4534. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4535. switch (dai_link->id) {
  4536. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4537. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4538. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4539. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4540. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4541. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4542. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  4543. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4544. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4545. {
  4546. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4547. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  4548. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  4549. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  4550. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  4551. user_set_rx_ch, &rx_ch_cdc_dma);
  4552. if (ret < 0) {
  4553. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4554. __func__, ret);
  4555. goto err;
  4556. }
  4557. }
  4558. break;
  4559. }
  4560. } else {
  4561. switch (dai_link->id) {
  4562. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4563. {
  4564. user_set_tx_ch = msm_vi_feed_tx_ch;
  4565. }
  4566. break;
  4567. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4568. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4569. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4570. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4571. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4572. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4573. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4574. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4575. {
  4576. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4577. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  4578. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  4579. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  4580. }
  4581. break;
  4582. }
  4583. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  4584. &tx_ch_cdc_dma, 0, 0);
  4585. if (ret < 0) {
  4586. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4587. __func__, ret);
  4588. goto err;
  4589. }
  4590. }
  4591. err:
  4592. return ret;
  4593. }
  4594. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  4595. {
  4596. (void)substream;
  4597. qos_client_active_cnt++;
  4598. if (qos_client_active_cnt == 1)
  4599. msm_audio_update_qos_request(MSM_LL_QOS_VALUE);
  4600. return 0;
  4601. }
  4602. static void msm_fe_qos_shutdown(struct snd_pcm_substream *substream)
  4603. {
  4604. (void)substream;
  4605. if (qos_client_active_cnt > 0)
  4606. qos_client_active_cnt--;
  4607. if (qos_client_active_cnt == 0)
  4608. msm_audio_update_qos_request(PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  4609. }
  4610. void mi2s_disable_audio_vote(struct snd_pcm_substream *substream)
  4611. {
  4612. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4613. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4614. int index = cpu_dai->id;
  4615. struct snd_soc_card *card = rtd->card;
  4616. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4617. int sample_rate = 0;
  4618. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4619. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4620. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4621. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4622. } else {
  4623. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4624. return;
  4625. }
  4626. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4627. if (pdata->lpass_audio_hw_vote != NULL) {
  4628. if (--pdata->core_audio_vote_count == 0) {
  4629. clk_disable_unprepare(
  4630. pdata->lpass_audio_hw_vote);
  4631. } else if (pdata->core_audio_vote_count < 0) {
  4632. pr_err("%s: audio vote mismatch\n", __func__);
  4633. pdata->core_audio_vote_count = 0;
  4634. }
  4635. } else {
  4636. pr_err("%s: Invalid lpass audio hw node\n", __func__);
  4637. }
  4638. }
  4639. }
  4640. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  4641. {
  4642. int ret = 0;
  4643. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4644. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4645. int index = cpu_dai->id;
  4646. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  4647. struct snd_soc_card *card = rtd->card;
  4648. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4649. int sample_rate = 0;
  4650. dev_dbg(rtd->card->dev,
  4651. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  4652. __func__, substream->name, substream->stream,
  4653. cpu_dai->name, cpu_dai->id);
  4654. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4655. ret = -EINVAL;
  4656. dev_err(rtd->card->dev,
  4657. "%s: CPU DAI id (%d) out of range\n",
  4658. __func__, cpu_dai->id);
  4659. goto err;
  4660. }
  4661. /*
  4662. * Mutex protection in case the same MI2S
  4663. * interface using for both TX and RX so
  4664. * that the same clock won't be enable twice.
  4665. */
  4666. mutex_lock(&mi2s_intf_conf[index].lock);
  4667. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4668. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4669. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4670. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4671. } else {
  4672. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4673. ret = -EINVAL;
  4674. goto vote_err;
  4675. }
  4676. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4677. if (pdata->lpass_audio_hw_vote == NULL) {
  4678. dev_err(rtd->card->dev, "%s: Invalid lpass audio hw node\n",
  4679. __func__);
  4680. ret = -EINVAL;
  4681. goto vote_err;
  4682. }
  4683. if (pdata->core_audio_vote_count == 0) {
  4684. ret = clk_prepare_enable(pdata->lpass_audio_hw_vote);
  4685. if (ret < 0) {
  4686. dev_err(rtd->card->dev, "%s: audio vote error\n",
  4687. __func__);
  4688. goto vote_err;
  4689. }
  4690. }
  4691. pdata->core_audio_vote_count++;
  4692. }
  4693. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  4694. /* Check if msm needs to provide the clock to the interface */
  4695. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  4696. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  4697. fmt = SND_SOC_DAIFMT_CBM_CFM;
  4698. }
  4699. ret = msm_mi2s_set_sclk(substream, true);
  4700. if (ret < 0) {
  4701. dev_err(rtd->card->dev,
  4702. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  4703. __func__, ret);
  4704. goto clean_up;
  4705. }
  4706. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  4707. if (ret < 0) {
  4708. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  4709. __func__, index, ret);
  4710. goto clk_off;
  4711. }
  4712. if (pdata->mi2s_gpio_p[index]) {
  4713. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4714. == 0) {
  4715. ret = msm_cdc_pinctrl_select_active_state(
  4716. pdata->mi2s_gpio_p[index]);
  4717. if (ret) {
  4718. pr_err("%s: MI2S GPIO pinctrl set active failed with %d\n",
  4719. __func__, ret);
  4720. goto clk_off;
  4721. }
  4722. }
  4723. atomic_inc(&(pdata->mi2s_gpio_ref_count[index]));
  4724. }
  4725. }
  4726. clk_off:
  4727. if (ret < 0)
  4728. msm_mi2s_set_sclk(substream, false);
  4729. clean_up:
  4730. if (ret < 0) {
  4731. mi2s_intf_conf[index].ref_cnt--;
  4732. mi2s_disable_audio_vote(substream);
  4733. }
  4734. vote_err:
  4735. mutex_unlock(&mi2s_intf_conf[index].lock);
  4736. err:
  4737. return ret;
  4738. }
  4739. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  4740. {
  4741. int ret = 0;
  4742. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4743. int index = rtd->cpu_dai->id;
  4744. struct snd_soc_card *card = rtd->card;
  4745. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4746. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  4747. substream->name, substream->stream);
  4748. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4749. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  4750. return;
  4751. }
  4752. mutex_lock(&mi2s_intf_conf[index].lock);
  4753. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  4754. if (pdata->mi2s_gpio_p[index]) {
  4755. atomic_dec(&(pdata->mi2s_gpio_ref_count[index]));
  4756. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4757. == 0) {
  4758. ret = msm_cdc_pinctrl_select_sleep_state(
  4759. pdata->mi2s_gpio_p[index]);
  4760. if (ret)
  4761. pr_err("%s: MI2S GPIO pinctrl set sleep failed with %d\n",
  4762. __func__, ret);
  4763. }
  4764. }
  4765. ret = msm_mi2s_set_sclk(substream, false);
  4766. if (ret < 0)
  4767. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  4768. __func__, index, ret);
  4769. }
  4770. mi2s_disable_audio_vote(substream);
  4771. mutex_unlock(&mi2s_intf_conf[index].lock);
  4772. }
  4773. static int msm_wcn_hw_params_lito(struct snd_pcm_substream *substream,
  4774. struct snd_pcm_hw_params *params)
  4775. {
  4776. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4777. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4778. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4779. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4780. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO];
  4781. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4782. int ret = 0;
  4783. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4784. codec_dai->name, codec_dai->id);
  4785. ret = snd_soc_dai_get_channel_map(codec_dai,
  4786. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4787. if (ret) {
  4788. dev_err(rtd->dev,
  4789. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4790. __func__, ret);
  4791. goto err;
  4792. }
  4793. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4794. __func__, tx_ch_cnt, dai_link->id);
  4795. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4796. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4797. if (ret)
  4798. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4799. __func__, ret);
  4800. err:
  4801. return ret;
  4802. }
  4803. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  4804. struct snd_pcm_hw_params *params)
  4805. {
  4806. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4807. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4808. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4809. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4810. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  4811. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4812. int ret = 0;
  4813. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4814. codec_dai->name, codec_dai->id);
  4815. ret = snd_soc_dai_get_channel_map(codec_dai,
  4816. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4817. if (ret) {
  4818. dev_err(rtd->dev,
  4819. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4820. __func__, ret);
  4821. goto err;
  4822. }
  4823. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4824. __func__, tx_ch_cnt, dai_link->id);
  4825. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4826. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4827. if (ret)
  4828. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4829. __func__, ret);
  4830. err:
  4831. return ret;
  4832. }
  4833. static struct snd_soc_ops lahaina_aux_be_ops = {
  4834. .startup = lahaina_aux_snd_startup,
  4835. .shutdown = lahaina_aux_snd_shutdown
  4836. };
  4837. static struct snd_soc_ops lahaina_tdm_be_ops = {
  4838. .hw_params = lahaina_tdm_snd_hw_params,
  4839. .startup = lahaina_tdm_snd_startup,
  4840. .shutdown = lahaina_tdm_snd_shutdown
  4841. };
  4842. static struct snd_soc_ops msm_mi2s_be_ops = {
  4843. .startup = msm_mi2s_snd_startup,
  4844. .shutdown = msm_mi2s_snd_shutdown,
  4845. };
  4846. static struct snd_soc_ops msm_fe_qos_ops = {
  4847. .prepare = msm_fe_qos_prepare,
  4848. .shutdown = msm_fe_qos_shutdown,
  4849. };
  4850. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  4851. .startup = msm_snd_cdc_dma_startup,
  4852. .hw_params = msm_snd_cdc_dma_hw_params,
  4853. };
  4854. static struct snd_soc_ops msm_wcn_ops = {
  4855. .hw_params = msm_wcn_hw_params,
  4856. };
  4857. static struct snd_soc_ops msm_wcn_ops_lito = {
  4858. .hw_params = msm_wcn_hw_params_lito,
  4859. };
  4860. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  4861. struct snd_kcontrol *kcontrol, int event)
  4862. {
  4863. struct msm_asoc_mach_data *pdata = NULL;
  4864. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  4865. int ret = 0;
  4866. u32 dmic_idx;
  4867. int *dmic_gpio_cnt;
  4868. struct device_node *dmic_gpio;
  4869. char *wname;
  4870. wname = strpbrk(w->name, "012345");
  4871. if (!wname) {
  4872. dev_err(component->dev, "%s: widget not found\n", __func__);
  4873. return -EINVAL;
  4874. }
  4875. ret = kstrtouint(wname, 10, &dmic_idx);
  4876. if (ret < 0) {
  4877. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4878. __func__);
  4879. return -EINVAL;
  4880. }
  4881. pdata = snd_soc_card_get_drvdata(component->card);
  4882. switch (dmic_idx) {
  4883. case 0:
  4884. case 1:
  4885. dmic_gpio_cnt = &dmic_0_1_gpio_cnt;
  4886. dmic_gpio = pdata->dmic01_gpio_p;
  4887. break;
  4888. case 2:
  4889. case 3:
  4890. dmic_gpio_cnt = &dmic_2_3_gpio_cnt;
  4891. dmic_gpio = pdata->dmic23_gpio_p;
  4892. break;
  4893. case 4:
  4894. case 5:
  4895. dmic_gpio_cnt = &dmic_4_5_gpio_cnt;
  4896. dmic_gpio = pdata->dmic45_gpio_p;
  4897. break;
  4898. default:
  4899. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4900. __func__);
  4901. return -EINVAL;
  4902. }
  4903. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4904. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4905. switch (event) {
  4906. case SND_SOC_DAPM_PRE_PMU:
  4907. (*dmic_gpio_cnt)++;
  4908. if (*dmic_gpio_cnt == 1) {
  4909. ret = msm_cdc_pinctrl_select_active_state(
  4910. dmic_gpio);
  4911. if (ret < 0) {
  4912. pr_err("%s: gpio set cannot be activated %sd",
  4913. __func__, "dmic_gpio");
  4914. return ret;
  4915. }
  4916. }
  4917. break;
  4918. case SND_SOC_DAPM_POST_PMD:
  4919. (*dmic_gpio_cnt)--;
  4920. if (*dmic_gpio_cnt == 0) {
  4921. ret = msm_cdc_pinctrl_select_sleep_state(
  4922. dmic_gpio);
  4923. if (ret < 0) {
  4924. pr_err("%s: gpio set cannot be de-activated %sd",
  4925. __func__, "dmic_gpio");
  4926. return ret;
  4927. }
  4928. }
  4929. break;
  4930. default:
  4931. pr_err("%s: invalid DAPM event %d\n", __func__, event);
  4932. return -EINVAL;
  4933. }
  4934. return 0;
  4935. }
  4936. static const struct snd_soc_dapm_widget msm_int_dapm_widgets[] = {
  4937. SND_SOC_DAPM_MIC("Analog Mic1", NULL),
  4938. SND_SOC_DAPM_MIC("Analog Mic2", NULL),
  4939. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  4940. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  4941. SND_SOC_DAPM_MIC("Analog Mic5", NULL),
  4942. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4943. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4944. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4945. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4946. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4947. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4948. SND_SOC_DAPM_MIC("Digital Mic6", NULL),
  4949. SND_SOC_DAPM_MIC("Digital Mic7", NULL),
  4950. };
  4951. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4952. {
  4953. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4954. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160};
  4955. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4956. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4957. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4958. }
  4959. static int msm_wcn_init_lito(struct snd_soc_pcm_runtime *rtd)
  4960. {
  4961. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4962. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO] = {159, 160, 161};
  4963. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4964. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4965. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4966. }
  4967. static struct snd_info_entry *msm_snd_info_create_subdir(struct module *mod,
  4968. const char *name,
  4969. struct snd_info_entry *parent)
  4970. {
  4971. struct snd_info_entry *entry;
  4972. entry = snd_info_create_module_entry(mod, name, parent);
  4973. if (!entry)
  4974. return NULL;
  4975. entry->mode = S_IFDIR | 0555;
  4976. if (snd_info_register(entry) < 0) {
  4977. snd_info_free_entry(entry);
  4978. return NULL;
  4979. }
  4980. return entry;
  4981. }
  4982. static void *def_wcd_mbhc_cal(void)
  4983. {
  4984. void *wcd_mbhc_cal;
  4985. struct wcd_mbhc_btn_detect_cfg *btn_cfg;
  4986. u16 *btn_high;
  4987. wcd_mbhc_cal = kzalloc(WCD_MBHC_CAL_SIZE(WCD_MBHC_DEF_BUTTONS,
  4988. WCD9XXX_MBHC_DEF_RLOADS), GFP_KERNEL);
  4989. if (!wcd_mbhc_cal)
  4990. return NULL;
  4991. WCD_MBHC_CAL_PLUG_TYPE_PTR(wcd_mbhc_cal)->v_hs_max = WCD_MBHC_HS_V_MAX;
  4992. WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal)->num_btn = WCD_MBHC_DEF_BUTTONS;
  4993. btn_cfg = WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal);
  4994. btn_high = ((void *)&btn_cfg->_v_btn_low) +
  4995. (sizeof(btn_cfg->_v_btn_low[0]) * btn_cfg->num_btn);
  4996. btn_high[0] = 75;
  4997. btn_high[1] = 150;
  4998. btn_high[2] = 237;
  4999. btn_high[3] = 500;
  5000. btn_high[4] = 500;
  5001. btn_high[5] = 500;
  5002. btn_high[6] = 500;
  5003. btn_high[7] = 500;
  5004. return wcd_mbhc_cal;
  5005. }
  5006. /* Digital audio interface glue - connects codec <---> CPU */
  5007. static struct snd_soc_dai_link msm_common_dai_links[] = {
  5008. /* FrontEnd DAI Links */
  5009. {/* hw:x,0 */
  5010. .name = MSM_DAILINK_NAME(Media1),
  5011. .stream_name = "MultiMedia1",
  5012. .dynamic = 1,
  5013. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5014. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5015. #endif /* CONFIG_AUDIO_QGKI */
  5016. .dpcm_playback = 1,
  5017. .dpcm_capture = 1,
  5018. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5019. SND_SOC_DPCM_TRIGGER_POST},
  5020. .ignore_suspend = 1,
  5021. /* this dainlink has playback support */
  5022. .ignore_pmdown_time = 1,
  5023. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  5024. SND_SOC_DAILINK_REG(multimedia1),
  5025. },
  5026. {/* hw:x,1 */
  5027. .name = MSM_DAILINK_NAME(Media2),
  5028. .stream_name = "MultiMedia2",
  5029. .dynamic = 1,
  5030. .dpcm_playback = 1,
  5031. .dpcm_capture = 1,
  5032. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5033. SND_SOC_DPCM_TRIGGER_POST},
  5034. .ignore_suspend = 1,
  5035. /* this dainlink has playback support */
  5036. .ignore_pmdown_time = 1,
  5037. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  5038. SND_SOC_DAILINK_REG(multimedia2),
  5039. },
  5040. {/* hw:x,2 */
  5041. .name = "VoiceMMode1",
  5042. .stream_name = "VoiceMMode1",
  5043. .dynamic = 1,
  5044. .dpcm_playback = 1,
  5045. .dpcm_capture = 1,
  5046. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5047. SND_SOC_DPCM_TRIGGER_POST},
  5048. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5049. .ignore_suspend = 1,
  5050. .ignore_pmdown_time = 1,
  5051. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  5052. SND_SOC_DAILINK_REG(voicemmode1),
  5053. },
  5054. {/* hw:x,3 */
  5055. .name = "MSM VoIP",
  5056. .stream_name = "VoIP",
  5057. .dynamic = 1,
  5058. .dpcm_playback = 1,
  5059. .dpcm_capture = 1,
  5060. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5061. SND_SOC_DPCM_TRIGGER_POST},
  5062. .ignore_suspend = 1,
  5063. /* this dainlink has playback support */
  5064. .ignore_pmdown_time = 1,
  5065. .id = MSM_FRONTEND_DAI_VOIP,
  5066. SND_SOC_DAILINK_REG(msmvoip),
  5067. },
  5068. {/* hw:x,4 */
  5069. .name = MSM_DAILINK_NAME(ULL),
  5070. .stream_name = "MultiMedia3",
  5071. .dynamic = 1,
  5072. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5073. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5074. #endif /* CONFIG_AUDIO_QGKI */
  5075. .dpcm_playback = 1,
  5076. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5077. SND_SOC_DPCM_TRIGGER_POST},
  5078. .ignore_suspend = 1,
  5079. /* this dainlink has playback support */
  5080. .ignore_pmdown_time = 1,
  5081. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  5082. SND_SOC_DAILINK_REG(multimedia3),
  5083. },
  5084. {/* hw:x,5 */
  5085. .name = "MSM AFE-PCM RX",
  5086. .stream_name = "AFE-PROXY RX",
  5087. .dpcm_playback = 1,
  5088. .ignore_suspend = 1,
  5089. /* this dainlink has playback support */
  5090. .ignore_pmdown_time = 1,
  5091. SND_SOC_DAILINK_REG(afepcm_rx),
  5092. },
  5093. {/* hw:x,6 */
  5094. .name = "MSM AFE-PCM TX",
  5095. .stream_name = "AFE-PROXY TX",
  5096. .dpcm_capture = 1,
  5097. .ignore_suspend = 1,
  5098. SND_SOC_DAILINK_REG(afepcm_tx),
  5099. },
  5100. {/* hw:x,7 */
  5101. .name = MSM_DAILINK_NAME(Compress1),
  5102. .stream_name = "Compress1",
  5103. .dynamic = 1,
  5104. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5105. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  5106. #endif /* CONFIG_AUDIO_QGKI */
  5107. .dpcm_playback = 1,
  5108. .dpcm_capture = 1,
  5109. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5110. SND_SOC_DPCM_TRIGGER_POST},
  5111. .ignore_suspend = 1,
  5112. .ignore_pmdown_time = 1,
  5113. /* this dainlink has playback support */
  5114. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  5115. SND_SOC_DAILINK_REG(multimedia4),
  5116. },
  5117. /* Hostless PCM purpose */
  5118. {/* hw:x,8 */
  5119. .name = "AUXPCM Hostless",
  5120. .stream_name = "AUXPCM Hostless",
  5121. .dynamic = 1,
  5122. .dpcm_playback = 1,
  5123. .dpcm_capture = 1,
  5124. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5125. SND_SOC_DPCM_TRIGGER_POST},
  5126. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5127. .ignore_suspend = 1,
  5128. /* this dainlink has playback support */
  5129. .ignore_pmdown_time = 1,
  5130. SND_SOC_DAILINK_REG(auxpcm_hostless),
  5131. },
  5132. {/* hw:x,9 */
  5133. .name = MSM_DAILINK_NAME(LowLatency),
  5134. .stream_name = "MultiMedia5",
  5135. .dynamic = 1,
  5136. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5137. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5138. #endif /* CONFIG_AUDIO_QGKI */
  5139. .dpcm_playback = 1,
  5140. .dpcm_capture = 1,
  5141. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5142. SND_SOC_DPCM_TRIGGER_POST},
  5143. .ignore_suspend = 1,
  5144. /* this dainlink has playback support */
  5145. .ignore_pmdown_time = 1,
  5146. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  5147. .ops = &msm_fe_qos_ops,
  5148. SND_SOC_DAILINK_REG(multimedia5),
  5149. },
  5150. {/* hw:x,10 */
  5151. .name = "Listen 1 Audio Service",
  5152. .stream_name = "Listen 1 Audio Service",
  5153. .dynamic = 1,
  5154. .dpcm_capture = 1,
  5155. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5156. SND_SOC_DPCM_TRIGGER_POST },
  5157. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5158. .ignore_suspend = 1,
  5159. .id = MSM_FRONTEND_DAI_LSM1,
  5160. SND_SOC_DAILINK_REG(listen1),
  5161. },
  5162. /* Multiple Tunnel instances */
  5163. {/* hw:x,11 */
  5164. .name = MSM_DAILINK_NAME(Compress2),
  5165. .stream_name = "Compress2",
  5166. .dynamic = 1,
  5167. .dpcm_playback = 1,
  5168. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5169. SND_SOC_DPCM_TRIGGER_POST},
  5170. .ignore_suspend = 1,
  5171. .ignore_pmdown_time = 1,
  5172. /* this dainlink has playback support */
  5173. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  5174. SND_SOC_DAILINK_REG(multimedia7),
  5175. },
  5176. {/* hw:x,12 */
  5177. .name = MSM_DAILINK_NAME(MultiMedia10),
  5178. .stream_name = "MultiMedia10",
  5179. .dynamic = 1,
  5180. .dpcm_playback = 1,
  5181. .dpcm_capture = 1,
  5182. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5183. SND_SOC_DPCM_TRIGGER_POST},
  5184. .ignore_suspend = 1,
  5185. .ignore_pmdown_time = 1,
  5186. /* this dainlink has playback support */
  5187. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5188. SND_SOC_DAILINK_REG(multimedia10),
  5189. },
  5190. {/* hw:x,13 */
  5191. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  5192. .stream_name = "MM_NOIRQ",
  5193. .dynamic = 1,
  5194. .dpcm_playback = 1,
  5195. .dpcm_capture = 1,
  5196. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5197. SND_SOC_DPCM_TRIGGER_POST},
  5198. .ignore_suspend = 1,
  5199. .ignore_pmdown_time = 1,
  5200. /* this dainlink has playback support */
  5201. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  5202. .ops = &msm_fe_qos_ops,
  5203. SND_SOC_DAILINK_REG(multimedia8),
  5204. },
  5205. /* HDMI Hostless */
  5206. {/* hw:x,14 */
  5207. .name = "HDMI_RX_HOSTLESS",
  5208. .stream_name = "HDMI_RX_HOSTLESS",
  5209. .dynamic = 1,
  5210. .dpcm_playback = 1,
  5211. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5212. SND_SOC_DPCM_TRIGGER_POST},
  5213. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5214. .ignore_suspend = 1,
  5215. .ignore_pmdown_time = 1,
  5216. SND_SOC_DAILINK_REG(hdmi_rx_hostless),
  5217. },
  5218. {/* hw:x,15 */
  5219. .name = "VoiceMMode2",
  5220. .stream_name = "VoiceMMode2",
  5221. .dynamic = 1,
  5222. .dpcm_playback = 1,
  5223. .dpcm_capture = 1,
  5224. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5225. SND_SOC_DPCM_TRIGGER_POST},
  5226. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5227. .ignore_suspend = 1,
  5228. .ignore_pmdown_time = 1,
  5229. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  5230. SND_SOC_DAILINK_REG(voicemmode2),
  5231. },
  5232. /* LSM FE */
  5233. {/* hw:x,16 */
  5234. .name = "Listen 2 Audio Service",
  5235. .stream_name = "Listen 2 Audio Service",
  5236. .dynamic = 1,
  5237. .dpcm_capture = 1,
  5238. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5239. SND_SOC_DPCM_TRIGGER_POST },
  5240. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5241. .ignore_suspend = 1,
  5242. .id = MSM_FRONTEND_DAI_LSM2,
  5243. SND_SOC_DAILINK_REG(listen2),
  5244. },
  5245. {/* hw:x,17 */
  5246. .name = "Listen 3 Audio Service",
  5247. .stream_name = "Listen 3 Audio Service",
  5248. .dynamic = 1,
  5249. .dpcm_capture = 1,
  5250. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5251. SND_SOC_DPCM_TRIGGER_POST },
  5252. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5253. .ignore_suspend = 1,
  5254. .id = MSM_FRONTEND_DAI_LSM3,
  5255. SND_SOC_DAILINK_REG(listen3),
  5256. },
  5257. {/* hw:x,18 */
  5258. .name = "Listen 4 Audio Service",
  5259. .stream_name = "Listen 4 Audio Service",
  5260. .dynamic = 1,
  5261. .dpcm_capture = 1,
  5262. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5263. SND_SOC_DPCM_TRIGGER_POST },
  5264. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5265. .ignore_suspend = 1,
  5266. .id = MSM_FRONTEND_DAI_LSM4,
  5267. SND_SOC_DAILINK_REG(listen4),
  5268. },
  5269. {/* hw:x,19 */
  5270. .name = "Listen 5 Audio Service",
  5271. .stream_name = "Listen 5 Audio Service",
  5272. .dynamic = 1,
  5273. .dpcm_capture = 1,
  5274. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5275. SND_SOC_DPCM_TRIGGER_POST },
  5276. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5277. .ignore_suspend = 1,
  5278. .id = MSM_FRONTEND_DAI_LSM5,
  5279. SND_SOC_DAILINK_REG(listen5),
  5280. },
  5281. {/* hw:x,20 */
  5282. .name = "Listen 6 Audio Service",
  5283. .stream_name = "Listen 6 Audio Service",
  5284. .dynamic = 1,
  5285. .dpcm_capture = 1,
  5286. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5287. SND_SOC_DPCM_TRIGGER_POST },
  5288. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5289. .ignore_suspend = 1,
  5290. .id = MSM_FRONTEND_DAI_LSM6,
  5291. SND_SOC_DAILINK_REG(listen6),
  5292. },
  5293. {/* hw:x,21 */
  5294. .name = "Listen 7 Audio Service",
  5295. .stream_name = "Listen 7 Audio Service",
  5296. .dynamic = 1,
  5297. .dpcm_capture = 1,
  5298. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5299. SND_SOC_DPCM_TRIGGER_POST },
  5300. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5301. .ignore_suspend = 1,
  5302. .id = MSM_FRONTEND_DAI_LSM7,
  5303. SND_SOC_DAILINK_REG(listen7),
  5304. },
  5305. {/* hw:x,22 */
  5306. .name = "Listen 8 Audio Service",
  5307. .stream_name = "Listen 8 Audio Service",
  5308. .dynamic = 1,
  5309. .dpcm_capture = 1,
  5310. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5311. SND_SOC_DPCM_TRIGGER_POST },
  5312. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5313. .ignore_suspend = 1,
  5314. .id = MSM_FRONTEND_DAI_LSM8,
  5315. SND_SOC_DAILINK_REG(listen8),
  5316. },
  5317. {/* hw:x,23 */
  5318. .name = MSM_DAILINK_NAME(Media9),
  5319. .stream_name = "MultiMedia9",
  5320. .dynamic = 1,
  5321. .dpcm_playback = 1,
  5322. .dpcm_capture = 1,
  5323. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5324. SND_SOC_DPCM_TRIGGER_POST},
  5325. .ignore_suspend = 1,
  5326. /* this dainlink has playback support */
  5327. .ignore_pmdown_time = 1,
  5328. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  5329. SND_SOC_DAILINK_REG(multimedia9),
  5330. },
  5331. {/* hw:x,24 */
  5332. .name = MSM_DAILINK_NAME(Compress4),
  5333. .stream_name = "Compress4",
  5334. .dynamic = 1,
  5335. .dpcm_playback = 1,
  5336. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5337. SND_SOC_DPCM_TRIGGER_POST},
  5338. .ignore_suspend = 1,
  5339. .ignore_pmdown_time = 1,
  5340. /* this dainlink has playback support */
  5341. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  5342. SND_SOC_DAILINK_REG(multimedia11),
  5343. },
  5344. {/* hw:x,25 */
  5345. .name = MSM_DAILINK_NAME(Compress5),
  5346. .stream_name = "Compress5",
  5347. .dynamic = 1,
  5348. .dpcm_playback = 1,
  5349. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5350. SND_SOC_DPCM_TRIGGER_POST},
  5351. .ignore_suspend = 1,
  5352. .ignore_pmdown_time = 1,
  5353. /* this dainlink has playback support */
  5354. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  5355. SND_SOC_DAILINK_REG(multimedia12),
  5356. },
  5357. {/* hw:x,26 */
  5358. .name = MSM_DAILINK_NAME(Compress6),
  5359. .stream_name = "Compress6",
  5360. .dynamic = 1,
  5361. .dpcm_playback = 1,
  5362. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5363. SND_SOC_DPCM_TRIGGER_POST},
  5364. .ignore_suspend = 1,
  5365. .ignore_pmdown_time = 1,
  5366. /* this dainlink has playback support */
  5367. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  5368. SND_SOC_DAILINK_REG(multimedia13),
  5369. },
  5370. {/* hw:x,27 */
  5371. .name = MSM_DAILINK_NAME(Compress7),
  5372. .stream_name = "Compress7",
  5373. .dynamic = 1,
  5374. .dpcm_playback = 1,
  5375. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5376. SND_SOC_DPCM_TRIGGER_POST},
  5377. .ignore_suspend = 1,
  5378. .ignore_pmdown_time = 1,
  5379. /* this dainlink has playback support */
  5380. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  5381. SND_SOC_DAILINK_REG(multimedia14),
  5382. },
  5383. {/* hw:x,28 */
  5384. .name = MSM_DAILINK_NAME(Compress8),
  5385. .stream_name = "Compress8",
  5386. .dynamic = 1,
  5387. .dpcm_playback = 1,
  5388. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5389. SND_SOC_DPCM_TRIGGER_POST},
  5390. .ignore_suspend = 1,
  5391. .ignore_pmdown_time = 1,
  5392. /* this dainlink has playback support */
  5393. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  5394. SND_SOC_DAILINK_REG(multimedia15),
  5395. },
  5396. {/* hw:x,29 */
  5397. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  5398. .stream_name = "MM_NOIRQ_2",
  5399. .dynamic = 1,
  5400. .dpcm_playback = 1,
  5401. .dpcm_capture = 1,
  5402. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5403. SND_SOC_DPCM_TRIGGER_POST},
  5404. .ignore_suspend = 1,
  5405. .ignore_pmdown_time = 1,
  5406. /* this dainlink has playback support */
  5407. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  5408. .ops = &msm_fe_qos_ops,
  5409. SND_SOC_DAILINK_REG(multimedia16),
  5410. },
  5411. {/* hw:x,30 */
  5412. .name = "CDC_DMA Hostless",
  5413. .stream_name = "CDC_DMA Hostless",
  5414. .dynamic = 1,
  5415. .dpcm_playback = 1,
  5416. .dpcm_capture = 1,
  5417. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5418. SND_SOC_DPCM_TRIGGER_POST},
  5419. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5420. .ignore_suspend = 1,
  5421. /* this dailink has playback support */
  5422. .ignore_pmdown_time = 1,
  5423. SND_SOC_DAILINK_REG(cdcdma_hostless),
  5424. },
  5425. {/* hw:x,31 */
  5426. .name = "TX3_CDC_DMA Hostless",
  5427. .stream_name = "TX3_CDC_DMA Hostless",
  5428. .dynamic = 1,
  5429. .dpcm_capture = 1,
  5430. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5431. SND_SOC_DPCM_TRIGGER_POST},
  5432. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5433. .ignore_suspend = 1,
  5434. SND_SOC_DAILINK_REG(tx3_cdcdma_hostless),
  5435. },
  5436. {/* hw:x,32 */
  5437. .name = "Tertiary MI2S TX_Hostless",
  5438. .stream_name = "Tertiary MI2S_TX Hostless Capture",
  5439. .dynamic = 1,
  5440. .dpcm_capture = 1,
  5441. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5442. SND_SOC_DPCM_TRIGGER_POST},
  5443. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5444. .ignore_suspend = 1,
  5445. .ignore_pmdown_time = 1,
  5446. SND_SOC_DAILINK_REG(tert_mi2s_tx_hostless),
  5447. },
  5448. };
  5449. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  5450. {/* hw:x,33 */
  5451. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5452. .stream_name = "WSA CDC DMA0 Capture",
  5453. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5454. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5455. .ignore_suspend = 1,
  5456. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5457. .ops = &msm_cdc_dma_be_ops,
  5458. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture),
  5459. },
  5460. };
  5461. static struct snd_soc_dai_link msm_bolero_fe_stub_dai_links[] = {
  5462. {/* hw:x,33 */
  5463. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5464. .stream_name = "WSA CDC DMA0 Capture",
  5465. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5466. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5467. .ignore_suspend = 1,
  5468. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5469. .ops = &msm_cdc_dma_be_ops,
  5470. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture_stub),
  5471. },
  5472. };
  5473. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  5474. {/* hw:x,34 */
  5475. .name = MSM_DAILINK_NAME(ASM Loopback),
  5476. .stream_name = "MultiMedia6",
  5477. .dynamic = 1,
  5478. .dpcm_playback = 1,
  5479. .dpcm_capture = 1,
  5480. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5481. SND_SOC_DPCM_TRIGGER_POST},
  5482. .ignore_suspend = 1,
  5483. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5484. .ignore_pmdown_time = 1,
  5485. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  5486. SND_SOC_DAILINK_REG(multimedia6),
  5487. },
  5488. {/* hw:x,35 */
  5489. .name = "USB Audio Hostless",
  5490. .stream_name = "USB Audio Hostless",
  5491. .dynamic = 1,
  5492. .dpcm_playback = 1,
  5493. .dpcm_capture = 1,
  5494. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5495. SND_SOC_DPCM_TRIGGER_POST},
  5496. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5497. .ignore_suspend = 1,
  5498. .ignore_pmdown_time = 1,
  5499. SND_SOC_DAILINK_REG(usbaudio_hostless),
  5500. },
  5501. {/* hw:x,36 */
  5502. .name = "SLIMBUS_7 Hostless",
  5503. .stream_name = "SLIMBUS_7 Hostless",
  5504. .dynamic = 1,
  5505. .dpcm_capture = 1,
  5506. .dpcm_playback = 1,
  5507. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5508. SND_SOC_DPCM_TRIGGER_POST},
  5509. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5510. .ignore_suspend = 1,
  5511. .ignore_pmdown_time = 1,
  5512. SND_SOC_DAILINK_REG(slimbus7_hostless),
  5513. },
  5514. {/* hw:x,37 */
  5515. .name = "Compress Capture",
  5516. .stream_name = "Compress9",
  5517. .dynamic = 1,
  5518. .dpcm_capture = 1,
  5519. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5520. SND_SOC_DPCM_TRIGGER_POST},
  5521. .ignore_suspend = 1,
  5522. .ignore_pmdown_time = 1,
  5523. .id = MSM_FRONTEND_DAI_MULTIMEDIA17,
  5524. SND_SOC_DAILINK_REG(multimedia17),
  5525. },
  5526. {/* hw:x,38 */
  5527. .name = "SLIMBUS_8 Hostless",
  5528. .stream_name = "SLIMBUS_8 Hostless",
  5529. .dynamic = 1,
  5530. .dpcm_capture = 1,
  5531. .dpcm_playback = 1,
  5532. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5533. SND_SOC_DPCM_TRIGGER_POST},
  5534. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5535. .ignore_suspend = 1,
  5536. .ignore_pmdown_time = 1,
  5537. SND_SOC_DAILINK_REG(slimbus8_hostless),
  5538. },
  5539. {/* hw:x,39 */
  5540. .name = LPASS_BE_TX_CDC_DMA_TX_5,
  5541. .stream_name = "TX CDC DMA5 Capture",
  5542. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  5543. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5544. .ignore_suspend = 1,
  5545. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5546. .ops = &msm_cdc_dma_be_ops,
  5547. SND_SOC_DAILINK_REG(tx_cdcdma5_tx),
  5548. },
  5549. {/* hw:x,40 */
  5550. .name = MSM_DAILINK_NAME(Media31),
  5551. .stream_name = "MultiMedia31",
  5552. .dynamic = 1,
  5553. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5554. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5555. #endif /* CONFIG_AUDIO_QGKI */
  5556. .dpcm_playback = 1,
  5557. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5558. SND_SOC_DPCM_TRIGGER_POST},
  5559. .ignore_suspend = 1,
  5560. /* this dainlink has playback support */
  5561. .ignore_pmdown_time = 1,
  5562. .id = MSM_FRONTEND_DAI_MULTIMEDIA31,
  5563. SND_SOC_DAILINK_REG(multimedia31),
  5564. },
  5565. {/* hw:x,41 */
  5566. .name = MSM_DAILINK_NAME(Media32),
  5567. .stream_name = "MultiMedia32",
  5568. .dynamic = 1,
  5569. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5570. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5571. #endif /* CONFIG_AUDIO_QGKI */
  5572. .dpcm_playback = 1,
  5573. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5574. SND_SOC_DPCM_TRIGGER_POST},
  5575. .ignore_suspend = 1,
  5576. /* this dainlink has playback support */
  5577. .ignore_pmdown_time = 1,
  5578. .id = MSM_FRONTEND_DAI_MULTIMEDIA32,
  5579. SND_SOC_DAILINK_REG(multimedia32),
  5580. },
  5581. {/* hw:x,42 */
  5582. .name = "MSM AFE-PCM TX1",
  5583. .stream_name = "AFE-PROXY TX1",
  5584. .dpcm_capture = 1,
  5585. .ignore_suspend = 1,
  5586. SND_SOC_DAILINK_REG(afepcm_tx1),
  5587. },
  5588. {/* hw:x,43 */
  5589. .name = MSM_DAILINK_NAME(Compress3),
  5590. .stream_name = "Compress3",
  5591. .dynamic = 1,
  5592. .dpcm_playback = 1,
  5593. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5594. SND_SOC_DPCM_TRIGGER_POST},
  5595. .ignore_suspend = 1,
  5596. .ignore_pmdown_time = 1,
  5597. /* this dainlink has playback support */
  5598. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5599. SND_SOC_DAILINK_REG(multimedia10),
  5600. },
  5601. };
  5602. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  5603. /* Backend AFE DAI Links */
  5604. {
  5605. .name = LPASS_BE_AFE_PCM_RX,
  5606. .stream_name = "AFE Playback",
  5607. .no_pcm = 1,
  5608. .dpcm_playback = 1,
  5609. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  5610. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5611. /* this dainlink has playback support */
  5612. .ignore_pmdown_time = 1,
  5613. .ignore_suspend = 1,
  5614. SND_SOC_DAILINK_REG(afe_pcm_rx),
  5615. },
  5616. {
  5617. .name = LPASS_BE_AFE_PCM_TX,
  5618. .stream_name = "AFE Capture",
  5619. .no_pcm = 1,
  5620. .dpcm_capture = 1,
  5621. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  5622. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5623. .ignore_suspend = 1,
  5624. SND_SOC_DAILINK_REG(afe_pcm_tx),
  5625. },
  5626. /* Incall Record Uplink BACK END DAI Link */
  5627. {
  5628. .name = LPASS_BE_INCALL_RECORD_TX,
  5629. .stream_name = "Voice Uplink Capture",
  5630. .no_pcm = 1,
  5631. .dpcm_capture = 1,
  5632. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  5633. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5634. .ignore_suspend = 1,
  5635. SND_SOC_DAILINK_REG(incall_record_tx),
  5636. },
  5637. /* Incall Record Downlink BACK END DAI Link */
  5638. {
  5639. .name = LPASS_BE_INCALL_RECORD_RX,
  5640. .stream_name = "Voice Downlink Capture",
  5641. .no_pcm = 1,
  5642. .dpcm_capture = 1,
  5643. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  5644. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5645. .ignore_suspend = 1,
  5646. SND_SOC_DAILINK_REG(incall_record_rx),
  5647. },
  5648. /* Incall Music BACK END DAI Link */
  5649. {
  5650. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  5651. .stream_name = "Voice Farend Playback",
  5652. .no_pcm = 1,
  5653. .dpcm_playback = 1,
  5654. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  5655. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5656. .ignore_suspend = 1,
  5657. .ignore_pmdown_time = 1,
  5658. SND_SOC_DAILINK_REG(voice_playback_tx),
  5659. },
  5660. /* Incall Music 2 BACK END DAI Link */
  5661. {
  5662. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  5663. .stream_name = "Voice2 Farend Playback",
  5664. .no_pcm = 1,
  5665. .dpcm_playback = 1,
  5666. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  5667. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5668. .ignore_suspend = 1,
  5669. .ignore_pmdown_time = 1,
  5670. SND_SOC_DAILINK_REG(voice2_playback_tx),
  5671. },
  5672. /* Proxy Tx BACK END DAI Link */
  5673. {
  5674. .name = LPASS_BE_PROXY_TX,
  5675. .stream_name = "Proxy Capture",
  5676. .no_pcm = 1,
  5677. .dpcm_capture = 1,
  5678. .id = MSM_BACKEND_DAI_PROXY_TX,
  5679. .ignore_suspend = 1,
  5680. SND_SOC_DAILINK_REG(proxy_tx),
  5681. },
  5682. /* Proxy Rx BACK END DAI Link */
  5683. {
  5684. .name = LPASS_BE_PROXY_RX,
  5685. .stream_name = "Proxy Playback",
  5686. .no_pcm = 1,
  5687. .dpcm_playback = 1,
  5688. .id = MSM_BACKEND_DAI_PROXY_RX,
  5689. .ignore_pmdown_time = 1,
  5690. .ignore_suspend = 1,
  5691. SND_SOC_DAILINK_REG(proxy_rx),
  5692. },
  5693. {
  5694. .name = LPASS_BE_USB_AUDIO_RX,
  5695. .stream_name = "USB Audio Playback",
  5696. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5697. .dynamic_be = 1,
  5698. #endif /* CONFIG_AUDIO_QGKI */
  5699. .no_pcm = 1,
  5700. .dpcm_playback = 1,
  5701. .id = MSM_BACKEND_DAI_USB_RX,
  5702. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5703. .ignore_pmdown_time = 1,
  5704. .ignore_suspend = 1,
  5705. SND_SOC_DAILINK_REG(usb_audio_rx),
  5706. },
  5707. {
  5708. .name = LPASS_BE_USB_AUDIO_TX,
  5709. .stream_name = "USB Audio Capture",
  5710. .no_pcm = 1,
  5711. .dpcm_capture = 1,
  5712. .id = MSM_BACKEND_DAI_USB_TX,
  5713. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5714. .ignore_suspend = 1,
  5715. SND_SOC_DAILINK_REG(usb_audio_tx),
  5716. },
  5717. {
  5718. .name = LPASS_BE_PRI_TDM_RX_0,
  5719. .stream_name = "Primary TDM0 Playback",
  5720. .no_pcm = 1,
  5721. .dpcm_playback = 1,
  5722. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  5723. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5724. .ops = &lahaina_tdm_be_ops,
  5725. .ignore_suspend = 1,
  5726. .ignore_pmdown_time = 1,
  5727. SND_SOC_DAILINK_REG(pri_tdm_rx_0),
  5728. },
  5729. {
  5730. .name = LPASS_BE_PRI_TDM_TX_0,
  5731. .stream_name = "Primary TDM0 Capture",
  5732. .no_pcm = 1,
  5733. .dpcm_capture = 1,
  5734. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  5735. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5736. .ops = &lahaina_tdm_be_ops,
  5737. .ignore_suspend = 1,
  5738. SND_SOC_DAILINK_REG(pri_tdm_tx_0),
  5739. },
  5740. {
  5741. .name = LPASS_BE_SEC_TDM_RX_0,
  5742. .stream_name = "Secondary TDM0 Playback",
  5743. .no_pcm = 1,
  5744. .dpcm_playback = 1,
  5745. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  5746. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5747. .ops = &lahaina_tdm_be_ops,
  5748. .ignore_suspend = 1,
  5749. .ignore_pmdown_time = 1,
  5750. SND_SOC_DAILINK_REG(sec_tdm_rx_0),
  5751. },
  5752. {
  5753. .name = LPASS_BE_SEC_TDM_TX_0,
  5754. .stream_name = "Secondary TDM0 Capture",
  5755. .no_pcm = 1,
  5756. .dpcm_capture = 1,
  5757. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  5758. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5759. .ops = &lahaina_tdm_be_ops,
  5760. .ignore_suspend = 1,
  5761. SND_SOC_DAILINK_REG(sec_tdm_tx_0),
  5762. },
  5763. {
  5764. .name = LPASS_BE_TERT_TDM_RX_0,
  5765. .stream_name = "Tertiary TDM0 Playback",
  5766. .no_pcm = 1,
  5767. .dpcm_playback = 1,
  5768. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  5769. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5770. .ops = &lahaina_tdm_be_ops,
  5771. .ignore_suspend = 1,
  5772. .ignore_pmdown_time = 1,
  5773. SND_SOC_DAILINK_REG(tert_tdm_rx_0),
  5774. },
  5775. {
  5776. .name = LPASS_BE_TERT_TDM_TX_0,
  5777. .stream_name = "Tertiary TDM0 Capture",
  5778. .no_pcm = 1,
  5779. .dpcm_capture = 1,
  5780. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  5781. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5782. .ops = &lahaina_tdm_be_ops,
  5783. .ignore_suspend = 1,
  5784. SND_SOC_DAILINK_REG(tert_tdm_tx_0),
  5785. },
  5786. {
  5787. .name = LPASS_BE_QUAT_TDM_RX_0,
  5788. .stream_name = "Quaternary TDM0 Playback",
  5789. .no_pcm = 1,
  5790. .dpcm_playback = 1,
  5791. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  5792. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5793. .ops = &lahaina_tdm_be_ops,
  5794. .ignore_suspend = 1,
  5795. .ignore_pmdown_time = 1,
  5796. SND_SOC_DAILINK_REG(quat_tdm_rx_0),
  5797. },
  5798. {
  5799. .name = LPASS_BE_QUAT_TDM_TX_0,
  5800. .stream_name = "Quaternary TDM0 Capture",
  5801. .no_pcm = 1,
  5802. .dpcm_capture = 1,
  5803. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  5804. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5805. .ops = &lahaina_tdm_be_ops,
  5806. .ignore_suspend = 1,
  5807. SND_SOC_DAILINK_REG(quat_tdm_tx_0),
  5808. },
  5809. {
  5810. .name = LPASS_BE_QUIN_TDM_RX_0,
  5811. .stream_name = "Quinary TDM0 Playback",
  5812. .no_pcm = 1,
  5813. .dpcm_playback = 1,
  5814. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  5815. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5816. .ops = &lahaina_tdm_be_ops,
  5817. .ignore_suspend = 1,
  5818. .ignore_pmdown_time = 1,
  5819. SND_SOC_DAILINK_REG(quin_tdm_rx_0),
  5820. },
  5821. {
  5822. .name = LPASS_BE_QUIN_TDM_TX_0,
  5823. .stream_name = "Quinary TDM0 Capture",
  5824. .no_pcm = 1,
  5825. .dpcm_capture = 1,
  5826. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  5827. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5828. .ops = &lahaina_tdm_be_ops,
  5829. .ignore_suspend = 1,
  5830. SND_SOC_DAILINK_REG(quin_tdm_tx_0),
  5831. },
  5832. {
  5833. .name = LPASS_BE_SEN_TDM_RX_0,
  5834. .stream_name = "Senary TDM0 Playback",
  5835. .no_pcm = 1,
  5836. .dpcm_playback = 1,
  5837. .id = MSM_BACKEND_DAI_SEN_TDM_RX_0,
  5838. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5839. .ops = &lahaina_tdm_be_ops,
  5840. .ignore_suspend = 1,
  5841. .ignore_pmdown_time = 1,
  5842. SND_SOC_DAILINK_REG(sen_tdm_rx_0),
  5843. },
  5844. {
  5845. .name = LPASS_BE_SEN_TDM_TX_0,
  5846. .stream_name = "Senary TDM0 Capture",
  5847. .no_pcm = 1,
  5848. .dpcm_capture = 1,
  5849. .id = MSM_BACKEND_DAI_SEN_TDM_TX_0,
  5850. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5851. .ops = &lahaina_tdm_be_ops,
  5852. .ignore_suspend = 1,
  5853. SND_SOC_DAILINK_REG(sen_tdm_tx_0),
  5854. },
  5855. };
  5856. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  5857. {
  5858. .name = LPASS_BE_SLIMBUS_7_RX,
  5859. .stream_name = "Slimbus7 Playback",
  5860. .no_pcm = 1,
  5861. .dpcm_playback = 1,
  5862. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5863. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5864. .init = &msm_wcn_init,
  5865. .ops = &msm_wcn_ops,
  5866. /* dai link has playback support */
  5867. .ignore_pmdown_time = 1,
  5868. .ignore_suspend = 1,
  5869. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5870. },
  5871. {
  5872. .name = LPASS_BE_SLIMBUS_7_TX,
  5873. .stream_name = "Slimbus7 Capture",
  5874. .no_pcm = 1,
  5875. .dpcm_capture = 1,
  5876. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5877. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5878. .ops = &msm_wcn_ops,
  5879. .ignore_suspend = 1,
  5880. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5881. },
  5882. };
  5883. static struct snd_soc_dai_link msm_wcn_btfm_be_dai_links[] = {
  5884. {
  5885. .name = LPASS_BE_SLIMBUS_7_RX,
  5886. .stream_name = "Slimbus7 Playback",
  5887. .no_pcm = 1,
  5888. .dpcm_playback = 1,
  5889. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5890. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5891. .init = &msm_wcn_init_lito,
  5892. .ops = &msm_wcn_ops_lito,
  5893. /* dai link has playback support */
  5894. .ignore_pmdown_time = 1,
  5895. .ignore_suspend = 1,
  5896. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5897. },
  5898. {
  5899. .name = LPASS_BE_SLIMBUS_7_TX,
  5900. .stream_name = "Slimbus7 Capture",
  5901. .no_pcm = 1,
  5902. .dpcm_capture = 1,
  5903. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5904. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5905. .ops = &msm_wcn_ops_lito,
  5906. .ignore_suspend = 1,
  5907. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5908. },
  5909. {
  5910. .name = LPASS_BE_SLIMBUS_8_TX,
  5911. .stream_name = "Slimbus8 Capture",
  5912. .no_pcm = 1,
  5913. .dpcm_capture = 1,
  5914. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  5915. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5916. .ops = &msm_wcn_ops_lito,
  5917. .ignore_suspend = 1,
  5918. SND_SOC_DAILINK_REG(slimbus_8_tx),
  5919. },
  5920. };
  5921. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5922. static struct snd_soc_dai_link ext_disp_be_dai_link[] = {
  5923. /* DISP PORT BACK END DAI Link */
  5924. {
  5925. .name = LPASS_BE_DISPLAY_PORT,
  5926. .stream_name = "Display Port Playback",
  5927. .no_pcm = 1,
  5928. .dpcm_playback = 1,
  5929. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  5930. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5931. .ignore_pmdown_time = 1,
  5932. .ignore_suspend = 1,
  5933. SND_SOC_DAILINK_REG(display_port),
  5934. },
  5935. /* DISP PORT 1 BACK END DAI Link */
  5936. {
  5937. .name = LPASS_BE_DISPLAY_PORT1,
  5938. .stream_name = "Display Port1 Playback",
  5939. .no_pcm = 1,
  5940. .dpcm_playback = 1,
  5941. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  5942. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5943. .ignore_pmdown_time = 1,
  5944. .ignore_suspend = 1,
  5945. SND_SOC_DAILINK_REG(display_port1),
  5946. },
  5947. };
  5948. #endif
  5949. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  5950. {
  5951. .name = LPASS_BE_PRI_MI2S_RX,
  5952. .stream_name = "Primary MI2S Playback",
  5953. .no_pcm = 1,
  5954. .dpcm_playback = 1,
  5955. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  5956. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5957. .ops = &msm_mi2s_be_ops,
  5958. .ignore_suspend = 1,
  5959. .ignore_pmdown_time = 1,
  5960. SND_SOC_DAILINK_REG(pri_mi2s_rx),
  5961. },
  5962. {
  5963. .name = LPASS_BE_PRI_MI2S_TX,
  5964. .stream_name = "Primary MI2S Capture",
  5965. .no_pcm = 1,
  5966. .dpcm_capture = 1,
  5967. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  5968. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5969. .ops = &msm_mi2s_be_ops,
  5970. .ignore_suspend = 1,
  5971. SND_SOC_DAILINK_REG(pri_mi2s_tx),
  5972. },
  5973. {
  5974. .name = LPASS_BE_SEC_MI2S_RX,
  5975. .stream_name = "Secondary MI2S Playback",
  5976. .no_pcm = 1,
  5977. .dpcm_playback = 1,
  5978. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  5979. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5980. .ops = &msm_mi2s_be_ops,
  5981. .ignore_suspend = 1,
  5982. .ignore_pmdown_time = 1,
  5983. SND_SOC_DAILINK_REG(sec_mi2s_rx),
  5984. },
  5985. {
  5986. .name = LPASS_BE_SEC_MI2S_TX,
  5987. .stream_name = "Secondary MI2S Capture",
  5988. .no_pcm = 1,
  5989. .dpcm_capture = 1,
  5990. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  5991. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5992. .ops = &msm_mi2s_be_ops,
  5993. .ignore_suspend = 1,
  5994. SND_SOC_DAILINK_REG(sec_mi2s_tx),
  5995. },
  5996. {
  5997. .name = LPASS_BE_TERT_MI2S_RX,
  5998. .stream_name = "Tertiary MI2S Playback",
  5999. .no_pcm = 1,
  6000. .dpcm_playback = 1,
  6001. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  6002. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6003. .ops = &msm_mi2s_be_ops,
  6004. .ignore_suspend = 1,
  6005. .ignore_pmdown_time = 1,
  6006. SND_SOC_DAILINK_REG(tert_mi2s_rx),
  6007. },
  6008. {
  6009. .name = LPASS_BE_TERT_MI2S_TX,
  6010. .stream_name = "Tertiary MI2S Capture",
  6011. .no_pcm = 1,
  6012. .dpcm_capture = 1,
  6013. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  6014. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6015. .ops = &msm_mi2s_be_ops,
  6016. .ignore_suspend = 1,
  6017. SND_SOC_DAILINK_REG(tert_mi2s_tx),
  6018. },
  6019. {
  6020. .name = LPASS_BE_QUAT_MI2S_RX,
  6021. .stream_name = "Quaternary MI2S Playback",
  6022. .no_pcm = 1,
  6023. .dpcm_playback = 1,
  6024. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  6025. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6026. .ops = &msm_mi2s_be_ops,
  6027. .ignore_suspend = 1,
  6028. .ignore_pmdown_time = 1,
  6029. SND_SOC_DAILINK_REG(quat_mi2s_rx),
  6030. },
  6031. {
  6032. .name = LPASS_BE_QUAT_MI2S_TX,
  6033. .stream_name = "Quaternary MI2S Capture",
  6034. .no_pcm = 1,
  6035. .dpcm_capture = 1,
  6036. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  6037. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6038. .ops = &msm_mi2s_be_ops,
  6039. .ignore_suspend = 1,
  6040. SND_SOC_DAILINK_REG(quat_mi2s_tx),
  6041. },
  6042. {
  6043. .name = LPASS_BE_QUIN_MI2S_RX,
  6044. .stream_name = "Quinary MI2S Playback",
  6045. .no_pcm = 1,
  6046. .dpcm_playback = 1,
  6047. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  6048. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6049. .ops = &msm_mi2s_be_ops,
  6050. .ignore_suspend = 1,
  6051. .ignore_pmdown_time = 1,
  6052. SND_SOC_DAILINK_REG(quin_mi2s_rx),
  6053. },
  6054. {
  6055. .name = LPASS_BE_QUIN_MI2S_TX,
  6056. .stream_name = "Quinary MI2S Capture",
  6057. .no_pcm = 1,
  6058. .dpcm_capture = 1,
  6059. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  6060. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6061. .ops = &msm_mi2s_be_ops,
  6062. .ignore_suspend = 1,
  6063. SND_SOC_DAILINK_REG(quin_mi2s_tx),
  6064. },
  6065. {
  6066. .name = LPASS_BE_SENARY_MI2S_RX,
  6067. .stream_name = "Senary MI2S Playback",
  6068. .no_pcm = 1,
  6069. .dpcm_playback = 1,
  6070. .id = MSM_BACKEND_DAI_SENARY_MI2S_RX,
  6071. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6072. .ops = &msm_mi2s_be_ops,
  6073. .ignore_suspend = 1,
  6074. .ignore_pmdown_time = 1,
  6075. SND_SOC_DAILINK_REG(sen_mi2s_rx),
  6076. },
  6077. {
  6078. .name = LPASS_BE_SENARY_MI2S_TX,
  6079. .stream_name = "Senary MI2S Capture",
  6080. .no_pcm = 1,
  6081. .dpcm_capture = 1,
  6082. .id = MSM_BACKEND_DAI_SENARY_MI2S_TX,
  6083. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6084. .ops = &msm_mi2s_be_ops,
  6085. .ignore_suspend = 1,
  6086. SND_SOC_DAILINK_REG(sen_mi2s_tx),
  6087. },
  6088. };
  6089. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  6090. /* Primary AUX PCM Backend DAI Links */
  6091. {
  6092. .name = LPASS_BE_AUXPCM_RX,
  6093. .stream_name = "AUX PCM Playback",
  6094. .no_pcm = 1,
  6095. .dpcm_playback = 1,
  6096. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6097. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6098. .ops = &lahaina_aux_be_ops,
  6099. .ignore_pmdown_time = 1,
  6100. .ignore_suspend = 1,
  6101. SND_SOC_DAILINK_REG(auxpcm_rx),
  6102. },
  6103. {
  6104. .name = LPASS_BE_AUXPCM_TX,
  6105. .stream_name = "AUX PCM Capture",
  6106. .no_pcm = 1,
  6107. .dpcm_capture = 1,
  6108. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6109. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6110. .ops = &lahaina_aux_be_ops,
  6111. .ignore_suspend = 1,
  6112. SND_SOC_DAILINK_REG(auxpcm_tx),
  6113. },
  6114. /* Secondary AUX PCM Backend DAI Links */
  6115. {
  6116. .name = LPASS_BE_SEC_AUXPCM_RX,
  6117. .stream_name = "Sec AUX PCM Playback",
  6118. .no_pcm = 1,
  6119. .dpcm_playback = 1,
  6120. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  6121. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6122. .ops = &lahaina_aux_be_ops,
  6123. .ignore_pmdown_time = 1,
  6124. .ignore_suspend = 1,
  6125. SND_SOC_DAILINK_REG(sec_auxpcm_rx),
  6126. },
  6127. {
  6128. .name = LPASS_BE_SEC_AUXPCM_TX,
  6129. .stream_name = "Sec AUX PCM Capture",
  6130. .no_pcm = 1,
  6131. .dpcm_capture = 1,
  6132. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  6133. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6134. .ops = &lahaina_aux_be_ops,
  6135. .ignore_suspend = 1,
  6136. SND_SOC_DAILINK_REG(sec_auxpcm_tx),
  6137. },
  6138. /* Tertiary AUX PCM Backend DAI Links */
  6139. {
  6140. .name = LPASS_BE_TERT_AUXPCM_RX,
  6141. .stream_name = "Tert AUX PCM Playback",
  6142. .no_pcm = 1,
  6143. .dpcm_playback = 1,
  6144. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  6145. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6146. .ops = &lahaina_aux_be_ops,
  6147. .ignore_suspend = 1,
  6148. SND_SOC_DAILINK_REG(tert_auxpcm_rx),
  6149. },
  6150. {
  6151. .name = LPASS_BE_TERT_AUXPCM_TX,
  6152. .stream_name = "Tert AUX PCM Capture",
  6153. .no_pcm = 1,
  6154. .dpcm_capture = 1,
  6155. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  6156. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6157. .ops = &lahaina_aux_be_ops,
  6158. .ignore_suspend = 1,
  6159. SND_SOC_DAILINK_REG(tert_auxpcm_tx),
  6160. },
  6161. /* Quaternary AUX PCM Backend DAI Links */
  6162. {
  6163. .name = LPASS_BE_QUAT_AUXPCM_RX,
  6164. .stream_name = "Quat AUX PCM Playback",
  6165. .no_pcm = 1,
  6166. .dpcm_playback = 1,
  6167. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  6168. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6169. .ops = &lahaina_aux_be_ops,
  6170. .ignore_suspend = 1,
  6171. SND_SOC_DAILINK_REG(quat_auxpcm_rx),
  6172. },
  6173. {
  6174. .name = LPASS_BE_QUAT_AUXPCM_TX,
  6175. .stream_name = "Quat AUX PCM Capture",
  6176. .no_pcm = 1,
  6177. .dpcm_capture = 1,
  6178. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  6179. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6180. .ops = &lahaina_aux_be_ops,
  6181. .ignore_suspend = 1,
  6182. SND_SOC_DAILINK_REG(quat_auxpcm_tx),
  6183. },
  6184. /* Quinary AUX PCM Backend DAI Links */
  6185. {
  6186. .name = LPASS_BE_QUIN_AUXPCM_RX,
  6187. .stream_name = "Quin AUX PCM Playback",
  6188. .no_pcm = 1,
  6189. .dpcm_playback = 1,
  6190. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  6191. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6192. .ops = &lahaina_aux_be_ops,
  6193. .ignore_suspend = 1,
  6194. SND_SOC_DAILINK_REG(quin_auxpcm_rx),
  6195. },
  6196. {
  6197. .name = LPASS_BE_QUIN_AUXPCM_TX,
  6198. .stream_name = "Quin AUX PCM Capture",
  6199. .no_pcm = 1,
  6200. .dpcm_capture = 1,
  6201. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  6202. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6203. .ops = &lahaina_aux_be_ops,
  6204. .ignore_suspend = 1,
  6205. SND_SOC_DAILINK_REG(quin_auxpcm_tx),
  6206. },
  6207. /* Senary AUX PCM Backend DAI Links */
  6208. {
  6209. .name = LPASS_BE_SEN_AUXPCM_RX,
  6210. .stream_name = "Sen AUX PCM Playback",
  6211. .no_pcm = 1,
  6212. .dpcm_playback = 1,
  6213. .id = MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  6214. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6215. .ops = &lahaina_aux_be_ops,
  6216. .ignore_suspend = 1,
  6217. SND_SOC_DAILINK_REG(sen_auxpcm_rx),
  6218. },
  6219. {
  6220. .name = LPASS_BE_SEN_AUXPCM_TX,
  6221. .stream_name = "Sen AUX PCM Capture",
  6222. .no_pcm = 1,
  6223. .dpcm_capture = 1,
  6224. .id = MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  6225. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6226. .ops = &lahaina_aux_be_ops,
  6227. .ignore_suspend = 1,
  6228. SND_SOC_DAILINK_REG(sen_auxpcm_tx),
  6229. },
  6230. };
  6231. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  6232. /* WSA CDC DMA Backend DAI Links */
  6233. {
  6234. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  6235. .stream_name = "WSA CDC DMA0 Playback",
  6236. .no_pcm = 1,
  6237. .dpcm_playback = 1,
  6238. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  6239. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6240. .ignore_pmdown_time = 1,
  6241. .ignore_suspend = 1,
  6242. .ops = &msm_cdc_dma_be_ops,
  6243. SND_SOC_DAILINK_REG(wsa_dma_rx0),
  6244. .init = &msm_int_audrx_init,
  6245. },
  6246. {
  6247. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  6248. .stream_name = "WSA CDC DMA1 Playback",
  6249. .no_pcm = 1,
  6250. .dpcm_playback = 1,
  6251. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  6252. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6253. .ignore_pmdown_time = 1,
  6254. .ignore_suspend = 1,
  6255. .ops = &msm_cdc_dma_be_ops,
  6256. SND_SOC_DAILINK_REG(wsa_dma_rx1),
  6257. },
  6258. {
  6259. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  6260. .stream_name = "WSA CDC DMA1 Capture",
  6261. .no_pcm = 1,
  6262. .dpcm_capture = 1,
  6263. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  6264. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6265. .ignore_suspend = 1,
  6266. .ops = &msm_cdc_dma_be_ops,
  6267. SND_SOC_DAILINK_REG(wsa_dma_tx1),
  6268. },
  6269. {
  6270. .name = LPASS_BE_WSA_CDC_DMA_TX_0_VI,
  6271. .stream_name = "WSA CDC DMA0 Capture",
  6272. .no_pcm = 1,
  6273. .dpcm_capture = 1,
  6274. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  6275. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6276. .ops = &msm_cdc_dma_be_ops,
  6277. .ignore_suspend = 1,
  6278. SND_SOC_DAILINK_REG(wsa_dma_tx0_vi),
  6279. },
  6280. };
  6281. static struct snd_soc_dai_link msm_rx_tx_cdc_dma_be_dai_links[] = {
  6282. /* RX CDC DMA Backend DAI Links */
  6283. {
  6284. .name = LPASS_BE_RX_CDC_DMA_RX_0,
  6285. .stream_name = "RX CDC DMA0 Playback",
  6286. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6287. .dynamic_be = 1,
  6288. #endif /* CONFIG_AUDIO_QGKI */
  6289. .no_pcm = 1,
  6290. .dpcm_playback = 1,
  6291. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  6292. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6293. .ignore_pmdown_time = 1,
  6294. .ignore_suspend = 1,
  6295. .ops = &msm_cdc_dma_be_ops,
  6296. SND_SOC_DAILINK_REG(rx_dma_rx0),
  6297. .init = &msm_aux_codec_init,
  6298. },
  6299. {
  6300. .name = LPASS_BE_RX_CDC_DMA_RX_1,
  6301. .stream_name = "RX CDC DMA1 Playback",
  6302. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6303. .dynamic_be = 1,
  6304. #endif /* CONFIG_AUDIO_QGKI */
  6305. .no_pcm = 1,
  6306. .dpcm_playback = 1,
  6307. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  6308. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6309. .ignore_pmdown_time = 1,
  6310. .ignore_suspend = 1,
  6311. .ops = &msm_cdc_dma_be_ops,
  6312. SND_SOC_DAILINK_REG(rx_dma_rx1),
  6313. .init = &msm_int_audrx_init,
  6314. },
  6315. {
  6316. .name = LPASS_BE_RX_CDC_DMA_RX_2,
  6317. .stream_name = "RX CDC DMA2 Playback",
  6318. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6319. .dynamic_be = 1,
  6320. #endif /* CONFIG_AUDIO_QGKI */
  6321. .no_pcm = 1,
  6322. .dpcm_playback = 1,
  6323. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  6324. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6325. .ignore_pmdown_time = 1,
  6326. .ignore_suspend = 1,
  6327. .ops = &msm_cdc_dma_be_ops,
  6328. SND_SOC_DAILINK_REG(rx_dma_rx2),
  6329. },
  6330. {
  6331. .name = LPASS_BE_RX_CDC_DMA_RX_3,
  6332. .stream_name = "RX CDC DMA3 Playback",
  6333. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6334. .dynamic_be = 1,
  6335. #endif /* CONFIG_AUDIO_QGKI */
  6336. .no_pcm = 1,
  6337. .dpcm_playback = 1,
  6338. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  6339. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6340. .ignore_pmdown_time = 1,
  6341. .ignore_suspend = 1,
  6342. .ops = &msm_cdc_dma_be_ops,
  6343. SND_SOC_DAILINK_REG(rx_dma_rx3),
  6344. },
  6345. {
  6346. .name = LPASS_BE_RX_CDC_DMA_RX_5,
  6347. .stream_name = "RX CDC DMA5 Playback",
  6348. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6349. .dynamic_be = 1,
  6350. #endif /* CONFIG_AUDIO_QGKI */
  6351. .no_pcm = 1,
  6352. .dpcm_playback = 1,
  6353. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_5,
  6354. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6355. .ignore_pmdown_time = 1,
  6356. .ignore_suspend = 1,
  6357. .ops = &msm_cdc_dma_be_ops,
  6358. SND_SOC_DAILINK_REG(rx_dma_rx5),
  6359. },
  6360. {
  6361. .name = LPASS_BE_RX_CDC_DMA_RX_6,
  6362. .stream_name = "RX CDC DMA6 Playback",
  6363. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6364. .dynamic_be = 1,
  6365. #endif /* CONFIG_AUDIO_QGKI */
  6366. .no_pcm = 1,
  6367. .dpcm_playback = 1,
  6368. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_6,
  6369. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6370. .ignore_pmdown_time = 1,
  6371. .ignore_suspend = 1,
  6372. .ops = &msm_cdc_dma_be_ops,
  6373. SND_SOC_DAILINK_REG(rx_dma_rx6),
  6374. },
  6375. /* TX CDC DMA Backend DAI Links */
  6376. {
  6377. .name = LPASS_BE_TX_CDC_DMA_TX_3,
  6378. .stream_name = "TX CDC DMA3 Capture",
  6379. .no_pcm = 1,
  6380. .dpcm_capture = 1,
  6381. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  6382. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6383. .ignore_suspend = 1,
  6384. .ops = &msm_cdc_dma_be_ops,
  6385. SND_SOC_DAILINK_REG(tx_dma_tx3),
  6386. },
  6387. {
  6388. .name = LPASS_BE_TX_CDC_DMA_TX_4,
  6389. .stream_name = "TX CDC DMA4 Capture",
  6390. .no_pcm = 1,
  6391. .dpcm_capture = 1,
  6392. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  6393. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6394. .ignore_suspend = 1,
  6395. .ops = &msm_cdc_dma_be_ops,
  6396. SND_SOC_DAILINK_REG(tx_dma_tx4),
  6397. },
  6398. };
  6399. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  6400. {
  6401. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  6402. .stream_name = "VA CDC DMA0 Capture",
  6403. .no_pcm = 1,
  6404. .dpcm_capture = 1,
  6405. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  6406. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6407. .ignore_suspend = 1,
  6408. .ops = &msm_cdc_dma_be_ops,
  6409. SND_SOC_DAILINK_REG(va_dma_tx0),
  6410. },
  6411. {
  6412. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  6413. .stream_name = "VA CDC DMA1 Capture",
  6414. .no_pcm = 1,
  6415. .dpcm_capture = 1,
  6416. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  6417. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6418. .ignore_suspend = 1,
  6419. .ops = &msm_cdc_dma_be_ops,
  6420. SND_SOC_DAILINK_REG(va_dma_tx1),
  6421. },
  6422. {
  6423. .name = LPASS_BE_VA_CDC_DMA_TX_2,
  6424. .stream_name = "VA CDC DMA2 Capture",
  6425. .no_pcm = 1,
  6426. .dpcm_capture = 1,
  6427. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  6428. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6429. .ignore_suspend = 1,
  6430. .ops = &msm_cdc_dma_be_ops,
  6431. SND_SOC_DAILINK_REG(va_dma_tx2),
  6432. },
  6433. };
  6434. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  6435. {
  6436. .name = LPASS_BE_AFE_LOOPBACK_TX,
  6437. .stream_name = "AFE Loopback Capture",
  6438. .no_pcm = 1,
  6439. .dpcm_capture = 1,
  6440. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  6441. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6442. .ignore_pmdown_time = 1,
  6443. .ignore_suspend = 1,
  6444. SND_SOC_DAILINK_REG(afe_loopback_tx),
  6445. },
  6446. };
  6447. static struct snd_soc_dai_link msm_lahaina_dai_links[
  6448. ARRAY_SIZE(msm_common_dai_links) +
  6449. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  6450. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  6451. ARRAY_SIZE(msm_common_be_dai_links) +
  6452. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  6453. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  6454. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  6455. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links) +
  6456. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  6457. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6458. ARRAY_SIZE(ext_disp_be_dai_link) +
  6459. #endif
  6460. ARRAY_SIZE(msm_wcn_be_dai_links) +
  6461. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  6462. ARRAY_SIZE(msm_wcn_btfm_be_dai_links)];
  6463. static int msm_populate_dai_link_component_of_node(
  6464. struct snd_soc_card *card)
  6465. {
  6466. int i, j, index, ret = 0;
  6467. struct device *cdev = card->dev;
  6468. struct snd_soc_dai_link *dai_link = card->dai_link;
  6469. struct device_node *np = NULL;
  6470. int codecs_enabled = 0;
  6471. struct snd_soc_dai_link_component *codecs_comp = NULL;
  6472. if (!cdev) {
  6473. dev_err(cdev, "%s: Sound card device memory NULL\n", __func__);
  6474. return -ENODEV;
  6475. }
  6476. for (i = 0; i < card->num_links; i++) {
  6477. if (dai_link[i].platforms->of_node && dai_link[i].cpus->of_node)
  6478. continue;
  6479. /* populate platform_of_node for snd card dai links */
  6480. if (dai_link[i].platforms->name &&
  6481. !dai_link[i].platforms->of_node) {
  6482. index = of_property_match_string(cdev->of_node,
  6483. "asoc-platform-names",
  6484. dai_link[i].platforms->name);
  6485. if (index < 0) {
  6486. dev_err(cdev, "%s: No match found for platform name: %s\n",
  6487. __func__, dai_link[i].platforms->name);
  6488. ret = index;
  6489. goto err;
  6490. }
  6491. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  6492. index);
  6493. if (!np) {
  6494. dev_err(cdev, "%s: retrieving phandle for platform %s, index %d failed\n",
  6495. __func__, dai_link[i].platforms->name,
  6496. index);
  6497. ret = -ENODEV;
  6498. goto err;
  6499. }
  6500. dai_link[i].platforms->of_node = np;
  6501. dai_link[i].platforms->name = NULL;
  6502. }
  6503. /* populate cpu_of_node for snd card dai links */
  6504. if (dai_link[i].cpus->dai_name && !dai_link[i].cpus->of_node) {
  6505. index = of_property_match_string(cdev->of_node,
  6506. "asoc-cpu-names",
  6507. dai_link[i].cpus->dai_name);
  6508. if (index >= 0) {
  6509. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  6510. index);
  6511. if (!np) {
  6512. dev_err(cdev, "%s: retrieving phandle for cpu dai %s failed\n",
  6513. __func__,
  6514. dai_link[i].cpus->dai_name);
  6515. ret = -ENODEV;
  6516. goto err;
  6517. }
  6518. dai_link[i].cpus->of_node = np;
  6519. dai_link[i].cpus->dai_name = NULL;
  6520. }
  6521. }
  6522. /* populate codec_of_node for snd card dai links */
  6523. if (dai_link[i].num_codecs > 0) {
  6524. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6525. if (dai_link[i].codecs[j].of_node ||
  6526. !dai_link[i].codecs[j].name)
  6527. continue;
  6528. index = of_property_match_string(cdev->of_node,
  6529. "asoc-codec-names",
  6530. dai_link[i].codecs[j].name);
  6531. if (index < 0)
  6532. continue;
  6533. np = of_parse_phandle(cdev->of_node,
  6534. "asoc-codec",
  6535. index);
  6536. if (!np) {
  6537. dev_err(cdev, "%s: retrieving phandle for codec %s failed\n",
  6538. __func__,
  6539. dai_link[i].codecs[j].name);
  6540. ret = -ENODEV;
  6541. goto err;
  6542. }
  6543. dai_link[i].codecs[j].of_node = np;
  6544. dai_link[i].codecs[j].name = NULL;
  6545. }
  6546. }
  6547. }
  6548. /* In multi-codec scenario, check if codecs are enabled for this platform */
  6549. for (i = 0; i < card->num_links; i++) {
  6550. codecs_enabled = 0;
  6551. if (dai_link[i].num_codecs > 1) {
  6552. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6553. if (!dai_link[i].codecs[j].of_node)
  6554. continue;
  6555. np = dai_link[i].codecs[j].of_node;
  6556. if (!of_device_is_available(np)) {
  6557. dev_err(cdev, "%s: codec is disabled: %s\n",
  6558. __func__,
  6559. np->full_name);
  6560. dai_link[i].codecs[j].of_node = NULL;
  6561. continue;
  6562. }
  6563. codecs_enabled++;
  6564. }
  6565. if (codecs_enabled > 0 &&
  6566. codecs_enabled < dai_link[i].num_codecs) {
  6567. codecs_comp = devm_kzalloc(cdev,
  6568. sizeof(struct snd_soc_dai_link_component)
  6569. * codecs_enabled, GFP_KERNEL);
  6570. if (!codecs_comp) {
  6571. dev_err(cdev, "%s: %s dailink codec component alloc failed\n",
  6572. __func__, dai_link[i].name);
  6573. ret = -ENOMEM;
  6574. goto err;
  6575. }
  6576. index = 0;
  6577. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6578. if(dai_link[i].codecs[j].of_node) {
  6579. codecs_comp[index].of_node =
  6580. dai_link[i].codecs[j].of_node;
  6581. codecs_comp[index].dai_name =
  6582. dai_link[i].codecs[j].dai_name;
  6583. codecs_comp[index].name = NULL;
  6584. index++;
  6585. }
  6586. }
  6587. dai_link[i].codecs = codecs_comp;
  6588. dai_link[i].num_codecs = codecs_enabled;
  6589. }
  6590. }
  6591. }
  6592. err:
  6593. return ret;
  6594. }
  6595. static int msm_audrx_stub_init(struct snd_soc_pcm_runtime *rtd)
  6596. {
  6597. int ret = -EINVAL;
  6598. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, "msm-stub-codec");
  6599. if (!component) {
  6600. pr_err("* %s: No match for msm-stub-codec component\n", __func__);
  6601. return ret;
  6602. }
  6603. ret = snd_soc_add_component_controls(component, msm_snd_controls,
  6604. ARRAY_SIZE(msm_snd_controls));
  6605. if (ret < 0) {
  6606. dev_err(component->dev,
  6607. "%s: add_codec_controls failed, err = %d\n",
  6608. __func__, ret);
  6609. return ret;
  6610. }
  6611. return ret;
  6612. }
  6613. static int msm_snd_stub_hw_params(struct snd_pcm_substream *substream,
  6614. struct snd_pcm_hw_params *params)
  6615. {
  6616. return 0;
  6617. }
  6618. static struct snd_soc_ops msm_stub_be_ops = {
  6619. .hw_params = msm_snd_stub_hw_params,
  6620. };
  6621. struct snd_soc_card snd_soc_card_stub_msm = {
  6622. .name = "lahaina-stub-snd-card",
  6623. };
  6624. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  6625. /* FrontEnd DAI Links */
  6626. {
  6627. .name = "MSMSTUB Media1",
  6628. .stream_name = "MultiMedia1",
  6629. .dynamic = 1,
  6630. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6631. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6632. #endif /* CONFIG_AUDIO_QGKI */
  6633. .dpcm_playback = 1,
  6634. .dpcm_capture = 1,
  6635. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6636. SND_SOC_DPCM_TRIGGER_POST},
  6637. .ignore_suspend = 1,
  6638. /* this dainlink has playback support */
  6639. .ignore_pmdown_time = 1,
  6640. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  6641. SND_SOC_DAILINK_REG(multimedia1),
  6642. },
  6643. };
  6644. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  6645. /* Backend DAI Links */
  6646. {
  6647. .name = LPASS_BE_AUXPCM_RX,
  6648. .stream_name = "AUX PCM Playback",
  6649. .no_pcm = 1,
  6650. .dpcm_playback = 1,
  6651. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6652. .init = &msm_audrx_stub_init,
  6653. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6654. .ignore_pmdown_time = 1,
  6655. .ignore_suspend = 1,
  6656. .ops = &msm_stub_be_ops,
  6657. SND_SOC_DAILINK_REG(auxpcm_rx),
  6658. },
  6659. {
  6660. .name = LPASS_BE_AUXPCM_TX,
  6661. .stream_name = "AUX PCM Capture",
  6662. .no_pcm = 1,
  6663. .dpcm_capture = 1,
  6664. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6665. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6666. .ignore_suspend = 1,
  6667. .ops = &msm_stub_be_ops,
  6668. SND_SOC_DAILINK_REG(auxpcm_tx),
  6669. },
  6670. };
  6671. static struct snd_soc_dai_link msm_stub_dai_links[
  6672. ARRAY_SIZE(msm_stub_fe_dai_links) +
  6673. ARRAY_SIZE(msm_stub_be_dai_links)];
  6674. static const struct of_device_id lahaina_asoc_machine_of_match[] = {
  6675. { .compatible = "qcom,lahaina-asoc-snd",
  6676. .data = "codec"},
  6677. { .compatible = "qcom,lahaina-asoc-snd-stub",
  6678. .data = "stub_codec"},
  6679. {},
  6680. };
  6681. static int msm_snd_card_late_probe(struct snd_soc_card *card)
  6682. {
  6683. struct snd_soc_component *component = NULL;
  6684. const char *be_dl_name = LPASS_BE_RX_CDC_DMA_RX_0;
  6685. struct snd_soc_pcm_runtime *rtd;
  6686. struct msm_asoc_mach_data *pdata;
  6687. int ret = 0;
  6688. void *mbhc_calibration;
  6689. pdata = snd_soc_card_get_drvdata(card);
  6690. if (!pdata)
  6691. return -EINVAL;
  6692. if (pdata->wcd_disabled)
  6693. return 0;
  6694. rtd = snd_soc_get_pcm_runtime(card, be_dl_name);
  6695. if (!rtd) {
  6696. dev_err(card->dev,
  6697. "%s: snd_soc_get_pcm_runtime for %s failed!\n",
  6698. __func__, be_dl_name);
  6699. return -EINVAL;
  6700. }
  6701. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6702. if (!component) {
  6703. pr_err("%s component is NULL\n", __func__);
  6704. return -EINVAL;
  6705. }
  6706. mbhc_calibration = def_wcd_mbhc_cal();
  6707. if (!mbhc_calibration)
  6708. return -ENOMEM;
  6709. wcd_mbhc_cfg.calibration = mbhc_calibration;
  6710. ret = wcd938x_mbhc_hs_detect(component, &wcd_mbhc_cfg);
  6711. if (ret) {
  6712. dev_err(component->dev, "%s: mbhc hs detect failed, err:%d\n",
  6713. __func__, ret);
  6714. goto err_hs_detect;
  6715. }
  6716. return 0;
  6717. err_hs_detect:
  6718. kfree(mbhc_calibration);
  6719. return ret;
  6720. }
  6721. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  6722. {
  6723. struct snd_soc_card *card = NULL;
  6724. struct snd_soc_dai_link *dailink = NULL;
  6725. int len_1 = 0;
  6726. int len_2 = 0;
  6727. int total_links = 0;
  6728. int rc = 0;
  6729. u32 mi2s_audio_intf = 0;
  6730. u32 auxpcm_audio_intf = 0;
  6731. u32 val = 0;
  6732. u32 wcn_btfm_intf = 0;
  6733. const struct of_device_id *match;
  6734. u32 wsa_max_devs = 0;
  6735. match = of_match_node(lahaina_asoc_machine_of_match, dev->of_node);
  6736. if (!match) {
  6737. dev_err(dev, "%s: No DT match found for sound card\n",
  6738. __func__);
  6739. return NULL;
  6740. }
  6741. if (!strcmp(match->data, "codec")) {
  6742. card = &snd_soc_card_lahaina_msm;
  6743. memcpy(msm_lahaina_dai_links + total_links,
  6744. msm_common_dai_links,
  6745. sizeof(msm_common_dai_links));
  6746. total_links += ARRAY_SIZE(msm_common_dai_links);
  6747. rc = of_property_read_u32(dev->of_node,
  6748. "qcom,wsa-max-devs", &wsa_max_devs);
  6749. if (rc) {
  6750. dev_info(dev,
  6751. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  6752. __func__, dev->of_node->full_name, rc);
  6753. wsa_max_devs = 0;
  6754. }
  6755. if (!wsa_max_devs) {
  6756. memcpy(msm_lahaina_dai_links + total_links,
  6757. msm_bolero_fe_stub_dai_links,
  6758. sizeof(msm_bolero_fe_stub_dai_links));
  6759. total_links +=
  6760. ARRAY_SIZE(msm_bolero_fe_stub_dai_links);
  6761. } else {
  6762. memcpy(msm_lahaina_dai_links + total_links,
  6763. msm_bolero_fe_dai_links,
  6764. sizeof(msm_bolero_fe_dai_links));
  6765. total_links +=
  6766. ARRAY_SIZE(msm_bolero_fe_dai_links);
  6767. }
  6768. memcpy(msm_lahaina_dai_links + total_links,
  6769. msm_common_misc_fe_dai_links,
  6770. sizeof(msm_common_misc_fe_dai_links));
  6771. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  6772. memcpy(msm_lahaina_dai_links + total_links,
  6773. msm_common_be_dai_links,
  6774. sizeof(msm_common_be_dai_links));
  6775. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  6776. memcpy(msm_lahaina_dai_links + total_links,
  6777. msm_rx_tx_cdc_dma_be_dai_links,
  6778. sizeof(msm_rx_tx_cdc_dma_be_dai_links));
  6779. total_links +=
  6780. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links);
  6781. if (wsa_max_devs) {
  6782. memcpy(msm_lahaina_dai_links + total_links,
  6783. msm_wsa_cdc_dma_be_dai_links,
  6784. sizeof(msm_wsa_cdc_dma_be_dai_links));
  6785. total_links +=
  6786. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  6787. }
  6788. memcpy(msm_lahaina_dai_links + total_links,
  6789. msm_va_cdc_dma_be_dai_links,
  6790. sizeof(msm_va_cdc_dma_be_dai_links));
  6791. total_links +=
  6792. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  6793. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  6794. &mi2s_audio_intf);
  6795. if (rc) {
  6796. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  6797. __func__);
  6798. } else {
  6799. if (mi2s_audio_intf) {
  6800. memcpy(msm_lahaina_dai_links + total_links,
  6801. msm_mi2s_be_dai_links,
  6802. sizeof(msm_mi2s_be_dai_links));
  6803. total_links +=
  6804. ARRAY_SIZE(msm_mi2s_be_dai_links);
  6805. }
  6806. }
  6807. rc = of_property_read_u32(dev->of_node,
  6808. "qcom,auxpcm-audio-intf",
  6809. &auxpcm_audio_intf);
  6810. if (rc) {
  6811. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  6812. __func__);
  6813. } else {
  6814. if (auxpcm_audio_intf) {
  6815. memcpy(msm_lahaina_dai_links + total_links,
  6816. msm_auxpcm_be_dai_links,
  6817. sizeof(msm_auxpcm_be_dai_links));
  6818. total_links +=
  6819. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  6820. }
  6821. }
  6822. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6823. rc = of_property_read_u32(dev->of_node,
  6824. "qcom,ext-disp-audio-rx", &val);
  6825. if (!rc && val) {
  6826. dev_dbg(dev, "%s(): ext disp audio support present\n",
  6827. __func__);
  6828. memcpy(msm_lahaina_dai_links + total_links,
  6829. ext_disp_be_dai_link,
  6830. sizeof(ext_disp_be_dai_link));
  6831. total_links += ARRAY_SIZE(ext_disp_be_dai_link);
  6832. }
  6833. #endif
  6834. rc = of_property_read_u32(dev->of_node, "qcom,wcn-bt", &val);
  6835. if (!rc && val) {
  6836. dev_dbg(dev, "%s(): WCN BT support present\n",
  6837. __func__);
  6838. memcpy(msm_lahaina_dai_links + total_links,
  6839. msm_wcn_be_dai_links,
  6840. sizeof(msm_wcn_be_dai_links));
  6841. total_links += ARRAY_SIZE(msm_wcn_be_dai_links);
  6842. }
  6843. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  6844. &val);
  6845. if (!rc && val) {
  6846. memcpy(msm_lahaina_dai_links + total_links,
  6847. msm_afe_rxtx_lb_be_dai_link,
  6848. sizeof(msm_afe_rxtx_lb_be_dai_link));
  6849. total_links +=
  6850. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  6851. }
  6852. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  6853. &wcn_btfm_intf);
  6854. if (rc) {
  6855. dev_dbg(dev, "%s: No DT match wcn btfm interface\n",
  6856. __func__);
  6857. } else {
  6858. if (wcn_btfm_intf) {
  6859. memcpy(msm_lahaina_dai_links + total_links,
  6860. msm_wcn_btfm_be_dai_links,
  6861. sizeof(msm_wcn_btfm_be_dai_links));
  6862. total_links +=
  6863. ARRAY_SIZE(msm_wcn_btfm_be_dai_links);
  6864. }
  6865. }
  6866. dailink = msm_lahaina_dai_links;
  6867. } else if(!strcmp(match->data, "stub_codec")) {
  6868. card = &snd_soc_card_stub_msm;
  6869. len_1 = ARRAY_SIZE(msm_stub_fe_dai_links);
  6870. len_2 = len_1 + ARRAY_SIZE(msm_stub_be_dai_links);
  6871. memcpy(msm_stub_dai_links,
  6872. msm_stub_fe_dai_links,
  6873. sizeof(msm_stub_fe_dai_links));
  6874. memcpy(msm_stub_dai_links + len_1,
  6875. msm_stub_be_dai_links,
  6876. sizeof(msm_stub_be_dai_links));
  6877. dailink = msm_stub_dai_links;
  6878. total_links = len_2;
  6879. }
  6880. if (card) {
  6881. card->dai_link = dailink;
  6882. card->num_links = total_links;
  6883. card->late_probe = msm_snd_card_late_probe;
  6884. }
  6885. return card;
  6886. }
  6887. static int msm_int_audrx_init(struct snd_soc_pcm_runtime *rtd)
  6888. {
  6889. u8 spkleft_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6890. u8 spkright_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6891. u8 spkleft_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  6892. SPKR_L_BOOST, SPKR_L_VI};
  6893. u8 spkright_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  6894. SPKR_R_BOOST, SPKR_R_VI};
  6895. unsigned int ch_rate[WSA883X_MAX_SWR_PORTS] = {SWR_CLK_RATE_2P4MHZ, SWR_CLK_RATE_0P6MHZ,
  6896. SWR_CLK_RATE_0P3MHZ, SWR_CLK_RATE_1P2MHZ};
  6897. unsigned int ch_mask[WSA883X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  6898. struct snd_soc_component *component = NULL;
  6899. struct snd_soc_dapm_context *dapm = NULL;
  6900. struct snd_card *card = NULL;
  6901. struct snd_info_entry *entry = NULL;
  6902. struct msm_asoc_mach_data *pdata =
  6903. snd_soc_card_get_drvdata(rtd->card);
  6904. int ret = 0;
  6905. if (codec_reg_done) {
  6906. return 0;
  6907. }
  6908. if (pdata->wsa_max_devs > 0) {
  6909. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.1");
  6910. if (!component) {
  6911. pr_err("%s: wsa-codec.1 component is NULL\n", __func__);
  6912. return -EINVAL;
  6913. }
  6914. dapm = snd_soc_component_get_dapm(component);
  6915. wsa883x_set_channel_map(component, &spkleft_ports[0],
  6916. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6917. &ch_rate[0], &spkleft_port_types[0]);
  6918. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6919. component);
  6920. }
  6921. /* If current platform has more than one WSA */
  6922. if (pdata->wsa_max_devs > 1) {
  6923. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.2");
  6924. if (!component) {
  6925. pr_err("%s: wsa-codec.2 component is NULL\n", __func__);
  6926. return -EINVAL;
  6927. }
  6928. dapm = snd_soc_component_get_dapm(component);
  6929. wsa883x_set_channel_map(component, &spkright_ports[0],
  6930. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6931. &ch_rate[0], &spkright_port_types[0]);
  6932. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6933. component);
  6934. }
  6935. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  6936. if (!component) {
  6937. pr_err("%s: could not find component for bolero_codec\n",
  6938. __func__);
  6939. return ret;
  6940. }
  6941. dapm = snd_soc_component_get_dapm(component);
  6942. ret = snd_soc_add_component_controls(component, msm_int_snd_controls,
  6943. ARRAY_SIZE(msm_int_snd_controls));
  6944. if (ret < 0) {
  6945. pr_err("%s: add_component_controls failed: %d\n",
  6946. __func__, ret);
  6947. return ret;
  6948. }
  6949. ret = snd_soc_add_component_controls(component, msm_common_snd_controls,
  6950. ARRAY_SIZE(msm_common_snd_controls));
  6951. if (ret < 0) {
  6952. pr_err("%s: add common snd controls failed: %d\n",
  6953. __func__, ret);
  6954. return ret;
  6955. }
  6956. snd_soc_dapm_new_controls(dapm, msm_int_dapm_widgets,
  6957. ARRAY_SIZE(msm_int_dapm_widgets));
  6958. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  6959. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  6960. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  6961. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  6962. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  6963. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  6964. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  6965. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  6966. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic1");
  6967. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic2");
  6968. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  6969. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  6970. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic5");
  6971. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  6972. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  6973. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  6974. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  6975. snd_soc_dapm_sync(dapm);
  6976. card = rtd->card->snd_card;
  6977. if (strnstr(rtd->card->name, "shima", 5) != NULL)
  6978. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map_shima),
  6979. sm_port_map_shima);
  6980. else
  6981. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map),
  6982. sm_port_map);
  6983. if (!pdata->codec_root) {
  6984. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6985. card->proc_root);
  6986. if (!entry) {
  6987. pr_debug("%s: Cannot create codecs module entry\n",
  6988. __func__);
  6989. ret = 0;
  6990. goto err;
  6991. }
  6992. pdata->codec_root = entry;
  6993. }
  6994. bolero_info_create_codec_entry(pdata->codec_root, component);
  6995. bolero_register_wake_irq(component, false);
  6996. codec_reg_done = true;
  6997. err:
  6998. return ret;
  6999. }
  7000. static int msm_aux_codec_init(struct snd_soc_pcm_runtime *rtd)
  7001. {
  7002. struct snd_soc_component *component = NULL;
  7003. struct snd_soc_dapm_context *dapm = NULL;
  7004. int ret = 0;
  7005. int codec_variant = -1;
  7006. struct snd_info_entry *entry;
  7007. struct snd_card *card = NULL;
  7008. struct msm_asoc_mach_data *pdata;
  7009. pdata = snd_soc_card_get_drvdata(rtd->card);
  7010. if(!pdata)
  7011. return -EINVAL;
  7012. if (pdata->wcd_disabled)
  7013. return 0;
  7014. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  7015. if (!component) {
  7016. pr_err("%s component is NULL\n", __func__);
  7017. return -EINVAL;
  7018. }
  7019. dapm = snd_soc_component_get_dapm(component);
  7020. card = component->card->snd_card;
  7021. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  7022. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  7023. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  7024. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  7025. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  7026. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  7027. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  7028. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  7029. snd_soc_dapm_sync(dapm);
  7030. if (!pdata->codec_root) {
  7031. entry = msm_snd_info_create_subdir(card->module, "codecs",
  7032. card->proc_root);
  7033. if (!entry) {
  7034. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  7035. __func__);
  7036. return 0;
  7037. }
  7038. pdata->codec_root = entry;
  7039. }
  7040. wcd938x_info_create_codec_entry(pdata->codec_root, component);
  7041. codec_variant = wcd938x_get_codec_variant(component);
  7042. dev_dbg(component->dev, "%s: variant %d\n", __func__, codec_variant);
  7043. if (codec_variant == WCD9380)
  7044. ret = snd_soc_add_component_controls(component,
  7045. msm_int_wcd9380_snd_controls,
  7046. ARRAY_SIZE(msm_int_wcd9380_snd_controls));
  7047. else if (codec_variant == WCD9385)
  7048. ret = snd_soc_add_component_controls(component,
  7049. msm_int_wcd9385_snd_controls,
  7050. ARRAY_SIZE(msm_int_wcd9385_snd_controls));
  7051. if (ret < 0) {
  7052. dev_err(component->dev, "%s: add codec specific snd controls failed: %d\n",
  7053. __func__, ret);
  7054. return ret;
  7055. }
  7056. return 0;
  7057. }
  7058. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  7059. {
  7060. int count = 0;
  7061. u32 mi2s_master_slave[MI2S_MAX];
  7062. int ret = 0;
  7063. for (count = 0; count < MI2S_MAX; count++) {
  7064. mutex_init(&mi2s_intf_conf[count].lock);
  7065. mi2s_intf_conf[count].ref_cnt = 0;
  7066. }
  7067. ret = of_property_read_u32_array(pdev->dev.of_node,
  7068. "qcom,msm-mi2s-master",
  7069. mi2s_master_slave, MI2S_MAX);
  7070. if (ret) {
  7071. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  7072. __func__);
  7073. } else {
  7074. for (count = 0; count < MI2S_MAX; count++) {
  7075. mi2s_intf_conf[count].msm_is_mi2s_master =
  7076. mi2s_master_slave[count];
  7077. }
  7078. }
  7079. }
  7080. static void msm_i2s_auxpcm_deinit(void)
  7081. {
  7082. int count = 0;
  7083. for (count = 0; count < MI2S_MAX; count++) {
  7084. mutex_destroy(&mi2s_intf_conf[count].lock);
  7085. mi2s_intf_conf[count].ref_cnt = 0;
  7086. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  7087. }
  7088. }
  7089. static int lahaina_ssr_enable(struct device *dev, void *data)
  7090. {
  7091. struct platform_device *pdev = to_platform_device(dev);
  7092. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7093. int ret = 0;
  7094. if (!card) {
  7095. dev_err(dev, "%s: card is NULL\n", __func__);
  7096. ret = -EINVAL;
  7097. goto err;
  7098. }
  7099. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7100. /* TODO */
  7101. dev_dbg(dev, "%s: TODO \n", __func__);
  7102. }
  7103. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7104. snd_soc_card_change_online_state(card, 1);
  7105. #endif /* CONFIG_AUDIO_QGKI */
  7106. dev_dbg(dev, "%s: setting snd_card to ONLINE\n", __func__);
  7107. err:
  7108. return ret;
  7109. }
  7110. static void lahaina_ssr_disable(struct device *dev, void *data)
  7111. {
  7112. struct platform_device *pdev = to_platform_device(dev);
  7113. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7114. if (!card) {
  7115. dev_err(dev, "%s: card is NULL\n", __func__);
  7116. return;
  7117. }
  7118. dev_dbg(dev, "%s: setting snd_card to OFFLINE\n", __func__);
  7119. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7120. snd_soc_card_change_online_state(card, 0);
  7121. #endif /* CONFIG_AUDIO_QGKI */
  7122. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7123. /* TODO */
  7124. dev_dbg(dev, "%s: TODO \n", __func__);
  7125. }
  7126. }
  7127. static const struct snd_event_ops lahaina_ssr_ops = {
  7128. .enable = lahaina_ssr_enable,
  7129. .disable = lahaina_ssr_disable,
  7130. };
  7131. static int msm_audio_ssr_compare(struct device *dev, void *data)
  7132. {
  7133. struct device_node *node = data;
  7134. dev_dbg(dev, "%s: dev->of_node = 0x%p, node = 0x%p\n",
  7135. __func__, dev->of_node, node);
  7136. return (dev->of_node && dev->of_node == node);
  7137. }
  7138. static int msm_audio_ssr_register(struct device *dev)
  7139. {
  7140. struct device_node *np = dev->of_node;
  7141. struct snd_event_clients *ssr_clients = NULL;
  7142. struct device_node *node = NULL;
  7143. int ret = 0;
  7144. int i = 0;
  7145. for (i = 0; ; i++) {
  7146. node = of_parse_phandle(np, "qcom,msm_audio_ssr_devs", i);
  7147. if (!node)
  7148. break;
  7149. snd_event_mstr_add_client(&ssr_clients,
  7150. msm_audio_ssr_compare, node);
  7151. }
  7152. ret = snd_event_master_register(dev, &lahaina_ssr_ops,
  7153. ssr_clients, NULL);
  7154. if (!ret)
  7155. snd_event_notify(dev, SND_EVENT_UP);
  7156. return ret;
  7157. }
  7158. static int msm_asoc_machine_probe(struct platform_device *pdev)
  7159. {
  7160. struct snd_soc_card *card = NULL;
  7161. struct msm_asoc_mach_data *pdata = NULL;
  7162. const char *mbhc_audio_jack_type = NULL;
  7163. int ret = 0;
  7164. uint index = 0;
  7165. struct clk *lpass_audio_hw_vote = NULL;
  7166. if (!pdev->dev.of_node) {
  7167. dev_err(&pdev->dev, "%s: No platform supplied from device tree\n", __func__);
  7168. return -EINVAL;
  7169. }
  7170. pdata = devm_kzalloc(&pdev->dev,
  7171. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  7172. if (!pdata)
  7173. return -ENOMEM;
  7174. of_property_read_u32(pdev->dev.of_node,
  7175. "qcom,lito-is-v2-enabled",
  7176. &pdata->lito_v2_enabled);
  7177. of_property_read_u32(pdev->dev.of_node,
  7178. "qcom,wcd-disabled",
  7179. &pdata->wcd_disabled);
  7180. card = populate_snd_card_dailinks(&pdev->dev);
  7181. if (!card) {
  7182. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  7183. ret = -EINVAL;
  7184. goto err;
  7185. }
  7186. card->dev = &pdev->dev;
  7187. platform_set_drvdata(pdev, card);
  7188. snd_soc_card_set_drvdata(card, pdata);
  7189. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  7190. if (ret) {
  7191. dev_err(&pdev->dev, "%s: parse card name failed, err:%d\n",
  7192. __func__, ret);
  7193. goto err;
  7194. }
  7195. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  7196. if (ret) {
  7197. dev_err(&pdev->dev, "%s: parse audio routing failed, err:%d\n",
  7198. __func__, ret);
  7199. goto err;
  7200. }
  7201. ret = msm_populate_dai_link_component_of_node(card);
  7202. if (ret) {
  7203. ret = -EPROBE_DEFER;
  7204. goto err;
  7205. }
  7206. /* Get maximum WSA device count for this platform */
  7207. ret = of_property_read_u32(pdev->dev.of_node,
  7208. "qcom,wsa-max-devs", &pdata->wsa_max_devs);
  7209. if (ret) {
  7210. dev_info(&pdev->dev,
  7211. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  7212. __func__, pdev->dev.of_node->full_name, ret);
  7213. pdata->wsa_max_devs = 0;
  7214. }
  7215. ret = devm_snd_soc_register_card(&pdev->dev, card);
  7216. if (ret == -EPROBE_DEFER) {
  7217. if (codec_reg_done)
  7218. ret = -EINVAL;
  7219. goto err;
  7220. } else if (ret) {
  7221. dev_err(&pdev->dev, "%s: snd_soc_register_card failed (%d)\n",
  7222. __func__, ret);
  7223. goto err;
  7224. }
  7225. dev_info(&pdev->dev, "%s: Sound card %s registered\n",
  7226. __func__, card->name);
  7227. ret = of_property_read_u32(pdev->dev.of_node, "qcom,tdm-max-slots",
  7228. &pdata->tdm_max_slots);
  7229. if (ret) {
  7230. dev_err(&pdev->dev, "%s: No DT match for tdm max slots\n",
  7231. __func__);
  7232. }
  7233. if ((pdata->tdm_max_slots <= 0) || (pdata->tdm_max_slots >
  7234. TDM_MAX_SLOTS)) {
  7235. pdata->tdm_max_slots = TDM_MAX_SLOTS;
  7236. dev_err(&pdev->dev, "%s: Using default tdm max slot: %d\n",
  7237. __func__, pdata->tdm_max_slots);
  7238. }
  7239. pdata->hph_en1_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7240. "qcom,hph-en1-gpio", 0);
  7241. if (!pdata->hph_en1_gpio_p) {
  7242. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7243. __func__, "qcom,hph-en1-gpio",
  7244. pdev->dev.of_node->full_name);
  7245. }
  7246. pdata->hph_en0_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7247. "qcom,hph-en0-gpio", 0);
  7248. if (!pdata->hph_en0_gpio_p) {
  7249. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7250. __func__, "qcom,hph-en0-gpio",
  7251. pdev->dev.of_node->full_name);
  7252. }
  7253. ret = of_property_read_string(pdev->dev.of_node,
  7254. "qcom,mbhc-audio-jack-type", &mbhc_audio_jack_type);
  7255. if (ret) {
  7256. dev_dbg(&pdev->dev, "%s: Looking up %s property in node %s failed\n",
  7257. __func__, "qcom,mbhc-audio-jack-type",
  7258. pdev->dev.of_node->full_name);
  7259. dev_dbg(&pdev->dev, "Jack type properties set to default\n");
  7260. } else {
  7261. if (!strcmp(mbhc_audio_jack_type, "4-pole-jack")) {
  7262. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7263. dev_dbg(&pdev->dev, "This hardware has 4 pole jack");
  7264. } else if (!strcmp(mbhc_audio_jack_type, "5-pole-jack")) {
  7265. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7266. dev_dbg(&pdev->dev, "This hardware has 5 pole jack");
  7267. } else if (!strcmp(mbhc_audio_jack_type, "6-pole-jack")) {
  7268. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7269. dev_dbg(&pdev->dev, "This hardware has 6 pole jack");
  7270. } else {
  7271. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7272. dev_dbg(&pdev->dev, "Unknown value, set to default\n");
  7273. }
  7274. }
  7275. /*
  7276. * Parse US-Euro gpio info from DT. Report no error if us-euro
  7277. * entry is not found in DT file as some targets do not support
  7278. * US-Euro detection
  7279. */
  7280. pdata->us_euro_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7281. "qcom,us-euro-gpios", 0);
  7282. if (!pdata->us_euro_gpio_p) {
  7283. dev_dbg(&pdev->dev, "property %s not detected in node %s",
  7284. "qcom,us-euro-gpios", pdev->dev.of_node->full_name);
  7285. } else {
  7286. dev_dbg(&pdev->dev, "%s detected\n",
  7287. "qcom,us-euro-gpios");
  7288. wcd_mbhc_cfg.swap_gnd_mic = msm_swap_gnd_mic;
  7289. }
  7290. if (wcd_mbhc_cfg.enable_usbc_analog)
  7291. wcd_mbhc_cfg.swap_gnd_mic = msm_usbc_swap_gnd_mic;
  7292. pdata->fsa_handle = of_parse_phandle(pdev->dev.of_node,
  7293. "fsa4480-i2c-handle", 0);
  7294. if (!pdata->fsa_handle)
  7295. dev_dbg(&pdev->dev, "property %s not detected in node %s\n",
  7296. "fsa4480-i2c-handle", pdev->dev.of_node->full_name);
  7297. msm_i2s_auxpcm_init(pdev);
  7298. pdata->dmic01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7299. "qcom,cdc-dmic01-gpios",
  7300. 0);
  7301. pdata->dmic23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7302. "qcom,cdc-dmic23-gpios",
  7303. 0);
  7304. pdata->dmic45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7305. "qcom,cdc-dmic45-gpios",
  7306. 0);
  7307. if (pdata->dmic01_gpio_p)
  7308. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic01_gpio_p, false);
  7309. if (pdata->dmic23_gpio_p)
  7310. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic23_gpio_p, false);
  7311. if (pdata->dmic45_gpio_p)
  7312. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic45_gpio_p, false);
  7313. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7314. "qcom,pri-mi2s-gpios", 0);
  7315. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7316. "qcom,sec-mi2s-gpios", 0);
  7317. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7318. "qcom,tert-mi2s-gpios", 0);
  7319. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7320. "qcom,quat-mi2s-gpios", 0);
  7321. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7322. "qcom,quin-mi2s-gpios", 0);
  7323. pdata->mi2s_gpio_p[SEN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7324. "qcom,sen-mi2s-gpios", 0);
  7325. for (index = PRIM_MI2S; index < MI2S_MAX; index++)
  7326. atomic_set(&(pdata->mi2s_gpio_ref_count[index]), 0);
  7327. /* Register LPASS audio hw vote */
  7328. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  7329. if (IS_ERR(lpass_audio_hw_vote)) {
  7330. ret = PTR_ERR(lpass_audio_hw_vote);
  7331. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  7332. __func__, "lpass_audio_hw_vote", ret);
  7333. lpass_audio_hw_vote = NULL;
  7334. ret = 0;
  7335. }
  7336. pdata->lpass_audio_hw_vote = lpass_audio_hw_vote;
  7337. pdata->core_audio_vote_count = 0;
  7338. ret = msm_audio_ssr_register(&pdev->dev);
  7339. if (ret)
  7340. pr_err("%s: Registration with SND event FWK failed ret = %d\n",
  7341. __func__, ret);
  7342. is_initial_boot = true;
  7343. /* Add QoS request for audio tasks */
  7344. msm_audio_add_qos_request();
  7345. return 0;
  7346. err:
  7347. devm_kfree(&pdev->dev, pdata);
  7348. return ret;
  7349. }
  7350. static int msm_asoc_machine_remove(struct platform_device *pdev)
  7351. {
  7352. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7353. snd_event_master_deregister(&pdev->dev);
  7354. snd_soc_unregister_card(card);
  7355. msm_i2s_auxpcm_deinit();
  7356. msm_audio_remove_qos_request();
  7357. return 0;
  7358. }
  7359. static struct platform_driver lahaina_asoc_machine_driver = {
  7360. .driver = {
  7361. .name = DRV_NAME,
  7362. .owner = THIS_MODULE,
  7363. .pm = &snd_soc_pm_ops,
  7364. .of_match_table = lahaina_asoc_machine_of_match,
  7365. .suppress_bind_attrs = true,
  7366. },
  7367. .probe = msm_asoc_machine_probe,
  7368. .remove = msm_asoc_machine_remove,
  7369. };
  7370. module_platform_driver(lahaina_asoc_machine_driver);
  7371. MODULE_SOFTDEP("pre: bt_fm_slim");
  7372. MODULE_DESCRIPTION("ALSA SoC msm");
  7373. MODULE_LICENSE("GPL v2");
  7374. MODULE_ALIAS("platform:" DRV_NAME);
  7375. MODULE_DEVICE_TABLE(of, lahaina_asoc_machine_of_match);