uniform_descriptor_header.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _UNIFORM_DESCRIPTOR_HEADER_H_
  16. #define _UNIFORM_DESCRIPTOR_HEADER_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_UNIFORM_DESCRIPTOR_HEADER 1
  20. struct uniform_descriptor_header {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. uint32_t owner : 4, // [3:0]
  23. buffer_type : 4, // [7:4]
  24. reserved_0a : 24; // [31:8]
  25. #else
  26. uint32_t reserved_0a : 24, // [31:8]
  27. buffer_type : 4, // [7:4]
  28. owner : 4; // [3:0]
  29. #endif
  30. };
  31. /* Description OWNER
  32. Consumer: In DEBUG mode: WBM, TQM, TXDMA, RXDMA, REO
  33. Producer: In DEBUG mode: WBM, TQM, TXDMA, RXDMA, REO
  34. The owner of this data structure:
  35. <enum 0 WBM_owned> Buffer Manager currently owns this data
  36. structure.
  37. <enum 1 SW_OR_FW_owned> Software of FW currently owns this
  38. data structure.
  39. <enum 2 TQM_owned> Transmit Queue Manager currently owns
  40. this data structure.
  41. <enum 3 RXDMA_owned> Receive DMA currently owns this data
  42. structure.
  43. <enum 4 REO_owned> Reorder currently owns this data structure.
  44. <enum 5 SWITCH_owned> SWITCH currently owns this data structure.
  45. <legal 0-5>
  46. */
  47. #define UNIFORM_DESCRIPTOR_HEADER_OWNER_OFFSET 0x00000000
  48. #define UNIFORM_DESCRIPTOR_HEADER_OWNER_LSB 0
  49. #define UNIFORM_DESCRIPTOR_HEADER_OWNER_MSB 3
  50. #define UNIFORM_DESCRIPTOR_HEADER_OWNER_MASK 0x0000000f
  51. /* Description BUFFER_TYPE
  52. Consumer: In DEBUG mode: WBM, TQM, TXDMA, RXDMA, REO
  53. Producer: In DEBUG mode: WBM, TQM, TXDMA, RXDMA, REO
  54. Field describing what contents format is of this descriptor
  55. <enum 0 Transmit_MSDU_Link_descriptor>
  56. <enum 1 Transmit_MPDU_Link_descriptor>
  57. <enum 2 Transmit_MPDU_Queue_head_descriptor>
  58. <enum 3 Transmit_MPDU_Queue_ext_descriptor>
  59. <enum 4 Transmit_flow_descriptor>
  60. <enum 5 Transmit_buffer> NOT TO BE USED:
  61. <enum 6 Receive_MSDU_Link_descriptor>
  62. <enum 7 Receive_MPDU_Link_descriptor>
  63. <enum 8 Receive_REO_queue_descriptor>
  64. <enum 9 Receive_REO_queue_1k_descriptor>
  65. <enum 10 Receive_REO_queue_ext_descriptor>
  66. <enum 11 Receive_buffer>
  67. <enum 12 Idle_link_list_entry>
  68. <legal 0-12>
  69. */
  70. #define UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_OFFSET 0x00000000
  71. #define UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_LSB 4
  72. #define UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_MSB 7
  73. #define UNIFORM_DESCRIPTOR_HEADER_BUFFER_TYPE_MASK 0x000000f0
  74. /* Description RESERVED_0A
  75. <legal 0>
  76. */
  77. #define UNIFORM_DESCRIPTOR_HEADER_RESERVED_0A_OFFSET 0x00000000
  78. #define UNIFORM_DESCRIPTOR_HEADER_RESERVED_0A_LSB 8
  79. #define UNIFORM_DESCRIPTOR_HEADER_RESERVED_0A_MSB 31
  80. #define UNIFORM_DESCRIPTOR_HEADER_RESERVED_0A_MASK 0xffffff00
  81. #endif // UNIFORM_DESCRIPTOR_HEADER