sde_crtc.c 244 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918
  1. /*
  2. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include <linux/file.h>
  32. #include "sde_kms.h"
  33. #include "sde_hw_lm.h"
  34. #include "sde_hw_ctl.h"
  35. #include "sde_hw_dspp.h"
  36. #include "sde_crtc.h"
  37. #include "sde_plane.h"
  38. #include "sde_hw_util.h"
  39. #include "sde_hw_catalog.h"
  40. #include "sde_color_processing.h"
  41. #include "sde_encoder.h"
  42. #include "sde_connector.h"
  43. #include "sde_vbif.h"
  44. #include "sde_power_handle.h"
  45. #include "sde_core_perf.h"
  46. #include "sde_trace.h"
  47. #include "msm_drv.h"
  48. #include "sde_vm.h"
  49. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  50. #include "ss_dsi_panel_common.h"
  51. #endif
  52. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  53. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  54. /* Max number of planes with hw fences within one commit */
  55. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  56. /* Wait for at most 2 vsync for spec fence bind */
  57. #define SPEC_FENCE_TIMEOUT_MS 84
  58. struct sde_crtc_custom_events {
  59. u32 event;
  60. int (*func)(struct drm_crtc *crtc, bool en,
  61. struct sde_irq_callback *irq);
  62. };
  63. struct vblank_work {
  64. struct kthread_work work;
  65. int crtc_id;
  66. bool enable;
  67. struct msm_drm_private *priv;
  68. };
  69. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  70. bool en, struct sde_irq_callback *ad_irq);
  71. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  72. bool en, struct sde_irq_callback *idle_irq);
  73. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *idle_irq);
  75. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  76. struct sde_irq_callback *noirq);
  77. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  78. bool en, struct sde_irq_callback *idle_irq);
  79. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  80. struct sde_crtc_state *cstate,
  81. void __user *usr_ptr);
  82. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  83. bool en, struct sde_irq_callback *irq);
  84. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  85. bool en, struct sde_irq_callback *irq);
  86. static struct sde_crtc_custom_events custom_events[] = {
  87. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  88. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  89. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  90. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  91. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  92. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  93. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  94. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  95. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  96. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  97. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  98. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  99. };
  100. /* default input fence timeout, in ms */
  101. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  102. /*
  103. * The default input fence timeout is 2 seconds while max allowed
  104. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  105. * tolerance limit.
  106. */
  107. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  108. /* layer mixer index on sde_crtc */
  109. #define LEFT_MIXER 0
  110. #define RIGHT_MIXER 1
  111. #define MISR_BUFF_SIZE 256
  112. /*
  113. * Time period for fps calculation in micro seconds.
  114. * Default value is set to 1 sec.
  115. */
  116. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  117. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  118. #define MAX_FRAME_COUNT 1000
  119. #define MILI_TO_MICRO 1000
  120. #define SKIP_STAGING_PIPE_ZPOS 255
  121. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  122. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  123. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  124. struct drm_crtc_state *state);
  125. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  126. {
  127. struct msm_drm_private *priv;
  128. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  129. SDE_ERROR("invalid crtc\n");
  130. return NULL;
  131. }
  132. priv = crtc->dev->dev_private;
  133. if (!priv || !priv->kms) {
  134. SDE_ERROR("invalid kms\n");
  135. return NULL;
  136. }
  137. return to_sde_kms(priv->kms);
  138. }
  139. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  140. {
  141. struct drm_connector *conn;
  142. struct drm_connector_list_iter conn_iter;
  143. enum sde_wb_usage_type usage_type = 0;
  144. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  145. drm_for_each_connector_iter(conn, &conn_iter) {
  146. if (conn->state && (conn->state->crtc == crtc)
  147. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  148. usage_type = sde_connector_get_property(conn->state,
  149. CONNECTOR_PROP_WB_USAGE_TYPE);
  150. break;
  151. }
  152. }
  153. drm_connector_list_iter_end(&conn_iter);
  154. return usage_type;
  155. }
  156. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  157. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  158. {
  159. struct drm_connector *conn;
  160. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  161. struct drm_connector_list_iter conn_iter;
  162. int i;
  163. if (crtc_state->state) {
  164. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  165. if (conn_state && (conn_state->crtc == crtc)
  166. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  167. virt_conn_state = conn_state;
  168. break;
  169. }
  170. }
  171. } else {
  172. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  173. drm_for_each_connector_iter(conn, &conn_iter) {
  174. if (conn->state && (conn->state->crtc == crtc)
  175. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  176. virt_conn_state = conn->state;
  177. break;
  178. }
  179. }
  180. drm_connector_list_iter_end(&conn_iter);
  181. }
  182. return virt_conn_state;
  183. }
  184. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  185. struct drm_display_mode *mode, u32 *width, u32 *height)
  186. {
  187. struct sde_crtc *sde_crtc;
  188. struct sde_crtc_state *cstate;
  189. struct drm_connector_state *virt_conn_state;
  190. struct sde_connector_state *virt_cstate;
  191. *width = 0;
  192. *height = 0;
  193. if (!crtc || !crtc_state || !mode)
  194. return;
  195. sde_crtc = to_sde_crtc(crtc);
  196. cstate = to_sde_crtc_state(crtc_state);
  197. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  198. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  199. if (cstate->num_ds_enabled) {
  200. *width = cstate->ds_cfg[0].lm_width;
  201. *height = cstate->ds_cfg[0].lm_height;
  202. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  203. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  204. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  205. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  206. } else {
  207. *width = mode->hdisplay / sde_crtc->num_mixers;
  208. *height = mode->vdisplay;
  209. }
  210. }
  211. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  212. struct drm_display_mode *mode, u32 *width, u32 *height)
  213. {
  214. struct sde_crtc *sde_crtc;
  215. struct sde_crtc_state *cstate;
  216. struct drm_connector_state *virt_conn_state;
  217. struct sde_connector_state *virt_cstate;
  218. *width = 0;
  219. *height = 0;
  220. if (!crtc || !crtc_state || !mode)
  221. return;
  222. sde_crtc = to_sde_crtc(crtc);
  223. cstate = to_sde_crtc_state(crtc_state);
  224. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  225. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  226. if (cstate->num_ds_enabled) {
  227. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  228. *height = cstate->ds_cfg[0].lm_height;
  229. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  230. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  231. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  232. } else {
  233. *width = mode->hdisplay;
  234. *height = mode->vdisplay;
  235. }
  236. }
  237. /**
  238. * sde_crtc_calc_fps() - Calculates fps value.
  239. * @sde_crtc : CRTC structure
  240. *
  241. * This function is called at frame done. It counts the number
  242. * of frames done for every 1 sec. Stores the value in measured_fps.
  243. * measured_fps value is 10 times the calculated fps value.
  244. * For example, measured_fps= 594 for calculated fps of 59.4
  245. */
  246. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  247. {
  248. ktime_t current_time_us;
  249. u64 fps, diff_us;
  250. current_time_us = ktime_get();
  251. diff_us = (u64)ktime_us_delta(current_time_us,
  252. sde_crtc->fps_info.last_sampled_time_us);
  253. sde_crtc->fps_info.frame_count++;
  254. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  255. /* Multiplying with 10 to get fps in floating point */
  256. fps = ((u64)sde_crtc->fps_info.frame_count)
  257. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  258. do_div(fps, diff_us);
  259. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  260. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  261. sde_crtc->base.base.id, (unsigned int)fps/10,
  262. (unsigned int)fps%10);
  263. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  264. sde_crtc->fps_info.frame_count = 0;
  265. }
  266. if (!sde_crtc->fps_info.time_buf)
  267. return;
  268. /**
  269. * Array indexing is based on sliding window algorithm.
  270. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  271. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  272. * counter loops around and comes back to the first index to store
  273. * the next ktime.
  274. */
  275. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  276. ktime_get();
  277. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  278. }
  279. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  280. {
  281. if (!sde_crtc)
  282. return;
  283. }
  284. #if IS_ENABLED(CONFIG_DEBUG_FS)
  285. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  286. {
  287. struct sde_crtc *sde_crtc;
  288. u64 fps_int, fps_float;
  289. ktime_t current_time_us;
  290. u64 fps, diff_us;
  291. if (!s || !s->private) {
  292. SDE_ERROR("invalid input param(s)\n");
  293. return -EAGAIN;
  294. }
  295. sde_crtc = s->private;
  296. current_time_us = ktime_get();
  297. diff_us = (u64)ktime_us_delta(current_time_us,
  298. sde_crtc->fps_info.last_sampled_time_us);
  299. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  300. /* Multiplying with 10 to get fps in floating point */
  301. fps = ((u64)sde_crtc->fps_info.frame_count)
  302. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  303. do_div(fps, diff_us);
  304. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  305. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  306. sde_crtc->fps_info.frame_count = 0;
  307. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  308. sde_crtc->base.base.id, (unsigned int)fps/10,
  309. (unsigned int)fps%10);
  310. }
  311. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  312. fps_float = do_div(fps_int, 10);
  313. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  314. return 0;
  315. }
  316. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  317. {
  318. return single_open(file, _sde_debugfs_fps_status_show,
  319. inode->i_private);
  320. }
  321. #endif /* CONFIG_DEBUG_FS */
  322. static ssize_t fps_periodicity_ms_store(struct device *device,
  323. struct device_attribute *attr, const char *buf, size_t count)
  324. {
  325. struct drm_crtc *crtc;
  326. struct sde_crtc *sde_crtc;
  327. int res;
  328. /* Base of the input */
  329. int cnt = 10;
  330. if (!device || !buf) {
  331. SDE_ERROR("invalid input param(s)\n");
  332. return -EAGAIN;
  333. }
  334. crtc = dev_get_drvdata(device);
  335. if (!crtc)
  336. return -EINVAL;
  337. sde_crtc = to_sde_crtc(crtc);
  338. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  339. if (res < 0)
  340. return res;
  341. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  342. sde_crtc->fps_info.fps_periodic_duration =
  343. DEFAULT_FPS_PERIOD_1_SEC;
  344. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  345. MAX_FPS_PERIOD_5_SECONDS)
  346. sde_crtc->fps_info.fps_periodic_duration =
  347. MAX_FPS_PERIOD_5_SECONDS;
  348. else
  349. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  350. return count;
  351. }
  352. static ssize_t fps_periodicity_ms_show(struct device *device,
  353. struct device_attribute *attr, char *buf)
  354. {
  355. struct drm_crtc *crtc;
  356. struct sde_crtc *sde_crtc;
  357. if (!device || !buf) {
  358. SDE_ERROR("invalid input param(s)\n");
  359. return -EAGAIN;
  360. }
  361. crtc = dev_get_drvdata(device);
  362. if (!crtc)
  363. return -EINVAL;
  364. sde_crtc = to_sde_crtc(crtc);
  365. return scnprintf(buf, PAGE_SIZE, "%d\n",
  366. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  367. }
  368. static ssize_t measured_fps_show(struct device *device,
  369. struct device_attribute *attr, char *buf)
  370. {
  371. struct drm_crtc *crtc;
  372. struct sde_crtc *sde_crtc;
  373. uint64_t fps_int, fps_decimal;
  374. u64 fps = 0, frame_count = 0;
  375. ktime_t current_time;
  376. int i = 0, current_time_index;
  377. u64 diff_us;
  378. if (!device || !buf) {
  379. SDE_ERROR("invalid input param(s)\n");
  380. return -EAGAIN;
  381. }
  382. crtc = dev_get_drvdata(device);
  383. if (!crtc) {
  384. scnprintf(buf, PAGE_SIZE, "fps information not available");
  385. return -EINVAL;
  386. }
  387. sde_crtc = to_sde_crtc(crtc);
  388. if (!sde_crtc->fps_info.time_buf) {
  389. scnprintf(buf, PAGE_SIZE,
  390. "timebuf null - fps information not available");
  391. return -EINVAL;
  392. }
  393. /**
  394. * Whenever the time_index counter comes to zero upon decrementing,
  395. * it is set to the last index since it is the next index that we
  396. * should check for calculating the buftime.
  397. */
  398. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  399. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  400. current_time = ktime_get();
  401. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  402. u64 ptime = (u64)ktime_to_us(current_time);
  403. u64 buftime = (u64)ktime_to_us(
  404. sde_crtc->fps_info.time_buf[current_time_index]);
  405. diff_us = (u64)ktime_us_delta(current_time,
  406. sde_crtc->fps_info.time_buf[current_time_index]);
  407. if (ptime > buftime && diff_us >= (u64)
  408. sde_crtc->fps_info.fps_periodic_duration) {
  409. /* Multiplying with 10 to get fps in floating point */
  410. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  411. do_div(fps, diff_us);
  412. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  413. SDE_DEBUG("measured fps: %d\n",
  414. sde_crtc->fps_info.measured_fps);
  415. break;
  416. }
  417. current_time_index = (current_time_index == 0) ?
  418. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  419. SDE_DEBUG("current time index: %d\n", current_time_index);
  420. frame_count++;
  421. }
  422. if (i == MAX_FRAME_COUNT) {
  423. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  424. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  425. diff_us = (u64)ktime_us_delta(current_time,
  426. sde_crtc->fps_info.time_buf[current_time_index]);
  427. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  428. /* Multiplying with 10 to get fps in floating point */
  429. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  430. do_div(fps, diff_us);
  431. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  432. }
  433. }
  434. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  435. fps_decimal = do_div(fps_int, 10);
  436. return scnprintf(buf, PAGE_SIZE,
  437. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  438. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  439. }
  440. static ssize_t vsync_event_show(struct device *device,
  441. struct device_attribute *attr, char *buf)
  442. {
  443. struct drm_crtc *crtc;
  444. struct sde_crtc *sde_crtc;
  445. struct drm_encoder *encoder;
  446. int avr_status = -EPIPE;
  447. if (!device || !buf) {
  448. SDE_ERROR("invalid input param(s)\n");
  449. return -EAGAIN;
  450. }
  451. crtc = dev_get_drvdata(device);
  452. sde_crtc = to_sde_crtc(crtc);
  453. mutex_lock(&sde_crtc->crtc_lock);
  454. if (sde_crtc->enabled) {
  455. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  456. if (sde_encoder_in_clone_mode(encoder))
  457. continue;
  458. avr_status = sde_encoder_get_avr_status(encoder);
  459. break;
  460. }
  461. }
  462. mutex_unlock(&sde_crtc->crtc_lock);
  463. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  464. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  465. }
  466. static ssize_t retire_frame_event_show(struct device *device,
  467. struct device_attribute *attr, char *buf)
  468. {
  469. struct drm_crtc *crtc;
  470. struct sde_crtc *sde_crtc;
  471. if (!device || !buf) {
  472. SDE_ERROR("invalid input param(s)\n");
  473. return -EAGAIN;
  474. }
  475. crtc = dev_get_drvdata(device);
  476. sde_crtc = to_sde_crtc(crtc);
  477. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  478. ktime_to_ns(sde_crtc->retire_frame_event_time));
  479. }
  480. static DEVICE_ATTR_RO(vsync_event);
  481. static DEVICE_ATTR_RO(measured_fps);
  482. static DEVICE_ATTR_RW(fps_periodicity_ms);
  483. static DEVICE_ATTR_RO(retire_frame_event);
  484. static struct attribute *sde_crtc_dev_attrs[] = {
  485. &dev_attr_vsync_event.attr,
  486. &dev_attr_measured_fps.attr,
  487. &dev_attr_fps_periodicity_ms.attr,
  488. &dev_attr_retire_frame_event.attr,
  489. NULL
  490. };
  491. static const struct attribute_group sde_crtc_attr_group = {
  492. .attrs = sde_crtc_dev_attrs,
  493. };
  494. static const struct attribute_group *sde_crtc_attr_groups[] = {
  495. &sde_crtc_attr_group,
  496. NULL,
  497. };
  498. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  499. {
  500. struct drm_event event;
  501. uint32_t *data = (uint32_t *)payload;
  502. if (!crtc) {
  503. SDE_ERROR("invalid crtc\n");
  504. return;
  505. }
  506. event.type = type;
  507. event.length = len;
  508. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  509. SDE_EVT32(DRMID(crtc), type, len, *data,
  510. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  511. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  512. DRMID(crtc), type, payload, *data);
  513. }
  514. static void sde_crtc_destroy(struct drm_crtc *crtc)
  515. {
  516. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  517. SDE_DEBUG("\n");
  518. if (!crtc)
  519. return;
  520. if (sde_crtc->vsync_event_sf)
  521. sysfs_put(sde_crtc->vsync_event_sf);
  522. if (sde_crtc->retire_frame_event_sf)
  523. sysfs_put(sde_crtc->retire_frame_event_sf);
  524. if (sde_crtc->sysfs_dev)
  525. device_unregister(sde_crtc->sysfs_dev);
  526. if (sde_crtc->blob_info)
  527. drm_property_blob_put(sde_crtc->blob_info);
  528. msm_property_destroy(&sde_crtc->property_info);
  529. sde_cp_crtc_destroy_properties(crtc);
  530. sde_fence_deinit(sde_crtc->output_fence);
  531. _sde_crtc_deinit_events(sde_crtc);
  532. drm_crtc_cleanup(crtc);
  533. mutex_destroy(&sde_crtc->crtc_lock);
  534. kfree(sde_crtc);
  535. }
  536. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  537. struct drm_atomic_state *state)
  538. {
  539. struct drm_connector *conn;
  540. struct drm_connector_state *conn_state;
  541. int i;
  542. for_each_new_connector_in_state(state, conn, conn_state, i) {
  543. if (!conn_state || conn_state->crtc != crtc)
  544. continue;
  545. return to_sde_connector_state(conn_state);
  546. }
  547. return NULL;
  548. }
  549. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  550. {
  551. struct drm_connector *connector;
  552. struct drm_encoder *encoder;
  553. struct sde_connector_state *conn_state;
  554. bool encoder_valid = false;
  555. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  556. c_state->encoder_mask) {
  557. if (!sde_encoder_in_clone_mode(encoder)) {
  558. encoder_valid = true;
  559. break;
  560. }
  561. }
  562. if (!encoder_valid)
  563. return NULL;
  564. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  565. if (!connector)
  566. return NULL;
  567. conn_state = to_sde_connector_state(connector->state);
  568. if (!conn_state)
  569. return NULL;
  570. return &conn_state->msm_mode;
  571. }
  572. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  573. const struct drm_display_mode *mode,
  574. struct drm_display_mode *adjusted_mode)
  575. {
  576. struct msm_display_mode *msm_mode;
  577. struct drm_crtc_state *c_state;
  578. struct drm_connector *connector;
  579. struct drm_encoder *encoder;
  580. struct drm_connector_state *new_conn_state;
  581. struct sde_connector_state *c_conn_state = NULL;
  582. bool encoder_valid = false;
  583. int i;
  584. SDE_DEBUG("\n");
  585. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  586. adjusted_mode);
  587. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  588. c_state->encoder_mask) {
  589. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  590. encoder_valid = true;
  591. break;
  592. }
  593. }
  594. if (!encoder_valid) {
  595. SDE_ERROR("encoder not found\n");
  596. return true;
  597. }
  598. for_each_new_connector_in_state(c_state->state, connector,
  599. new_conn_state, i) {
  600. if (new_conn_state->best_encoder == encoder) {
  601. c_conn_state = to_sde_connector_state(new_conn_state);
  602. break;
  603. }
  604. }
  605. if (!c_conn_state) {
  606. SDE_ERROR("could not get connector state\n");
  607. return true;
  608. }
  609. msm_mode = &c_conn_state->msm_mode;
  610. if ((msm_is_mode_seamless(msm_mode) ||
  611. (msm_is_mode_seamless_vrr(msm_mode) ||
  612. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  613. (!crtc->enabled)) {
  614. SDE_ERROR("crtc state prevents seamless transition\n");
  615. return false;
  616. }
  617. return true;
  618. }
  619. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  620. struct sde_plane_state *pstate, struct sde_format *format)
  621. {
  622. uint32_t blend_op, fg_alpha, bg_alpha;
  623. uint32_t blend_type;
  624. struct sde_hw_mixer *lm = mixer->hw_lm;
  625. /* default to opaque blending */
  626. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  627. bg_alpha = 0xFF - fg_alpha;
  628. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  629. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  630. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  631. switch (blend_type) {
  632. case SDE_DRM_BLEND_OP_OPAQUE:
  633. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  634. SDE_BLEND_BG_ALPHA_BG_CONST;
  635. break;
  636. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  637. if (format->alpha_enable) {
  638. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  639. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  640. if (fg_alpha != 0xff) {
  641. bg_alpha = fg_alpha;
  642. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  643. SDE_BLEND_BG_INV_MOD_ALPHA;
  644. } else {
  645. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  646. }
  647. }
  648. break;
  649. case SDE_DRM_BLEND_OP_COVERAGE:
  650. if (format->alpha_enable) {
  651. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  652. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  653. if (fg_alpha != 0xff) {
  654. bg_alpha = fg_alpha;
  655. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  656. SDE_BLEND_BG_MOD_ALPHA |
  657. SDE_BLEND_BG_INV_MOD_ALPHA;
  658. } else {
  659. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  660. }
  661. }
  662. break;
  663. default:
  664. /* do nothing */
  665. break;
  666. }
  667. if (lm->ops.setup_blend_config)
  668. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  669. SDE_DEBUG(
  670. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  671. (char *) &format->base.pixel_format,
  672. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  673. }
  674. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  675. {
  676. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  677. struct sde_crtc_state *cstate;
  678. cstate = to_sde_crtc_state(crtc->state);
  679. if (!cstate->line_insertion.panel_line_insertion_enable)
  680. return;
  681. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  682. &padding_start, &padding_height);
  683. *y = padding_y;
  684. *h = padding_height;
  685. }
  686. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  687. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  688. struct sde_hw_dim_layer *dim_layer)
  689. {
  690. struct sde_crtc_state *cstate;
  691. struct sde_hw_mixer *lm;
  692. struct sde_hw_dim_layer split_dim_layer;
  693. int i;
  694. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  695. SDE_DEBUG("empty dim_layer\n");
  696. return;
  697. }
  698. cstate = to_sde_crtc_state(crtc->state);
  699. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  700. dim_layer->flags, dim_layer->stage);
  701. split_dim_layer.stage = dim_layer->stage;
  702. split_dim_layer.color_fill = dim_layer->color_fill;
  703. /*
  704. * traverse through the layer mixers attached to crtc and find the
  705. * intersecting dim layer rect in each LM and program accordingly.
  706. */
  707. for (i = 0; i < sde_crtc->num_mixers; i++) {
  708. split_dim_layer.flags = dim_layer->flags;
  709. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  710. &split_dim_layer.rect);
  711. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  712. /*
  713. * no extra programming required for non-intersecting
  714. * layer mixers with INCLUSIVE dim layer
  715. */
  716. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  717. continue;
  718. /*
  719. * program the other non-intersecting layer mixers with
  720. * INCLUSIVE dim layer of full size for uniformity
  721. * with EXCLUSIVE dim layer config.
  722. */
  723. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  724. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  725. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  726. sizeof(split_dim_layer.rect));
  727. } else {
  728. split_dim_layer.rect.x =
  729. split_dim_layer.rect.x -
  730. cstate->lm_roi[i].x;
  731. split_dim_layer.rect.y =
  732. split_dim_layer.rect.y -
  733. cstate->lm_roi[i].y;
  734. }
  735. /* update dim layer rect for panel stacking crtc */
  736. if (cstate->line_insertion.padding_height)
  737. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  738. &split_dim_layer.rect.h);
  739. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  740. cstate->lm_roi[i].x,
  741. cstate->lm_roi[i].y,
  742. cstate->lm_roi[i].w,
  743. cstate->lm_roi[i].h,
  744. dim_layer->rect.x,
  745. dim_layer->rect.y,
  746. dim_layer->rect.w,
  747. dim_layer->rect.h,
  748. split_dim_layer.rect.x,
  749. split_dim_layer.rect.y,
  750. split_dim_layer.rect.w,
  751. split_dim_layer.rect.h);
  752. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  753. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  754. split_dim_layer.rect.w, split_dim_layer.rect.h);
  755. lm = mixer[i].hw_lm;
  756. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  757. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  758. }
  759. }
  760. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  761. const struct sde_rect **crtc_roi)
  762. {
  763. struct sde_crtc_state *crtc_state;
  764. if (!state || !crtc_roi)
  765. return;
  766. crtc_state = to_sde_crtc_state(state);
  767. *crtc_roi = &crtc_state->crtc_roi;
  768. }
  769. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  770. {
  771. struct sde_crtc_state *cstate;
  772. struct sde_crtc *sde_crtc;
  773. if (!state || !state->crtc)
  774. return false;
  775. sde_crtc = to_sde_crtc(state->crtc);
  776. cstate = to_sde_crtc_state(state);
  777. return msm_property_is_dirty(&sde_crtc->property_info,
  778. &cstate->property_state, CRTC_PROP_ROI_V1);
  779. }
  780. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  781. void __user *usr_ptr)
  782. {
  783. struct drm_crtc *crtc;
  784. struct sde_crtc_state *cstate;
  785. struct sde_drm_roi_v1 roi_v1;
  786. int i;
  787. if (!state) {
  788. SDE_ERROR("invalid args\n");
  789. return -EINVAL;
  790. }
  791. cstate = to_sde_crtc_state(state);
  792. crtc = cstate->base.crtc;
  793. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  794. memset(&cstate->cached_user_roi_list, 0, sizeof(cstate->cached_user_roi_list));
  795. if (!usr_ptr) {
  796. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  797. return 0;
  798. }
  799. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  800. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  801. return -EINVAL;
  802. }
  803. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  804. if (roi_v1.num_rects == 0) {
  805. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  806. return 0;
  807. }
  808. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  809. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  810. roi_v1.num_rects);
  811. return -EINVAL;
  812. }
  813. cstate->user_roi_list.roi_feature_flags = roi_v1.roi_feature_flags;
  814. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  815. for (i = 0; i < roi_v1.num_rects; ++i) {
  816. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  817. if (cstate->user_roi_list.roi_feature_flags & SDE_DRM_ROI_SPR_FLAG_EN)
  818. cstate->user_roi_list.spr_roi[i] = roi_v1.spr_roi[i];
  819. else
  820. /*
  821. * backward compatible, spr_roi has the same value with roi,
  822. * it will have the same behavior with before.
  823. */
  824. cstate->user_roi_list.spr_roi[i] = roi_v1.roi[i];
  825. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  826. DRMID(crtc), i,
  827. cstate->user_roi_list.roi[i].x1,
  828. cstate->user_roi_list.roi[i].y1,
  829. cstate->user_roi_list.roi[i].x2,
  830. cstate->user_roi_list.roi[i].y2);
  831. SDE_EVT32_VERBOSE(DRMID(crtc),
  832. cstate->user_roi_list.roi[i].x1,
  833. cstate->user_roi_list.roi[i].y1,
  834. cstate->user_roi_list.roi[i].x2,
  835. cstate->user_roi_list.roi[i].y2);
  836. SDE_DEBUG("crtc%d, roi_feature_flags %d: spr roi%d: spr roi (%d,%d) (%d,%d)\n",
  837. DRMID(crtc), roi_v1.roi_feature_flags, i,
  838. roi_v1.spr_roi[i].x1,
  839. roi_v1.spr_roi[i].y1,
  840. roi_v1.spr_roi[i].x2,
  841. roi_v1.spr_roi[i].y2);
  842. SDE_EVT32_VERBOSE(DRMID(crtc), roi_v1.roi_feature_flags,
  843. roi_v1.spr_roi[i].x1,
  844. roi_v1.spr_roi[i].y1,
  845. roi_v1.spr_roi[i].x2,
  846. roi_v1.spr_roi[i].y2);
  847. }
  848. return 0;
  849. }
  850. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  851. struct drm_crtc_state *state)
  852. {
  853. struct drm_connector *conn;
  854. struct drm_connector_state *conn_state;
  855. struct sde_crtc *sde_crtc;
  856. struct sde_crtc_state *crtc_state;
  857. struct sde_rect *crtc_roi;
  858. struct msm_mode_info mode_info;
  859. int i = 0, rc;
  860. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  861. u32 crtc_width, crtc_height;
  862. struct drm_display_mode *adj_mode;
  863. if (!crtc || !state)
  864. return -EINVAL;
  865. sde_crtc = to_sde_crtc(crtc);
  866. crtc_state = to_sde_crtc_state(state);
  867. crtc_roi = &crtc_state->crtc_roi;
  868. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  869. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  870. struct sde_connector *sde_conn;
  871. struct sde_connector_state *sde_conn_state;
  872. struct sde_rect conn_roi;
  873. if (!conn_state || conn_state->crtc != crtc)
  874. continue;
  875. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  876. if (rc) {
  877. SDE_ERROR("failed to get mode info\n");
  878. return -EINVAL;
  879. }
  880. sde_conn = to_sde_connector(conn_state->connector);
  881. sde_conn_state = to_sde_connector_state(conn_state);
  882. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  883. &sde_conn_state->property_state,
  884. CONNECTOR_PROP_ROI_V1);
  885. /*
  886. * Check against CRTC ROI and Connector ROI not being updated together.
  887. * This restriction should be relaxed when Connector ROI scaling is
  888. * supported and while in clone mode.
  889. */
  890. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  891. is_conn_roi_dirty != is_crtc_roi_dirty) {
  892. SDE_ERROR("connector/crtc rois not updated together\n");
  893. return -EINVAL;
  894. }
  895. if (!mode_info.roi_caps.enabled)
  896. continue;
  897. /*
  898. * When enable spr 2D filter in PU, it require over fetch lines.
  899. * In this case, the roi size of connector and crtc are different.
  900. * But the spr_roi is the original roi with over fetch lines,
  901. * that should same with connector size.
  902. */
  903. if (memcmp(&sde_conn_state->rois.roi, &crtc_state->user_roi_list.spr_roi,
  904. sizeof(crtc_state->user_roi_list.spr_roi)) &&
  905. (sde_conn_state->rois.num_rects !=
  906. crtc_state->user_roi_list.num_rects)) {
  907. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  908. sde_crtc->name);
  909. return -EINVAL;
  910. }
  911. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  912. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  913. conn_roi.x, conn_roi.y,
  914. conn_roi.w, conn_roi.h);
  915. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  916. conn_roi.x, conn_roi.y,
  917. conn_roi.w, conn_roi.h);
  918. }
  919. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  920. /* clear the ROI to null if it matches full screen anyways */
  921. adj_mode = &state->adjusted_mode;
  922. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  923. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  924. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  925. memset(crtc_roi, 0, sizeof(*crtc_roi));
  926. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  927. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  928. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  929. return 0;
  930. }
  931. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  932. struct drm_crtc_state *state)
  933. {
  934. struct sde_crtc *sde_crtc;
  935. struct sde_crtc_state *crtc_state;
  936. struct drm_connector *conn;
  937. struct drm_connector_state *conn_state;
  938. int i;
  939. if (!crtc || !state)
  940. return -EINVAL;
  941. sde_crtc = to_sde_crtc(crtc);
  942. crtc_state = to_sde_crtc_state(state);
  943. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  944. return 0;
  945. /* partial update active, check if autorefresh is also requested */
  946. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  947. uint64_t autorefresh;
  948. if (!conn_state || conn_state->crtc != crtc)
  949. continue;
  950. autorefresh = sde_connector_get_property(conn_state,
  951. CONNECTOR_PROP_AUTOREFRESH);
  952. if (autorefresh) {
  953. SDE_ERROR(
  954. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  955. sde_crtc->name, autorefresh);
  956. return -EINVAL;
  957. }
  958. }
  959. return 0;
  960. }
  961. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  962. struct drm_crtc_state *state, int lm_idx)
  963. {
  964. struct sde_kms *sde_kms;
  965. struct sde_crtc *sde_crtc;
  966. struct sde_crtc_state *crtc_state;
  967. const struct sde_rect *crtc_roi;
  968. const struct sde_rect *lm_bounds;
  969. struct sde_rect *lm_roi;
  970. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  971. return -EINVAL;
  972. sde_kms = _sde_crtc_get_kms(crtc);
  973. if (!sde_kms || !sde_kms->catalog) {
  974. SDE_ERROR("invalid parameters\n");
  975. return -EINVAL;
  976. }
  977. sde_crtc = to_sde_crtc(crtc);
  978. crtc_state = to_sde_crtc_state(state);
  979. crtc_roi = &crtc_state->crtc_roi;
  980. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  981. lm_roi = &crtc_state->lm_roi[lm_idx];
  982. if (sde_kms_rect_is_null(crtc_roi))
  983. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  984. else
  985. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  986. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  987. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  988. /*
  989. * partial update is not supported with 3dmux dsc or dest scaler.
  990. * hence, crtc roi must match the mixer dimensions.
  991. */
  992. if (crtc_state->num_ds_enabled ||
  993. sde_rm_topology_is_group(&sde_kms->rm, state,
  994. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  995. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  996. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  997. return -EINVAL;
  998. }
  999. }
  1000. /* if any dimension is zero, clear all dimensions for clarity */
  1001. if (sde_kms_rect_is_null(lm_roi))
  1002. memset(lm_roi, 0, sizeof(*lm_roi));
  1003. return 0;
  1004. }
  1005. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  1006. struct drm_crtc_state *state)
  1007. {
  1008. struct sde_crtc *sde_crtc;
  1009. struct sde_crtc_state *crtc_state;
  1010. u32 disp_bitmask = 0;
  1011. int i;
  1012. if (!crtc || !state) {
  1013. pr_err("Invalid crtc or state\n");
  1014. return 0;
  1015. }
  1016. sde_crtc = to_sde_crtc(crtc);
  1017. crtc_state = to_sde_crtc_state(state);
  1018. /* pingpong split: one ROI, one LM, two physical displays */
  1019. if (crtc_state->is_ppsplit) {
  1020. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  1021. struct sde_rect *roi = &crtc_state->lm_roi[0];
  1022. if (sde_kms_rect_is_null(roi))
  1023. disp_bitmask = 0;
  1024. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  1025. disp_bitmask = BIT(0); /* left only */
  1026. else if (roi->x >= lm_split_width)
  1027. disp_bitmask = BIT(1); /* right only */
  1028. else
  1029. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1030. } else if (sde_crtc->mixers_swapped) {
  1031. disp_bitmask = BIT(0);
  1032. } else {
  1033. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1034. if (!sde_kms_rect_is_null(
  1035. &crtc_state->lm_roi[i]))
  1036. disp_bitmask |= BIT(i);
  1037. }
  1038. }
  1039. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1040. return disp_bitmask;
  1041. }
  1042. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1043. struct drm_crtc_state *state)
  1044. {
  1045. struct sde_crtc *sde_crtc;
  1046. struct sde_crtc_state *crtc_state;
  1047. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1048. if (!crtc || !state)
  1049. return -EINVAL;
  1050. sde_crtc = to_sde_crtc(crtc);
  1051. crtc_state = to_sde_crtc_state(state);
  1052. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1053. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1054. sde_crtc->name, sde_crtc->num_mixers);
  1055. return -EINVAL;
  1056. }
  1057. /*
  1058. * If using pingpong split: one ROI, one LM, two physical displays
  1059. * then the ROI must be centered on the panel split boundary and
  1060. * be of equal width across the split.
  1061. */
  1062. if (crtc_state->is_ppsplit) {
  1063. u16 panel_split_width;
  1064. u32 display_mask;
  1065. roi[0] = &crtc_state->lm_roi[0];
  1066. if (sde_kms_rect_is_null(roi[0]))
  1067. return 0;
  1068. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1069. if (display_mask != (BIT(0) | BIT(1)))
  1070. return 0;
  1071. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1072. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1073. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1074. sde_crtc->name, roi[0]->x, roi[0]->w,
  1075. panel_split_width);
  1076. return -EINVAL;
  1077. }
  1078. return 0;
  1079. }
  1080. /*
  1081. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1082. * LMs and be of equal width.
  1083. */
  1084. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1085. return 0;
  1086. roi[0] = &crtc_state->lm_roi[0];
  1087. roi[1] = &crtc_state->lm_roi[1];
  1088. /* if one of the roi is null it's a left/right-only update */
  1089. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1090. return 0;
  1091. /* check lm rois are equal width & first roi ends at 2nd roi */
  1092. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1093. SDE_ERROR(
  1094. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1095. sde_crtc->name, roi[0]->x, roi[0]->w,
  1096. roi[1]->x, roi[1]->w);
  1097. return -EINVAL;
  1098. }
  1099. return 0;
  1100. }
  1101. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1102. struct drm_crtc_state *state)
  1103. {
  1104. struct sde_crtc *sde_crtc;
  1105. struct sde_crtc_state *crtc_state;
  1106. const struct sde_rect *crtc_roi;
  1107. const struct drm_plane_state *pstate;
  1108. struct drm_plane *plane;
  1109. if (!crtc || !state)
  1110. return -EINVAL;
  1111. /*
  1112. * Reject commit if a Plane CRTC destination coordinates fall outside
  1113. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1114. * if they are specified, not Plane CRTC ROIs.
  1115. */
  1116. sde_crtc = to_sde_crtc(crtc);
  1117. crtc_state = to_sde_crtc_state(state);
  1118. crtc_roi = &crtc_state->crtc_roi;
  1119. if (sde_kms_rect_is_null(crtc_roi))
  1120. return 0;
  1121. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1122. struct sde_rect plane_roi, intersection;
  1123. if (IS_ERR_OR_NULL(pstate)) {
  1124. int rc = PTR_ERR(pstate);
  1125. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1126. sde_crtc->name, plane->base.id, rc);
  1127. return rc;
  1128. }
  1129. plane_roi.x = pstate->crtc_x;
  1130. plane_roi.y = pstate->crtc_y;
  1131. plane_roi.w = pstate->crtc_w;
  1132. plane_roi.h = pstate->crtc_h;
  1133. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1134. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1135. SDE_ERROR(
  1136. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1137. sde_crtc->name, plane->base.id,
  1138. plane_roi.x, plane_roi.y,
  1139. plane_roi.w, plane_roi.h,
  1140. crtc_roi->x, crtc_roi->y,
  1141. crtc_roi->w, crtc_roi->h);
  1142. return -E2BIG;
  1143. }
  1144. }
  1145. return 0;
  1146. }
  1147. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1148. struct drm_crtc_state *state)
  1149. {
  1150. struct sde_crtc *sde_crtc;
  1151. struct sde_crtc_state *sde_crtc_state;
  1152. struct msm_mode_info *mode_info;
  1153. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1154. struct drm_display_mode *adj_mode;
  1155. int rc = 0, lm_idx, i;
  1156. struct drm_connector *conn;
  1157. struct drm_connector_state *conn_state;
  1158. if (!crtc || !state)
  1159. return -EINVAL;
  1160. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1161. if (!mode_info)
  1162. return -ENOMEM;
  1163. sde_crtc = to_sde_crtc(crtc);
  1164. sde_crtc_state = to_sde_crtc_state(state);
  1165. adj_mode = &state->adjusted_mode;
  1166. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1167. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1168. /* check cumulative mixer w/h is equal full crtc w/h */
  1169. if (sde_crtc->num_mixers && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1170. || (mixer_height != crtc_height))) {
  1171. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1172. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1173. sde_crtc->num_mixers);
  1174. rc = -EINVAL;
  1175. goto end;
  1176. } else if (state->state) {
  1177. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  1178. if (conn_state && (conn_state->crtc == crtc)
  1179. && ((sde_connector_is_dualpipe_3d_merge_enabled(conn_state)
  1180. && (crtc_width % 4))
  1181. || (sde_connector_is_quadpipe_3d_merge_enabled(conn_state)
  1182. && (crtc_width % 8)))) {
  1183. SDE_ERROR(
  1184. "%s: invalid 3d-merge_w - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1185. sde_crtc->name, mixer_width,
  1186. crtc_width, sde_crtc->num_mixers);
  1187. return -EINVAL;
  1188. }
  1189. }
  1190. }
  1191. /*
  1192. * check connector array cached at modeset time since incoming atomic
  1193. * state may not include any connectors if they aren't modified
  1194. */
  1195. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1196. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1197. if (!conn || !conn->state)
  1198. continue;
  1199. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1200. if (rc) {
  1201. SDE_ERROR("failed to get mode info\n");
  1202. rc = -EINVAL;
  1203. goto end;
  1204. }
  1205. if (sde_connector_is_3d_merge_enabled(conn->state) && (mixer_width % 2)) {
  1206. SDE_ERROR(
  1207. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1208. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1209. rc = -EINVAL;
  1210. goto end;
  1211. }
  1212. if (!mode_info->roi_caps.enabled)
  1213. continue;
  1214. if (sde_crtc_state->user_roi_list.num_rects >
  1215. mode_info->roi_caps.num_roi) {
  1216. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1217. sde_crtc_state->user_roi_list.num_rects,
  1218. mode_info->roi_caps.num_roi);
  1219. rc = -E2BIG;
  1220. goto end;
  1221. }
  1222. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1223. if (rc)
  1224. goto end;
  1225. rc = _sde_crtc_check_autorefresh(crtc, state);
  1226. if (rc)
  1227. goto end;
  1228. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1229. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1230. if (rc)
  1231. goto end;
  1232. }
  1233. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1234. if (rc)
  1235. goto end;
  1236. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1237. if (rc)
  1238. goto end;
  1239. }
  1240. end:
  1241. kfree(mode_info);
  1242. return rc;
  1243. }
  1244. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1245. {
  1246. if (b == 0)
  1247. return a;
  1248. return _sde_crtc_calc_gcd(b, a % b);
  1249. }
  1250. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1251. {
  1252. struct sde_kms *kms;
  1253. struct sde_crtc *sde_crtc;
  1254. struct sde_crtc_state *sde_crtc_state;
  1255. struct drm_connector *conn;
  1256. struct msm_mode_info mode_info;
  1257. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1258. struct msm_sub_mode sub_mode;
  1259. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1260. int rc;
  1261. struct drm_encoder *encoder;
  1262. const u32 max_encoder_cnt = 1;
  1263. u32 encoder_cnt = 0;
  1264. kms = _sde_crtc_get_kms(crtc);
  1265. if (!kms || !kms->catalog) {
  1266. SDE_ERROR("invalid kms\n");
  1267. return -EINVAL;
  1268. }
  1269. sde_crtc = to_sde_crtc(crtc);
  1270. sde_crtc_state = to_sde_crtc_state(state);
  1271. /* panel stacking only support single connector */
  1272. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1273. encoder_cnt++;
  1274. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1275. encoder_cnt > max_encoder_cnt) {
  1276. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1277. state->mode_changed, encoder_cnt);
  1278. sde_crtc_state->line_insertion.padding_height = 0;
  1279. return 0;
  1280. }
  1281. conn = sde_crtc_state->connectors[0];
  1282. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1283. if (rc) {
  1284. SDE_ERROR("failed to get mode info %d\n", rc);
  1285. return -EINVAL;
  1286. }
  1287. if (!mode_info.vpadding) {
  1288. sde_crtc_state->line_insertion.padding_height = 0;
  1289. return 0;
  1290. }
  1291. if (mode_info.vpadding < state->mode.vdisplay) {
  1292. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1293. mode_info.vpadding, state->mode.vdisplay);
  1294. return -EINVAL;
  1295. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1296. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1297. mode_info.vpadding, state->mode.vdisplay);
  1298. sde_crtc_state->line_insertion.padding_height = 0;
  1299. return 0;
  1300. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1301. return 0; /* skip calculation if already cached */
  1302. }
  1303. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1304. if (!gcd) {
  1305. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1306. mode_info.vpadding, state->mode.vdisplay);
  1307. return -EINVAL;
  1308. }
  1309. num_of_active_lines = state->mode.vdisplay;
  1310. do_div(num_of_active_lines, gcd);
  1311. num_of_dummy_lines = mode_info.vpadding;
  1312. do_div(num_of_dummy_lines, gcd);
  1313. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1314. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1315. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1316. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1317. num_of_dummy_lines);
  1318. return -EINVAL;
  1319. }
  1320. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1321. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1322. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1323. return 0;
  1324. }
  1325. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1326. {
  1327. struct sde_crtc *sde_crtc;
  1328. struct sde_crtc_state *cstate;
  1329. const struct sde_rect *lm_roi;
  1330. struct sde_hw_mixer *hw_lm;
  1331. bool right_mixer = false;
  1332. bool lm_updated = false;
  1333. int lm_idx;
  1334. if (!crtc)
  1335. return;
  1336. sde_crtc = to_sde_crtc(crtc);
  1337. cstate = to_sde_crtc_state(crtc->state);
  1338. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1339. struct sde_hw_mixer_cfg cfg;
  1340. lm_roi = &cstate->lm_roi[lm_idx];
  1341. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1342. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1343. if (sde_crtc->mixers_swapped)
  1344. right_mixer = !right_mixer;
  1345. if (lm_roi->w != hw_lm->cfg.out_width ||
  1346. lm_roi->h != hw_lm->cfg.out_height ||
  1347. right_mixer != hw_lm->cfg.right_mixer) {
  1348. hw_lm->cfg.out_width = lm_roi->w;
  1349. hw_lm->cfg.out_height = lm_roi->h;
  1350. hw_lm->cfg.right_mixer = right_mixer;
  1351. cfg.out_width = lm_roi->w;
  1352. cfg.out_height = lm_roi->h;
  1353. cfg.right_mixer = right_mixer;
  1354. cfg.flags = 0;
  1355. if (hw_lm->ops.setup_mixer_out)
  1356. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1357. lm_updated = true;
  1358. }
  1359. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1360. lm_roi->h, right_mixer, lm_updated);
  1361. }
  1362. if (lm_updated)
  1363. sde_cp_crtc_res_change(crtc);
  1364. }
  1365. struct plane_state {
  1366. struct sde_plane_state *sde_pstate;
  1367. const struct drm_plane_state *drm_pstate;
  1368. int stage;
  1369. u32 pipe_id;
  1370. };
  1371. static int pstate_cmp(const void *a, const void *b)
  1372. {
  1373. struct plane_state *pa = (struct plane_state *)a;
  1374. struct plane_state *pb = (struct plane_state *)b;
  1375. int rc = 0;
  1376. int pa_zpos, pb_zpos;
  1377. enum sde_layout pa_layout, pb_layout;
  1378. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1379. return rc;
  1380. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1381. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1382. pa_layout = pa->sde_pstate->layout;
  1383. pb_layout = pb->sde_pstate->layout;
  1384. if (pa_zpos != pb_zpos)
  1385. rc = pa_zpos - pb_zpos;
  1386. else if (pa_layout != pb_layout)
  1387. rc = pa_layout - pb_layout;
  1388. else
  1389. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1390. return rc;
  1391. }
  1392. /*
  1393. * validate and set source split:
  1394. * use pstates sorted by stage to check planes on same stage
  1395. * we assume that all pipes are in source split so its valid to compare
  1396. * without taking into account left/right mixer placement
  1397. */
  1398. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1399. struct plane_state *pstates, int cnt)
  1400. {
  1401. struct plane_state *prv_pstate, *cur_pstate;
  1402. enum sde_layout prev_layout, cur_layout;
  1403. struct sde_rect left_rect, right_rect;
  1404. struct sde_kms *sde_kms;
  1405. int32_t left_pid, right_pid;
  1406. int32_t stage;
  1407. int i, rc = 0;
  1408. sde_kms = _sde_crtc_get_kms(crtc);
  1409. if (!sde_kms || !sde_kms->catalog) {
  1410. SDE_ERROR("invalid parameters\n");
  1411. return -EINVAL;
  1412. }
  1413. for (i = 1; i < cnt; i++) {
  1414. prv_pstate = &pstates[i - 1];
  1415. cur_pstate = &pstates[i];
  1416. prev_layout = prv_pstate->sde_pstate->layout;
  1417. cur_layout = cur_pstate->sde_pstate->layout;
  1418. if (prv_pstate->stage != cur_pstate->stage ||
  1419. prev_layout != cur_layout)
  1420. continue;
  1421. stage = cur_pstate->stage;
  1422. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1423. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1424. prv_pstate->drm_pstate->crtc_y,
  1425. prv_pstate->drm_pstate->crtc_w,
  1426. prv_pstate->drm_pstate->crtc_h, false);
  1427. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1428. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1429. cur_pstate->drm_pstate->crtc_y,
  1430. cur_pstate->drm_pstate->crtc_w,
  1431. cur_pstate->drm_pstate->crtc_h, false);
  1432. if (right_rect.x < left_rect.x) {
  1433. swap(left_pid, right_pid);
  1434. swap(left_rect, right_rect);
  1435. swap(prv_pstate, cur_pstate);
  1436. }
  1437. /*
  1438. * - planes are enumerated in pipe-priority order such that
  1439. * planes with lower drm_id must be left-most in a shared
  1440. * blend-stage when using source split.
  1441. * - planes in source split must be contiguous in width
  1442. * - planes in source split must have same dest yoff and height
  1443. */
  1444. if ((right_pid < left_pid) &&
  1445. !sde_kms->catalog->pipe_order_type) {
  1446. SDE_ERROR(
  1447. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1448. stage, left_pid, right_pid);
  1449. return -EINVAL;
  1450. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1451. SDE_ERROR(
  1452. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1453. stage, left_rect.x, left_rect.w,
  1454. right_rect.x, right_rect.w);
  1455. return -EINVAL;
  1456. } else if ((left_rect.y != right_rect.y) ||
  1457. (left_rect.h != right_rect.h)) {
  1458. SDE_ERROR(
  1459. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1460. stage, left_rect.y, left_rect.h,
  1461. right_rect.y, right_rect.h);
  1462. return -EINVAL;
  1463. }
  1464. }
  1465. return rc;
  1466. }
  1467. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1468. struct plane_state *pstates, int cnt)
  1469. {
  1470. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1471. enum sde_layout prev_layout, cur_layout;
  1472. struct sde_kms *sde_kms;
  1473. struct sde_rect left_rect, right_rect;
  1474. int32_t left_pid, right_pid;
  1475. int32_t stage;
  1476. int i;
  1477. sde_kms = _sde_crtc_get_kms(crtc);
  1478. if (!sde_kms || !sde_kms->catalog) {
  1479. SDE_ERROR("invalid parameters\n");
  1480. return;
  1481. }
  1482. if (!sde_kms->catalog->pipe_order_type)
  1483. return;
  1484. for (i = 0; i < cnt; i++) {
  1485. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1486. cur_pstate = &pstates[i];
  1487. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1488. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1489. SDE_LAYOUT_NONE;
  1490. cur_layout = cur_pstate->sde_pstate->layout;
  1491. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1492. || (prev_layout != cur_layout)) {
  1493. /*
  1494. * reset if prv or nxt pipes are not in the same stage
  1495. * as the cur pipe
  1496. */
  1497. if ((!nxt_pstate)
  1498. || (nxt_pstate->stage != cur_pstate->stage)
  1499. || (nxt_pstate->sde_pstate->layout !=
  1500. cur_pstate->sde_pstate->layout))
  1501. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1502. continue;
  1503. }
  1504. stage = cur_pstate->stage;
  1505. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1506. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1507. prv_pstate->drm_pstate->crtc_y,
  1508. prv_pstate->drm_pstate->crtc_w,
  1509. prv_pstate->drm_pstate->crtc_h, false);
  1510. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1511. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1512. cur_pstate->drm_pstate->crtc_y,
  1513. cur_pstate->drm_pstate->crtc_w,
  1514. cur_pstate->drm_pstate->crtc_h, false);
  1515. if (right_rect.x < left_rect.x) {
  1516. swap(left_pid, right_pid);
  1517. swap(left_rect, right_rect);
  1518. swap(prv_pstate, cur_pstate);
  1519. }
  1520. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1521. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1522. }
  1523. for (i = 0; i < cnt; i++) {
  1524. cur_pstate = &pstates[i];
  1525. sde_plane_setup_src_split_order(
  1526. cur_pstate->drm_pstate->plane,
  1527. cur_pstate->sde_pstate->multirect_index,
  1528. cur_pstate->sde_pstate->pipe_order_flags);
  1529. }
  1530. }
  1531. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1532. int num_mixers, struct plane_state *pstates, int cnt)
  1533. {
  1534. int i, lm_idx;
  1535. struct sde_format *format;
  1536. bool blend_stage[SDE_STAGE_MAX] = { false };
  1537. u32 blend_type;
  1538. for (i = cnt - 1; i >= 0; i--) {
  1539. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1540. PLANE_PROP_BLEND_OP);
  1541. /* stage has already been programmed or BLEND_OP_SKIP type */
  1542. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1543. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1544. continue;
  1545. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1546. format = to_sde_format(msm_framebuffer_format(
  1547. pstates[i].sde_pstate->base.fb));
  1548. if (!format) {
  1549. SDE_ERROR("invalid format\n");
  1550. return;
  1551. }
  1552. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1553. pstates[i].sde_pstate, format);
  1554. blend_stage[pstates[i].sde_pstate->stage] = true;
  1555. }
  1556. }
  1557. }
  1558. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1559. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1560. struct sde_crtc_mixer *mixer)
  1561. {
  1562. struct drm_plane *plane;
  1563. struct drm_framebuffer *fb;
  1564. struct drm_plane_state *state;
  1565. struct sde_crtc_state *cstate;
  1566. struct sde_plane_state *pstate = NULL;
  1567. struct plane_state *pstates = NULL;
  1568. struct sde_format *format;
  1569. struct sde_hw_ctl *ctl;
  1570. struct sde_hw_mixer *lm;
  1571. struct sde_hw_stage_cfg *stage_cfg;
  1572. struct sde_rect plane_crtc_roi;
  1573. uint32_t stage_idx, lm_idx, layout_idx;
  1574. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1575. int i, mode, cnt = 0;
  1576. bool bg_alpha_enable = false;
  1577. u32 blend_type;
  1578. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1579. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1580. if (!sde_crtc || !crtc->state || !mixer) {
  1581. SDE_ERROR("invalid sde_crtc or mixer\n");
  1582. return;
  1583. }
  1584. ctl = mixer->hw_ctl;
  1585. lm = mixer->hw_lm;
  1586. cstate = to_sde_crtc_state(crtc->state);
  1587. pstates = kcalloc(SDE_PSTATES_MAX,
  1588. sizeof(struct plane_state), GFP_KERNEL);
  1589. if (!pstates)
  1590. return;
  1591. memset(fetch_active, 0, sizeof(fetch_active));
  1592. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1593. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1594. state = plane->state;
  1595. if (!state)
  1596. continue;
  1597. plane_crtc_roi.x = state->crtc_x;
  1598. plane_crtc_roi.y = state->crtc_y;
  1599. plane_crtc_roi.w = state->crtc_w;
  1600. plane_crtc_roi.h = state->crtc_h;
  1601. pstate = to_sde_plane_state(state);
  1602. fb = state->fb;
  1603. mode = sde_plane_get_property(pstate,
  1604. PLANE_PROP_FB_TRANSLATION_MODE);
  1605. set_bit(sde_plane_pipe(plane), fetch_active);
  1606. sde_plane_ctl_flush(plane, ctl, true);
  1607. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1608. crtc->base.id,
  1609. pstate->stage,
  1610. plane->base.id,
  1611. sde_plane_pipe(plane) - SSPP_VIG0,
  1612. state->fb ? state->fb->base.id : -1);
  1613. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1614. if (!format) {
  1615. SDE_ERROR("invalid format\n");
  1616. goto end;
  1617. }
  1618. blend_type = sde_plane_get_property(pstate,
  1619. PLANE_PROP_BLEND_OP);
  1620. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1621. skip_blend_plane.valid_plane = true;
  1622. skip_blend_plane.plane = sde_plane_pipe(plane);
  1623. skip_blend_plane.height = plane_crtc_roi.h;
  1624. skip_blend_plane.width = plane_crtc_roi.w;
  1625. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1626. }
  1627. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1628. if (pstate->stage == SDE_STAGE_BASE &&
  1629. format->alpha_enable)
  1630. bg_alpha_enable = true;
  1631. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1632. state->fb ? state->fb->base.id : -1,
  1633. state->src_x >> 16, state->src_y >> 16,
  1634. state->src_w >> 16, state->src_h >> 16,
  1635. state->crtc_x, state->crtc_y,
  1636. state->crtc_w, state->crtc_h,
  1637. pstate->rotation, mode);
  1638. /*
  1639. * none or left layout will program to layer mixer
  1640. * group 0, right layout will program to layer mixer
  1641. * group 1.
  1642. */
  1643. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1644. layout_idx = 0;
  1645. else
  1646. layout_idx = 1;
  1647. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1648. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1649. stage_cfg->stage[pstate->stage][stage_idx] =
  1650. sde_plane_pipe(plane);
  1651. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1652. pstate->multirect_index;
  1653. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1654. sde_plane_pipe(plane) - SSPP_VIG0,
  1655. pstate->stage,
  1656. pstate->multirect_index,
  1657. pstate->multirect_mode,
  1658. format->base.pixel_format,
  1659. fb ? fb->modifier : 0,
  1660. layout_idx);
  1661. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1662. lm_idx++) {
  1663. if (bg_alpha_enable && !format->alpha_enable)
  1664. mixer[lm_idx].mixer_op_mode = 0;
  1665. else
  1666. mixer[lm_idx].mixer_op_mode |=
  1667. 1 << pstate->stage;
  1668. }
  1669. }
  1670. if (cnt >= SDE_PSTATES_MAX)
  1671. continue;
  1672. pstates[cnt].sde_pstate = pstate;
  1673. pstates[cnt].drm_pstate = state;
  1674. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1675. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1676. else
  1677. pstates[cnt].stage = sde_plane_get_property(
  1678. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1679. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1680. cnt++;
  1681. }
  1682. /* blend config update */
  1683. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1684. pstates, cnt);
  1685. if (ctl->ops.set_active_pipes)
  1686. ctl->ops.set_active_pipes(ctl, fetch_active);
  1687. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1688. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1689. if (lm && lm->ops.setup_dim_layer) {
  1690. cstate = to_sde_crtc_state(crtc->state);
  1691. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1692. for (i = 0; i < cstate->num_dim_layers; i++)
  1693. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1694. mixer, &cstate->dim_layer[i]);
  1695. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1696. }
  1697. }
  1698. end:
  1699. kfree(pstates);
  1700. }
  1701. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1702. struct drm_crtc *crtc)
  1703. {
  1704. struct sde_crtc *sde_crtc;
  1705. struct sde_crtc_state *cstate;
  1706. struct drm_encoder *drm_enc;
  1707. bool is_right_only;
  1708. bool encoder_in_dsc_merge = false;
  1709. if (!crtc || !crtc->state)
  1710. return;
  1711. sde_crtc = to_sde_crtc(crtc);
  1712. cstate = to_sde_crtc_state(crtc->state);
  1713. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1714. return;
  1715. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1716. crtc->state->encoder_mask) {
  1717. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1718. encoder_in_dsc_merge = true;
  1719. break;
  1720. }
  1721. }
  1722. /**
  1723. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1724. * This is due to two reasons:
  1725. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1726. * the left DSC must be used, right DSC cannot be used alone.
  1727. * For right-only partial update, this means swap layer mixers to map
  1728. * Left LM to Right INTF. On later HW this was relaxed.
  1729. * - In DSC Merge mode, the physical encoder has already registered
  1730. * PP0 as the master, to switch to right-only we would have to
  1731. * reprogram to be driven by PP1 instead.
  1732. * To support both cases, we prefer to support the mixer swap solution.
  1733. */
  1734. if (!encoder_in_dsc_merge) {
  1735. if (sde_crtc->mixers_swapped) {
  1736. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1737. sde_crtc->mixers_swapped = false;
  1738. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1739. }
  1740. return;
  1741. }
  1742. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1743. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1744. if (is_right_only && !sde_crtc->mixers_swapped) {
  1745. /* right-only update swap mixers */
  1746. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1747. sde_crtc->mixers_swapped = true;
  1748. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1749. /* left-only or full update, swap back */
  1750. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1751. sde_crtc->mixers_swapped = false;
  1752. }
  1753. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1754. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1755. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1756. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1757. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1758. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1759. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1760. }
  1761. /**
  1762. * _sde_crtc_blend_setup - configure crtc mixers
  1763. * @crtc: Pointer to drm crtc structure
  1764. * @old_state: Pointer to old crtc state
  1765. * @add_planes: Whether or not to add planes to mixers
  1766. */
  1767. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1768. struct drm_crtc_state *old_state, bool add_planes)
  1769. {
  1770. struct sde_crtc *sde_crtc;
  1771. struct sde_crtc_state *sde_crtc_state;
  1772. struct sde_crtc_mixer *mixer;
  1773. struct sde_hw_ctl *ctl;
  1774. struct sde_hw_mixer *lm;
  1775. struct sde_ctl_flush_cfg cfg = {0,};
  1776. int i;
  1777. if (!crtc)
  1778. return;
  1779. sde_crtc = to_sde_crtc(crtc);
  1780. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1781. mixer = sde_crtc->mixers;
  1782. SDE_DEBUG("%s\n", sde_crtc->name);
  1783. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1784. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1785. return;
  1786. }
  1787. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1788. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1789. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1790. }
  1791. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1792. if (!mixer[i].hw_lm) {
  1793. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1794. return;
  1795. }
  1796. mixer[i].mixer_op_mode = 0;
  1797. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1798. sde_crtc_state->dirty)) {
  1799. /* clear dim_layer settings */
  1800. lm = mixer[i].hw_lm;
  1801. if (lm->ops.clear_dim_layer)
  1802. lm->ops.clear_dim_layer(lm);
  1803. }
  1804. }
  1805. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1806. /* initialize stage cfg */
  1807. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1808. if (add_planes)
  1809. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1810. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1811. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1812. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1813. ctl = mixer[i].hw_ctl;
  1814. lm = mixer[i].hw_lm;
  1815. if (sde_kms_rect_is_null(lm_roi))
  1816. sde_crtc->mixers[i].mixer_op_mode = 0;
  1817. if (lm->ops.setup_alpha_out)
  1818. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1819. /* stage config flush mask */
  1820. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1821. ctl->ops.get_pending_flush(ctl, &cfg);
  1822. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1823. mixer[i].hw_lm->idx - LM_0,
  1824. mixer[i].mixer_op_mode,
  1825. ctl->idx - CTL_0,
  1826. cfg.pending_flush_mask);
  1827. if (sde_kms_rect_is_null(lm_roi)) {
  1828. SDE_DEBUG(
  1829. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1830. sde_crtc->name, lm->idx - LM_0,
  1831. ctl->idx - CTL_0);
  1832. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1833. NULL, true);
  1834. } else {
  1835. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1836. &sde_crtc->stage_cfg[lm_layout],
  1837. false);
  1838. }
  1839. }
  1840. _sde_crtc_program_lm_output_roi(crtc);
  1841. }
  1842. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1843. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1844. {
  1845. struct drm_plane *plane;
  1846. struct sde_plane_state *sde_pstate;
  1847. uint32_t mode = 0;
  1848. int rc;
  1849. if (!crtc) {
  1850. SDE_ERROR("invalid state\n");
  1851. return -EINVAL;
  1852. }
  1853. *fb_ns = 0;
  1854. *fb_sec = 0;
  1855. *fb_sec_dir = 0;
  1856. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1857. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1858. rc = PTR_ERR(plane);
  1859. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1860. DRMID(crtc), DRMID(plane), rc);
  1861. return rc;
  1862. }
  1863. sde_pstate = to_sde_plane_state(plane->state);
  1864. mode = sde_plane_get_property(sde_pstate,
  1865. PLANE_PROP_FB_TRANSLATION_MODE);
  1866. switch (mode) {
  1867. case SDE_DRM_FB_NON_SEC:
  1868. (*fb_ns)++;
  1869. break;
  1870. case SDE_DRM_FB_SEC:
  1871. (*fb_sec)++;
  1872. break;
  1873. case SDE_DRM_FB_SEC_DIR_TRANS:
  1874. (*fb_sec_dir)++;
  1875. break;
  1876. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1877. break;
  1878. default:
  1879. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1880. DRMID(plane), mode);
  1881. return -EINVAL;
  1882. }
  1883. }
  1884. return 0;
  1885. }
  1886. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1887. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1888. {
  1889. struct drm_plane *plane;
  1890. const struct drm_plane_state *pstate;
  1891. struct sde_plane_state *sde_pstate;
  1892. uint32_t mode = 0;
  1893. int rc;
  1894. if (!state) {
  1895. SDE_ERROR("invalid state\n");
  1896. return -EINVAL;
  1897. }
  1898. *fb_ns = 0;
  1899. *fb_sec = 0;
  1900. *fb_sec_dir = 0;
  1901. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1902. if (IS_ERR_OR_NULL(pstate)) {
  1903. rc = PTR_ERR(pstate);
  1904. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1905. DRMID(state->crtc), DRMID(plane), rc);
  1906. return rc;
  1907. }
  1908. sde_pstate = to_sde_plane_state(pstate);
  1909. mode = sde_plane_get_property(sde_pstate,
  1910. PLANE_PROP_FB_TRANSLATION_MODE);
  1911. switch (mode) {
  1912. case SDE_DRM_FB_NON_SEC:
  1913. (*fb_ns)++;
  1914. break;
  1915. case SDE_DRM_FB_SEC:
  1916. (*fb_sec)++;
  1917. break;
  1918. case SDE_DRM_FB_SEC_DIR_TRANS:
  1919. (*fb_sec_dir)++;
  1920. break;
  1921. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1922. break;
  1923. default:
  1924. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1925. DRMID(plane), mode);
  1926. return -EINVAL;
  1927. }
  1928. }
  1929. return 0;
  1930. }
  1931. static void _sde_drm_fb_sec_dir_trans(
  1932. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1933. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1934. {
  1935. /* secure display usecase */
  1936. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1937. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1938. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1939. smmu_state->secure_level = secure_level;
  1940. smmu_state->transition_type = PRE_COMMIT;
  1941. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1942. if (old_valid_fb)
  1943. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1944. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1945. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1946. /* secure camera usecase */
  1947. } else if (smmu_state->state == ATTACHED) {
  1948. smmu_state->state = DETACH_SEC_REQ;
  1949. smmu_state->secure_level = secure_level;
  1950. smmu_state->transition_type = PRE_COMMIT;
  1951. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1952. }
  1953. }
  1954. static void _sde_drm_fb_transactions(
  1955. struct sde_kms_smmu_state_data *smmu_state,
  1956. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1957. int *ops)
  1958. {
  1959. if (((smmu_state->state == DETACHED)
  1960. || (smmu_state->state == DETACH_ALL_REQ))
  1961. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1962. && ((smmu_state->state == DETACHED_SEC)
  1963. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1964. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1965. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1966. smmu_state->transition_type = post_commit ?
  1967. POST_COMMIT : PRE_COMMIT;
  1968. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1969. if (old_valid_fb)
  1970. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1971. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1972. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1973. } else if ((smmu_state->state == DETACHED_SEC)
  1974. || (smmu_state->state == DETACH_SEC_REQ)) {
  1975. smmu_state->state = ATTACH_SEC_REQ;
  1976. smmu_state->transition_type = post_commit ?
  1977. POST_COMMIT : PRE_COMMIT;
  1978. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1979. if (old_valid_fb)
  1980. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1981. }
  1982. }
  1983. /**
  1984. * sde_crtc_get_secure_transition_ops - determines the operations that
  1985. * need to be performed before transitioning to secure state
  1986. * This function should be called after swapping the new state
  1987. * @crtc: Pointer to drm crtc structure
  1988. * Returns the bitmask of operations need to be performed, -Error in
  1989. * case of error cases
  1990. */
  1991. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1992. struct drm_crtc_state *old_crtc_state,
  1993. bool old_valid_fb)
  1994. {
  1995. struct drm_plane *plane;
  1996. struct drm_encoder *encoder;
  1997. struct sde_crtc *sde_crtc;
  1998. struct sde_kms *sde_kms;
  1999. struct sde_mdss_cfg *catalog;
  2000. struct sde_kms_smmu_state_data *smmu_state;
  2001. uint32_t translation_mode = 0, secure_level;
  2002. int ops = 0;
  2003. bool post_commit = false;
  2004. if (!crtc || !crtc->state) {
  2005. SDE_ERROR("invalid crtc\n");
  2006. return -EINVAL;
  2007. }
  2008. sde_kms = _sde_crtc_get_kms(crtc);
  2009. if (!sde_kms)
  2010. return -EINVAL;
  2011. smmu_state = &sde_kms->smmu_state;
  2012. smmu_state->prev_state = smmu_state->state;
  2013. smmu_state->prev_secure_level = smmu_state->secure_level;
  2014. sde_crtc = to_sde_crtc(crtc);
  2015. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  2016. catalog = sde_kms->catalog;
  2017. /*
  2018. * SMMU operations need to be delayed in case of video mode panels
  2019. * when switching back to non_secure mode
  2020. */
  2021. drm_for_each_encoder_mask(encoder, crtc->dev,
  2022. crtc->state->encoder_mask) {
  2023. if (sde_encoder_is_dsi_display(encoder))
  2024. post_commit |= sde_encoder_check_curr_mode(encoder,
  2025. MSM_DISPLAY_VIDEO_MODE);
  2026. }
  2027. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  2028. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  2029. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  2030. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  2031. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2032. if (!plane->state)
  2033. continue;
  2034. translation_mode = sde_plane_get_property(
  2035. to_sde_plane_state(plane->state),
  2036. PLANE_PROP_FB_TRANSLATION_MODE);
  2037. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  2038. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  2039. DRMID(crtc), translation_mode);
  2040. return -EINVAL;
  2041. }
  2042. /* we can break if we find sec_dir plane */
  2043. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2044. break;
  2045. }
  2046. mutex_lock(&sde_kms->secure_transition_lock);
  2047. switch (translation_mode) {
  2048. case SDE_DRM_FB_SEC_DIR_TRANS:
  2049. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2050. catalog, old_valid_fb, &ops);
  2051. break;
  2052. case SDE_DRM_FB_SEC:
  2053. case SDE_DRM_FB_NON_SEC:
  2054. _sde_drm_fb_transactions(smmu_state, catalog,
  2055. old_valid_fb, post_commit, &ops);
  2056. break;
  2057. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2058. ops = 0;
  2059. break;
  2060. default:
  2061. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2062. DRMID(crtc), translation_mode);
  2063. ops = -EINVAL;
  2064. }
  2065. /* log only during actual transition times */
  2066. if (ops) {
  2067. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2068. DRMID(crtc), smmu_state->state,
  2069. secure_level, smmu_state->secure_level,
  2070. smmu_state->transition_type, ops);
  2071. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2072. smmu_state->state, smmu_state->transition_type,
  2073. smmu_state->secure_level, old_valid_fb,
  2074. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2075. }
  2076. mutex_unlock(&sde_kms->secure_transition_lock);
  2077. return ops;
  2078. }
  2079. /**
  2080. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2081. * LUTs are configured only once during boot
  2082. * @sde_crtc: Pointer to sde crtc
  2083. * @cstate: Pointer to sde crtc state
  2084. */
  2085. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2086. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2087. {
  2088. struct sde_hw_scaler3_lut_cfg *cfg;
  2089. struct sde_kms *sde_kms;
  2090. u32 *lut_data = NULL;
  2091. size_t len = 0;
  2092. int ret = 0;
  2093. if (!sde_crtc || !cstate) {
  2094. SDE_ERROR("invalid args\n");
  2095. return -EINVAL;
  2096. }
  2097. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2098. if (!sde_kms)
  2099. return -EINVAL;
  2100. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2101. return 0;
  2102. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2103. &cstate->property_state, &len, lut_idx);
  2104. if (!lut_data || !len) {
  2105. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2106. lut_idx, lut_data, len);
  2107. lut_data = NULL;
  2108. len = 0;
  2109. }
  2110. cfg = &cstate->scl3_lut_cfg;
  2111. switch (lut_idx) {
  2112. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2113. cfg->dir_lut = lut_data;
  2114. cfg->dir_len = len;
  2115. break;
  2116. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2117. cfg->cir_lut = lut_data;
  2118. cfg->cir_len = len;
  2119. break;
  2120. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2121. cfg->sep_lut = lut_data;
  2122. cfg->sep_len = len;
  2123. break;
  2124. default:
  2125. ret = -EINVAL;
  2126. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2127. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2128. break;
  2129. }
  2130. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2131. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2132. cfg->is_configured);
  2133. return ret;
  2134. }
  2135. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2136. {
  2137. struct sde_crtc *sde_crtc;
  2138. if (!crtc) {
  2139. SDE_ERROR("invalid crtc\n");
  2140. return;
  2141. }
  2142. sde_crtc = to_sde_crtc(crtc);
  2143. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2144. }
  2145. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2146. {
  2147. int i;
  2148. /**
  2149. * Check if sufficient hw resources are
  2150. * available as per target caps & topology
  2151. */
  2152. if (!sde_crtc) {
  2153. SDE_ERROR("invalid argument\n");
  2154. return -EINVAL;
  2155. }
  2156. if (!sde_crtc->num_mixers ||
  2157. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2158. SDE_ERROR("%s: invalid number mixers: %d\n",
  2159. sde_crtc->name, sde_crtc->num_mixers);
  2160. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2161. SDE_EVTLOG_ERROR);
  2162. return -EINVAL;
  2163. }
  2164. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2165. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2166. || !sde_crtc->mixers[i].hw_ds) {
  2167. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2168. sde_crtc->name, i);
  2169. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2170. i, sde_crtc->mixers[i].hw_lm,
  2171. sde_crtc->mixers[i].hw_ctl,
  2172. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2173. return -EINVAL;
  2174. }
  2175. }
  2176. return 0;
  2177. }
  2178. /**
  2179. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2180. * @crtc: Pointer to drm crtc
  2181. */
  2182. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2183. {
  2184. struct sde_crtc *sde_crtc;
  2185. struct sde_crtc_state *cstate;
  2186. struct sde_hw_mixer *hw_lm;
  2187. struct sde_hw_ctl *hw_ctl;
  2188. struct sde_hw_ds *hw_ds;
  2189. struct sde_hw_ds_cfg *cfg;
  2190. struct sde_kms *kms;
  2191. u32 op_mode = 0;
  2192. u32 lm_idx = 0, num_mixers = 0;
  2193. int i, count = 0;
  2194. if (!crtc)
  2195. return;
  2196. sde_crtc = to_sde_crtc(crtc);
  2197. cstate = to_sde_crtc_state(crtc->state);
  2198. kms = _sde_crtc_get_kms(crtc);
  2199. num_mixers = sde_crtc->num_mixers;
  2200. count = cstate->num_ds;
  2201. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2202. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2203. cstate->num_ds_enabled);
  2204. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2205. SDE_DEBUG("no change in settings, skip commit\n");
  2206. } else if (!kms || !kms->catalog) {
  2207. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2208. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2209. SDE_DEBUG("dest scaler feature not supported\n");
  2210. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2211. //do nothing
  2212. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2213. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2214. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2215. } else {
  2216. for (i = 0; i < count; i++) {
  2217. cfg = &cstate->ds_cfg[i];
  2218. if (!cfg->flags)
  2219. continue;
  2220. lm_idx = cfg->idx;
  2221. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2222. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2223. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2224. /* Setup op mode - Dual/single */
  2225. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2226. op_mode |= BIT(hw_ds->idx - DS_0);
  2227. if (hw_ds->ops.setup_opmode) {
  2228. op_mode |= (cstate->num_ds_enabled ==
  2229. CRTC_DUAL_MIXERS_ONLY) ?
  2230. SDE_DS_OP_MODE_DUAL : 0;
  2231. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2232. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2233. }
  2234. /* Setup scaler */
  2235. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2236. (cfg->flags &
  2237. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2238. if (hw_ds->ops.setup_scaler)
  2239. hw_ds->ops.setup_scaler(hw_ds,
  2240. &cfg->scl3_cfg,
  2241. &cstate->scl3_lut_cfg);
  2242. }
  2243. /*
  2244. * Dest scaler shares the flush bit of the LM in control
  2245. */
  2246. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2247. hw_ctl->ops.update_bitmask_mixer(
  2248. hw_ctl, hw_lm->idx, 1);
  2249. }
  2250. }
  2251. }
  2252. static void sde_crtc_disable_dest_scaler(struct drm_crtc *crtc)
  2253. {
  2254. struct sde_crtc *sde_crtc;
  2255. struct sde_crtc_state *cstate;
  2256. struct sde_hw_mixer *hw_lm;
  2257. struct sde_hw_ctl *hw_ctl;
  2258. struct sde_hw_ds *hw_ds;
  2259. int lm_idx;
  2260. sde_crtc = to_sde_crtc(crtc);
  2261. cstate = to_sde_crtc_state(crtc->state);
  2262. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  2263. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2264. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2265. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2266. if (hw_ds && hw_ds->ops.disable_dest_scl)
  2267. hw_ds->ops.disable_dest_scl(hw_ds);
  2268. if (hw_lm && hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2269. hw_ctl->ops.update_bitmask_mixer(
  2270. hw_ctl, hw_lm->idx, 1);
  2271. }
  2272. }
  2273. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2274. {
  2275. if (!buf)
  2276. return;
  2277. msm_gem_put_buffer(buf->gem);
  2278. kfree(buf);
  2279. buf = NULL;
  2280. }
  2281. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2282. {
  2283. struct sde_crtc *sde_crtc;
  2284. struct sde_frame_data_buffer *buf;
  2285. uint32_t cur_buf;
  2286. sde_crtc = to_sde_crtc(crtc);
  2287. cur_buf = sde_crtc->frame_data.cnt;
  2288. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2289. if (!buf)
  2290. return -ENOMEM;
  2291. sde_crtc->frame_data.buf[cur_buf] = buf;
  2292. buf->fd = fd;
  2293. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2294. if (!buf->fb) {
  2295. SDE_ERROR("unable to get fb");
  2296. return -EINVAL;
  2297. }
  2298. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2299. if (!buf->gem) {
  2300. SDE_ERROR("unable to get drm gem");
  2301. return -EINVAL;
  2302. }
  2303. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2304. sizeof(struct sde_drm_frame_data_packet));
  2305. }
  2306. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2307. struct sde_crtc_state *cstate, void __user *usr)
  2308. {
  2309. struct sde_crtc *sde_crtc;
  2310. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2311. int i, ret;
  2312. if (!crtc || !cstate || !usr)
  2313. return;
  2314. sde_crtc = to_sde_crtc(crtc);
  2315. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2316. if (ret) {
  2317. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2318. return;
  2319. }
  2320. if (!ctrl.num_buffers) {
  2321. SDE_DEBUG("clearing frame data buffers");
  2322. goto exit;
  2323. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2324. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2325. return;
  2326. }
  2327. for (i = 0; i < ctrl.num_buffers; i++) {
  2328. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2329. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2330. goto exit;
  2331. }
  2332. sde_crtc->frame_data.cnt++;
  2333. }
  2334. return;
  2335. exit:
  2336. while (sde_crtc->frame_data.cnt--)
  2337. _sde_crtc_put_frame_data_buffer(
  2338. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2339. sde_crtc->frame_data.cnt = 0;
  2340. }
  2341. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2342. struct sde_drm_frame_data_packet *frame_data_packet)
  2343. {
  2344. struct sde_crtc *sde_crtc;
  2345. struct sde_drm_frame_data_buf buf;
  2346. struct msm_gem_object *msm_gem;
  2347. u32 cur_buf;
  2348. sde_crtc = to_sde_crtc(crtc);
  2349. cur_buf = sde_crtc->frame_data.idx;
  2350. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2351. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2352. buf.offset = msm_gem->offset;
  2353. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2354. sizeof(struct sde_drm_frame_data_buf));
  2355. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2356. }
  2357. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2358. {
  2359. struct sde_crtc *sde_crtc;
  2360. struct drm_plane *plane;
  2361. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2362. struct sde_drm_frame_data_packet *data;
  2363. struct sde_frame_data *frame_data;
  2364. int i = 0;
  2365. if (!crtc || !crtc->state)
  2366. return;
  2367. sde_crtc = to_sde_crtc(crtc);
  2368. frame_data = &sde_crtc->frame_data;
  2369. if (frame_data->cnt) {
  2370. struct msm_gem_object *msm_gem;
  2371. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2372. data = (struct sde_drm_frame_data_packet *)
  2373. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2374. } else {
  2375. data = &frame_data_packet;
  2376. }
  2377. data->commit_count = sde_crtc->play_count;
  2378. data->frame_count = sde_crtc->fps_info.frame_count;
  2379. /* Collect plane specific data */
  2380. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old) {
  2381. if (i < SDE_FRAME_DATA_MAX_PLANES)
  2382. sde_plane_get_frame_data(plane, &data->plane_frame_data[i++]);
  2383. }
  2384. if (frame_data->cnt)
  2385. _sde_crtc_frame_data_notify(crtc, data);
  2386. }
  2387. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2388. {
  2389. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2390. struct sde_crtc *sde_crtc;
  2391. struct msm_drm_private *priv;
  2392. struct sde_crtc_frame_event *fevent;
  2393. struct sde_kms_frame_event_cb_data *cb_data;
  2394. unsigned long flags;
  2395. u32 crtc_id;
  2396. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2397. if (!data) {
  2398. SDE_ERROR("invalid parameters\n");
  2399. return;
  2400. }
  2401. crtc = cb_data->crtc;
  2402. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2403. SDE_ERROR("invalid parameters\n");
  2404. return;
  2405. }
  2406. sde_crtc = to_sde_crtc(crtc);
  2407. priv = crtc->dev->dev_private;
  2408. crtc_id = drm_crtc_index(crtc);
  2409. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2410. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2411. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2412. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2413. struct sde_crtc_frame_event, list);
  2414. if (fevent)
  2415. list_del_init(&fevent->list);
  2416. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2417. if (!fevent) {
  2418. pr_err_ratelimited("crtc%d event %d overflow\n", DRMID(crtc), event);
  2419. SDE_EVT32(DRMID(crtc), event);
  2420. return;
  2421. }
  2422. fevent->event = event;
  2423. fevent->ts = ts;
  2424. fevent->crtc = crtc;
  2425. fevent->connector = cb_data->connector;
  2426. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2427. }
  2428. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2429. struct drm_crtc_state *old_state)
  2430. {
  2431. struct drm_device *dev;
  2432. struct sde_crtc *sde_crtc;
  2433. struct sde_crtc_state *cstate;
  2434. struct drm_connector *conn;
  2435. struct drm_encoder *encoder;
  2436. struct drm_connector_list_iter conn_iter;
  2437. if (!crtc || !crtc->state) {
  2438. SDE_ERROR("invalid crtc\n");
  2439. return;
  2440. }
  2441. dev = crtc->dev;
  2442. sde_crtc = to_sde_crtc(crtc);
  2443. cstate = to_sde_crtc_state(crtc->state);
  2444. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2445. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2446. /* identify connectors attached to this crtc */
  2447. cstate->num_connectors = 0;
  2448. drm_connector_list_iter_begin(dev, &conn_iter);
  2449. drm_for_each_connector_iter(conn, &conn_iter)
  2450. if (conn->state && conn->state->crtc == crtc &&
  2451. cstate->num_connectors < MAX_CONNECTORS) {
  2452. encoder = conn->state->best_encoder;
  2453. if (encoder)
  2454. sde_encoder_register_frame_event_callback(
  2455. encoder,
  2456. sde_crtc_frame_event_cb,
  2457. crtc);
  2458. cstate->connectors[cstate->num_connectors++] = conn;
  2459. sde_connector_prepare_fence(conn);
  2460. sde_encoder_set_clone_mode(encoder, crtc->state);
  2461. }
  2462. drm_connector_list_iter_end(&conn_iter);
  2463. /* prepare main output fence */
  2464. sde_fence_prepare(sde_crtc->output_fence);
  2465. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2466. }
  2467. /**
  2468. * sde_crtc_complete_flip - signal pending page_flip events
  2469. * Any pending vblank events are added to the vblank_event_list
  2470. * so that the next vblank interrupt shall signal them.
  2471. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2472. * This API signals any pending PAGE_FLIP events requested through
  2473. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2474. * if file!=NULL, this is preclose potential cancel-flip path
  2475. * @crtc: Pointer to drm crtc structure
  2476. * @file: Pointer to drm file
  2477. */
  2478. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2479. struct drm_file *file)
  2480. {
  2481. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2482. struct drm_device *dev = crtc->dev;
  2483. struct drm_pending_vblank_event *event;
  2484. unsigned long flags;
  2485. spin_lock_irqsave(&dev->event_lock, flags);
  2486. event = sde_crtc->event;
  2487. if (!event)
  2488. goto end;
  2489. /*
  2490. * if regular vblank case (!file) or if cancel-flip from
  2491. * preclose on file that requested flip, then send the
  2492. * event:
  2493. */
  2494. if (!file || (event->base.file_priv == file)) {
  2495. sde_crtc->event = NULL;
  2496. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2497. sde_crtc->name, event);
  2498. SDE_EVT32_VERBOSE(DRMID(crtc));
  2499. drm_crtc_send_vblank_event(crtc, event);
  2500. }
  2501. end:
  2502. spin_unlock_irqrestore(&dev->event_lock, flags);
  2503. }
  2504. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2505. struct drm_crtc_state *cstate)
  2506. {
  2507. struct drm_encoder *encoder;
  2508. if (!crtc || !crtc->dev || !cstate) {
  2509. SDE_ERROR("invalid crtc\n");
  2510. return INTF_MODE_NONE;
  2511. }
  2512. drm_for_each_encoder_mask(encoder, crtc->dev,
  2513. cstate->encoder_mask) {
  2514. /* continue if copy encoder is encountered */
  2515. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2516. continue;
  2517. return sde_encoder_get_intf_mode(encoder);
  2518. }
  2519. return INTF_MODE_NONE;
  2520. }
  2521. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2522. {
  2523. struct drm_encoder *encoder;
  2524. if (!crtc || !crtc->dev) {
  2525. SDE_ERROR("invalid crtc\n");
  2526. return INTF_MODE_NONE;
  2527. }
  2528. drm_for_each_encoder(encoder, crtc->dev)
  2529. if ((encoder->crtc == crtc)
  2530. && !sde_encoder_in_cont_splash(encoder))
  2531. return sde_encoder_get_fps(encoder);
  2532. return 0;
  2533. }
  2534. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2535. {
  2536. struct drm_encoder *encoder;
  2537. if (!crtc || !crtc->dev) {
  2538. SDE_ERROR("invalid crtc\n");
  2539. return 0;
  2540. }
  2541. drm_for_each_encoder_mask(encoder, crtc->dev,
  2542. crtc->state->encoder_mask) {
  2543. if (!sde_encoder_in_cont_splash(encoder))
  2544. return sde_encoder_get_dfps_maxfps(encoder);
  2545. }
  2546. return 0;
  2547. }
  2548. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2549. {
  2550. struct drm_encoder *enc;
  2551. struct sde_crtc *sde_crtc;
  2552. if (!crtc || !crtc->dev)
  2553. return NULL;
  2554. sde_crtc = to_sde_crtc(crtc);
  2555. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2556. if (sde_encoder_in_clone_mode(enc))
  2557. continue;
  2558. return enc;
  2559. }
  2560. return NULL;
  2561. }
  2562. static void sde_crtc_vblank_notify(struct drm_crtc *crtc, ktime_t ts)
  2563. {
  2564. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2565. /* keep statistics on vblank callback - with auto reset via debugfs */
  2566. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2567. sde_crtc->vblank_cb_time = ts;
  2568. else
  2569. sde_crtc->vblank_cb_count++;
  2570. sde_crtc->vblank_last_cb_time = ts;
  2571. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2572. drm_crtc_handle_vblank(crtc);
  2573. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2574. SDE_EVT32(DRMID(crtc), ktime_to_us(ts));
  2575. }
  2576. static void sde_crtc_vblank_notify_work(struct kthread_work *work)
  2577. {
  2578. struct drm_crtc *crtc;
  2579. struct sde_crtc *sde_crtc;
  2580. struct sde_crtc_vblank_event *vevent = container_of(work,
  2581. struct sde_crtc_vblank_event, work);
  2582. unsigned long flags;
  2583. if (!vevent->crtc) {
  2584. SDE_ERROR("invalid crtc\n");
  2585. return;
  2586. }
  2587. crtc = vevent->crtc;
  2588. sde_crtc = to_sde_crtc(crtc);
  2589. sde_crtc_vblank_notify(vevent->crtc, vevent->ts);
  2590. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2591. list_add_tail(&vevent->list, &sde_crtc->vblank_event_list);
  2592. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2593. }
  2594. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2595. {
  2596. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2597. struct sde_kms *sde_kms;
  2598. struct msm_drm_private *priv;
  2599. int crtc_id = drm_crtc_index(crtc);
  2600. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2601. struct sde_crtc_vblank_event *vevent;
  2602. unsigned long flags;
  2603. sde_kms = _sde_crtc_get_kms(crtc);
  2604. if (!sde_kms) {
  2605. SDE_ERROR("invalid kms handle\n");
  2606. return;
  2607. }
  2608. if (!test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features)) {
  2609. sde_crtc_vblank_notify(crtc, ts);
  2610. return;
  2611. }
  2612. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2613. vevent = list_first_entry_or_null(&sde_crtc->vblank_event_list,
  2614. struct sde_crtc_vblank_event, list);
  2615. if (vevent)
  2616. list_del_init(&vevent->list);
  2617. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2618. /*
  2619. * schedule vblank notification to event thread when precise vsync
  2620. * timestamp feature is supported. This would ensure the vblank hook
  2621. * gets the precise hw timestamp even if the event thread is scheduled
  2622. * with slight delays
  2623. */
  2624. priv = sde_kms->dev->dev_private;
  2625. if (!vevent) {
  2626. pr_err_ratelimited("crtc%d vblank event overflow\n", DRMID(crtc));
  2627. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_ERROR);
  2628. return;
  2629. }
  2630. vevent->ts = ts;
  2631. vevent->crtc = crtc;
  2632. kthread_queue_work(&priv->event_thread[crtc_id].worker, &vevent->work);
  2633. }
  2634. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2635. ktime_t ts, enum sde_fence_event fence_event)
  2636. {
  2637. if (!connector) {
  2638. SDE_ERROR("invalid param\n");
  2639. return;
  2640. }
  2641. SDE_ATRACE_BEGIN("signal_retire_fence");
  2642. sde_connector_complete_commit(connector, ts, fence_event);
  2643. SDE_ATRACE_END("signal_retire_fence");
  2644. }
  2645. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2646. {
  2647. struct sde_crtc *sde_crtc;
  2648. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2649. int i, rc;
  2650. bool updated = false;
  2651. struct drm_event event;
  2652. sde_crtc = to_sde_crtc(crtc);
  2653. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2654. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2655. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2656. &current_opr_value[i]);
  2657. if (rc) {
  2658. SDE_ERROR("failed to collect OPR idx: %d rc: %d\n", i, rc);
  2659. continue;
  2660. }
  2661. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2662. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2663. continue;
  2664. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2665. updated = true;
  2666. }
  2667. if (updated) {
  2668. event.type = DRM_EVENT_OPR_VALUE;
  2669. event.length = sizeof(sde_crtc->previous_opr_value);
  2670. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2671. (u8 *)&sde_crtc->previous_opr_value);
  2672. }
  2673. }
  2674. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2675. struct sde_crtc_frame_event *fevent)
  2676. {
  2677. struct sde_crtc *sde_crtc;
  2678. struct sde_connector *sde_conn;
  2679. sde_crtc = to_sde_crtc(crtc);
  2680. if (sde_crtc->opr_event_notify_enabled)
  2681. sde_crtc_opr_event_notify(crtc);
  2682. sde_conn = to_sde_connector(fevent->connector);
  2683. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2684. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2685. }
  2686. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2687. {
  2688. struct msm_drm_private *priv;
  2689. struct sde_crtc_frame_event *fevent;
  2690. struct drm_crtc *crtc;
  2691. struct sde_crtc *sde_crtc;
  2692. struct sde_kms *sde_kms;
  2693. unsigned long flags;
  2694. bool in_clone_mode = false;
  2695. int ret;
  2696. if (!work) {
  2697. SDE_ERROR("invalid work handle\n");
  2698. return;
  2699. }
  2700. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2701. if (!fevent->crtc || !fevent->crtc->state) {
  2702. SDE_ERROR("invalid crtc\n");
  2703. return;
  2704. }
  2705. crtc = fevent->crtc;
  2706. sde_crtc = to_sde_crtc(crtc);
  2707. sde_kms = _sde_crtc_get_kms(crtc);
  2708. if (!sde_kms) {
  2709. SDE_ERROR("invalid kms handle\n");
  2710. return;
  2711. }
  2712. priv = sde_kms->dev->dev_private;
  2713. SDE_ATRACE_BEGIN("crtc_frame_event");
  2714. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2715. ktime_to_ns(fevent->ts));
  2716. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2717. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2718. true : false;
  2719. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2720. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2721. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2722. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  2723. if (ret < 0) {
  2724. SDE_ERROR("failed to enable power resource %d\n", ret);
  2725. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  2726. } else {
  2727. /* log and clear plane ubwc errors if any */
  2728. sde_crtc_get_frame_data(crtc);
  2729. pm_runtime_put_sync(crtc->dev->dev);
  2730. }
  2731. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2732. /* this should not happen */
  2733. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2734. crtc->base.id,
  2735. ktime_to_ns(fevent->ts),
  2736. atomic_read(&sde_crtc->frame_pending));
  2737. SDE_EVT32(DRMID(crtc), fevent->event,
  2738. SDE_EVTLOG_FUNC_CASE1);
  2739. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2740. /* release bandwidth and other resources */
  2741. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2742. crtc->base.id,
  2743. ktime_to_ns(fevent->ts));
  2744. SDE_EVT32(DRMID(crtc), fevent->event,
  2745. SDE_EVTLOG_FUNC_CASE2);
  2746. sde_core_perf_crtc_release_bw(crtc);
  2747. } else {
  2748. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2749. SDE_EVTLOG_FUNC_CASE3);
  2750. }
  2751. }
  2752. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2753. SDE_ATRACE_BEGIN("signal_release_fence");
  2754. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2755. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2756. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2757. _sde_crtc_frame_done_notify(crtc, fevent);
  2758. SDE_ATRACE_END("signal_release_fence");
  2759. }
  2760. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) {
  2761. if (sde_crtc->retire_frame_event_sf) {
  2762. sde_crtc->retire_frame_event_time = fevent->ts;
  2763. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2764. }
  2765. /* this api should be called without spin_lock */
  2766. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2767. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2768. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2769. }
  2770. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2771. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2772. crtc->base.id, ktime_to_ns(fevent->ts));
  2773. spin_lock_irqsave(&sde_crtc->event_spin_lock, flags);
  2774. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2775. spin_unlock_irqrestore(&sde_crtc->event_spin_lock, flags);
  2776. SDE_ATRACE_END("crtc_frame_event");
  2777. }
  2778. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2779. struct drm_crtc_state *old_state)
  2780. {
  2781. struct sde_crtc *sde_crtc;
  2782. struct sde_splash_display *splash_display = NULL;
  2783. struct sde_kms *sde_kms;
  2784. bool cont_splash_enabled = false;
  2785. int i;
  2786. u32 power_on = 1;
  2787. if (!crtc || !crtc->state) {
  2788. SDE_ERROR("invalid crtc\n");
  2789. return;
  2790. }
  2791. sde_crtc = to_sde_crtc(crtc);
  2792. SDE_EVT32_VERBOSE(DRMID(crtc));
  2793. sde_kms = _sde_crtc_get_kms(crtc);
  2794. if (!sde_kms)
  2795. return;
  2796. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2797. splash_display = &sde_kms->splash_data.splash_display[i];
  2798. if (splash_display->cont_splash_enabled && splash_display->encoder &&
  2799. crtc == splash_display->encoder->crtc)
  2800. cont_splash_enabled = true;
  2801. }
  2802. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2803. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2804. sde_core_perf_crtc_update(crtc, 0, false);
  2805. }
  2806. /**
  2807. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2808. * @cstate: Pointer to sde crtc state
  2809. */
  2810. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2811. {
  2812. if (!cstate) {
  2813. SDE_ERROR("invalid cstate\n");
  2814. return;
  2815. }
  2816. cstate->input_fence_timeout_ns =
  2817. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2818. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2819. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  2820. /* Increase fence timeout value to 20 sec (case 03381402 / P180412-02009) */
  2821. /* use 10s for avoiding DP timeout (P211102-01233)*/
  2822. // cstate->input_fence_timeout_ns *= 2;
  2823. SDE_DEBUG("input_fence_timeout_ns %llu\n", cstate->input_fence_timeout_ns);
  2824. #endif
  2825. }
  2826. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2827. {
  2828. u32 i;
  2829. struct sde_crtc_state *cstate;
  2830. if (!state)
  2831. return;
  2832. cstate = to_sde_crtc_state(state);
  2833. for (i = 0; i < cstate->num_dim_layers; i++)
  2834. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2835. cstate->num_dim_layers = 0;
  2836. }
  2837. /**
  2838. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2839. * @cstate: Pointer to sde crtc state
  2840. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2841. */
  2842. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2843. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2844. {
  2845. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2846. struct sde_drm_dim_layer_cfg *user_cfg;
  2847. struct sde_hw_dim_layer *dim_layer;
  2848. u32 count, i;
  2849. struct sde_kms *kms;
  2850. if (!crtc || !cstate) {
  2851. SDE_ERROR("invalid crtc or cstate\n");
  2852. return;
  2853. }
  2854. dim_layer = cstate->dim_layer;
  2855. if (!usr_ptr) {
  2856. /* usr_ptr is null when setting the default property value */
  2857. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2858. SDE_DEBUG("dim_layer data removed\n");
  2859. goto clear;
  2860. }
  2861. kms = _sde_crtc_get_kms(crtc);
  2862. if (!kms || !kms->catalog) {
  2863. SDE_ERROR("invalid kms\n");
  2864. return;
  2865. }
  2866. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2867. SDE_ERROR("failed to copy dim_layer data\n");
  2868. return;
  2869. }
  2870. count = dim_layer_v1.num_layers;
  2871. if (count > SDE_MAX_DIM_LAYERS) {
  2872. SDE_ERROR("invalid number of dim_layers:%d", count);
  2873. return;
  2874. }
  2875. /* populate from user space */
  2876. cstate->num_dim_layers = count;
  2877. for (i = 0; i < count; i++) {
  2878. user_cfg = &dim_layer_v1.layer_cfg[i];
  2879. dim_layer[i].flags = user_cfg->flags;
  2880. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2881. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2882. dim_layer[i].rect.x = user_cfg->rect.x1;
  2883. dim_layer[i].rect.y = user_cfg->rect.y1;
  2884. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2885. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2886. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2887. user_cfg->color_fill.color_0,
  2888. user_cfg->color_fill.color_1,
  2889. user_cfg->color_fill.color_2,
  2890. user_cfg->color_fill.color_3,
  2891. };
  2892. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2893. i, dim_layer[i].flags, dim_layer[i].stage);
  2894. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2895. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2896. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2897. dim_layer[i].color_fill.color_0,
  2898. dim_layer[i].color_fill.color_1,
  2899. dim_layer[i].color_fill.color_2,
  2900. dim_layer[i].color_fill.color_3);
  2901. }
  2902. clear:
  2903. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2904. }
  2905. /**
  2906. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2907. * @sde_crtc : Pointer to sde crtc
  2908. * @cstate : Pointer to sde crtc state
  2909. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2910. */
  2911. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2912. struct sde_crtc_state *cstate,
  2913. void __user *usr_ptr)
  2914. {
  2915. struct sde_drm_dest_scaler_data ds_data;
  2916. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2917. struct sde_drm_scaler_v2 scaler_v2;
  2918. void __user *scaler_v2_usr;
  2919. int i, count;
  2920. if (!sde_crtc || !cstate) {
  2921. SDE_ERROR("invalid sde_crtc/state\n");
  2922. return -EINVAL;
  2923. }
  2924. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2925. if (!usr_ptr) {
  2926. SDE_DEBUG("ds data removed\n");
  2927. return 0;
  2928. }
  2929. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2930. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2931. sde_crtc->name);
  2932. return -EINVAL;
  2933. }
  2934. count = ds_data.num_dest_scaler;
  2935. if (!count) {
  2936. SDE_DEBUG("no ds data available\n");
  2937. return 0;
  2938. }
  2939. if (count > SDE_MAX_DS_COUNT) {
  2940. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2941. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2942. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2943. return -EINVAL;
  2944. }
  2945. /* Populate from user space */
  2946. for (i = 0; i < count; i++) {
  2947. ds_cfg_usr = &ds_data.ds_cfg[i];
  2948. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2949. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2950. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2951. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2952. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2953. if (ds_cfg_usr->scaler_cfg) {
  2954. scaler_v2_usr =
  2955. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2956. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2957. sizeof(scaler_v2))) {
  2958. SDE_ERROR("%s:scaler: copy from user failed\n",
  2959. sde_crtc->name);
  2960. return -EINVAL;
  2961. }
  2962. }
  2963. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2964. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2965. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2966. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2967. scaler_v2.dst_width, scaler_v2.dst_height);
  2968. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2969. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2970. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2971. scaler_v2.dst_width, scaler_v2.dst_height);
  2972. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2973. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2974. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2975. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2976. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2977. ds_cfg_usr->lm_height);
  2978. }
  2979. cstate->num_ds = count;
  2980. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2981. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2982. return 0;
  2983. }
  2984. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2985. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2986. struct sde_hw_ds_cfg *prev_cfg)
  2987. {
  2988. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2989. || !cfg->lm_width || !cfg->lm_height) {
  2990. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2991. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2992. hdisplay, mode->vdisplay);
  2993. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2994. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2995. return -E2BIG;
  2996. }
  2997. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2998. cfg->lm_height != prev_cfg->lm_height)) {
  2999. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  3000. crtc->base.id, cfg->lm_width,
  3001. cfg->lm_height, prev_cfg->lm_width,
  3002. prev_cfg->lm_height);
  3003. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  3004. prev_cfg->lm_width, prev_cfg->lm_height,
  3005. SDE_EVTLOG_ERROR);
  3006. return -EINVAL;
  3007. }
  3008. return 0;
  3009. }
  3010. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  3011. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  3012. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  3013. u32 max_in_width, u32 max_out_width)
  3014. {
  3015. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  3016. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  3017. /**
  3018. * Scaler src and dst width shouldn't exceed the maximum
  3019. * width limitation. Also, if there is no partial update
  3020. * dst width and height must match display resolution.
  3021. */
  3022. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  3023. cfg->scl3_cfg.dst_width > max_out_width ||
  3024. !cfg->scl3_cfg.src_width[0] ||
  3025. !cfg->scl3_cfg.dst_width ||
  3026. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  3027. && (cfg->scl3_cfg.dst_width != hdisplay ||
  3028. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  3029. SDE_ERROR("crtc%d: ", crtc->base.id);
  3030. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  3031. cfg->scl3_cfg.src_width[0],
  3032. cfg->scl3_cfg.dst_width,
  3033. cfg->scl3_cfg.dst_height,
  3034. hdisplay, mode->vdisplay);
  3035. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  3036. sde_crtc->num_mixers, cfg->flags,
  3037. hw_ds->idx - DS_0);
  3038. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  3039. cfg->scl3_cfg.enable,
  3040. cfg->scl3_cfg.de.enable);
  3041. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  3042. cfg->scl3_cfg.de.enable, cfg->flags,
  3043. max_in_width, max_out_width,
  3044. cfg->scl3_cfg.src_width[0],
  3045. cfg->scl3_cfg.dst_width,
  3046. cfg->scl3_cfg.dst_height, hdisplay,
  3047. mode->vdisplay, sde_crtc->num_mixers,
  3048. SDE_EVTLOG_ERROR);
  3049. cfg->flags &=
  3050. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3051. cfg->flags &=
  3052. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  3053. return -EINVAL;
  3054. }
  3055. }
  3056. return 0;
  3057. }
  3058. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  3059. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  3060. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  3061. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  3062. {
  3063. int i, ret;
  3064. u32 lm_idx;
  3065. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  3066. for (i = 0; i < cstate->num_ds; i++) {
  3067. cfg = &cstate->ds_cfg[i];
  3068. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  3069. lm_idx = cfg->idx;
  3070. /**
  3071. * Validate against topology
  3072. * No of dest scalers should match the num of mixers
  3073. * unless it is partial update left only/right only use case
  3074. */
  3075. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  3076. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3077. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  3078. crtc->base.id, i, lm_idx, cfg->flags);
  3079. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  3080. SDE_EVTLOG_ERROR);
  3081. return -EINVAL;
  3082. }
  3083. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  3084. if (!max_in_width && !max_out_width) {
  3085. max_in_width = hw_ds->scl->top->maxinputwidth;
  3086. max_out_width = hw_ds->scl->top->maxoutputwidth;
  3087. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  3088. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  3089. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  3090. max_in_width, max_out_width, cstate->num_ds);
  3091. }
  3092. /* Check LM width and height */
  3093. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  3094. prev_cfg);
  3095. if (ret)
  3096. return ret;
  3097. /* Check scaler data */
  3098. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  3099. hw_ds, cfg, hdisplay,
  3100. max_in_width, max_out_width);
  3101. if (ret)
  3102. return ret;
  3103. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  3104. (*num_ds_enable)++;
  3105. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  3106. hw_ds->idx - DS_0, cfg->flags);
  3107. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  3108. }
  3109. return 0;
  3110. }
  3111. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  3112. struct sde_crtc_state *cstate, u32 num_ds_enable)
  3113. {
  3114. struct sde_hw_ds_cfg *cfg;
  3115. int i;
  3116. SDE_DEBUG("dest scaler status : %d -> %d\n",
  3117. cstate->num_ds_enabled, num_ds_enable);
  3118. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  3119. cstate->num_ds, cstate->dirty[0]);
  3120. if (cstate->num_ds_enabled != num_ds_enable) {
  3121. /* Disabling destination scaler */
  3122. if (!num_ds_enable) {
  3123. for (i = 0; i < cstate->num_ds; i++) {
  3124. cfg = &cstate->ds_cfg[i];
  3125. cfg->idx = i;
  3126. /* Update scaler settings in disable case */
  3127. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3128. cfg->scl3_cfg.enable = 0;
  3129. cfg->scl3_cfg.de.enable = 0;
  3130. }
  3131. }
  3132. cstate->num_ds_enabled = num_ds_enable;
  3133. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3134. } else {
  3135. if (!cstate->num_ds_enabled)
  3136. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3137. }
  3138. }
  3139. /**
  3140. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3141. * @crtc : Pointer to drm crtc
  3142. * @state : Pointer to drm crtc state
  3143. */
  3144. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3145. struct drm_crtc_state *state)
  3146. {
  3147. struct sde_crtc *sde_crtc;
  3148. struct sde_crtc_state *cstate;
  3149. struct drm_display_mode *mode;
  3150. struct sde_kms *kms;
  3151. struct sde_hw_ds *hw_ds = NULL;
  3152. u32 ret = 0;
  3153. u32 num_ds_enable = 0, hdisplay = 0;
  3154. u32 max_in_width = 0, max_out_width = 0;
  3155. if (!crtc || !state)
  3156. return -EINVAL;
  3157. sde_crtc = to_sde_crtc(crtc);
  3158. cstate = to_sde_crtc_state(state);
  3159. kms = _sde_crtc_get_kms(crtc);
  3160. mode = &state->adjusted_mode;
  3161. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3162. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3163. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3164. return 0;
  3165. }
  3166. if (!kms || !kms->catalog) {
  3167. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3168. return -EINVAL;
  3169. }
  3170. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3171. SDE_DEBUG("dest scaler feature not supported\n");
  3172. return 0;
  3173. }
  3174. if (!sde_crtc->num_mixers) {
  3175. SDE_DEBUG("mixers not allocated\n");
  3176. return 0;
  3177. }
  3178. ret = _sde_validate_hw_resources(sde_crtc);
  3179. if (ret)
  3180. goto err;
  3181. /**
  3182. * No of dest scalers shouldn't exceed hw ds block count and
  3183. * also, match the num of mixers unless it is partial update
  3184. * left only/right only use case - currently PU + DS is not supported
  3185. */
  3186. if (cstate->num_ds > kms->catalog->ds_count ||
  3187. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3188. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3189. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3190. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3191. cstate->ds_cfg[0].flags);
  3192. ret = -EINVAL;
  3193. goto err;
  3194. }
  3195. /**
  3196. * Check if DS needs to be enabled or disabled
  3197. * In case of enable, validate the data
  3198. */
  3199. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3200. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3201. cstate->num_ds, cstate->ds_cfg[0].flags);
  3202. goto disable;
  3203. }
  3204. /* Display resolution */
  3205. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3206. /* Validate the DS data */
  3207. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3208. mode, hw_ds, hdisplay, &num_ds_enable,
  3209. max_in_width, max_out_width);
  3210. if (ret)
  3211. goto err;
  3212. disable:
  3213. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3214. return 0;
  3215. err:
  3216. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3217. return ret;
  3218. }
  3219. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3220. {
  3221. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3222. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3223. SDE_DEBUG("invalid crtc params %d\n", !sde_crtc);
  3224. return NULL;
  3225. }
  3226. /* it will always return the first mixer and single CTL */
  3227. return sde_crtc->mixers[0].hw_ctl;
  3228. }
  3229. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3230. {
  3231. struct dma_fence *fence;
  3232. struct sde_plane *psde;
  3233. struct sde_plane_state *pstate;
  3234. void *input_fence;
  3235. struct dma_fence *input_hw_fence = NULL;
  3236. struct dma_fence_array *array = NULL;
  3237. struct dma_fence *spec_fence = NULL;
  3238. int i;
  3239. if (!plane || !plane->state) {
  3240. SDE_ERROR("invalid input %d\n", !plane);
  3241. return NULL;
  3242. }
  3243. psde = to_sde_plane(plane);
  3244. pstate = to_sde_plane_state(plane->state);
  3245. input_fence = pstate->input_fence;
  3246. if (input_fence) {
  3247. fence = (struct dma_fence *)pstate->input_fence;
  3248. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3249. bool spec_hw_fence = false;
  3250. array = container_of(fence, struct dma_fence_array, base);
  3251. if (IS_ERR_OR_NULL(array))
  3252. goto exit;
  3253. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3254. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3255. goto exit;
  3256. for (i = 0; i < array->num_fences; i++) {
  3257. spec_fence = array->fences[i];
  3258. if (!IS_ERR_OR_NULL(spec_fence) &&
  3259. test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3260. &spec_fence->flags)) {
  3261. spec_hw_fence = true;
  3262. } else {
  3263. /*
  3264. * all child-fences of the spec fence must be hw-fences for
  3265. * this fence to be considered hw-fence. Otherwise just
  3266. * fail here to set the hw-fences and driver will use
  3267. * sw-fences instead.
  3268. */
  3269. spec_hw_fence = false;
  3270. break;
  3271. }
  3272. }
  3273. if (spec_hw_fence)
  3274. input_hw_fence = fence;
  3275. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3276. input_hw_fence = fence;
  3277. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3278. fence->context, fence->seqno, fence->flags,
  3279. fence->ops->get_timeline_name(fence));
  3280. }
  3281. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3282. }
  3283. exit:
  3284. return input_hw_fence;
  3285. }
  3286. /**
  3287. * sde_crtc_sw_fence_error_handle - sw fence error handing
  3288. * @crtc: Pointer to CRTC object.
  3289. * @err_status: true if sw input fence error
  3290. *
  3291. * return 0 if success non-zero otherwise
  3292. */
  3293. int sde_crtc_sw_fence_error_handle(struct drm_crtc *crtc, int err_status)
  3294. {
  3295. struct sde_crtc *sde_crtc = NULL;
  3296. struct drm_encoder *drm_encoder;
  3297. bool handle_sw_fence_error_flag;
  3298. struct sde_kms *sde_kms;
  3299. struct sde_hw_ctl *hw_ctl;
  3300. struct msm_drm_private *priv;
  3301. struct msm_fence_error_client_entry *entry;
  3302. int rc = 0;
  3303. if (!crtc) {
  3304. SDE_ERROR("invalid crtc\n");
  3305. return -EINVAL;
  3306. }
  3307. handle_sw_fence_error_flag = sde_crtc_get_property(
  3308. to_sde_crtc_state(crtc->state), CRTC_PROP_HANDLE_FENCE_ERROR);
  3309. if (!handle_sw_fence_error_flag || (err_status >= 0))
  3310. return 0;
  3311. SDE_EVT32(handle_sw_fence_error_flag, err_status);
  3312. sde_crtc = to_sde_crtc(crtc);
  3313. sde_crtc->input_fence_status = err_status;
  3314. sde_crtc->handle_fence_error_bw_update = true;
  3315. drm_for_each_encoder_mask(drm_encoder, crtc->dev, crtc->state->encoder_mask) {
  3316. /* continue if copy encoder is encountered */
  3317. if (sde_crtc_state_in_clone_mode(drm_encoder, crtc->state))
  3318. continue;
  3319. rc = sde_encoder_handle_dma_fence_out_of_order(drm_encoder);
  3320. if (rc) {
  3321. SDE_DEBUG("Dma fence out of order failed, rc = %d\n", rc);
  3322. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  3323. }
  3324. }
  3325. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3326. sde_kms = _sde_crtc_get_kms(crtc);
  3327. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3328. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_ERROR);
  3329. SDE_DEBUG("invalid parameters\n");
  3330. return -EINVAL;
  3331. }
  3332. priv = sde_kms->dev->dev_private;
  3333. /* display submodule fence error handling, like pp, dsi, dp. */
  3334. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  3335. if (!entry->ops.fence_error_handle_submodule)
  3336. continue;
  3337. rc = entry->ops.fence_error_handle_submodule(hw_ctl, entry->data);
  3338. if (rc) {
  3339. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  3340. entry->dev->id);
  3341. SDE_EVT32(entry->dev->id, rc, SDE_EVTLOG_ERROR);
  3342. }
  3343. }
  3344. return rc;
  3345. }
  3346. /**
  3347. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3348. * @crtc: Pointer to CRTC object.
  3349. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3350. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3351. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3352. *
  3353. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3354. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3355. * list, skipping any sw-wait, since wait will happen in hw.
  3356. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3357. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3358. * regardless if they support or not hw-fence.
  3359. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3360. */
  3361. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3362. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3363. {
  3364. struct drm_plane *plane = NULL;
  3365. u32 num_hw_fences = 0;
  3366. ktime_t kt_end, kt_wait;
  3367. uint32_t wait_ms = 1;
  3368. struct msm_display_mode *msm_mode;
  3369. bool mode_switch;
  3370. int i, status = 0, rc = 0;
  3371. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3372. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3373. /* use monotonic timer to limit total fence wait time */
  3374. kt_end = ktime_add_ns(ktime_get(),
  3375. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3376. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3377. /* check if input-fences are hw fences and if they are, add them to the list */
  3378. if (use_hw_fences && !mode_switch) {
  3379. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3380. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3381. bool repeated_fence = false;
  3382. /* check if this fence already in the hw-fences list */
  3383. for (i = num_hw_fences - 1; i >= 0; i--) {
  3384. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3385. repeated_fence = true;
  3386. break;
  3387. }
  3388. }
  3389. if (repeated_fence)
  3390. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3391. else
  3392. num_hw_fences++; /* keep fence in the list */
  3393. /* go to next, to skip sw-wait */
  3394. continue;
  3395. }
  3396. }
  3397. /*
  3398. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3399. * before proceed.
  3400. *
  3401. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3402. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3403. * that each plane can check its fence status and react appropriately
  3404. * if its fence has timed out. Call input fence wait multiple times if
  3405. * fence wait is interrupted due to interrupt call.
  3406. */
  3407. do {
  3408. kt_wait = ktime_sub(kt_end, ktime_get());
  3409. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3410. wait_ms = ktime_to_ms(kt_wait);
  3411. else
  3412. wait_ms = 0;
  3413. rc = sde_plane_wait_input_fence(plane, wait_ms, &status);
  3414. } while (wait_ms && rc == -ERESTARTSYS);
  3415. }
  3416. sde_crtc_sw_fence_error_handle(crtc, status);
  3417. return num_hw_fences;
  3418. }
  3419. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3420. {
  3421. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3422. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3423. MSM_DISPLAY_VIDEO_MODE);
  3424. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3425. }
  3426. /**
  3427. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3428. * @crtc: Pointer to CRTC object
  3429. *
  3430. * Returns true if hw fences are used, otherwise returns false
  3431. */
  3432. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3433. {
  3434. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3435. bool ipcc_input_signal_wait = false;
  3436. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3437. int num_hw_fences = 0;
  3438. struct sde_hw_ctl *hw_ctl;
  3439. bool input_hw_fences_enable;
  3440. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3441. int ret;
  3442. enum sde_crtc_vm_req vm_req;
  3443. bool disable_hw_fences = false;
  3444. SDE_DEBUG("\n");
  3445. if (!crtc || !crtc->state || !sde_kms) {
  3446. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3447. return false;
  3448. }
  3449. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3450. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3451. /* if this is the last frame on vm transition, disable hw fences */
  3452. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3453. if (vm_req == VM_REQ_RELEASE)
  3454. disable_hw_fences = true;
  3455. /* update ctl hw to wait for ipcc input signal before fetch */
  3456. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3457. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3458. sde_kms->hw_mdp, disable_hw_fences))
  3459. ipcc_input_signal_wait = true;
  3460. /* avoid hw-fences in first frame after timing engine enable */
  3461. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3462. /* wait for sw fences and get hw fences list (if any) */
  3463. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3464. MAX_HW_FENCES);
  3465. /* register the hw-fences for hw-wait */
  3466. if (num_hw_fences > 0 && num_hw_fences <= MAX_HW_FENCES) {
  3467. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3468. if (ret) {
  3469. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3470. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3471. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3472. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3473. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3474. MAX_HW_FENCES);
  3475. }
  3476. }
  3477. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3478. input_hw_fences_enable,
  3479. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3480. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3481. SDE_EVT32(input_hw_fences_enable,
  3482. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3483. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3484. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3485. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3486. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3487. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3488. SDE_ATRACE_END("plane_wait_input_fence");
  3489. return num_hw_fences ? true : false;
  3490. }
  3491. static void _sde_crtc_setup_mixer_for_encoder(
  3492. struct drm_crtc *crtc,
  3493. struct drm_encoder *enc)
  3494. {
  3495. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3496. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3497. struct sde_rm *rm = &sde_kms->rm;
  3498. struct sde_crtc_mixer *mixer;
  3499. struct sde_hw_ctl *last_valid_ctl = NULL;
  3500. int i;
  3501. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3502. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3503. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3504. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3505. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3506. /* Set up all the mixers and ctls reserved by this encoder */
  3507. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3508. mixer = &sde_crtc->mixers[i];
  3509. if (!sde_rm_get_hw(rm, &lm_iter))
  3510. break;
  3511. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3512. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3513. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3514. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3515. mixer->hw_lm->idx - LM_0);
  3516. mixer->hw_ctl = last_valid_ctl;
  3517. } else {
  3518. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3519. last_valid_ctl = mixer->hw_ctl;
  3520. sde_crtc->num_ctls++;
  3521. }
  3522. /* Shouldn't happen, mixers are always >= ctls */
  3523. if (!mixer->hw_ctl) {
  3524. SDE_ERROR("no valid ctls found for lm %d\n",
  3525. mixer->hw_lm->idx - LM_0);
  3526. return;
  3527. }
  3528. /* Dspp may be null */
  3529. (void) sde_rm_get_hw(rm, &dspp_iter);
  3530. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3531. /* DS may be null */
  3532. (void) sde_rm_get_hw(rm, &ds_iter);
  3533. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3534. mixer->encoder = enc;
  3535. sde_crtc->num_mixers++;
  3536. SDE_DEBUG("setup mixer %d: lm %d\n",
  3537. i, mixer->hw_lm->idx - LM_0);
  3538. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3539. i, mixer->hw_ctl->idx - CTL_0);
  3540. if (mixer->hw_ds)
  3541. SDE_DEBUG("setup mixer %d: ds %d\n",
  3542. i, mixer->hw_ds->idx - DS_0);
  3543. }
  3544. }
  3545. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3546. {
  3547. struct drm_encoder *enc = NULL;
  3548. struct sde_kms *kms;
  3549. if (!crtc)
  3550. return false;
  3551. kms = _sde_crtc_get_kms(crtc);
  3552. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3553. return false;
  3554. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3555. if (enc->crtc == crtc)
  3556. return sde_encoder_is_line_insertion_supported(enc);
  3557. }
  3558. return false;
  3559. }
  3560. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3561. {
  3562. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3563. struct drm_encoder *enc;
  3564. sde_crtc->num_ctls = 0;
  3565. sde_crtc->num_mixers = 0;
  3566. sde_crtc->mixers_swapped = false;
  3567. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3568. mutex_lock(&sde_crtc->crtc_lock);
  3569. /* Check for mixers on all encoders attached to this crtc */
  3570. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3571. if (enc->crtc != crtc)
  3572. continue;
  3573. /* avoid overwriting mixers info from a copy encoder */
  3574. if (sde_encoder_in_clone_mode(enc))
  3575. continue;
  3576. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3577. }
  3578. mutex_unlock(&sde_crtc->crtc_lock);
  3579. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3580. }
  3581. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3582. {
  3583. int i;
  3584. struct sde_crtc_state *cstate;
  3585. cstate = to_sde_crtc_state(state);
  3586. cstate->is_ppsplit = false;
  3587. for (i = 0; i < cstate->num_connectors; i++) {
  3588. struct drm_connector *conn = cstate->connectors[i];
  3589. if (sde_connector_get_topology_name(conn) ==
  3590. SDE_RM_TOPOLOGY_PPSPLIT)
  3591. cstate->is_ppsplit = true;
  3592. }
  3593. }
  3594. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3595. {
  3596. struct sde_crtc *sde_crtc;
  3597. struct sde_crtc_state *cstate;
  3598. struct drm_display_mode *adj_mode;
  3599. u32 mixer_width, mixer_height;
  3600. int i;
  3601. if (!crtc || !state) {
  3602. SDE_ERROR("invalid args\n");
  3603. return;
  3604. }
  3605. sde_crtc = to_sde_crtc(crtc);
  3606. cstate = to_sde_crtc_state(state);
  3607. adj_mode = &state->adjusted_mode;
  3608. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3609. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3610. cstate->lm_bounds[i].x = mixer_width * i;
  3611. cstate->lm_bounds[i].y = 0;
  3612. cstate->lm_bounds[i].w = mixer_width;
  3613. cstate->lm_bounds[i].h = mixer_height;
  3614. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3615. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3616. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3617. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3618. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3619. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3620. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3621. }
  3622. drm_mode_debug_printmodeline(adj_mode);
  3623. }
  3624. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3625. {
  3626. struct sde_crtc_mixer mixer;
  3627. /*
  3628. * Use mixer[0] to get hw_ctl which will use ops to clear
  3629. * all blendstages. Clear all blendstages will iterate through
  3630. * all mixers.
  3631. */
  3632. if (sde_crtc->num_mixers) {
  3633. mixer = sde_crtc->mixers[0];
  3634. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3635. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3636. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3637. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3638. }
  3639. }
  3640. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3641. struct drm_crtc_state *old_state)
  3642. {
  3643. struct sde_crtc *sde_crtc;
  3644. struct drm_encoder *encoder;
  3645. struct drm_device *dev;
  3646. struct sde_kms *sde_kms;
  3647. struct sde_splash_display *splash_display;
  3648. bool cont_splash_enabled = false;
  3649. size_t i;
  3650. if (!crtc->state->enable) {
  3651. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3652. crtc->base.id, crtc->state->enable);
  3653. return;
  3654. }
  3655. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3656. SDE_ERROR("power resource is not enabled\n");
  3657. return;
  3658. }
  3659. sde_kms = _sde_crtc_get_kms(crtc);
  3660. if (!sde_kms)
  3661. return;
  3662. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3663. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3664. sde_crtc = to_sde_crtc(crtc);
  3665. dev = crtc->dev;
  3666. if (!sde_crtc->num_mixers) {
  3667. _sde_crtc_setup_mixers(crtc);
  3668. _sde_crtc_setup_is_ppsplit(crtc->state);
  3669. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3670. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3671. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3672. _sde_crtc_setup_mixers(crtc);
  3673. sde_crtc->reinit_crtc_mixers = false;
  3674. }
  3675. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3676. if (encoder->crtc != crtc)
  3677. continue;
  3678. /* encoder will trigger pending mask now */
  3679. sde_encoder_trigger_kickoff_pending(encoder);
  3680. }
  3681. /* update performance setting */
  3682. sde_core_perf_crtc_update(crtc, 1, false);
  3683. /*
  3684. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3685. * it means we are trying to flush a CRTC whose state is disabled:
  3686. * nothing else needs to be done.
  3687. */
  3688. if (unlikely(!sde_crtc->num_mixers))
  3689. goto end;
  3690. _sde_crtc_blend_setup(crtc, old_state, true);
  3691. _sde_crtc_dest_scaler_setup(crtc);
  3692. sde_cp_crtc_apply_noise(crtc, old_state);
  3693. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3694. sde_core_perf_crtc_update_uidle(crtc, true);
  3695. /* update cached_encoder_mask if new conn is added or removed */
  3696. if (crtc->state->connectors_changed)
  3697. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3698. /*
  3699. * Since CP properties use AXI buffer to program the
  3700. * HW, check if context bank is in attached state,
  3701. * apply color processing properties only if
  3702. * smmu state is attached,
  3703. */
  3704. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3705. splash_display = &sde_kms->splash_data.splash_display[i];
  3706. if (splash_display->cont_splash_enabled &&
  3707. splash_display->encoder &&
  3708. crtc == splash_display->encoder->crtc)
  3709. cont_splash_enabled = true;
  3710. }
  3711. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3712. sde_cp_crtc_apply_properties(crtc);
  3713. /*
  3714. * PP_DONE irq is only used by command mode for now.
  3715. * It is better to request pending before FLUSH and START trigger
  3716. * to make sure no pp_done irq missed.
  3717. * This is safe because no pp_done will happen before SW trigger
  3718. * in command mode.
  3719. */
  3720. end:
  3721. SDE_ATRACE_END("crtc_atomic_begin");
  3722. }
  3723. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3724. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3725. struct drm_atomic_state *state)
  3726. {
  3727. struct drm_crtc_state *old_state = NULL;
  3728. if (!crtc) {
  3729. SDE_ERROR("invalid crtc\n");
  3730. return;
  3731. }
  3732. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3733. _sde_crtc_atomic_begin(crtc, old_state);
  3734. }
  3735. #else
  3736. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3737. struct drm_crtc_state *old_state)
  3738. {
  3739. if (!crtc) {
  3740. SDE_ERROR("invalid crtc\n");
  3741. return;
  3742. }
  3743. _sde_crtc_atomic_begin(crtc, old_state);
  3744. }
  3745. #endif
  3746. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3747. struct drm_atomic_state *state)
  3748. {
  3749. struct drm_encoder *encoder;
  3750. struct sde_crtc *sde_crtc;
  3751. struct drm_device *dev;
  3752. struct drm_plane *plane;
  3753. struct msm_drm_private *priv;
  3754. struct sde_crtc_state *cstate;
  3755. struct sde_kms *sde_kms;
  3756. struct drm_connector *conn;
  3757. struct drm_connector_state *conn_state;
  3758. struct sde_connector *sde_conn = NULL;
  3759. int i;
  3760. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3761. SDE_ERROR("invalid crtc\n");
  3762. return;
  3763. }
  3764. if (!crtc->state->enable) {
  3765. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3766. crtc->base.id, crtc->state->enable);
  3767. return;
  3768. }
  3769. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3770. SDE_ERROR("power resource is not enabled\n");
  3771. return;
  3772. }
  3773. sde_kms = _sde_crtc_get_kms(crtc);
  3774. if (!sde_kms) {
  3775. SDE_ERROR("invalid kms\n");
  3776. return;
  3777. }
  3778. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3779. sde_crtc = to_sde_crtc(crtc);
  3780. cstate = to_sde_crtc_state(crtc->state);
  3781. dev = crtc->dev;
  3782. priv = dev->dev_private;
  3783. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3784. if (!conn_state || conn_state->crtc != crtc)
  3785. continue;
  3786. sde_conn = to_sde_connector(conn_state->connector);
  3787. }
  3788. /* When doze is requested, switch first to normal mode */
  3789. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3790. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3791. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3792. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3793. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3794. false);
  3795. else
  3796. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3797. /*
  3798. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3799. * it means we are trying to flush a CRTC whose state is disabled:
  3800. * nothing else needs to be done.
  3801. */
  3802. if (unlikely(!sde_crtc->num_mixers))
  3803. return;
  3804. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3805. /*
  3806. * For planes without commit update, drm framework will not add
  3807. * those planes to current state since hardware update is not
  3808. * required. However, if those planes were power collapsed since
  3809. * last commit cycle, driver has to restore the hardware state
  3810. * of those planes explicitly here prior to plane flush.
  3811. * Also use this iteration to see if any plane requires cache,
  3812. * so during the perf update driver can activate/deactivate
  3813. * the cache accordingly.
  3814. */
  3815. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3816. sde_crtc->new_perf.llcc_active[i] = false;
  3817. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3818. sde_plane_restore(plane);
  3819. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3820. if (sde_plane_is_cache_required(plane, i))
  3821. sde_crtc->new_perf.llcc_active[i] = true;
  3822. }
  3823. }
  3824. sde_core_perf_crtc_update_llcc(crtc);
  3825. /* wait for acquire fences before anything else is done */
  3826. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3827. if (!cstate->rsc_update) {
  3828. drm_for_each_encoder_mask(encoder, dev,
  3829. crtc->state->encoder_mask) {
  3830. cstate->rsc_client =
  3831. sde_encoder_get_rsc_client(encoder);
  3832. }
  3833. cstate->rsc_update = true;
  3834. }
  3835. /*
  3836. * Final plane updates: Give each plane a chance to complete all
  3837. * required writes/flushing before crtc's "flush
  3838. * everything" call below.
  3839. */
  3840. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3841. if (sde_kms->smmu_state.transition_error)
  3842. sde_plane_set_error(plane, true);
  3843. sde_plane_flush(plane);
  3844. }
  3845. /* Kickoff will be scheduled by outer layer */
  3846. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3847. }
  3848. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3849. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3850. struct drm_atomic_state *state)
  3851. {
  3852. return sde_crtc_atomic_flush_common(crtc, state);
  3853. }
  3854. #else
  3855. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3856. struct drm_crtc_state *old_crtc_state)
  3857. {
  3858. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3859. }
  3860. #endif
  3861. /**
  3862. * sde_crtc_destroy_state - state destroy hook
  3863. * @crtc: drm CRTC
  3864. * @state: CRTC state object to release
  3865. */
  3866. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3867. struct drm_crtc_state *state)
  3868. {
  3869. struct sde_crtc *sde_crtc;
  3870. struct sde_crtc_state *cstate;
  3871. struct drm_encoder *enc;
  3872. struct sde_kms *sde_kms;
  3873. if (!crtc || !state) {
  3874. SDE_ERROR("invalid argument(s)\n");
  3875. return;
  3876. }
  3877. sde_crtc = to_sde_crtc(crtc);
  3878. cstate = to_sde_crtc_state(state);
  3879. sde_kms = _sde_crtc_get_kms(crtc);
  3880. if (!sde_kms) {
  3881. SDE_ERROR("invalid sde_kms\n");
  3882. return;
  3883. }
  3884. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3885. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3886. sde_rm_release(&sde_kms->rm, enc, true);
  3887. sde_cp_clear_state_info(state);
  3888. __drm_atomic_helper_crtc_destroy_state(state);
  3889. /* destroy value helper */
  3890. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3891. &cstate->property_state);
  3892. }
  3893. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3894. {
  3895. struct sde_crtc *sde_crtc;
  3896. int i;
  3897. if (!crtc) {
  3898. SDE_ERROR("invalid argument\n");
  3899. return -EINVAL;
  3900. }
  3901. sde_crtc = to_sde_crtc(crtc);
  3902. if (!atomic_read(&sde_crtc->frame_pending)) {
  3903. SDE_DEBUG("no frames pending\n");
  3904. return 0;
  3905. }
  3906. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3907. /*
  3908. * flush all the event thread work to make sure all the
  3909. * FRAME_EVENTS from encoder are propagated to crtc
  3910. */
  3911. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3912. if (list_empty(&sde_crtc->frame_events[i].list))
  3913. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3914. }
  3915. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3916. return 0;
  3917. }
  3918. static void _sde_crtc_flush_vblank_events(struct drm_crtc *crtc)
  3919. {
  3920. struct sde_crtc *sde_crtc;
  3921. int i;
  3922. if (!crtc) {
  3923. SDE_ERROR("invalid argument\n");
  3924. return;
  3925. }
  3926. sde_crtc = to_sde_crtc(crtc);
  3927. for (i = 0; i < ARRAY_SIZE(sde_crtc->vblank_events); i++) {
  3928. if (list_empty(&sde_crtc->vblank_events[i].list))
  3929. kthread_flush_work(&sde_crtc->vblank_events[i].work);
  3930. }
  3931. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3932. }
  3933. /**
  3934. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3935. * @crtc: Pointer to crtc structure
  3936. */
  3937. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3938. {
  3939. struct drm_plane *plane;
  3940. struct drm_plane_state *state;
  3941. struct sde_crtc *sde_crtc;
  3942. struct sde_crtc_mixer *mixer;
  3943. struct sde_hw_ctl *ctl;
  3944. if (!crtc)
  3945. return;
  3946. sde_crtc = to_sde_crtc(crtc);
  3947. mixer = sde_crtc->mixers;
  3948. if (!mixer)
  3949. return;
  3950. ctl = mixer->hw_ctl;
  3951. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3952. state = plane->state;
  3953. if (!state)
  3954. continue;
  3955. /* clear plane flush bitmask */
  3956. sde_plane_ctl_flush(plane, ctl, false);
  3957. }
  3958. }
  3959. void sde_crtc_dump_fences(struct drm_crtc *crtc)
  3960. {
  3961. struct drm_plane *plane = NULL;
  3962. drm_atomic_crtc_for_each_plane(plane, crtc)
  3963. sde_plane_dump_input_fence(plane);
  3964. }
  3965. bool sde_crtc_is_fence_signaled(struct drm_crtc *crtc)
  3966. {
  3967. struct drm_plane *plane = NULL;
  3968. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3969. if (!sde_plane_is_sw_fence_signaled(plane))
  3970. return false;
  3971. }
  3972. return true;
  3973. }
  3974. /**
  3975. * sde_crtc_reset_hw - attempt hardware reset on errors
  3976. * @crtc: Pointer to DRM crtc instance
  3977. * @old_state: Pointer to crtc state for previous commit
  3978. * @recovery_events: Whether or not recovery events are enabled
  3979. * Returns: Zero if current commit should still be attempted
  3980. */
  3981. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3982. bool recovery_events)
  3983. {
  3984. struct drm_plane *plane_halt[MAX_PLANES];
  3985. struct drm_plane *plane;
  3986. struct drm_encoder *encoder;
  3987. struct sde_crtc *sde_crtc;
  3988. struct sde_crtc_state *cstate;
  3989. struct sde_hw_ctl *ctl;
  3990. signed int i, plane_count;
  3991. int rc;
  3992. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3993. return -EINVAL;
  3994. sde_crtc = to_sde_crtc(crtc);
  3995. cstate = to_sde_crtc_state(crtc->state);
  3996. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3997. /* optionally generate a panic instead of performing a h/w reset */
  3998. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3999. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  4000. ctl = sde_crtc->mixers[i].hw_ctl;
  4001. if (!ctl || !ctl->ops.reset)
  4002. continue;
  4003. rc = ctl->ops.reset(ctl);
  4004. if (rc) {
  4005. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  4006. crtc->base.id, ctl->idx - CTL_0);
  4007. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  4008. SDE_EVTLOG_ERROR);
  4009. break;
  4010. }
  4011. }
  4012. /*
  4013. * Early out if simple ctl reset succeeded or reset is
  4014. * being performed after timeout
  4015. */
  4016. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  4017. return 0;
  4018. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  4019. /* force all components in the system into reset at the same time */
  4020. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  4021. ctl = sde_crtc->mixers[i].hw_ctl;
  4022. if (!ctl || !ctl->ops.hard_reset)
  4023. continue;
  4024. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  4025. ctl->ops.hard_reset(ctl, true);
  4026. }
  4027. plane_count = 0;
  4028. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  4029. if (plane_count >= ARRAY_SIZE(plane_halt))
  4030. break;
  4031. plane_halt[plane_count++] = plane;
  4032. sde_plane_halt_requests(plane, true);
  4033. sde_plane_set_revalidate(plane, true);
  4034. }
  4035. /* provide safe "border color only" commit configuration for later */
  4036. _sde_crtc_remove_pipe_flush(crtc);
  4037. _sde_crtc_blend_setup(crtc, old_state, false);
  4038. /* take h/w components out of reset */
  4039. for (i = plane_count - 1; i >= 0; --i)
  4040. sde_plane_halt_requests(plane_halt[i], false);
  4041. /* attempt to poll for start of frame cycle before reset release */
  4042. list_for_each_entry(encoder,
  4043. &crtc->dev->mode_config.encoder_list, head) {
  4044. if (encoder->crtc != crtc)
  4045. continue;
  4046. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4047. sde_encoder_poll_line_counts(encoder);
  4048. }
  4049. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  4050. ctl = sde_crtc->mixers[i].hw_ctl;
  4051. if (!ctl || !ctl->ops.hard_reset)
  4052. continue;
  4053. ctl->ops.hard_reset(ctl, false);
  4054. }
  4055. list_for_each_entry(encoder,
  4056. &crtc->dev->mode_config.encoder_list, head) {
  4057. if (encoder->crtc != crtc)
  4058. continue;
  4059. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4060. sde_encoder_kickoff(encoder, true);
  4061. }
  4062. /* panic the device if VBIF is not in good state */
  4063. return !recovery_events ? 0 : -EAGAIN;
  4064. }
  4065. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  4066. #include "dsi_drm.h"
  4067. #include "dsi_panel.h"
  4068. #include "ss_dsi_panel_common.h"
  4069. /* To send video mode TDDI fps change mipi cmds by VFP changing */
  4070. void ss_dfps_control(struct drm_crtc *crtc)
  4071. {
  4072. struct drm_device *dev = crtc->dev;
  4073. struct drm_encoder *encoder = NULL;
  4074. struct drm_bridge *r_bridge = NULL;
  4075. struct dsi_bridge *c_bridge = NULL;
  4076. struct dsi_display *display = NULL;
  4077. struct samsung_display_driver_data *vdd = NULL;
  4078. struct list_head *br_chain = NULL;
  4079. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4080. if (encoder->crtc != crtc)
  4081. continue;
  4082. br_chain = &encoder->bridge_chain;
  4083. if (encoder->encoder_type == DRM_MODE_ENCODER_DSI && !list_empty(br_chain)) {
  4084. r_bridge = list_first_entry_or_null(br_chain, struct drm_bridge, chain_node);
  4085. if (r_bridge) { /* drm_bridge->dsi_bridge */
  4086. c_bridge = container_of(r_bridge, struct dsi_bridge, base);
  4087. if (c_bridge && c_bridge->dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  4088. display = c_bridge->display;
  4089. if (display && display->panel &&
  4090. display->panel->dfps_caps.type == DSI_DFPS_IMMEDIATE_VFP) {
  4091. vdd = (struct samsung_display_driver_data *)display->panel->panel_private;
  4092. SDE_ATRACE_BEGIN("ss_dfps_control");
  4093. if (vdd && vdd->panel_func.samsung_dfps_panel_update)
  4094. vdd->panel_func.samsung_dfps_panel_update(vdd,
  4095. c_bridge->dsi_mode.timing.refresh_rate);
  4096. SDE_ATRACE_END("ss_dfps_control");
  4097. }
  4098. SDE_DEBUG("crtc%d fps : %d\n", crtc->base.id, c_bridge->dsi_mode.timing.refresh_rate);
  4099. }
  4100. }
  4101. }
  4102. r_bridge = NULL;
  4103. c_bridge = NULL;
  4104. display = NULL;
  4105. }
  4106. }
  4107. #endif
  4108. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  4109. struct drm_crtc_state *old_state)
  4110. {
  4111. struct drm_encoder *encoder;
  4112. struct drm_device *dev;
  4113. struct sde_crtc *sde_crtc;
  4114. struct sde_kms *sde_kms;
  4115. struct sde_crtc_state *cstate;
  4116. bool is_error = false;
  4117. unsigned long flags;
  4118. enum sde_crtc_idle_pc_state idle_pc_state;
  4119. struct sde_encoder_kickoff_params params = { 0 };
  4120. bool is_vid = false;
  4121. if (!crtc) {
  4122. SDE_ERROR("invalid argument\n");
  4123. return;
  4124. }
  4125. dev = crtc->dev;
  4126. sde_crtc = to_sde_crtc(crtc);
  4127. sde_kms = _sde_crtc_get_kms(crtc);
  4128. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4129. SDE_ERROR("invalid argument\n");
  4130. return;
  4131. }
  4132. cstate = to_sde_crtc_state(crtc->state);
  4133. /*
  4134. * If no mixers has been allocated in sde_crtc_atomic_check(),
  4135. * it means we are trying to start a CRTC whose state is disabled:
  4136. * nothing else needs to be done.
  4137. */
  4138. if (unlikely(!sde_crtc->num_mixers))
  4139. return;
  4140. SDE_ATRACE_BEGIN("crtc_commit");
  4141. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  4142. sde_crtc->kickoff_in_progress = true;
  4143. sde_crtc->handle_fence_error_bw_update = false;
  4144. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4145. if (encoder->crtc != crtc)
  4146. continue;
  4147. /*
  4148. * Encoder will flush/start now, unless it has a tx pending.
  4149. * If so, it may delay and flush at an irq event (e.g. ppdone)
  4150. */
  4151. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  4152. crtc->state);
  4153. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  4154. sde_crtc->needs_hw_reset = true;
  4155. if (idle_pc_state != IDLE_PC_NONE)
  4156. sde_encoder_control_idle_pc(encoder,
  4157. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  4158. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  4159. is_vid = true;
  4160. }
  4161. /*
  4162. * Optionally attempt h/w recovery if any errors were detected while
  4163. * preparing for the kickoff
  4164. */
  4165. if (sde_crtc->needs_hw_reset) {
  4166. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  4167. if (sde_crtc->frame_trigger_mode
  4168. != FRAME_DONE_WAIT_POSTED_START &&
  4169. sde_crtc_reset_hw(crtc, old_state,
  4170. params.recovery_events_enabled))
  4171. is_error = true;
  4172. sde_crtc->needs_hw_reset = false;
  4173. }
  4174. sde_crtc_calc_fps(sde_crtc);
  4175. SDE_ATRACE_BEGIN("flush_event_thread");
  4176. _sde_crtc_flush_frame_events(crtc);
  4177. SDE_ATRACE_END("flush_event_thread");
  4178. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  4179. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  4180. /* acquire bandwidth and other resources */
  4181. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  4182. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  4183. } else {
  4184. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  4185. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  4186. }
  4187. sde_crtc->play_count++;
  4188. sde_vbif_clear_errors(sde_kms);
  4189. if (is_error) {
  4190. _sde_crtc_remove_pipe_flush(crtc);
  4191. _sde_crtc_blend_setup(crtc, old_state, false);
  4192. }
  4193. /*
  4194. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  4195. * condition between txq update and the hw signal during ctl-done for partial updates
  4196. */
  4197. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  4198. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  4199. sde_kms->debugfs_hw_fence);
  4200. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  4201. ss_dfps_control(crtc);
  4202. #endif
  4203. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  4204. if (encoder->crtc != crtc)
  4205. continue;
  4206. sde_encoder_kickoff(encoder, true);
  4207. }
  4208. sde_crtc->kickoff_in_progress = false;
  4209. /* store the event after frame trigger */
  4210. if (sde_crtc->event) {
  4211. WARN_ON(sde_crtc->event);
  4212. } else {
  4213. spin_lock_irqsave(&dev->event_lock, flags);
  4214. sde_crtc->event = crtc->state->event;
  4215. spin_unlock_irqrestore(&dev->event_lock, flags);
  4216. }
  4217. SDE_ATRACE_END("crtc_commit");
  4218. }
  4219. /**
  4220. * _sde_crtc_vblank_enable - update power resource and vblank request
  4221. * @sde_crtc: Pointer to sde crtc structure
  4222. * @enable: Whether to enable/disable vblanks
  4223. *
  4224. * @Return: error code
  4225. */
  4226. static int _sde_crtc_vblank_enable(
  4227. struct sde_crtc *sde_crtc, bool enable)
  4228. {
  4229. struct drm_crtc *crtc;
  4230. struct drm_encoder *enc;
  4231. enum sde_intf_mode intf_mode;
  4232. bool wb_intf_mode = false;
  4233. if (!sde_crtc) {
  4234. SDE_ERROR("invalid crtc\n");
  4235. return -EINVAL;
  4236. }
  4237. crtc = &sde_crtc->base;
  4238. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  4239. crtc->state->encoder_mask,
  4240. sde_crtc->cached_encoder_mask);
  4241. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4242. wb_intf_mode = ((intf_mode == INTF_MODE_WB_BLOCK) || (intf_mode == INTF_MODE_WB_LINE));
  4243. if (enable) {
  4244. int ret;
  4245. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  4246. if (ret < 0) {
  4247. SDE_ERROR("failed to enable power resource %d\n", ret);
  4248. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4249. return ret;
  4250. }
  4251. mutex_lock(&sde_crtc->crtc_lock);
  4252. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4253. if (sde_encoder_in_clone_mode(enc) || wb_intf_mode)
  4254. continue;
  4255. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  4256. }
  4257. mutex_unlock(&sde_crtc->crtc_lock);
  4258. } else {
  4259. mutex_lock(&sde_crtc->crtc_lock);
  4260. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  4261. if (sde_encoder_in_clone_mode(enc) || wb_intf_mode)
  4262. continue;
  4263. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  4264. }
  4265. mutex_unlock(&sde_crtc->crtc_lock);
  4266. pm_runtime_put_sync(crtc->dev->dev);
  4267. }
  4268. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  4269. ss_print_vsync_control(enable);
  4270. #endif
  4271. return 0;
  4272. }
  4273. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  4274. {
  4275. struct sde_kms *kms;
  4276. struct drm_encoder *encoder;
  4277. u32 min_transfer_time = 0, lm_count = 1;
  4278. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  4279. u32 inf_factor = 105, lm_width, num_bubbles = 0;
  4280. if (!crtc || !conn)
  4281. return;
  4282. kms = _sde_crtc_get_kms(crtc);
  4283. if (!kms || !kms->catalog) {
  4284. SDE_ERROR("invalid kms\n");
  4285. return;
  4286. }
  4287. encoder = conn->state->best_encoder;
  4288. if (!sde_encoder_is_built_in_display(encoder))
  4289. return;
  4290. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4291. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4292. if (min_transfer_time)
  4293. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4294. else
  4295. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4296. topology_id = sde_connector_get_topology_name(conn);
  4297. if (TOPOLOGY_DUALPIPE_MODE(topology_id)) {
  4298. lm_count = 2;
  4299. if (SDE_HW_MAJOR(kms->catalog->hw_rev) == SDE_HW_MAJOR(SDE_HW_VER_A00))
  4300. num_bubbles = 40;
  4301. } else if (TOPOLOGY_QUADPIPE_MODE(topology_id)) {
  4302. lm_count = 4;
  4303. if (SDE_HW_MAJOR(kms->catalog->hw_rev) == SDE_HW_MAJOR(SDE_HW_VER_A00))
  4304. num_bubbles = 56;
  4305. }
  4306. if (SDE_HW_MAJOR(kms->catalog->hw_rev) == SDE_HW_MAJOR(SDE_HW_VER_900)
  4307. && lm_count > 1)
  4308. num_bubbles = 30;
  4309. lm_width = (crtc->mode.hdisplay) / lm_count;
  4310. num_bubbles = mult_frac(num_bubbles, 100, lm_width);
  4311. inf_factor = max((100 + num_bubbles), inf_factor);
  4312. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4313. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps,
  4314. inf_factor, 100);
  4315. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4316. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u inf_factor=%u\n",
  4317. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4318. updated_fps, lm_count, mode_clock_hz, inf_factor);
  4319. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4320. }
  4321. /**
  4322. * sde_crtc_duplicate_state - state duplicate hook
  4323. * @crtc: Pointer to drm crtc structure
  4324. * @Returns: Pointer to new drm_crtc_state structure
  4325. */
  4326. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4327. {
  4328. struct sde_crtc *sde_crtc;
  4329. struct sde_crtc_state *cstate, *old_cstate;
  4330. if (!crtc || !crtc->state) {
  4331. SDE_ERROR("invalid argument(s)\n");
  4332. return NULL;
  4333. }
  4334. sde_crtc = to_sde_crtc(crtc);
  4335. old_cstate = to_sde_crtc_state(crtc->state);
  4336. if (old_cstate->cont_splash_populated) {
  4337. crtc->state->plane_mask = 0;
  4338. crtc->state->connector_mask = 0;
  4339. crtc->state->encoder_mask = 0;
  4340. crtc->state->enable = false;
  4341. old_cstate->cont_splash_populated = false;
  4342. }
  4343. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4344. if (!cstate) {
  4345. SDE_ERROR("failed to allocate state\n");
  4346. return NULL;
  4347. }
  4348. /* duplicate value helper */
  4349. msm_property_duplicate_state(&sde_crtc->property_info,
  4350. old_cstate, cstate,
  4351. &cstate->property_state, cstate->property_values);
  4352. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4353. /* duplicate base helper */
  4354. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4355. return &cstate->base;
  4356. }
  4357. /**
  4358. * sde_crtc_reset - reset hook for CRTCs
  4359. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4360. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4361. * @crtc: Pointer to drm crtc structure
  4362. */
  4363. static void sde_crtc_reset(struct drm_crtc *crtc)
  4364. {
  4365. struct sde_crtc *sde_crtc;
  4366. struct sde_crtc_state *cstate;
  4367. if (!crtc) {
  4368. SDE_ERROR("invalid crtc\n");
  4369. return;
  4370. }
  4371. /* revert suspend actions, if necessary */
  4372. if (!sde_crtc_is_reset_required(crtc)) {
  4373. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4374. return;
  4375. }
  4376. /* remove previous state, if present */
  4377. if (crtc->state) {
  4378. sde_crtc_destroy_state(crtc, crtc->state);
  4379. crtc->state = 0;
  4380. }
  4381. sde_crtc = to_sde_crtc(crtc);
  4382. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4383. if (!cstate) {
  4384. SDE_ERROR("failed to allocate state\n");
  4385. return;
  4386. }
  4387. /* reset value helper */
  4388. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4389. &cstate->property_state,
  4390. cstate->property_values);
  4391. _sde_crtc_set_input_fence_timeout(cstate);
  4392. cstate->base.crtc = crtc;
  4393. crtc->state = &cstate->base;
  4394. }
  4395. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4396. {
  4397. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4398. struct sde_hw_mixer *hw_lm;
  4399. int lm_idx;
  4400. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4401. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4402. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4403. hw_lm->cfg.out_width = 0;
  4404. hw_lm->cfg.out_height = 0;
  4405. }
  4406. SDE_EVT32(DRMID(crtc));
  4407. }
  4408. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4409. {
  4410. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4411. struct drm_plane *plane;
  4412. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4413. /* mark planes, mixers, and other blocks dirty for next update */
  4414. drm_atomic_crtc_for_each_plane(plane, crtc)
  4415. sde_plane_set_revalidate(plane, true);
  4416. /* mark mixers dirty for next update */
  4417. sde_crtc_clear_cached_mixer_cfg(crtc);
  4418. /* mark other properties which need to be dirty for next update */
  4419. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4420. if (cstate->num_ds_enabled)
  4421. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4422. /* wipe out cached CRTC ROI so PU is seen as dirty next update */
  4423. memset(&cstate->cached_user_roi_list, 0, sizeof(cstate->cached_user_roi_list));
  4424. }
  4425. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4426. {
  4427. struct sde_crtc *sde_crtc;
  4428. struct sde_crtc_state *cstate;
  4429. struct drm_encoder *encoder;
  4430. sde_crtc = to_sde_crtc(crtc);
  4431. cstate = to_sde_crtc_state(crtc->state);
  4432. /* restore encoder; crtc will be programmed during commit */
  4433. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4434. sde_encoder_virt_restore(encoder);
  4435. /* restore UIDLE */
  4436. sde_core_perf_crtc_update_uidle(crtc, true);
  4437. sde_cp_crtc_post_ipc(crtc);
  4438. }
  4439. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4440. {
  4441. struct msm_drm_private *priv;
  4442. unsigned long requested_clk;
  4443. struct sde_kms *kms = NULL;
  4444. if (!crtc->dev->dev_private) {
  4445. pr_err("invalid crtc priv\n");
  4446. return;
  4447. }
  4448. priv = crtc->dev->dev_private;
  4449. kms = to_sde_kms(priv->kms);
  4450. if (!kms) {
  4451. SDE_ERROR("invalid parameters\n");
  4452. return;
  4453. }
  4454. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4455. kms->perf.clk_name);
  4456. /* notify user space the reduced clk rate */
  4457. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4458. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4459. crtc->base.id, requested_clk);
  4460. }
  4461. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4462. {
  4463. struct drm_crtc *crtc = arg;
  4464. struct sde_crtc *sde_crtc;
  4465. struct drm_encoder *encoder;
  4466. u32 power_on;
  4467. unsigned long flags;
  4468. struct sde_crtc_irq_info *node = NULL;
  4469. int ret = 0;
  4470. if (!crtc) {
  4471. SDE_ERROR("invalid crtc\n");
  4472. return;
  4473. }
  4474. sde_crtc = to_sde_crtc(crtc);
  4475. mutex_lock(&sde_crtc->crtc_lock);
  4476. SDE_EVT32(DRMID(crtc), event_type);
  4477. switch (event_type) {
  4478. case SDE_POWER_EVENT_POST_ENABLE:
  4479. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4480. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4481. ret = 0;
  4482. if (node->func)
  4483. ret = node->func(crtc, true, &node->irq);
  4484. if (ret)
  4485. SDE_ERROR("%s failed to enable event %x\n",
  4486. sde_crtc->name, node->event);
  4487. }
  4488. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4489. sde_crtc_post_ipc(crtc);
  4490. break;
  4491. case SDE_POWER_EVENT_PRE_DISABLE:
  4492. drm_for_each_encoder_mask(encoder, crtc->dev,
  4493. crtc->state->encoder_mask)
  4494. sde_encoder_idle_pc_enter(encoder);
  4495. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4496. node = NULL;
  4497. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4498. ret = 0;
  4499. if (node->func)
  4500. ret = node->func(crtc, false, &node->irq);
  4501. if (ret)
  4502. SDE_ERROR("%s failed to disable event %x\n",
  4503. sde_crtc->name, node->event);
  4504. }
  4505. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4506. sde_cp_crtc_pre_ipc(crtc);
  4507. break;
  4508. case SDE_POWER_EVENT_POST_DISABLE:
  4509. sde_crtc_reset_sw_state(crtc);
  4510. sde_cp_crtc_suspend(crtc);
  4511. power_on = 0;
  4512. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4513. break;
  4514. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4515. sde_crtc_mmrm_cb_notification(crtc);
  4516. break;
  4517. default:
  4518. SDE_DEBUG("event:%d not handled\n", event_type);
  4519. break;
  4520. }
  4521. mutex_unlock(&sde_crtc->crtc_lock);
  4522. }
  4523. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4524. {
  4525. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4526. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4527. /* mark mixer cfgs dirty before wiping them */
  4528. sde_crtc_clear_cached_mixer_cfg(crtc);
  4529. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4530. sde_crtc->num_mixers = 0;
  4531. sde_crtc->mixers_swapped = false;
  4532. /* disable clk & bw control until clk & bw properties are set */
  4533. cstate->bw_control = false;
  4534. cstate->bw_split_vote = false;
  4535. cstate->hwfence_in_fences_set = false;
  4536. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4537. }
  4538. static void sde_crtc_disable(struct drm_crtc *crtc)
  4539. {
  4540. struct sde_kms *sde_kms;
  4541. struct sde_crtc *sde_crtc;
  4542. struct sde_crtc_state *cstate;
  4543. struct drm_encoder *encoder;
  4544. struct msm_drm_private *priv;
  4545. unsigned long flags;
  4546. struct sde_crtc_irq_info *node = NULL;
  4547. u32 power_on;
  4548. bool in_cont_splash = false;
  4549. int ret, i;
  4550. enum sde_intf_mode intf_mode;
  4551. struct sde_hw_ctl *hw_ctl = NULL;
  4552. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4553. SDE_ERROR("invalid crtc\n");
  4554. return;
  4555. }
  4556. sde_kms = _sde_crtc_get_kms(crtc);
  4557. if (!sde_kms) {
  4558. SDE_ERROR("invalid kms\n");
  4559. return;
  4560. }
  4561. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4562. SDE_ERROR("power resource is not enabled\n");
  4563. return;
  4564. }
  4565. sde_crtc = to_sde_crtc(crtc);
  4566. cstate = to_sde_crtc_state(crtc->state);
  4567. priv = crtc->dev->dev_private;
  4568. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4569. /* avoid vblank on/off for virtual display */
  4570. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4571. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4572. _sde_crtc_flush_vblank_events(crtc);
  4573. drm_crtc_vblank_off(crtc);
  4574. }
  4575. mutex_lock(&sde_crtc->crtc_lock);
  4576. SDE_EVT32_VERBOSE(DRMID(crtc));
  4577. /* update color processing on suspend */
  4578. sde_cp_crtc_suspend(crtc);
  4579. mutex_unlock(&sde_crtc->crtc_lock);
  4580. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4581. mutex_lock(&sde_crtc->crtc_lock);
  4582. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4583. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4584. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4585. sde_crtc->enabled = false;
  4586. sde_crtc->cached_encoder_mask = 0;
  4587. cstate->cached_cwb_enc_mask = 0;
  4588. /* Try to disable uidle */
  4589. sde_core_perf_crtc_update_uidle(crtc, false);
  4590. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  4591. sde_crtc->new_perf.llcc_active[i] = 0;
  4592. sde_core_perf_crtc_update_llcc(crtc);
  4593. if (atomic_read(&sde_crtc->frame_pending)) {
  4594. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4595. atomic_read(&sde_crtc->frame_pending));
  4596. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4597. SDE_EVTLOG_FUNC_CASE2);
  4598. sde_core_perf_crtc_release_bw(crtc);
  4599. atomic_set(&sde_crtc->frame_pending, 0);
  4600. }
  4601. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4602. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4603. ret = 0;
  4604. if (node->func)
  4605. ret = node->func(crtc, false, &node->irq);
  4606. if (ret)
  4607. SDE_ERROR("%s failed to disable event %x\n",
  4608. sde_crtc->name, node->event);
  4609. }
  4610. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4611. drm_for_each_encoder_mask(encoder, crtc->dev,
  4612. crtc->state->encoder_mask) {
  4613. if (sde_encoder_in_cont_splash(encoder)) {
  4614. in_cont_splash = true;
  4615. break;
  4616. }
  4617. }
  4618. /* avoid clk/bw downvote if cont-splash is enabled */
  4619. if (!in_cont_splash)
  4620. sde_core_perf_crtc_update(crtc, 0, true);
  4621. drm_for_each_encoder_mask(encoder, crtc->dev,
  4622. crtc->state->encoder_mask) {
  4623. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4624. cstate->rsc_client = NULL;
  4625. cstate->rsc_update = false;
  4626. /*
  4627. * reset idle power-collapse to original state during suspend;
  4628. * user-mode will change the state on resume, if required
  4629. */
  4630. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4631. sde_encoder_control_idle_pc(encoder, true);
  4632. }
  4633. if (sde_crtc->power_event) {
  4634. sde_power_handle_unregister_event(&priv->phandle,
  4635. sde_crtc->power_event);
  4636. sde_crtc->power_event = NULL;
  4637. }
  4638. /**
  4639. * All callbacks are unregistered and frame done waits are complete
  4640. * at this point. No buffers are accessed by hardware.
  4641. * reset the fence timeline if crtc will not be enabled for this commit
  4642. */
  4643. if (!crtc->state->active || !crtc->state->enable) {
  4644. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4645. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4646. sde_fence_signal(sde_crtc->output_fence,
  4647. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4648. for (i = 0; i < cstate->num_connectors; ++i)
  4649. sde_connector_commit_reset(cstate->connectors[i],
  4650. ktime_get());
  4651. }
  4652. _sde_crtc_reset(crtc);
  4653. sde_cp_crtc_disable(crtc);
  4654. power_on = 0;
  4655. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4656. /* suspend case: clear stale OPR value */
  4657. if (sde_crtc->opr_event_notify_enabled)
  4658. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4659. mutex_unlock(&sde_crtc->crtc_lock);
  4660. }
  4661. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4662. static void sde_crtc_enable(struct drm_crtc *crtc,
  4663. struct drm_atomic_state *old_state)
  4664. #else
  4665. static void sde_crtc_enable(struct drm_crtc *crtc,
  4666. struct drm_crtc_state *old_crtc_state)
  4667. #endif
  4668. {
  4669. struct sde_crtc *sde_crtc;
  4670. struct drm_encoder *encoder;
  4671. struct msm_drm_private *priv;
  4672. unsigned long flags;
  4673. struct sde_crtc_irq_info *node = NULL;
  4674. int ret, i;
  4675. struct sde_crtc_state *cstate;
  4676. struct msm_display_mode *msm_mode;
  4677. enum sde_intf_mode intf_mode;
  4678. struct sde_kms *kms;
  4679. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4680. SDE_ERROR("invalid crtc\n");
  4681. return;
  4682. }
  4683. kms = _sde_crtc_get_kms(crtc);
  4684. if (!kms || !kms->catalog) {
  4685. SDE_ERROR("invalid kms handle\n");
  4686. return;
  4687. }
  4688. priv = crtc->dev->dev_private;
  4689. cstate = to_sde_crtc_state(crtc->state);
  4690. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4691. SDE_ERROR("power resource is not enabled\n");
  4692. return;
  4693. }
  4694. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4695. SDE_EVT32_VERBOSE(DRMID(crtc));
  4696. sde_crtc = to_sde_crtc(crtc);
  4697. cstate->line_insertion.panel_line_insertion_enable =
  4698. sde_crtc_is_line_insertion_supported(crtc);
  4699. /*
  4700. * Avoid drm_crtc_vblank_on during seamless DMS case
  4701. * when CRTC is already in enabled state
  4702. */
  4703. if (!sde_crtc->enabled) {
  4704. /* cache the encoder mask now for vblank work */
  4705. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4706. /* avoid vblank on/off for virtual display */
  4707. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4708. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4709. /* max possible vsync_cnt(atomic_t) soft counter */
  4710. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4711. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4712. drm_crtc_vblank_on(crtc);
  4713. }
  4714. }
  4715. mutex_lock(&sde_crtc->crtc_lock);
  4716. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4717. /*
  4718. * Try to enable uidle (if possible), we do this before the call
  4719. * to return early during seamless dms mode, so any fps
  4720. * change is also consider to enable/disable UIDLE
  4721. */
  4722. sde_core_perf_crtc_update_uidle(crtc, true);
  4723. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4724. if (!msm_mode){
  4725. SDE_ERROR("invalid msm mode, %s\n",
  4726. crtc->state->adjusted_mode.name);
  4727. return;
  4728. }
  4729. /* return early if crtc is already enabled, do this after UIDLE check */
  4730. if (sde_crtc->enabled) {
  4731. if (msm_is_mode_seamless_dms(msm_mode) ||
  4732. msm_is_mode_seamless_dyn_clk(msm_mode))
  4733. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4734. sde_crtc->name);
  4735. else
  4736. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4737. mutex_unlock(&sde_crtc->crtc_lock);
  4738. return;
  4739. }
  4740. drm_for_each_encoder_mask(encoder, crtc->dev,
  4741. crtc->state->encoder_mask) {
  4742. sde_encoder_register_frame_event_callback(encoder,
  4743. sde_crtc_frame_event_cb, crtc);
  4744. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4745. sde_encoder_check_curr_mode(encoder,
  4746. MSM_DISPLAY_VIDEO_MODE));
  4747. }
  4748. sde_crtc->enabled = true;
  4749. sde_cp_crtc_enable(crtc);
  4750. /* update color processing on resume */
  4751. sde_cp_crtc_resume(crtc);
  4752. mutex_unlock(&sde_crtc->crtc_lock);
  4753. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4754. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4755. ret = 0;
  4756. if (node->func)
  4757. ret = node->func(crtc, true, &node->irq);
  4758. if (ret)
  4759. SDE_ERROR("%s failed to enable event %x\n",
  4760. sde_crtc->name, node->event);
  4761. }
  4762. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4763. sde_crtc->power_event = sde_power_handle_register_event(
  4764. &priv->phandle,
  4765. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4766. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4767. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4768. /* Enable ESD thread */
  4769. for (i = 0; i < cstate->num_connectors; i++) {
  4770. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4771. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4772. }
  4773. }
  4774. /* no input validation - caller API has all the checks */
  4775. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4776. struct plane_state pstates[], int cnt)
  4777. {
  4778. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4779. struct drm_display_mode *mode = &state->adjusted_mode;
  4780. const struct drm_plane_state *pstate;
  4781. struct sde_plane_state *sde_pstate;
  4782. int rc = 0, i;
  4783. struct sde_rect *rect;
  4784. u32 crtc_width, crtc_height;
  4785. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4786. /* Check dim layer rect bounds and stage */
  4787. for (i = 0; i < cstate->num_dim_layers; i++) {
  4788. rect = &cstate->dim_layer[i].rect;
  4789. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4790. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4791. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4792. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4793. DRMID(state->crtc), crtc_width, crtc_height,
  4794. rect->x, rect->y, rect->w, rect->h,
  4795. cstate->dim_layer[i].stage);
  4796. rc = -E2BIG;
  4797. goto end;
  4798. }
  4799. }
  4800. /* log all src and excl_rect, useful for debugging */
  4801. for (i = 0; i < cnt; i++) {
  4802. pstate = pstates[i].drm_pstate;
  4803. sde_pstate = to_sde_plane_state(pstate);
  4804. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4805. DRMID(pstate->plane), pstates[i].stage,
  4806. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4807. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4808. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4809. }
  4810. end:
  4811. return rc;
  4812. }
  4813. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4814. struct drm_crtc_state *state, struct plane_state pstates[],
  4815. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4816. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4817. {
  4818. struct drm_plane *plane;
  4819. int i;
  4820. if (secure == SDE_DRM_SEC_ONLY) {
  4821. /*
  4822. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4823. * - fb_sec_dir is for secure camera preview and
  4824. * secure display use case
  4825. * - fb_sec is for secure video playback
  4826. * - fb_ns is for normal non secure use cases
  4827. */
  4828. if (fb_ns || fb_sec) {
  4829. SDE_ERROR(
  4830. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4831. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4832. return -EINVAL;
  4833. }
  4834. /*
  4835. * - only one blending stage is allowed in sec_crtc
  4836. * - validate if pipe is allowed for sec-ui updates
  4837. */
  4838. for (i = 1; i < cnt; i++) {
  4839. if (!pstates[i].drm_pstate
  4840. || !pstates[i].drm_pstate->plane) {
  4841. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4842. DRMID(crtc), i);
  4843. return -EINVAL;
  4844. }
  4845. plane = pstates[i].drm_pstate->plane;
  4846. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4847. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4848. DRMID(crtc), plane->base.id);
  4849. return -EINVAL;
  4850. } else if (pstates[i].stage != pstates[i-1].stage) {
  4851. SDE_ERROR(
  4852. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4853. DRMID(crtc), i, pstates[i].stage,
  4854. i-1, pstates[i-1].stage);
  4855. return -EINVAL;
  4856. }
  4857. }
  4858. /* check if all the dim_layers are in the same stage */
  4859. for (i = 1; i < cstate->num_dim_layers; i++) {
  4860. if (cstate->dim_layer[i].stage !=
  4861. cstate->dim_layer[i-1].stage) {
  4862. SDE_ERROR(
  4863. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4864. DRMID(crtc),
  4865. i, cstate->dim_layer[i].stage,
  4866. i-1, cstate->dim_layer[i-1].stage);
  4867. return -EINVAL;
  4868. }
  4869. }
  4870. /*
  4871. * if secure-ui supported blendstage is specified,
  4872. * - fail empty commit
  4873. * - validate dim_layer or plane is staged in the supported
  4874. * blendstage
  4875. */
  4876. if (sde_kms->catalog->sui_supported_blendstage) {
  4877. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4878. cstate->dim_layer[0].stage;
  4879. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4880. sec_stage -= SDE_STAGE_0;
  4881. if ((!cnt && !cstate->num_dim_layers) ||
  4882. (sde_kms->catalog->sui_supported_blendstage
  4883. != sec_stage)) {
  4884. SDE_ERROR(
  4885. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4886. DRMID(crtc), cnt,
  4887. cstate->num_dim_layers, sec_stage);
  4888. return -EINVAL;
  4889. }
  4890. }
  4891. }
  4892. return 0;
  4893. }
  4894. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4895. struct drm_crtc_state *state, int fb_sec_dir)
  4896. {
  4897. struct drm_encoder *encoder;
  4898. int encoder_cnt = 0;
  4899. if (fb_sec_dir) {
  4900. drm_for_each_encoder_mask(encoder, crtc->dev,
  4901. state->encoder_mask)
  4902. encoder_cnt++;
  4903. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4904. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4905. DRMID(crtc), encoder_cnt);
  4906. return -EINVAL;
  4907. }
  4908. }
  4909. return 0;
  4910. }
  4911. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4912. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4913. int fb_ns, int fb_sec, int fb_sec_dir)
  4914. {
  4915. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4916. struct drm_encoder *encoder;
  4917. int is_video_mode = false;
  4918. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4919. if (sde_encoder_is_dsi_display(encoder))
  4920. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4921. MSM_DISPLAY_VIDEO_MODE);
  4922. }
  4923. /*
  4924. * Secure display to secure camera needs without direct
  4925. * transition is currently not allowed
  4926. */
  4927. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4928. smmu_state->state != ATTACHED &&
  4929. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4930. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4931. smmu_state->state, smmu_state->secure_level,
  4932. secure);
  4933. goto sec_err;
  4934. }
  4935. /*
  4936. * In video mode check for null commit before transition
  4937. * from secure to non secure and vice versa
  4938. */
  4939. if (is_video_mode && smmu_state &&
  4940. state->plane_mask && crtc->state->plane_mask &&
  4941. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4942. (secure == SDE_DRM_SEC_ONLY))) ||
  4943. (fb_ns && ((smmu_state->state == DETACHED) ||
  4944. (smmu_state->state == DETACH_ALL_REQ))) ||
  4945. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4946. (smmu_state->state == DETACH_SEC_REQ)) &&
  4947. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4948. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4949. smmu_state->state, smmu_state->secure_level,
  4950. secure, crtc->state->plane_mask, state->plane_mask);
  4951. goto sec_err;
  4952. }
  4953. return 0;
  4954. sec_err:
  4955. SDE_ERROR(
  4956. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4957. DRMID(crtc), secure, smmu_state->state,
  4958. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4959. return -EINVAL;
  4960. }
  4961. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4962. struct drm_crtc_state *state, uint32_t fb_sec)
  4963. {
  4964. bool conn_secure = false, is_wb = false;
  4965. struct drm_connector *conn;
  4966. struct drm_connector_state *conn_state;
  4967. int i;
  4968. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4969. if (conn_state && conn_state->crtc == crtc) {
  4970. if (conn->connector_type ==
  4971. DRM_MODE_CONNECTOR_VIRTUAL)
  4972. is_wb = true;
  4973. if (sde_connector_get_property(conn_state,
  4974. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4975. SDE_DRM_FB_SEC)
  4976. conn_secure = true;
  4977. }
  4978. }
  4979. /*
  4980. * If any input buffers are secure for wb,
  4981. * the output buffer must also be secure.
  4982. */
  4983. if (is_wb && fb_sec && !conn_secure) {
  4984. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4985. DRMID(crtc), fb_sec, conn_secure);
  4986. return -EINVAL;
  4987. }
  4988. return 0;
  4989. }
  4990. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4991. struct drm_crtc_state *state, struct plane_state pstates[],
  4992. int cnt)
  4993. {
  4994. struct sde_crtc_state *cstate;
  4995. struct sde_kms *sde_kms;
  4996. uint32_t secure;
  4997. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4998. int rc;
  4999. if (!crtc || !state) {
  5000. SDE_ERROR("invalid arguments\n");
  5001. return -EINVAL;
  5002. }
  5003. sde_kms = _sde_crtc_get_kms(crtc);
  5004. if (!sde_kms || !sde_kms->catalog) {
  5005. SDE_ERROR("invalid kms\n");
  5006. return -EINVAL;
  5007. }
  5008. cstate = to_sde_crtc_state(state);
  5009. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  5010. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  5011. &fb_sec, &fb_sec_dir);
  5012. if (rc)
  5013. return rc;
  5014. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  5015. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  5016. if (rc)
  5017. return rc;
  5018. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  5019. if (rc)
  5020. return rc;
  5021. /*
  5022. * secure_crtc is not allowed in a shared toppolgy
  5023. * across different encoders.
  5024. */
  5025. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  5026. if (rc)
  5027. return rc;
  5028. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  5029. secure, fb_ns, fb_sec, fb_sec_dir);
  5030. if (rc)
  5031. return rc;
  5032. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  5033. return 0;
  5034. }
  5035. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  5036. struct drm_crtc_state *state,
  5037. struct drm_display_mode *mode,
  5038. struct plane_state *pstates,
  5039. struct drm_plane *plane,
  5040. struct sde_multirect_plane_states *multirect_plane,
  5041. int *cnt)
  5042. {
  5043. struct sde_crtc *sde_crtc;
  5044. struct sde_crtc_state *cstate;
  5045. const struct drm_plane_state *pstate;
  5046. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  5047. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  5048. int inc_sde_stage = 0;
  5049. struct sde_kms *kms;
  5050. u32 blend_type;
  5051. sde_crtc = to_sde_crtc(crtc);
  5052. cstate = to_sde_crtc_state(state);
  5053. kms = _sde_crtc_get_kms(crtc);
  5054. if (!kms || !kms->catalog) {
  5055. SDE_ERROR("invalid kms\n");
  5056. return -EINVAL;
  5057. }
  5058. memset(pipe_staged, 0, sizeof(pipe_staged));
  5059. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  5060. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  5061. if (IS_ERR_OR_NULL(pstate)) {
  5062. rc = PTR_ERR(pstate);
  5063. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  5064. sde_crtc->name, plane->base.id, rc);
  5065. return rc;
  5066. }
  5067. if (*cnt >= SDE_PSTATES_MAX)
  5068. continue;
  5069. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  5070. pstates[*cnt].drm_pstate = pstate;
  5071. pstates[*cnt].stage = sde_plane_get_property(
  5072. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  5073. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  5074. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  5075. PLANE_PROP_BLEND_OP);
  5076. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  5077. inc_sde_stage = SDE_STAGE_0;
  5078. /* check dim layer stage with every plane */
  5079. for (i = 0; i < cstate->num_dim_layers; i++) {
  5080. if (cstate->dim_layer[i].stage ==
  5081. (pstates[*cnt].stage + inc_sde_stage)) {
  5082. SDE_ERROR(
  5083. "plane:%d/dim_layer:%i-same stage:%d\n",
  5084. plane->base.id, i,
  5085. cstate->dim_layer[i].stage);
  5086. return -EINVAL;
  5087. }
  5088. }
  5089. if (pipe_staged[pstates[*cnt].pipe_id]) {
  5090. multirect_plane[multirect_count].r0 =
  5091. pipe_staged[pstates[*cnt].pipe_id];
  5092. multirect_plane[multirect_count].r1 = pstate;
  5093. multirect_count++;
  5094. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  5095. } else {
  5096. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  5097. }
  5098. (*cnt)++;
  5099. /* for demura layers, validate against mode resolution */
  5100. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  5101. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  5102. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  5103. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  5104. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  5105. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  5106. return -E2BIG;
  5107. }
  5108. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  5109. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  5110. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  5111. pstate->crtc_y, pstate->crtc_h, crtc_height,
  5112. pstate->crtc_x, pstate->crtc_w, crtc_width);
  5113. return -E2BIG;
  5114. }
  5115. }
  5116. for (i = 1; i < SSPP_MAX; i++) {
  5117. if (pipe_staged[i]) {
  5118. sde_plane_clear_multirect(pipe_staged[i]);
  5119. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  5120. struct sde_plane_state *psde_state;
  5121. SDE_DEBUG("r1 only virt plane:%d staged\n",
  5122. pipe_staged[i]->plane->base.id);
  5123. psde_state = to_sde_plane_state(
  5124. pipe_staged[i]);
  5125. psde_state->multirect_index = SDE_SSPP_RECT_1;
  5126. }
  5127. }
  5128. }
  5129. for (i = 0; i < multirect_count; i++) {
  5130. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  5131. SDE_ERROR(
  5132. "multirect validation failed for planes (%d - %d)\n",
  5133. multirect_plane[i].r0->plane->base.id,
  5134. multirect_plane[i].r1->plane->base.id);
  5135. return -EINVAL;
  5136. }
  5137. }
  5138. return rc;
  5139. }
  5140. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  5141. u32 zpos) {
  5142. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  5143. !cstate->noise_layer_en) {
  5144. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  5145. return 0;
  5146. }
  5147. if (cstate->layer_cfg.zposn == zpos ||
  5148. cstate->layer_cfg.zposattn == zpos) {
  5149. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  5150. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  5151. return -EINVAL;
  5152. }
  5153. return 0;
  5154. }
  5155. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  5156. struct sde_crtc *sde_crtc,
  5157. struct plane_state *pstates,
  5158. struct sde_crtc_state *cstate,
  5159. struct drm_display_mode *mode,
  5160. int cnt)
  5161. {
  5162. int rc = 0, i, z_pos;
  5163. u32 zpos_cnt = 0;
  5164. struct drm_crtc *crtc;
  5165. struct sde_kms *kms;
  5166. enum sde_layout layout;
  5167. crtc = &sde_crtc->base;
  5168. kms = _sde_crtc_get_kms(crtc);
  5169. if (!kms || !kms->catalog) {
  5170. SDE_ERROR("Invalid kms\n");
  5171. return -EINVAL;
  5172. }
  5173. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  5174. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  5175. if (rc)
  5176. return rc;
  5177. if (!sde_is_custom_client()) {
  5178. int stage_old = pstates[0].stage;
  5179. z_pos = 0;
  5180. for (i = 0; i < cnt; i++) {
  5181. if (stage_old != pstates[i].stage)
  5182. ++z_pos;
  5183. stage_old = pstates[i].stage;
  5184. pstates[i].stage = z_pos;
  5185. }
  5186. }
  5187. z_pos = -1;
  5188. layout = SDE_LAYOUT_NONE;
  5189. for (i = 0; i < cnt; i++) {
  5190. /* reset counts at every new blend stage */
  5191. if (pstates[i].stage != z_pos ||
  5192. pstates[i].sde_pstate->layout != layout) {
  5193. zpos_cnt = 0;
  5194. z_pos = pstates[i].stage;
  5195. layout = pstates[i].sde_pstate->layout;
  5196. }
  5197. /* verify z_pos setting before using it */
  5198. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  5199. SDE_ERROR("> %d plane stages assigned\n",
  5200. SDE_STAGE_MAX - SDE_STAGE_0);
  5201. return -EINVAL;
  5202. } else if (zpos_cnt == 2) {
  5203. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  5204. return -EINVAL;
  5205. } else {
  5206. zpos_cnt++;
  5207. }
  5208. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  5209. if (rc)
  5210. break;
  5211. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  5212. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  5213. else
  5214. pstates[i].sde_pstate->stage = z_pos;
  5215. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  5216. z_pos);
  5217. }
  5218. return rc;
  5219. }
  5220. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  5221. struct drm_crtc_state *state,
  5222. struct plane_state *pstates,
  5223. struct sde_multirect_plane_states *multirect_plane)
  5224. {
  5225. struct sde_crtc *sde_crtc;
  5226. struct sde_crtc_state *cstate;
  5227. struct sde_kms *kms;
  5228. struct drm_plane *plane = NULL;
  5229. struct drm_display_mode *mode;
  5230. int rc = 0, cnt = 0;
  5231. kms = _sde_crtc_get_kms(crtc);
  5232. if (!kms || !kms->catalog) {
  5233. SDE_ERROR("invalid parameters\n");
  5234. return -EINVAL;
  5235. }
  5236. sde_crtc = to_sde_crtc(crtc);
  5237. cstate = to_sde_crtc_state(state);
  5238. mode = &state->adjusted_mode;
  5239. /* get plane state for all drm planes associated with crtc state */
  5240. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  5241. plane, multirect_plane, &cnt);
  5242. if (rc)
  5243. return rc;
  5244. /* assign mixer stages based on sorted zpos property */
  5245. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  5246. if (rc)
  5247. return rc;
  5248. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  5249. if (rc)
  5250. return rc;
  5251. /*
  5252. * validate and set source split:
  5253. * use pstates sorted by stage to check planes on same stage
  5254. * we assume that all pipes are in source split so its valid to compare
  5255. * without taking into account left/right mixer placement
  5256. */
  5257. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  5258. if (rc)
  5259. return rc;
  5260. return 0;
  5261. }
  5262. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  5263. struct drm_crtc_state *crtc_state)
  5264. {
  5265. struct sde_kms *kms;
  5266. struct drm_plane *plane;
  5267. struct drm_plane_state *plane_state;
  5268. struct sde_plane_state *pstate;
  5269. struct drm_display_mode *mode;
  5270. int layout_split;
  5271. u32 crtc_width, crtc_height;
  5272. kms = _sde_crtc_get_kms(crtc);
  5273. if (!kms || !kms->catalog) {
  5274. SDE_ERROR("invalid parameters\n");
  5275. return -EINVAL;
  5276. }
  5277. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  5278. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  5279. return 0;
  5280. mode = &crtc->state->adjusted_mode;
  5281. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  5282. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  5283. plane_state = drm_atomic_get_existing_plane_state(
  5284. crtc_state->state, plane);
  5285. if (!plane_state)
  5286. continue;
  5287. pstate = to_sde_plane_state(plane_state);
  5288. layout_split = crtc_width >> 1;
  5289. if (plane_state->crtc_x >= layout_split) {
  5290. plane_state->crtc_x -= layout_split;
  5291. pstate->layout_offset = layout_split;
  5292. pstate->layout = SDE_LAYOUT_RIGHT;
  5293. } else {
  5294. pstate->layout_offset = -1;
  5295. pstate->layout = SDE_LAYOUT_LEFT;
  5296. }
  5297. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  5298. DRMID(plane), plane_state->crtc_x,
  5299. pstate->layout);
  5300. /* check layout boundary */
  5301. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5302. plane_state->crtc_w, layout_split)) {
  5303. SDE_ERROR("invalid horizontal destination\n");
  5304. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5305. plane_state->crtc_x,
  5306. plane_state->crtc_w,
  5307. layout_split, pstate->layout);
  5308. return -E2BIG;
  5309. }
  5310. }
  5311. return 0;
  5312. }
  5313. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5314. struct drm_crtc_state *state)
  5315. {
  5316. struct drm_device *dev;
  5317. struct sde_crtc *sde_crtc;
  5318. struct plane_state *pstates = NULL;
  5319. struct sde_crtc_state *cstate;
  5320. struct drm_display_mode *mode;
  5321. int rc = 0;
  5322. struct sde_multirect_plane_states *multirect_plane = NULL;
  5323. struct drm_connector *conn;
  5324. struct drm_connector_list_iter conn_iter;
  5325. if (!crtc) {
  5326. SDE_ERROR("invalid crtc\n");
  5327. return -EINVAL;
  5328. }
  5329. dev = crtc->dev;
  5330. sde_crtc = to_sde_crtc(crtc);
  5331. cstate = to_sde_crtc_state(state);
  5332. if (!state->enable || !state->active) {
  5333. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5334. crtc->base.id, state->enable, state->active);
  5335. goto end;
  5336. }
  5337. pstates = kcalloc(SDE_PSTATES_MAX,
  5338. sizeof(struct plane_state), GFP_KERNEL);
  5339. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5340. sizeof(struct sde_multirect_plane_states),
  5341. GFP_KERNEL);
  5342. if (!pstates || !multirect_plane) {
  5343. rc = -ENOMEM;
  5344. goto end;
  5345. }
  5346. mode = &state->adjusted_mode;
  5347. SDE_DEBUG("%s: check", sde_crtc->name);
  5348. /* force a full mode set if active state changed */
  5349. if (state->active_changed)
  5350. state->mode_changed = true;
  5351. /* identify connectors attached to this crtc */
  5352. cstate->num_connectors = 0;
  5353. drm_connector_list_iter_begin(dev, &conn_iter);
  5354. drm_for_each_connector_iter(conn, &conn_iter)
  5355. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5356. && cstate->num_connectors < MAX_CONNECTORS) {
  5357. cstate->connectors[cstate->num_connectors++] = conn;
  5358. }
  5359. drm_connector_list_iter_end(&conn_iter);
  5360. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5361. if (rc) {
  5362. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5363. crtc->base.id, rc);
  5364. goto end;
  5365. }
  5366. rc = _sde_crtc_check_plane_layout(crtc, state);
  5367. if (rc) {
  5368. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5369. crtc->base.id, rc);
  5370. goto end;
  5371. }
  5372. _sde_crtc_setup_is_ppsplit(state);
  5373. _sde_crtc_setup_lm_bounds(crtc, state);
  5374. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5375. multirect_plane);
  5376. if (rc) {
  5377. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5378. goto end;
  5379. }
  5380. rc = sde_core_perf_crtc_check(crtc, state);
  5381. if (rc) {
  5382. SDE_ERROR("crtc%d failed performance check %d\n",
  5383. crtc->base.id, rc);
  5384. goto end;
  5385. }
  5386. rc = _sde_crtc_check_rois(crtc, state);
  5387. if (rc) {
  5388. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5389. goto end;
  5390. }
  5391. rc = sde_cp_crtc_check_properties(crtc, state);
  5392. if (rc) {
  5393. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5394. crtc->base.id, rc);
  5395. goto end;
  5396. }
  5397. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5398. if (rc) {
  5399. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5400. crtc->base.id, rc);
  5401. goto end;
  5402. }
  5403. end:
  5404. kfree(pstates);
  5405. kfree(multirect_plane);
  5406. return rc;
  5407. }
  5408. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5409. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5410. struct drm_atomic_state *atomic_state)
  5411. {
  5412. struct drm_crtc_state *state = NULL;
  5413. if (!crtc) {
  5414. SDE_ERROR("invalid crtc\n");
  5415. return -EINVAL;
  5416. }
  5417. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5418. return _sde_crtc_atomic_check(crtc, state);
  5419. }
  5420. #else
  5421. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5422. struct drm_crtc_state *state)
  5423. {
  5424. if (!crtc) {
  5425. SDE_ERROR("invalid crtc\n");
  5426. return -EINVAL;
  5427. }
  5428. return _sde_crtc_atomic_check(crtc, state);
  5429. }
  5430. #endif
  5431. /**
  5432. * sde_crtc_get_num_datapath - get the number of layermixers active
  5433. * on primary connector
  5434. * @crtc: Pointer to DRM crtc object
  5435. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5436. * @crtc_state: Pointer to DRM crtc state
  5437. */
  5438. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5439. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5440. {
  5441. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5442. struct drm_connector *conn, *primary_conn = NULL;
  5443. struct sde_connector_state *sde_conn_state = NULL;
  5444. struct drm_connector_list_iter conn_iter;
  5445. int num_lm = 0;
  5446. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5447. SDE_DEBUG("Invalid argument\n");
  5448. return 0;
  5449. }
  5450. /* return num_mixers used for primary when available in sde_crtc */
  5451. if (sde_crtc->num_mixers)
  5452. return sde_crtc->num_mixers;
  5453. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5454. drm_for_each_connector_iter(conn, &conn_iter) {
  5455. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5456. && conn != virtual_conn) {
  5457. sde_conn_state = to_sde_connector_state(conn->state);
  5458. primary_conn = conn;
  5459. break;
  5460. }
  5461. }
  5462. drm_connector_list_iter_end(&conn_iter);
  5463. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5464. if (sde_conn_state)
  5465. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5466. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5467. if (primary_conn && !num_lm) {
  5468. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5469. &crtc_state->adjusted_mode);
  5470. if (num_lm < 0) {
  5471. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5472. primary_conn->base.id, num_lm);
  5473. num_lm = 0;
  5474. }
  5475. }
  5476. return num_lm;
  5477. }
  5478. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5479. {
  5480. struct sde_crtc *sde_crtc;
  5481. int ret;
  5482. if (!crtc) {
  5483. SDE_ERROR("invalid crtc\n");
  5484. return -EINVAL;
  5485. }
  5486. sde_crtc = to_sde_crtc(crtc);
  5487. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5488. if (ret)
  5489. SDE_ERROR("%s vblank enable failed: %d\n",
  5490. sde_crtc->name, ret);
  5491. return 0;
  5492. }
  5493. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5494. {
  5495. struct drm_encoder *encoder;
  5496. struct sde_crtc *sde_crtc;
  5497. bool is_built_in;
  5498. u32 vblank_cnt;
  5499. if (!crtc)
  5500. return 0;
  5501. sde_crtc = to_sde_crtc(crtc);
  5502. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5503. if (sde_encoder_in_clone_mode(encoder))
  5504. continue;
  5505. is_built_in = sde_encoder_is_built_in_display(encoder);
  5506. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5507. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5508. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5509. return vblank_cnt;
  5510. }
  5511. return 0;
  5512. }
  5513. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5514. ktime_t *tvblank, bool in_vblank_irq)
  5515. {
  5516. struct drm_encoder *encoder;
  5517. struct sde_crtc *sde_crtc;
  5518. if (!crtc)
  5519. return false;
  5520. sde_crtc = to_sde_crtc(crtc);
  5521. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5522. if (sde_encoder_in_clone_mode(encoder))
  5523. continue;
  5524. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5525. }
  5526. return false;
  5527. }
  5528. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5529. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5530. {
  5531. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5532. catalog->mdp[0].has_dest_scaler);
  5533. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5534. catalog->ds_count);
  5535. if (catalog->ds[0].top) {
  5536. sde_kms_info_add_keyint(info,
  5537. "max_dest_scaler_input_width",
  5538. catalog->ds[0].top->maxinputwidth);
  5539. sde_kms_info_add_keyint(info,
  5540. "max_dest_scaler_output_width",
  5541. catalog->ds[0].top->maxoutputwidth);
  5542. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5543. catalog->ds[0].top->maxupscale);
  5544. }
  5545. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5546. msm_property_install_volatile_range(
  5547. &sde_crtc->property_info, "dest_scaler",
  5548. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5549. msm_property_install_blob(&sde_crtc->property_info,
  5550. "ds_lut_ed", 0,
  5551. CRTC_PROP_DEST_SCALER_LUT_ED);
  5552. msm_property_install_blob(&sde_crtc->property_info,
  5553. "ds_lut_cir", 0,
  5554. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5555. msm_property_install_blob(&sde_crtc->property_info,
  5556. "ds_lut_sep", 0,
  5557. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5558. } else if (catalog->ds[0].features
  5559. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5560. msm_property_install_volatile_range(
  5561. &sde_crtc->property_info, "dest_scaler",
  5562. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5563. }
  5564. }
  5565. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5566. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5567. struct sde_kms_info *info)
  5568. {
  5569. msm_property_install_range(&sde_crtc->property_info,
  5570. "core_clk", 0x0, 0, U64_MAX,
  5571. sde_kms->perf.max_core_clk_rate,
  5572. CRTC_PROP_CORE_CLK);
  5573. msm_property_install_range(&sde_crtc->property_info,
  5574. "core_ab", 0x0, 0, U64_MAX,
  5575. catalog->perf.max_bw_high * 1000ULL,
  5576. CRTC_PROP_CORE_AB);
  5577. msm_property_install_range(&sde_crtc->property_info,
  5578. "core_ib", 0x0, 0, U64_MAX,
  5579. catalog->perf.max_bw_high * 1000ULL,
  5580. CRTC_PROP_CORE_IB);
  5581. msm_property_install_range(&sde_crtc->property_info,
  5582. "llcc_ab", 0x0, 0, U64_MAX,
  5583. catalog->perf.max_bw_high * 1000ULL,
  5584. CRTC_PROP_LLCC_AB);
  5585. msm_property_install_range(&sde_crtc->property_info,
  5586. "llcc_ib", 0x0, 0, U64_MAX,
  5587. catalog->perf.max_bw_high * 1000ULL,
  5588. CRTC_PROP_LLCC_IB);
  5589. msm_property_install_range(&sde_crtc->property_info,
  5590. "dram_ab", 0x0, 0, U64_MAX,
  5591. catalog->perf.max_bw_high * 1000ULL,
  5592. CRTC_PROP_DRAM_AB);
  5593. msm_property_install_range(&sde_crtc->property_info,
  5594. "dram_ib", 0x0, 0, U64_MAX,
  5595. catalog->perf.max_bw_high * 1000ULL,
  5596. CRTC_PROP_DRAM_IB);
  5597. msm_property_install_range(&sde_crtc->property_info,
  5598. "rot_prefill_bw", 0, 0, U64_MAX,
  5599. catalog->perf.max_bw_high * 1000ULL,
  5600. CRTC_PROP_ROT_PREFILL_BW);
  5601. msm_property_install_range(&sde_crtc->property_info,
  5602. "rot_clk", 0, 0, U64_MAX,
  5603. sde_kms->perf.max_core_clk_rate,
  5604. CRTC_PROP_ROT_CLK);
  5605. if (catalog->perf.max_bw_low)
  5606. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5607. catalog->perf.max_bw_low * 1000LL);
  5608. if (catalog->perf.max_bw_high)
  5609. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5610. catalog->perf.max_bw_high * 1000LL);
  5611. if (catalog->perf.min_core_ib)
  5612. sde_kms_info_add_keyint(info, "min_core_ib",
  5613. catalog->perf.min_core_ib * 1000LL);
  5614. if (catalog->perf.min_llcc_ib)
  5615. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5616. catalog->perf.min_llcc_ib * 1000LL);
  5617. if (catalog->perf.min_dram_ib)
  5618. sde_kms_info_add_keyint(info, "min_dram_ib",
  5619. catalog->perf.min_dram_ib * 1000LL);
  5620. if (sde_kms->perf.max_core_clk_rate)
  5621. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5622. sde_kms->perf.max_core_clk_rate);
  5623. }
  5624. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5625. struct sde_mdss_cfg *catalog)
  5626. {
  5627. enum sde_ddr_type ddr_type;
  5628. sde_kms_info_reset(info);
  5629. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5630. sde_kms_info_add_keyint(info, "max_linewidth",
  5631. catalog->max_mixer_width);
  5632. sde_kms_info_add_keyint(info, "max_blendstages",
  5633. catalog->max_mixer_blendstages);
  5634. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5635. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5636. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5637. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5638. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5639. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5640. if (catalog->ubwc_rev) {
  5641. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5642. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5643. catalog->macrotile_mode);
  5644. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5645. catalog->mdp[0].highest_bank_bit);
  5646. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5647. catalog->mdp[0].ubwc_swizzle);
  5648. }
  5649. ddr_type = of_fdt_get_ddrtype();
  5650. switch (ddr_type) {
  5651. case LP_DDR4:
  5652. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5653. break;
  5654. case LP_DDR5:
  5655. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5656. break;
  5657. case LP_DDR5X:
  5658. sde_kms_info_add_keystr(info, "DDR version", "DDR5X");
  5659. break;
  5660. default:
  5661. SDE_INFO("ddr type : 0x%x not in list\n", ddr_type);
  5662. break;
  5663. }
  5664. if (sde_is_custom_client()) {
  5665. /* No support for SMART_DMA_V1 yet */
  5666. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5667. sde_kms_info_add_keystr(info,
  5668. "smart_dma_rev", "smart_dma_v2");
  5669. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5670. sde_kms_info_add_keystr(info,
  5671. "smart_dma_rev", "smart_dma_v2p5");
  5672. }
  5673. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5674. catalog->features));
  5675. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5676. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5677. catalog->features));
  5678. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5679. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5680. if (catalog->allowed_dsc_reservation_switch)
  5681. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5682. catalog->allowed_dsc_reservation_switch);
  5683. if (catalog->uidle_cfg.uidle_rev)
  5684. sde_kms_info_add_keyint(info, "has_uidle",
  5685. true);
  5686. sde_kms_info_add_keystr(info, "core_ib_ff",
  5687. catalog->perf.core_ib_ff);
  5688. sde_kms_info_add_keystr(info, "core_clk_ff",
  5689. catalog->perf.core_clk_ff);
  5690. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5691. catalog->perf.comp_ratio_rt);
  5692. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5693. catalog->perf.comp_ratio_nrt);
  5694. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5695. catalog->perf.dest_scale_prefill_lines);
  5696. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5697. catalog->perf.undersized_prefill_lines);
  5698. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5699. catalog->perf.macrotile_prefill_lines);
  5700. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5701. catalog->perf.yuv_nv12_prefill_lines);
  5702. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5703. catalog->perf.linear_prefill_lines);
  5704. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5705. catalog->perf.downscaling_prefill_lines);
  5706. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5707. catalog->perf.xtra_prefill_lines);
  5708. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5709. catalog->perf.amortizable_threshold);
  5710. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5711. catalog->perf.min_prefill_lines);
  5712. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5713. catalog->perf.num_mnoc_ports);
  5714. sde_kms_info_add_keyint(info, "axi_bus_width",
  5715. catalog->perf.axi_bus_width);
  5716. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5717. catalog->sui_supported_blendstage);
  5718. if (catalog->ubwc_bw_calc_rev)
  5719. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5720. }
  5721. /**
  5722. * sde_crtc_install_properties - install all drm properties for crtc
  5723. * @crtc: Pointer to drm crtc structure
  5724. */
  5725. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5726. struct sde_mdss_cfg *catalog)
  5727. {
  5728. struct sde_crtc *sde_crtc;
  5729. struct sde_kms_info *info;
  5730. struct sde_kms *sde_kms;
  5731. static const struct drm_prop_enum_list e_secure_level[] = {
  5732. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5733. {SDE_DRM_SEC_ONLY, "sec_only"},
  5734. };
  5735. static const struct drm_prop_enum_list e_fence_error_handle_flag[] = {
  5736. {FENCE_ERROR_HANDLE_DISABLE, "fence_error_handle_disable"},
  5737. {FENCE_ERROR_HANDLE_ENABLE, "fence_error_handle_enable"},
  5738. };
  5739. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5740. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5741. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5742. };
  5743. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5744. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5745. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5746. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5747. };
  5748. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5749. {IDLE_PC_NONE, "idle_pc_none"},
  5750. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5751. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5752. };
  5753. static const struct drm_prop_enum_list e_cache_state[] = {
  5754. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5755. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5756. };
  5757. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5758. {VM_REQ_NONE, "vm_req_none"},
  5759. {VM_REQ_RELEASE, "vm_req_release"},
  5760. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5761. };
  5762. SDE_DEBUG("\n");
  5763. if (!crtc || !catalog) {
  5764. SDE_ERROR("invalid crtc or catalog\n");
  5765. return;
  5766. }
  5767. sde_crtc = to_sde_crtc(crtc);
  5768. sde_kms = _sde_crtc_get_kms(crtc);
  5769. if (!sde_kms) {
  5770. SDE_ERROR("invalid argument\n");
  5771. return;
  5772. }
  5773. info = vzalloc(sizeof(struct sde_kms_info));
  5774. if (!info) {
  5775. SDE_ERROR("failed to allocate info memory\n");
  5776. return;
  5777. }
  5778. sde_crtc_setup_capabilities_blob(info, catalog);
  5779. msm_property_install_range(&sde_crtc->property_info,
  5780. "input_fence_timeout", 0x0, 0,
  5781. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5782. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5783. msm_property_install_volatile_range(&sde_crtc->property_info,
  5784. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5785. msm_property_install_range(&sde_crtc->property_info,
  5786. "output_fence_offset", 0x0, 0, 1, 0,
  5787. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5788. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5789. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5790. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5791. msm_property_install_enum(&sde_crtc->property_info,
  5792. "vm_request_state", 0x0, 0, e_vm_req_state,
  5793. ARRAY_SIZE(e_vm_req_state), init_idx,
  5794. CRTC_PROP_VM_REQ_STATE);
  5795. }
  5796. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5797. msm_property_install_enum(&sde_crtc->property_info,
  5798. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5799. ARRAY_SIZE(e_idle_pc_state), 0,
  5800. CRTC_PROP_IDLE_PC_STATE);
  5801. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5802. msm_property_install_enum(&sde_crtc->property_info,
  5803. "capture_mode", 0, 0, e_dcwb_data_points,
  5804. ARRAY_SIZE(e_dcwb_data_points), 0,
  5805. CRTC_PROP_CAPTURE_OUTPUT);
  5806. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5807. msm_property_install_enum(&sde_crtc->property_info,
  5808. "capture_mode", 0, 0, e_cwb_data_points,
  5809. ARRAY_SIZE(e_cwb_data_points), 0,
  5810. CRTC_PROP_CAPTURE_OUTPUT);
  5811. msm_property_install_enum(&sde_crtc->property_info,
  5812. "fence_error_handle_flag", 0, 0, e_fence_error_handle_flag,
  5813. ARRAY_SIZE(e_fence_error_handle_flag), 0,
  5814. CRTC_PROP_HANDLE_FENCE_ERROR);
  5815. msm_property_install_volatile_range(&sde_crtc->property_info,
  5816. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5817. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5818. 0x0, 0, e_secure_level,
  5819. ARRAY_SIZE(e_secure_level), 0,
  5820. CRTC_PROP_SECURITY_LEVEL);
  5821. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5822. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5823. 0x0, 0, e_cache_state,
  5824. ARRAY_SIZE(e_cache_state), 0,
  5825. CRTC_PROP_CACHE_STATE);
  5826. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5827. msm_property_install_volatile_range(&sde_crtc->property_info,
  5828. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5829. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5830. SDE_MAX_DIM_LAYERS);
  5831. }
  5832. if (catalog->mdp[0].has_dest_scaler)
  5833. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5834. info);
  5835. if (catalog->dspp_count) {
  5836. sde_kms_info_add_keyint(info, "dspp_count",
  5837. catalog->dspp_count);
  5838. if (catalog->rc_count) {
  5839. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5840. sde_kms_info_add_keyint(info, "rc_mem_size",
  5841. catalog->dspp[0].sblk->rc.mem_total_size);
  5842. }
  5843. if (catalog->demura_count)
  5844. sde_kms_info_add_keyint(info, "demura_count",
  5845. catalog->demura_count);
  5846. }
  5847. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5848. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5849. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5850. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5851. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5852. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5853. info->data, SDE_KMS_INFO_DATALEN(info),
  5854. CRTC_PROP_INFO);
  5855. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5856. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5857. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5858. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5859. vfree(info);
  5860. }
  5861. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5862. {
  5863. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5864. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5865. return false;
  5866. return true;
  5867. }
  5868. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5869. const struct drm_crtc_state *state, uint64_t *val)
  5870. {
  5871. struct sde_crtc *sde_crtc;
  5872. struct sde_crtc_state *cstate;
  5873. uint32_t offset;
  5874. bool is_vid = false;
  5875. bool is_wb = false;
  5876. struct drm_encoder *encoder;
  5877. struct sde_hw_ctl *hw_ctl = NULL;
  5878. static u32 count;
  5879. sde_crtc = to_sde_crtc(crtc);
  5880. cstate = to_sde_crtc_state(state);
  5881. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5882. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5883. is_vid = true;
  5884. else if (_is_crtc_intf_mode_wb(crtc))
  5885. is_wb = true;
  5886. if (is_vid || is_wb)
  5887. break;
  5888. }
  5889. /*
  5890. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5891. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5892. * won't use hw-fences for this output-fence.
  5893. */
  5894. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5895. (count++ % sde_crtc->hwfence_out_fences_skip))
  5896. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5897. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5898. /*
  5899. * Increment trigger offset for vidoe mode alone as its release fence
  5900. * can be triggered only after the next frame-update. For cmd mode &
  5901. * virtual displays the release fence for the current frame can be
  5902. * triggered right after PP_DONE/WB_DONE interrupt
  5903. */
  5904. if (is_vid)
  5905. offset++;
  5906. /*
  5907. * Hwcomposer now queries the fences using the commit list in atomic
  5908. * commit ioctl. The offset should be set to next timeline
  5909. * which will be incremented during the prepare commit phase
  5910. */
  5911. offset++;
  5912. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5913. }
  5914. /**
  5915. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5916. * @crtc: Pointer to drm crtc structure
  5917. * @state: Pointer to drm crtc state structure
  5918. * @property: Pointer to targeted drm property
  5919. * @val: Updated property value
  5920. * @Returns: Zero on success
  5921. */
  5922. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5923. struct drm_crtc_state *state,
  5924. struct drm_property *property,
  5925. uint64_t val)
  5926. {
  5927. struct sde_crtc *sde_crtc;
  5928. struct sde_crtc_state *cstate;
  5929. int idx, ret;
  5930. uint64_t fence_user_fd;
  5931. uint64_t __user prev_user_fd;
  5932. if (!crtc || !state || !property) {
  5933. SDE_ERROR("invalid argument(s)\n");
  5934. return -EINVAL;
  5935. }
  5936. sde_crtc = to_sde_crtc(crtc);
  5937. cstate = to_sde_crtc_state(state);
  5938. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5939. /* check with cp property system first */
  5940. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5941. if (ret != -ENOENT)
  5942. goto exit;
  5943. /* if not handled by cp, check msm_property system */
  5944. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5945. &cstate->property_state, property, val);
  5946. if (ret)
  5947. goto exit;
  5948. idx = msm_property_index(&sde_crtc->property_info, property);
  5949. switch (idx) {
  5950. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5951. _sde_crtc_set_input_fence_timeout(cstate);
  5952. break;
  5953. case CRTC_PROP_DIM_LAYER_V1:
  5954. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5955. (void __user *)(uintptr_t)val);
  5956. break;
  5957. case CRTC_PROP_ROI_V1:
  5958. ret = _sde_crtc_set_roi_v1(state,
  5959. (void __user *)(uintptr_t)val);
  5960. break;
  5961. case CRTC_PROP_DEST_SCALER:
  5962. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5963. (void __user *)(uintptr_t)val);
  5964. break;
  5965. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5966. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5967. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5968. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5969. break;
  5970. case CRTC_PROP_CORE_CLK:
  5971. case CRTC_PROP_CORE_AB:
  5972. case CRTC_PROP_CORE_IB:
  5973. cstate->bw_control = true;
  5974. break;
  5975. case CRTC_PROP_LLCC_AB:
  5976. case CRTC_PROP_LLCC_IB:
  5977. case CRTC_PROP_DRAM_AB:
  5978. case CRTC_PROP_DRAM_IB:
  5979. cstate->bw_control = true;
  5980. cstate->bw_split_vote = true;
  5981. break;
  5982. case CRTC_PROP_OUTPUT_FENCE:
  5983. if (!val)
  5984. goto exit;
  5985. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5986. sizeof(uint64_t));
  5987. if (ret) {
  5988. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5989. ret = -EFAULT;
  5990. goto exit;
  5991. }
  5992. /*
  5993. * client is expected to reset the property to -1 before
  5994. * requesting for the release fence
  5995. */
  5996. if (prev_user_fd == -1) {
  5997. ret = _sde_crtc_get_output_fence(crtc, state,
  5998. &fence_user_fd);
  5999. if (ret) {
  6000. SDE_ERROR("fence create failed rc:%d\n", ret);
  6001. goto exit;
  6002. }
  6003. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  6004. &fence_user_fd, sizeof(uint64_t));
  6005. if (ret) {
  6006. SDE_ERROR("copy to user failed rc:%d\n", ret);
  6007. put_unused_fd(fence_user_fd);
  6008. ret = -EFAULT;
  6009. goto exit;
  6010. }
  6011. }
  6012. break;
  6013. case CRTC_PROP_NOISE_LAYER_V1:
  6014. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  6015. (void __user *)(uintptr_t)val);
  6016. break;
  6017. case CRTC_PROP_FRAME_DATA_BUF:
  6018. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  6019. break;
  6020. default:
  6021. /* nothing to do */
  6022. break;
  6023. }
  6024. exit:
  6025. if (ret) {
  6026. if (ret != -EPERM)
  6027. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  6028. crtc->name, DRMID(property),
  6029. property->name, ret);
  6030. else
  6031. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  6032. crtc->name, DRMID(property),
  6033. property->name, ret);
  6034. } else {
  6035. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  6036. property->base.id, val);
  6037. }
  6038. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  6039. return ret;
  6040. }
  6041. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  6042. {
  6043. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6044. struct drm_encoder *encoder;
  6045. u32 min_transfer_time = 0, updated_fps = 0;
  6046. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  6047. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  6048. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  6049. }
  6050. if (min_transfer_time) {
  6051. /* get fps by doing 1000 ms / transfer_time */
  6052. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  6053. /* get line time by doing 1000ns / (fps * vactive) */
  6054. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  6055. updated_fps * crtc->mode.vdisplay);
  6056. } else {
  6057. /* get line time by doing 1000ns / (fps * vtotal) */
  6058. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  6059. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  6060. }
  6061. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  6062. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  6063. }
  6064. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  6065. {
  6066. struct drm_plane *plane;
  6067. struct drm_plane_state *state;
  6068. struct sde_plane_state *pstate;
  6069. u32 plane_mask = 0;
  6070. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6071. state = plane->state;
  6072. if (!state)
  6073. continue;
  6074. pstate = to_sde_plane_state(state);
  6075. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  6076. plane_mask |= drm_plane_mask(plane);
  6077. }
  6078. SDE_EVT32(DRMID(crtc), plane_mask);
  6079. sde_crtc_update_line_time(crtc);
  6080. }
  6081. /**
  6082. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  6083. * @crtc: Pointer to drm crtc structure
  6084. * @state: Pointer to drm crtc state structure
  6085. * @property: Pointer to targeted drm property
  6086. * @val: Pointer to variable for receiving property value
  6087. * @Returns: Zero on success
  6088. */
  6089. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  6090. const struct drm_crtc_state *state,
  6091. struct drm_property *property,
  6092. uint64_t *val)
  6093. {
  6094. struct sde_crtc *sde_crtc;
  6095. struct sde_crtc_state *cstate;
  6096. int ret = -EINVAL, i;
  6097. if (!crtc || !state) {
  6098. SDE_ERROR("invalid argument(s)\n");
  6099. goto end;
  6100. }
  6101. sde_crtc = to_sde_crtc(crtc);
  6102. cstate = to_sde_crtc_state(state);
  6103. i = msm_property_index(&sde_crtc->property_info, property);
  6104. if (i == CRTC_PROP_OUTPUT_FENCE) {
  6105. *val = ~0;
  6106. ret = 0;
  6107. } else {
  6108. ret = msm_property_atomic_get(&sde_crtc->property_info,
  6109. &cstate->property_state, property, val);
  6110. if (ret)
  6111. ret = sde_cp_crtc_get_property(crtc, property, val);
  6112. }
  6113. if (ret)
  6114. DRM_ERROR("get property failed\n");
  6115. end:
  6116. return ret;
  6117. }
  6118. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  6119. struct drm_crtc_state *crtc_state)
  6120. {
  6121. struct sde_crtc *sde_crtc;
  6122. struct sde_crtc_state *cstate;
  6123. struct drm_property *drm_prop;
  6124. enum msm_mdp_crtc_property prop_idx;
  6125. if (!crtc || !crtc_state) {
  6126. SDE_ERROR("invalid params\n");
  6127. return -EINVAL;
  6128. }
  6129. sde_crtc = to_sde_crtc(crtc);
  6130. cstate = to_sde_crtc_state(crtc_state);
  6131. sde_cp_crtc_clear(crtc);
  6132. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  6133. uint64_t val = cstate->property_values[prop_idx].value;
  6134. uint64_t def;
  6135. int ret;
  6136. drm_prop = msm_property_index_to_drm_property(
  6137. &sde_crtc->property_info, prop_idx);
  6138. if (!drm_prop) {
  6139. /* not all props will be installed, based on caps */
  6140. SDE_DEBUG("%s: invalid property index %d\n",
  6141. sde_crtc->name, prop_idx);
  6142. continue;
  6143. }
  6144. def = msm_property_get_default(&sde_crtc->property_info,
  6145. prop_idx);
  6146. if (val == def)
  6147. continue;
  6148. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  6149. sde_crtc->name, drm_prop->name, prop_idx, val,
  6150. def);
  6151. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  6152. def);
  6153. if (ret) {
  6154. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  6155. sde_crtc->name, prop_idx, ret);
  6156. continue;
  6157. }
  6158. }
  6159. /* disable clk and bw control until clk & bw properties are set */
  6160. cstate->bw_control = false;
  6161. cstate->bw_split_vote = false;
  6162. return 0;
  6163. }
  6164. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  6165. {
  6166. struct sde_crtc *sde_crtc;
  6167. struct sde_crtc_mixer *m;
  6168. int i;
  6169. if (!crtc) {
  6170. SDE_ERROR("invalid argument\n");
  6171. return;
  6172. }
  6173. sde_crtc = to_sde_crtc(crtc);
  6174. sde_crtc->misr_enable_sui = enable;
  6175. sde_crtc->misr_frame_count = frame_count;
  6176. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6177. m = &sde_crtc->mixers[i];
  6178. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  6179. continue;
  6180. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  6181. }
  6182. }
  6183. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  6184. struct sde_crtc_misr_info *crtc_misr_info)
  6185. {
  6186. struct sde_crtc *sde_crtc;
  6187. struct sde_kms *sde_kms;
  6188. if (!crtc_misr_info) {
  6189. SDE_ERROR("invalid misr info\n");
  6190. return;
  6191. }
  6192. crtc_misr_info->misr_enable = false;
  6193. crtc_misr_info->misr_frame_count = 0;
  6194. if (!crtc) {
  6195. SDE_ERROR("invalid crtc\n");
  6196. return;
  6197. }
  6198. sde_kms = _sde_crtc_get_kms(crtc);
  6199. if (!sde_kms) {
  6200. SDE_ERROR("invalid sde_kms\n");
  6201. return;
  6202. }
  6203. if (sde_kms_is_secure_session_inprogress(sde_kms))
  6204. return;
  6205. sde_crtc = to_sde_crtc(crtc);
  6206. crtc_misr_info->misr_enable =
  6207. sde_crtc->misr_enable_debugfs ? true : false;
  6208. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  6209. }
  6210. #if IS_ENABLED(CONFIG_DEBUG_FS)
  6211. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  6212. {
  6213. struct sde_crtc *sde_crtc;
  6214. struct sde_plane_state *pstate = NULL;
  6215. struct sde_crtc_mixer *m;
  6216. struct drm_crtc *crtc;
  6217. struct drm_plane *plane;
  6218. struct drm_display_mode *mode;
  6219. struct drm_framebuffer *fb;
  6220. struct drm_plane_state *state;
  6221. struct sde_crtc_state *cstate;
  6222. int i, mixer_width, mixer_height;
  6223. if (!s || !s->private)
  6224. return -EINVAL;
  6225. sde_crtc = s->private;
  6226. crtc = &sde_crtc->base;
  6227. cstate = to_sde_crtc_state(crtc->state);
  6228. mutex_lock(&sde_crtc->crtc_lock);
  6229. mode = &crtc->state->adjusted_mode;
  6230. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  6231. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  6232. mixer_width * sde_crtc->num_mixers, mixer_height);
  6233. seq_puts(s, "\n");
  6234. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6235. m = &sde_crtc->mixers[i];
  6236. if (!m->hw_lm)
  6237. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  6238. else if (!m->hw_ctl)
  6239. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  6240. else
  6241. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  6242. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  6243. mixer_width, mixer_height);
  6244. }
  6245. seq_puts(s, "\n");
  6246. for (i = 0; i < cstate->num_dim_layers; i++) {
  6247. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  6248. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  6249. i, dim_layer->stage, dim_layer->flags);
  6250. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  6251. dim_layer->rect.x, dim_layer->rect.y,
  6252. dim_layer->rect.w, dim_layer->rect.h);
  6253. seq_printf(s,
  6254. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  6255. dim_layer->color_fill.color_0,
  6256. dim_layer->color_fill.color_1,
  6257. dim_layer->color_fill.color_2,
  6258. dim_layer->color_fill.color_3);
  6259. seq_puts(s, "\n");
  6260. }
  6261. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6262. pstate = to_sde_plane_state(plane->state);
  6263. state = plane->state;
  6264. if (!pstate || !state)
  6265. continue;
  6266. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  6267. plane->base.id, pstate->stage, pstate->rotation);
  6268. if (plane->state->fb) {
  6269. fb = plane->state->fb;
  6270. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  6271. fb->base.id, (char *) &fb->format->format,
  6272. fb->width, fb->height);
  6273. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  6274. seq_printf(s, "cpp[%d]:%u ",
  6275. i, fb->format->cpp[i]);
  6276. seq_puts(s, "\n\t");
  6277. seq_printf(s, "modifier:%8llu ", fb->modifier);
  6278. seq_puts(s, "\n");
  6279. seq_puts(s, "\t");
  6280. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  6281. seq_printf(s, "pitches[%d]:%8u ", i,
  6282. fb->pitches[i]);
  6283. seq_puts(s, "\n");
  6284. seq_puts(s, "\t");
  6285. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  6286. seq_printf(s, "offsets[%d]:%8u ", i,
  6287. fb->offsets[i]);
  6288. seq_puts(s, "\n");
  6289. }
  6290. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  6291. state->src_x >> 16, state->src_y >> 16,
  6292. state->src_w >> 16, state->src_h >> 16);
  6293. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  6294. state->crtc_x, state->crtc_y, state->crtc_w,
  6295. state->crtc_h);
  6296. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  6297. pstate->multirect_mode, pstate->multirect_index);
  6298. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  6299. pstate->excl_rect.x, pstate->excl_rect.y,
  6300. pstate->excl_rect.w, pstate->excl_rect.h);
  6301. seq_puts(s, "\n");
  6302. }
  6303. if (sde_crtc->vblank_cb_count) {
  6304. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  6305. u32 diff_ms = ktime_to_ms(diff);
  6306. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  6307. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  6308. seq_printf(s,
  6309. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  6310. fps, sde_crtc->vblank_cb_count,
  6311. ktime_to_ms(diff), sde_crtc->play_count);
  6312. /* reset time & count for next measurement */
  6313. sde_crtc->vblank_cb_count = 0;
  6314. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  6315. }
  6316. mutex_unlock(&sde_crtc->crtc_lock);
  6317. return 0;
  6318. }
  6319. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  6320. {
  6321. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  6322. }
  6323. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6324. const char __user *user_buf, size_t count, loff_t *ppos)
  6325. {
  6326. struct sde_crtc *sde_crtc;
  6327. u32 bit, enable;
  6328. char buf[30];
  6329. if (!file || !file->private_data)
  6330. return -EINVAL;
  6331. if (count >= sizeof(buf))
  6332. return -EINVAL;
  6333. if (copy_from_user(buf, user_buf, count)) {
  6334. SDE_ERROR("buffer copy failed\n");
  6335. return -EINVAL;
  6336. }
  6337. buf[count] = 0; /* end of string */
  6338. sde_crtc = file->private_data;
  6339. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6340. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6341. return -EINVAL;
  6342. }
  6343. if (enable)
  6344. set_bit(bit, sde_crtc->hwfence_features_mask);
  6345. else
  6346. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6347. return count;
  6348. }
  6349. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6350. char __user *user_buff, size_t count, loff_t *ppos)
  6351. {
  6352. struct sde_crtc *sde_crtc;
  6353. ssize_t len = 0;
  6354. char buf[256] = {'\0'};
  6355. int i;
  6356. if (*ppos)
  6357. return 0;
  6358. if (!file || !file->private_data)
  6359. return -EINVAL;
  6360. sde_crtc = file->private_data;
  6361. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6362. len += scnprintf(buf + len, 256 - len,
  6363. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6364. }
  6365. if (count <= len)
  6366. return 0;
  6367. if (copy_to_user(user_buff, buf, len))
  6368. return -EFAULT;
  6369. *ppos += len; /* increase offset */
  6370. return len;
  6371. }
  6372. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6373. const char __user *user_buf, size_t count, loff_t *ppos)
  6374. {
  6375. struct drm_crtc *crtc;
  6376. struct sde_crtc *sde_crtc;
  6377. char buf[MISR_BUFF_SIZE + 1];
  6378. u32 frame_count, enable;
  6379. size_t buff_copy;
  6380. struct sde_kms *sde_kms;
  6381. if (!file || !file->private_data)
  6382. return -EINVAL;
  6383. sde_crtc = file->private_data;
  6384. crtc = &sde_crtc->base;
  6385. sde_kms = _sde_crtc_get_kms(crtc);
  6386. if (!sde_kms) {
  6387. SDE_ERROR("invalid sde_kms\n");
  6388. return -EINVAL;
  6389. }
  6390. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6391. if (copy_from_user(buf, user_buf, buff_copy)) {
  6392. SDE_ERROR("buffer copy failed\n");
  6393. return -EINVAL;
  6394. }
  6395. buf[buff_copy] = 0; /* end of string */
  6396. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6397. return -EINVAL;
  6398. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6399. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6400. DRMID(crtc));
  6401. return -EINVAL;
  6402. }
  6403. sde_crtc->misr_enable_debugfs = enable;
  6404. sde_crtc->misr_frame_count = frame_count;
  6405. sde_crtc->misr_reconfigure = true;
  6406. return count;
  6407. }
  6408. static ssize_t _sde_crtc_misr_read(struct file *file,
  6409. char __user *user_buff, size_t count, loff_t *ppos)
  6410. {
  6411. struct drm_crtc *crtc;
  6412. struct sde_crtc *sde_crtc;
  6413. struct sde_kms *sde_kms;
  6414. struct sde_crtc_mixer *m;
  6415. int i = 0, rc;
  6416. ssize_t len = 0;
  6417. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6418. if (*ppos)
  6419. return 0;
  6420. if (!file || !file->private_data)
  6421. return -EINVAL;
  6422. sde_crtc = file->private_data;
  6423. crtc = &sde_crtc->base;
  6424. sde_kms = _sde_crtc_get_kms(crtc);
  6425. if (!sde_kms)
  6426. return -EINVAL;
  6427. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6428. if (rc < 0) {
  6429. SDE_ERROR("failed to enable power resource %d\n", rc);
  6430. return rc;
  6431. }
  6432. sde_vm_lock(sde_kms);
  6433. if (!sde_vm_owns_hw(sde_kms)) {
  6434. SDE_DEBUG("op not supported due to HW unavailability\n");
  6435. rc = -EOPNOTSUPP;
  6436. goto end;
  6437. }
  6438. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6439. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6440. rc = -EOPNOTSUPP;
  6441. goto end;
  6442. }
  6443. if (!sde_crtc->misr_enable_debugfs) {
  6444. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6445. "disabled\n");
  6446. goto buff_check;
  6447. }
  6448. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6449. u32 misr_value = 0;
  6450. m = &sde_crtc->mixers[i];
  6451. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6452. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6453. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6454. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6455. }
  6456. continue;
  6457. }
  6458. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6459. if (rc) {
  6460. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6461. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6462. continue;
  6463. } else {
  6464. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6465. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6466. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6467. }
  6468. }
  6469. buff_check:
  6470. if (count <= len) {
  6471. len = 0;
  6472. goto end;
  6473. }
  6474. if (copy_to_user(user_buff, buf, len)) {
  6475. len = -EFAULT;
  6476. goto end;
  6477. }
  6478. *ppos += len; /* increase offset */
  6479. end:
  6480. sde_vm_unlock(sde_kms);
  6481. pm_runtime_put_sync(crtc->dev->dev);
  6482. return len;
  6483. }
  6484. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6485. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6486. { \
  6487. return single_open(file, __prefix ## _show, inode->i_private); \
  6488. } \
  6489. static const struct file_operations __prefix ## _fops = { \
  6490. .owner = THIS_MODULE, \
  6491. .open = __prefix ## _open, \
  6492. .release = single_release, \
  6493. .read = seq_read, \
  6494. .llseek = seq_lseek, \
  6495. }
  6496. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6497. {
  6498. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6499. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6500. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6501. int i;
  6502. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6503. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6504. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6505. crtc->state));
  6506. seq_printf(s, "core_clk_rate: %llu\n",
  6507. sde_crtc->cur_perf.core_clk_rate);
  6508. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6509. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6510. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6511. sde_power_handle_get_dbus_name(i),
  6512. sde_crtc->cur_perf.bw_ctl[i]);
  6513. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6514. sde_power_handle_get_dbus_name(i),
  6515. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6516. }
  6517. return 0;
  6518. }
  6519. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6520. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6521. {
  6522. struct drm_crtc *crtc;
  6523. struct drm_plane *plane;
  6524. struct drm_connector *conn;
  6525. struct drm_mode_object *drm_obj;
  6526. struct sde_crtc *sde_crtc;
  6527. struct sde_crtc_state *cstate;
  6528. struct sde_fence_context *ctx;
  6529. struct drm_connector_list_iter conn_iter;
  6530. struct drm_device *dev;
  6531. if (!s || !s->private)
  6532. return -EINVAL;
  6533. sde_crtc = s->private;
  6534. crtc = &sde_crtc->base;
  6535. dev = crtc->dev;
  6536. cstate = to_sde_crtc_state(crtc->state);
  6537. if (!sde_crtc->kickoff_in_progress)
  6538. goto skip_input_fence;
  6539. /* Dump input fence info */
  6540. seq_puts(s, "===Input fence===\n");
  6541. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6542. struct sde_plane_state *pstate;
  6543. struct dma_fence *fence;
  6544. pstate = to_sde_plane_state(plane->state);
  6545. if (!pstate)
  6546. continue;
  6547. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6548. pstate->stage);
  6549. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6550. if (pstate->input_fence) {
  6551. rcu_read_lock();
  6552. fence = dma_fence_get_rcu(pstate->input_fence);
  6553. rcu_read_unlock();
  6554. if (fence) {
  6555. sde_fence_list_dump(fence, &s);
  6556. dma_fence_put(fence);
  6557. }
  6558. }
  6559. }
  6560. skip_input_fence:
  6561. /* Dump release fence info */
  6562. seq_puts(s, "\n");
  6563. seq_puts(s, "===Release fence===\n");
  6564. ctx = sde_crtc->output_fence;
  6565. drm_obj = &crtc->base;
  6566. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6567. seq_puts(s, "\n");
  6568. /* Dump retire fence info */
  6569. seq_puts(s, "===Retire fence===\n");
  6570. drm_connector_list_iter_begin(dev, &conn_iter);
  6571. drm_for_each_connector_iter(conn, &conn_iter)
  6572. if (conn->state && conn->state->crtc == crtc &&
  6573. cstate->num_connectors < MAX_CONNECTORS) {
  6574. struct sde_connector *c_conn;
  6575. c_conn = to_sde_connector(conn);
  6576. ctx = c_conn->retire_fence;
  6577. drm_obj = &conn->base;
  6578. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6579. }
  6580. drm_connector_list_iter_end(&conn_iter);
  6581. seq_puts(s, "\n");
  6582. return 0;
  6583. }
  6584. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6585. {
  6586. return single_open(file, _sde_debugfs_fence_status_show,
  6587. inode->i_private);
  6588. }
  6589. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6590. {
  6591. struct sde_crtc *sde_crtc;
  6592. struct sde_kms *sde_kms;
  6593. static const struct file_operations debugfs_status_fops = {
  6594. .open = _sde_debugfs_status_open,
  6595. .read = seq_read,
  6596. .llseek = seq_lseek,
  6597. .release = single_release,
  6598. };
  6599. static const struct file_operations debugfs_misr_fops = {
  6600. .open = simple_open,
  6601. .read = _sde_crtc_misr_read,
  6602. .write = _sde_crtc_misr_setup,
  6603. };
  6604. static const struct file_operations debugfs_fps_fops = {
  6605. .open = _sde_debugfs_fps_status,
  6606. .read = seq_read,
  6607. };
  6608. static const struct file_operations debugfs_fence_fops = {
  6609. .open = _sde_debugfs_fence_status,
  6610. .read = seq_read,
  6611. };
  6612. static const struct file_operations debugfs_hw_fence_features_fops = {
  6613. .open = simple_open,
  6614. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6615. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6616. };
  6617. if (!crtc)
  6618. return -EINVAL;
  6619. sde_crtc = to_sde_crtc(crtc);
  6620. sde_kms = _sde_crtc_get_kms(crtc);
  6621. if (!sde_kms)
  6622. return -EINVAL;
  6623. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6624. crtc->dev->primary->debugfs_root);
  6625. if (!sde_crtc->debugfs_root)
  6626. return -ENOMEM;
  6627. /* don't error check these */
  6628. debugfs_create_file("status", 0400,
  6629. sde_crtc->debugfs_root,
  6630. sde_crtc, &debugfs_status_fops);
  6631. debugfs_create_file("state", 0400,
  6632. sde_crtc->debugfs_root,
  6633. &sde_crtc->base,
  6634. &sde_crtc_debugfs_state_fops);
  6635. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6636. sde_crtc, &debugfs_misr_fops);
  6637. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6638. sde_crtc, &debugfs_fps_fops);
  6639. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6640. sde_crtc, &debugfs_fence_fops);
  6641. if (sde_kms->catalog->hw_fence_rev) {
  6642. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6643. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6644. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6645. &sde_crtc->hwfence_out_fences_skip);
  6646. }
  6647. return 0;
  6648. }
  6649. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6650. {
  6651. struct sde_crtc *sde_crtc;
  6652. if (!crtc)
  6653. return;
  6654. sde_crtc = to_sde_crtc(crtc);
  6655. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6656. }
  6657. #else
  6658. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6659. {
  6660. return 0;
  6661. }
  6662. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6663. {
  6664. }
  6665. #endif /* CONFIG_DEBUG_FS */
  6666. static void vblank_ctrl_worker(struct kthread_work *work)
  6667. {
  6668. struct vblank_work *cur_work = container_of(work,
  6669. struct vblank_work, work);
  6670. struct msm_drm_private *priv = cur_work->priv;
  6671. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6672. kfree(cur_work);
  6673. }
  6674. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6675. int crtc_id, bool enable)
  6676. {
  6677. struct vblank_work *cur_work;
  6678. struct drm_crtc *crtc;
  6679. struct kthread_worker *worker;
  6680. if (!priv || crtc_id >= priv->num_crtcs)
  6681. return -EINVAL;
  6682. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6683. if (!cur_work)
  6684. return -ENOMEM;
  6685. crtc = priv->crtcs[crtc_id];
  6686. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6687. cur_work->crtc_id = crtc_id;
  6688. cur_work->enable = enable;
  6689. cur_work->priv = priv;
  6690. worker = &priv->event_thread[crtc_id].worker;
  6691. kthread_queue_work(worker, &cur_work->work);
  6692. return 0;
  6693. }
  6694. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6695. {
  6696. struct drm_device *dev = crtc->dev;
  6697. unsigned int pipe = crtc->index;
  6698. struct msm_drm_private *priv = dev->dev_private;
  6699. struct msm_kms *kms = priv->kms;
  6700. if (!kms)
  6701. return -ENXIO;
  6702. DBG("dev=%pK, crtc=%u", dev, pipe);
  6703. return vblank_ctrl_queue_work(priv, pipe, true);
  6704. }
  6705. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6706. {
  6707. struct drm_device *dev = crtc->dev;
  6708. unsigned int pipe = crtc->index;
  6709. struct msm_drm_private *priv = dev->dev_private;
  6710. struct msm_kms *kms = priv->kms;
  6711. if (!kms)
  6712. return;
  6713. DBG("dev=%pK, crtc=%u", dev, pipe);
  6714. vblank_ctrl_queue_work(priv, pipe, false);
  6715. }
  6716. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6717. {
  6718. return _sde_crtc_init_debugfs(crtc);
  6719. }
  6720. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6721. {
  6722. _sde_crtc_destroy_debugfs(crtc);
  6723. }
  6724. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6725. .set_config = drm_atomic_helper_set_config,
  6726. .destroy = sde_crtc_destroy,
  6727. .enable_vblank = sde_crtc_enable_vblank,
  6728. .disable_vblank = sde_crtc_disable_vblank,
  6729. .page_flip = drm_atomic_helper_page_flip,
  6730. .atomic_set_property = sde_crtc_atomic_set_property,
  6731. .atomic_get_property = sde_crtc_atomic_get_property,
  6732. .reset = sde_crtc_reset,
  6733. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6734. .atomic_destroy_state = sde_crtc_destroy_state,
  6735. .late_register = sde_crtc_late_register,
  6736. .early_unregister = sde_crtc_early_unregister,
  6737. };
  6738. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6739. .set_config = drm_atomic_helper_set_config,
  6740. .destroy = sde_crtc_destroy,
  6741. .enable_vblank = sde_crtc_enable_vblank,
  6742. .disable_vblank = sde_crtc_disable_vblank,
  6743. .page_flip = drm_atomic_helper_page_flip,
  6744. .atomic_set_property = sde_crtc_atomic_set_property,
  6745. .atomic_get_property = sde_crtc_atomic_get_property,
  6746. .reset = sde_crtc_reset,
  6747. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6748. .atomic_destroy_state = sde_crtc_destroy_state,
  6749. .late_register = sde_crtc_late_register,
  6750. .early_unregister = sde_crtc_early_unregister,
  6751. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6752. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6753. };
  6754. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6755. .mode_fixup = sde_crtc_mode_fixup,
  6756. .disable = sde_crtc_disable,
  6757. .atomic_enable = sde_crtc_enable,
  6758. .atomic_check = sde_crtc_atomic_check,
  6759. .atomic_begin = sde_crtc_atomic_begin,
  6760. .atomic_flush = sde_crtc_atomic_flush,
  6761. };
  6762. static void _sde_crtc_event_cb(struct kthread_work *work)
  6763. {
  6764. struct sde_crtc_event *event;
  6765. struct sde_crtc *sde_crtc;
  6766. unsigned long irq_flags;
  6767. if (!work) {
  6768. SDE_ERROR("invalid work item\n");
  6769. return;
  6770. }
  6771. event = container_of(work, struct sde_crtc_event, kt_work);
  6772. /* set sde_crtc to NULL for static work structures */
  6773. sde_crtc = event->sde_crtc;
  6774. if (!sde_crtc)
  6775. return;
  6776. if (event->cb_func)
  6777. event->cb_func(&sde_crtc->base, event->usr);
  6778. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6779. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6780. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6781. }
  6782. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6783. void (*func)(struct drm_crtc *crtc, void *usr),
  6784. void *usr, bool color_processing_event)
  6785. {
  6786. unsigned long irq_flags;
  6787. struct sde_crtc *sde_crtc;
  6788. struct msm_drm_private *priv;
  6789. struct sde_crtc_event *event = NULL;
  6790. u32 crtc_id;
  6791. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6792. SDE_ERROR("invalid parameters\n");
  6793. return -EINVAL;
  6794. }
  6795. sde_crtc = to_sde_crtc(crtc);
  6796. priv = crtc->dev->dev_private;
  6797. crtc_id = drm_crtc_index(crtc);
  6798. /*
  6799. * Obtain an event struct from the private cache. This event
  6800. * queue may be called from ISR contexts, so use a private
  6801. * cache to avoid calling any memory allocation functions.
  6802. */
  6803. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6804. if (!list_empty(&sde_crtc->event_free_list)) {
  6805. event = list_first_entry(&sde_crtc->event_free_list,
  6806. struct sde_crtc_event, list);
  6807. list_del_init(&event->list);
  6808. }
  6809. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6810. if (!event)
  6811. return -ENOMEM;
  6812. /* populate event node */
  6813. event->sde_crtc = sde_crtc;
  6814. event->cb_func = func;
  6815. event->usr = usr;
  6816. /* queue new event request */
  6817. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6818. if (color_processing_event)
  6819. kthread_queue_work(&priv->pp_event_worker,
  6820. &event->kt_work);
  6821. else
  6822. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6823. &event->kt_work);
  6824. return 0;
  6825. }
  6826. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6827. {
  6828. int i, rc = 0;
  6829. if (!sde_crtc) {
  6830. SDE_ERROR("invalid crtc\n");
  6831. return -EINVAL;
  6832. }
  6833. spin_lock_init(&sde_crtc->event_lock);
  6834. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6835. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6836. list_add_tail(&sde_crtc->event_cache[i].list,
  6837. &sde_crtc->event_free_list);
  6838. return rc;
  6839. }
  6840. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6841. enum sde_sys_cache_state state,
  6842. bool is_vidmode)
  6843. {
  6844. struct drm_plane *plane;
  6845. struct sde_crtc *sde_crtc;
  6846. struct sde_kms *sde_kms;
  6847. if (!crtc || !crtc->dev)
  6848. return;
  6849. sde_kms = _sde_crtc_get_kms(crtc);
  6850. if (!sde_kms || !sde_kms->catalog) {
  6851. SDE_ERROR("invalid params\n");
  6852. return;
  6853. }
  6854. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6855. SDE_DEBUG("DISP syscache not supported\n");
  6856. return;
  6857. }
  6858. sde_crtc = to_sde_crtc(crtc);
  6859. if (sde_crtc->cache_state == state)
  6860. return;
  6861. switch (state) {
  6862. case CACHE_STATE_NORMAL:
  6863. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6864. && !is_vidmode)
  6865. return;
  6866. kthread_cancel_delayed_work_sync(
  6867. &sde_crtc->static_cache_read_work);
  6868. sde_core_perf_llcc_stale_frame(crtc, SDE_SYS_CACHE_DISP);
  6869. break;
  6870. case CACHE_STATE_FRAME_WRITE:
  6871. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6872. return;
  6873. break;
  6874. case CACHE_STATE_FRAME_READ:
  6875. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6876. return;
  6877. break;
  6878. case CACHE_STATE_DISABLED:
  6879. break;
  6880. default:
  6881. return;
  6882. }
  6883. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map) &&
  6884. !test_bit(SDE_FEATURE_SYS_CACHE_STALING, sde_kms->catalog->features)) {
  6885. if (state == CACHE_STATE_FRAME_WRITE)
  6886. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6887. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6888. } else {
  6889. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6890. }
  6891. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6892. sde_crtc->cache_state = state;
  6893. drm_atomic_crtc_for_each_plane(plane, crtc)
  6894. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6895. }
  6896. /*
  6897. * __sde_crtc_static_cache_read_work - transition to cache read
  6898. */
  6899. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6900. {
  6901. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6902. static_cache_read_work.work);
  6903. struct drm_crtc *crtc = &sde_crtc->base;
  6904. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6905. struct drm_encoder *enc, *drm_enc = NULL;
  6906. struct drm_plane *plane;
  6907. struct sde_encoder_kickoff_params params = { 0 };
  6908. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6909. return;
  6910. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6911. drm_enc = enc;
  6912. if (sde_encoder_in_clone_mode(drm_enc))
  6913. return;
  6914. }
  6915. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6916. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6917. !ctl);
  6918. return;
  6919. }
  6920. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6921. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6922. /* flush only the sys-cache enabled SSPPs */
  6923. if (ctl->ops.clear_pending_flush)
  6924. ctl->ops.clear_pending_flush(ctl);
  6925. drm_atomic_crtc_for_each_plane(plane, crtc)
  6926. sde_plane_ctl_flush(plane, ctl, true);
  6927. /* Enable clocks and IRQ and wait for VBLANK */
  6928. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6929. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6930. sde_encoder_kickoff(drm_enc, false);
  6931. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6932. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6933. }
  6934. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6935. {
  6936. struct drm_device *dev;
  6937. struct msm_drm_private *priv;
  6938. struct msm_drm_thread *disp_thread;
  6939. struct sde_crtc *sde_crtc;
  6940. struct sde_crtc_state *cstate;
  6941. u32 msecs_fps = 0;
  6942. if (!crtc)
  6943. return;
  6944. dev = crtc->dev;
  6945. sde_crtc = to_sde_crtc(crtc);
  6946. cstate = to_sde_crtc_state(crtc->state);
  6947. if (!dev || !dev->dev_private || !sde_crtc)
  6948. return;
  6949. priv = dev->dev_private;
  6950. disp_thread = &priv->disp_thread[crtc->index];
  6951. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6952. return;
  6953. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6954. /* Kickoff transition to read state after next vblank */
  6955. kthread_queue_delayed_work(&disp_thread->worker,
  6956. &sde_crtc->static_cache_read_work,
  6957. msecs_to_jiffies(msecs_fps));
  6958. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6959. }
  6960. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6961. {
  6962. struct sde_crtc *sde_crtc;
  6963. struct sde_crtc_state *cstate;
  6964. bool cache_status;
  6965. if (!crtc || !crtc->state)
  6966. return;
  6967. sde_crtc = to_sde_crtc(crtc);
  6968. cstate = to_sde_crtc_state(crtc->state);
  6969. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6970. SDE_EVT32(DRMID(crtc), cache_status);
  6971. }
  6972. /* initialize crtc */
  6973. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6974. {
  6975. struct drm_crtc *crtc = NULL;
  6976. struct sde_crtc *sde_crtc = NULL;
  6977. struct msm_drm_private *priv = NULL;
  6978. struct sde_kms *kms = NULL;
  6979. const struct drm_crtc_funcs *crtc_funcs;
  6980. int i, rc;
  6981. priv = dev->dev_private;
  6982. kms = to_sde_kms(priv->kms);
  6983. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6984. if (!sde_crtc)
  6985. return ERR_PTR(-ENOMEM);
  6986. crtc = &sde_crtc->base;
  6987. crtc->dev = dev;
  6988. mutex_init(&sde_crtc->crtc_lock);
  6989. spin_lock_init(&sde_crtc->spin_lock);
  6990. spin_lock_init(&sde_crtc->event_spin_lock);
  6991. atomic_set(&sde_crtc->frame_pending, 0);
  6992. sde_crtc->enabled = false;
  6993. sde_crtc->kickoff_in_progress = false;
  6994. /* Below parameters are for fps calculation for sysfs node */
  6995. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6996. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6997. sizeof(ktime_t), GFP_KERNEL);
  6998. if (!sde_crtc->fps_info.time_buf)
  6999. SDE_ERROR("invalid buffer\n");
  7000. else
  7001. memset(sde_crtc->fps_info.time_buf, 0,
  7002. sizeof(*(sde_crtc->fps_info.time_buf)));
  7003. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  7004. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  7005. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  7006. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  7007. list_add(&sde_crtc->frame_events[i].list,
  7008. &sde_crtc->frame_event_list);
  7009. kthread_init_work(&sde_crtc->frame_events[i].work,
  7010. sde_crtc_frame_event_work);
  7011. }
  7012. INIT_LIST_HEAD(&sde_crtc->vblank_event_list);
  7013. for (i = 0; i < ARRAY_SIZE(sde_crtc->vblank_events); i++) {
  7014. INIT_LIST_HEAD(&sde_crtc->vblank_events[i].list);
  7015. list_add(&sde_crtc->vblank_events[i].list,
  7016. &sde_crtc->vblank_event_list);
  7017. kthread_init_work(&sde_crtc->vblank_events[i].work,
  7018. sde_crtc_vblank_notify_work);
  7019. }
  7020. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  7021. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  7022. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  7023. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  7024. if (kms->catalog->hw_fence_rev) {
  7025. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  7026. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  7027. }
  7028. /* save user friendly CRTC name for later */
  7029. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  7030. /* initialize event handling */
  7031. rc = _sde_crtc_init_events(sde_crtc);
  7032. if (rc) {
  7033. drm_crtc_cleanup(crtc);
  7034. kfree(sde_crtc);
  7035. return ERR_PTR(rc);
  7036. }
  7037. /* initialize output fence support */
  7038. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  7039. if (IS_ERR(sde_crtc->output_fence)) {
  7040. rc = PTR_ERR(sde_crtc->output_fence);
  7041. SDE_ERROR("failed to init fence, %d\n", rc);
  7042. drm_crtc_cleanup(crtc);
  7043. kfree(sde_crtc);
  7044. return ERR_PTR(rc);
  7045. }
  7046. /* create CRTC properties */
  7047. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  7048. priv->crtc_property, sde_crtc->property_data,
  7049. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  7050. sizeof(struct sde_crtc_state));
  7051. sde_crtc_install_properties(crtc, kms->catalog);
  7052. /* Install color processing properties */
  7053. sde_cp_crtc_init(crtc);
  7054. sde_cp_crtc_install_properties(crtc);
  7055. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  7056. sde_crtc->cur_perf.llcc_active[i] = false;
  7057. sde_crtc->new_perf.llcc_active[i] = false;
  7058. }
  7059. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  7060. __sde_crtc_static_cache_read_work);
  7061. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  7062. sde_crtc->name,
  7063. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  7064. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  7065. return crtc;
  7066. }
  7067. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  7068. {
  7069. struct sde_crtc *sde_crtc;
  7070. int rc = 0;
  7071. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  7072. SDE_ERROR("invalid input param(s)\n");
  7073. rc = -EINVAL;
  7074. goto end;
  7075. }
  7076. sde_crtc = to_sde_crtc(crtc);
  7077. sde_crtc->sysfs_dev = device_create_with_groups(
  7078. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  7079. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  7080. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  7081. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  7082. PTR_ERR(sde_crtc->sysfs_dev));
  7083. if (!sde_crtc->sysfs_dev)
  7084. rc = -EINVAL;
  7085. else
  7086. rc = PTR_ERR(sde_crtc->sysfs_dev);
  7087. goto end;
  7088. }
  7089. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  7090. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  7091. if (!sde_crtc->vsync_event_sf)
  7092. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  7093. crtc->base.id);
  7094. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  7095. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  7096. if (!sde_crtc->retire_frame_event_sf)
  7097. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  7098. crtc->base.id);
  7099. end:
  7100. return rc;
  7101. }
  7102. static int _sde_crtc_event_enable(struct sde_kms *kms,
  7103. struct drm_crtc *crtc_drm, u32 event)
  7104. {
  7105. struct sde_crtc *crtc = NULL;
  7106. struct sde_crtc_irq_info *node;
  7107. unsigned long flags;
  7108. bool found = false;
  7109. int ret, i = 0;
  7110. bool add_event = false;
  7111. crtc = to_sde_crtc(crtc_drm);
  7112. spin_lock_irqsave(&crtc->spin_lock, flags);
  7113. list_for_each_entry(node, &crtc->user_event_list, list) {
  7114. if (node->event == event) {
  7115. found = true;
  7116. break;
  7117. }
  7118. }
  7119. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7120. /* event already enabled */
  7121. if (found)
  7122. return 0;
  7123. node = NULL;
  7124. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  7125. if (custom_events[i].event == event &&
  7126. custom_events[i].func) {
  7127. node = kzalloc(sizeof(*node), GFP_KERNEL);
  7128. if (!node)
  7129. return -ENOMEM;
  7130. INIT_LIST_HEAD(&node->list);
  7131. INIT_LIST_HEAD(&node->irq.list);
  7132. node->func = custom_events[i].func;
  7133. node->event = event;
  7134. node->state = IRQ_NOINIT;
  7135. spin_lock_init(&node->state_lock);
  7136. break;
  7137. }
  7138. }
  7139. if (!node) {
  7140. SDE_ERROR("unsupported event %x\n", event);
  7141. return -EINVAL;
  7142. }
  7143. ret = 0;
  7144. if (crtc_drm->enabled) {
  7145. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  7146. if (ret < 0) {
  7147. SDE_ERROR("failed to enable power resource %d\n", ret);
  7148. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  7149. kfree(node);
  7150. return ret;
  7151. }
  7152. INIT_LIST_HEAD(&node->irq.list);
  7153. mutex_lock(&crtc->crtc_lock);
  7154. ret = node->func(crtc_drm, true, &node->irq);
  7155. if (!ret) {
  7156. spin_lock_irqsave(&crtc->spin_lock, flags);
  7157. list_add_tail(&node->list, &crtc->user_event_list);
  7158. add_event = true;
  7159. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7160. }
  7161. mutex_unlock(&crtc->crtc_lock);
  7162. pm_runtime_put_sync(crtc_drm->dev->dev);
  7163. }
  7164. if (add_event)
  7165. return 0;
  7166. if (!ret) {
  7167. spin_lock_irqsave(&crtc->spin_lock, flags);
  7168. list_add_tail(&node->list, &crtc->user_event_list);
  7169. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7170. } else {
  7171. kfree(node);
  7172. }
  7173. return ret;
  7174. }
  7175. static int _sde_crtc_event_disable(struct sde_kms *kms,
  7176. struct drm_crtc *crtc_drm, u32 event)
  7177. {
  7178. struct sde_crtc *crtc = NULL;
  7179. struct sde_crtc_irq_info *node = NULL;
  7180. unsigned long flags;
  7181. bool found = false;
  7182. int ret;
  7183. crtc = to_sde_crtc(crtc_drm);
  7184. spin_lock_irqsave(&crtc->spin_lock, flags);
  7185. list_for_each_entry(node, &crtc->user_event_list, list) {
  7186. if (node->event == event) {
  7187. list_del_init(&node->list);
  7188. found = true;
  7189. break;
  7190. }
  7191. }
  7192. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7193. /* event already disabled */
  7194. if (!found)
  7195. return 0;
  7196. /**
  7197. * crtc is disabled interrupts are cleared remove from the list,
  7198. * no need to disable/de-register.
  7199. */
  7200. if (!crtc_drm->enabled) {
  7201. kfree(node);
  7202. return 0;
  7203. }
  7204. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  7205. if (ret < 0) {
  7206. SDE_ERROR("failed to enable power resource %d\n", ret);
  7207. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  7208. kfree(node);
  7209. return ret;
  7210. }
  7211. ret = node->func(crtc_drm, false, &node->irq);
  7212. if (ret) {
  7213. spin_lock_irqsave(&crtc->spin_lock, flags);
  7214. list_add_tail(&node->list, &crtc->user_event_list);
  7215. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  7216. } else {
  7217. kfree(node);
  7218. }
  7219. pm_runtime_put_sync(crtc_drm->dev->dev);
  7220. return ret;
  7221. }
  7222. int sde_crtc_register_custom_event(struct sde_kms *kms,
  7223. struct drm_crtc *crtc_drm, u32 event, bool en)
  7224. {
  7225. struct sde_crtc *crtc = NULL;
  7226. int ret;
  7227. crtc = to_sde_crtc(crtc_drm);
  7228. if (!crtc || !kms || !kms->dev) {
  7229. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  7230. kms, ((kms) ? (kms->dev) : NULL));
  7231. return -EINVAL;
  7232. }
  7233. if (en)
  7234. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  7235. else
  7236. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  7237. return ret;
  7238. }
  7239. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  7240. bool en, struct sde_irq_callback *irq)
  7241. {
  7242. return 0;
  7243. }
  7244. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  7245. struct sde_irq_callback *noirq)
  7246. {
  7247. /*
  7248. * IRQ object noirq is not being used here since there is
  7249. * no crtc irq from pm event.
  7250. */
  7251. return 0;
  7252. }
  7253. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  7254. bool en, struct sde_irq_callback *irq)
  7255. {
  7256. return 0;
  7257. }
  7258. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  7259. bool en, struct sde_irq_callback *irq)
  7260. {
  7261. return 0;
  7262. }
  7263. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  7264. bool en, struct sde_irq_callback *irq)
  7265. {
  7266. struct sde_crtc *sde_crtc;
  7267. sde_crtc = to_sde_crtc(crtc_drm);
  7268. if (!sde_crtc)
  7269. return -EINVAL;
  7270. sde_crtc->opr_event_notify_enabled = en;
  7271. return 0;
  7272. }
  7273. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  7274. bool en, struct sde_irq_callback *irq)
  7275. {
  7276. return 0;
  7277. }
  7278. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  7279. bool en, struct sde_irq_callback *irq)
  7280. {
  7281. return 0;
  7282. }
  7283. /**
  7284. * sde_crtc_update_cont_splash_settings - update mixer settings
  7285. * and initial clk during device bootup for cont_splash use case
  7286. * @crtc: Pointer to drm crtc structure
  7287. */
  7288. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  7289. {
  7290. struct sde_kms *kms = NULL;
  7291. struct msm_drm_private *priv;
  7292. struct sde_crtc *sde_crtc;
  7293. u64 rate;
  7294. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  7295. SDE_ERROR("invalid crtc\n");
  7296. return;
  7297. }
  7298. priv = crtc->dev->dev_private;
  7299. kms = to_sde_kms(priv->kms);
  7300. if (!kms || !kms->catalog) {
  7301. SDE_ERROR("invalid parameters\n");
  7302. return;
  7303. }
  7304. _sde_crtc_setup_mixers(crtc);
  7305. sde_cp_crtc_refresh_status_properties(crtc);
  7306. crtc->enabled = true;
  7307. /* update core clk value for initial state with cont-splash */
  7308. sde_crtc = to_sde_crtc(crtc);
  7309. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  7310. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  7311. rate : kms->perf.max_core_clk_rate;
  7312. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  7313. }
  7314. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  7315. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  7316. {
  7317. struct sde_lm_cfg *lm;
  7318. char feature_name[256];
  7319. u32 version;
  7320. if (!catalog->mixer_count)
  7321. return;
  7322. lm = &catalog->mixer[0];
  7323. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  7324. return;
  7325. version = lm->sblk->nlayer.version >> 16;
  7326. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  7327. switch (version) {
  7328. case 1:
  7329. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  7330. msm_property_install_volatile_range(&sde_crtc->property_info,
  7331. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  7332. break;
  7333. default:
  7334. SDE_ERROR("unsupported noise layer version %d\n", version);
  7335. break;
  7336. }
  7337. }
  7338. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7339. struct sde_crtc_state *cstate,
  7340. void __user *usr_ptr)
  7341. {
  7342. int ret;
  7343. if (!sde_crtc || !cstate) {
  7344. SDE_ERROR("invalid sde_crtc/state\n");
  7345. return -EINVAL;
  7346. }
  7347. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7348. if (!usr_ptr) {
  7349. SDE_DEBUG("noise layer removed\n");
  7350. cstate->noise_layer_en = false;
  7351. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7352. return 0;
  7353. }
  7354. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7355. sizeof(cstate->layer_cfg));
  7356. if (ret) {
  7357. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7358. return -EFAULT;
  7359. }
  7360. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7361. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7362. !cstate->layer_cfg.attn_factor ||
  7363. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7364. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7365. !cstate->layer_cfg.alpha_noise ||
  7366. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7367. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7368. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7369. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7370. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7371. return -EINVAL;
  7372. }
  7373. cstate->noise_layer_en = true;
  7374. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7375. return 0;
  7376. }
  7377. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7378. struct drm_crtc_state *state)
  7379. {
  7380. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7381. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7382. struct sde_hw_mixer *lm;
  7383. int i;
  7384. struct sde_hw_noise_layer_cfg cfg;
  7385. struct sde_kms *kms;
  7386. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7387. return;
  7388. kms = _sde_crtc_get_kms(crtc);
  7389. if (!kms || !kms->catalog) {
  7390. SDE_ERROR("Invalid kms\n");
  7391. return;
  7392. }
  7393. cfg.flags = cstate->layer_cfg.flags;
  7394. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7395. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7396. cfg.strength = cstate->layer_cfg.strength;
  7397. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7398. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7399. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7400. } else {
  7401. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7402. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7403. }
  7404. for (i = 0; i < scrtc->num_mixers; i++) {
  7405. lm = scrtc->mixers[i].hw_lm;
  7406. if (!lm->ops.setup_noise_layer)
  7407. break;
  7408. if (!cstate->noise_layer_en)
  7409. lm->ops.setup_noise_layer(lm, NULL);
  7410. else
  7411. lm->ops.setup_noise_layer(lm, &cfg);
  7412. }
  7413. if (!cstate->noise_layer_en)
  7414. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7415. }
  7416. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7417. {
  7418. sde_cp_disable_features(crtc);
  7419. if (!crtc->state->active)
  7420. sde_crtc_disable_dest_scaler(crtc);
  7421. }
  7422. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7423. {
  7424. uint32_t val = 1;
  7425. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7426. }
  7427. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7428. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7429. {
  7430. struct sde_kms *kms;
  7431. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7432. u32 y_remain, y_start, y_end;
  7433. u32 m, n;
  7434. kms = _sde_crtc_get_kms(state->crtc);
  7435. if (!kms || !kms->catalog) {
  7436. SDE_ERROR("invalid kms or catalog\n");
  7437. return;
  7438. }
  7439. if (!kms->catalog->has_line_insertion)
  7440. return;
  7441. if (!cstate->line_insertion.padding_active) {
  7442. SDE_ERROR("zero padding active value\n");
  7443. return;
  7444. }
  7445. /*
  7446. * Computation logic to add number of dummy and active line at
  7447. * precise position on display
  7448. */
  7449. m = cstate->line_insertion.padding_active;
  7450. n = m + cstate->line_insertion.padding_dummy;
  7451. if (m == 0)
  7452. return;
  7453. y_remain = crtc_y % m;
  7454. y_start = y_remain + crtc_y / m * n;
  7455. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7456. *padding_y = y_start;
  7457. *padding_start = m - y_remain;
  7458. *padding_height = y_end - y_start + 1;
  7459. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7460. *padding_height);
  7461. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7462. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7463. }
  7464. void sde_crtc_backlight_notify(struct drm_crtc *crtc, u32 bl_val, u32 bl_max)
  7465. {
  7466. SDE_EVT32(bl_val, bl_max);
  7467. sde_cp_backlight_notification(crtc, bl_val, bl_max);
  7468. }