dsi_drm.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/drm_atomic_helper.h>
  7. #include <drm/drm_atomic.h>
  8. #include <drm/drm_edid.h>
  9. #include "msm_kms.h"
  10. #include "sde_connector.h"
  11. #include "dsi_drm.h"
  12. #include "sde_trace.h"
  13. #include "sde_dbg.h"
  14. #include "msm_drv.h"
  15. #include "sde_encoder.h"
  16. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  17. #include "ss_dsi_panel_common.h"
  18. #endif
  19. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  20. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  21. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  22. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  23. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  24. #define DEFAULT_PANEL_PREFILL_LINES 25
  25. static struct dsi_display_mode_priv_info default_priv_info = {
  26. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  27. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  28. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  29. .dsc_enabled = false,
  30. };
  31. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  32. struct dsi_display_mode *dsi_mode)
  33. {
  34. memset(dsi_mode, 0, sizeof(*dsi_mode));
  35. dsi_mode->timing.h_active = drm_mode->hdisplay;
  36. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  37. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  38. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  39. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  40. drm_mode->hdisplay;
  41. dsi_mode->timing.h_skew = drm_mode->hskew;
  42. dsi_mode->timing.v_active = drm_mode->vdisplay;
  43. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  44. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  45. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  46. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  47. drm_mode->vdisplay;
  48. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  49. dsi_mode->timing.h_sync_polarity =
  50. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  51. dsi_mode->timing.v_sync_polarity =
  52. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  53. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  54. dsi_mode->timing.sot_hs_mode = ss_is_sot_hs_from_drm_mode(drm_mode);
  55. dsi_mode->timing.phs_mode = ss_is_phs_from_drm_mode(drm_mode);
  56. #endif
  57. }
  58. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  59. struct dsi_display_mode *dsi_mode)
  60. {
  61. dsi_mode->priv_info =
  62. (struct dsi_display_mode_priv_info *)msm_mode->private;
  63. if (dsi_mode->priv_info) {
  64. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  65. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  66. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  67. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  68. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  69. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  70. }
  71. if (msm_is_mode_seamless(msm_mode))
  72. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  73. if (msm_is_mode_dynamic_fps(msm_mode))
  74. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  75. if (msm_needs_vblank_pre_modeset(msm_mode))
  76. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  77. if (msm_is_mode_seamless_dms(msm_mode))
  78. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  79. if (msm_is_mode_seamless_vrr(msm_mode))
  80. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  81. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  82. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  83. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  84. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  85. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  86. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  87. if (msm_is_mode_bpp_switch(msm_mode))
  88. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_NONDSC_BPP_SWITCH;
  89. }
  90. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  91. struct drm_display_mode *drm_mode)
  92. {
  93. char *panel_caps = "vid";
  94. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  95. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  96. panel_caps = "vid_cmd";
  97. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  98. panel_caps = "vid";
  99. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  100. panel_caps = "cmd";
  101. memset(drm_mode, 0, sizeof(*drm_mode));
  102. drm_mode->hdisplay = dsi_mode->timing.h_active;
  103. drm_mode->hsync_start = drm_mode->hdisplay +
  104. dsi_mode->timing.h_front_porch;
  105. drm_mode->hsync_end = drm_mode->hsync_start +
  106. dsi_mode->timing.h_sync_width;
  107. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  108. drm_mode->hskew = dsi_mode->timing.h_skew;
  109. drm_mode->vdisplay = dsi_mode->timing.v_active;
  110. drm_mode->vsync_start = drm_mode->vdisplay +
  111. dsi_mode->timing.v_front_porch;
  112. drm_mode->vsync_end = drm_mode->vsync_start +
  113. dsi_mode->timing.v_sync_width;
  114. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  115. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  116. drm_mode->clock /= 1000;
  117. if (dsi_mode->timing.h_sync_polarity)
  118. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  119. if (dsi_mode->timing.v_sync_polarity)
  120. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  121. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  122. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%dx%s%s",
  123. drm_mode->hdisplay, drm_mode->vdisplay,
  124. drm_mode_vrefresh(drm_mode), panel_caps,
  125. dsi_mode->timing.sot_hs_mode ? (dsi_mode->timing.phs_mode ? "PHS" : "HS") : "NS");
  126. #else
  127. /* set mode name */
  128. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  129. drm_mode->hdisplay, drm_mode->vdisplay,
  130. drm_mode_vrefresh(drm_mode), panel_caps);
  131. #endif
  132. }
  133. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  134. struct msm_display_mode *msm_mode)
  135. {
  136. msm_mode->private_flags = 0;
  137. msm_mode->private = (int *)dsi_mode->priv_info;
  138. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  139. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  140. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  141. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  142. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  143. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  144. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  145. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  146. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  147. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  148. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  149. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  150. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  151. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  152. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  153. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  154. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_NONDSC_BPP_SWITCH)
  155. msm_mode->private_flags |= MSM_MODE_FLAG_NONDSC_BPP_SWITCH;
  156. }
  157. static int dsi_bridge_attach(struct drm_bridge *bridge,
  158. enum drm_bridge_attach_flags flags)
  159. {
  160. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  161. if (!bridge) {
  162. DSI_ERR("Invalid params\n");
  163. return -EINVAL;
  164. }
  165. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  166. return 0;
  167. }
  168. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  169. {
  170. int rc = 0;
  171. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  172. if (!bridge) {
  173. DSI_ERR("Invalid params\n");
  174. return;
  175. }
  176. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  177. DSI_ERR("Incorrect bridge details\n");
  178. return;
  179. }
  180. if (bridge->encoder->crtc->state->active_changed)
  181. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  182. /* By this point mode should have been validated through mode_fixup */
  183. rc = dsi_display_set_mode(c_bridge->display,
  184. &(c_bridge->dsi_mode), 0x0);
  185. if (rc) {
  186. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  187. c_bridge->id, rc);
  188. return;
  189. }
  190. if (c_bridge->dsi_mode.dsi_mode_flags &
  191. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  192. DSI_MODE_FLAG_DYN_CLK)) {
  193. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  194. return;
  195. }
  196. SDE_ATRACE_BEGIN("dsi_display_prepare");
  197. rc = dsi_display_prepare(c_bridge->display);
  198. if (rc) {
  199. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  200. c_bridge->id, rc);
  201. SDE_ATRACE_END("dsi_display_prepare");
  202. return;
  203. }
  204. SDE_ATRACE_END("dsi_display_prepare");
  205. SDE_ATRACE_BEGIN("dsi_display_enable");
  206. rc = dsi_display_enable(c_bridge->display);
  207. if (rc) {
  208. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  209. c_bridge->id, rc);
  210. (void)dsi_display_unprepare(c_bridge->display);
  211. }
  212. SDE_ATRACE_END("dsi_display_enable");
  213. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  214. if (rc)
  215. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  216. rc);
  217. }
  218. static void dsi_bridge_enable(struct drm_bridge *bridge)
  219. {
  220. int rc = 0;
  221. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  222. struct dsi_display *display;
  223. if (!bridge) {
  224. DSI_ERR("Invalid params\n");
  225. return;
  226. }
  227. if (c_bridge->dsi_mode.dsi_mode_flags &
  228. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  229. DSI_MODE_FLAG_DYN_CLK)) {
  230. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  231. return;
  232. }
  233. display = c_bridge->display;
  234. rc = dsi_display_post_enable(display);
  235. if (rc)
  236. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  237. c_bridge->id, rc);
  238. if (display)
  239. display->enabled = true;
  240. if (display && display->drm_conn) {
  241. sde_connector_helper_bridge_enable(display->drm_conn);
  242. if (display->poms_pending) {
  243. display->poms_pending = false;
  244. sde_connector_schedule_status_work(display->drm_conn,
  245. true);
  246. }
  247. }
  248. }
  249. static void dsi_bridge_disable(struct drm_bridge *bridge)
  250. {
  251. int rc = 0;
  252. struct dsi_display *display;
  253. struct sde_connector_state *conn_state;
  254. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  255. if (!bridge) {
  256. DSI_ERR("Invalid params\n");
  257. return;
  258. }
  259. display = c_bridge->display;
  260. if (display)
  261. display->enabled = false;
  262. if (display && display->drm_conn) {
  263. conn_state = to_sde_connector_state(display->drm_conn->state);
  264. if (!conn_state) {
  265. DSI_ERR("invalid params\n");
  266. return;
  267. }
  268. display->poms_pending = msm_is_mode_seamless_poms(
  269. &conn_state->msm_mode);
  270. sde_connector_helper_bridge_disable(display->drm_conn);
  271. }
  272. rc = dsi_display_pre_disable(c_bridge->display);
  273. if (rc) {
  274. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  275. c_bridge->id, rc);
  276. }
  277. }
  278. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  279. {
  280. int rc = 0;
  281. struct dsi_display *display;
  282. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  283. if (!bridge) {
  284. DSI_ERR("Invalid params\n");
  285. return;
  286. }
  287. display = c_bridge->display;
  288. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  289. SDE_ATRACE_BEGIN("dsi_display_disable");
  290. rc = dsi_display_disable(c_bridge->display);
  291. if (rc) {
  292. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  293. c_bridge->id, rc);
  294. SDE_ATRACE_END("dsi_display_disable");
  295. return;
  296. }
  297. SDE_ATRACE_END("dsi_display_disable");
  298. if (display && display->drm_conn)
  299. sde_connector_helper_bridge_post_disable(display->drm_conn);
  300. rc = dsi_display_unprepare(c_bridge->display);
  301. if (rc) {
  302. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  303. c_bridge->id, rc);
  304. SDE_ATRACE_END("dsi_bridge_post_disable");
  305. return;
  306. }
  307. SDE_ATRACE_END("dsi_bridge_post_disable");
  308. }
  309. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  310. const struct drm_display_mode *mode,
  311. const struct drm_display_mode *adjusted_mode)
  312. {
  313. int rc = 0;
  314. struct dsi_bridge *c_bridge = NULL;
  315. struct dsi_display *display;
  316. struct drm_connector *conn;
  317. struct sde_connector_state *conn_state;
  318. if (!bridge || !mode || !adjusted_mode) {
  319. DSI_ERR("Invalid params\n");
  320. return;
  321. }
  322. c_bridge = to_dsi_bridge(bridge);
  323. if (!c_bridge) {
  324. DSI_ERR("invalid dsi bridge\n");
  325. return;
  326. }
  327. display = c_bridge->display;
  328. if (!display || !display->drm_conn || !display->drm_conn->state) {
  329. DSI_ERR("invalid display\n");
  330. return;
  331. }
  332. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  333. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  334. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  335. if (!conn)
  336. return;
  337. conn_state = to_sde_connector_state(conn->state);
  338. if (!conn_state) {
  339. DSI_ERR("invalid connector state\n");
  340. return;
  341. }
  342. msm_parse_mode_priv_info(&conn_state->msm_mode,
  343. &(c_bridge->dsi_mode));
  344. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  345. if (rc) {
  346. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  347. return;
  348. }
  349. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  350. }
  351. static bool _dsi_bridge_mode_validate_and_fixup(struct drm_bridge *bridge,
  352. struct drm_crtc_state *crtc_state, struct dsi_display *display,
  353. struct dsi_display_mode *adj_mode)
  354. {
  355. int rc = 0;
  356. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  357. struct dsi_display_mode cur_dsi_mode;
  358. struct sde_connector_state *old_conn_state;
  359. struct drm_display_mode *cur_mode;
  360. if (!bridge->encoder || !bridge->encoder->crtc || !crtc_state->crtc)
  361. return 0;
  362. cur_mode = &crtc_state->crtc->state->mode;
  363. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  364. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  365. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  366. cur_dsi_mode.pixel_format_caps = display->panel->host_config.dst_format;
  367. if (cur_dsi_mode.priv_info) {
  368. // in TUI, sometimes msm_mode->private == NULL
  369. rc = dsi_display_restore_bit_clk(display, &cur_dsi_mode);
  370. if (rc) {
  371. DSI_WARN("couldn't restore dsi bit clk");
  372. return rc;
  373. }
  374. }
  375. rc = dsi_display_validate_mode_change(c_bridge->display, &cur_dsi_mode, adj_mode);
  376. if (rc) {
  377. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n", c_bridge->display->name, rc);
  378. return rc;
  379. }
  380. /*
  381. * DMS Flag if set during active changed condition cannot be
  382. * treated as seamless. Hence, removing DMS flag in such cases.
  383. */
  384. if ((adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  385. crtc_state->active_changed)
  386. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  387. /* No DMS/VRR when drm pipeline is changing */
  388. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  389. DSI_MODE_MATCH_FULL_TIMINGS) &&
  390. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  391. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  392. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  393. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  394. (!crtc_state->active_changed ||
  395. display->is_cont_splash_enabled)) {
  396. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  397. rc = ss_vrr_apply_dsi_bridge_mode_fixup(display, cur_mode,
  398. cur_dsi_mode, adj_mode);
  399. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  400. cur_dsi_mode.timing.refresh_rate,
  401. cur_dsi_mode.timing.sot_hs_mode,
  402. cur_dsi_mode.timing.phs_mode,
  403. adj_mode->timing.refresh_rate,
  404. adj_mode->timing.sot_hs_mode,
  405. adj_mode->timing.phs_mode);
  406. } else if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  407. DSI_MODE_MATCH_FULL_TIMINGS)) {
  408. rc = ss_vrr_save_dsi_bridge_mode_fixup(display, cur_mode,
  409. cur_dsi_mode, adj_mode, crtc_state);
  410. #else
  411. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  412. #endif
  413. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  414. adj_mode->timing.h_active,
  415. adj_mode->timing.v_active,
  416. adj_mode->timing.refresh_rate,
  417. adj_mode->pixel_clk_khz,
  418. adj_mode->panel_mode_caps);
  419. }
  420. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  421. DSI_MODE_MATCH_ACTIVE_TIMINGS) &&
  422. (adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  423. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  424. DSI_ERR("DMS and dyn clk not supported in same commit\n");
  425. return false;
  426. }
  427. return rc;
  428. }
  429. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  430. const struct drm_display_mode *mode,
  431. struct drm_display_mode *adjusted_mode)
  432. {
  433. int rc = 0;
  434. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  435. struct dsi_display *display;
  436. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  437. struct drm_crtc_state *crtc_state;
  438. struct drm_connector_state *drm_conn_state;
  439. struct sde_connector_state *conn_state;
  440. struct msm_sub_mode new_sub_mode;
  441. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  442. if (!bridge || !mode || !adjusted_mode) {
  443. DSI_ERR("invalid params\n");
  444. return false;
  445. }
  446. display = c_bridge->display;
  447. if (!display || !display->drm_conn || !display->drm_conn->state) {
  448. DSI_ERR("invalid params\n");
  449. return false;
  450. }
  451. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  452. display->drm_conn);
  453. conn_state = to_sde_connector_state(drm_conn_state);
  454. if (!conn_state) {
  455. DSI_ERR("invalid params\n");
  456. return false;
  457. }
  458. /*
  459. * if no timing defined in panel, it must be external mode
  460. * and we'll use empty priv info to populate the mode
  461. */
  462. if (display->panel && !display->panel->num_timing_nodes) {
  463. *adjusted_mode = *mode;
  464. conn_state->msm_mode.base = adjusted_mode;
  465. conn_state->msm_mode.private = (int *)&default_priv_info;
  466. conn_state->msm_mode.private_flags = 0;
  467. return true;
  468. }
  469. convert_to_dsi_mode(mode, &dsi_mode);
  470. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  471. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  472. CONNECTOR_PROP_DSC_MODE);
  473. new_sub_mode.pixel_format_mode = sde_connector_get_property(drm_conn_state,
  474. CONNECTOR_PROP_BPP_MODE);
  475. /*
  476. * retrieve dsi mode from dsi driver's cache since not safe to take
  477. * the drm mode config mutex in all paths
  478. */
  479. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  480. &panel_dsi_mode);
  481. if (rc)
  482. return rc;
  483. /* propagate the private info to the adjusted_mode derived dsi mode */
  484. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  485. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  486. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  487. dsi_mode.pixel_format_caps = panel_dsi_mode->pixel_format_caps;
  488. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  489. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  490. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  491. if (rc) {
  492. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  493. return false;
  494. }
  495. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  496. if (rc) {
  497. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  498. return false;
  499. }
  500. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  501. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  502. if (rc) {
  503. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  504. return false;
  505. }
  506. rc = _dsi_bridge_mode_validate_and_fixup(bridge, crtc_state, display, &dsi_mode);
  507. if (rc) {
  508. DSI_ERR("[%s] failed to validate dsi bridge mode.\n", display->name);
  509. return false;
  510. }
  511. /* Reject seamless transition when active changed */
  512. if (crtc_state->active_changed &&
  513. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  514. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  515. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  516. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  517. DSI_INFO("seamless upon active changed 0x%x %d\n",
  518. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  519. return false;
  520. }
  521. /* convert back to drm mode, propagating the private info & flags */
  522. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  523. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  524. return true;
  525. }
  526. u32 dsi_drm_get_dfps_maxfps(void *display)
  527. {
  528. u32 dfps_maxfps = 0;
  529. struct dsi_display *dsi_display = display;
  530. /*
  531. * The time of SDE transmitting one frame active data
  532. * will not be changed, if frame rate is adjusted with
  533. * VFP method.
  534. * So only return max fps of DFPS for UIDLE update, if DFPS
  535. * is enabled with VFP.
  536. */
  537. if (dsi_display && dsi_display->panel &&
  538. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  539. dsi_display->panel->dfps_caps.type ==
  540. DSI_DFPS_IMMEDIATE_VFP)
  541. dfps_maxfps =
  542. dsi_display->panel->dfps_caps.max_refresh_rate;
  543. return dfps_maxfps;
  544. }
  545. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  546. {
  547. struct dsi_display *dsi_display = display;
  548. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  549. int rc = -EINVAL;
  550. if (!dsi_display || !drm_mode) {
  551. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  552. return rc;
  553. }
  554. convert_to_dsi_mode(drm_mode, &dsi_mode);
  555. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  556. if (rc) {
  557. DSI_ERR("mode not found %d\n", rc);
  558. drm_mode_debug_printmodeline(drm_mode);
  559. return rc;
  560. }
  561. return panel_dsi_mode->priv_info->topology.num_lm;
  562. }
  563. int dsi_conn_get_mode_info(struct drm_connector *connector,
  564. const struct drm_display_mode *drm_mode,
  565. struct msm_sub_mode *sub_mode,
  566. struct msm_mode_info *mode_info,
  567. void *display, const struct msm_resource_caps_info *avail_res)
  568. {
  569. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  570. struct dsi_mode_info *timing;
  571. int src_bpp, tar_bpp, rc = 0;
  572. struct dsi_display *dsi_display = (struct dsi_display *) display;
  573. if (!drm_mode || !mode_info)
  574. return -EINVAL;
  575. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  576. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  577. if (rc || !dsi_mode->priv_info || !dsi_display || !dsi_display->panel)
  578. return -EINVAL;
  579. memset(mode_info, 0, sizeof(*mode_info));
  580. timing = &dsi_mode->timing;
  581. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  582. mode_info->vtotal = DSI_V_TOTAL(timing);
  583. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  584. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  585. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  586. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  587. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  588. mode_info->bpp = dsi_mode->bpp;
  589. mode_info->pixel_format_caps = dsi_mode->pixel_format_caps;
  590. mode_info->mdp_transfer_time_us = dsi_mode->priv_info->mdp_transfer_time_us;
  591. mode_info->mdp_transfer_time_us_min = dsi_mode->priv_info->mdp_transfer_time_us_min;
  592. mode_info->mdp_transfer_time_us_max = dsi_mode->priv_info->mdp_transfer_time_us_max;
  593. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  594. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  595. mode_info->avr_step_fps = dsi_mode->timing.avr_step_fps;
  596. mode_info->wd_jitter = dsi_mode->priv_info->wd_jitter;
  597. mode_info->vpadding = dsi_display->panel->host_config.vpadding;
  598. if (mode_info->vpadding < drm_mode->vdisplay) {
  599. mode_info->vpadding = 0;
  600. dsi_display->panel->host_config.line_insertion_enable = 0;
  601. }
  602. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  603. mode_info->frame_rate_org = mode_info->frame_rate;
  604. #endif
  605. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  606. sizeof(struct msm_display_topology));
  607. if (dsi_mode->priv_info->bit_clk_list.count) {
  608. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  609. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  610. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  611. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  612. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  613. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  614. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  615. if (rc) {
  616. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  617. return rc;
  618. }
  619. }
  620. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  621. if (dsi_mode->priv_info->dsc_enabled) {
  622. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  623. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  624. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  625. sizeof(dsi_mode->priv_info->dsc));
  626. } else if (dsi_mode->priv_info->vdc_enabled) {
  627. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  628. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  629. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  630. sizeof(dsi_mode->priv_info->vdc));
  631. }
  632. if (mode_info->comp_info.comp_type) {
  633. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  634. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  635. mode_info->comp_info.comp_ratio = mult_frac(100, src_bpp,
  636. tar_bpp);
  637. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  638. }
  639. if (dsi_mode->priv_info->roi_caps.enabled) {
  640. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  641. sizeof(dsi_mode->priv_info->roi_caps));
  642. }
  643. mode_info->allowed_mode_switches =
  644. dsi_mode->priv_info->allowed_mode_switch;
  645. return 0;
  646. }
  647. static const struct drm_bridge_funcs dsi_bridge_ops = {
  648. .attach = dsi_bridge_attach,
  649. .mode_fixup = dsi_bridge_mode_fixup,
  650. .pre_enable = dsi_bridge_pre_enable,
  651. .enable = dsi_bridge_enable,
  652. .disable = dsi_bridge_disable,
  653. .post_disable = dsi_bridge_post_disable,
  654. .mode_set = dsi_bridge_mode_set,
  655. };
  656. int dsi_conn_get_qsync_min_fps(struct drm_connector_state *conn_state)
  657. {
  658. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  659. struct msm_display_mode *msm_mode;
  660. struct dsi_display_mode_priv_info *priv_info;
  661. if (!sde_conn_state)
  662. return -EINVAL;
  663. msm_mode = &sde_conn_state->msm_mode;
  664. if (!msm_mode || !msm_mode->private)
  665. return -EINVAL;
  666. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  667. return priv_info->qsync_min_fps;
  668. }
  669. int dsi_conn_get_avr_step_fps(struct drm_connector_state *conn_state)
  670. {
  671. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  672. struct msm_display_mode *msm_mode;
  673. struct dsi_display_mode_priv_info *priv_info;
  674. if (!sde_conn_state)
  675. return -EINVAL;
  676. msm_mode = &sde_conn_state->msm_mode;
  677. if (!msm_mode || !msm_mode->private)
  678. return -EINVAL;
  679. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  680. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  681. DSI_DEBUG("avr_step_fps (%d)\n", priv_info->avr_step_fps);
  682. #endif
  683. return priv_info->avr_step_fps;
  684. }
  685. int dsi_conn_set_info_blob(struct drm_connector *connector,
  686. void *info, void *display, struct msm_mode_info *mode_info)
  687. {
  688. struct dsi_display *dsi_display = display;
  689. struct dsi_panel *panel;
  690. enum dsi_pixel_format fmt;
  691. u32 bpp;
  692. if (!info || !dsi_display)
  693. return -EINVAL;
  694. dsi_display->drm_conn = connector;
  695. sde_kms_info_add_keystr(info,
  696. "display type", dsi_display->display_type);
  697. switch (dsi_display->type) {
  698. case DSI_DISPLAY_SINGLE:
  699. sde_kms_info_add_keystr(info, "display config",
  700. "single display");
  701. break;
  702. case DSI_DISPLAY_EXT_BRIDGE:
  703. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  704. break;
  705. case DSI_DISPLAY_SPLIT:
  706. sde_kms_info_add_keystr(info, "display config",
  707. "split display");
  708. break;
  709. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  710. sde_kms_info_add_keystr(info, "display config",
  711. "split ext bridge");
  712. break;
  713. default:
  714. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  715. break;
  716. }
  717. if (!dsi_display->panel) {
  718. DSI_DEBUG("invalid panel data\n");
  719. goto end;
  720. }
  721. panel = dsi_display->panel;
  722. sde_kms_info_add_keystr(info, "panel name", panel->name);
  723. switch (panel->panel_mode) {
  724. case DSI_OP_VIDEO_MODE:
  725. sde_kms_info_add_keystr(info, "panel mode", "video");
  726. break;
  727. case DSI_OP_CMD_MODE:
  728. sde_kms_info_add_keystr(info, "panel mode", "command");
  729. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  730. mode_info->mdp_transfer_time_us);
  731. break;
  732. default:
  733. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  734. break;
  735. }
  736. sde_kms_info_add_keystr(info, "qsync support",
  737. panel->qsync_caps.qsync_support ?
  738. "true" : "false");
  739. if (panel->qsync_caps.qsync_min_fps)
  740. sde_kms_info_add_keyint(info, "qsync_fps",
  741. panel->qsync_caps.qsync_min_fps);
  742. sde_kms_info_add_keystr(info, "dfps support",
  743. panel->dfps_caps.dfps_support ? "true" : "false");
  744. if (panel->dfps_caps.dfps_support) {
  745. sde_kms_info_add_keyint(info, "min_fps",
  746. panel->dfps_caps.min_refresh_rate);
  747. sde_kms_info_add_keyint(info, "max_fps",
  748. panel->dfps_caps.max_refresh_rate);
  749. }
  750. sde_kms_info_add_keystr(info, "dyn bitclk support",
  751. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  752. switch (panel->phy_props.rotation) {
  753. case DSI_PANEL_ROTATE_NONE:
  754. sde_kms_info_add_keystr(info, "panel orientation", "none");
  755. break;
  756. case DSI_PANEL_ROTATE_H_FLIP:
  757. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  758. break;
  759. case DSI_PANEL_ROTATE_V_FLIP:
  760. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  761. break;
  762. case DSI_PANEL_ROTATE_HV_FLIP:
  763. sde_kms_info_add_keystr(info, "panel orientation",
  764. "horz & vert flip");
  765. break;
  766. default:
  767. DSI_DEBUG("invalid panel rotation:%d\n",
  768. panel->phy_props.rotation);
  769. break;
  770. }
  771. switch (panel->bl_config.type) {
  772. case DSI_BACKLIGHT_PWM:
  773. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  774. break;
  775. case DSI_BACKLIGHT_WLED:
  776. sde_kms_info_add_keystr(info, "backlight type", "wled");
  777. break;
  778. case DSI_BACKLIGHT_DCS:
  779. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  780. break;
  781. default:
  782. DSI_DEBUG("invalid panel backlight type:%d\n",
  783. panel->bl_config.type);
  784. break;
  785. }
  786. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  787. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  788. if (panel->spr_info.enable)
  789. sde_kms_info_add_keystr(info, "spr_pack_type",
  790. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  791. if (mode_info && mode_info->roi_caps.enabled) {
  792. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  793. mode_info->roi_caps.num_roi);
  794. sde_kms_info_add_keyint(info, "partial_update_xstart",
  795. mode_info->roi_caps.align.xstart_pix_align);
  796. sde_kms_info_add_keyint(info, "partial_update_walign",
  797. mode_info->roi_caps.align.width_pix_align);
  798. sde_kms_info_add_keyint(info, "partial_update_wmin",
  799. mode_info->roi_caps.align.min_width);
  800. sde_kms_info_add_keyint(info, "partial_update_ystart",
  801. mode_info->roi_caps.align.ystart_pix_align);
  802. sde_kms_info_add_keyint(info, "partial_update_halign",
  803. mode_info->roi_caps.align.height_pix_align);
  804. sde_kms_info_add_keyint(info, "partial_update_hmin",
  805. mode_info->roi_caps.align.min_height);
  806. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  807. mode_info->roi_caps.merge_rois);
  808. }
  809. fmt = dsi_display->config.common_config.dst_format;
  810. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  811. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  812. end:
  813. return 0;
  814. }
  815. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  816. void *info, void *display, struct drm_display_mode *drm_mode)
  817. {
  818. struct dsi_display *dsi_display = display;
  819. struct dsi_display_mode partial_dsi_mode;
  820. int count, i;
  821. int preferred_submode_idx = -EINVAL;
  822. enum dsi_dyn_clk_feature_type dyn_clk_type;
  823. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  824. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  825. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  826. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  827. };
  828. if (!conn || !display || !drm_mode) {
  829. DSI_ERR("Invalid params\n");
  830. return;
  831. }
  832. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  833. mutex_lock(&dsi_display->display_lock);
  834. count = dsi_display->panel->num_display_modes;
  835. for (i = 0; i < count; i++) {
  836. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  837. u32 panel_mode_caps = 0;
  838. u32 pixel_format_caps = 0;
  839. const char *topo_name = NULL;
  840. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  841. DSI_MODE_MATCH_FULL_TIMINGS))
  842. continue;
  843. sde_kms_info_add_keyint(info, "submode_idx", i);
  844. if (dsi_mode->is_preferred)
  845. preferred_submode_idx = i;
  846. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  847. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  848. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  849. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  850. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  851. panel_mode_caps);
  852. switch (dsi_mode->pixel_format_caps) {
  853. case DSI_PIXEL_FORMAT_RGB888:
  854. pixel_format_caps = DRM_MODE_FLAG_DSI_24BPP;
  855. break;
  856. case DSI_PIXEL_FORMAT_RGB101010:
  857. pixel_format_caps = DRM_MODE_FLAG_DSI_30BPP;
  858. break;
  859. default:
  860. break;
  861. }
  862. sde_kms_info_add_keyint(info, "bpp_mode", pixel_format_caps);
  863. sde_kms_info_add_keyint(info, "dsc_mode",
  864. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  865. MSM_DISPLAY_DSC_MODE_DISABLED);
  866. topo_name = sde_conn_get_topology_name(conn,
  867. dsi_mode->priv_info->topology);
  868. if (topo_name)
  869. sde_kms_info_add_keystr(info, "topology", topo_name);
  870. if (!dsi_mode->priv_info->bit_clk_list.count)
  871. continue;
  872. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  873. sde_kms_info_add_list(info, "dyn_bitclk_list",
  874. dsi_mode->priv_info->bit_clk_list.rates,
  875. dsi_mode->priv_info->bit_clk_list.count);
  876. sde_kms_info_add_keystr(info, "dyn_fp_type",
  877. dyn_clk_types[dyn_clk_type]);
  878. sde_kms_info_add_list(info, "dyn_fp_list",
  879. dsi_mode->priv_info->bit_clk_list.front_porches,
  880. dsi_mode->priv_info->bit_clk_list.count);
  881. sde_kms_info_add_list(info, "dyn_pclk_list",
  882. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  883. dsi_mode->priv_info->bit_clk_list.count);
  884. }
  885. if (preferred_submode_idx >= 0)
  886. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  887. preferred_submode_idx);
  888. mutex_unlock(&dsi_display->display_lock);
  889. }
  890. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  891. bool force,
  892. void *display)
  893. {
  894. enum drm_connector_status status = connector_status_unknown;
  895. struct msm_display_info info;
  896. int rc;
  897. if (!conn || !display)
  898. return status;
  899. /* get display dsi_info */
  900. memset(&info, 0x0, sizeof(info));
  901. rc = dsi_display_get_info(conn, &info, display);
  902. if (rc) {
  903. DSI_ERR("failed to get display info, rc=%d\n", rc);
  904. return connector_status_disconnected;
  905. }
  906. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  907. status = (info.is_connected ? connector_status_connected :
  908. connector_status_disconnected);
  909. else
  910. status = connector_status_connected;
  911. conn->display_info.width_mm = info.width_mm;
  912. conn->display_info.height_mm = info.height_mm;
  913. return status;
  914. }
  915. void dsi_connector_put_modes(struct drm_connector *connector,
  916. void *display)
  917. {
  918. struct dsi_display *dsi_display;
  919. int count, i;
  920. if (!connector || !display)
  921. return;
  922. dsi_display = display;
  923. count = dsi_display->panel->num_display_modes;
  924. for (i = 0; i < count; i++) {
  925. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  926. dsi_display_put_mode(dsi_display, dsi_mode);
  927. }
  928. /* free the display structure modes also */
  929. kfree(dsi_display->modes);
  930. dsi_display->modes = NULL;
  931. }
  932. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  933. {
  934. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  935. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  936. u32 dtd_size = 18;
  937. u32 header_size = sizeof(standard_header);
  938. if (!name)
  939. return -EINVAL;
  940. /* Fill standard header */
  941. memcpy(dtd, standard_header, header_size);
  942. dtd_size -= header_size;
  943. dtd_size = min_t(u32, dtd_size, strlen(name));
  944. memcpy(dtd + header_size, name, dtd_size);
  945. return 0;
  946. }
  947. static void dsi_drm_update_dtd(struct edid *edid,
  948. struct dsi_display_mode *modes, u32 modes_count)
  949. {
  950. u32 i;
  951. u32 count = min_t(u32, modes_count, 3);
  952. for (i = 0; i < count; i++) {
  953. struct detailed_timing *dtd = &edid->detailed_timings[i];
  954. struct dsi_display_mode *mode = &modes[i];
  955. struct dsi_mode_info *timing = &mode->timing;
  956. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  957. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  958. timing->h_back_porch;
  959. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  960. timing->v_back_porch;
  961. u32 h_img = 0, v_img = 0;
  962. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  963. pd->hactive_lo = timing->h_active & 0xFF;
  964. pd->hblank_lo = h_blank & 0xFF;
  965. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  966. ((timing->h_active >> 8) & 0xF) << 4;
  967. pd->vactive_lo = timing->v_active & 0xFF;
  968. pd->vblank_lo = v_blank & 0xFF;
  969. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  970. ((timing->v_active >> 8) & 0xF) << 4;
  971. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  972. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  973. pd->vsync_offset_pulse_width_lo =
  974. ((timing->v_front_porch & 0xF) << 4) |
  975. (timing->v_sync_width & 0xF);
  976. pd->hsync_vsync_offset_pulse_width_hi =
  977. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  978. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  979. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  980. (((timing->v_sync_width >> 4) & 0x3) << 0);
  981. pd->width_mm_lo = h_img & 0xFF;
  982. pd->height_mm_lo = v_img & 0xFF;
  983. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  984. ((v_img >> 8) & 0xF);
  985. pd->hborder = 0;
  986. pd->vborder = 0;
  987. pd->misc = 0;
  988. }
  989. }
  990. static void dsi_drm_update_checksum(struct edid *edid)
  991. {
  992. u8 *data = (u8 *)edid;
  993. u32 i, sum = 0;
  994. for (i = 0; i < EDID_LENGTH - 1; i++)
  995. sum += data[i];
  996. edid->checksum = 0x100 - (sum & 0xFF);
  997. }
  998. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  999. const struct msm_resource_caps_info *avail_res)
  1000. {
  1001. int rc, i;
  1002. u32 count = 0, edid_size;
  1003. struct dsi_display_mode *modes = NULL;
  1004. struct drm_display_mode drm_mode;
  1005. struct dsi_display *display = data;
  1006. struct edid edid;
  1007. unsigned int width_mm = connector->display_info.width_mm;
  1008. unsigned int height_mm = connector->display_info.height_mm;
  1009. const u8 edid_buf[EDID_LENGTH] = {
  1010. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  1011. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  1012. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  1013. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  1014. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  1015. 0x01, 0x01, 0x01, 0x01,
  1016. };
  1017. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  1018. memcpy(&edid, edid_buf, edid_size);
  1019. rc = dsi_display_get_mode_count(display, &count);
  1020. if (rc) {
  1021. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  1022. goto end;
  1023. }
  1024. rc = dsi_display_get_modes(display, &modes);
  1025. if (rc) {
  1026. DSI_ERR("failed to get modes, rc=%d\n", rc);
  1027. count = 0;
  1028. goto end;
  1029. }
  1030. for (i = 0; i < count; i++) {
  1031. struct drm_display_mode *m;
  1032. #if IS_ENABLED(CONFIG_DISPLAY_SAMSUNG)
  1033. struct samsung_display_driver_data *vdd = NULL;
  1034. if (display && display->panel)
  1035. vdd = display->panel->panel_private;
  1036. if (vdd) {
  1037. u32 fps = modes[i].timing.refresh_rate;
  1038. bool hs = modes[i].timing.sot_hs_mode;
  1039. bool phs = modes[i].timing.phs_mode;
  1040. int i;
  1041. for (i = 0; i < vdd->disable_vrr_modes_count; i++) {
  1042. if (vdd->disable_vrr_modes[i].fps == fps &&
  1043. vdd->disable_vrr_modes[i].hs == hs &&
  1044. vdd->disable_vrr_modes[i].phs == phs) {
  1045. DSI_INFO("disable vrr modes: %d%s\n",
  1046. fps, phs ? "PHS" : hs ? "HS" : "NS");
  1047. break;
  1048. }
  1049. }
  1050. if (i != vdd->disable_vrr_modes_count)
  1051. continue;
  1052. }
  1053. #endif
  1054. memset(&drm_mode, 0x0, sizeof(drm_mode));
  1055. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  1056. m = drm_mode_duplicate(connector->dev, &drm_mode);
  1057. if (!m) {
  1058. DSI_ERR("failed to add mode %ux%u\n",
  1059. drm_mode.hdisplay,
  1060. drm_mode.vdisplay);
  1061. count = -ENOMEM;
  1062. goto end;
  1063. }
  1064. m->width_mm = connector->display_info.width_mm;
  1065. m->height_mm = connector->display_info.height_mm;
  1066. if (display->cmdline_timing != NO_OVERRIDE) {
  1067. /* get the preferred mode from dsi display mode */
  1068. if (modes[i].is_preferred)
  1069. m->type |= DRM_MODE_TYPE_PREFERRED;
  1070. } else if (modes[i].mode_idx == 0) {
  1071. /* set the first mode in device tree list as preferred */
  1072. m->type |= DRM_MODE_TYPE_PREFERRED;
  1073. }
  1074. drm_mode_probed_add(connector, m);
  1075. }
  1076. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  1077. if (rc) {
  1078. count = 0;
  1079. goto end;
  1080. }
  1081. edid.width_cm = (connector->display_info.width_mm) / 10;
  1082. edid.height_cm = (connector->display_info.height_mm) / 10;
  1083. dsi_drm_update_dtd(&edid, modes, count);
  1084. dsi_drm_update_checksum(&edid);
  1085. rc = drm_connector_update_edid_property(connector, &edid);
  1086. if (rc)
  1087. count = 0;
  1088. /*
  1089. * DRM EDID structure maintains panel physical dimensions in
  1090. * centimeters, we will be losing the precision anything below cm.
  1091. * Changing DRM framework will effect other clients at this
  1092. * moment, overriding the values back to millimeter.
  1093. */
  1094. connector->display_info.width_mm = width_mm;
  1095. connector->display_info.height_mm = height_mm;
  1096. end:
  1097. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  1098. return count;
  1099. }
  1100. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  1101. struct drm_display_mode *mode,
  1102. void *display, const struct msm_resource_caps_info *avail_res)
  1103. {
  1104. struct dsi_display_mode dsi_mode;
  1105. struct dsi_display_mode *full_dsi_mode = NULL;
  1106. struct sde_connector_state *conn_state;
  1107. int rc;
  1108. if (!connector || !mode) {
  1109. DSI_ERR("Invalid params\n");
  1110. return MODE_ERROR;
  1111. }
  1112. convert_to_dsi_mode(mode, &dsi_mode);
  1113. conn_state = to_sde_connector_state(connector->state);
  1114. if (conn_state)
  1115. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1116. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1117. if (rc) {
  1118. DSI_ERR("could not find mode %s\n", mode->name);
  1119. return MODE_ERROR;
  1120. }
  1121. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1122. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1123. if (rc) {
  1124. DSI_ERR("mode not supported, rc=%d\n", rc);
  1125. return MODE_BAD;
  1126. }
  1127. return MODE_OK;
  1128. }
  1129. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1130. void *display,
  1131. struct msm_display_kickoff_params *params)
  1132. {
  1133. if (!connector || !display || !params) {
  1134. DSI_ERR("Invalid params\n");
  1135. return -EINVAL;
  1136. }
  1137. return dsi_display_pre_kickoff(connector, display, params);
  1138. }
  1139. int dsi_conn_prepare_commit(void *display,
  1140. struct msm_display_conn_params *params)
  1141. {
  1142. if (!display || !params) {
  1143. pr_err("Invalid params\n");
  1144. return -EINVAL;
  1145. }
  1146. return dsi_display_pre_commit(display, params);
  1147. }
  1148. void dsi_conn_enable_event(struct drm_connector *connector,
  1149. uint32_t event_idx, bool enable, void *display)
  1150. {
  1151. struct dsi_event_cb_info event_info;
  1152. memset(&event_info, 0, sizeof(event_info));
  1153. event_info.event_cb = sde_connector_trigger_event;
  1154. event_info.event_usr_ptr = connector;
  1155. dsi_display_enable_event(connector, display,
  1156. event_idx, &event_info, enable);
  1157. }
  1158. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1159. struct msm_display_conn_params *params)
  1160. {
  1161. struct drm_encoder *encoder;
  1162. struct drm_bridge *bridge;
  1163. struct dsi_bridge *c_bridge;
  1164. struct dsi_display_mode adj_mode;
  1165. struct dsi_display *display;
  1166. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1167. int i, rc = 0, ctrl_version;
  1168. u32 pf_time_in_us = 0;
  1169. bool enable;
  1170. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1171. if (!connector || !connector->state) {
  1172. DSI_ERR("invalid connector or connector state\n");
  1173. return -EINVAL;
  1174. }
  1175. encoder = connector->state->best_encoder;
  1176. if (!encoder) {
  1177. DSI_DEBUG("best encoder is not available\n");
  1178. return 0;
  1179. }
  1180. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1181. if (!bridge) {
  1182. DSI_DEBUG("bridge is not available\n");
  1183. return 0;
  1184. }
  1185. c_bridge = to_dsi_bridge(bridge);
  1186. adj_mode = c_bridge->dsi_mode;
  1187. display = c_bridge->display;
  1188. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1189. pf_time_in_us = sde_encoder_get_programmed_fetch_time(encoder);
  1190. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1191. m_ctrl = &display->ctrl[display->clk_master_idx];
  1192. ctrl_version = m_ctrl->ctrl->version;
  1193. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false, pf_time_in_us);
  1194. if (rc) {
  1195. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1196. display->name, rc);
  1197. return -EINVAL;
  1198. }
  1199. /*
  1200. * When both DFPS and dynamic clock switch with constant
  1201. * fps features are enabled, wait for dynamic refresh done
  1202. * only in case of clock switch.
  1203. * In case where only fps changes, clock remains same.
  1204. * So, wait for dynamic refresh done is not required.
  1205. */
  1206. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1207. (dyn_clk_caps->maintain_const_fps) &&
  1208. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1209. display_for_each_ctrl(i, display) {
  1210. ctrl = &display->ctrl[i];
  1211. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1212. ctrl->ctrl);
  1213. if (rc)
  1214. DSI_ERR("wait4dfps refresh failed\n");
  1215. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1216. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1217. }
  1218. }
  1219. /* Update the rest of the controllers */
  1220. display_for_each_ctrl(i, display) {
  1221. ctrl = &display->ctrl[i];
  1222. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1223. continue;
  1224. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false, pf_time_in_us);
  1225. if (rc) {
  1226. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1227. display->name, rc);
  1228. return -EINVAL;
  1229. }
  1230. }
  1231. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1232. }
  1233. /* ensure dynamic clk switch flag is reset */
  1234. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1235. if (params->qsync_update) {
  1236. enable = (params->qsync_mode > 0) ? true : false;
  1237. display_for_each_ctrl(i, display)
  1238. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1239. }
  1240. return 0;
  1241. }
  1242. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1243. struct drm_device *dev,
  1244. struct drm_encoder *encoder)
  1245. {
  1246. int rc = 0;
  1247. struct dsi_bridge *bridge;
  1248. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1249. if (!bridge) {
  1250. rc = -ENOMEM;
  1251. goto error;
  1252. }
  1253. bridge->display = display;
  1254. bridge->base.funcs = &dsi_bridge_ops;
  1255. bridge->base.encoder = encoder;
  1256. rc = drm_bridge_attach(encoder, &bridge->base, NULL,
  1257. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1258. if (rc) {
  1259. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1260. goto error_free_bridge;
  1261. }
  1262. return bridge;
  1263. error_free_bridge:
  1264. kfree(bridge);
  1265. error:
  1266. return ERR_PTR(rc);
  1267. }
  1268. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1269. {
  1270. kfree(bridge);
  1271. }
  1272. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1273. struct dsi_display_mode *mode_b)
  1274. {
  1275. /*
  1276. * POMS cannot happen in conjunction with any other type of mode set.
  1277. * Check to ensure FPS remains same between the modes and also
  1278. * resolution.
  1279. */
  1280. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1281. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1282. (mode_a->timing.h_active == mode_b->timing.h_active));
  1283. }
  1284. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1285. void *display)
  1286. {
  1287. u32 mode_idx = 0, cmp_mode_idx = 0;
  1288. u32 common_mode_caps = 0;
  1289. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1290. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1291. struct list_head *mode_list = &connector->modes;
  1292. struct dsi_display *disp = display;
  1293. struct dsi_panel *panel;
  1294. int mode_count = 0, rc = 0;
  1295. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1296. bool allow_switch = false;
  1297. if (!disp || !disp->panel) {
  1298. DSI_ERR("invalid parameters");
  1299. return;
  1300. }
  1301. panel = disp->panel;
  1302. list_for_each_entry(drm_mode, &connector->modes, head)
  1303. mode_count++;
  1304. list_for_each_entry(drm_mode, &connector->modes, head) {
  1305. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1306. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1307. if (rc)
  1308. return;
  1309. dsi_mode_info = panel_dsi_mode->priv_info;
  1310. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1311. if (mode_idx == mode_count - 1)
  1312. break;
  1313. mode_list = mode_list->next;
  1314. cmp_mode_idx = 1;
  1315. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1316. if (&cmp_drm_mode->head == &connector->modes)
  1317. continue;
  1318. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1319. rc = dsi_display_find_mode(display, &dsi_mode,
  1320. NULL, &cmp_panel_dsi_mode);
  1321. if (rc)
  1322. return;
  1323. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1324. allow_switch = false;
  1325. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1326. cmp_panel_dsi_mode->panel_mode_caps);
  1327. /*
  1328. * FPS switch among video modes, is only supported
  1329. * if DFPS or dynamic clocks are specified.
  1330. * Reject any mode switches between video mode timing
  1331. * nodes if support for those features is not present.
  1332. */
  1333. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1334. allow_switch = true;
  1335. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1336. (panel->dfps_caps.dfps_support ||
  1337. panel->dyn_clk_caps.dyn_clk_support)) {
  1338. allow_switch = true;
  1339. } else {
  1340. if (is_valid_poms_switch(panel_dsi_mode,
  1341. cmp_panel_dsi_mode))
  1342. allow_switch = true;
  1343. }
  1344. if (allow_switch) {
  1345. dsi_mode_info->allowed_mode_switch |=
  1346. BIT(mode_idx + cmp_mode_idx);
  1347. cmp_dsi_mode_info->allowed_mode_switch |=
  1348. BIT(mode_idx);
  1349. }
  1350. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1351. break;
  1352. cmp_mode_idx++;
  1353. }
  1354. mode_idx++;
  1355. }
  1356. }
  1357. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1358. {
  1359. struct sde_connector *c_conn = NULL;
  1360. struct dsi_display *display;
  1361. if (!connector) {
  1362. DSI_ERR("invalid connector\n");
  1363. return -EINVAL;
  1364. }
  1365. c_conn = to_sde_connector(connector);
  1366. display = (struct dsi_display *) c_conn->display;
  1367. display->dyn_bit_clk = value;
  1368. display->dyn_bit_clk_pending = true;
  1369. SDE_EVT32(display->dyn_bit_clk);
  1370. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1371. return 0;
  1372. }