sde_crtc.c 233 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include "sde_kms.h"
  32. #include "sde_hw_lm.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_hw_dspp.h"
  35. #include "sde_crtc.h"
  36. #include "sde_plane.h"
  37. #include "sde_hw_util.h"
  38. #include "sde_hw_catalog.h"
  39. #include "sde_color_processing.h"
  40. #include "sde_encoder.h"
  41. #include "sde_connector.h"
  42. #include "sde_vbif.h"
  43. #include "sde_power_handle.h"
  44. #include "sde_core_perf.h"
  45. #include "sde_trace.h"
  46. #include "msm_drv.h"
  47. #include "sde_vm.h"
  48. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  49. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  50. /* Max number of planes with hw fences within one commit */
  51. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  52. /* Wait for at most 2 vsync for spec fence bind */
  53. #define SPEC_FENCE_TIMEOUT_MS 84
  54. struct sde_crtc_custom_events {
  55. u32 event;
  56. int (*func)(struct drm_crtc *crtc, bool en,
  57. struct sde_irq_callback *irq);
  58. };
  59. struct vblank_work {
  60. struct kthread_work work;
  61. int crtc_id;
  62. bool enable;
  63. struct msm_drm_private *priv;
  64. };
  65. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  66. bool en, struct sde_irq_callback *ad_irq);
  67. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  68. bool en, struct sde_irq_callback *idle_irq);
  69. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  70. bool en, struct sde_irq_callback *idle_irq);
  71. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  72. struct sde_irq_callback *noirq);
  73. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *idle_irq);
  75. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  76. struct sde_crtc_state *cstate,
  77. void __user *usr_ptr);
  78. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  79. bool en, struct sde_irq_callback *irq);
  80. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  81. bool en, struct sde_irq_callback *irq);
  82. static struct sde_crtc_custom_events custom_events[] = {
  83. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  84. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  85. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  86. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  87. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  88. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  89. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  90. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  91. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  92. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  93. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  94. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  95. };
  96. /* default input fence timeout, in ms */
  97. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  98. /*
  99. * The default input fence timeout is 2 seconds while max allowed
  100. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  101. * tolerance limit.
  102. */
  103. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  104. /* layer mixer index on sde_crtc */
  105. #define LEFT_MIXER 0
  106. #define RIGHT_MIXER 1
  107. #define MISR_BUFF_SIZE 256
  108. /*
  109. * Time period for fps calculation in micro seconds.
  110. * Default value is set to 1 sec.
  111. */
  112. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  113. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  114. #define MAX_FRAME_COUNT 1000
  115. #define MILI_TO_MICRO 1000
  116. #define SKIP_STAGING_PIPE_ZPOS 255
  117. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  118. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  119. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  120. struct drm_crtc_state *state);
  121. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  122. {
  123. struct msm_drm_private *priv;
  124. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  125. SDE_ERROR("invalid crtc\n");
  126. return NULL;
  127. }
  128. priv = crtc->dev->dev_private;
  129. if (!priv || !priv->kms) {
  130. SDE_ERROR("invalid kms\n");
  131. return NULL;
  132. }
  133. return to_sde_kms(priv->kms);
  134. }
  135. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  136. {
  137. struct drm_connector *conn;
  138. struct drm_connector_list_iter conn_iter;
  139. enum sde_wb_usage_type usage_type = 0;
  140. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  141. drm_for_each_connector_iter(conn, &conn_iter) {
  142. if (conn->state && (conn->state->crtc == crtc)
  143. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  144. usage_type = sde_connector_get_property(conn->state,
  145. CONNECTOR_PROP_WB_USAGE_TYPE);
  146. break;
  147. }
  148. }
  149. drm_connector_list_iter_end(&conn_iter);
  150. return usage_type;
  151. }
  152. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  153. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  154. {
  155. struct drm_connector *conn;
  156. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  157. struct drm_connector_list_iter conn_iter;
  158. int i;
  159. if (crtc_state->state) {
  160. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  161. if (conn_state && (conn_state->crtc == crtc)
  162. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  163. virt_conn_state = conn_state;
  164. break;
  165. }
  166. }
  167. } else {
  168. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  169. drm_for_each_connector_iter(conn, &conn_iter) {
  170. if (conn->state && (conn->state->crtc == crtc)
  171. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  172. virt_conn_state = conn->state;
  173. break;
  174. }
  175. }
  176. drm_connector_list_iter_end(&conn_iter);
  177. }
  178. return virt_conn_state;
  179. }
  180. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  181. struct drm_display_mode *mode, u32 *width, u32 *height)
  182. {
  183. struct sde_crtc *sde_crtc;
  184. struct sde_crtc_state *cstate;
  185. struct drm_connector_state *virt_conn_state;
  186. struct sde_connector_state *virt_cstate;
  187. *width = 0;
  188. *height = 0;
  189. if (!crtc || !crtc_state || !mode)
  190. return;
  191. sde_crtc = to_sde_crtc(crtc);
  192. cstate = to_sde_crtc_state(crtc_state);
  193. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  194. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  195. if (cstate->num_ds_enabled) {
  196. *width = cstate->ds_cfg[0].lm_width;
  197. *height = cstate->ds_cfg[0].lm_height;
  198. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  199. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  200. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  201. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  202. } else {
  203. *width = mode->hdisplay / sde_crtc->num_mixers;
  204. *height = mode->vdisplay;
  205. }
  206. }
  207. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  208. struct drm_display_mode *mode, u32 *width, u32 *height)
  209. {
  210. struct sde_crtc *sde_crtc;
  211. struct sde_crtc_state *cstate;
  212. struct drm_connector_state *virt_conn_state;
  213. struct sde_connector_state *virt_cstate;
  214. *width = 0;
  215. *height = 0;
  216. if (!crtc || !crtc_state || !mode)
  217. return;
  218. sde_crtc = to_sde_crtc(crtc);
  219. cstate = to_sde_crtc_state(crtc_state);
  220. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  221. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  222. if (cstate->num_ds_enabled) {
  223. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  224. *height = cstate->ds_cfg[0].lm_height;
  225. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  226. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  227. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  228. } else {
  229. *width = mode->hdisplay;
  230. *height = mode->vdisplay;
  231. }
  232. }
  233. /**
  234. * sde_crtc_calc_fps() - Calculates fps value.
  235. * @sde_crtc : CRTC structure
  236. *
  237. * This function is called at frame done. It counts the number
  238. * of frames done for every 1 sec. Stores the value in measured_fps.
  239. * measured_fps value is 10 times the calculated fps value.
  240. * For example, measured_fps= 594 for calculated fps of 59.4
  241. */
  242. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  243. {
  244. ktime_t current_time_us;
  245. u64 fps, diff_us;
  246. current_time_us = ktime_get();
  247. diff_us = (u64)ktime_us_delta(current_time_us,
  248. sde_crtc->fps_info.last_sampled_time_us);
  249. sde_crtc->fps_info.frame_count++;
  250. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  251. /* Multiplying with 10 to get fps in floating point */
  252. fps = ((u64)sde_crtc->fps_info.frame_count)
  253. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  254. do_div(fps, diff_us);
  255. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  256. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  257. sde_crtc->base.base.id, (unsigned int)fps/10,
  258. (unsigned int)fps%10);
  259. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  260. sde_crtc->fps_info.frame_count = 0;
  261. }
  262. if (!sde_crtc->fps_info.time_buf)
  263. return;
  264. /**
  265. * Array indexing is based on sliding window algorithm.
  266. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  267. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  268. * counter loops around and comes back to the first index to store
  269. * the next ktime.
  270. */
  271. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  272. ktime_get();
  273. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  274. }
  275. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  276. {
  277. if (!sde_crtc)
  278. return;
  279. }
  280. #if IS_ENABLED(CONFIG_DEBUG_FS)
  281. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  282. {
  283. struct sde_crtc *sde_crtc;
  284. u64 fps_int, fps_float;
  285. ktime_t current_time_us;
  286. u64 fps, diff_us;
  287. if (!s || !s->private) {
  288. SDE_ERROR("invalid input param(s)\n");
  289. return -EAGAIN;
  290. }
  291. sde_crtc = s->private;
  292. current_time_us = ktime_get();
  293. diff_us = (u64)ktime_us_delta(current_time_us,
  294. sde_crtc->fps_info.last_sampled_time_us);
  295. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  296. /* Multiplying with 10 to get fps in floating point */
  297. fps = ((u64)sde_crtc->fps_info.frame_count)
  298. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  299. do_div(fps, diff_us);
  300. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  301. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  302. sde_crtc->fps_info.frame_count = 0;
  303. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  304. sde_crtc->base.base.id, (unsigned int)fps/10,
  305. (unsigned int)fps%10);
  306. }
  307. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  308. fps_float = do_div(fps_int, 10);
  309. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  310. return 0;
  311. }
  312. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  313. {
  314. return single_open(file, _sde_debugfs_fps_status_show,
  315. inode->i_private);
  316. }
  317. #endif /* CONFIG_DEBUG_FS */
  318. static ssize_t fps_periodicity_ms_store(struct device *device,
  319. struct device_attribute *attr, const char *buf, size_t count)
  320. {
  321. struct drm_crtc *crtc;
  322. struct sde_crtc *sde_crtc;
  323. int res;
  324. /* Base of the input */
  325. int cnt = 10;
  326. if (!device || !buf) {
  327. SDE_ERROR("invalid input param(s)\n");
  328. return -EAGAIN;
  329. }
  330. crtc = dev_get_drvdata(device);
  331. if (!crtc)
  332. return -EINVAL;
  333. sde_crtc = to_sde_crtc(crtc);
  334. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  335. if (res < 0)
  336. return res;
  337. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  338. sde_crtc->fps_info.fps_periodic_duration =
  339. DEFAULT_FPS_PERIOD_1_SEC;
  340. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  341. MAX_FPS_PERIOD_5_SECONDS)
  342. sde_crtc->fps_info.fps_periodic_duration =
  343. MAX_FPS_PERIOD_5_SECONDS;
  344. else
  345. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  346. return count;
  347. }
  348. static ssize_t fps_periodicity_ms_show(struct device *device,
  349. struct device_attribute *attr, char *buf)
  350. {
  351. struct drm_crtc *crtc;
  352. struct sde_crtc *sde_crtc;
  353. if (!device || !buf) {
  354. SDE_ERROR("invalid input param(s)\n");
  355. return -EAGAIN;
  356. }
  357. crtc = dev_get_drvdata(device);
  358. if (!crtc)
  359. return -EINVAL;
  360. sde_crtc = to_sde_crtc(crtc);
  361. return scnprintf(buf, PAGE_SIZE, "%d\n",
  362. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  363. }
  364. static ssize_t measured_fps_show(struct device *device,
  365. struct device_attribute *attr, char *buf)
  366. {
  367. struct drm_crtc *crtc;
  368. struct sde_crtc *sde_crtc;
  369. uint64_t fps_int, fps_decimal;
  370. u64 fps = 0, frame_count = 0;
  371. ktime_t current_time;
  372. int i = 0, current_time_index;
  373. u64 diff_us;
  374. if (!device || !buf) {
  375. SDE_ERROR("invalid input param(s)\n");
  376. return -EAGAIN;
  377. }
  378. crtc = dev_get_drvdata(device);
  379. if (!crtc) {
  380. scnprintf(buf, PAGE_SIZE, "fps information not available");
  381. return -EINVAL;
  382. }
  383. sde_crtc = to_sde_crtc(crtc);
  384. if (!sde_crtc->fps_info.time_buf) {
  385. scnprintf(buf, PAGE_SIZE,
  386. "timebuf null - fps information not available");
  387. return -EINVAL;
  388. }
  389. /**
  390. * Whenever the time_index counter comes to zero upon decrementing,
  391. * it is set to the last index since it is the next index that we
  392. * should check for calculating the buftime.
  393. */
  394. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  395. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  396. current_time = ktime_get();
  397. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  398. u64 ptime = (u64)ktime_to_us(current_time);
  399. u64 buftime = (u64)ktime_to_us(
  400. sde_crtc->fps_info.time_buf[current_time_index]);
  401. diff_us = (u64)ktime_us_delta(current_time,
  402. sde_crtc->fps_info.time_buf[current_time_index]);
  403. if (ptime > buftime && diff_us >= (u64)
  404. sde_crtc->fps_info.fps_periodic_duration) {
  405. /* Multiplying with 10 to get fps in floating point */
  406. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  407. do_div(fps, diff_us);
  408. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  409. SDE_DEBUG("measured fps: %d\n",
  410. sde_crtc->fps_info.measured_fps);
  411. break;
  412. }
  413. current_time_index = (current_time_index == 0) ?
  414. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  415. SDE_DEBUG("current time index: %d\n", current_time_index);
  416. frame_count++;
  417. }
  418. if (i == MAX_FRAME_COUNT) {
  419. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  420. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  421. diff_us = (u64)ktime_us_delta(current_time,
  422. sde_crtc->fps_info.time_buf[current_time_index]);
  423. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  424. /* Multiplying with 10 to get fps in floating point */
  425. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  426. do_div(fps, diff_us);
  427. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  428. }
  429. }
  430. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  431. fps_decimal = do_div(fps_int, 10);
  432. return scnprintf(buf, PAGE_SIZE,
  433. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  434. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  435. }
  436. static ssize_t vsync_event_show(struct device *device,
  437. struct device_attribute *attr, char *buf)
  438. {
  439. struct drm_crtc *crtc;
  440. struct sde_crtc *sde_crtc;
  441. struct drm_encoder *encoder;
  442. int avr_status = -EPIPE;
  443. if (!device || !buf) {
  444. SDE_ERROR("invalid input param(s)\n");
  445. return -EAGAIN;
  446. }
  447. crtc = dev_get_drvdata(device);
  448. sde_crtc = to_sde_crtc(crtc);
  449. mutex_lock(&sde_crtc->crtc_lock);
  450. if (sde_crtc->enabled) {
  451. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  452. if (sde_encoder_in_clone_mode(encoder))
  453. continue;
  454. avr_status = sde_encoder_get_avr_status(encoder);
  455. break;
  456. }
  457. }
  458. mutex_unlock(&sde_crtc->crtc_lock);
  459. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  460. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  461. }
  462. static ssize_t retire_frame_event_show(struct device *device,
  463. struct device_attribute *attr, char *buf)
  464. {
  465. struct drm_crtc *crtc;
  466. struct sde_crtc *sde_crtc;
  467. if (!device || !buf) {
  468. SDE_ERROR("invalid input param(s)\n");
  469. return -EAGAIN;
  470. }
  471. crtc = dev_get_drvdata(device);
  472. sde_crtc = to_sde_crtc(crtc);
  473. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  474. ktime_to_ns(sde_crtc->retire_frame_event_time));
  475. }
  476. static DEVICE_ATTR_RO(vsync_event);
  477. static DEVICE_ATTR_RO(measured_fps);
  478. static DEVICE_ATTR_RW(fps_periodicity_ms);
  479. static DEVICE_ATTR_RO(retire_frame_event);
  480. static struct attribute *sde_crtc_dev_attrs[] = {
  481. &dev_attr_vsync_event.attr,
  482. &dev_attr_measured_fps.attr,
  483. &dev_attr_fps_periodicity_ms.attr,
  484. &dev_attr_retire_frame_event.attr,
  485. NULL
  486. };
  487. static const struct attribute_group sde_crtc_attr_group = {
  488. .attrs = sde_crtc_dev_attrs,
  489. };
  490. static const struct attribute_group *sde_crtc_attr_groups[] = {
  491. &sde_crtc_attr_group,
  492. NULL,
  493. };
  494. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  495. {
  496. struct drm_event event;
  497. uint32_t *data = (uint32_t *)payload;
  498. if (!crtc) {
  499. SDE_ERROR("invalid crtc\n");
  500. return;
  501. }
  502. event.type = type;
  503. event.length = len;
  504. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  505. SDE_EVT32(DRMID(crtc), type, len, *data,
  506. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  507. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  508. DRMID(crtc), type, payload, *data);
  509. }
  510. static void sde_crtc_destroy(struct drm_crtc *crtc)
  511. {
  512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  513. SDE_DEBUG("\n");
  514. if (!crtc)
  515. return;
  516. if (sde_crtc->vsync_event_sf)
  517. sysfs_put(sde_crtc->vsync_event_sf);
  518. if (sde_crtc->retire_frame_event_sf)
  519. sysfs_put(sde_crtc->retire_frame_event_sf);
  520. if (sde_crtc->sysfs_dev)
  521. device_unregister(sde_crtc->sysfs_dev);
  522. if (sde_crtc->blob_info)
  523. drm_property_blob_put(sde_crtc->blob_info);
  524. msm_property_destroy(&sde_crtc->property_info);
  525. sde_cp_crtc_destroy_properties(crtc);
  526. sde_fence_deinit(sde_crtc->output_fence);
  527. _sde_crtc_deinit_events(sde_crtc);
  528. drm_crtc_cleanup(crtc);
  529. mutex_destroy(&sde_crtc->crtc_lock);
  530. kfree(sde_crtc);
  531. }
  532. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  533. struct drm_atomic_state *state)
  534. {
  535. struct drm_connector *conn;
  536. struct drm_connector_state *conn_state;
  537. int i;
  538. for_each_new_connector_in_state(state, conn, conn_state, i) {
  539. if (!conn_state || conn_state->crtc != crtc)
  540. continue;
  541. return to_sde_connector_state(conn_state);
  542. }
  543. return NULL;
  544. }
  545. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  546. {
  547. struct drm_connector *connector;
  548. struct drm_encoder *encoder;
  549. struct sde_connector_state *conn_state;
  550. bool encoder_valid = false;
  551. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  552. c_state->encoder_mask) {
  553. if (!sde_encoder_in_clone_mode(encoder)) {
  554. encoder_valid = true;
  555. break;
  556. }
  557. }
  558. if (!encoder_valid)
  559. return NULL;
  560. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  561. if (!connector)
  562. return NULL;
  563. conn_state = to_sde_connector_state(connector->state);
  564. if (!conn_state)
  565. return NULL;
  566. return &conn_state->msm_mode;
  567. }
  568. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  569. const struct drm_display_mode *mode,
  570. struct drm_display_mode *adjusted_mode)
  571. {
  572. struct msm_display_mode *msm_mode;
  573. struct drm_crtc_state *c_state;
  574. struct drm_connector *connector;
  575. struct drm_encoder *encoder;
  576. struct drm_connector_state *new_conn_state;
  577. struct sde_connector_state *c_conn_state = NULL;
  578. bool encoder_valid = false;
  579. int i;
  580. SDE_DEBUG("\n");
  581. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  582. adjusted_mode);
  583. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  584. c_state->encoder_mask) {
  585. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  586. encoder_valid = true;
  587. break;
  588. }
  589. }
  590. if (!encoder_valid) {
  591. SDE_ERROR("encoder not found\n");
  592. return true;
  593. }
  594. for_each_new_connector_in_state(c_state->state, connector,
  595. new_conn_state, i) {
  596. if (new_conn_state->best_encoder == encoder) {
  597. c_conn_state = to_sde_connector_state(new_conn_state);
  598. break;
  599. }
  600. }
  601. if (!c_conn_state) {
  602. SDE_ERROR("could not get connector state\n");
  603. return true;
  604. }
  605. msm_mode = &c_conn_state->msm_mode;
  606. if ((msm_is_mode_seamless(msm_mode) ||
  607. (msm_is_mode_seamless_vrr(msm_mode) ||
  608. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  609. (!crtc->enabled)) {
  610. SDE_ERROR("crtc state prevents seamless transition\n");
  611. return false;
  612. }
  613. return true;
  614. }
  615. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  616. struct sde_plane_state *pstate, struct sde_format *format)
  617. {
  618. uint32_t blend_op, fg_alpha, bg_alpha;
  619. uint32_t blend_type;
  620. struct sde_hw_mixer *lm = mixer->hw_lm;
  621. /* default to opaque blending */
  622. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  623. bg_alpha = 0xFF - fg_alpha;
  624. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  625. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  626. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  627. switch (blend_type) {
  628. case SDE_DRM_BLEND_OP_OPAQUE:
  629. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  630. SDE_BLEND_BG_ALPHA_BG_CONST;
  631. break;
  632. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  633. if (format->alpha_enable) {
  634. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  635. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  636. if (fg_alpha != 0xff) {
  637. bg_alpha = fg_alpha;
  638. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  639. SDE_BLEND_BG_INV_MOD_ALPHA;
  640. } else {
  641. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  642. }
  643. }
  644. break;
  645. case SDE_DRM_BLEND_OP_COVERAGE:
  646. if (format->alpha_enable) {
  647. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  648. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  649. if (fg_alpha != 0xff) {
  650. bg_alpha = fg_alpha;
  651. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  652. SDE_BLEND_BG_MOD_ALPHA |
  653. SDE_BLEND_BG_INV_MOD_ALPHA;
  654. } else {
  655. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  656. }
  657. }
  658. break;
  659. default:
  660. /* do nothing */
  661. break;
  662. }
  663. if (lm->ops.setup_blend_config)
  664. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  665. SDE_DEBUG(
  666. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  667. (char *) &format->base.pixel_format,
  668. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  669. }
  670. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  671. {
  672. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  673. struct sde_crtc_state *cstate;
  674. cstate = to_sde_crtc_state(crtc->state);
  675. if (!cstate->line_insertion.panel_line_insertion_enable)
  676. return;
  677. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  678. &padding_start, &padding_height);
  679. *y = padding_y;
  680. *h = padding_height;
  681. }
  682. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  683. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  684. struct sde_hw_dim_layer *dim_layer)
  685. {
  686. struct sde_crtc_state *cstate;
  687. struct sde_hw_mixer *lm;
  688. struct sde_hw_dim_layer split_dim_layer;
  689. int i;
  690. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  691. SDE_DEBUG("empty dim_layer\n");
  692. return;
  693. }
  694. cstate = to_sde_crtc_state(crtc->state);
  695. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  696. dim_layer->flags, dim_layer->stage);
  697. split_dim_layer.stage = dim_layer->stage;
  698. split_dim_layer.color_fill = dim_layer->color_fill;
  699. /*
  700. * traverse through the layer mixers attached to crtc and find the
  701. * intersecting dim layer rect in each LM and program accordingly.
  702. */
  703. for (i = 0; i < sde_crtc->num_mixers; i++) {
  704. split_dim_layer.flags = dim_layer->flags;
  705. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  706. &split_dim_layer.rect);
  707. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  708. /*
  709. * no extra programming required for non-intersecting
  710. * layer mixers with INCLUSIVE dim layer
  711. */
  712. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  713. continue;
  714. /*
  715. * program the other non-intersecting layer mixers with
  716. * INCLUSIVE dim layer of full size for uniformity
  717. * with EXCLUSIVE dim layer config.
  718. */
  719. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  720. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  721. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  722. sizeof(split_dim_layer.rect));
  723. } else {
  724. split_dim_layer.rect.x =
  725. split_dim_layer.rect.x -
  726. cstate->lm_roi[i].x;
  727. split_dim_layer.rect.y =
  728. split_dim_layer.rect.y -
  729. cstate->lm_roi[i].y;
  730. }
  731. /* update dim layer rect for panel stacking crtc */
  732. if (cstate->line_insertion.padding_height)
  733. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  734. &split_dim_layer.rect.h);
  735. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  736. cstate->lm_roi[i].x,
  737. cstate->lm_roi[i].y,
  738. cstate->lm_roi[i].w,
  739. cstate->lm_roi[i].h,
  740. dim_layer->rect.x,
  741. dim_layer->rect.y,
  742. dim_layer->rect.w,
  743. dim_layer->rect.h,
  744. split_dim_layer.rect.x,
  745. split_dim_layer.rect.y,
  746. split_dim_layer.rect.w,
  747. split_dim_layer.rect.h);
  748. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  749. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  750. split_dim_layer.rect.w, split_dim_layer.rect.h);
  751. lm = mixer[i].hw_lm;
  752. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  753. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  754. }
  755. }
  756. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  757. const struct sde_rect **crtc_roi)
  758. {
  759. struct sde_crtc_state *crtc_state;
  760. if (!state || !crtc_roi)
  761. return;
  762. crtc_state = to_sde_crtc_state(state);
  763. *crtc_roi = &crtc_state->crtc_roi;
  764. }
  765. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  766. {
  767. struct sde_crtc_state *cstate;
  768. struct sde_crtc *sde_crtc;
  769. if (!state || !state->crtc)
  770. return false;
  771. sde_crtc = to_sde_crtc(state->crtc);
  772. cstate = to_sde_crtc_state(state);
  773. return msm_property_is_dirty(&sde_crtc->property_info,
  774. &cstate->property_state, CRTC_PROP_ROI_V1);
  775. }
  776. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  777. void __user *usr_ptr)
  778. {
  779. struct drm_crtc *crtc;
  780. struct sde_crtc_state *cstate;
  781. struct sde_drm_roi_v1 roi_v1;
  782. int i;
  783. if (!state) {
  784. SDE_ERROR("invalid args\n");
  785. return -EINVAL;
  786. }
  787. cstate = to_sde_crtc_state(state);
  788. crtc = cstate->base.crtc;
  789. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  790. if (!usr_ptr) {
  791. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  792. return 0;
  793. }
  794. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  795. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  796. return -EINVAL;
  797. }
  798. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  799. if (roi_v1.num_rects == 0) {
  800. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  801. return 0;
  802. }
  803. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  804. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  805. roi_v1.num_rects);
  806. return -EINVAL;
  807. }
  808. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  809. for (i = 0; i < roi_v1.num_rects; ++i) {
  810. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  811. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  812. DRMID(crtc), i,
  813. cstate->user_roi_list.roi[i].x1,
  814. cstate->user_roi_list.roi[i].y1,
  815. cstate->user_roi_list.roi[i].x2,
  816. cstate->user_roi_list.roi[i].y2);
  817. SDE_EVT32_VERBOSE(DRMID(crtc),
  818. cstate->user_roi_list.roi[i].x1,
  819. cstate->user_roi_list.roi[i].y1,
  820. cstate->user_roi_list.roi[i].x2,
  821. cstate->user_roi_list.roi[i].y2);
  822. }
  823. return 0;
  824. }
  825. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  826. struct drm_crtc_state *state)
  827. {
  828. struct drm_connector *conn;
  829. struct drm_connector_state *conn_state;
  830. struct sde_crtc *sde_crtc;
  831. struct sde_crtc_state *crtc_state;
  832. struct sde_rect *crtc_roi;
  833. struct msm_mode_info mode_info;
  834. int i = 0, rc;
  835. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  836. u32 crtc_width, crtc_height;
  837. struct drm_display_mode *adj_mode;
  838. if (!crtc || !state)
  839. return -EINVAL;
  840. sde_crtc = to_sde_crtc(crtc);
  841. crtc_state = to_sde_crtc_state(state);
  842. crtc_roi = &crtc_state->crtc_roi;
  843. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  844. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  845. struct sde_connector *sde_conn;
  846. struct sde_connector_state *sde_conn_state;
  847. struct sde_rect conn_roi;
  848. if (!conn_state || conn_state->crtc != crtc)
  849. continue;
  850. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  851. if (rc) {
  852. SDE_ERROR("failed to get mode info\n");
  853. return -EINVAL;
  854. }
  855. sde_conn = to_sde_connector(conn_state->connector);
  856. sde_conn_state = to_sde_connector_state(conn_state);
  857. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  858. &sde_conn_state->property_state,
  859. CONNECTOR_PROP_ROI_V1);
  860. /*
  861. * Check against CRTC ROI and Connector ROI not being updated together.
  862. * This restriction should be relaxed when Connector ROI scaling is
  863. * supported and while in clone mode.
  864. */
  865. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  866. is_conn_roi_dirty != is_crtc_roi_dirty) {
  867. SDE_ERROR("connector/crtc rois not updated together\n");
  868. return -EINVAL;
  869. }
  870. if (!mode_info.roi_caps.enabled)
  871. continue;
  872. /*
  873. * current driver only supports same connector and crtc size,
  874. * but if support for different sizes is added, driver needs
  875. * to check the connector roi here to make sure is full screen
  876. * for dsc 3d-mux topology that doesn't support partial update.
  877. */
  878. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  879. sizeof(crtc_state->user_roi_list))) {
  880. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  881. sde_crtc->name);
  882. return -EINVAL;
  883. }
  884. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  885. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  889. conn_roi.x, conn_roi.y,
  890. conn_roi.w, conn_roi.h);
  891. }
  892. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  893. /* clear the ROI to null if it matches full screen anyways */
  894. adj_mode = &state->adjusted_mode;
  895. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  896. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  897. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  898. memset(crtc_roi, 0, sizeof(*crtc_roi));
  899. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  900. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  901. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  902. return 0;
  903. }
  904. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  905. struct drm_crtc_state *state)
  906. {
  907. struct sde_crtc *sde_crtc;
  908. struct sde_crtc_state *crtc_state;
  909. struct drm_connector *conn;
  910. struct drm_connector_state *conn_state;
  911. int i;
  912. if (!crtc || !state)
  913. return -EINVAL;
  914. sde_crtc = to_sde_crtc(crtc);
  915. crtc_state = to_sde_crtc_state(state);
  916. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  917. return 0;
  918. /* partial update active, check if autorefresh is also requested */
  919. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  920. uint64_t autorefresh;
  921. if (!conn_state || conn_state->crtc != crtc)
  922. continue;
  923. autorefresh = sde_connector_get_property(conn_state,
  924. CONNECTOR_PROP_AUTOREFRESH);
  925. if (autorefresh) {
  926. SDE_ERROR(
  927. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  928. sde_crtc->name, autorefresh);
  929. return -EINVAL;
  930. }
  931. }
  932. return 0;
  933. }
  934. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  935. struct drm_crtc_state *state, int lm_idx)
  936. {
  937. struct sde_kms *sde_kms;
  938. struct sde_crtc *sde_crtc;
  939. struct sde_crtc_state *crtc_state;
  940. const struct sde_rect *crtc_roi;
  941. const struct sde_rect *lm_bounds;
  942. struct sde_rect *lm_roi;
  943. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  944. return -EINVAL;
  945. sde_kms = _sde_crtc_get_kms(crtc);
  946. if (!sde_kms || !sde_kms->catalog) {
  947. SDE_ERROR("invalid parameters\n");
  948. return -EINVAL;
  949. }
  950. sde_crtc = to_sde_crtc(crtc);
  951. crtc_state = to_sde_crtc_state(state);
  952. crtc_roi = &crtc_state->crtc_roi;
  953. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  954. lm_roi = &crtc_state->lm_roi[lm_idx];
  955. if (sde_kms_rect_is_null(crtc_roi))
  956. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  957. else
  958. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  959. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  960. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  961. /*
  962. * partial update is not supported with 3dmux dsc or dest scaler.
  963. * hence, crtc roi must match the mixer dimensions.
  964. */
  965. if (crtc_state->num_ds_enabled ||
  966. sde_rm_topology_is_group(&sde_kms->rm, state,
  967. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  968. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  969. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  970. return -EINVAL;
  971. }
  972. }
  973. /* if any dimension is zero, clear all dimensions for clarity */
  974. if (sde_kms_rect_is_null(lm_roi))
  975. memset(lm_roi, 0, sizeof(*lm_roi));
  976. return 0;
  977. }
  978. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  979. struct drm_crtc_state *state)
  980. {
  981. struct sde_crtc *sde_crtc;
  982. struct sde_crtc_state *crtc_state;
  983. u32 disp_bitmask = 0;
  984. int i;
  985. if (!crtc || !state) {
  986. pr_err("Invalid crtc or state\n");
  987. return 0;
  988. }
  989. sde_crtc = to_sde_crtc(crtc);
  990. crtc_state = to_sde_crtc_state(state);
  991. /* pingpong split: one ROI, one LM, two physical displays */
  992. if (crtc_state->is_ppsplit) {
  993. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  994. struct sde_rect *roi = &crtc_state->lm_roi[0];
  995. if (sde_kms_rect_is_null(roi))
  996. disp_bitmask = 0;
  997. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  998. disp_bitmask = BIT(0); /* left only */
  999. else if (roi->x >= lm_split_width)
  1000. disp_bitmask = BIT(1); /* right only */
  1001. else
  1002. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1003. } else if (sde_crtc->mixers_swapped) {
  1004. disp_bitmask = BIT(0);
  1005. } else {
  1006. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1007. if (!sde_kms_rect_is_null(
  1008. &crtc_state->lm_roi[i]))
  1009. disp_bitmask |= BIT(i);
  1010. }
  1011. }
  1012. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1013. return disp_bitmask;
  1014. }
  1015. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1016. struct drm_crtc_state *state)
  1017. {
  1018. struct sde_crtc *sde_crtc;
  1019. struct sde_crtc_state *crtc_state;
  1020. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1021. if (!crtc || !state)
  1022. return -EINVAL;
  1023. sde_crtc = to_sde_crtc(crtc);
  1024. crtc_state = to_sde_crtc_state(state);
  1025. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1026. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1027. sde_crtc->name, sde_crtc->num_mixers);
  1028. return -EINVAL;
  1029. }
  1030. /*
  1031. * If using pingpong split: one ROI, one LM, two physical displays
  1032. * then the ROI must be centered on the panel split boundary and
  1033. * be of equal width across the split.
  1034. */
  1035. if (crtc_state->is_ppsplit) {
  1036. u16 panel_split_width;
  1037. u32 display_mask;
  1038. roi[0] = &crtc_state->lm_roi[0];
  1039. if (sde_kms_rect_is_null(roi[0]))
  1040. return 0;
  1041. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1042. if (display_mask != (BIT(0) | BIT(1)))
  1043. return 0;
  1044. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1045. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1046. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1047. sde_crtc->name, roi[0]->x, roi[0]->w,
  1048. panel_split_width);
  1049. return -EINVAL;
  1050. }
  1051. return 0;
  1052. }
  1053. /*
  1054. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1055. * LMs and be of equal width.
  1056. */
  1057. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1058. return 0;
  1059. roi[0] = &crtc_state->lm_roi[0];
  1060. roi[1] = &crtc_state->lm_roi[1];
  1061. /* if one of the roi is null it's a left/right-only update */
  1062. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1063. return 0;
  1064. /* check lm rois are equal width & first roi ends at 2nd roi */
  1065. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1066. SDE_ERROR(
  1067. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1068. sde_crtc->name, roi[0]->x, roi[0]->w,
  1069. roi[1]->x, roi[1]->w);
  1070. return -EINVAL;
  1071. }
  1072. return 0;
  1073. }
  1074. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1075. struct drm_crtc_state *state)
  1076. {
  1077. struct sde_crtc *sde_crtc;
  1078. struct sde_crtc_state *crtc_state;
  1079. const struct sde_rect *crtc_roi;
  1080. const struct drm_plane_state *pstate;
  1081. struct drm_plane *plane;
  1082. if (!crtc || !state)
  1083. return -EINVAL;
  1084. /*
  1085. * Reject commit if a Plane CRTC destination coordinates fall outside
  1086. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1087. * if they are specified, not Plane CRTC ROIs.
  1088. */
  1089. sde_crtc = to_sde_crtc(crtc);
  1090. crtc_state = to_sde_crtc_state(state);
  1091. crtc_roi = &crtc_state->crtc_roi;
  1092. if (sde_kms_rect_is_null(crtc_roi))
  1093. return 0;
  1094. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1095. struct sde_rect plane_roi, intersection;
  1096. if (IS_ERR_OR_NULL(pstate)) {
  1097. int rc = PTR_ERR(pstate);
  1098. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1099. sde_crtc->name, plane->base.id, rc);
  1100. return rc;
  1101. }
  1102. plane_roi.x = pstate->crtc_x;
  1103. plane_roi.y = pstate->crtc_y;
  1104. plane_roi.w = pstate->crtc_w;
  1105. plane_roi.h = pstate->crtc_h;
  1106. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1107. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1108. SDE_ERROR(
  1109. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1110. sde_crtc->name, plane->base.id,
  1111. plane_roi.x, plane_roi.y,
  1112. plane_roi.w, plane_roi.h,
  1113. crtc_roi->x, crtc_roi->y,
  1114. crtc_roi->w, crtc_roi->h);
  1115. return -E2BIG;
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1121. struct drm_crtc_state *state)
  1122. {
  1123. struct sde_crtc *sde_crtc;
  1124. struct sde_crtc_state *sde_crtc_state;
  1125. struct msm_mode_info *mode_info;
  1126. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1127. struct drm_display_mode *adj_mode;
  1128. int rc = 0, lm_idx, i;
  1129. struct drm_connector *conn;
  1130. struct drm_connector_state *conn_state;
  1131. if (!crtc || !state)
  1132. return -EINVAL;
  1133. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1134. if (!mode_info)
  1135. return -ENOMEM;
  1136. sde_crtc = to_sde_crtc(crtc);
  1137. sde_crtc_state = to_sde_crtc_state(state);
  1138. adj_mode = &state->adjusted_mode;
  1139. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1140. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1141. /* check cumulative mixer w/h is equal full crtc w/h */
  1142. if (sde_crtc->num_mixers && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1143. || (mixer_height != crtc_height))) {
  1144. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1145. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1146. sde_crtc->num_mixers);
  1147. rc = -EINVAL;
  1148. goto end;
  1149. } else if (state->state) {
  1150. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  1151. if (conn_state && (conn_state->crtc == crtc)
  1152. && ((sde_connector_is_dualpipe_3d_merge_enabled(conn)
  1153. && (crtc_width % 4))
  1154. || (sde_connector_is_quadpipe_3d_merge_enabled(conn)
  1155. && (crtc_width % 8)))) {
  1156. SDE_ERROR(
  1157. "%s: invalid 3d-merge_w - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1158. sde_crtc->name, mixer_width,
  1159. crtc_width, sde_crtc->num_mixers);
  1160. return -EINVAL;
  1161. }
  1162. }
  1163. }
  1164. /*
  1165. * check connector array cached at modeset time since incoming atomic
  1166. * state may not include any connectors if they aren't modified
  1167. */
  1168. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1169. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1170. if (!conn || !conn->state)
  1171. continue;
  1172. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1173. if (rc) {
  1174. SDE_ERROR("failed to get mode info\n");
  1175. rc = -EINVAL;
  1176. goto end;
  1177. }
  1178. if (sde_connector_is_3d_merge_enabled(conn) && (mixer_width % 2)) {
  1179. SDE_ERROR(
  1180. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1181. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1182. rc = -EINVAL;
  1183. goto end;
  1184. }
  1185. if (!mode_info->roi_caps.enabled)
  1186. continue;
  1187. if (sde_crtc_state->user_roi_list.num_rects >
  1188. mode_info->roi_caps.num_roi) {
  1189. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1190. sde_crtc_state->user_roi_list.num_rects,
  1191. mode_info->roi_caps.num_roi);
  1192. rc = -E2BIG;
  1193. goto end;
  1194. }
  1195. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1196. if (rc)
  1197. goto end;
  1198. rc = _sde_crtc_check_autorefresh(crtc, state);
  1199. if (rc)
  1200. goto end;
  1201. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1202. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1203. if (rc)
  1204. goto end;
  1205. }
  1206. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1207. if (rc)
  1208. goto end;
  1209. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1210. if (rc)
  1211. goto end;
  1212. }
  1213. end:
  1214. kfree(mode_info);
  1215. return rc;
  1216. }
  1217. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1218. {
  1219. if (b == 0)
  1220. return a;
  1221. return _sde_crtc_calc_gcd(b, a % b);
  1222. }
  1223. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1224. {
  1225. struct sde_kms *kms;
  1226. struct sde_crtc *sde_crtc;
  1227. struct sde_crtc_state *sde_crtc_state;
  1228. struct drm_connector *conn;
  1229. struct msm_mode_info mode_info;
  1230. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1231. struct msm_sub_mode sub_mode;
  1232. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1233. int rc;
  1234. struct drm_encoder *encoder;
  1235. const u32 max_encoder_cnt = 1;
  1236. u32 encoder_cnt = 0;
  1237. kms = _sde_crtc_get_kms(crtc);
  1238. if (!kms || !kms->catalog) {
  1239. SDE_ERROR("invalid kms\n");
  1240. return -EINVAL;
  1241. }
  1242. sde_crtc = to_sde_crtc(crtc);
  1243. sde_crtc_state = to_sde_crtc_state(state);
  1244. /* panel stacking only support single connector */
  1245. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1246. encoder_cnt++;
  1247. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1248. encoder_cnt > max_encoder_cnt) {
  1249. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1250. state->mode_changed, encoder_cnt);
  1251. sde_crtc_state->line_insertion.padding_height = 0;
  1252. return 0;
  1253. }
  1254. conn = sde_crtc_state->connectors[0];
  1255. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1256. if (rc) {
  1257. SDE_ERROR("failed to get mode info %d\n", rc);
  1258. return -EINVAL;
  1259. }
  1260. if (!mode_info.vpadding) {
  1261. sde_crtc_state->line_insertion.padding_height = 0;
  1262. return 0;
  1263. }
  1264. if (mode_info.vpadding < state->mode.vdisplay) {
  1265. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1266. mode_info.vpadding, state->mode.vdisplay);
  1267. return -EINVAL;
  1268. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1269. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1270. mode_info.vpadding, state->mode.vdisplay);
  1271. sde_crtc_state->line_insertion.padding_height = 0;
  1272. return 0;
  1273. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1274. return 0; /* skip calculation if already cached */
  1275. }
  1276. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1277. if (!gcd) {
  1278. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1279. mode_info.vpadding, state->mode.vdisplay);
  1280. return -EINVAL;
  1281. }
  1282. num_of_active_lines = state->mode.vdisplay;
  1283. do_div(num_of_active_lines, gcd);
  1284. num_of_dummy_lines = mode_info.vpadding;
  1285. do_div(num_of_dummy_lines, gcd);
  1286. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1287. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1288. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1289. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1290. num_of_dummy_lines);
  1291. return -EINVAL;
  1292. }
  1293. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1294. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1295. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1296. return 0;
  1297. }
  1298. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1299. {
  1300. struct sde_crtc *sde_crtc;
  1301. struct sde_crtc_state *cstate;
  1302. const struct sde_rect *lm_roi;
  1303. struct sde_hw_mixer *hw_lm;
  1304. bool right_mixer = false;
  1305. bool lm_updated = false;
  1306. int lm_idx;
  1307. if (!crtc)
  1308. return;
  1309. sde_crtc = to_sde_crtc(crtc);
  1310. cstate = to_sde_crtc_state(crtc->state);
  1311. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1312. struct sde_hw_mixer_cfg cfg;
  1313. lm_roi = &cstate->lm_roi[lm_idx];
  1314. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1315. if (!sde_crtc->mixers_swapped)
  1316. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1317. if (lm_roi->w != hw_lm->cfg.out_width ||
  1318. lm_roi->h != hw_lm->cfg.out_height ||
  1319. right_mixer != hw_lm->cfg.right_mixer) {
  1320. hw_lm->cfg.out_width = lm_roi->w;
  1321. hw_lm->cfg.out_height = lm_roi->h;
  1322. hw_lm->cfg.right_mixer = right_mixer;
  1323. cfg.out_width = lm_roi->w;
  1324. cfg.out_height = lm_roi->h;
  1325. cfg.right_mixer = right_mixer;
  1326. cfg.flags = 0;
  1327. if (hw_lm->ops.setup_mixer_out)
  1328. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1329. lm_updated = true;
  1330. }
  1331. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1332. lm_roi->h, right_mixer, lm_updated);
  1333. }
  1334. if (lm_updated)
  1335. sde_cp_crtc_res_change(crtc);
  1336. }
  1337. struct plane_state {
  1338. struct sde_plane_state *sde_pstate;
  1339. const struct drm_plane_state *drm_pstate;
  1340. int stage;
  1341. u32 pipe_id;
  1342. };
  1343. static int pstate_cmp(const void *a, const void *b)
  1344. {
  1345. struct plane_state *pa = (struct plane_state *)a;
  1346. struct plane_state *pb = (struct plane_state *)b;
  1347. int rc = 0;
  1348. int pa_zpos, pb_zpos;
  1349. enum sde_layout pa_layout, pb_layout;
  1350. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1351. return rc;
  1352. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1353. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1354. pa_layout = pa->sde_pstate->layout;
  1355. pb_layout = pb->sde_pstate->layout;
  1356. if (pa_zpos != pb_zpos)
  1357. rc = pa_zpos - pb_zpos;
  1358. else if (pa_layout != pb_layout)
  1359. rc = pa_layout - pb_layout;
  1360. else
  1361. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1362. return rc;
  1363. }
  1364. /*
  1365. * validate and set source split:
  1366. * use pstates sorted by stage to check planes on same stage
  1367. * we assume that all pipes are in source split so its valid to compare
  1368. * without taking into account left/right mixer placement
  1369. */
  1370. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1371. struct plane_state *pstates, int cnt)
  1372. {
  1373. struct plane_state *prv_pstate, *cur_pstate;
  1374. enum sde_layout prev_layout, cur_layout;
  1375. struct sde_rect left_rect, right_rect;
  1376. struct sde_kms *sde_kms;
  1377. int32_t left_pid, right_pid;
  1378. int32_t stage;
  1379. int i, rc = 0;
  1380. sde_kms = _sde_crtc_get_kms(crtc);
  1381. if (!sde_kms || !sde_kms->catalog) {
  1382. SDE_ERROR("invalid parameters\n");
  1383. return -EINVAL;
  1384. }
  1385. for (i = 1; i < cnt; i++) {
  1386. prv_pstate = &pstates[i - 1];
  1387. cur_pstate = &pstates[i];
  1388. prev_layout = prv_pstate->sde_pstate->layout;
  1389. cur_layout = cur_pstate->sde_pstate->layout;
  1390. if (prv_pstate->stage != cur_pstate->stage ||
  1391. prev_layout != cur_layout)
  1392. continue;
  1393. stage = cur_pstate->stage;
  1394. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1395. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1396. prv_pstate->drm_pstate->crtc_y,
  1397. prv_pstate->drm_pstate->crtc_w,
  1398. prv_pstate->drm_pstate->crtc_h, false);
  1399. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1400. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1401. cur_pstate->drm_pstate->crtc_y,
  1402. cur_pstate->drm_pstate->crtc_w,
  1403. cur_pstate->drm_pstate->crtc_h, false);
  1404. if (right_rect.x < left_rect.x) {
  1405. swap(left_pid, right_pid);
  1406. swap(left_rect, right_rect);
  1407. swap(prv_pstate, cur_pstate);
  1408. }
  1409. /*
  1410. * - planes are enumerated in pipe-priority order such that
  1411. * planes with lower drm_id must be left-most in a shared
  1412. * blend-stage when using source split.
  1413. * - planes in source split must be contiguous in width
  1414. * - planes in source split must have same dest yoff and height
  1415. */
  1416. if ((right_pid < left_pid) &&
  1417. !sde_kms->catalog->pipe_order_type) {
  1418. SDE_ERROR(
  1419. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1420. stage, left_pid, right_pid);
  1421. return -EINVAL;
  1422. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1423. SDE_ERROR(
  1424. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1425. stage, left_rect.x, left_rect.w,
  1426. right_rect.x, right_rect.w);
  1427. return -EINVAL;
  1428. } else if ((left_rect.y != right_rect.y) ||
  1429. (left_rect.h != right_rect.h)) {
  1430. SDE_ERROR(
  1431. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1432. stage, left_rect.y, left_rect.h,
  1433. right_rect.y, right_rect.h);
  1434. return -EINVAL;
  1435. }
  1436. }
  1437. return rc;
  1438. }
  1439. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1440. struct plane_state *pstates, int cnt)
  1441. {
  1442. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1443. enum sde_layout prev_layout, cur_layout;
  1444. struct sde_kms *sde_kms;
  1445. struct sde_rect left_rect, right_rect;
  1446. int32_t left_pid, right_pid;
  1447. int32_t stage;
  1448. int i;
  1449. sde_kms = _sde_crtc_get_kms(crtc);
  1450. if (!sde_kms || !sde_kms->catalog) {
  1451. SDE_ERROR("invalid parameters\n");
  1452. return;
  1453. }
  1454. if (!sde_kms->catalog->pipe_order_type)
  1455. return;
  1456. for (i = 0; i < cnt; i++) {
  1457. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1458. cur_pstate = &pstates[i];
  1459. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1460. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1461. SDE_LAYOUT_NONE;
  1462. cur_layout = cur_pstate->sde_pstate->layout;
  1463. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1464. || (prev_layout != cur_layout)) {
  1465. /*
  1466. * reset if prv or nxt pipes are not in the same stage
  1467. * as the cur pipe
  1468. */
  1469. if ((!nxt_pstate)
  1470. || (nxt_pstate->stage != cur_pstate->stage)
  1471. || (nxt_pstate->sde_pstate->layout !=
  1472. cur_pstate->sde_pstate->layout))
  1473. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1474. continue;
  1475. }
  1476. stage = cur_pstate->stage;
  1477. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1478. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1479. prv_pstate->drm_pstate->crtc_y,
  1480. prv_pstate->drm_pstate->crtc_w,
  1481. prv_pstate->drm_pstate->crtc_h, false);
  1482. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1483. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1484. cur_pstate->drm_pstate->crtc_y,
  1485. cur_pstate->drm_pstate->crtc_w,
  1486. cur_pstate->drm_pstate->crtc_h, false);
  1487. if (right_rect.x < left_rect.x) {
  1488. swap(left_pid, right_pid);
  1489. swap(left_rect, right_rect);
  1490. swap(prv_pstate, cur_pstate);
  1491. }
  1492. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1493. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1494. }
  1495. for (i = 0; i < cnt; i++) {
  1496. cur_pstate = &pstates[i];
  1497. sde_plane_setup_src_split_order(
  1498. cur_pstate->drm_pstate->plane,
  1499. cur_pstate->sde_pstate->multirect_index,
  1500. cur_pstate->sde_pstate->pipe_order_flags);
  1501. }
  1502. }
  1503. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1504. int num_mixers, struct plane_state *pstates, int cnt)
  1505. {
  1506. int i, lm_idx;
  1507. struct sde_format *format;
  1508. bool blend_stage[SDE_STAGE_MAX] = { false };
  1509. u32 blend_type;
  1510. for (i = cnt - 1; i >= 0; i--) {
  1511. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1512. PLANE_PROP_BLEND_OP);
  1513. /* stage has already been programmed or BLEND_OP_SKIP type */
  1514. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1515. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1516. continue;
  1517. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1518. format = to_sde_format(msm_framebuffer_format(
  1519. pstates[i].sde_pstate->base.fb));
  1520. if (!format) {
  1521. SDE_ERROR("invalid format\n");
  1522. return;
  1523. }
  1524. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1525. pstates[i].sde_pstate, format);
  1526. blend_stage[pstates[i].sde_pstate->stage] = true;
  1527. }
  1528. }
  1529. }
  1530. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1531. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1532. struct sde_crtc_mixer *mixer)
  1533. {
  1534. struct drm_plane *plane;
  1535. struct drm_framebuffer *fb;
  1536. struct drm_plane_state *state;
  1537. struct sde_crtc_state *cstate;
  1538. struct sde_plane_state *pstate = NULL;
  1539. struct plane_state *pstates = NULL;
  1540. struct sde_format *format;
  1541. struct sde_hw_ctl *ctl;
  1542. struct sde_hw_mixer *lm;
  1543. struct sde_hw_stage_cfg *stage_cfg;
  1544. struct sde_rect plane_crtc_roi;
  1545. uint32_t stage_idx, lm_idx, layout_idx;
  1546. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1547. int i, mode, cnt = 0;
  1548. bool bg_alpha_enable = false;
  1549. u32 blend_type;
  1550. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1551. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1552. if (!sde_crtc || !crtc->state || !mixer) {
  1553. SDE_ERROR("invalid sde_crtc or mixer\n");
  1554. return;
  1555. }
  1556. ctl = mixer->hw_ctl;
  1557. lm = mixer->hw_lm;
  1558. cstate = to_sde_crtc_state(crtc->state);
  1559. pstates = kcalloc(SDE_PSTATES_MAX,
  1560. sizeof(struct plane_state), GFP_KERNEL);
  1561. if (!pstates)
  1562. return;
  1563. memset(fetch_active, 0, sizeof(fetch_active));
  1564. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1565. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1566. state = plane->state;
  1567. if (!state)
  1568. continue;
  1569. plane_crtc_roi.x = state->crtc_x;
  1570. plane_crtc_roi.y = state->crtc_y;
  1571. plane_crtc_roi.w = state->crtc_w;
  1572. plane_crtc_roi.h = state->crtc_h;
  1573. pstate = to_sde_plane_state(state);
  1574. fb = state->fb;
  1575. mode = sde_plane_get_property(pstate,
  1576. PLANE_PROP_FB_TRANSLATION_MODE);
  1577. set_bit(sde_plane_pipe(plane), fetch_active);
  1578. sde_plane_ctl_flush(plane, ctl, true);
  1579. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1580. crtc->base.id,
  1581. pstate->stage,
  1582. plane->base.id,
  1583. sde_plane_pipe(plane) - SSPP_VIG0,
  1584. state->fb ? state->fb->base.id : -1);
  1585. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1586. if (!format) {
  1587. SDE_ERROR("invalid format\n");
  1588. goto end;
  1589. }
  1590. blend_type = sde_plane_get_property(pstate,
  1591. PLANE_PROP_BLEND_OP);
  1592. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1593. skip_blend_plane.valid_plane = true;
  1594. skip_blend_plane.plane = sde_plane_pipe(plane);
  1595. skip_blend_plane.height = plane_crtc_roi.h;
  1596. skip_blend_plane.width = plane_crtc_roi.w;
  1597. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1598. }
  1599. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1600. if (pstate->stage == SDE_STAGE_BASE &&
  1601. format->alpha_enable)
  1602. bg_alpha_enable = true;
  1603. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1604. state->fb ? state->fb->base.id : -1,
  1605. state->src_x >> 16, state->src_y >> 16,
  1606. state->src_w >> 16, state->src_h >> 16,
  1607. state->crtc_x, state->crtc_y,
  1608. state->crtc_w, state->crtc_h,
  1609. pstate->rotation, mode);
  1610. /*
  1611. * none or left layout will program to layer mixer
  1612. * group 0, right layout will program to layer mixer
  1613. * group 1.
  1614. */
  1615. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1616. layout_idx = 0;
  1617. else
  1618. layout_idx = 1;
  1619. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1620. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1621. stage_cfg->stage[pstate->stage][stage_idx] =
  1622. sde_plane_pipe(plane);
  1623. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1624. pstate->multirect_index;
  1625. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1626. sde_plane_pipe(plane) - SSPP_VIG0,
  1627. pstate->stage,
  1628. pstate->multirect_index,
  1629. pstate->multirect_mode,
  1630. format->base.pixel_format,
  1631. fb ? fb->modifier : 0,
  1632. layout_idx);
  1633. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1634. lm_idx++) {
  1635. if (bg_alpha_enable && !format->alpha_enable)
  1636. mixer[lm_idx].mixer_op_mode = 0;
  1637. else
  1638. mixer[lm_idx].mixer_op_mode |=
  1639. 1 << pstate->stage;
  1640. }
  1641. }
  1642. if (cnt >= SDE_PSTATES_MAX)
  1643. continue;
  1644. pstates[cnt].sde_pstate = pstate;
  1645. pstates[cnt].drm_pstate = state;
  1646. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1647. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1648. else
  1649. pstates[cnt].stage = sde_plane_get_property(
  1650. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1651. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1652. cnt++;
  1653. }
  1654. /* blend config update */
  1655. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1656. pstates, cnt);
  1657. if (ctl->ops.set_active_pipes)
  1658. ctl->ops.set_active_pipes(ctl, fetch_active);
  1659. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1660. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1661. if (lm && lm->ops.setup_dim_layer) {
  1662. cstate = to_sde_crtc_state(crtc->state);
  1663. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1664. for (i = 0; i < cstate->num_dim_layers; i++)
  1665. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1666. mixer, &cstate->dim_layer[i]);
  1667. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1668. }
  1669. }
  1670. end:
  1671. kfree(pstates);
  1672. }
  1673. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1674. struct drm_crtc *crtc)
  1675. {
  1676. struct sde_crtc *sde_crtc;
  1677. struct sde_crtc_state *cstate;
  1678. struct drm_encoder *drm_enc;
  1679. bool is_right_only;
  1680. bool encoder_in_dsc_merge = false;
  1681. if (!crtc || !crtc->state)
  1682. return;
  1683. sde_crtc = to_sde_crtc(crtc);
  1684. cstate = to_sde_crtc_state(crtc->state);
  1685. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1686. return;
  1687. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1688. crtc->state->encoder_mask) {
  1689. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1690. encoder_in_dsc_merge = true;
  1691. break;
  1692. }
  1693. }
  1694. /**
  1695. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1696. * This is due to two reasons:
  1697. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1698. * the left DSC must be used, right DSC cannot be used alone.
  1699. * For right-only partial update, this means swap layer mixers to map
  1700. * Left LM to Right INTF. On later HW this was relaxed.
  1701. * - In DSC Merge mode, the physical encoder has already registered
  1702. * PP0 as the master, to switch to right-only we would have to
  1703. * reprogram to be driven by PP1 instead.
  1704. * To support both cases, we prefer to support the mixer swap solution.
  1705. */
  1706. if (!encoder_in_dsc_merge) {
  1707. if (sde_crtc->mixers_swapped) {
  1708. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1709. sde_crtc->mixers_swapped = false;
  1710. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1711. }
  1712. return;
  1713. }
  1714. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1715. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1716. if (is_right_only && !sde_crtc->mixers_swapped) {
  1717. /* right-only update swap mixers */
  1718. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1719. sde_crtc->mixers_swapped = true;
  1720. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1721. /* left-only or full update, swap back */
  1722. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1723. sde_crtc->mixers_swapped = false;
  1724. }
  1725. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1726. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1727. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1728. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1729. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1730. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1731. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1732. }
  1733. /**
  1734. * _sde_crtc_blend_setup - configure crtc mixers
  1735. * @crtc: Pointer to drm crtc structure
  1736. * @old_state: Pointer to old crtc state
  1737. * @add_planes: Whether or not to add planes to mixers
  1738. */
  1739. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1740. struct drm_crtc_state *old_state, bool add_planes)
  1741. {
  1742. struct sde_crtc *sde_crtc;
  1743. struct sde_crtc_state *sde_crtc_state;
  1744. struct sde_crtc_mixer *mixer;
  1745. struct sde_hw_ctl *ctl;
  1746. struct sde_hw_mixer *lm;
  1747. struct sde_ctl_flush_cfg cfg = {0,};
  1748. int i;
  1749. if (!crtc)
  1750. return;
  1751. sde_crtc = to_sde_crtc(crtc);
  1752. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1753. mixer = sde_crtc->mixers;
  1754. SDE_DEBUG("%s\n", sde_crtc->name);
  1755. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1756. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1757. return;
  1758. }
  1759. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1760. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1761. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1762. }
  1763. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1764. if (!mixer[i].hw_lm) {
  1765. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1766. return;
  1767. }
  1768. mixer[i].mixer_op_mode = 0;
  1769. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1770. sde_crtc_state->dirty)) {
  1771. /* clear dim_layer settings */
  1772. lm = mixer[i].hw_lm;
  1773. if (lm->ops.clear_dim_layer)
  1774. lm->ops.clear_dim_layer(lm);
  1775. }
  1776. }
  1777. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1778. /* initialize stage cfg */
  1779. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1780. if (add_planes)
  1781. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1782. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1783. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1784. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1785. ctl = mixer[i].hw_ctl;
  1786. lm = mixer[i].hw_lm;
  1787. if (sde_kms_rect_is_null(lm_roi))
  1788. sde_crtc->mixers[i].mixer_op_mode = 0;
  1789. if (lm->ops.setup_alpha_out)
  1790. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1791. /* stage config flush mask */
  1792. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1793. ctl->ops.get_pending_flush(ctl, &cfg);
  1794. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1795. mixer[i].hw_lm->idx - LM_0,
  1796. mixer[i].mixer_op_mode,
  1797. ctl->idx - CTL_0,
  1798. cfg.pending_flush_mask);
  1799. if (sde_kms_rect_is_null(lm_roi)) {
  1800. SDE_DEBUG(
  1801. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1802. sde_crtc->name, lm->idx - LM_0,
  1803. ctl->idx - CTL_0);
  1804. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1805. NULL, true);
  1806. } else {
  1807. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1808. &sde_crtc->stage_cfg[lm_layout],
  1809. false);
  1810. }
  1811. }
  1812. _sde_crtc_program_lm_output_roi(crtc);
  1813. }
  1814. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1815. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1816. {
  1817. struct drm_plane *plane;
  1818. struct sde_plane_state *sde_pstate;
  1819. uint32_t mode = 0;
  1820. int rc;
  1821. if (!crtc) {
  1822. SDE_ERROR("invalid state\n");
  1823. return -EINVAL;
  1824. }
  1825. *fb_ns = 0;
  1826. *fb_sec = 0;
  1827. *fb_sec_dir = 0;
  1828. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1829. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1830. rc = PTR_ERR(plane);
  1831. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1832. DRMID(crtc), DRMID(plane), rc);
  1833. return rc;
  1834. }
  1835. sde_pstate = to_sde_plane_state(plane->state);
  1836. mode = sde_plane_get_property(sde_pstate,
  1837. PLANE_PROP_FB_TRANSLATION_MODE);
  1838. switch (mode) {
  1839. case SDE_DRM_FB_NON_SEC:
  1840. (*fb_ns)++;
  1841. break;
  1842. case SDE_DRM_FB_SEC:
  1843. (*fb_sec)++;
  1844. break;
  1845. case SDE_DRM_FB_SEC_DIR_TRANS:
  1846. (*fb_sec_dir)++;
  1847. break;
  1848. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1849. break;
  1850. default:
  1851. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1852. DRMID(plane), mode);
  1853. return -EINVAL;
  1854. }
  1855. }
  1856. return 0;
  1857. }
  1858. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1859. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1860. {
  1861. struct drm_plane *plane;
  1862. const struct drm_plane_state *pstate;
  1863. struct sde_plane_state *sde_pstate;
  1864. uint32_t mode = 0;
  1865. int rc;
  1866. if (!state) {
  1867. SDE_ERROR("invalid state\n");
  1868. return -EINVAL;
  1869. }
  1870. *fb_ns = 0;
  1871. *fb_sec = 0;
  1872. *fb_sec_dir = 0;
  1873. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1874. if (IS_ERR_OR_NULL(pstate)) {
  1875. rc = PTR_ERR(pstate);
  1876. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1877. DRMID(state->crtc), DRMID(plane), rc);
  1878. return rc;
  1879. }
  1880. sde_pstate = to_sde_plane_state(pstate);
  1881. mode = sde_plane_get_property(sde_pstate,
  1882. PLANE_PROP_FB_TRANSLATION_MODE);
  1883. switch (mode) {
  1884. case SDE_DRM_FB_NON_SEC:
  1885. (*fb_ns)++;
  1886. break;
  1887. case SDE_DRM_FB_SEC:
  1888. (*fb_sec)++;
  1889. break;
  1890. case SDE_DRM_FB_SEC_DIR_TRANS:
  1891. (*fb_sec_dir)++;
  1892. break;
  1893. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1894. break;
  1895. default:
  1896. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1897. DRMID(plane), mode);
  1898. return -EINVAL;
  1899. }
  1900. }
  1901. return 0;
  1902. }
  1903. static void _sde_drm_fb_sec_dir_trans(
  1904. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1905. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1906. {
  1907. /* secure display usecase */
  1908. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1909. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1910. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1911. smmu_state->secure_level = secure_level;
  1912. smmu_state->transition_type = PRE_COMMIT;
  1913. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1914. if (old_valid_fb)
  1915. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1916. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1917. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1918. /* secure camera usecase */
  1919. } else if (smmu_state->state == ATTACHED) {
  1920. smmu_state->state = DETACH_SEC_REQ;
  1921. smmu_state->secure_level = secure_level;
  1922. smmu_state->transition_type = PRE_COMMIT;
  1923. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1924. }
  1925. }
  1926. static void _sde_drm_fb_transactions(
  1927. struct sde_kms_smmu_state_data *smmu_state,
  1928. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1929. int *ops)
  1930. {
  1931. if (((smmu_state->state == DETACHED)
  1932. || (smmu_state->state == DETACH_ALL_REQ))
  1933. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1934. && ((smmu_state->state == DETACHED_SEC)
  1935. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1936. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1937. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1938. smmu_state->transition_type = post_commit ?
  1939. POST_COMMIT : PRE_COMMIT;
  1940. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1941. if (old_valid_fb)
  1942. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1943. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1944. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1945. } else if ((smmu_state->state == DETACHED_SEC)
  1946. || (smmu_state->state == DETACH_SEC_REQ)) {
  1947. smmu_state->state = ATTACH_SEC_REQ;
  1948. smmu_state->transition_type = post_commit ?
  1949. POST_COMMIT : PRE_COMMIT;
  1950. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1951. if (old_valid_fb)
  1952. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1953. }
  1954. }
  1955. /**
  1956. * sde_crtc_get_secure_transition_ops - determines the operations that
  1957. * need to be performed before transitioning to secure state
  1958. * This function should be called after swapping the new state
  1959. * @crtc: Pointer to drm crtc structure
  1960. * Returns the bitmask of operations need to be performed, -Error in
  1961. * case of error cases
  1962. */
  1963. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1964. struct drm_crtc_state *old_crtc_state,
  1965. bool old_valid_fb)
  1966. {
  1967. struct drm_plane *plane;
  1968. struct drm_encoder *encoder;
  1969. struct sde_crtc *sde_crtc;
  1970. struct sde_kms *sde_kms;
  1971. struct sde_mdss_cfg *catalog;
  1972. struct sde_kms_smmu_state_data *smmu_state;
  1973. uint32_t translation_mode = 0, secure_level;
  1974. int ops = 0;
  1975. bool post_commit = false;
  1976. if (!crtc || !crtc->state) {
  1977. SDE_ERROR("invalid crtc\n");
  1978. return -EINVAL;
  1979. }
  1980. sde_kms = _sde_crtc_get_kms(crtc);
  1981. if (!sde_kms)
  1982. return -EINVAL;
  1983. smmu_state = &sde_kms->smmu_state;
  1984. smmu_state->prev_state = smmu_state->state;
  1985. smmu_state->prev_secure_level = smmu_state->secure_level;
  1986. sde_crtc = to_sde_crtc(crtc);
  1987. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1988. catalog = sde_kms->catalog;
  1989. /*
  1990. * SMMU operations need to be delayed in case of video mode panels
  1991. * when switching back to non_secure mode
  1992. */
  1993. drm_for_each_encoder_mask(encoder, crtc->dev,
  1994. crtc->state->encoder_mask) {
  1995. if (sde_encoder_is_dsi_display(encoder))
  1996. post_commit |= sde_encoder_check_curr_mode(encoder,
  1997. MSM_DISPLAY_VIDEO_MODE);
  1998. }
  1999. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  2000. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  2001. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  2002. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  2003. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2004. if (!plane->state)
  2005. continue;
  2006. translation_mode = sde_plane_get_property(
  2007. to_sde_plane_state(plane->state),
  2008. PLANE_PROP_FB_TRANSLATION_MODE);
  2009. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  2010. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  2011. DRMID(crtc), translation_mode);
  2012. return -EINVAL;
  2013. }
  2014. /* we can break if we find sec_dir plane */
  2015. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2016. break;
  2017. }
  2018. mutex_lock(&sde_kms->secure_transition_lock);
  2019. switch (translation_mode) {
  2020. case SDE_DRM_FB_SEC_DIR_TRANS:
  2021. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2022. catalog, old_valid_fb, &ops);
  2023. break;
  2024. case SDE_DRM_FB_SEC:
  2025. case SDE_DRM_FB_NON_SEC:
  2026. _sde_drm_fb_transactions(smmu_state, catalog,
  2027. old_valid_fb, post_commit, &ops);
  2028. break;
  2029. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2030. ops = 0;
  2031. break;
  2032. default:
  2033. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2034. DRMID(crtc), translation_mode);
  2035. ops = -EINVAL;
  2036. }
  2037. /* log only during actual transition times */
  2038. if (ops) {
  2039. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2040. DRMID(crtc), smmu_state->state,
  2041. secure_level, smmu_state->secure_level,
  2042. smmu_state->transition_type, ops);
  2043. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2044. smmu_state->state, smmu_state->transition_type,
  2045. smmu_state->secure_level, old_valid_fb,
  2046. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2047. }
  2048. mutex_unlock(&sde_kms->secure_transition_lock);
  2049. return ops;
  2050. }
  2051. /**
  2052. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2053. * LUTs are configured only once during boot
  2054. * @sde_crtc: Pointer to sde crtc
  2055. * @cstate: Pointer to sde crtc state
  2056. */
  2057. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2058. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2059. {
  2060. struct sde_hw_scaler3_lut_cfg *cfg;
  2061. struct sde_kms *sde_kms;
  2062. u32 *lut_data = NULL;
  2063. size_t len = 0;
  2064. int ret = 0;
  2065. if (!sde_crtc || !cstate) {
  2066. SDE_ERROR("invalid args\n");
  2067. return -EINVAL;
  2068. }
  2069. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2070. if (!sde_kms)
  2071. return -EINVAL;
  2072. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2073. return 0;
  2074. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2075. &cstate->property_state, &len, lut_idx);
  2076. if (!lut_data || !len) {
  2077. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2078. lut_idx, lut_data, len);
  2079. lut_data = NULL;
  2080. len = 0;
  2081. }
  2082. cfg = &cstate->scl3_lut_cfg;
  2083. switch (lut_idx) {
  2084. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2085. cfg->dir_lut = lut_data;
  2086. cfg->dir_len = len;
  2087. break;
  2088. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2089. cfg->cir_lut = lut_data;
  2090. cfg->cir_len = len;
  2091. break;
  2092. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2093. cfg->sep_lut = lut_data;
  2094. cfg->sep_len = len;
  2095. break;
  2096. default:
  2097. ret = -EINVAL;
  2098. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2099. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2100. break;
  2101. }
  2102. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2103. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2104. cfg->is_configured);
  2105. return ret;
  2106. }
  2107. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2108. {
  2109. struct sde_crtc *sde_crtc;
  2110. if (!crtc) {
  2111. SDE_ERROR("invalid crtc\n");
  2112. return;
  2113. }
  2114. sde_crtc = to_sde_crtc(crtc);
  2115. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2116. }
  2117. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2118. {
  2119. int i;
  2120. /**
  2121. * Check if sufficient hw resources are
  2122. * available as per target caps & topology
  2123. */
  2124. if (!sde_crtc) {
  2125. SDE_ERROR("invalid argument\n");
  2126. return -EINVAL;
  2127. }
  2128. if (!sde_crtc->num_mixers ||
  2129. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2130. SDE_ERROR("%s: invalid number mixers: %d\n",
  2131. sde_crtc->name, sde_crtc->num_mixers);
  2132. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2133. SDE_EVTLOG_ERROR);
  2134. return -EINVAL;
  2135. }
  2136. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2137. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2138. || !sde_crtc->mixers[i].hw_ds) {
  2139. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2140. sde_crtc->name, i);
  2141. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2142. i, sde_crtc->mixers[i].hw_lm,
  2143. sde_crtc->mixers[i].hw_ctl,
  2144. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2145. return -EINVAL;
  2146. }
  2147. }
  2148. return 0;
  2149. }
  2150. /**
  2151. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2152. * @crtc: Pointer to drm crtc
  2153. */
  2154. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2155. {
  2156. struct sde_crtc *sde_crtc;
  2157. struct sde_crtc_state *cstate;
  2158. struct sde_hw_mixer *hw_lm;
  2159. struct sde_hw_ctl *hw_ctl;
  2160. struct sde_hw_ds *hw_ds;
  2161. struct sde_hw_ds_cfg *cfg;
  2162. struct sde_kms *kms;
  2163. u32 op_mode = 0;
  2164. u32 lm_idx = 0, num_mixers = 0;
  2165. int i, count = 0;
  2166. if (!crtc)
  2167. return;
  2168. sde_crtc = to_sde_crtc(crtc);
  2169. cstate = to_sde_crtc_state(crtc->state);
  2170. kms = _sde_crtc_get_kms(crtc);
  2171. num_mixers = sde_crtc->num_mixers;
  2172. count = cstate->num_ds;
  2173. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2174. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2175. cstate->num_ds_enabled);
  2176. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2177. SDE_DEBUG("no change in settings, skip commit\n");
  2178. } else if (!kms || !kms->catalog) {
  2179. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2180. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2181. SDE_DEBUG("dest scaler feature not supported\n");
  2182. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2183. //do nothing
  2184. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2185. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2186. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2187. } else {
  2188. for (i = 0; i < count; i++) {
  2189. cfg = &cstate->ds_cfg[i];
  2190. if (!cfg->flags)
  2191. continue;
  2192. lm_idx = cfg->idx;
  2193. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2194. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2195. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2196. /* Setup op mode - Dual/single */
  2197. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2198. op_mode |= BIT(hw_ds->idx - DS_0);
  2199. if (hw_ds->ops.setup_opmode) {
  2200. op_mode |= (cstate->num_ds_enabled ==
  2201. CRTC_DUAL_MIXERS_ONLY) ?
  2202. SDE_DS_OP_MODE_DUAL : 0;
  2203. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2204. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2205. }
  2206. /* Setup scaler */
  2207. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2208. (cfg->flags &
  2209. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2210. if (hw_ds->ops.setup_scaler)
  2211. hw_ds->ops.setup_scaler(hw_ds,
  2212. &cfg->scl3_cfg,
  2213. &cstate->scl3_lut_cfg);
  2214. }
  2215. /*
  2216. * Dest scaler shares the flush bit of the LM in control
  2217. */
  2218. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2219. hw_ctl->ops.update_bitmask_mixer(
  2220. hw_ctl, hw_lm->idx, 1);
  2221. }
  2222. }
  2223. }
  2224. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2225. {
  2226. if (!buf)
  2227. return;
  2228. msm_gem_put_buffer(buf->gem);
  2229. kfree(buf);
  2230. buf = NULL;
  2231. }
  2232. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2233. {
  2234. struct sde_crtc *sde_crtc;
  2235. struct sde_frame_data_buffer *buf;
  2236. uint32_t cur_buf;
  2237. sde_crtc = to_sde_crtc(crtc);
  2238. cur_buf = sde_crtc->frame_data.cnt;
  2239. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2240. if (!buf)
  2241. return -ENOMEM;
  2242. sde_crtc->frame_data.buf[cur_buf] = buf;
  2243. buf->fd = fd;
  2244. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2245. if (!buf->fb) {
  2246. SDE_ERROR("unable to get fb");
  2247. return -EINVAL;
  2248. }
  2249. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2250. if (!buf->gem) {
  2251. SDE_ERROR("unable to get drm gem");
  2252. return -EINVAL;
  2253. }
  2254. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2255. sizeof(struct sde_drm_frame_data_packet));
  2256. }
  2257. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2258. struct sde_crtc_state *cstate, void __user *usr)
  2259. {
  2260. struct sde_crtc *sde_crtc;
  2261. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2262. int i, ret;
  2263. if (!crtc || !cstate || !usr)
  2264. return;
  2265. sde_crtc = to_sde_crtc(crtc);
  2266. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2267. if (ret) {
  2268. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2269. return;
  2270. }
  2271. if (!ctrl.num_buffers) {
  2272. SDE_DEBUG("clearing frame data buffers");
  2273. goto exit;
  2274. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2275. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2276. return;
  2277. }
  2278. for (i = 0; i < ctrl.num_buffers; i++) {
  2279. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2280. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2281. goto exit;
  2282. }
  2283. sde_crtc->frame_data.cnt++;
  2284. }
  2285. return;
  2286. exit:
  2287. while (sde_crtc->frame_data.cnt--)
  2288. _sde_crtc_put_frame_data_buffer(
  2289. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2290. sde_crtc->frame_data.cnt = 0;
  2291. }
  2292. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2293. struct sde_drm_frame_data_packet *frame_data_packet)
  2294. {
  2295. struct sde_crtc *sde_crtc;
  2296. struct sde_drm_frame_data_buf buf;
  2297. struct msm_gem_object *msm_gem;
  2298. u32 cur_buf;
  2299. sde_crtc = to_sde_crtc(crtc);
  2300. cur_buf = sde_crtc->frame_data.idx;
  2301. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2302. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2303. buf.offset = msm_gem->offset;
  2304. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2305. sizeof(struct sde_drm_frame_data_buf));
  2306. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2307. }
  2308. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2309. {
  2310. struct sde_crtc *sde_crtc;
  2311. struct drm_plane *plane;
  2312. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2313. struct sde_drm_frame_data_packet *data;
  2314. struct sde_frame_data *frame_data;
  2315. int i = 0;
  2316. if (!crtc || !crtc->state)
  2317. return;
  2318. sde_crtc = to_sde_crtc(crtc);
  2319. frame_data = &sde_crtc->frame_data;
  2320. if (frame_data->cnt) {
  2321. struct msm_gem_object *msm_gem;
  2322. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2323. data = (struct sde_drm_frame_data_packet *)
  2324. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2325. } else {
  2326. data = &frame_data_packet;
  2327. }
  2328. data->commit_count = sde_crtc->play_count;
  2329. data->frame_count = sde_crtc->fps_info.frame_count;
  2330. /* Collect plane specific data */
  2331. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2332. sde_plane_get_frame_data(plane, &data->plane_frame_data[i++]);
  2333. if (frame_data->cnt)
  2334. _sde_crtc_frame_data_notify(crtc, data);
  2335. }
  2336. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2337. {
  2338. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2339. struct sde_crtc *sde_crtc;
  2340. struct msm_drm_private *priv;
  2341. struct sde_crtc_frame_event *fevent;
  2342. struct sde_kms_frame_event_cb_data *cb_data;
  2343. unsigned long flags;
  2344. u32 crtc_id;
  2345. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2346. if (!data) {
  2347. SDE_ERROR("invalid parameters\n");
  2348. return;
  2349. }
  2350. crtc = cb_data->crtc;
  2351. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2352. SDE_ERROR("invalid parameters\n");
  2353. return;
  2354. }
  2355. sde_crtc = to_sde_crtc(crtc);
  2356. priv = crtc->dev->dev_private;
  2357. crtc_id = drm_crtc_index(crtc);
  2358. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2359. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2360. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2361. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2362. struct sde_crtc_frame_event, list);
  2363. if (fevent)
  2364. list_del_init(&fevent->list);
  2365. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2366. if (!fevent) {
  2367. SDE_ERROR("crtc%d event %d overflow\n",
  2368. crtc->base.id, event);
  2369. SDE_EVT32(DRMID(crtc), event);
  2370. return;
  2371. }
  2372. /* log and clear plane ubwc errors if any */
  2373. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2374. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2375. | SDE_ENCODER_FRAME_EVENT_DONE))
  2376. sde_crtc_get_frame_data(crtc);
  2377. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2378. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2379. sde_crtc->retire_frame_event_time = ktime_get();
  2380. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2381. }
  2382. fevent->event = event;
  2383. fevent->ts = ts;
  2384. fevent->crtc = crtc;
  2385. fevent->connector = cb_data->connector;
  2386. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2387. }
  2388. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2389. struct drm_crtc_state *old_state)
  2390. {
  2391. struct drm_device *dev;
  2392. struct sde_crtc *sde_crtc;
  2393. struct sde_crtc_state *cstate;
  2394. struct drm_connector *conn;
  2395. struct drm_encoder *encoder;
  2396. struct drm_connector_list_iter conn_iter;
  2397. if (!crtc || !crtc->state) {
  2398. SDE_ERROR("invalid crtc\n");
  2399. return;
  2400. }
  2401. dev = crtc->dev;
  2402. sde_crtc = to_sde_crtc(crtc);
  2403. cstate = to_sde_crtc_state(crtc->state);
  2404. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2405. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2406. /* identify connectors attached to this crtc */
  2407. cstate->num_connectors = 0;
  2408. drm_connector_list_iter_begin(dev, &conn_iter);
  2409. drm_for_each_connector_iter(conn, &conn_iter)
  2410. if (conn->state && conn->state->crtc == crtc &&
  2411. cstate->num_connectors < MAX_CONNECTORS) {
  2412. encoder = conn->state->best_encoder;
  2413. if (encoder)
  2414. sde_encoder_register_frame_event_callback(
  2415. encoder,
  2416. sde_crtc_frame_event_cb,
  2417. crtc);
  2418. cstate->connectors[cstate->num_connectors++] = conn;
  2419. sde_connector_prepare_fence(conn);
  2420. sde_encoder_set_clone_mode(encoder, crtc->state);
  2421. }
  2422. drm_connector_list_iter_end(&conn_iter);
  2423. /* prepare main output fence */
  2424. sde_fence_prepare(sde_crtc->output_fence);
  2425. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2426. }
  2427. /**
  2428. * sde_crtc_complete_flip - signal pending page_flip events
  2429. * Any pending vblank events are added to the vblank_event_list
  2430. * so that the next vblank interrupt shall signal them.
  2431. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2432. * This API signals any pending PAGE_FLIP events requested through
  2433. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2434. * if file!=NULL, this is preclose potential cancel-flip path
  2435. * @crtc: Pointer to drm crtc structure
  2436. * @file: Pointer to drm file
  2437. */
  2438. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2439. struct drm_file *file)
  2440. {
  2441. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2442. struct drm_device *dev = crtc->dev;
  2443. struct drm_pending_vblank_event *event;
  2444. unsigned long flags;
  2445. spin_lock_irqsave(&dev->event_lock, flags);
  2446. event = sde_crtc->event;
  2447. if (!event)
  2448. goto end;
  2449. /*
  2450. * if regular vblank case (!file) or if cancel-flip from
  2451. * preclose on file that requested flip, then send the
  2452. * event:
  2453. */
  2454. if (!file || (event->base.file_priv == file)) {
  2455. sde_crtc->event = NULL;
  2456. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2457. sde_crtc->name, event);
  2458. SDE_EVT32_VERBOSE(DRMID(crtc));
  2459. drm_crtc_send_vblank_event(crtc, event);
  2460. }
  2461. end:
  2462. spin_unlock_irqrestore(&dev->event_lock, flags);
  2463. }
  2464. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2465. struct drm_crtc_state *cstate)
  2466. {
  2467. struct drm_encoder *encoder;
  2468. if (!crtc || !crtc->dev || !cstate) {
  2469. SDE_ERROR("invalid crtc\n");
  2470. return INTF_MODE_NONE;
  2471. }
  2472. drm_for_each_encoder_mask(encoder, crtc->dev,
  2473. cstate->encoder_mask) {
  2474. /* continue if copy encoder is encountered */
  2475. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2476. continue;
  2477. return sde_encoder_get_intf_mode(encoder);
  2478. }
  2479. return INTF_MODE_NONE;
  2480. }
  2481. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2482. {
  2483. struct drm_encoder *encoder;
  2484. if (!crtc || !crtc->dev) {
  2485. SDE_ERROR("invalid crtc\n");
  2486. return INTF_MODE_NONE;
  2487. }
  2488. drm_for_each_encoder(encoder, crtc->dev)
  2489. if ((encoder->crtc == crtc)
  2490. && !sde_encoder_in_cont_splash(encoder))
  2491. return sde_encoder_get_fps(encoder);
  2492. return 0;
  2493. }
  2494. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2495. {
  2496. struct drm_encoder *encoder;
  2497. if (!crtc || !crtc->dev) {
  2498. SDE_ERROR("invalid crtc\n");
  2499. return 0;
  2500. }
  2501. drm_for_each_encoder_mask(encoder, crtc->dev,
  2502. crtc->state->encoder_mask) {
  2503. if (!sde_encoder_in_cont_splash(encoder))
  2504. return sde_encoder_get_dfps_maxfps(encoder);
  2505. }
  2506. return 0;
  2507. }
  2508. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2509. {
  2510. struct drm_encoder *enc;
  2511. struct sde_crtc *sde_crtc;
  2512. if (!crtc || !crtc->dev)
  2513. return NULL;
  2514. sde_crtc = to_sde_crtc(crtc);
  2515. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2516. if (sde_encoder_in_clone_mode(enc))
  2517. continue;
  2518. return enc;
  2519. }
  2520. return NULL;
  2521. }
  2522. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2523. {
  2524. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2525. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2526. /* keep statistics on vblank callback - with auto reset via debugfs */
  2527. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2528. sde_crtc->vblank_cb_time = ts;
  2529. else
  2530. sde_crtc->vblank_cb_count++;
  2531. sde_crtc->vblank_last_cb_time = ts;
  2532. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2533. drm_crtc_handle_vblank(crtc);
  2534. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2535. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2536. }
  2537. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2538. ktime_t ts, enum sde_fence_event fence_event)
  2539. {
  2540. if (!connector) {
  2541. SDE_ERROR("invalid param\n");
  2542. return;
  2543. }
  2544. SDE_ATRACE_BEGIN("signal_retire_fence");
  2545. sde_connector_complete_commit(connector, ts, fence_event);
  2546. SDE_ATRACE_END("signal_retire_fence");
  2547. }
  2548. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2549. {
  2550. struct sde_crtc *sde_crtc;
  2551. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2552. int i, rc;
  2553. bool updated = false;
  2554. struct drm_event event;
  2555. sde_crtc = to_sde_crtc(crtc);
  2556. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2557. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2558. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2559. &current_opr_value[i]);
  2560. if (rc) {
  2561. SDE_ERROR("failed to collect OPR %d", i, rc);
  2562. continue;
  2563. }
  2564. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2565. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2566. continue;
  2567. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2568. updated = true;
  2569. }
  2570. if (updated) {
  2571. event.type = DRM_EVENT_OPR_VALUE;
  2572. event.length = sizeof(sde_crtc->previous_opr_value);
  2573. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2574. (u8 *)&sde_crtc->previous_opr_value);
  2575. }
  2576. }
  2577. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2578. struct sde_crtc_frame_event *fevent)
  2579. {
  2580. struct sde_crtc *sde_crtc;
  2581. struct sde_connector *sde_conn;
  2582. sde_crtc = to_sde_crtc(crtc);
  2583. if (sde_crtc->opr_event_notify_enabled)
  2584. sde_crtc_opr_event_notify(crtc);
  2585. sde_conn = to_sde_connector(fevent->connector);
  2586. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2587. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2588. }
  2589. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2590. {
  2591. struct msm_drm_private *priv;
  2592. struct sde_crtc_frame_event *fevent;
  2593. struct drm_crtc *crtc;
  2594. struct sde_crtc *sde_crtc;
  2595. struct sde_kms *sde_kms;
  2596. unsigned long flags;
  2597. bool in_clone_mode = false;
  2598. if (!work) {
  2599. SDE_ERROR("invalid work handle\n");
  2600. return;
  2601. }
  2602. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2603. if (!fevent->crtc || !fevent->crtc->state) {
  2604. SDE_ERROR("invalid crtc\n");
  2605. return;
  2606. }
  2607. crtc = fevent->crtc;
  2608. sde_crtc = to_sde_crtc(crtc);
  2609. sde_kms = _sde_crtc_get_kms(crtc);
  2610. if (!sde_kms) {
  2611. SDE_ERROR("invalid kms handle\n");
  2612. return;
  2613. }
  2614. priv = sde_kms->dev->dev_private;
  2615. SDE_ATRACE_BEGIN("crtc_frame_event");
  2616. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2617. ktime_to_ns(fevent->ts));
  2618. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2619. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2620. true : false;
  2621. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2622. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2623. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2624. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2625. /* this should not happen */
  2626. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2627. crtc->base.id,
  2628. ktime_to_ns(fevent->ts),
  2629. atomic_read(&sde_crtc->frame_pending));
  2630. SDE_EVT32(DRMID(crtc), fevent->event,
  2631. SDE_EVTLOG_FUNC_CASE1);
  2632. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2633. /* release bandwidth and other resources */
  2634. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2635. crtc->base.id,
  2636. ktime_to_ns(fevent->ts));
  2637. SDE_EVT32(DRMID(crtc), fevent->event,
  2638. SDE_EVTLOG_FUNC_CASE2);
  2639. sde_core_perf_crtc_release_bw(crtc);
  2640. } else {
  2641. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2642. SDE_EVTLOG_FUNC_CASE3);
  2643. }
  2644. }
  2645. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2646. SDE_ATRACE_BEGIN("signal_release_fence");
  2647. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2648. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2649. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2650. _sde_crtc_frame_done_notify(crtc, fevent);
  2651. SDE_ATRACE_END("signal_release_fence");
  2652. }
  2653. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2654. /* this api should be called without spin_lock */
  2655. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2656. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2657. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2658. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2659. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2660. crtc->base.id, ktime_to_ns(fevent->ts));
  2661. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2662. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2663. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2664. SDE_ATRACE_END("crtc_frame_event");
  2665. }
  2666. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2667. struct drm_crtc_state *old_state)
  2668. {
  2669. struct sde_crtc *sde_crtc;
  2670. struct sde_splash_display *splash_display = NULL;
  2671. struct sde_kms *sde_kms;
  2672. bool cont_splash_enabled = false;
  2673. int i;
  2674. u32 power_on = 1;
  2675. if (!crtc || !crtc->state) {
  2676. SDE_ERROR("invalid crtc\n");
  2677. return;
  2678. }
  2679. sde_crtc = to_sde_crtc(crtc);
  2680. SDE_EVT32_VERBOSE(DRMID(crtc));
  2681. sde_kms = _sde_crtc_get_kms(crtc);
  2682. if (!sde_kms)
  2683. return;
  2684. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2685. splash_display = &sde_kms->splash_data.splash_display[i];
  2686. if (splash_display->cont_splash_enabled &&
  2687. crtc == splash_display->encoder->crtc)
  2688. cont_splash_enabled = true;
  2689. }
  2690. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2691. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2692. sde_core_perf_crtc_update(crtc, 0, false);
  2693. }
  2694. /**
  2695. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2696. * @cstate: Pointer to sde crtc state
  2697. */
  2698. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2699. {
  2700. if (!cstate) {
  2701. SDE_ERROR("invalid cstate\n");
  2702. return;
  2703. }
  2704. cstate->input_fence_timeout_ns =
  2705. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2706. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2707. }
  2708. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2709. {
  2710. u32 i;
  2711. struct sde_crtc_state *cstate;
  2712. if (!state)
  2713. return;
  2714. cstate = to_sde_crtc_state(state);
  2715. for (i = 0; i < cstate->num_dim_layers; i++)
  2716. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2717. cstate->num_dim_layers = 0;
  2718. }
  2719. /**
  2720. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2721. * @cstate: Pointer to sde crtc state
  2722. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2723. */
  2724. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2725. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2726. {
  2727. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2728. struct sde_drm_dim_layer_cfg *user_cfg;
  2729. struct sde_hw_dim_layer *dim_layer;
  2730. u32 count, i;
  2731. struct sde_kms *kms;
  2732. if (!crtc || !cstate) {
  2733. SDE_ERROR("invalid crtc or cstate\n");
  2734. return;
  2735. }
  2736. dim_layer = cstate->dim_layer;
  2737. if (!usr_ptr) {
  2738. /* usr_ptr is null when setting the default property value */
  2739. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2740. SDE_DEBUG("dim_layer data removed\n");
  2741. goto clear;
  2742. }
  2743. kms = _sde_crtc_get_kms(crtc);
  2744. if (!kms || !kms->catalog) {
  2745. SDE_ERROR("invalid kms\n");
  2746. return;
  2747. }
  2748. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2749. SDE_ERROR("failed to copy dim_layer data\n");
  2750. return;
  2751. }
  2752. count = dim_layer_v1.num_layers;
  2753. if (count > SDE_MAX_DIM_LAYERS) {
  2754. SDE_ERROR("invalid number of dim_layers:%d", count);
  2755. return;
  2756. }
  2757. /* populate from user space */
  2758. cstate->num_dim_layers = count;
  2759. for (i = 0; i < count; i++) {
  2760. user_cfg = &dim_layer_v1.layer_cfg[i];
  2761. dim_layer[i].flags = user_cfg->flags;
  2762. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2763. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2764. dim_layer[i].rect.x = user_cfg->rect.x1;
  2765. dim_layer[i].rect.y = user_cfg->rect.y1;
  2766. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2767. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2768. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2769. user_cfg->color_fill.color_0,
  2770. user_cfg->color_fill.color_1,
  2771. user_cfg->color_fill.color_2,
  2772. user_cfg->color_fill.color_3,
  2773. };
  2774. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2775. i, dim_layer[i].flags, dim_layer[i].stage);
  2776. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2777. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2778. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2779. dim_layer[i].color_fill.color_0,
  2780. dim_layer[i].color_fill.color_1,
  2781. dim_layer[i].color_fill.color_2,
  2782. dim_layer[i].color_fill.color_3);
  2783. }
  2784. clear:
  2785. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2786. }
  2787. /**
  2788. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2789. * @sde_crtc : Pointer to sde crtc
  2790. * @cstate : Pointer to sde crtc state
  2791. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2792. */
  2793. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2794. struct sde_crtc_state *cstate,
  2795. void __user *usr_ptr)
  2796. {
  2797. struct sde_drm_dest_scaler_data ds_data;
  2798. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2799. struct sde_drm_scaler_v2 scaler_v2;
  2800. void __user *scaler_v2_usr;
  2801. int i, count;
  2802. if (!sde_crtc || !cstate) {
  2803. SDE_ERROR("invalid sde_crtc/state\n");
  2804. return -EINVAL;
  2805. }
  2806. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2807. if (!usr_ptr) {
  2808. SDE_DEBUG("ds data removed\n");
  2809. return 0;
  2810. }
  2811. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2812. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2813. sde_crtc->name);
  2814. return -EINVAL;
  2815. }
  2816. count = ds_data.num_dest_scaler;
  2817. if (!count) {
  2818. SDE_DEBUG("no ds data available\n");
  2819. return 0;
  2820. }
  2821. if (count > SDE_MAX_DS_COUNT) {
  2822. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2823. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2824. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2825. return -EINVAL;
  2826. }
  2827. /* Populate from user space */
  2828. for (i = 0; i < count; i++) {
  2829. ds_cfg_usr = &ds_data.ds_cfg[i];
  2830. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2831. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2832. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2833. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2834. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2835. if (ds_cfg_usr->scaler_cfg) {
  2836. scaler_v2_usr =
  2837. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2838. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2839. sizeof(scaler_v2))) {
  2840. SDE_ERROR("%s:scaler: copy from user failed\n",
  2841. sde_crtc->name);
  2842. return -EINVAL;
  2843. }
  2844. }
  2845. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2846. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2847. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2848. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2849. scaler_v2.dst_width, scaler_v2.dst_height);
  2850. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2851. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2852. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2853. scaler_v2.dst_width, scaler_v2.dst_height);
  2854. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2855. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2856. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2857. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2858. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2859. ds_cfg_usr->lm_height);
  2860. }
  2861. cstate->num_ds = count;
  2862. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2863. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2864. return 0;
  2865. }
  2866. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2867. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2868. struct sde_hw_ds_cfg *prev_cfg)
  2869. {
  2870. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2871. || !cfg->lm_width || !cfg->lm_height) {
  2872. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2873. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2874. hdisplay, mode->vdisplay);
  2875. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2876. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2877. return -E2BIG;
  2878. }
  2879. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2880. cfg->lm_height != prev_cfg->lm_height)) {
  2881. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2882. crtc->base.id, cfg->lm_width,
  2883. cfg->lm_height, prev_cfg->lm_width,
  2884. prev_cfg->lm_height);
  2885. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2886. prev_cfg->lm_width, prev_cfg->lm_height,
  2887. SDE_EVTLOG_ERROR);
  2888. return -EINVAL;
  2889. }
  2890. return 0;
  2891. }
  2892. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2893. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2894. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2895. u32 max_in_width, u32 max_out_width)
  2896. {
  2897. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2898. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2899. /**
  2900. * Scaler src and dst width shouldn't exceed the maximum
  2901. * width limitation. Also, if there is no partial update
  2902. * dst width and height must match display resolution.
  2903. */
  2904. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2905. cfg->scl3_cfg.dst_width > max_out_width ||
  2906. !cfg->scl3_cfg.src_width[0] ||
  2907. !cfg->scl3_cfg.dst_width ||
  2908. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2909. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2910. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2911. SDE_ERROR("crtc%d: ", crtc->base.id);
  2912. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2913. cfg->scl3_cfg.src_width[0],
  2914. cfg->scl3_cfg.dst_width,
  2915. cfg->scl3_cfg.dst_height,
  2916. hdisplay, mode->vdisplay);
  2917. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2918. sde_crtc->num_mixers, cfg->flags,
  2919. hw_ds->idx - DS_0);
  2920. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2921. cfg->scl3_cfg.enable,
  2922. cfg->scl3_cfg.de.enable);
  2923. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2924. cfg->scl3_cfg.de.enable, cfg->flags,
  2925. max_in_width, max_out_width,
  2926. cfg->scl3_cfg.src_width[0],
  2927. cfg->scl3_cfg.dst_width,
  2928. cfg->scl3_cfg.dst_height, hdisplay,
  2929. mode->vdisplay, sde_crtc->num_mixers,
  2930. SDE_EVTLOG_ERROR);
  2931. cfg->flags &=
  2932. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2933. cfg->flags &=
  2934. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2935. return -EINVAL;
  2936. }
  2937. }
  2938. return 0;
  2939. }
  2940. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2941. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2942. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2943. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2944. {
  2945. int i, ret;
  2946. u32 lm_idx;
  2947. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2948. for (i = 0; i < cstate->num_ds; i++) {
  2949. cfg = &cstate->ds_cfg[i];
  2950. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2951. lm_idx = cfg->idx;
  2952. /**
  2953. * Validate against topology
  2954. * No of dest scalers should match the num of mixers
  2955. * unless it is partial update left only/right only use case
  2956. */
  2957. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2958. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2959. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2960. crtc->base.id, i, lm_idx, cfg->flags);
  2961. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2962. SDE_EVTLOG_ERROR);
  2963. return -EINVAL;
  2964. }
  2965. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2966. if (!max_in_width && !max_out_width) {
  2967. max_in_width = hw_ds->scl->top->maxinputwidth;
  2968. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2969. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2970. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2971. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2972. max_in_width, max_out_width, cstate->num_ds);
  2973. }
  2974. /* Check LM width and height */
  2975. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2976. prev_cfg);
  2977. if (ret)
  2978. return ret;
  2979. /* Check scaler data */
  2980. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2981. hw_ds, cfg, hdisplay,
  2982. max_in_width, max_out_width);
  2983. if (ret)
  2984. return ret;
  2985. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2986. (*num_ds_enable)++;
  2987. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2988. hw_ds->idx - DS_0, cfg->flags);
  2989. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2990. }
  2991. return 0;
  2992. }
  2993. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2994. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2995. {
  2996. struct sde_hw_ds_cfg *cfg;
  2997. int i;
  2998. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2999. cstate->num_ds_enabled, num_ds_enable);
  3000. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  3001. cstate->num_ds, cstate->dirty[0]);
  3002. if (cstate->num_ds_enabled != num_ds_enable) {
  3003. /* Disabling destination scaler */
  3004. if (!num_ds_enable) {
  3005. for (i = 0; i < cstate->num_ds; i++) {
  3006. cfg = &cstate->ds_cfg[i];
  3007. cfg->idx = i;
  3008. /* Update scaler settings in disable case */
  3009. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  3010. cfg->scl3_cfg.enable = 0;
  3011. cfg->scl3_cfg.de.enable = 0;
  3012. }
  3013. }
  3014. cstate->num_ds_enabled = num_ds_enable;
  3015. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3016. } else {
  3017. if (!cstate->num_ds_enabled)
  3018. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3019. }
  3020. }
  3021. /**
  3022. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3023. * @crtc : Pointer to drm crtc
  3024. * @state : Pointer to drm crtc state
  3025. */
  3026. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3027. struct drm_crtc_state *state)
  3028. {
  3029. struct sde_crtc *sde_crtc;
  3030. struct sde_crtc_state *cstate;
  3031. struct drm_display_mode *mode;
  3032. struct sde_kms *kms;
  3033. struct sde_hw_ds *hw_ds = NULL;
  3034. u32 ret = 0;
  3035. u32 num_ds_enable = 0, hdisplay = 0;
  3036. u32 max_in_width = 0, max_out_width = 0;
  3037. if (!crtc || !state)
  3038. return -EINVAL;
  3039. sde_crtc = to_sde_crtc(crtc);
  3040. cstate = to_sde_crtc_state(state);
  3041. kms = _sde_crtc_get_kms(crtc);
  3042. mode = &state->adjusted_mode;
  3043. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3044. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3045. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3046. return 0;
  3047. }
  3048. if (!kms || !kms->catalog) {
  3049. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3050. return -EINVAL;
  3051. }
  3052. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3053. SDE_DEBUG("dest scaler feature not supported\n");
  3054. return 0;
  3055. }
  3056. if (!sde_crtc->num_mixers) {
  3057. SDE_DEBUG("mixers not allocated\n");
  3058. return 0;
  3059. }
  3060. ret = _sde_validate_hw_resources(sde_crtc);
  3061. if (ret)
  3062. goto err;
  3063. /**
  3064. * No of dest scalers shouldn't exceed hw ds block count and
  3065. * also, match the num of mixers unless it is partial update
  3066. * left only/right only use case - currently PU + DS is not supported
  3067. */
  3068. if (cstate->num_ds > kms->catalog->ds_count ||
  3069. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3070. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3071. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3072. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3073. cstate->ds_cfg[0].flags);
  3074. ret = -EINVAL;
  3075. goto err;
  3076. }
  3077. /**
  3078. * Check if DS needs to be enabled or disabled
  3079. * In case of enable, validate the data
  3080. */
  3081. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3082. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3083. cstate->num_ds, cstate->ds_cfg[0].flags);
  3084. goto disable;
  3085. }
  3086. /* Display resolution */
  3087. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3088. /* Validate the DS data */
  3089. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3090. mode, hw_ds, hdisplay, &num_ds_enable,
  3091. max_in_width, max_out_width);
  3092. if (ret)
  3093. goto err;
  3094. disable:
  3095. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3096. return 0;
  3097. err:
  3098. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3099. return ret;
  3100. }
  3101. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3102. {
  3103. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3104. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3105. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3106. return NULL;
  3107. }
  3108. /* it will always return the first mixer and single CTL */
  3109. return sde_crtc->mixers[0].hw_ctl;
  3110. }
  3111. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3112. {
  3113. struct dma_fence *fence;
  3114. struct sde_plane *psde;
  3115. struct sde_plane_state *pstate;
  3116. void *input_fence;
  3117. struct dma_fence *input_hw_fence = NULL;
  3118. struct dma_fence_array *array = NULL;
  3119. struct dma_fence *spec_fence = NULL;
  3120. bool spec_hw_fence = true;
  3121. int i;
  3122. if (!plane || !plane->state) {
  3123. SDE_ERROR("invalid input %d\n", !plane);
  3124. return NULL;
  3125. }
  3126. psde = to_sde_plane(plane);
  3127. pstate = to_sde_plane_state(plane->state);
  3128. input_fence = pstate->input_fence;
  3129. if (input_fence) {
  3130. fence = (struct dma_fence *)pstate->input_fence;
  3131. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3132. array = container_of(fence, struct dma_fence_array, base);
  3133. if (IS_ERR_OR_NULL(array))
  3134. goto exit;
  3135. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3136. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3137. goto exit;
  3138. for (i = 0; i < array->num_fences; i++) {
  3139. spec_fence = array->fences[i];
  3140. if (IS_ERR_OR_NULL(spec_fence) ||
  3141. !(test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3142. &spec_fence->flags))) {
  3143. spec_hw_fence = false;
  3144. break;
  3145. }
  3146. }
  3147. if (spec_hw_fence)
  3148. input_hw_fence = fence;
  3149. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3150. input_hw_fence = fence;
  3151. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3152. fence->context, fence->seqno, fence->flags,
  3153. fence->ops->get_timeline_name(fence));
  3154. }
  3155. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3156. }
  3157. exit:
  3158. return input_hw_fence;
  3159. }
  3160. /**
  3161. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3162. * @crtc: Pointer to CRTC object.
  3163. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3164. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3165. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3166. *
  3167. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3168. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3169. * list, skipping any sw-wait, since wait will happen in hw.
  3170. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3171. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3172. * regardless if they support or not hw-fence.
  3173. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3174. */
  3175. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3176. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3177. {
  3178. struct drm_plane *plane = NULL;
  3179. u32 num_hw_fences = 0;
  3180. ktime_t kt_end, kt_wait;
  3181. uint32_t wait_ms = 1;
  3182. struct msm_display_mode *msm_mode;
  3183. bool mode_switch;
  3184. int i, rc = 0;
  3185. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3186. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3187. /* use monotonic timer to limit total fence wait time */
  3188. kt_end = ktime_add_ns(ktime_get(),
  3189. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3190. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3191. /* check if input-fences are hw fences and if they are, add them to the list */
  3192. if (use_hw_fences && !mode_switch) {
  3193. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3194. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3195. bool repeated_fence = false;
  3196. /* check if this fence already in the hw-fences list */
  3197. for (i = num_hw_fences - 1; i >= 0; i--) {
  3198. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3199. repeated_fence = true;
  3200. break;
  3201. }
  3202. }
  3203. if (repeated_fence)
  3204. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3205. else
  3206. num_hw_fences++; /* keep fence in the list */
  3207. /* go to next, to skip sw-wait */
  3208. continue;
  3209. }
  3210. }
  3211. /*
  3212. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3213. * before proceed.
  3214. *
  3215. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3216. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3217. * that each plane can check its fence status and react appropriately
  3218. * if its fence has timed out. Call input fence wait multiple times if
  3219. * fence wait is interrupted due to interrupt call.
  3220. */
  3221. do {
  3222. kt_wait = ktime_sub(kt_end, ktime_get());
  3223. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3224. wait_ms = ktime_to_ms(kt_wait);
  3225. else
  3226. wait_ms = 0;
  3227. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3228. } while (wait_ms && rc == -ERESTARTSYS);
  3229. }
  3230. return num_hw_fences;
  3231. }
  3232. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3233. {
  3234. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3235. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3236. MSM_DISPLAY_VIDEO_MODE);
  3237. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3238. }
  3239. /**
  3240. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3241. * @crtc: Pointer to CRTC object
  3242. *
  3243. * Returns true if hw fences are used, otherwise returns false
  3244. */
  3245. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3246. {
  3247. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3248. bool ipcc_input_signal_wait = false;
  3249. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3250. int num_hw_fences = 0;
  3251. struct sde_hw_ctl *hw_ctl;
  3252. bool input_hw_fences_enable;
  3253. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3254. int ret;
  3255. enum sde_crtc_vm_req vm_req;
  3256. bool disable_hw_fences = false;
  3257. SDE_DEBUG("\n");
  3258. if (!crtc || !crtc->state || !sde_kms) {
  3259. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3260. return false;
  3261. }
  3262. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3263. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3264. /* if this is the last frame on vm transition, disable hw fences */
  3265. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3266. if (vm_req == VM_REQ_RELEASE)
  3267. disable_hw_fences = true;
  3268. /* update ctl hw to wait for ipcc input signal before fetch */
  3269. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3270. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3271. sde_kms->hw_mdp, disable_hw_fences))
  3272. ipcc_input_signal_wait = true;
  3273. /* avoid hw-fences in first frame after timing engine enable */
  3274. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3275. /* wait for sw fences and get hw fences list (if any) */
  3276. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3277. MAX_HW_FENCES);
  3278. /* register the hw-fences for hw-wait */
  3279. if (num_hw_fences) {
  3280. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3281. if (ret) {
  3282. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3283. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3284. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3285. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3286. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3287. MAX_HW_FENCES);
  3288. }
  3289. }
  3290. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3291. input_hw_fences_enable,
  3292. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3293. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3294. SDE_EVT32(input_hw_fences_enable,
  3295. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3296. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3297. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3298. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3299. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3300. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3301. SDE_ATRACE_END("plane_wait_input_fence");
  3302. return num_hw_fences ? true : false;
  3303. }
  3304. static void _sde_crtc_setup_mixer_for_encoder(
  3305. struct drm_crtc *crtc,
  3306. struct drm_encoder *enc)
  3307. {
  3308. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3309. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3310. struct sde_rm *rm = &sde_kms->rm;
  3311. struct sde_crtc_mixer *mixer;
  3312. struct sde_hw_ctl *last_valid_ctl = NULL;
  3313. int i;
  3314. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3315. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3316. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3317. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3318. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3319. /* Set up all the mixers and ctls reserved by this encoder */
  3320. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3321. mixer = &sde_crtc->mixers[i];
  3322. if (!sde_rm_get_hw(rm, &lm_iter))
  3323. break;
  3324. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3325. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3326. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3327. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3328. mixer->hw_lm->idx - LM_0);
  3329. mixer->hw_ctl = last_valid_ctl;
  3330. } else {
  3331. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3332. last_valid_ctl = mixer->hw_ctl;
  3333. sde_crtc->num_ctls++;
  3334. }
  3335. /* Shouldn't happen, mixers are always >= ctls */
  3336. if (!mixer->hw_ctl) {
  3337. SDE_ERROR("no valid ctls found for lm %d\n",
  3338. mixer->hw_lm->idx - LM_0);
  3339. return;
  3340. }
  3341. /* Dspp may be null */
  3342. (void) sde_rm_get_hw(rm, &dspp_iter);
  3343. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3344. /* DS may be null */
  3345. (void) sde_rm_get_hw(rm, &ds_iter);
  3346. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3347. mixer->encoder = enc;
  3348. sde_crtc->num_mixers++;
  3349. SDE_DEBUG("setup mixer %d: lm %d\n",
  3350. i, mixer->hw_lm->idx - LM_0);
  3351. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3352. i, mixer->hw_ctl->idx - CTL_0);
  3353. if (mixer->hw_ds)
  3354. SDE_DEBUG("setup mixer %d: ds %d\n",
  3355. i, mixer->hw_ds->idx - DS_0);
  3356. }
  3357. }
  3358. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3359. {
  3360. struct drm_encoder *enc = NULL;
  3361. struct sde_kms *kms;
  3362. if (!crtc)
  3363. return false;
  3364. kms = _sde_crtc_get_kms(crtc);
  3365. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3366. return false;
  3367. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3368. if (enc->crtc == crtc)
  3369. return sde_encoder_is_line_insertion_supported(enc);
  3370. }
  3371. return false;
  3372. }
  3373. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3374. {
  3375. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3376. struct drm_encoder *enc;
  3377. sde_crtc->num_ctls = 0;
  3378. sde_crtc->num_mixers = 0;
  3379. sde_crtc->mixers_swapped = false;
  3380. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3381. mutex_lock(&sde_crtc->crtc_lock);
  3382. /* Check for mixers on all encoders attached to this crtc */
  3383. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3384. if (enc->crtc != crtc)
  3385. continue;
  3386. /* avoid overwriting mixers info from a copy encoder */
  3387. if (sde_encoder_in_clone_mode(enc))
  3388. continue;
  3389. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3390. }
  3391. mutex_unlock(&sde_crtc->crtc_lock);
  3392. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3393. }
  3394. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3395. {
  3396. int i;
  3397. struct sde_crtc_state *cstate;
  3398. cstate = to_sde_crtc_state(state);
  3399. cstate->is_ppsplit = false;
  3400. for (i = 0; i < cstate->num_connectors; i++) {
  3401. struct drm_connector *conn = cstate->connectors[i];
  3402. if (sde_connector_get_topology_name(conn) ==
  3403. SDE_RM_TOPOLOGY_PPSPLIT)
  3404. cstate->is_ppsplit = true;
  3405. }
  3406. }
  3407. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3408. {
  3409. struct sde_crtc *sde_crtc;
  3410. struct sde_crtc_state *cstate;
  3411. struct drm_display_mode *adj_mode;
  3412. u32 mixer_width, mixer_height;
  3413. int i;
  3414. if (!crtc || !state) {
  3415. SDE_ERROR("invalid args\n");
  3416. return;
  3417. }
  3418. sde_crtc = to_sde_crtc(crtc);
  3419. cstate = to_sde_crtc_state(state);
  3420. adj_mode = &state->adjusted_mode;
  3421. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3422. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3423. cstate->lm_bounds[i].x = mixer_width * i;
  3424. cstate->lm_bounds[i].y = 0;
  3425. cstate->lm_bounds[i].w = mixer_width;
  3426. cstate->lm_bounds[i].h = mixer_height;
  3427. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3428. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3429. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3430. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3431. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3432. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3433. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3434. }
  3435. drm_mode_debug_printmodeline(adj_mode);
  3436. }
  3437. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3438. {
  3439. struct sde_crtc_mixer mixer;
  3440. /*
  3441. * Use mixer[0] to get hw_ctl which will use ops to clear
  3442. * all blendstages. Clear all blendstages will iterate through
  3443. * all mixers.
  3444. */
  3445. if (sde_crtc->num_mixers) {
  3446. mixer = sde_crtc->mixers[0];
  3447. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3448. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3449. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3450. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3451. }
  3452. }
  3453. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3454. struct drm_crtc_state *old_state)
  3455. {
  3456. struct sde_crtc *sde_crtc;
  3457. struct drm_encoder *encoder;
  3458. struct drm_device *dev;
  3459. struct sde_kms *sde_kms;
  3460. struct sde_splash_display *splash_display;
  3461. bool cont_splash_enabled = false;
  3462. size_t i;
  3463. if (!crtc->state->enable) {
  3464. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3465. crtc->base.id, crtc->state->enable);
  3466. return;
  3467. }
  3468. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3469. SDE_ERROR("power resource is not enabled\n");
  3470. return;
  3471. }
  3472. sde_kms = _sde_crtc_get_kms(crtc);
  3473. if (!sde_kms)
  3474. return;
  3475. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3476. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3477. sde_crtc = to_sde_crtc(crtc);
  3478. dev = crtc->dev;
  3479. if (!sde_crtc->num_mixers) {
  3480. _sde_crtc_setup_mixers(crtc);
  3481. _sde_crtc_setup_is_ppsplit(crtc->state);
  3482. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3483. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3484. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3485. _sde_crtc_setup_mixers(crtc);
  3486. sde_crtc->reinit_crtc_mixers = false;
  3487. }
  3488. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3489. if (encoder->crtc != crtc)
  3490. continue;
  3491. /* encoder will trigger pending mask now */
  3492. sde_encoder_trigger_kickoff_pending(encoder);
  3493. }
  3494. /* update performance setting */
  3495. sde_core_perf_crtc_update(crtc, 1, false);
  3496. /*
  3497. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3498. * it means we are trying to flush a CRTC whose state is disabled:
  3499. * nothing else needs to be done.
  3500. */
  3501. if (unlikely(!sde_crtc->num_mixers))
  3502. goto end;
  3503. _sde_crtc_blend_setup(crtc, old_state, true);
  3504. _sde_crtc_dest_scaler_setup(crtc);
  3505. sde_cp_crtc_apply_noise(crtc, old_state);
  3506. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3507. sde_core_perf_crtc_update_uidle(crtc, true);
  3508. /* update cached_encoder_mask if new conn is added or removed */
  3509. if (crtc->state->connectors_changed)
  3510. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3511. /*
  3512. * Since CP properties use AXI buffer to program the
  3513. * HW, check if context bank is in attached state,
  3514. * apply color processing properties only if
  3515. * smmu state is attached,
  3516. */
  3517. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3518. splash_display = &sde_kms->splash_data.splash_display[i];
  3519. if (splash_display->cont_splash_enabled &&
  3520. splash_display->encoder &&
  3521. crtc == splash_display->encoder->crtc)
  3522. cont_splash_enabled = true;
  3523. }
  3524. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3525. sde_cp_crtc_apply_properties(crtc);
  3526. if (!sde_crtc->enabled)
  3527. sde_cp_crtc_mark_features_dirty(crtc);
  3528. /*
  3529. * PP_DONE irq is only used by command mode for now.
  3530. * It is better to request pending before FLUSH and START trigger
  3531. * to make sure no pp_done irq missed.
  3532. * This is safe because no pp_done will happen before SW trigger
  3533. * in command mode.
  3534. */
  3535. end:
  3536. SDE_ATRACE_END("crtc_atomic_begin");
  3537. }
  3538. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3539. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3540. struct drm_atomic_state *state)
  3541. {
  3542. struct drm_crtc_state *old_state = NULL;
  3543. if (!crtc) {
  3544. SDE_ERROR("invalid crtc\n");
  3545. return;
  3546. }
  3547. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3548. _sde_crtc_atomic_begin(crtc, old_state);
  3549. }
  3550. #else
  3551. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3552. struct drm_crtc_state *old_state)
  3553. {
  3554. if (!crtc) {
  3555. SDE_ERROR("invalid crtc\n");
  3556. return;
  3557. }
  3558. _sde_crtc_atomic_begin(crtc, old_state);
  3559. }
  3560. #endif
  3561. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3562. struct drm_atomic_state *state)
  3563. {
  3564. struct drm_encoder *encoder;
  3565. struct sde_crtc *sde_crtc;
  3566. struct drm_device *dev;
  3567. struct drm_plane *plane;
  3568. struct msm_drm_private *priv;
  3569. struct sde_crtc_state *cstate;
  3570. struct sde_kms *sde_kms;
  3571. struct drm_connector *conn;
  3572. struct drm_connector_state *conn_state;
  3573. struct sde_connector *sde_conn = NULL;
  3574. int i;
  3575. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3576. SDE_ERROR("invalid crtc\n");
  3577. return;
  3578. }
  3579. if (!crtc->state->enable) {
  3580. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3581. crtc->base.id, crtc->state->enable);
  3582. return;
  3583. }
  3584. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3585. SDE_ERROR("power resource is not enabled\n");
  3586. return;
  3587. }
  3588. sde_kms = _sde_crtc_get_kms(crtc);
  3589. if (!sde_kms) {
  3590. SDE_ERROR("invalid kms\n");
  3591. return;
  3592. }
  3593. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3594. sde_crtc = to_sde_crtc(crtc);
  3595. cstate = to_sde_crtc_state(crtc->state);
  3596. dev = crtc->dev;
  3597. priv = dev->dev_private;
  3598. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3599. if (!conn_state || conn_state->crtc != crtc)
  3600. continue;
  3601. sde_conn = to_sde_connector(conn_state->connector);
  3602. }
  3603. /* When doze is requested, switch first to normal mode */
  3604. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3605. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3606. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3607. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3608. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3609. false);
  3610. else
  3611. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3612. /*
  3613. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3614. * it means we are trying to flush a CRTC whose state is disabled:
  3615. * nothing else needs to be done.
  3616. */
  3617. if (unlikely(!sde_crtc->num_mixers))
  3618. return;
  3619. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3620. /*
  3621. * For planes without commit update, drm framework will not add
  3622. * those planes to current state since hardware update is not
  3623. * required. However, if those planes were power collapsed since
  3624. * last commit cycle, driver has to restore the hardware state
  3625. * of those planes explicitly here prior to plane flush.
  3626. * Also use this iteration to see if any plane requires cache,
  3627. * so during the perf update driver can activate/deactivate
  3628. * the cache accordingly.
  3629. */
  3630. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3631. sde_crtc->new_perf.llcc_active[i] = false;
  3632. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3633. sde_plane_restore(plane);
  3634. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3635. if (sde_plane_is_cache_required(plane, i))
  3636. sde_crtc->new_perf.llcc_active[i] = true;
  3637. }
  3638. }
  3639. sde_core_perf_crtc_update_llcc(crtc);
  3640. /* wait for acquire fences before anything else is done */
  3641. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3642. if (!cstate->rsc_update) {
  3643. drm_for_each_encoder_mask(encoder, dev,
  3644. crtc->state->encoder_mask) {
  3645. cstate->rsc_client =
  3646. sde_encoder_get_rsc_client(encoder);
  3647. }
  3648. cstate->rsc_update = true;
  3649. }
  3650. /*
  3651. * Final plane updates: Give each plane a chance to complete all
  3652. * required writes/flushing before crtc's "flush
  3653. * everything" call below.
  3654. */
  3655. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3656. if (sde_kms->smmu_state.transition_error)
  3657. sde_plane_set_error(plane, true);
  3658. sde_plane_flush(plane);
  3659. }
  3660. /* Kickoff will be scheduled by outer layer */
  3661. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3662. }
  3663. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3664. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3665. struct drm_atomic_state *state)
  3666. {
  3667. return sde_crtc_atomic_flush_common(crtc, state);
  3668. }
  3669. #else
  3670. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3671. struct drm_crtc_state *old_crtc_state)
  3672. {
  3673. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3674. }
  3675. #endif
  3676. /**
  3677. * sde_crtc_destroy_state - state destroy hook
  3678. * @crtc: drm CRTC
  3679. * @state: CRTC state object to release
  3680. */
  3681. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3682. struct drm_crtc_state *state)
  3683. {
  3684. struct sde_crtc *sde_crtc;
  3685. struct sde_crtc_state *cstate;
  3686. struct drm_encoder *enc;
  3687. struct sde_kms *sde_kms;
  3688. if (!crtc || !state) {
  3689. SDE_ERROR("invalid argument(s)\n");
  3690. return;
  3691. }
  3692. sde_crtc = to_sde_crtc(crtc);
  3693. cstate = to_sde_crtc_state(state);
  3694. sde_kms = _sde_crtc_get_kms(crtc);
  3695. if (!sde_kms) {
  3696. SDE_ERROR("invalid sde_kms\n");
  3697. return;
  3698. }
  3699. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3700. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3701. sde_rm_release(&sde_kms->rm, enc, true);
  3702. sde_cp_clear_state_info(state);
  3703. __drm_atomic_helper_crtc_destroy_state(state);
  3704. /* destroy value helper */
  3705. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3706. &cstate->property_state);
  3707. }
  3708. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3709. {
  3710. struct sde_crtc *sde_crtc;
  3711. int i;
  3712. if (!crtc) {
  3713. SDE_ERROR("invalid argument\n");
  3714. return -EINVAL;
  3715. }
  3716. sde_crtc = to_sde_crtc(crtc);
  3717. if (!atomic_read(&sde_crtc->frame_pending)) {
  3718. SDE_DEBUG("no frames pending\n");
  3719. return 0;
  3720. }
  3721. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3722. /*
  3723. * flush all the event thread work to make sure all the
  3724. * FRAME_EVENTS from encoder are propagated to crtc
  3725. */
  3726. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3727. if (list_empty(&sde_crtc->frame_events[i].list))
  3728. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3729. }
  3730. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3731. return 0;
  3732. }
  3733. /**
  3734. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3735. * @crtc: Pointer to crtc structure
  3736. */
  3737. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3738. {
  3739. struct drm_plane *plane;
  3740. struct drm_plane_state *state;
  3741. struct sde_crtc *sde_crtc;
  3742. struct sde_crtc_mixer *mixer;
  3743. struct sde_hw_ctl *ctl;
  3744. if (!crtc)
  3745. return;
  3746. sde_crtc = to_sde_crtc(crtc);
  3747. mixer = sde_crtc->mixers;
  3748. if (!mixer)
  3749. return;
  3750. ctl = mixer->hw_ctl;
  3751. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3752. state = plane->state;
  3753. if (!state)
  3754. continue;
  3755. /* clear plane flush bitmask */
  3756. sde_plane_ctl_flush(plane, ctl, false);
  3757. }
  3758. }
  3759. /**
  3760. * sde_crtc_reset_hw - attempt hardware reset on errors
  3761. * @crtc: Pointer to DRM crtc instance
  3762. * @old_state: Pointer to crtc state for previous commit
  3763. * @recovery_events: Whether or not recovery events are enabled
  3764. * Returns: Zero if current commit should still be attempted
  3765. */
  3766. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3767. bool recovery_events)
  3768. {
  3769. struct drm_plane *plane_halt[MAX_PLANES];
  3770. struct drm_plane *plane;
  3771. struct drm_encoder *encoder;
  3772. struct sde_crtc *sde_crtc;
  3773. struct sde_crtc_state *cstate;
  3774. struct sde_hw_ctl *ctl;
  3775. signed int i, plane_count;
  3776. int rc;
  3777. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3778. return -EINVAL;
  3779. sde_crtc = to_sde_crtc(crtc);
  3780. cstate = to_sde_crtc_state(crtc->state);
  3781. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3782. /* optionally generate a panic instead of performing a h/w reset */
  3783. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3784. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3785. ctl = sde_crtc->mixers[i].hw_ctl;
  3786. if (!ctl || !ctl->ops.reset)
  3787. continue;
  3788. rc = ctl->ops.reset(ctl);
  3789. if (rc) {
  3790. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3791. crtc->base.id, ctl->idx - CTL_0);
  3792. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3793. SDE_EVTLOG_ERROR);
  3794. break;
  3795. }
  3796. }
  3797. /*
  3798. * Early out if simple ctl reset succeeded or reset is
  3799. * being performed after timeout
  3800. */
  3801. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3802. return 0;
  3803. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3804. /* force all components in the system into reset at the same time */
  3805. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3806. ctl = sde_crtc->mixers[i].hw_ctl;
  3807. if (!ctl || !ctl->ops.hard_reset)
  3808. continue;
  3809. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3810. ctl->ops.hard_reset(ctl, true);
  3811. }
  3812. plane_count = 0;
  3813. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3814. if (plane_count >= ARRAY_SIZE(plane_halt))
  3815. break;
  3816. plane_halt[plane_count++] = plane;
  3817. sde_plane_halt_requests(plane, true);
  3818. sde_plane_set_revalidate(plane, true);
  3819. }
  3820. /* provide safe "border color only" commit configuration for later */
  3821. _sde_crtc_remove_pipe_flush(crtc);
  3822. _sde_crtc_blend_setup(crtc, old_state, false);
  3823. /* take h/w components out of reset */
  3824. for (i = plane_count - 1; i >= 0; --i)
  3825. sde_plane_halt_requests(plane_halt[i], false);
  3826. /* attempt to poll for start of frame cycle before reset release */
  3827. list_for_each_entry(encoder,
  3828. &crtc->dev->mode_config.encoder_list, head) {
  3829. if (encoder->crtc != crtc)
  3830. continue;
  3831. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3832. sde_encoder_poll_line_counts(encoder);
  3833. }
  3834. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3835. ctl = sde_crtc->mixers[i].hw_ctl;
  3836. if (!ctl || !ctl->ops.hard_reset)
  3837. continue;
  3838. ctl->ops.hard_reset(ctl, false);
  3839. }
  3840. list_for_each_entry(encoder,
  3841. &crtc->dev->mode_config.encoder_list, head) {
  3842. if (encoder->crtc != crtc)
  3843. continue;
  3844. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3845. sde_encoder_kickoff(encoder, true);
  3846. }
  3847. /* panic the device if VBIF is not in good state */
  3848. return !recovery_events ? 0 : -EAGAIN;
  3849. }
  3850. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3851. struct drm_crtc_state *old_state)
  3852. {
  3853. struct drm_encoder *encoder;
  3854. struct drm_device *dev;
  3855. struct sde_crtc *sde_crtc;
  3856. struct sde_kms *sde_kms;
  3857. struct sde_crtc_state *cstate;
  3858. bool is_error = false;
  3859. unsigned long flags;
  3860. enum sde_crtc_idle_pc_state idle_pc_state;
  3861. struct sde_encoder_kickoff_params params = { 0 };
  3862. bool is_vid = false;
  3863. if (!crtc) {
  3864. SDE_ERROR("invalid argument\n");
  3865. return;
  3866. }
  3867. dev = crtc->dev;
  3868. sde_crtc = to_sde_crtc(crtc);
  3869. sde_kms = _sde_crtc_get_kms(crtc);
  3870. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3871. SDE_ERROR("invalid argument\n");
  3872. return;
  3873. }
  3874. cstate = to_sde_crtc_state(crtc->state);
  3875. /*
  3876. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3877. * it means we are trying to start a CRTC whose state is disabled:
  3878. * nothing else needs to be done.
  3879. */
  3880. if (unlikely(!sde_crtc->num_mixers))
  3881. return;
  3882. SDE_ATRACE_BEGIN("crtc_commit");
  3883. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3884. sde_crtc->kickoff_in_progress = true;
  3885. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3886. if (encoder->crtc != crtc)
  3887. continue;
  3888. /*
  3889. * Encoder will flush/start now, unless it has a tx pending.
  3890. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3891. */
  3892. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3893. crtc->state);
  3894. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3895. sde_crtc->needs_hw_reset = true;
  3896. if (idle_pc_state != IDLE_PC_NONE)
  3897. sde_encoder_control_idle_pc(encoder,
  3898. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3899. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3900. is_vid = true;
  3901. }
  3902. /*
  3903. * Optionally attempt h/w recovery if any errors were detected while
  3904. * preparing for the kickoff
  3905. */
  3906. if (sde_crtc->needs_hw_reset) {
  3907. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3908. if (sde_crtc->frame_trigger_mode
  3909. != FRAME_DONE_WAIT_POSTED_START &&
  3910. sde_crtc_reset_hw(crtc, old_state,
  3911. params.recovery_events_enabled))
  3912. is_error = true;
  3913. sde_crtc->needs_hw_reset = false;
  3914. }
  3915. sde_crtc_calc_fps(sde_crtc);
  3916. SDE_ATRACE_BEGIN("flush_event_thread");
  3917. _sde_crtc_flush_frame_events(crtc);
  3918. SDE_ATRACE_END("flush_event_thread");
  3919. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3920. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3921. /* acquire bandwidth and other resources */
  3922. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3923. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3924. } else {
  3925. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3926. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3927. }
  3928. sde_crtc->play_count++;
  3929. sde_vbif_clear_errors(sde_kms);
  3930. if (is_error) {
  3931. _sde_crtc_remove_pipe_flush(crtc);
  3932. _sde_crtc_blend_setup(crtc, old_state, false);
  3933. }
  3934. /*
  3935. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3936. * condition between txq update and the hw signal during ctl-done for partial updates
  3937. */
  3938. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3939. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3940. sde_kms->debugfs_hw_fence);
  3941. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3942. if (encoder->crtc != crtc)
  3943. continue;
  3944. sde_encoder_kickoff(encoder, true);
  3945. }
  3946. sde_crtc->kickoff_in_progress = false;
  3947. /* store the event after frame trigger */
  3948. if (sde_crtc->event) {
  3949. WARN_ON(sde_crtc->event);
  3950. } else {
  3951. spin_lock_irqsave(&dev->event_lock, flags);
  3952. sde_crtc->event = crtc->state->event;
  3953. spin_unlock_irqrestore(&dev->event_lock, flags);
  3954. }
  3955. SDE_ATRACE_END("crtc_commit");
  3956. }
  3957. /**
  3958. * _sde_crtc_vblank_enable - update power resource and vblank request
  3959. * @sde_crtc: Pointer to sde crtc structure
  3960. * @enable: Whether to enable/disable vblanks
  3961. *
  3962. * @Return: error code
  3963. */
  3964. static int _sde_crtc_vblank_enable(
  3965. struct sde_crtc *sde_crtc, bool enable)
  3966. {
  3967. struct drm_crtc *crtc;
  3968. struct drm_encoder *enc;
  3969. if (!sde_crtc) {
  3970. SDE_ERROR("invalid crtc\n");
  3971. return -EINVAL;
  3972. }
  3973. crtc = &sde_crtc->base;
  3974. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3975. crtc->state->encoder_mask,
  3976. sde_crtc->cached_encoder_mask);
  3977. if (enable) {
  3978. int ret;
  3979. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3980. if (ret < 0) {
  3981. SDE_ERROR("failed to enable power resource %d\n", ret);
  3982. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3983. return ret;
  3984. }
  3985. mutex_lock(&sde_crtc->crtc_lock);
  3986. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3987. if (sde_encoder_in_clone_mode(enc))
  3988. continue;
  3989. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3990. }
  3991. mutex_unlock(&sde_crtc->crtc_lock);
  3992. } else {
  3993. mutex_lock(&sde_crtc->crtc_lock);
  3994. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3995. if (sde_encoder_in_clone_mode(enc))
  3996. continue;
  3997. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3998. }
  3999. mutex_unlock(&sde_crtc->crtc_lock);
  4000. pm_runtime_put_sync(crtc->dev->dev);
  4001. }
  4002. return 0;
  4003. }
  4004. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  4005. {
  4006. u32 min_transfer_time = 0, lm_count = 1;
  4007. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  4008. struct drm_encoder *encoder;
  4009. if (!crtc || !conn)
  4010. return;
  4011. encoder = conn->state->best_encoder;
  4012. if (!sde_encoder_is_built_in_display(encoder))
  4013. return;
  4014. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4015. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4016. if (min_transfer_time)
  4017. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4018. else
  4019. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4020. topology_id = sde_connector_get_topology_name(conn);
  4021. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  4022. lm_count = 2;
  4023. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  4024. lm_count = 4;
  4025. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4026. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  4027. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4028. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  4029. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4030. updated_fps, lm_count, mode_clock_hz);
  4031. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4032. }
  4033. /**
  4034. * sde_crtc_duplicate_state - state duplicate hook
  4035. * @crtc: Pointer to drm crtc structure
  4036. * @Returns: Pointer to new drm_crtc_state structure
  4037. */
  4038. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4039. {
  4040. struct sde_crtc *sde_crtc;
  4041. struct sde_crtc_state *cstate, *old_cstate;
  4042. if (!crtc || !crtc->state) {
  4043. SDE_ERROR("invalid argument(s)\n");
  4044. return NULL;
  4045. }
  4046. sde_crtc = to_sde_crtc(crtc);
  4047. old_cstate = to_sde_crtc_state(crtc->state);
  4048. if (old_cstate->cont_splash_populated) {
  4049. crtc->state->plane_mask = 0;
  4050. crtc->state->connector_mask = 0;
  4051. crtc->state->encoder_mask = 0;
  4052. crtc->state->enable = false;
  4053. old_cstate->cont_splash_populated = false;
  4054. }
  4055. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4056. if (!cstate) {
  4057. SDE_ERROR("failed to allocate state\n");
  4058. return NULL;
  4059. }
  4060. /* duplicate value helper */
  4061. msm_property_duplicate_state(&sde_crtc->property_info,
  4062. old_cstate, cstate,
  4063. &cstate->property_state, cstate->property_values);
  4064. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4065. /* duplicate base helper */
  4066. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4067. return &cstate->base;
  4068. }
  4069. /**
  4070. * sde_crtc_reset - reset hook for CRTCs
  4071. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4072. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4073. * @crtc: Pointer to drm crtc structure
  4074. */
  4075. static void sde_crtc_reset(struct drm_crtc *crtc)
  4076. {
  4077. struct sde_crtc *sde_crtc;
  4078. struct sde_crtc_state *cstate;
  4079. if (!crtc) {
  4080. SDE_ERROR("invalid crtc\n");
  4081. return;
  4082. }
  4083. /* revert suspend actions, if necessary */
  4084. if (!sde_crtc_is_reset_required(crtc)) {
  4085. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4086. return;
  4087. }
  4088. /* remove previous state, if present */
  4089. if (crtc->state) {
  4090. sde_crtc_destroy_state(crtc, crtc->state);
  4091. crtc->state = 0;
  4092. }
  4093. sde_crtc = to_sde_crtc(crtc);
  4094. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4095. if (!cstate) {
  4096. SDE_ERROR("failed to allocate state\n");
  4097. return;
  4098. }
  4099. /* reset value helper */
  4100. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4101. &cstate->property_state,
  4102. cstate->property_values);
  4103. _sde_crtc_set_input_fence_timeout(cstate);
  4104. cstate->base.crtc = crtc;
  4105. crtc->state = &cstate->base;
  4106. }
  4107. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4108. {
  4109. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4110. struct sde_hw_mixer *hw_lm;
  4111. int lm_idx;
  4112. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4113. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4114. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4115. hw_lm->cfg.out_width = 0;
  4116. hw_lm->cfg.out_height = 0;
  4117. }
  4118. SDE_EVT32(DRMID(crtc));
  4119. }
  4120. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4121. {
  4122. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4123. struct drm_plane *plane;
  4124. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4125. /* mark planes, mixers, and other blocks dirty for next update */
  4126. drm_atomic_crtc_for_each_plane(plane, crtc)
  4127. sde_plane_set_revalidate(plane, true);
  4128. /* mark mixers dirty for next update */
  4129. sde_crtc_clear_cached_mixer_cfg(crtc);
  4130. /* mark other properties which need to be dirty for next update */
  4131. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4132. if (cstate->num_ds_enabled)
  4133. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4134. }
  4135. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4136. {
  4137. struct sde_crtc *sde_crtc;
  4138. struct sde_crtc_state *cstate;
  4139. struct drm_encoder *encoder;
  4140. sde_crtc = to_sde_crtc(crtc);
  4141. cstate = to_sde_crtc_state(crtc->state);
  4142. /* restore encoder; crtc will be programmed during commit */
  4143. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4144. sde_encoder_virt_restore(encoder);
  4145. /* restore UIDLE */
  4146. sde_core_perf_crtc_update_uidle(crtc, true);
  4147. sde_cp_crtc_post_ipc(crtc);
  4148. }
  4149. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4150. {
  4151. struct msm_drm_private *priv;
  4152. unsigned long requested_clk;
  4153. struct sde_kms *kms = NULL;
  4154. if (!crtc->dev->dev_private) {
  4155. pr_err("invalid crtc priv\n");
  4156. return;
  4157. }
  4158. priv = crtc->dev->dev_private;
  4159. kms = to_sde_kms(priv->kms);
  4160. if (!kms) {
  4161. SDE_ERROR("invalid parameters\n");
  4162. return;
  4163. }
  4164. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4165. kms->perf.clk_name);
  4166. /* notify user space the reduced clk rate */
  4167. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4168. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4169. crtc->base.id, requested_clk);
  4170. }
  4171. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4172. {
  4173. struct drm_crtc *crtc = arg;
  4174. struct sde_crtc *sde_crtc;
  4175. struct drm_encoder *encoder;
  4176. u32 power_on;
  4177. unsigned long flags;
  4178. struct sde_crtc_irq_info *node = NULL;
  4179. int ret = 0;
  4180. if (!crtc) {
  4181. SDE_ERROR("invalid crtc\n");
  4182. return;
  4183. }
  4184. sde_crtc = to_sde_crtc(crtc);
  4185. mutex_lock(&sde_crtc->crtc_lock);
  4186. SDE_EVT32(DRMID(crtc), event_type);
  4187. switch (event_type) {
  4188. case SDE_POWER_EVENT_POST_ENABLE:
  4189. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4190. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4191. ret = 0;
  4192. if (node->func)
  4193. ret = node->func(crtc, true, &node->irq);
  4194. if (ret)
  4195. SDE_ERROR("%s failed to enable event %x\n",
  4196. sde_crtc->name, node->event);
  4197. }
  4198. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4199. sde_crtc_post_ipc(crtc);
  4200. break;
  4201. case SDE_POWER_EVENT_PRE_DISABLE:
  4202. drm_for_each_encoder_mask(encoder, crtc->dev,
  4203. crtc->state->encoder_mask) {
  4204. /*
  4205. * disable the vsync source after updating the
  4206. * rsc state. rsc state update might have vsync wait
  4207. * and vsync source must be disabled after it.
  4208. * It will avoid generating any vsync from this point
  4209. * till mode-2 entry. It is SW workaround for HW
  4210. * limitation and should not be removed without
  4211. * checking the updated design.
  4212. */
  4213. sde_encoder_control_te(encoder, false);
  4214. }
  4215. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4216. node = NULL;
  4217. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4218. ret = 0;
  4219. if (node->func)
  4220. ret = node->func(crtc, false, &node->irq);
  4221. if (ret)
  4222. SDE_ERROR("%s failed to disable event %x\n",
  4223. sde_crtc->name, node->event);
  4224. }
  4225. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4226. sde_cp_crtc_pre_ipc(crtc);
  4227. break;
  4228. case SDE_POWER_EVENT_POST_DISABLE:
  4229. sde_crtc_reset_sw_state(crtc);
  4230. sde_cp_crtc_suspend(crtc);
  4231. power_on = 0;
  4232. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4233. break;
  4234. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4235. sde_crtc_mmrm_cb_notification(crtc);
  4236. break;
  4237. default:
  4238. SDE_DEBUG("event:%d not handled\n", event_type);
  4239. break;
  4240. }
  4241. mutex_unlock(&sde_crtc->crtc_lock);
  4242. }
  4243. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4244. {
  4245. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4246. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4247. /* mark mixer cfgs dirty before wiping them */
  4248. sde_crtc_clear_cached_mixer_cfg(crtc);
  4249. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4250. sde_crtc->num_mixers = 0;
  4251. sde_crtc->mixers_swapped = false;
  4252. /* disable clk & bw control until clk & bw properties are set */
  4253. cstate->bw_control = false;
  4254. cstate->bw_split_vote = false;
  4255. cstate->hwfence_in_fences_set = false;
  4256. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4257. }
  4258. static void sde_crtc_disable(struct drm_crtc *crtc)
  4259. {
  4260. struct sde_kms *sde_kms;
  4261. struct sde_crtc *sde_crtc;
  4262. struct sde_crtc_state *cstate;
  4263. struct drm_encoder *encoder;
  4264. struct msm_drm_private *priv;
  4265. unsigned long flags;
  4266. struct sde_crtc_irq_info *node = NULL;
  4267. u32 power_on;
  4268. bool in_cont_splash = false;
  4269. int ret, i;
  4270. enum sde_intf_mode intf_mode;
  4271. struct sde_hw_ctl *hw_ctl = NULL;
  4272. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4273. SDE_ERROR("invalid crtc\n");
  4274. return;
  4275. }
  4276. sde_kms = _sde_crtc_get_kms(crtc);
  4277. if (!sde_kms) {
  4278. SDE_ERROR("invalid kms\n");
  4279. return;
  4280. }
  4281. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4282. SDE_ERROR("power resource is not enabled\n");
  4283. return;
  4284. }
  4285. sde_crtc = to_sde_crtc(crtc);
  4286. cstate = to_sde_crtc_state(crtc->state);
  4287. priv = crtc->dev->dev_private;
  4288. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4289. /* avoid vblank on/off for virtual display */
  4290. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4291. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4292. drm_crtc_vblank_off(crtc);
  4293. mutex_lock(&sde_crtc->crtc_lock);
  4294. SDE_EVT32_VERBOSE(DRMID(crtc));
  4295. /* update color processing on suspend */
  4296. sde_cp_crtc_suspend(crtc);
  4297. mutex_unlock(&sde_crtc->crtc_lock);
  4298. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4299. mutex_lock(&sde_crtc->crtc_lock);
  4300. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4301. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4302. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4303. sde_crtc->enabled = false;
  4304. sde_crtc->cached_encoder_mask = 0;
  4305. /* Try to disable uidle */
  4306. sde_core_perf_crtc_update_uidle(crtc, false);
  4307. if (atomic_read(&sde_crtc->frame_pending)) {
  4308. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4309. atomic_read(&sde_crtc->frame_pending));
  4310. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4311. SDE_EVTLOG_FUNC_CASE2);
  4312. sde_core_perf_crtc_release_bw(crtc);
  4313. atomic_set(&sde_crtc->frame_pending, 0);
  4314. }
  4315. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4316. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4317. ret = 0;
  4318. if (node->func)
  4319. ret = node->func(crtc, false, &node->irq);
  4320. if (ret)
  4321. SDE_ERROR("%s failed to disable event %x\n",
  4322. sde_crtc->name, node->event);
  4323. }
  4324. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4325. drm_for_each_encoder_mask(encoder, crtc->dev,
  4326. crtc->state->encoder_mask) {
  4327. if (sde_encoder_in_cont_splash(encoder)) {
  4328. in_cont_splash = true;
  4329. break;
  4330. }
  4331. }
  4332. /* avoid clk/bw downvote if cont-splash is enabled */
  4333. if (!in_cont_splash)
  4334. sde_core_perf_crtc_update(crtc, 0, true);
  4335. drm_for_each_encoder_mask(encoder, crtc->dev,
  4336. crtc->state->encoder_mask) {
  4337. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4338. cstate->rsc_client = NULL;
  4339. cstate->rsc_update = false;
  4340. /*
  4341. * reset idle power-collapse to original state during suspend;
  4342. * user-mode will change the state on resume, if required
  4343. */
  4344. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4345. sde_encoder_control_idle_pc(encoder, true);
  4346. }
  4347. if (sde_crtc->power_event) {
  4348. sde_power_handle_unregister_event(&priv->phandle,
  4349. sde_crtc->power_event);
  4350. sde_crtc->power_event = NULL;
  4351. }
  4352. /**
  4353. * All callbacks are unregistered and frame done waits are complete
  4354. * at this point. No buffers are accessed by hardware.
  4355. * reset the fence timeline if crtc will not be enabled for this commit
  4356. */
  4357. if (!crtc->state->active || !crtc->state->enable) {
  4358. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4359. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4360. sde_fence_signal(sde_crtc->output_fence,
  4361. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4362. for (i = 0; i < cstate->num_connectors; ++i)
  4363. sde_connector_commit_reset(cstate->connectors[i],
  4364. ktime_get());
  4365. }
  4366. _sde_crtc_reset(crtc);
  4367. sde_cp_crtc_disable(crtc);
  4368. power_on = 0;
  4369. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4370. /* suspend case: clear stale OPR value */
  4371. if (sde_crtc->opr_event_notify_enabled)
  4372. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4373. mutex_unlock(&sde_crtc->crtc_lock);
  4374. }
  4375. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4376. static void sde_crtc_enable(struct drm_crtc *crtc,
  4377. struct drm_atomic_state *old_state)
  4378. #else
  4379. static void sde_crtc_enable(struct drm_crtc *crtc,
  4380. struct drm_crtc_state *old_crtc_state)
  4381. #endif
  4382. {
  4383. struct sde_crtc *sde_crtc;
  4384. struct drm_encoder *encoder;
  4385. struct msm_drm_private *priv;
  4386. unsigned long flags;
  4387. struct sde_crtc_irq_info *node = NULL;
  4388. int ret, i;
  4389. struct sde_crtc_state *cstate;
  4390. struct msm_display_mode *msm_mode;
  4391. enum sde_intf_mode intf_mode;
  4392. struct sde_kms *kms;
  4393. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4394. SDE_ERROR("invalid crtc\n");
  4395. return;
  4396. }
  4397. kms = _sde_crtc_get_kms(crtc);
  4398. if (!kms || !kms->catalog) {
  4399. SDE_ERROR("invalid kms handle\n");
  4400. return;
  4401. }
  4402. priv = crtc->dev->dev_private;
  4403. cstate = to_sde_crtc_state(crtc->state);
  4404. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4405. SDE_ERROR("power resource is not enabled\n");
  4406. return;
  4407. }
  4408. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4409. SDE_EVT32_VERBOSE(DRMID(crtc));
  4410. sde_crtc = to_sde_crtc(crtc);
  4411. cstate->line_insertion.panel_line_insertion_enable =
  4412. sde_crtc_is_line_insertion_supported(crtc);
  4413. /*
  4414. * Avoid drm_crtc_vblank_on during seamless DMS case
  4415. * when CRTC is already in enabled state
  4416. */
  4417. if (!sde_crtc->enabled) {
  4418. /* cache the encoder mask now for vblank work */
  4419. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4420. /* avoid vblank on/off for virtual display */
  4421. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4422. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4423. /* max possible vsync_cnt(atomic_t) soft counter */
  4424. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4425. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4426. drm_crtc_vblank_on(crtc);
  4427. }
  4428. }
  4429. mutex_lock(&sde_crtc->crtc_lock);
  4430. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4431. /*
  4432. * Try to enable uidle (if possible), we do this before the call
  4433. * to return early during seamless dms mode, so any fps
  4434. * change is also consider to enable/disable UIDLE
  4435. */
  4436. sde_core_perf_crtc_update_uidle(crtc, true);
  4437. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4438. if (!msm_mode){
  4439. SDE_ERROR("invalid msm mode, %s\n",
  4440. crtc->state->adjusted_mode.name);
  4441. return;
  4442. }
  4443. /* return early if crtc is already enabled, do this after UIDLE check */
  4444. if (sde_crtc->enabled) {
  4445. if (msm_is_mode_seamless_dms(msm_mode) ||
  4446. msm_is_mode_seamless_dyn_clk(msm_mode))
  4447. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4448. sde_crtc->name);
  4449. else
  4450. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4451. mutex_unlock(&sde_crtc->crtc_lock);
  4452. return;
  4453. }
  4454. drm_for_each_encoder_mask(encoder, crtc->dev,
  4455. crtc->state->encoder_mask) {
  4456. sde_encoder_register_frame_event_callback(encoder,
  4457. sde_crtc_frame_event_cb, crtc);
  4458. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4459. sde_encoder_check_curr_mode(encoder,
  4460. MSM_DISPLAY_VIDEO_MODE));
  4461. }
  4462. sde_crtc->enabled = true;
  4463. sde_cp_crtc_enable(crtc);
  4464. /* update color processing on resume */
  4465. sde_cp_crtc_resume(crtc);
  4466. mutex_unlock(&sde_crtc->crtc_lock);
  4467. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4468. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4469. ret = 0;
  4470. if (node->func)
  4471. ret = node->func(crtc, true, &node->irq);
  4472. if (ret)
  4473. SDE_ERROR("%s failed to enable event %x\n",
  4474. sde_crtc->name, node->event);
  4475. }
  4476. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4477. sde_crtc->power_event = sde_power_handle_register_event(
  4478. &priv->phandle,
  4479. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4480. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4481. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4482. /* Enable ESD thread */
  4483. for (i = 0; i < cstate->num_connectors; i++) {
  4484. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4485. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4486. }
  4487. }
  4488. /* no input validation - caller API has all the checks */
  4489. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4490. struct plane_state pstates[], int cnt)
  4491. {
  4492. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4493. struct drm_display_mode *mode = &state->adjusted_mode;
  4494. const struct drm_plane_state *pstate;
  4495. struct sde_plane_state *sde_pstate;
  4496. int rc = 0, i;
  4497. struct sde_rect *rect;
  4498. u32 crtc_width, crtc_height;
  4499. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4500. /* Check dim layer rect bounds and stage */
  4501. for (i = 0; i < cstate->num_dim_layers; i++) {
  4502. rect = &cstate->dim_layer[i].rect;
  4503. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4504. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4505. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4506. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4507. DRMID(state->crtc), crtc_width, crtc_height,
  4508. rect->x, rect->y, rect->w, rect->h,
  4509. cstate->dim_layer[i].stage);
  4510. rc = -E2BIG;
  4511. goto end;
  4512. }
  4513. }
  4514. /* log all src and excl_rect, useful for debugging */
  4515. for (i = 0; i < cnt; i++) {
  4516. pstate = pstates[i].drm_pstate;
  4517. sde_pstate = to_sde_plane_state(pstate);
  4518. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4519. DRMID(pstate->plane), pstates[i].stage,
  4520. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4521. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4522. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4523. }
  4524. end:
  4525. return rc;
  4526. }
  4527. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4528. struct drm_crtc_state *state, struct plane_state pstates[],
  4529. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4530. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4531. {
  4532. struct drm_plane *plane;
  4533. int i;
  4534. if (secure == SDE_DRM_SEC_ONLY) {
  4535. /*
  4536. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4537. * - fb_sec_dir is for secure camera preview and
  4538. * secure display use case
  4539. * - fb_sec is for secure video playback
  4540. * - fb_ns is for normal non secure use cases
  4541. */
  4542. if (fb_ns || fb_sec) {
  4543. SDE_ERROR(
  4544. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4545. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4546. return -EINVAL;
  4547. }
  4548. /*
  4549. * - only one blending stage is allowed in sec_crtc
  4550. * - validate if pipe is allowed for sec-ui updates
  4551. */
  4552. for (i = 1; i < cnt; i++) {
  4553. if (!pstates[i].drm_pstate
  4554. || !pstates[i].drm_pstate->plane) {
  4555. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4556. DRMID(crtc), i);
  4557. return -EINVAL;
  4558. }
  4559. plane = pstates[i].drm_pstate->plane;
  4560. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4561. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4562. DRMID(crtc), plane->base.id);
  4563. return -EINVAL;
  4564. } else if (pstates[i].stage != pstates[i-1].stage) {
  4565. SDE_ERROR(
  4566. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4567. DRMID(crtc), i, pstates[i].stage,
  4568. i-1, pstates[i-1].stage);
  4569. return -EINVAL;
  4570. }
  4571. }
  4572. /* check if all the dim_layers are in the same stage */
  4573. for (i = 1; i < cstate->num_dim_layers; i++) {
  4574. if (cstate->dim_layer[i].stage !=
  4575. cstate->dim_layer[i-1].stage) {
  4576. SDE_ERROR(
  4577. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4578. DRMID(crtc),
  4579. i, cstate->dim_layer[i].stage,
  4580. i-1, cstate->dim_layer[i-1].stage);
  4581. return -EINVAL;
  4582. }
  4583. }
  4584. /*
  4585. * if secure-ui supported blendstage is specified,
  4586. * - fail empty commit
  4587. * - validate dim_layer or plane is staged in the supported
  4588. * blendstage
  4589. */
  4590. if (sde_kms->catalog->sui_supported_blendstage) {
  4591. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4592. cstate->dim_layer[0].stage;
  4593. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4594. sec_stage -= SDE_STAGE_0;
  4595. if ((!cnt && !cstate->num_dim_layers) ||
  4596. (sde_kms->catalog->sui_supported_blendstage
  4597. != sec_stage)) {
  4598. SDE_ERROR(
  4599. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4600. DRMID(crtc), cnt,
  4601. cstate->num_dim_layers, sec_stage);
  4602. return -EINVAL;
  4603. }
  4604. }
  4605. }
  4606. return 0;
  4607. }
  4608. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4609. struct drm_crtc_state *state, int fb_sec_dir)
  4610. {
  4611. struct drm_encoder *encoder;
  4612. int encoder_cnt = 0;
  4613. if (fb_sec_dir) {
  4614. drm_for_each_encoder_mask(encoder, crtc->dev,
  4615. state->encoder_mask)
  4616. encoder_cnt++;
  4617. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4618. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4619. DRMID(crtc), encoder_cnt);
  4620. return -EINVAL;
  4621. }
  4622. }
  4623. return 0;
  4624. }
  4625. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4626. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4627. int fb_ns, int fb_sec, int fb_sec_dir)
  4628. {
  4629. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4630. struct drm_encoder *encoder;
  4631. int is_video_mode = false;
  4632. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4633. if (sde_encoder_is_dsi_display(encoder))
  4634. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4635. MSM_DISPLAY_VIDEO_MODE);
  4636. }
  4637. /*
  4638. * Secure display to secure camera needs without direct
  4639. * transition is currently not allowed
  4640. */
  4641. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4642. smmu_state->state != ATTACHED &&
  4643. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4644. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4645. smmu_state->state, smmu_state->secure_level,
  4646. secure);
  4647. goto sec_err;
  4648. }
  4649. /*
  4650. * In video mode check for null commit before transition
  4651. * from secure to non secure and vice versa
  4652. */
  4653. if (is_video_mode && smmu_state &&
  4654. state->plane_mask && crtc->state->plane_mask &&
  4655. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4656. (secure == SDE_DRM_SEC_ONLY))) ||
  4657. (fb_ns && ((smmu_state->state == DETACHED) ||
  4658. (smmu_state->state == DETACH_ALL_REQ))) ||
  4659. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4660. (smmu_state->state == DETACH_SEC_REQ)) &&
  4661. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4662. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4663. smmu_state->state, smmu_state->secure_level,
  4664. secure, crtc->state->plane_mask, state->plane_mask);
  4665. goto sec_err;
  4666. }
  4667. return 0;
  4668. sec_err:
  4669. SDE_ERROR(
  4670. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4671. DRMID(crtc), secure, smmu_state->state,
  4672. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4673. return -EINVAL;
  4674. }
  4675. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4676. struct drm_crtc_state *state, uint32_t fb_sec)
  4677. {
  4678. bool conn_secure = false, is_wb = false;
  4679. struct drm_connector *conn;
  4680. struct drm_connector_state *conn_state;
  4681. int i;
  4682. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4683. if (conn_state && conn_state->crtc == crtc) {
  4684. if (conn->connector_type ==
  4685. DRM_MODE_CONNECTOR_VIRTUAL)
  4686. is_wb = true;
  4687. if (sde_connector_get_property(conn_state,
  4688. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4689. SDE_DRM_FB_SEC)
  4690. conn_secure = true;
  4691. }
  4692. }
  4693. /*
  4694. * If any input buffers are secure for wb,
  4695. * the output buffer must also be secure.
  4696. */
  4697. if (is_wb && fb_sec && !conn_secure) {
  4698. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4699. DRMID(crtc), fb_sec, conn_secure);
  4700. return -EINVAL;
  4701. }
  4702. return 0;
  4703. }
  4704. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4705. struct drm_crtc_state *state, struct plane_state pstates[],
  4706. int cnt)
  4707. {
  4708. struct sde_crtc_state *cstate;
  4709. struct sde_kms *sde_kms;
  4710. uint32_t secure;
  4711. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4712. int rc;
  4713. if (!crtc || !state) {
  4714. SDE_ERROR("invalid arguments\n");
  4715. return -EINVAL;
  4716. }
  4717. sde_kms = _sde_crtc_get_kms(crtc);
  4718. if (!sde_kms || !sde_kms->catalog) {
  4719. SDE_ERROR("invalid kms\n");
  4720. return -EINVAL;
  4721. }
  4722. cstate = to_sde_crtc_state(state);
  4723. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4724. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4725. &fb_sec, &fb_sec_dir);
  4726. if (rc)
  4727. return rc;
  4728. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4729. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4730. if (rc)
  4731. return rc;
  4732. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4733. if (rc)
  4734. return rc;
  4735. /*
  4736. * secure_crtc is not allowed in a shared toppolgy
  4737. * across different encoders.
  4738. */
  4739. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4740. if (rc)
  4741. return rc;
  4742. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4743. secure, fb_ns, fb_sec, fb_sec_dir);
  4744. if (rc)
  4745. return rc;
  4746. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4747. return 0;
  4748. }
  4749. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4750. struct drm_crtc_state *state,
  4751. struct drm_display_mode *mode,
  4752. struct plane_state *pstates,
  4753. struct drm_plane *plane,
  4754. struct sde_multirect_plane_states *multirect_plane,
  4755. int *cnt)
  4756. {
  4757. struct sde_crtc *sde_crtc;
  4758. struct sde_crtc_state *cstate;
  4759. const struct drm_plane_state *pstate;
  4760. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4761. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4762. int inc_sde_stage = 0;
  4763. struct sde_kms *kms;
  4764. u32 blend_type;
  4765. sde_crtc = to_sde_crtc(crtc);
  4766. cstate = to_sde_crtc_state(state);
  4767. kms = _sde_crtc_get_kms(crtc);
  4768. if (!kms || !kms->catalog) {
  4769. SDE_ERROR("invalid kms\n");
  4770. return -EINVAL;
  4771. }
  4772. memset(pipe_staged, 0, sizeof(pipe_staged));
  4773. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4774. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4775. if (IS_ERR_OR_NULL(pstate)) {
  4776. rc = PTR_ERR(pstate);
  4777. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4778. sde_crtc->name, plane->base.id, rc);
  4779. return rc;
  4780. }
  4781. if (*cnt >= SDE_PSTATES_MAX)
  4782. continue;
  4783. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4784. pstates[*cnt].drm_pstate = pstate;
  4785. pstates[*cnt].stage = sde_plane_get_property(
  4786. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4787. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4788. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4789. PLANE_PROP_BLEND_OP);
  4790. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4791. inc_sde_stage = SDE_STAGE_0;
  4792. /* check dim layer stage with every plane */
  4793. for (i = 0; i < cstate->num_dim_layers; i++) {
  4794. if (cstate->dim_layer[i].stage ==
  4795. (pstates[*cnt].stage + inc_sde_stage)) {
  4796. SDE_ERROR(
  4797. "plane:%d/dim_layer:%i-same stage:%d\n",
  4798. plane->base.id, i,
  4799. cstate->dim_layer[i].stage);
  4800. return -EINVAL;
  4801. }
  4802. }
  4803. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4804. multirect_plane[multirect_count].r0 =
  4805. pipe_staged[pstates[*cnt].pipe_id];
  4806. multirect_plane[multirect_count].r1 = pstate;
  4807. multirect_count++;
  4808. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4809. } else {
  4810. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4811. }
  4812. (*cnt)++;
  4813. /* for demura layers, validate against mode resolution */
  4814. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4815. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4816. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4817. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4818. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4819. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4820. return -E2BIG;
  4821. }
  4822. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4823. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4824. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4825. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4826. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4827. return -E2BIG;
  4828. }
  4829. }
  4830. for (i = 1; i < SSPP_MAX; i++) {
  4831. if (pipe_staged[i]) {
  4832. sde_plane_clear_multirect(pipe_staged[i]);
  4833. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4834. struct sde_plane_state *psde_state;
  4835. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4836. pipe_staged[i]->plane->base.id);
  4837. psde_state = to_sde_plane_state(
  4838. pipe_staged[i]);
  4839. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4840. }
  4841. }
  4842. }
  4843. for (i = 0; i < multirect_count; i++) {
  4844. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4845. SDE_ERROR(
  4846. "multirect validation failed for planes (%d - %d)\n",
  4847. multirect_plane[i].r0->plane->base.id,
  4848. multirect_plane[i].r1->plane->base.id);
  4849. return -EINVAL;
  4850. }
  4851. }
  4852. return rc;
  4853. }
  4854. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4855. u32 zpos) {
  4856. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4857. !cstate->noise_layer_en) {
  4858. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4859. return 0;
  4860. }
  4861. if (cstate->layer_cfg.zposn == zpos ||
  4862. cstate->layer_cfg.zposattn == zpos) {
  4863. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4864. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4865. return -EINVAL;
  4866. }
  4867. return 0;
  4868. }
  4869. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4870. struct sde_crtc *sde_crtc,
  4871. struct plane_state *pstates,
  4872. struct sde_crtc_state *cstate,
  4873. struct drm_display_mode *mode,
  4874. int cnt)
  4875. {
  4876. int rc = 0, i, z_pos;
  4877. u32 zpos_cnt = 0;
  4878. struct drm_crtc *crtc;
  4879. struct sde_kms *kms;
  4880. enum sde_layout layout;
  4881. crtc = &sde_crtc->base;
  4882. kms = _sde_crtc_get_kms(crtc);
  4883. if (!kms || !kms->catalog) {
  4884. SDE_ERROR("Invalid kms\n");
  4885. return -EINVAL;
  4886. }
  4887. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4888. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4889. if (rc)
  4890. return rc;
  4891. if (!sde_is_custom_client()) {
  4892. int stage_old = pstates[0].stage;
  4893. z_pos = 0;
  4894. for (i = 0; i < cnt; i++) {
  4895. if (stage_old != pstates[i].stage)
  4896. ++z_pos;
  4897. stage_old = pstates[i].stage;
  4898. pstates[i].stage = z_pos;
  4899. }
  4900. }
  4901. z_pos = -1;
  4902. layout = SDE_LAYOUT_NONE;
  4903. for (i = 0; i < cnt; i++) {
  4904. /* reset counts at every new blend stage */
  4905. if (pstates[i].stage != z_pos ||
  4906. pstates[i].sde_pstate->layout != layout) {
  4907. zpos_cnt = 0;
  4908. z_pos = pstates[i].stage;
  4909. layout = pstates[i].sde_pstate->layout;
  4910. }
  4911. /* verify z_pos setting before using it */
  4912. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4913. SDE_ERROR("> %d plane stages assigned\n",
  4914. SDE_STAGE_MAX - SDE_STAGE_0);
  4915. return -EINVAL;
  4916. } else if (zpos_cnt == 2) {
  4917. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4918. return -EINVAL;
  4919. } else {
  4920. zpos_cnt++;
  4921. }
  4922. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4923. if (rc)
  4924. break;
  4925. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4926. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4927. else
  4928. pstates[i].sde_pstate->stage = z_pos;
  4929. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4930. z_pos);
  4931. }
  4932. return rc;
  4933. }
  4934. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4935. struct drm_crtc_state *state,
  4936. struct plane_state *pstates,
  4937. struct sde_multirect_plane_states *multirect_plane)
  4938. {
  4939. struct sde_crtc *sde_crtc;
  4940. struct sde_crtc_state *cstate;
  4941. struct sde_kms *kms;
  4942. struct drm_plane *plane = NULL;
  4943. struct drm_display_mode *mode;
  4944. int rc = 0, cnt = 0;
  4945. kms = _sde_crtc_get_kms(crtc);
  4946. if (!kms || !kms->catalog) {
  4947. SDE_ERROR("invalid parameters\n");
  4948. return -EINVAL;
  4949. }
  4950. sde_crtc = to_sde_crtc(crtc);
  4951. cstate = to_sde_crtc_state(state);
  4952. mode = &state->adjusted_mode;
  4953. /* get plane state for all drm planes associated with crtc state */
  4954. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4955. plane, multirect_plane, &cnt);
  4956. if (rc)
  4957. return rc;
  4958. /* assign mixer stages based on sorted zpos property */
  4959. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4960. if (rc)
  4961. return rc;
  4962. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4963. if (rc)
  4964. return rc;
  4965. /*
  4966. * validate and set source split:
  4967. * use pstates sorted by stage to check planes on same stage
  4968. * we assume that all pipes are in source split so its valid to compare
  4969. * without taking into account left/right mixer placement
  4970. */
  4971. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4972. if (rc)
  4973. return rc;
  4974. return 0;
  4975. }
  4976. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4977. struct drm_crtc_state *crtc_state)
  4978. {
  4979. struct sde_kms *kms;
  4980. struct drm_plane *plane;
  4981. struct drm_plane_state *plane_state;
  4982. struct sde_plane_state *pstate;
  4983. struct drm_display_mode *mode;
  4984. int layout_split;
  4985. u32 crtc_width, crtc_height;
  4986. kms = _sde_crtc_get_kms(crtc);
  4987. if (!kms || !kms->catalog) {
  4988. SDE_ERROR("invalid parameters\n");
  4989. return -EINVAL;
  4990. }
  4991. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4992. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4993. return 0;
  4994. mode = &crtc->state->adjusted_mode;
  4995. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4996. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4997. plane_state = drm_atomic_get_existing_plane_state(
  4998. crtc_state->state, plane);
  4999. if (!plane_state)
  5000. continue;
  5001. pstate = to_sde_plane_state(plane_state);
  5002. layout_split = crtc_width >> 1;
  5003. if (plane_state->crtc_x >= layout_split) {
  5004. plane_state->crtc_x -= layout_split;
  5005. pstate->layout_offset = layout_split;
  5006. pstate->layout = SDE_LAYOUT_RIGHT;
  5007. } else {
  5008. pstate->layout_offset = -1;
  5009. pstate->layout = SDE_LAYOUT_LEFT;
  5010. }
  5011. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  5012. DRMID(plane), plane_state->crtc_x,
  5013. pstate->layout);
  5014. /* check layout boundary */
  5015. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5016. plane_state->crtc_w, layout_split)) {
  5017. SDE_ERROR("invalid horizontal destination\n");
  5018. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5019. plane_state->crtc_x,
  5020. plane_state->crtc_w,
  5021. layout_split, pstate->layout);
  5022. return -E2BIG;
  5023. }
  5024. }
  5025. return 0;
  5026. }
  5027. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5028. struct drm_crtc_state *state)
  5029. {
  5030. struct drm_device *dev;
  5031. struct sde_crtc *sde_crtc;
  5032. struct plane_state *pstates = NULL;
  5033. struct sde_crtc_state *cstate;
  5034. struct drm_display_mode *mode;
  5035. int rc = 0;
  5036. struct sde_multirect_plane_states *multirect_plane = NULL;
  5037. struct drm_connector *conn;
  5038. struct drm_connector_list_iter conn_iter;
  5039. if (!crtc) {
  5040. SDE_ERROR("invalid crtc\n");
  5041. return -EINVAL;
  5042. }
  5043. dev = crtc->dev;
  5044. sde_crtc = to_sde_crtc(crtc);
  5045. cstate = to_sde_crtc_state(state);
  5046. if (!state->enable || !state->active) {
  5047. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5048. crtc->base.id, state->enable, state->active);
  5049. goto end;
  5050. }
  5051. pstates = kcalloc(SDE_PSTATES_MAX,
  5052. sizeof(struct plane_state), GFP_KERNEL);
  5053. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5054. sizeof(struct sde_multirect_plane_states),
  5055. GFP_KERNEL);
  5056. if (!pstates || !multirect_plane) {
  5057. rc = -ENOMEM;
  5058. goto end;
  5059. }
  5060. mode = &state->adjusted_mode;
  5061. SDE_DEBUG("%s: check", sde_crtc->name);
  5062. /* force a full mode set if active state changed */
  5063. if (state->active_changed)
  5064. state->mode_changed = true;
  5065. /* identify connectors attached to this crtc */
  5066. cstate->num_connectors = 0;
  5067. drm_connector_list_iter_begin(dev, &conn_iter);
  5068. drm_for_each_connector_iter(conn, &conn_iter)
  5069. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5070. && cstate->num_connectors < MAX_CONNECTORS) {
  5071. cstate->connectors[cstate->num_connectors++] = conn;
  5072. }
  5073. drm_connector_list_iter_end(&conn_iter);
  5074. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5075. if (rc) {
  5076. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5077. crtc->base.id, rc);
  5078. goto end;
  5079. }
  5080. rc = _sde_crtc_check_plane_layout(crtc, state);
  5081. if (rc) {
  5082. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5083. crtc->base.id, rc);
  5084. goto end;
  5085. }
  5086. _sde_crtc_setup_is_ppsplit(state);
  5087. _sde_crtc_setup_lm_bounds(crtc, state);
  5088. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5089. multirect_plane);
  5090. if (rc) {
  5091. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5092. goto end;
  5093. }
  5094. rc = sde_core_perf_crtc_check(crtc, state);
  5095. if (rc) {
  5096. SDE_ERROR("crtc%d failed performance check %d\n",
  5097. crtc->base.id, rc);
  5098. goto end;
  5099. }
  5100. rc = _sde_crtc_check_rois(crtc, state);
  5101. if (rc) {
  5102. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5103. goto end;
  5104. }
  5105. rc = sde_cp_crtc_check_properties(crtc, state);
  5106. if (rc) {
  5107. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5108. crtc->base.id, rc);
  5109. goto end;
  5110. }
  5111. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5112. if (rc) {
  5113. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5114. crtc->base.id, rc);
  5115. goto end;
  5116. }
  5117. end:
  5118. kfree(pstates);
  5119. kfree(multirect_plane);
  5120. return rc;
  5121. }
  5122. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5123. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5124. struct drm_atomic_state *atomic_state)
  5125. {
  5126. struct drm_crtc_state *state = NULL;
  5127. if (!crtc) {
  5128. SDE_ERROR("invalid crtc\n");
  5129. return -EINVAL;
  5130. }
  5131. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5132. return _sde_crtc_atomic_check(crtc, state);
  5133. }
  5134. #else
  5135. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5136. struct drm_crtc_state *state)
  5137. {
  5138. if (!crtc) {
  5139. SDE_ERROR("invalid crtc\n");
  5140. return -EINVAL;
  5141. }
  5142. return _sde_crtc_atomic_check(crtc, state);
  5143. }
  5144. #endif
  5145. /**
  5146. * sde_crtc_get_num_datapath - get the number of layermixers active
  5147. * on primary connector
  5148. * @crtc: Pointer to DRM crtc object
  5149. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5150. * @crtc_state: Pointer to DRM crtc state
  5151. */
  5152. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5153. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5154. {
  5155. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5156. struct drm_connector *conn, *primary_conn = NULL;
  5157. struct sde_connector_state *sde_conn_state = NULL;
  5158. struct drm_connector_list_iter conn_iter;
  5159. int num_lm = 0;
  5160. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5161. SDE_DEBUG("Invalid argument\n");
  5162. return 0;
  5163. }
  5164. /* return num_mixers used for primary when available in sde_crtc */
  5165. if (sde_crtc->num_mixers)
  5166. return sde_crtc->num_mixers;
  5167. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5168. drm_for_each_connector_iter(conn, &conn_iter) {
  5169. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5170. && conn != virtual_conn) {
  5171. sde_conn_state = to_sde_connector_state(conn->state);
  5172. primary_conn = conn;
  5173. break;
  5174. }
  5175. }
  5176. drm_connector_list_iter_end(&conn_iter);
  5177. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5178. if (sde_conn_state)
  5179. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5180. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5181. if (primary_conn && !num_lm) {
  5182. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5183. &crtc_state->adjusted_mode);
  5184. if (num_lm < 0) {
  5185. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5186. primary_conn->base.id, num_lm);
  5187. num_lm = 0;
  5188. }
  5189. }
  5190. return num_lm;
  5191. }
  5192. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5193. {
  5194. struct sde_crtc *sde_crtc;
  5195. int ret;
  5196. if (!crtc) {
  5197. SDE_ERROR("invalid crtc\n");
  5198. return -EINVAL;
  5199. }
  5200. sde_crtc = to_sde_crtc(crtc);
  5201. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5202. if (ret)
  5203. SDE_ERROR("%s vblank enable failed: %d\n",
  5204. sde_crtc->name, ret);
  5205. return 0;
  5206. }
  5207. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5208. {
  5209. struct drm_encoder *encoder;
  5210. struct sde_crtc *sde_crtc;
  5211. bool is_built_in;
  5212. u32 vblank_cnt;
  5213. if (!crtc)
  5214. return 0;
  5215. sde_crtc = to_sde_crtc(crtc);
  5216. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5217. if (sde_encoder_in_clone_mode(encoder))
  5218. continue;
  5219. is_built_in = sde_encoder_is_built_in_display(encoder);
  5220. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5221. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5222. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5223. return vblank_cnt;
  5224. }
  5225. return 0;
  5226. }
  5227. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5228. ktime_t *tvblank, bool in_vblank_irq)
  5229. {
  5230. struct drm_encoder *encoder;
  5231. struct sde_crtc *sde_crtc;
  5232. if (!crtc)
  5233. return false;
  5234. sde_crtc = to_sde_crtc(crtc);
  5235. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5236. if (sde_encoder_in_clone_mode(encoder))
  5237. continue;
  5238. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5239. }
  5240. return false;
  5241. }
  5242. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5243. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5244. {
  5245. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5246. catalog->mdp[0].has_dest_scaler);
  5247. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5248. catalog->ds_count);
  5249. if (catalog->ds[0].top) {
  5250. sde_kms_info_add_keyint(info,
  5251. "max_dest_scaler_input_width",
  5252. catalog->ds[0].top->maxinputwidth);
  5253. sde_kms_info_add_keyint(info,
  5254. "max_dest_scaler_output_width",
  5255. catalog->ds[0].top->maxoutputwidth);
  5256. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5257. catalog->ds[0].top->maxupscale);
  5258. }
  5259. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5260. msm_property_install_volatile_range(
  5261. &sde_crtc->property_info, "dest_scaler",
  5262. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5263. msm_property_install_blob(&sde_crtc->property_info,
  5264. "ds_lut_ed", 0,
  5265. CRTC_PROP_DEST_SCALER_LUT_ED);
  5266. msm_property_install_blob(&sde_crtc->property_info,
  5267. "ds_lut_cir", 0,
  5268. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5269. msm_property_install_blob(&sde_crtc->property_info,
  5270. "ds_lut_sep", 0,
  5271. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5272. } else if (catalog->ds[0].features
  5273. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5274. msm_property_install_volatile_range(
  5275. &sde_crtc->property_info, "dest_scaler",
  5276. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5277. }
  5278. }
  5279. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5280. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5281. struct sde_kms_info *info)
  5282. {
  5283. msm_property_install_range(&sde_crtc->property_info,
  5284. "core_clk", 0x0, 0, U64_MAX,
  5285. sde_kms->perf.max_core_clk_rate,
  5286. CRTC_PROP_CORE_CLK);
  5287. msm_property_install_range(&sde_crtc->property_info,
  5288. "core_ab", 0x0, 0, U64_MAX,
  5289. catalog->perf.max_bw_high * 1000ULL,
  5290. CRTC_PROP_CORE_AB);
  5291. msm_property_install_range(&sde_crtc->property_info,
  5292. "core_ib", 0x0, 0, U64_MAX,
  5293. catalog->perf.max_bw_high * 1000ULL,
  5294. CRTC_PROP_CORE_IB);
  5295. msm_property_install_range(&sde_crtc->property_info,
  5296. "llcc_ab", 0x0, 0, U64_MAX,
  5297. catalog->perf.max_bw_high * 1000ULL,
  5298. CRTC_PROP_LLCC_AB);
  5299. msm_property_install_range(&sde_crtc->property_info,
  5300. "llcc_ib", 0x0, 0, U64_MAX,
  5301. catalog->perf.max_bw_high * 1000ULL,
  5302. CRTC_PROP_LLCC_IB);
  5303. msm_property_install_range(&sde_crtc->property_info,
  5304. "dram_ab", 0x0, 0, U64_MAX,
  5305. catalog->perf.max_bw_high * 1000ULL,
  5306. CRTC_PROP_DRAM_AB);
  5307. msm_property_install_range(&sde_crtc->property_info,
  5308. "dram_ib", 0x0, 0, U64_MAX,
  5309. catalog->perf.max_bw_high * 1000ULL,
  5310. CRTC_PROP_DRAM_IB);
  5311. msm_property_install_range(&sde_crtc->property_info,
  5312. "rot_prefill_bw", 0, 0, U64_MAX,
  5313. catalog->perf.max_bw_high * 1000ULL,
  5314. CRTC_PROP_ROT_PREFILL_BW);
  5315. msm_property_install_range(&sde_crtc->property_info,
  5316. "rot_clk", 0, 0, U64_MAX,
  5317. sde_kms->perf.max_core_clk_rate,
  5318. CRTC_PROP_ROT_CLK);
  5319. if (catalog->perf.max_bw_low)
  5320. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5321. catalog->perf.max_bw_low * 1000LL);
  5322. if (catalog->perf.max_bw_high)
  5323. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5324. catalog->perf.max_bw_high * 1000LL);
  5325. if (catalog->perf.min_core_ib)
  5326. sde_kms_info_add_keyint(info, "min_core_ib",
  5327. catalog->perf.min_core_ib * 1000LL);
  5328. if (catalog->perf.min_llcc_ib)
  5329. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5330. catalog->perf.min_llcc_ib * 1000LL);
  5331. if (catalog->perf.min_dram_ib)
  5332. sde_kms_info_add_keyint(info, "min_dram_ib",
  5333. catalog->perf.min_dram_ib * 1000LL);
  5334. if (sde_kms->perf.max_core_clk_rate)
  5335. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5336. sde_kms->perf.max_core_clk_rate);
  5337. }
  5338. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5339. struct sde_mdss_cfg *catalog)
  5340. {
  5341. sde_kms_info_reset(info);
  5342. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5343. sde_kms_info_add_keyint(info, "max_linewidth",
  5344. catalog->max_mixer_width);
  5345. sde_kms_info_add_keyint(info, "max_blendstages",
  5346. catalog->max_mixer_blendstages);
  5347. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5348. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5349. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5350. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5351. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5352. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5353. if (catalog->ubwc_rev) {
  5354. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5355. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5356. catalog->macrotile_mode);
  5357. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5358. catalog->mdp[0].highest_bank_bit);
  5359. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5360. catalog->mdp[0].ubwc_swizzle);
  5361. }
  5362. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5363. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5364. else
  5365. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5366. if (sde_is_custom_client()) {
  5367. /* No support for SMART_DMA_V1 yet */
  5368. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5369. sde_kms_info_add_keystr(info,
  5370. "smart_dma_rev", "smart_dma_v2");
  5371. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5372. sde_kms_info_add_keystr(info,
  5373. "smart_dma_rev", "smart_dma_v2p5");
  5374. }
  5375. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5376. catalog->features));
  5377. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5378. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5379. catalog->features));
  5380. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5381. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5382. if (catalog->allowed_dsc_reservation_switch)
  5383. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5384. catalog->allowed_dsc_reservation_switch);
  5385. if (catalog->uidle_cfg.uidle_rev)
  5386. sde_kms_info_add_keyint(info, "has_uidle",
  5387. true);
  5388. sde_kms_info_add_keystr(info, "core_ib_ff",
  5389. catalog->perf.core_ib_ff);
  5390. sde_kms_info_add_keystr(info, "core_clk_ff",
  5391. catalog->perf.core_clk_ff);
  5392. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5393. catalog->perf.comp_ratio_rt);
  5394. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5395. catalog->perf.comp_ratio_nrt);
  5396. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5397. catalog->perf.dest_scale_prefill_lines);
  5398. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5399. catalog->perf.undersized_prefill_lines);
  5400. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5401. catalog->perf.macrotile_prefill_lines);
  5402. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5403. catalog->perf.yuv_nv12_prefill_lines);
  5404. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5405. catalog->perf.linear_prefill_lines);
  5406. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5407. catalog->perf.downscaling_prefill_lines);
  5408. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5409. catalog->perf.xtra_prefill_lines);
  5410. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5411. catalog->perf.amortizable_threshold);
  5412. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5413. catalog->perf.min_prefill_lines);
  5414. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5415. catalog->perf.num_mnoc_ports);
  5416. sde_kms_info_add_keyint(info, "axi_bus_width",
  5417. catalog->perf.axi_bus_width);
  5418. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5419. catalog->sui_supported_blendstage);
  5420. if (catalog->ubwc_bw_calc_rev)
  5421. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5422. }
  5423. /**
  5424. * sde_crtc_install_properties - install all drm properties for crtc
  5425. * @crtc: Pointer to drm crtc structure
  5426. */
  5427. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5428. struct sde_mdss_cfg *catalog)
  5429. {
  5430. struct sde_crtc *sde_crtc;
  5431. struct sde_kms_info *info;
  5432. struct sde_kms *sde_kms;
  5433. static const struct drm_prop_enum_list e_secure_level[] = {
  5434. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5435. {SDE_DRM_SEC_ONLY, "sec_only"},
  5436. };
  5437. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5438. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5439. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5440. };
  5441. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5442. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5443. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5444. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5445. };
  5446. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5447. {IDLE_PC_NONE, "idle_pc_none"},
  5448. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5449. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5450. };
  5451. static const struct drm_prop_enum_list e_cache_state[] = {
  5452. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5453. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5454. };
  5455. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5456. {VM_REQ_NONE, "vm_req_none"},
  5457. {VM_REQ_RELEASE, "vm_req_release"},
  5458. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5459. };
  5460. SDE_DEBUG("\n");
  5461. if (!crtc || !catalog) {
  5462. SDE_ERROR("invalid crtc or catalog\n");
  5463. return;
  5464. }
  5465. sde_crtc = to_sde_crtc(crtc);
  5466. sde_kms = _sde_crtc_get_kms(crtc);
  5467. if (!sde_kms) {
  5468. SDE_ERROR("invalid argument\n");
  5469. return;
  5470. }
  5471. info = vzalloc(sizeof(struct sde_kms_info));
  5472. if (!info) {
  5473. SDE_ERROR("failed to allocate info memory\n");
  5474. return;
  5475. }
  5476. sde_crtc_setup_capabilities_blob(info, catalog);
  5477. msm_property_install_range(&sde_crtc->property_info,
  5478. "input_fence_timeout", 0x0, 0,
  5479. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5480. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5481. msm_property_install_volatile_range(&sde_crtc->property_info,
  5482. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5483. msm_property_install_range(&sde_crtc->property_info,
  5484. "output_fence_offset", 0x0, 0, 1, 0,
  5485. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5486. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5487. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5488. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5489. msm_property_install_enum(&sde_crtc->property_info,
  5490. "vm_request_state", 0x0, 0, e_vm_req_state,
  5491. ARRAY_SIZE(e_vm_req_state), init_idx,
  5492. CRTC_PROP_VM_REQ_STATE);
  5493. }
  5494. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5495. msm_property_install_enum(&sde_crtc->property_info,
  5496. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5497. ARRAY_SIZE(e_idle_pc_state), 0,
  5498. CRTC_PROP_IDLE_PC_STATE);
  5499. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5500. msm_property_install_enum(&sde_crtc->property_info,
  5501. "capture_mode", 0, 0, e_dcwb_data_points,
  5502. ARRAY_SIZE(e_dcwb_data_points), 0,
  5503. CRTC_PROP_CAPTURE_OUTPUT);
  5504. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5505. msm_property_install_enum(&sde_crtc->property_info,
  5506. "capture_mode", 0, 0, e_cwb_data_points,
  5507. ARRAY_SIZE(e_cwb_data_points), 0,
  5508. CRTC_PROP_CAPTURE_OUTPUT);
  5509. msm_property_install_volatile_range(&sde_crtc->property_info,
  5510. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5511. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5512. 0x0, 0, e_secure_level,
  5513. ARRAY_SIZE(e_secure_level), 0,
  5514. CRTC_PROP_SECURITY_LEVEL);
  5515. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5516. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5517. 0x0, 0, e_cache_state,
  5518. ARRAY_SIZE(e_cache_state), 0,
  5519. CRTC_PROP_CACHE_STATE);
  5520. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5521. msm_property_install_volatile_range(&sde_crtc->property_info,
  5522. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5523. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5524. SDE_MAX_DIM_LAYERS);
  5525. }
  5526. if (catalog->mdp[0].has_dest_scaler)
  5527. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5528. info);
  5529. if (catalog->dspp_count) {
  5530. sde_kms_info_add_keyint(info, "dspp_count",
  5531. catalog->dspp_count);
  5532. if (catalog->rc_count) {
  5533. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5534. sde_kms_info_add_keyint(info, "rc_mem_size",
  5535. catalog->dspp[0].sblk->rc.mem_total_size);
  5536. }
  5537. if (catalog->demura_count)
  5538. sde_kms_info_add_keyint(info, "demura_count",
  5539. catalog->demura_count);
  5540. }
  5541. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5542. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5543. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5544. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5545. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5546. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5547. info->data, SDE_KMS_INFO_DATALEN(info),
  5548. CRTC_PROP_INFO);
  5549. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5550. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5551. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5552. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5553. vfree(info);
  5554. }
  5555. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5556. {
  5557. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5558. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5559. return false;
  5560. return true;
  5561. }
  5562. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5563. const struct drm_crtc_state *state, uint64_t *val)
  5564. {
  5565. struct sde_crtc *sde_crtc;
  5566. struct sde_crtc_state *cstate;
  5567. uint32_t offset;
  5568. bool is_vid = false;
  5569. bool is_wb = false;
  5570. struct drm_encoder *encoder;
  5571. struct sde_hw_ctl *hw_ctl = NULL;
  5572. static u32 count;
  5573. sde_crtc = to_sde_crtc(crtc);
  5574. cstate = to_sde_crtc_state(state);
  5575. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5576. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5577. is_vid = true;
  5578. else if (_is_crtc_intf_mode_wb(crtc))
  5579. is_wb = true;
  5580. if (is_vid || is_wb)
  5581. break;
  5582. }
  5583. /*
  5584. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5585. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5586. * won't use hw-fences for this output-fence.
  5587. */
  5588. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5589. (count++ % sde_crtc->hwfence_out_fences_skip))
  5590. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5591. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5592. /*
  5593. * Increment trigger offset for vidoe mode alone as its release fence
  5594. * can be triggered only after the next frame-update. For cmd mode &
  5595. * virtual displays the release fence for the current frame can be
  5596. * triggered right after PP_DONE/WB_DONE interrupt
  5597. */
  5598. if (is_vid)
  5599. offset++;
  5600. /*
  5601. * Hwcomposer now queries the fences using the commit list in atomic
  5602. * commit ioctl. The offset should be set to next timeline
  5603. * which will be incremented during the prepare commit phase
  5604. */
  5605. offset++;
  5606. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5607. }
  5608. /**
  5609. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5610. * @crtc: Pointer to drm crtc structure
  5611. * @state: Pointer to drm crtc state structure
  5612. * @property: Pointer to targeted drm property
  5613. * @val: Updated property value
  5614. * @Returns: Zero on success
  5615. */
  5616. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5617. struct drm_crtc_state *state,
  5618. struct drm_property *property,
  5619. uint64_t val)
  5620. {
  5621. struct sde_crtc *sde_crtc;
  5622. struct sde_crtc_state *cstate;
  5623. int idx, ret;
  5624. uint64_t fence_user_fd;
  5625. uint64_t __user prev_user_fd;
  5626. if (!crtc || !state || !property) {
  5627. SDE_ERROR("invalid argument(s)\n");
  5628. return -EINVAL;
  5629. }
  5630. sde_crtc = to_sde_crtc(crtc);
  5631. cstate = to_sde_crtc_state(state);
  5632. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5633. /* check with cp property system first */
  5634. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5635. if (ret != -ENOENT)
  5636. goto exit;
  5637. /* if not handled by cp, check msm_property system */
  5638. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5639. &cstate->property_state, property, val);
  5640. if (ret)
  5641. goto exit;
  5642. idx = msm_property_index(&sde_crtc->property_info, property);
  5643. switch (idx) {
  5644. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5645. _sde_crtc_set_input_fence_timeout(cstate);
  5646. break;
  5647. case CRTC_PROP_DIM_LAYER_V1:
  5648. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5649. (void __user *)(uintptr_t)val);
  5650. break;
  5651. case CRTC_PROP_ROI_V1:
  5652. ret = _sde_crtc_set_roi_v1(state,
  5653. (void __user *)(uintptr_t)val);
  5654. break;
  5655. case CRTC_PROP_DEST_SCALER:
  5656. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5657. (void __user *)(uintptr_t)val);
  5658. break;
  5659. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5660. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5661. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5662. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5663. break;
  5664. case CRTC_PROP_CORE_CLK:
  5665. case CRTC_PROP_CORE_AB:
  5666. case CRTC_PROP_CORE_IB:
  5667. cstate->bw_control = true;
  5668. break;
  5669. case CRTC_PROP_LLCC_AB:
  5670. case CRTC_PROP_LLCC_IB:
  5671. case CRTC_PROP_DRAM_AB:
  5672. case CRTC_PROP_DRAM_IB:
  5673. cstate->bw_control = true;
  5674. cstate->bw_split_vote = true;
  5675. break;
  5676. case CRTC_PROP_OUTPUT_FENCE:
  5677. if (!val)
  5678. goto exit;
  5679. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5680. sizeof(uint64_t));
  5681. if (ret) {
  5682. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5683. ret = -EFAULT;
  5684. goto exit;
  5685. }
  5686. /*
  5687. * client is expected to reset the property to -1 before
  5688. * requesting for the release fence
  5689. */
  5690. if (prev_user_fd == -1) {
  5691. ret = _sde_crtc_get_output_fence(crtc, state,
  5692. &fence_user_fd);
  5693. if (ret) {
  5694. SDE_ERROR("fence create failed rc:%d\n", ret);
  5695. goto exit;
  5696. }
  5697. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5698. &fence_user_fd, sizeof(uint64_t));
  5699. if (ret) {
  5700. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5701. put_unused_fd(fence_user_fd);
  5702. ret = -EFAULT;
  5703. goto exit;
  5704. }
  5705. }
  5706. break;
  5707. case CRTC_PROP_NOISE_LAYER_V1:
  5708. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5709. (void __user *)(uintptr_t)val);
  5710. break;
  5711. case CRTC_PROP_FRAME_DATA_BUF:
  5712. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5713. break;
  5714. default:
  5715. /* nothing to do */
  5716. break;
  5717. }
  5718. exit:
  5719. if (ret) {
  5720. if (ret != -EPERM)
  5721. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5722. crtc->name, DRMID(property),
  5723. property->name, ret);
  5724. else
  5725. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5726. crtc->name, DRMID(property),
  5727. property->name, ret);
  5728. } else {
  5729. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5730. property->base.id, val);
  5731. }
  5732. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5733. return ret;
  5734. }
  5735. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5736. {
  5737. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5738. struct drm_encoder *encoder;
  5739. u32 min_transfer_time = 0, updated_fps = 0;
  5740. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5741. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5742. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5743. }
  5744. if (min_transfer_time) {
  5745. /* get fps by doing 1000 ms / transfer_time */
  5746. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5747. /* get line time by doing 1000ns / (fps * vactive) */
  5748. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5749. updated_fps * crtc->mode.vdisplay);
  5750. } else {
  5751. /* get line time by doing 1000ns / (fps * vtotal) */
  5752. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5753. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5754. }
  5755. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5756. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5757. }
  5758. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5759. {
  5760. struct drm_plane *plane;
  5761. struct drm_plane_state *state;
  5762. struct sde_plane_state *pstate;
  5763. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5764. state = plane->state;
  5765. if (!state)
  5766. continue;
  5767. pstate = to_sde_plane_state(state);
  5768. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5769. }
  5770. sde_crtc_update_line_time(crtc);
  5771. }
  5772. /**
  5773. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5774. * @crtc: Pointer to drm crtc structure
  5775. * @state: Pointer to drm crtc state structure
  5776. * @property: Pointer to targeted drm property
  5777. * @val: Pointer to variable for receiving property value
  5778. * @Returns: Zero on success
  5779. */
  5780. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5781. const struct drm_crtc_state *state,
  5782. struct drm_property *property,
  5783. uint64_t *val)
  5784. {
  5785. struct sde_crtc *sde_crtc;
  5786. struct sde_crtc_state *cstate;
  5787. int ret = -EINVAL, i;
  5788. if (!crtc || !state) {
  5789. SDE_ERROR("invalid argument(s)\n");
  5790. goto end;
  5791. }
  5792. sde_crtc = to_sde_crtc(crtc);
  5793. cstate = to_sde_crtc_state(state);
  5794. i = msm_property_index(&sde_crtc->property_info, property);
  5795. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5796. *val = ~0;
  5797. ret = 0;
  5798. } else {
  5799. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5800. &cstate->property_state, property, val);
  5801. if (ret)
  5802. ret = sde_cp_crtc_get_property(crtc, property, val);
  5803. }
  5804. if (ret)
  5805. DRM_ERROR("get property failed\n");
  5806. end:
  5807. return ret;
  5808. }
  5809. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5810. struct drm_crtc_state *crtc_state)
  5811. {
  5812. struct sde_crtc *sde_crtc;
  5813. struct sde_crtc_state *cstate;
  5814. struct drm_property *drm_prop;
  5815. enum msm_mdp_crtc_property prop_idx;
  5816. if (!crtc || !crtc_state) {
  5817. SDE_ERROR("invalid params\n");
  5818. return -EINVAL;
  5819. }
  5820. sde_crtc = to_sde_crtc(crtc);
  5821. cstate = to_sde_crtc_state(crtc_state);
  5822. sde_cp_crtc_clear(crtc);
  5823. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5824. uint64_t val = cstate->property_values[prop_idx].value;
  5825. uint64_t def;
  5826. int ret;
  5827. drm_prop = msm_property_index_to_drm_property(
  5828. &sde_crtc->property_info, prop_idx);
  5829. if (!drm_prop) {
  5830. /* not all props will be installed, based on caps */
  5831. SDE_DEBUG("%s: invalid property index %d\n",
  5832. sde_crtc->name, prop_idx);
  5833. continue;
  5834. }
  5835. def = msm_property_get_default(&sde_crtc->property_info,
  5836. prop_idx);
  5837. if (val == def)
  5838. continue;
  5839. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5840. sde_crtc->name, drm_prop->name, prop_idx, val,
  5841. def);
  5842. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5843. def);
  5844. if (ret) {
  5845. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5846. sde_crtc->name, prop_idx, ret);
  5847. continue;
  5848. }
  5849. }
  5850. /* disable clk and bw control until clk & bw properties are set */
  5851. cstate->bw_control = false;
  5852. cstate->bw_split_vote = false;
  5853. return 0;
  5854. }
  5855. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5856. {
  5857. struct sde_crtc *sde_crtc;
  5858. struct sde_crtc_mixer *m;
  5859. int i;
  5860. if (!crtc) {
  5861. SDE_ERROR("invalid argument\n");
  5862. return;
  5863. }
  5864. sde_crtc = to_sde_crtc(crtc);
  5865. sde_crtc->misr_enable_sui = enable;
  5866. sde_crtc->misr_frame_count = frame_count;
  5867. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5868. m = &sde_crtc->mixers[i];
  5869. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5870. continue;
  5871. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5872. }
  5873. }
  5874. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5875. struct sde_crtc_misr_info *crtc_misr_info)
  5876. {
  5877. struct sde_crtc *sde_crtc;
  5878. struct sde_kms *sde_kms;
  5879. if (!crtc_misr_info) {
  5880. SDE_ERROR("invalid misr info\n");
  5881. return;
  5882. }
  5883. crtc_misr_info->misr_enable = false;
  5884. crtc_misr_info->misr_frame_count = 0;
  5885. if (!crtc) {
  5886. SDE_ERROR("invalid crtc\n");
  5887. return;
  5888. }
  5889. sde_kms = _sde_crtc_get_kms(crtc);
  5890. if (!sde_kms) {
  5891. SDE_ERROR("invalid sde_kms\n");
  5892. return;
  5893. }
  5894. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5895. return;
  5896. sde_crtc = to_sde_crtc(crtc);
  5897. crtc_misr_info->misr_enable =
  5898. sde_crtc->misr_enable_debugfs ? true : false;
  5899. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5900. }
  5901. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5902. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5903. {
  5904. struct sde_crtc *sde_crtc;
  5905. struct sde_plane_state *pstate = NULL;
  5906. struct sde_crtc_mixer *m;
  5907. struct drm_crtc *crtc;
  5908. struct drm_plane *plane;
  5909. struct drm_display_mode *mode;
  5910. struct drm_framebuffer *fb;
  5911. struct drm_plane_state *state;
  5912. struct sde_crtc_state *cstate;
  5913. int i, mixer_width, mixer_height;
  5914. if (!s || !s->private)
  5915. return -EINVAL;
  5916. sde_crtc = s->private;
  5917. crtc = &sde_crtc->base;
  5918. cstate = to_sde_crtc_state(crtc->state);
  5919. mutex_lock(&sde_crtc->crtc_lock);
  5920. mode = &crtc->state->adjusted_mode;
  5921. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5922. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5923. mixer_width * sde_crtc->num_mixers, mixer_height);
  5924. seq_puts(s, "\n");
  5925. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5926. m = &sde_crtc->mixers[i];
  5927. if (!m->hw_lm)
  5928. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5929. else if (!m->hw_ctl)
  5930. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5931. else
  5932. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5933. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5934. mixer_width, mixer_height);
  5935. }
  5936. seq_puts(s, "\n");
  5937. for (i = 0; i < cstate->num_dim_layers; i++) {
  5938. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5939. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5940. i, dim_layer->stage, dim_layer->flags);
  5941. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5942. dim_layer->rect.x, dim_layer->rect.y,
  5943. dim_layer->rect.w, dim_layer->rect.h);
  5944. seq_printf(s,
  5945. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5946. dim_layer->color_fill.color_0,
  5947. dim_layer->color_fill.color_1,
  5948. dim_layer->color_fill.color_2,
  5949. dim_layer->color_fill.color_3);
  5950. seq_puts(s, "\n");
  5951. }
  5952. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5953. pstate = to_sde_plane_state(plane->state);
  5954. state = plane->state;
  5955. if (!pstate || !state)
  5956. continue;
  5957. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5958. plane->base.id, pstate->stage, pstate->rotation);
  5959. if (plane->state->fb) {
  5960. fb = plane->state->fb;
  5961. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5962. fb->base.id, (char *) &fb->format->format,
  5963. fb->width, fb->height);
  5964. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5965. seq_printf(s, "cpp[%d]:%u ",
  5966. i, fb->format->cpp[i]);
  5967. seq_puts(s, "\n\t");
  5968. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5969. seq_puts(s, "\n");
  5970. seq_puts(s, "\t");
  5971. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5972. seq_printf(s, "pitches[%d]:%8u ", i,
  5973. fb->pitches[i]);
  5974. seq_puts(s, "\n");
  5975. seq_puts(s, "\t");
  5976. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5977. seq_printf(s, "offsets[%d]:%8u ", i,
  5978. fb->offsets[i]);
  5979. seq_puts(s, "\n");
  5980. }
  5981. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5982. state->src_x >> 16, state->src_y >> 16,
  5983. state->src_w >> 16, state->src_h >> 16);
  5984. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5985. state->crtc_x, state->crtc_y, state->crtc_w,
  5986. state->crtc_h);
  5987. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5988. pstate->multirect_mode, pstate->multirect_index);
  5989. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5990. pstate->excl_rect.x, pstate->excl_rect.y,
  5991. pstate->excl_rect.w, pstate->excl_rect.h);
  5992. seq_puts(s, "\n");
  5993. }
  5994. if (sde_crtc->vblank_cb_count) {
  5995. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5996. u32 diff_ms = ktime_to_ms(diff);
  5997. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5998. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5999. seq_printf(s,
  6000. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  6001. fps, sde_crtc->vblank_cb_count,
  6002. ktime_to_ms(diff), sde_crtc->play_count);
  6003. /* reset time & count for next measurement */
  6004. sde_crtc->vblank_cb_count = 0;
  6005. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  6006. }
  6007. mutex_unlock(&sde_crtc->crtc_lock);
  6008. return 0;
  6009. }
  6010. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  6011. {
  6012. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  6013. }
  6014. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6015. const char __user *user_buf, size_t count, loff_t *ppos)
  6016. {
  6017. struct sde_crtc *sde_crtc;
  6018. u32 bit, enable;
  6019. char buf[10];
  6020. if (!file || !file->private_data)
  6021. return -EINVAL;
  6022. if (count >= sizeof(buf))
  6023. return -EINVAL;
  6024. if (copy_from_user(buf, user_buf, count)) {
  6025. SDE_ERROR("buffer copy failed\n");
  6026. return -EINVAL;
  6027. }
  6028. buf[count] = 0; /* end of string */
  6029. sde_crtc = file->private_data;
  6030. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6031. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6032. return -EINVAL;
  6033. }
  6034. if (enable)
  6035. set_bit(bit, sde_crtc->hwfence_features_mask);
  6036. else
  6037. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6038. return count;
  6039. }
  6040. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6041. char __user *user_buff, size_t count, loff_t *ppos)
  6042. {
  6043. struct sde_crtc *sde_crtc;
  6044. ssize_t len = 0;
  6045. char buf[256] = {'\0'};
  6046. int i;
  6047. if (*ppos)
  6048. return 0;
  6049. if (!file || !file->private_data)
  6050. return -EINVAL;
  6051. sde_crtc = file->private_data;
  6052. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6053. len += scnprintf(buf + len, 256 - len,
  6054. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6055. }
  6056. if (count <= len)
  6057. return 0;
  6058. if (copy_to_user(user_buff, buf, len))
  6059. return -EFAULT;
  6060. *ppos += len; /* increase offset */
  6061. return len;
  6062. }
  6063. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6064. const char __user *user_buf, size_t count, loff_t *ppos)
  6065. {
  6066. struct drm_crtc *crtc;
  6067. struct sde_crtc *sde_crtc;
  6068. char buf[MISR_BUFF_SIZE + 1];
  6069. u32 frame_count, enable;
  6070. size_t buff_copy;
  6071. struct sde_kms *sde_kms;
  6072. if (!file || !file->private_data)
  6073. return -EINVAL;
  6074. sde_crtc = file->private_data;
  6075. crtc = &sde_crtc->base;
  6076. sde_kms = _sde_crtc_get_kms(crtc);
  6077. if (!sde_kms) {
  6078. SDE_ERROR("invalid sde_kms\n");
  6079. return -EINVAL;
  6080. }
  6081. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6082. if (copy_from_user(buf, user_buf, buff_copy)) {
  6083. SDE_ERROR("buffer copy failed\n");
  6084. return -EINVAL;
  6085. }
  6086. buf[buff_copy] = 0; /* end of string */
  6087. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6088. return -EINVAL;
  6089. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6090. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6091. DRMID(crtc));
  6092. return -EINVAL;
  6093. }
  6094. sde_crtc->misr_enable_debugfs = enable;
  6095. sde_crtc->misr_frame_count = frame_count;
  6096. sde_crtc->misr_reconfigure = true;
  6097. return count;
  6098. }
  6099. static ssize_t _sde_crtc_misr_read(struct file *file,
  6100. char __user *user_buff, size_t count, loff_t *ppos)
  6101. {
  6102. struct drm_crtc *crtc;
  6103. struct sde_crtc *sde_crtc;
  6104. struct sde_kms *sde_kms;
  6105. struct sde_crtc_mixer *m;
  6106. int i = 0, rc;
  6107. ssize_t len = 0;
  6108. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6109. if (*ppos)
  6110. return 0;
  6111. if (!file || !file->private_data)
  6112. return -EINVAL;
  6113. sde_crtc = file->private_data;
  6114. crtc = &sde_crtc->base;
  6115. sde_kms = _sde_crtc_get_kms(crtc);
  6116. if (!sde_kms)
  6117. return -EINVAL;
  6118. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6119. if (rc < 0) {
  6120. SDE_ERROR("failed to enable power resource %d\n", rc);
  6121. return rc;
  6122. }
  6123. sde_vm_lock(sde_kms);
  6124. if (!sde_vm_owns_hw(sde_kms)) {
  6125. SDE_DEBUG("op not supported due to HW unavailability\n");
  6126. rc = -EOPNOTSUPP;
  6127. goto end;
  6128. }
  6129. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6130. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6131. rc = -EOPNOTSUPP;
  6132. goto end;
  6133. }
  6134. if (!sde_crtc->misr_enable_debugfs) {
  6135. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6136. "disabled\n");
  6137. goto buff_check;
  6138. }
  6139. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6140. u32 misr_value = 0;
  6141. m = &sde_crtc->mixers[i];
  6142. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6143. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6144. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6145. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6146. }
  6147. continue;
  6148. }
  6149. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6150. if (rc) {
  6151. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6152. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6153. continue;
  6154. } else {
  6155. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6156. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6157. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6158. }
  6159. }
  6160. buff_check:
  6161. if (count <= len) {
  6162. len = 0;
  6163. goto end;
  6164. }
  6165. if (copy_to_user(user_buff, buf, len)) {
  6166. len = -EFAULT;
  6167. goto end;
  6168. }
  6169. *ppos += len; /* increase offset */
  6170. end:
  6171. sde_vm_unlock(sde_kms);
  6172. pm_runtime_put_sync(crtc->dev->dev);
  6173. return len;
  6174. }
  6175. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6176. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6177. { \
  6178. return single_open(file, __prefix ## _show, inode->i_private); \
  6179. } \
  6180. static const struct file_operations __prefix ## _fops = { \
  6181. .owner = THIS_MODULE, \
  6182. .open = __prefix ## _open, \
  6183. .release = single_release, \
  6184. .read = seq_read, \
  6185. .llseek = seq_lseek, \
  6186. }
  6187. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6188. {
  6189. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6190. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6191. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6192. int i;
  6193. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6194. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6195. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6196. crtc->state));
  6197. seq_printf(s, "core_clk_rate: %llu\n",
  6198. sde_crtc->cur_perf.core_clk_rate);
  6199. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6200. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6201. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6202. sde_power_handle_get_dbus_name(i),
  6203. sde_crtc->cur_perf.bw_ctl[i]);
  6204. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6205. sde_power_handle_get_dbus_name(i),
  6206. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6207. }
  6208. return 0;
  6209. }
  6210. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6211. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6212. {
  6213. struct drm_crtc *crtc;
  6214. struct drm_plane *plane;
  6215. struct drm_connector *conn;
  6216. struct drm_mode_object *drm_obj;
  6217. struct sde_crtc *sde_crtc;
  6218. struct sde_crtc_state *cstate;
  6219. struct sde_fence_context *ctx;
  6220. struct drm_connector_list_iter conn_iter;
  6221. struct drm_device *dev;
  6222. if (!s || !s->private)
  6223. return -EINVAL;
  6224. sde_crtc = s->private;
  6225. crtc = &sde_crtc->base;
  6226. dev = crtc->dev;
  6227. cstate = to_sde_crtc_state(crtc->state);
  6228. if (!sde_crtc->kickoff_in_progress)
  6229. goto skip_input_fence;
  6230. /* Dump input fence info */
  6231. seq_puts(s, "===Input fence===\n");
  6232. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6233. struct sde_plane_state *pstate;
  6234. struct dma_fence *fence;
  6235. pstate = to_sde_plane_state(plane->state);
  6236. if (!pstate)
  6237. continue;
  6238. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6239. pstate->stage);
  6240. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6241. if (pstate->input_fence) {
  6242. rcu_read_lock();
  6243. fence = dma_fence_get_rcu(pstate->input_fence);
  6244. rcu_read_unlock();
  6245. if (fence) {
  6246. sde_fence_list_dump(fence, &s);
  6247. dma_fence_put(fence);
  6248. }
  6249. }
  6250. }
  6251. skip_input_fence:
  6252. /* Dump release fence info */
  6253. seq_puts(s, "\n");
  6254. seq_puts(s, "===Release fence===\n");
  6255. ctx = sde_crtc->output_fence;
  6256. drm_obj = &crtc->base;
  6257. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6258. seq_puts(s, "\n");
  6259. /* Dump retire fence info */
  6260. seq_puts(s, "===Retire fence===\n");
  6261. drm_connector_list_iter_begin(dev, &conn_iter);
  6262. drm_for_each_connector_iter(conn, &conn_iter)
  6263. if (conn->state && conn->state->crtc == crtc &&
  6264. cstate->num_connectors < MAX_CONNECTORS) {
  6265. struct sde_connector *c_conn;
  6266. c_conn = to_sde_connector(conn);
  6267. ctx = c_conn->retire_fence;
  6268. drm_obj = &conn->base;
  6269. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6270. }
  6271. drm_connector_list_iter_end(&conn_iter);
  6272. seq_puts(s, "\n");
  6273. return 0;
  6274. }
  6275. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6276. {
  6277. return single_open(file, _sde_debugfs_fence_status_show,
  6278. inode->i_private);
  6279. }
  6280. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6281. {
  6282. struct sde_crtc *sde_crtc;
  6283. struct sde_kms *sde_kms;
  6284. static const struct file_operations debugfs_status_fops = {
  6285. .open = _sde_debugfs_status_open,
  6286. .read = seq_read,
  6287. .llseek = seq_lseek,
  6288. .release = single_release,
  6289. };
  6290. static const struct file_operations debugfs_misr_fops = {
  6291. .open = simple_open,
  6292. .read = _sde_crtc_misr_read,
  6293. .write = _sde_crtc_misr_setup,
  6294. };
  6295. static const struct file_operations debugfs_fps_fops = {
  6296. .open = _sde_debugfs_fps_status,
  6297. .read = seq_read,
  6298. };
  6299. static const struct file_operations debugfs_fence_fops = {
  6300. .open = _sde_debugfs_fence_status,
  6301. .read = seq_read,
  6302. };
  6303. static const struct file_operations debugfs_hw_fence_features_fops = {
  6304. .open = simple_open,
  6305. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6306. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6307. };
  6308. if (!crtc)
  6309. return -EINVAL;
  6310. sde_crtc = to_sde_crtc(crtc);
  6311. sde_kms = _sde_crtc_get_kms(crtc);
  6312. if (!sde_kms)
  6313. return -EINVAL;
  6314. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6315. crtc->dev->primary->debugfs_root);
  6316. if (!sde_crtc->debugfs_root)
  6317. return -ENOMEM;
  6318. /* don't error check these */
  6319. debugfs_create_file("status", 0400,
  6320. sde_crtc->debugfs_root,
  6321. sde_crtc, &debugfs_status_fops);
  6322. debugfs_create_file("state", 0400,
  6323. sde_crtc->debugfs_root,
  6324. &sde_crtc->base,
  6325. &sde_crtc_debugfs_state_fops);
  6326. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6327. sde_crtc, &debugfs_misr_fops);
  6328. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6329. sde_crtc, &debugfs_fps_fops);
  6330. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6331. sde_crtc, &debugfs_fence_fops);
  6332. if (sde_kms->catalog->hw_fence_rev) {
  6333. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6334. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6335. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6336. &sde_crtc->hwfence_out_fences_skip);
  6337. }
  6338. return 0;
  6339. }
  6340. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6341. {
  6342. struct sde_crtc *sde_crtc;
  6343. if (!crtc)
  6344. return;
  6345. sde_crtc = to_sde_crtc(crtc);
  6346. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6347. }
  6348. #else
  6349. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6350. {
  6351. return 0;
  6352. }
  6353. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6354. {
  6355. }
  6356. #endif /* CONFIG_DEBUG_FS */
  6357. static void vblank_ctrl_worker(struct kthread_work *work)
  6358. {
  6359. struct vblank_work *cur_work = container_of(work,
  6360. struct vblank_work, work);
  6361. struct msm_drm_private *priv = cur_work->priv;
  6362. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6363. kfree(cur_work);
  6364. }
  6365. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6366. int crtc_id, bool enable)
  6367. {
  6368. struct vblank_work *cur_work;
  6369. struct drm_crtc *crtc;
  6370. struct kthread_worker *worker;
  6371. if (!priv || crtc_id >= priv->num_crtcs)
  6372. return -EINVAL;
  6373. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6374. if (!cur_work)
  6375. return -ENOMEM;
  6376. crtc = priv->crtcs[crtc_id];
  6377. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6378. cur_work->crtc_id = crtc_id;
  6379. cur_work->enable = enable;
  6380. cur_work->priv = priv;
  6381. worker = &priv->event_thread[crtc_id].worker;
  6382. kthread_queue_work(worker, &cur_work->work);
  6383. return 0;
  6384. }
  6385. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6386. {
  6387. struct drm_device *dev = crtc->dev;
  6388. unsigned int pipe = crtc->index;
  6389. struct msm_drm_private *priv = dev->dev_private;
  6390. struct msm_kms *kms = priv->kms;
  6391. if (!kms)
  6392. return -ENXIO;
  6393. DBG("dev=%pK, crtc=%u", dev, pipe);
  6394. return vblank_ctrl_queue_work(priv, pipe, true);
  6395. }
  6396. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6397. {
  6398. struct drm_device *dev = crtc->dev;
  6399. unsigned int pipe = crtc->index;
  6400. struct msm_drm_private *priv = dev->dev_private;
  6401. struct msm_kms *kms = priv->kms;
  6402. if (!kms)
  6403. return;
  6404. DBG("dev=%pK, crtc=%u", dev, pipe);
  6405. vblank_ctrl_queue_work(priv, pipe, false);
  6406. }
  6407. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6408. {
  6409. return _sde_crtc_init_debugfs(crtc);
  6410. }
  6411. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6412. {
  6413. _sde_crtc_destroy_debugfs(crtc);
  6414. }
  6415. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6416. .set_config = drm_atomic_helper_set_config,
  6417. .destroy = sde_crtc_destroy,
  6418. .enable_vblank = sde_crtc_enable_vblank,
  6419. .disable_vblank = sde_crtc_disable_vblank,
  6420. .page_flip = drm_atomic_helper_page_flip,
  6421. .atomic_set_property = sde_crtc_atomic_set_property,
  6422. .atomic_get_property = sde_crtc_atomic_get_property,
  6423. .reset = sde_crtc_reset,
  6424. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6425. .atomic_destroy_state = sde_crtc_destroy_state,
  6426. .late_register = sde_crtc_late_register,
  6427. .early_unregister = sde_crtc_early_unregister,
  6428. };
  6429. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6430. .set_config = drm_atomic_helper_set_config,
  6431. .destroy = sde_crtc_destroy,
  6432. .enable_vblank = sde_crtc_enable_vblank,
  6433. .disable_vblank = sde_crtc_disable_vblank,
  6434. .page_flip = drm_atomic_helper_page_flip,
  6435. .atomic_set_property = sde_crtc_atomic_set_property,
  6436. .atomic_get_property = sde_crtc_atomic_get_property,
  6437. .reset = sde_crtc_reset,
  6438. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6439. .atomic_destroy_state = sde_crtc_destroy_state,
  6440. .late_register = sde_crtc_late_register,
  6441. .early_unregister = sde_crtc_early_unregister,
  6442. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6443. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6444. };
  6445. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6446. .mode_fixup = sde_crtc_mode_fixup,
  6447. .disable = sde_crtc_disable,
  6448. .atomic_enable = sde_crtc_enable,
  6449. .atomic_check = sde_crtc_atomic_check,
  6450. .atomic_begin = sde_crtc_atomic_begin,
  6451. .atomic_flush = sde_crtc_atomic_flush,
  6452. };
  6453. static void _sde_crtc_event_cb(struct kthread_work *work)
  6454. {
  6455. struct sde_crtc_event *event;
  6456. struct sde_crtc *sde_crtc;
  6457. unsigned long irq_flags;
  6458. if (!work) {
  6459. SDE_ERROR("invalid work item\n");
  6460. return;
  6461. }
  6462. event = container_of(work, struct sde_crtc_event, kt_work);
  6463. /* set sde_crtc to NULL for static work structures */
  6464. sde_crtc = event->sde_crtc;
  6465. if (!sde_crtc)
  6466. return;
  6467. if (event->cb_func)
  6468. event->cb_func(&sde_crtc->base, event->usr);
  6469. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6470. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6471. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6472. }
  6473. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6474. void (*func)(struct drm_crtc *crtc, void *usr),
  6475. void *usr, bool color_processing_event)
  6476. {
  6477. unsigned long irq_flags;
  6478. struct sde_crtc *sde_crtc;
  6479. struct msm_drm_private *priv;
  6480. struct sde_crtc_event *event = NULL;
  6481. u32 crtc_id;
  6482. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6483. SDE_ERROR("invalid parameters\n");
  6484. return -EINVAL;
  6485. }
  6486. sde_crtc = to_sde_crtc(crtc);
  6487. priv = crtc->dev->dev_private;
  6488. crtc_id = drm_crtc_index(crtc);
  6489. /*
  6490. * Obtain an event struct from the private cache. This event
  6491. * queue may be called from ISR contexts, so use a private
  6492. * cache to avoid calling any memory allocation functions.
  6493. */
  6494. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6495. if (!list_empty(&sde_crtc->event_free_list)) {
  6496. event = list_first_entry(&sde_crtc->event_free_list,
  6497. struct sde_crtc_event, list);
  6498. list_del_init(&event->list);
  6499. }
  6500. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6501. if (!event)
  6502. return -ENOMEM;
  6503. /* populate event node */
  6504. event->sde_crtc = sde_crtc;
  6505. event->cb_func = func;
  6506. event->usr = usr;
  6507. /* queue new event request */
  6508. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6509. if (color_processing_event)
  6510. kthread_queue_work(&priv->pp_event_worker,
  6511. &event->kt_work);
  6512. else
  6513. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6514. &event->kt_work);
  6515. return 0;
  6516. }
  6517. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6518. {
  6519. int i, rc = 0;
  6520. if (!sde_crtc) {
  6521. SDE_ERROR("invalid crtc\n");
  6522. return -EINVAL;
  6523. }
  6524. spin_lock_init(&sde_crtc->event_lock);
  6525. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6526. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6527. list_add_tail(&sde_crtc->event_cache[i].list,
  6528. &sde_crtc->event_free_list);
  6529. return rc;
  6530. }
  6531. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6532. enum sde_sys_cache_state state,
  6533. bool is_vidmode)
  6534. {
  6535. struct drm_plane *plane;
  6536. struct sde_crtc *sde_crtc;
  6537. struct sde_kms *sde_kms;
  6538. if (!crtc || !crtc->dev)
  6539. return;
  6540. sde_kms = _sde_crtc_get_kms(crtc);
  6541. if (!sde_kms || !sde_kms->catalog) {
  6542. SDE_ERROR("invalid params\n");
  6543. return;
  6544. }
  6545. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6546. SDE_DEBUG("DISP syscache not supported\n");
  6547. return;
  6548. }
  6549. sde_crtc = to_sde_crtc(crtc);
  6550. if (sde_crtc->cache_state == state)
  6551. return;
  6552. switch (state) {
  6553. case CACHE_STATE_NORMAL:
  6554. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6555. && !is_vidmode)
  6556. return;
  6557. kthread_cancel_delayed_work_sync(
  6558. &sde_crtc->static_cache_read_work);
  6559. break;
  6560. case CACHE_STATE_FRAME_WRITE:
  6561. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6562. return;
  6563. break;
  6564. case CACHE_STATE_FRAME_READ:
  6565. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6566. return;
  6567. break;
  6568. case CACHE_STATE_DISABLED:
  6569. break;
  6570. default:
  6571. return;
  6572. }
  6573. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6574. if (state == CACHE_STATE_FRAME_WRITE)
  6575. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6576. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6577. } else {
  6578. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6579. }
  6580. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6581. sde_crtc->cache_state = state;
  6582. drm_atomic_crtc_for_each_plane(plane, crtc)
  6583. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6584. }
  6585. /*
  6586. * __sde_crtc_static_cache_read_work - transition to cache read
  6587. */
  6588. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6589. {
  6590. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6591. static_cache_read_work.work);
  6592. struct drm_crtc *crtc = &sde_crtc->base;
  6593. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6594. struct drm_encoder *enc, *drm_enc = NULL;
  6595. struct drm_plane *plane;
  6596. struct sde_encoder_kickoff_params params = { 0 };
  6597. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6598. return;
  6599. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6600. drm_enc = enc;
  6601. if (sde_encoder_in_clone_mode(drm_enc))
  6602. return;
  6603. }
  6604. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6605. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6606. !ctl);
  6607. return;
  6608. }
  6609. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6610. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6611. /* flush only the sys-cache enabled SSPPs */
  6612. if (ctl->ops.clear_pending_flush)
  6613. ctl->ops.clear_pending_flush(ctl);
  6614. drm_atomic_crtc_for_each_plane(plane, crtc)
  6615. sde_plane_ctl_flush(plane, ctl, true);
  6616. /* Enable clocks and IRQ and wait for VBLANK */
  6617. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6618. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6619. sde_encoder_kickoff(drm_enc, false);
  6620. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6621. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6622. }
  6623. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6624. {
  6625. struct drm_device *dev;
  6626. struct msm_drm_private *priv;
  6627. struct msm_drm_thread *disp_thread;
  6628. struct sde_crtc *sde_crtc;
  6629. struct sde_crtc_state *cstate;
  6630. u32 msecs_fps = 0;
  6631. if (!crtc)
  6632. return;
  6633. dev = crtc->dev;
  6634. sde_crtc = to_sde_crtc(crtc);
  6635. cstate = to_sde_crtc_state(crtc->state);
  6636. if (!dev || !dev->dev_private || !sde_crtc)
  6637. return;
  6638. priv = dev->dev_private;
  6639. disp_thread = &priv->disp_thread[crtc->index];
  6640. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6641. return;
  6642. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6643. /* Kickoff transition to read state after next vblank */
  6644. kthread_queue_delayed_work(&disp_thread->worker,
  6645. &sde_crtc->static_cache_read_work,
  6646. msecs_to_jiffies(msecs_fps));
  6647. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6648. }
  6649. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6650. {
  6651. struct sde_crtc *sde_crtc;
  6652. struct sde_crtc_state *cstate;
  6653. bool cache_status;
  6654. if (!crtc || !crtc->state)
  6655. return;
  6656. sde_crtc = to_sde_crtc(crtc);
  6657. cstate = to_sde_crtc_state(crtc->state);
  6658. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6659. SDE_EVT32(DRMID(crtc), cache_status);
  6660. }
  6661. /* initialize crtc */
  6662. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6663. {
  6664. struct drm_crtc *crtc = NULL;
  6665. struct sde_crtc *sde_crtc = NULL;
  6666. struct msm_drm_private *priv = NULL;
  6667. struct sde_kms *kms = NULL;
  6668. const struct drm_crtc_funcs *crtc_funcs;
  6669. int i, rc;
  6670. priv = dev->dev_private;
  6671. kms = to_sde_kms(priv->kms);
  6672. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6673. if (!sde_crtc)
  6674. return ERR_PTR(-ENOMEM);
  6675. crtc = &sde_crtc->base;
  6676. crtc->dev = dev;
  6677. mutex_init(&sde_crtc->crtc_lock);
  6678. spin_lock_init(&sde_crtc->spin_lock);
  6679. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6680. atomic_set(&sde_crtc->frame_pending, 0);
  6681. sde_crtc->enabled = false;
  6682. sde_crtc->kickoff_in_progress = false;
  6683. /* Below parameters are for fps calculation for sysfs node */
  6684. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6685. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6686. sizeof(ktime_t), GFP_KERNEL);
  6687. if (!sde_crtc->fps_info.time_buf)
  6688. SDE_ERROR("invalid buffer\n");
  6689. else
  6690. memset(sde_crtc->fps_info.time_buf, 0,
  6691. sizeof(*(sde_crtc->fps_info.time_buf)));
  6692. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6693. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6694. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6695. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6696. list_add(&sde_crtc->frame_events[i].list,
  6697. &sde_crtc->frame_event_list);
  6698. kthread_init_work(&sde_crtc->frame_events[i].work,
  6699. sde_crtc_frame_event_work);
  6700. }
  6701. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6702. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6703. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6704. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6705. if (kms->catalog->hw_fence_rev) {
  6706. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6707. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6708. }
  6709. /* save user friendly CRTC name for later */
  6710. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6711. /* initialize event handling */
  6712. rc = _sde_crtc_init_events(sde_crtc);
  6713. if (rc) {
  6714. drm_crtc_cleanup(crtc);
  6715. kfree(sde_crtc);
  6716. return ERR_PTR(rc);
  6717. }
  6718. /* initialize output fence support */
  6719. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6720. if (IS_ERR(sde_crtc->output_fence)) {
  6721. rc = PTR_ERR(sde_crtc->output_fence);
  6722. SDE_ERROR("failed to init fence, %d\n", rc);
  6723. drm_crtc_cleanup(crtc);
  6724. kfree(sde_crtc);
  6725. return ERR_PTR(rc);
  6726. }
  6727. /* create CRTC properties */
  6728. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6729. priv->crtc_property, sde_crtc->property_data,
  6730. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6731. sizeof(struct sde_crtc_state));
  6732. sde_crtc_install_properties(crtc, kms->catalog);
  6733. /* Install color processing properties */
  6734. sde_cp_crtc_init(crtc);
  6735. sde_cp_crtc_install_properties(crtc);
  6736. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6737. sde_crtc->cur_perf.llcc_active[i] = false;
  6738. sde_crtc->new_perf.llcc_active[i] = false;
  6739. }
  6740. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6741. __sde_crtc_static_cache_read_work);
  6742. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6743. sde_crtc->name,
  6744. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6745. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6746. return crtc;
  6747. }
  6748. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6749. {
  6750. struct sde_crtc *sde_crtc;
  6751. int rc = 0;
  6752. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6753. SDE_ERROR("invalid input param(s)\n");
  6754. rc = -EINVAL;
  6755. goto end;
  6756. }
  6757. sde_crtc = to_sde_crtc(crtc);
  6758. sde_crtc->sysfs_dev = device_create_with_groups(
  6759. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6760. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6761. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6762. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6763. PTR_ERR(sde_crtc->sysfs_dev));
  6764. if (!sde_crtc->sysfs_dev)
  6765. rc = -EINVAL;
  6766. else
  6767. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6768. goto end;
  6769. }
  6770. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6771. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6772. if (!sde_crtc->vsync_event_sf)
  6773. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6774. crtc->base.id);
  6775. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6776. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6777. if (!sde_crtc->retire_frame_event_sf)
  6778. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6779. crtc->base.id);
  6780. end:
  6781. return rc;
  6782. }
  6783. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6784. struct drm_crtc *crtc_drm, u32 event)
  6785. {
  6786. struct sde_crtc *crtc = NULL;
  6787. struct sde_crtc_irq_info *node;
  6788. unsigned long flags;
  6789. bool found = false;
  6790. int ret, i = 0;
  6791. bool add_event = false;
  6792. crtc = to_sde_crtc(crtc_drm);
  6793. spin_lock_irqsave(&crtc->spin_lock, flags);
  6794. list_for_each_entry(node, &crtc->user_event_list, list) {
  6795. if (node->event == event) {
  6796. found = true;
  6797. break;
  6798. }
  6799. }
  6800. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6801. /* event already enabled */
  6802. if (found)
  6803. return 0;
  6804. node = NULL;
  6805. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6806. if (custom_events[i].event == event &&
  6807. custom_events[i].func) {
  6808. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6809. if (!node)
  6810. return -ENOMEM;
  6811. INIT_LIST_HEAD(&node->list);
  6812. INIT_LIST_HEAD(&node->irq.list);
  6813. node->func = custom_events[i].func;
  6814. node->event = event;
  6815. node->state = IRQ_NOINIT;
  6816. spin_lock_init(&node->state_lock);
  6817. break;
  6818. }
  6819. }
  6820. if (!node) {
  6821. SDE_ERROR("unsupported event %x\n", event);
  6822. return -EINVAL;
  6823. }
  6824. ret = 0;
  6825. if (crtc_drm->enabled) {
  6826. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6827. if (ret < 0) {
  6828. SDE_ERROR("failed to enable power resource %d\n", ret);
  6829. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6830. kfree(node);
  6831. return ret;
  6832. }
  6833. INIT_LIST_HEAD(&node->irq.list);
  6834. mutex_lock(&crtc->crtc_lock);
  6835. ret = node->func(crtc_drm, true, &node->irq);
  6836. if (!ret) {
  6837. spin_lock_irqsave(&crtc->spin_lock, flags);
  6838. list_add_tail(&node->list, &crtc->user_event_list);
  6839. add_event = true;
  6840. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6841. }
  6842. mutex_unlock(&crtc->crtc_lock);
  6843. pm_runtime_put_sync(crtc_drm->dev->dev);
  6844. }
  6845. if (add_event)
  6846. return 0;
  6847. if (!ret) {
  6848. spin_lock_irqsave(&crtc->spin_lock, flags);
  6849. list_add_tail(&node->list, &crtc->user_event_list);
  6850. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6851. } else {
  6852. kfree(node);
  6853. }
  6854. return ret;
  6855. }
  6856. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6857. struct drm_crtc *crtc_drm, u32 event)
  6858. {
  6859. struct sde_crtc *crtc = NULL;
  6860. struct sde_crtc_irq_info *node = NULL;
  6861. unsigned long flags;
  6862. bool found = false;
  6863. int ret;
  6864. crtc = to_sde_crtc(crtc_drm);
  6865. spin_lock_irqsave(&crtc->spin_lock, flags);
  6866. list_for_each_entry(node, &crtc->user_event_list, list) {
  6867. if (node->event == event) {
  6868. list_del_init(&node->list);
  6869. found = true;
  6870. break;
  6871. }
  6872. }
  6873. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6874. /* event already disabled */
  6875. if (!found)
  6876. return 0;
  6877. /**
  6878. * crtc is disabled interrupts are cleared remove from the list,
  6879. * no need to disable/de-register.
  6880. */
  6881. if (!crtc_drm->enabled) {
  6882. kfree(node);
  6883. return 0;
  6884. }
  6885. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6886. if (ret < 0) {
  6887. SDE_ERROR("failed to enable power resource %d\n", ret);
  6888. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6889. kfree(node);
  6890. return ret;
  6891. }
  6892. ret = node->func(crtc_drm, false, &node->irq);
  6893. if (ret) {
  6894. spin_lock_irqsave(&crtc->spin_lock, flags);
  6895. list_add_tail(&node->list, &crtc->user_event_list);
  6896. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6897. } else {
  6898. kfree(node);
  6899. }
  6900. pm_runtime_put_sync(crtc_drm->dev->dev);
  6901. return ret;
  6902. }
  6903. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6904. struct drm_crtc *crtc_drm, u32 event, bool en)
  6905. {
  6906. struct sde_crtc *crtc = NULL;
  6907. int ret;
  6908. crtc = to_sde_crtc(crtc_drm);
  6909. if (!crtc || !kms || !kms->dev) {
  6910. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6911. kms, ((kms) ? (kms->dev) : NULL));
  6912. return -EINVAL;
  6913. }
  6914. if (en)
  6915. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6916. else
  6917. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6918. return ret;
  6919. }
  6920. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6921. bool en, struct sde_irq_callback *irq)
  6922. {
  6923. return 0;
  6924. }
  6925. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6926. struct sde_irq_callback *noirq)
  6927. {
  6928. /*
  6929. * IRQ object noirq is not being used here since there is
  6930. * no crtc irq from pm event.
  6931. */
  6932. return 0;
  6933. }
  6934. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6935. bool en, struct sde_irq_callback *irq)
  6936. {
  6937. return 0;
  6938. }
  6939. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6940. bool en, struct sde_irq_callback *irq)
  6941. {
  6942. return 0;
  6943. }
  6944. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6945. bool en, struct sde_irq_callback *irq)
  6946. {
  6947. struct sde_crtc *sde_crtc;
  6948. sde_crtc = to_sde_crtc(crtc_drm);
  6949. if (!sde_crtc)
  6950. return -EINVAL;
  6951. sde_crtc->opr_event_notify_enabled = en;
  6952. return 0;
  6953. }
  6954. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6955. bool en, struct sde_irq_callback *irq)
  6956. {
  6957. return 0;
  6958. }
  6959. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6960. bool en, struct sde_irq_callback *irq)
  6961. {
  6962. return 0;
  6963. }
  6964. /**
  6965. * sde_crtc_update_cont_splash_settings - update mixer settings
  6966. * and initial clk during device bootup for cont_splash use case
  6967. * @crtc: Pointer to drm crtc structure
  6968. */
  6969. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6970. {
  6971. struct sde_kms *kms = NULL;
  6972. struct msm_drm_private *priv;
  6973. struct sde_crtc *sde_crtc;
  6974. u64 rate;
  6975. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6976. SDE_ERROR("invalid crtc\n");
  6977. return;
  6978. }
  6979. priv = crtc->dev->dev_private;
  6980. kms = to_sde_kms(priv->kms);
  6981. if (!kms || !kms->catalog) {
  6982. SDE_ERROR("invalid parameters\n");
  6983. return;
  6984. }
  6985. _sde_crtc_setup_mixers(crtc);
  6986. sde_cp_crtc_refresh_status_properties(crtc);
  6987. crtc->enabled = true;
  6988. /* update core clk value for initial state with cont-splash */
  6989. sde_crtc = to_sde_crtc(crtc);
  6990. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6991. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6992. rate : kms->perf.max_core_clk_rate;
  6993. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6994. }
  6995. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6996. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6997. {
  6998. struct sde_lm_cfg *lm;
  6999. char feature_name[256];
  7000. u32 version;
  7001. if (!catalog->mixer_count)
  7002. return;
  7003. lm = &catalog->mixer[0];
  7004. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  7005. return;
  7006. version = lm->sblk->nlayer.version >> 16;
  7007. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  7008. switch (version) {
  7009. case 1:
  7010. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  7011. msm_property_install_volatile_range(&sde_crtc->property_info,
  7012. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  7013. break;
  7014. default:
  7015. SDE_ERROR("unsupported noise layer version %d\n", version);
  7016. break;
  7017. }
  7018. }
  7019. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7020. struct sde_crtc_state *cstate,
  7021. void __user *usr_ptr)
  7022. {
  7023. int ret;
  7024. if (!sde_crtc || !cstate) {
  7025. SDE_ERROR("invalid sde_crtc/state\n");
  7026. return -EINVAL;
  7027. }
  7028. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7029. if (!usr_ptr) {
  7030. SDE_DEBUG("noise layer removed\n");
  7031. cstate->noise_layer_en = false;
  7032. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7033. return 0;
  7034. }
  7035. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7036. sizeof(cstate->layer_cfg));
  7037. if (ret) {
  7038. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7039. return -EFAULT;
  7040. }
  7041. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7042. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7043. !cstate->layer_cfg.attn_factor ||
  7044. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7045. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7046. !cstate->layer_cfg.alpha_noise ||
  7047. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7048. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7049. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7050. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7051. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7052. return -EINVAL;
  7053. }
  7054. cstate->noise_layer_en = true;
  7055. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7056. return 0;
  7057. }
  7058. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7059. struct drm_crtc_state *state)
  7060. {
  7061. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7062. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7063. struct sde_hw_mixer *lm;
  7064. int i;
  7065. struct sde_hw_noise_layer_cfg cfg;
  7066. struct sde_kms *kms;
  7067. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7068. return;
  7069. kms = _sde_crtc_get_kms(crtc);
  7070. if (!kms || !kms->catalog) {
  7071. SDE_ERROR("Invalid kms\n");
  7072. return;
  7073. }
  7074. cfg.flags = cstate->layer_cfg.flags;
  7075. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7076. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7077. cfg.strength = cstate->layer_cfg.strength;
  7078. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7079. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7080. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7081. } else {
  7082. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7083. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7084. }
  7085. for (i = 0; i < scrtc->num_mixers; i++) {
  7086. lm = scrtc->mixers[i].hw_lm;
  7087. if (!lm->ops.setup_noise_layer)
  7088. break;
  7089. if (!cstate->noise_layer_en)
  7090. lm->ops.setup_noise_layer(lm, NULL);
  7091. else
  7092. lm->ops.setup_noise_layer(lm, &cfg);
  7093. }
  7094. if (!cstate->noise_layer_en)
  7095. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7096. }
  7097. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7098. {
  7099. sde_cp_disable_features(crtc);
  7100. }
  7101. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7102. {
  7103. uint32_t val = 1;
  7104. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7105. }
  7106. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7107. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7108. {
  7109. struct sde_kms *kms;
  7110. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7111. u32 y_remain, y_start, y_end;
  7112. u32 m, n;
  7113. kms = _sde_crtc_get_kms(state->crtc);
  7114. if (!kms || !kms->catalog) {
  7115. SDE_ERROR("invalid kms or catalog\n");
  7116. return;
  7117. }
  7118. if (!kms->catalog->has_line_insertion)
  7119. return;
  7120. if (!cstate->line_insertion.padding_active) {
  7121. SDE_ERROR("zero padding active value\n");
  7122. return;
  7123. }
  7124. /*
  7125. * Computation logic to add number of dummy and active line at
  7126. * precise position on display
  7127. */
  7128. m = cstate->line_insertion.padding_active;
  7129. n = m + cstate->line_insertion.padding_dummy;
  7130. if (m == 0)
  7131. return;
  7132. y_remain = crtc_y % m;
  7133. y_start = y_remain + crtc_y / m * n;
  7134. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7135. *padding_y = y_start;
  7136. *padding_start = m - y_remain;
  7137. *padding_height = y_end - y_start + 1;
  7138. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7139. *padding_height);
  7140. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7141. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7142. }