swr-wcd-ctrl.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/clk.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/of.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/uaccess.h>
  26. #include <soc/soundwire.h>
  27. #include <soc/swr-wcd.h>
  28. #include <dsp/msm-audio-event-notify.h>
  29. #include "swrm_registers.h"
  30. #include "swr-wcd-ctrl.h"
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. /* pm runtime auto suspend timer in msecs */
  37. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  38. module_param(auto_suspend_timer, int, 0664);
  39. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  40. static u8 mstr_ports[] = {100, 101, 102, 103, 104, 105, 106, 107};
  41. static u8 mstr_port_type[] = {SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
  42. SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
  43. SWR_VISENSE_PORT, SWR_VISENSE_PORT};
  44. struct usecase uc[] = {
  45. {0, 0, 0}, /* UC0: no ports */
  46. {1, 1, 2400}, /* UC1: Spkr */
  47. {1, 4, 600}, /* UC2: Compander */
  48. {1, 2, 300}, /* UC3: Smart Boost */
  49. {1, 2, 1200}, /* UC4: VI Sense */
  50. {4, 9, 4500}, /* UC5: Spkr + Comp + SB + VI */
  51. {8, 18, 9000}, /* UC6: 2*(Spkr + Comp + SB + VI) */
  52. {2, 2, 4800}, /* UC7: 2*Spkr */
  53. {2, 5, 3000}, /* UC8: Spkr + Comp */
  54. {4, 10, 6000}, /* UC9: 2*(Spkr + Comp) */
  55. {3, 7, 3300}, /* UC10: Spkr + Comp + SB */
  56. {6, 14, 6600}, /* UC11: 2*(Spkr + Comp + SB) */
  57. {2, 3, 2700}, /* UC12: Spkr + SB */
  58. {4, 6, 5400}, /* UC13: 2*(Spkr + SB) */
  59. {3, 5, 3900}, /* UC14: Spkr + SB + VI */
  60. {6, 10, 7800}, /* UC15: 2*(Spkr + SB + VI) */
  61. {2, 3, 3600}, /* UC16: Spkr + VI */
  62. {4, 6, 7200}, /* UC17: 2*(Spkr + VI) */
  63. {3, 7, 4200}, /* UC18: Spkr + Comp + VI */
  64. {6, 14, 8400}, /* UC19: 2*(Spkr + Comp + VI) */
  65. };
  66. #define MAX_USECASE ARRAY_SIZE(uc)
  67. struct port_params pp[MAX_USECASE][SWR_MSTR_PORT_LEN] = {
  68. /* UC 0 */
  69. {
  70. {0, 0, 0},
  71. },
  72. /* UC 1 */
  73. {
  74. {7, 1, 0},
  75. },
  76. /* UC 2 */
  77. {
  78. {31, 2, 0},
  79. },
  80. /* UC 3 */
  81. {
  82. {63, 12, 31},
  83. },
  84. /* UC 4 */
  85. {
  86. {15, 7, 0},
  87. },
  88. /* UC 5 */
  89. {
  90. {7, 1, 0},
  91. {31, 2, 0},
  92. {63, 12, 31},
  93. {15, 7, 0},
  94. },
  95. /* UC 6 */
  96. {
  97. {7, 1, 0},
  98. {31, 2, 0},
  99. {63, 12, 31},
  100. {15, 7, 0},
  101. {7, 6, 0},
  102. {31, 18, 0},
  103. {63, 13, 31},
  104. {15, 10, 0},
  105. },
  106. /* UC 7 */
  107. {
  108. {7, 1, 0},
  109. {7, 6, 0},
  110. },
  111. /* UC 8 */
  112. {
  113. {7, 1, 0},
  114. {31, 2, 0},
  115. },
  116. /* UC 9 */
  117. {
  118. {7, 1, 0},
  119. {31, 2, 0},
  120. {7, 6, 0},
  121. {31, 18, 0},
  122. },
  123. /* UC 10 */
  124. {
  125. {7, 1, 0},
  126. {31, 2, 0},
  127. {63, 12, 31},
  128. },
  129. /* UC 11 */
  130. {
  131. {7, 1, 0},
  132. {31, 2, 0},
  133. {63, 12, 31},
  134. {7, 6, 0},
  135. {31, 18, 0},
  136. {63, 13, 31},
  137. },
  138. /* UC 12 */
  139. {
  140. {7, 1, 0},
  141. {63, 12, 31},
  142. },
  143. /* UC 13 */
  144. {
  145. {7, 1, 0},
  146. {63, 12, 31},
  147. {7, 6, 0},
  148. {63, 13, 31},
  149. },
  150. /* UC 14 */
  151. {
  152. {7, 1, 0},
  153. {63, 12, 31},
  154. {15, 7, 0},
  155. },
  156. /* UC 15 */
  157. {
  158. {7, 1, 0},
  159. {63, 12, 31},
  160. {15, 7, 0},
  161. {7, 6, 0},
  162. {63, 13, 31},
  163. {15, 10, 0},
  164. },
  165. /* UC 16 */
  166. {
  167. {7, 1, 0},
  168. {15, 7, 0},
  169. },
  170. /* UC 17 */
  171. {
  172. {7, 1, 0},
  173. {15, 7, 0},
  174. {7, 6, 0},
  175. {15, 10, 0},
  176. },
  177. /* UC 18 */
  178. {
  179. {7, 1, 0},
  180. {31, 2, 0},
  181. {15, 7, 0},
  182. },
  183. /* UC 19 */
  184. {
  185. {7, 1, 0},
  186. {31, 2, 0},
  187. {15, 7, 0},
  188. {7, 6, 0},
  189. {31, 18, 0},
  190. {15, 10, 0},
  191. },
  192. };
  193. enum {
  194. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  195. SWR_ATTACHED_OK, /* Device is attached */
  196. SWR_ALERT, /* Device alters master for any interrupts */
  197. SWR_RESERVED, /* Reserved */
  198. };
  199. #define SWRM_MAX_PORT_REG 40
  200. #define SWRM_MAX_INIT_REG 8
  201. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  202. #define SWR_MSTR_START_REG_ADDR 0x00
  203. #define SWR_MSTR_MAX_BUF_LEN 32
  204. #define BYTES_PER_LINE 12
  205. #define SWR_MSTR_RD_BUF_LEN 8
  206. #define SWR_MSTR_WR_BUF_LEN 32
  207. static void swrm_copy_data_port_config(struct swr_master *master,
  208. u8 inactive_bank);
  209. static struct swr_mstr_ctrl *dbgswrm;
  210. static struct dentry *debugfs_swrm_dent;
  211. static struct dentry *debugfs_peek;
  212. static struct dentry *debugfs_poke;
  213. static struct dentry *debugfs_reg_dump;
  214. static unsigned int read_data;
  215. static bool swrm_is_msm_variant(int val)
  216. {
  217. return (val == SWRM_VERSION_1_3);
  218. }
  219. static int swrm_debug_open(struct inode *inode, struct file *file)
  220. {
  221. file->private_data = inode->i_private;
  222. return 0;
  223. }
  224. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  225. {
  226. char *token;
  227. int base, cnt;
  228. token = strsep(&buf, " ");
  229. for (cnt = 0; cnt < num_of_par; cnt++) {
  230. if (token) {
  231. if ((token[1] == 'x') || (token[1] == 'X'))
  232. base = 16;
  233. else
  234. base = 10;
  235. if (kstrtou32(token, base, &param1[cnt]) != 0)
  236. return -EINVAL;
  237. token = strsep(&buf, " ");
  238. } else
  239. return -EINVAL;
  240. }
  241. return 0;
  242. }
  243. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  244. loff_t *ppos)
  245. {
  246. int i, reg_val, len;
  247. ssize_t total = 0;
  248. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  249. if (!ubuf || !ppos)
  250. return 0;
  251. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  252. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  253. reg_val = dbgswrm->read(dbgswrm->handle, i);
  254. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  255. if ((total + len) >= count - 1)
  256. break;
  257. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  258. pr_err("%s: fail to copy reg dump\n", __func__);
  259. total = -EFAULT;
  260. goto copy_err;
  261. }
  262. *ppos += len;
  263. total += len;
  264. }
  265. copy_err:
  266. return total;
  267. }
  268. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  269. size_t count, loff_t *ppos)
  270. {
  271. char lbuf[SWR_MSTR_RD_BUF_LEN];
  272. char *access_str;
  273. ssize_t ret_cnt;
  274. if (!count || !file || !ppos || !ubuf)
  275. return -EINVAL;
  276. access_str = file->private_data;
  277. if (*ppos < 0)
  278. return -EINVAL;
  279. if (!strcmp(access_str, "swrm_peek")) {
  280. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  281. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  282. strnlen(lbuf, 7));
  283. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  284. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  285. } else {
  286. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  287. ret_cnt = -EPERM;
  288. }
  289. return ret_cnt;
  290. }
  291. static ssize_t swrm_debug_write(struct file *filp,
  292. const char __user *ubuf, size_t cnt, loff_t *ppos)
  293. {
  294. char lbuf[SWR_MSTR_WR_BUF_LEN];
  295. int rc;
  296. u32 param[5];
  297. char *access_str;
  298. if (!filp || !ppos || !ubuf)
  299. return -EINVAL;
  300. access_str = filp->private_data;
  301. if (cnt > sizeof(lbuf) - 1)
  302. return -EINVAL;
  303. rc = copy_from_user(lbuf, ubuf, cnt);
  304. if (rc)
  305. return -EFAULT;
  306. lbuf[cnt] = '\0';
  307. if (!strcmp(access_str, "swrm_poke")) {
  308. /* write */
  309. rc = get_parameters(lbuf, param, 2);
  310. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  311. (param[1] <= 0xFFFFFFFF) &&
  312. (rc == 0))
  313. rc = dbgswrm->write(dbgswrm->handle, param[0],
  314. param[1]);
  315. else
  316. rc = -EINVAL;
  317. } else if (!strcmp(access_str, "swrm_peek")) {
  318. /* read */
  319. rc = get_parameters(lbuf, param, 1);
  320. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  321. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  322. else
  323. rc = -EINVAL;
  324. }
  325. if (rc == 0)
  326. rc = cnt;
  327. else
  328. pr_err("%s: rc = %d\n", __func__, rc);
  329. return rc;
  330. }
  331. static const struct file_operations swrm_debug_ops = {
  332. .open = swrm_debug_open,
  333. .write = swrm_debug_write,
  334. .read = swrm_debug_read,
  335. };
  336. static int swrm_set_ch_map(struct swr_mstr_ctrl *swrm, void *data)
  337. {
  338. struct swr_mstr_port *pinfo = (struct swr_mstr_port *)data;
  339. swrm->mstr_port = kzalloc(sizeof(struct swr_mstr_port), GFP_KERNEL);
  340. if (swrm->mstr_port == NULL)
  341. return -ENOMEM;
  342. swrm->mstr_port->num_port = pinfo->num_port;
  343. swrm->mstr_port->port = kzalloc((pinfo->num_port * sizeof(u8)),
  344. GFP_KERNEL);
  345. if (!swrm->mstr_port->port) {
  346. kfree(swrm->mstr_port);
  347. swrm->mstr_port = NULL;
  348. return -ENOMEM;
  349. }
  350. memcpy(swrm->mstr_port->port, pinfo->port, pinfo->num_port);
  351. return 0;
  352. }
  353. static bool swrm_is_port_en(struct swr_master *mstr)
  354. {
  355. return !!(mstr->num_port);
  356. }
  357. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  358. {
  359. if (!swrm->clk || !swrm->handle)
  360. return -EINVAL;
  361. if (enable) {
  362. swrm->clk_ref_count++;
  363. if (swrm->clk_ref_count == 1) {
  364. swrm->clk(swrm->handle, true);
  365. swrm->state = SWR_MSTR_UP;
  366. }
  367. } else if (--swrm->clk_ref_count == 0) {
  368. swrm->clk(swrm->handle, false);
  369. swrm->state = SWR_MSTR_DOWN;
  370. } else if (swrm->clk_ref_count < 0) {
  371. pr_err("%s: swrm clk count mismatch\n", __func__);
  372. swrm->clk_ref_count = 0;
  373. }
  374. return 0;
  375. }
  376. static int swrm_get_port_config(struct swr_master *master)
  377. {
  378. u32 ch_rate = 0;
  379. u32 num_ch = 0;
  380. int i, uc_idx;
  381. u32 portcount = 0;
  382. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  383. if (master->port[i].port_en) {
  384. ch_rate += master->port[i].ch_rate;
  385. num_ch += master->port[i].num_ch;
  386. portcount++;
  387. }
  388. }
  389. for (i = 0; i < ARRAY_SIZE(uc); i++) {
  390. if ((uc[i].num_port == portcount) &&
  391. (uc[i].num_ch == num_ch) &&
  392. (uc[i].chrate == ch_rate)) {
  393. uc_idx = i;
  394. break;
  395. }
  396. }
  397. if (i >= ARRAY_SIZE(uc)) {
  398. dev_err(&master->dev,
  399. "%s: usecase port:%d, num_ch:%d, chrate:%d not found\n",
  400. __func__, master->num_port, num_ch, ch_rate);
  401. return -EINVAL;
  402. }
  403. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  404. if (master->port[i].port_en) {
  405. master->port[i].sinterval = pp[uc_idx][i].si;
  406. master->port[i].offset1 = pp[uc_idx][i].off1;
  407. master->port[i].offset2 = pp[uc_idx][i].off2;
  408. }
  409. }
  410. return 0;
  411. }
  412. static int swrm_get_master_port(u8 *mstr_port_id, u8 slv_port_id)
  413. {
  414. int i;
  415. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  416. if (mstr_ports[i] == slv_port_id) {
  417. *mstr_port_id = i;
  418. return 0;
  419. }
  420. }
  421. return -EINVAL;
  422. }
  423. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  424. u8 dev_addr, u16 reg_addr)
  425. {
  426. u32 val;
  427. u8 id = *cmd_id;
  428. if (id != SWR_BROADCAST_CMD_ID) {
  429. if (id < 14)
  430. id += 1;
  431. else
  432. id = 0;
  433. *cmd_id = id;
  434. }
  435. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  436. return val;
  437. }
  438. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  439. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  440. u32 len)
  441. {
  442. u32 val;
  443. int ret = 0;
  444. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  445. ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_RD_CMD, val);
  446. if (ret < 0) {
  447. dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
  448. __func__, val, ret);
  449. goto err;
  450. }
  451. *cmd_data = swrm->read(swrm->handle, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  452. dev_dbg(swrm->dev,
  453. "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
  454. __func__, reg_addr, cmd_id, dev_addr, *cmd_data);
  455. err:
  456. return ret;
  457. }
  458. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  459. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  460. {
  461. u32 val;
  462. int ret = 0;
  463. if (!cmd_id)
  464. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  465. dev_addr, reg_addr);
  466. else
  467. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  468. dev_addr, reg_addr);
  469. dev_dbg(swrm->dev,
  470. "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
  471. __func__, reg_addr, cmd_id, dev_addr, cmd_data);
  472. ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_WR_CMD, val);
  473. if (ret < 0) {
  474. dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
  475. __func__, val, ret);
  476. goto err;
  477. }
  478. if (cmd_id == 0xF) {
  479. /*
  480. * sleep for 10ms for MSM soundwire variant to allow broadcast
  481. * command to complete.
  482. */
  483. if (swrm_is_msm_variant(swrm->version))
  484. usleep_range(10000, 10100);
  485. else
  486. wait_for_completion_timeout(&swrm->broadcast,
  487. (2 * HZ/10));
  488. }
  489. err:
  490. return ret;
  491. }
  492. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  493. void *buf, u32 len)
  494. {
  495. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  496. int ret = 0;
  497. int val;
  498. u8 *reg_val = (u8 *)buf;
  499. if (!swrm) {
  500. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  501. return -EINVAL;
  502. }
  503. if (dev_num)
  504. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  505. len);
  506. else
  507. val = swrm->read(swrm->handle, reg_addr);
  508. if (!ret)
  509. *reg_val = (u8)val;
  510. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  511. return ret;
  512. }
  513. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  514. const void *buf)
  515. {
  516. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  517. int ret = 0;
  518. u8 reg_val = *(u8 *)buf;
  519. if (!swrm) {
  520. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  521. return -EINVAL;
  522. }
  523. if (dev_num)
  524. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  525. else
  526. ret = swrm->write(swrm->handle, reg_addr, reg_val);
  527. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  528. return ret;
  529. }
  530. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  531. const void *buf, size_t len)
  532. {
  533. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  534. int ret = 0;
  535. int i;
  536. u32 *val;
  537. u32 *swr_fifo_reg;
  538. if (!swrm || !swrm->handle) {
  539. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  540. return -EINVAL;
  541. }
  542. if (len <= 0)
  543. return -EINVAL;
  544. if (dev_num) {
  545. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  546. if (!swr_fifo_reg) {
  547. ret = -ENOMEM;
  548. goto err;
  549. }
  550. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  551. if (!val) {
  552. ret = -ENOMEM;
  553. goto mem_fail;
  554. }
  555. for (i = 0; i < len; i++) {
  556. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  557. ((u8 *)buf)[i],
  558. dev_num,
  559. ((u16 *)reg)[i]);
  560. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  561. }
  562. ret = swrm->bulk_write(swrm->handle, swr_fifo_reg, val, len);
  563. if (ret) {
  564. dev_err(&master->dev, "%s: bulk write failed\n",
  565. __func__);
  566. ret = -EINVAL;
  567. }
  568. } else {
  569. dev_err(&master->dev,
  570. "%s: No support of Bulk write for master regs\n",
  571. __func__);
  572. ret = -EINVAL;
  573. goto err;
  574. }
  575. kfree(val);
  576. mem_fail:
  577. kfree(swr_fifo_reg);
  578. err:
  579. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  580. return ret;
  581. }
  582. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  583. {
  584. return (swrm->read(swrm->handle, SWRM_MCP_STATUS) &
  585. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  586. }
  587. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  588. u8 row, u8 col)
  589. {
  590. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  591. SWRS_SCP_FRAME_CTRL_BANK(bank));
  592. }
  593. static struct swr_port_info *swrm_get_port(struct swr_master *master,
  594. u8 port_id)
  595. {
  596. int i;
  597. struct swr_port_info *port = NULL;
  598. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  599. port = &master->port[i];
  600. if (port->slave_port_id == port_id) {
  601. dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
  602. __func__, port_id, i);
  603. return port;
  604. }
  605. }
  606. return NULL;
  607. }
  608. static struct swr_port_info *swrm_get_avail_port(struct swr_master *master)
  609. {
  610. int i;
  611. struct swr_port_info *port = NULL;
  612. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  613. port = &master->port[i];
  614. if (port->port_en)
  615. continue;
  616. dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
  617. __func__, port->slave_port_id, i);
  618. return port;
  619. }
  620. return NULL;
  621. }
  622. static struct swr_port_info *swrm_get_enabled_port(struct swr_master *master,
  623. u8 port_id)
  624. {
  625. int i;
  626. struct swr_port_info *port = NULL;
  627. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  628. port = &master->port[i];
  629. if ((port->slave_port_id == port_id) && (port->port_en == true))
  630. break;
  631. }
  632. if (i == SWR_MSTR_PORT_LEN)
  633. port = NULL;
  634. return port;
  635. }
  636. static bool swrm_remove_from_group(struct swr_master *master)
  637. {
  638. struct swr_device *swr_dev;
  639. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  640. bool is_removed = false;
  641. if (!swrm)
  642. goto end;
  643. mutex_lock(&swrm->mlock);
  644. if ((swrm->num_rx_chs > 1) &&
  645. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  646. list_for_each_entry(swr_dev, &master->devices,
  647. dev_list) {
  648. swr_dev->group_id = SWR_GROUP_NONE;
  649. master->gr_sid = 0;
  650. }
  651. is_removed = true;
  652. }
  653. mutex_unlock(&swrm->mlock);
  654. end:
  655. return is_removed;
  656. }
  657. static void swrm_cleanup_disabled_data_ports(struct swr_master *master,
  658. u8 bank)
  659. {
  660. u32 value;
  661. struct swr_port_info *port;
  662. int i;
  663. int port_type;
  664. struct swrm_mports *mport, *mport_next = NULL;
  665. int port_disable_cnt = 0;
  666. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  667. if (!swrm) {
  668. pr_err("%s: swrm is null\n", __func__);
  669. return;
  670. }
  671. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  672. master->num_port);
  673. mport = list_first_entry_or_null(&swrm->mport_list,
  674. struct swrm_mports,
  675. list);
  676. if (!mport) {
  677. dev_err(swrm->dev, "%s: list is empty\n", __func__);
  678. return;
  679. }
  680. for (i = 0; i < master->num_port; i++) {
  681. port = swrm_get_port(master, mstr_ports[mport->id]);
  682. if (!port || port->ch_en)
  683. goto inc_loop;
  684. port_disable_cnt++;
  685. port_type = mstr_port_type[mport->id];
  686. value = ((port->ch_en)
  687. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  688. value |= ((port->offset2)
  689. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  690. value |= ((port->offset1)
  691. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  692. value |= port->sinterval;
  693. swrm->write(swrm->handle,
  694. SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank),
  695. value);
  696. swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_num, 0x00,
  697. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  698. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  699. __func__, mport->id,
  700. (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
  701. inc_loop:
  702. mport_next = list_next_entry(mport, list);
  703. if (port && !port->ch_en) {
  704. list_del(&mport->list);
  705. kfree(mport);
  706. }
  707. if (!mport_next) {
  708. dev_err(swrm->dev, "%s: end of list\n", __func__);
  709. break;
  710. }
  711. mport = mport_next;
  712. }
  713. master->num_port -= port_disable_cnt;
  714. dev_dbg(swrm->dev, "%s:disable ports: %d, active ports (rem): %d\n",
  715. __func__, port_disable_cnt, master->num_port);
  716. }
  717. static int swrm_slvdev_datapath_control(struct swr_master *master,
  718. bool enable)
  719. {
  720. u8 bank;
  721. u32 value, n_col;
  722. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  723. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  724. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  725. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  726. u8 inactive_bank;
  727. if (!swrm) {
  728. pr_err("%s: swrm is null\n", __func__);
  729. return 0;
  730. }
  731. bank = get_inactive_bank_num(swrm);
  732. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  733. __func__, enable, swrm->num_cfg_devs);
  734. if (enable) {
  735. /* set Row = 48 and col = 16 */
  736. n_col = SWR_MAX_COL;
  737. } else {
  738. /*
  739. * Do not change to 48x2 if number of channels configured
  740. * as stereo and if disable datapath is called for the
  741. * first slave device
  742. */
  743. if (swrm->num_cfg_devs > 0)
  744. n_col = SWR_MAX_COL;
  745. else
  746. n_col = SWR_MIN_COL;
  747. /*
  748. * All ports are already disabled, no need to perform
  749. * bank-switch and copy operation. This case can arise
  750. * when speaker channels are enabled in stereo mode with
  751. * BROADCAST and disabled in GROUP_NONE
  752. */
  753. if (master->num_port == 0)
  754. return 0;
  755. }
  756. value = swrm->read(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  757. value &= (~mask);
  758. value |= ((0 << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  759. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  760. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  761. swrm->write(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  762. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  763. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  764. enable_bank_switch(swrm, bank, SWR_MAX_ROW, n_col);
  765. inactive_bank = bank ? 0 : 1;
  766. if (enable)
  767. swrm_copy_data_port_config(master, inactive_bank);
  768. else
  769. swrm_cleanup_disabled_data_ports(master, inactive_bank);
  770. if (!swrm_is_port_en(master)) {
  771. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  772. __func__);
  773. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  774. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  775. }
  776. return 0;
  777. }
  778. static void swrm_apply_port_config(struct swr_master *master)
  779. {
  780. u8 bank;
  781. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  782. if (!swrm) {
  783. pr_err("%s: Invalid handle to swr controller\n",
  784. __func__);
  785. return;
  786. }
  787. bank = get_inactive_bank_num(swrm);
  788. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  789. __func__, bank, master->num_port);
  790. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  791. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  792. swrm_copy_data_port_config(master, bank);
  793. }
  794. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  795. {
  796. u32 value;
  797. struct swr_port_info *port;
  798. int i;
  799. int port_type;
  800. struct swrm_mports *mport;
  801. u32 reg[SWRM_MAX_PORT_REG];
  802. u32 val[SWRM_MAX_PORT_REG];
  803. int len = 0;
  804. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  805. if (!swrm) {
  806. pr_err("%s: swrm is null\n", __func__);
  807. return;
  808. }
  809. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  810. master->num_port);
  811. mport = list_first_entry_or_null(&swrm->mport_list,
  812. struct swrm_mports,
  813. list);
  814. if (!mport) {
  815. dev_err(swrm->dev, "%s: list is empty\n", __func__);
  816. return;
  817. }
  818. for (i = 0; i < master->num_port; i++) {
  819. port = swrm_get_enabled_port(master, mstr_ports[mport->id]);
  820. if (!port)
  821. continue;
  822. port_type = mstr_port_type[mport->id];
  823. if (!port->dev_num || (port->dev_num > master->num_dev)) {
  824. dev_dbg(swrm->dev, "%s: invalid device id = %d\n",
  825. __func__, port->dev_num);
  826. continue;
  827. }
  828. value = ((port->ch_en)
  829. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  830. value |= ((port->offset2)
  831. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  832. value |= ((port->offset1)
  833. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  834. value |= port->sinterval;
  835. reg[len] = SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank);
  836. val[len++] = value;
  837. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  838. __func__, mport->id,
  839. (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
  840. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  841. val[len++] = SWR_REG_VAL_PACK(port->ch_en, port->dev_num, 0x00,
  842. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  843. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  844. val[len++] = SWR_REG_VAL_PACK(port->sinterval,
  845. port->dev_num, 0x00,
  846. SWRS_DP_SAMPLE_CONTROL_1_BANK(port_type, bank));
  847. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  848. val[len++] = SWR_REG_VAL_PACK(port->offset1,
  849. port->dev_num, 0x00,
  850. SWRS_DP_OFFSET_CONTROL_1_BANK(port_type, bank));
  851. if (port_type != 0) {
  852. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  853. val[len++] = SWR_REG_VAL_PACK(port->offset2,
  854. port->dev_num, 0x00,
  855. SWRS_DP_OFFSET_CONTROL_2_BANK(port_type,
  856. bank));
  857. }
  858. mport = list_next_entry(mport, list);
  859. if (!mport) {
  860. dev_err(swrm->dev, "%s: end of list\n", __func__);
  861. break;
  862. }
  863. }
  864. swrm->bulk_write(swrm->handle, reg, val, len);
  865. }
  866. static int swrm_connect_port(struct swr_master *master,
  867. struct swr_params *portinfo)
  868. {
  869. int i;
  870. struct swr_port_info *port;
  871. int ret = 0;
  872. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  873. struct swrm_mports *mport;
  874. struct list_head *ptr, *next;
  875. dev_dbg(&master->dev, "%s: enter\n", __func__);
  876. if (!portinfo)
  877. return -EINVAL;
  878. if (!swrm) {
  879. dev_err(&master->dev,
  880. "%s: Invalid handle to swr controller\n",
  881. __func__);
  882. return -EINVAL;
  883. }
  884. mutex_lock(&swrm->mlock);
  885. if (!swrm_is_port_en(master))
  886. pm_runtime_get_sync(&swrm->pdev->dev);
  887. for (i = 0; i < portinfo->num_port; i++) {
  888. mport = kzalloc(sizeof(struct swrm_mports), GFP_KERNEL);
  889. if (!mport) {
  890. ret = -ENOMEM;
  891. goto mem_fail;
  892. }
  893. ret = swrm_get_master_port(&mport->id,
  894. portinfo->port_id[i]);
  895. if (ret < 0) {
  896. dev_err(&master->dev,
  897. "%s: mstr portid for slv port %d not found\n",
  898. __func__, portinfo->port_id[i]);
  899. goto port_fail;
  900. }
  901. port = swrm_get_avail_port(master);
  902. if (!port) {
  903. dev_err(&master->dev,
  904. "%s: avail ports not found!\n", __func__);
  905. goto port_fail;
  906. }
  907. list_add(&mport->list, &swrm->mport_list);
  908. port->dev_num = portinfo->dev_num;
  909. port->slave_port_id = portinfo->port_id[i];
  910. port->num_ch = portinfo->num_ch[i];
  911. port->ch_rate = portinfo->ch_rate[i];
  912. port->ch_en = portinfo->ch_en[i];
  913. port->port_en = true;
  914. dev_dbg(&master->dev,
  915. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  916. __func__, mport->id, port->slave_port_id, port->ch_rate,
  917. port->num_ch);
  918. }
  919. master->num_port += portinfo->num_port;
  920. if (master->num_port >= SWR_MSTR_PORT_LEN)
  921. master->num_port = SWR_MSTR_PORT_LEN;
  922. swrm_get_port_config(master);
  923. swr_port_response(master, portinfo->tid);
  924. swrm->num_cfg_devs += 1;
  925. dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d\n",
  926. __func__, swrm->num_cfg_devs, swrm->num_rx_chs);
  927. if (swrm->num_rx_chs > 1) {
  928. if (swrm->num_rx_chs == swrm->num_cfg_devs)
  929. swrm_apply_port_config(master);
  930. } else {
  931. swrm_apply_port_config(master);
  932. }
  933. mutex_unlock(&swrm->mlock);
  934. return 0;
  935. port_fail:
  936. kfree(mport);
  937. mem_fail:
  938. list_for_each_safe(ptr, next, &swrm->mport_list) {
  939. mport = list_entry(ptr, struct swrm_mports, list);
  940. for (i = 0; i < portinfo->num_port; i++) {
  941. if (portinfo->port_id[i] == mstr_ports[mport->id]) {
  942. port = swrm_get_port(master,
  943. portinfo->port_id[i]);
  944. if (port)
  945. port->ch_en = false;
  946. list_del(&mport->list);
  947. kfree(mport);
  948. break;
  949. }
  950. }
  951. }
  952. mutex_unlock(&swrm->mlock);
  953. return ret;
  954. }
  955. static int swrm_disconnect_port(struct swr_master *master,
  956. struct swr_params *portinfo)
  957. {
  958. int i;
  959. struct swr_port_info *port;
  960. u8 bank;
  961. u32 value;
  962. int ret = 0;
  963. u8 mport_id = 0;
  964. int port_type = 0;
  965. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  966. if (!swrm) {
  967. dev_err(&master->dev,
  968. "%s: Invalid handle to swr controller\n",
  969. __func__);
  970. return -EINVAL;
  971. }
  972. if (!portinfo) {
  973. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  974. return -EINVAL;
  975. }
  976. mutex_lock(&swrm->mlock);
  977. bank = get_inactive_bank_num(swrm);
  978. for (i = 0; i < portinfo->num_port; i++) {
  979. ret = swrm_get_master_port(&mport_id,
  980. portinfo->port_id[i]);
  981. if (ret < 0) {
  982. dev_err(&master->dev,
  983. "%s: mstr portid for slv port %d not found\n",
  984. __func__, portinfo->port_id[i]);
  985. mutex_unlock(&swrm->mlock);
  986. return -EINVAL;
  987. }
  988. port = swrm_get_enabled_port(master, portinfo->port_id[i]);
  989. if (!port) {
  990. dev_dbg(&master->dev, "%s: port %d already disabled\n",
  991. __func__, portinfo->port_id[i]);
  992. continue;
  993. }
  994. port_type = mstr_port_type[mport_id];
  995. port->dev_num = portinfo->dev_num;
  996. port->port_en = false;
  997. port->ch_en = 0;
  998. value = port->ch_en << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT;
  999. value |= (port->offset2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  1000. value |= (port->offset1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  1001. value |= port->sinterval;
  1002. swrm->write(swrm->handle,
  1003. SWRM_DP_PORT_CTRL_BANK((mport_id+1), bank),
  1004. value);
  1005. swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_num, 0x00,
  1006. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  1007. }
  1008. swr_port_response(master, portinfo->tid);
  1009. swrm->num_cfg_devs -= 1;
  1010. dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d, active ports: %d\n",
  1011. __func__, swrm->num_cfg_devs, swrm->num_rx_chs,
  1012. master->num_port);
  1013. mutex_unlock(&swrm->mlock);
  1014. return 0;
  1015. }
  1016. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1017. int status, u8 *devnum)
  1018. {
  1019. int i;
  1020. int new_sts = status;
  1021. int ret = SWR_NOT_PRESENT;
  1022. if (status != swrm->slave_status) {
  1023. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1024. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1025. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1026. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1027. *devnum = i;
  1028. break;
  1029. }
  1030. status >>= 2;
  1031. swrm->slave_status >>= 2;
  1032. }
  1033. swrm->slave_status = new_sts;
  1034. }
  1035. return ret;
  1036. }
  1037. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1038. {
  1039. struct swr_mstr_ctrl *swrm = dev;
  1040. u32 value, intr_sts;
  1041. int status, chg_sts, i;
  1042. u8 devnum = 0;
  1043. int ret = IRQ_HANDLED;
  1044. mutex_lock(&swrm->reslock);
  1045. swrm_clk_request(swrm, true);
  1046. mutex_unlock(&swrm->reslock);
  1047. intr_sts = swrm->read(swrm->handle, SWRM_INTERRUPT_STATUS);
  1048. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1049. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1050. value = intr_sts & (1 << i);
  1051. if (!value)
  1052. continue;
  1053. swrm->write(swrm->handle, SWRM_INTERRUPT_CLEAR, value);
  1054. switch (value) {
  1055. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1056. dev_dbg(swrm->dev, "SWR slave pend irq\n");
  1057. break;
  1058. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1059. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1060. break;
  1061. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1062. status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
  1063. if (status == swrm->slave_status) {
  1064. dev_dbg(swrm->dev,
  1065. "%s: No change in slave status: %d\n",
  1066. __func__, status);
  1067. break;
  1068. }
  1069. chg_sts = swrm_check_slave_change_status(swrm, status,
  1070. &devnum);
  1071. switch (chg_sts) {
  1072. case SWR_NOT_PRESENT:
  1073. dev_dbg(swrm->dev, "device %d got detached\n",
  1074. devnum);
  1075. break;
  1076. case SWR_ATTACHED_OK:
  1077. dev_dbg(swrm->dev, "device %d got attached\n",
  1078. devnum);
  1079. break;
  1080. case SWR_ALERT:
  1081. dev_dbg(swrm->dev,
  1082. "device %d has pending interrupt\n",
  1083. devnum);
  1084. break;
  1085. }
  1086. break;
  1087. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1088. dev_err_ratelimited(swrm->dev, "SWR bus clash detected\n");
  1089. break;
  1090. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1091. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1092. break;
  1093. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1094. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1095. break;
  1096. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1097. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1098. break;
  1099. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1100. value = swrm->read(swrm->handle, SWRM_CMD_FIFO_STATUS);
  1101. dev_err_ratelimited(swrm->dev,
  1102. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1103. value);
  1104. swrm->write(swrm->handle, SWRM_CMD_FIFO_CMD, 0x1);
  1105. break;
  1106. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1107. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1108. break;
  1109. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1110. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1111. break;
  1112. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1113. complete(&swrm->broadcast);
  1114. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1115. break;
  1116. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1117. break;
  1118. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1119. break;
  1120. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1121. break;
  1122. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1123. complete(&swrm->reset);
  1124. break;
  1125. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1126. break;
  1127. default:
  1128. dev_err_ratelimited(swrm->dev, "SWR unknown interrupt\n");
  1129. ret = IRQ_NONE;
  1130. break;
  1131. }
  1132. }
  1133. mutex_lock(&swrm->reslock);
  1134. swrm_clk_request(swrm, false);
  1135. mutex_unlock(&swrm->reslock);
  1136. return ret;
  1137. }
  1138. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1139. {
  1140. u32 val;
  1141. swrm->slave_status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
  1142. val = (swrm->slave_status >> (devnum * 2));
  1143. val &= SWRM_MCP_SLV_STATUS_MASK;
  1144. return val;
  1145. }
  1146. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1147. u8 *dev_num)
  1148. {
  1149. int i;
  1150. u64 id = 0;
  1151. int ret = -EINVAL;
  1152. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1153. struct swr_device *swr_dev;
  1154. u32 num_dev = 0;
  1155. if (!swrm) {
  1156. pr_err("%s: Invalid handle to swr controller\n",
  1157. __func__);
  1158. return ret;
  1159. }
  1160. if (swrm->num_dev)
  1161. num_dev = swrm->num_dev;
  1162. else
  1163. num_dev = mstr->num_dev;
  1164. pm_runtime_get_sync(&swrm->pdev->dev);
  1165. for (i = 1; i < (num_dev + 1); i++) {
  1166. id = ((u64)(swrm->read(swrm->handle,
  1167. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1168. id |= swrm->read(swrm->handle,
  1169. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1170. /*
  1171. * As pm_runtime_get_sync() brings all slaves out of reset
  1172. * update logical device number for all slaves.
  1173. */
  1174. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1175. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1176. u32 status = swrm_get_device_status(swrm, i);
  1177. if ((status == 0x01) || (status == 0x02)) {
  1178. swr_dev->dev_num = i;
  1179. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1180. *dev_num = i;
  1181. ret = 0;
  1182. }
  1183. dev_dbg(swrm->dev, "%s: devnum %d is assigned for dev addr %lx\n",
  1184. __func__, i, swr_dev->addr);
  1185. }
  1186. }
  1187. }
  1188. }
  1189. if (ret)
  1190. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1191. __func__, dev_id);
  1192. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  1193. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  1194. return ret;
  1195. }
  1196. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1197. {
  1198. int ret = 0;
  1199. u32 val;
  1200. u8 row_ctrl = SWR_MAX_ROW;
  1201. u8 col_ctrl = SWR_MIN_COL;
  1202. u8 ssp_period = 1;
  1203. u8 retry_cmd_num = 3;
  1204. u32 reg[SWRM_MAX_INIT_REG];
  1205. u32 value[SWRM_MAX_INIT_REG];
  1206. int len = 0;
  1207. /* Clear Rows and Cols */
  1208. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1209. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1210. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1211. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1212. value[len++] = val;
  1213. /* Set Auto enumeration flag */
  1214. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1215. value[len++] = 1;
  1216. /* Mask soundwire interrupts */
  1217. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1218. value[len++] = 0x1FFFD;
  1219. /* Configure No pings */
  1220. val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
  1221. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1222. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1223. reg[len] = SWRM_MCP_CFG_ADDR;
  1224. value[len++] = val;
  1225. /* Configure number of retries of a read/write cmd */
  1226. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1227. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1228. value[len++] = val;
  1229. /* Set IRQ to PULSE */
  1230. reg[len] = SWRM_COMP_CFG_ADDR;
  1231. value[len++] = 0x02;
  1232. reg[len] = SWRM_COMP_CFG_ADDR;
  1233. value[len++] = 0x03;
  1234. reg[len] = SWRM_INTERRUPT_CLEAR;
  1235. value[len++] = 0x08;
  1236. swrm->bulk_write(swrm->handle, reg, value, len);
  1237. return ret;
  1238. }
  1239. static int swrm_event_notify(struct notifier_block *self,
  1240. unsigned long action, void *data)
  1241. {
  1242. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1243. event_notifier);
  1244. if (!swrm || !swrm->pdev) {
  1245. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1246. return -EINVAL;
  1247. }
  1248. if (action != MSM_AUD_DC_EVENT) {
  1249. dev_err(&swrm->pdev->dev, "%s: invalid event type: %lu\n", __func__, action);
  1250. return -EINVAL;
  1251. }
  1252. schedule_work(&(swrm->dc_presence_work));
  1253. return 0;
  1254. }
  1255. static void swrm_notify_work_fn(struct work_struct *work)
  1256. {
  1257. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1258. dc_presence_work);
  1259. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1260. }
  1261. static int swrm_probe(struct platform_device *pdev)
  1262. {
  1263. struct swr_mstr_ctrl *swrm;
  1264. struct swr_ctrl_platform_data *pdata;
  1265. int ret;
  1266. /* Allocate soundwire master driver structure */
  1267. swrm = kzalloc(sizeof(struct swr_mstr_ctrl), GFP_KERNEL);
  1268. if (!swrm) {
  1269. ret = -ENOMEM;
  1270. goto err_memory_fail;
  1271. }
  1272. swrm->dev = &pdev->dev;
  1273. swrm->pdev = pdev;
  1274. platform_set_drvdata(pdev, swrm);
  1275. swr_set_ctrl_data(&swrm->master, swrm);
  1276. pdata = dev_get_platdata(&pdev->dev);
  1277. if (!pdata) {
  1278. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1279. __func__);
  1280. ret = -EINVAL;
  1281. goto err_pdata_fail;
  1282. }
  1283. swrm->handle = (void *)pdata->handle;
  1284. if (!swrm->handle) {
  1285. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1286. __func__);
  1287. ret = -EINVAL;
  1288. goto err_pdata_fail;
  1289. }
  1290. swrm->read = pdata->read;
  1291. if (!swrm->read) {
  1292. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1293. __func__);
  1294. ret = -EINVAL;
  1295. goto err_pdata_fail;
  1296. }
  1297. swrm->write = pdata->write;
  1298. if (!swrm->write) {
  1299. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1300. __func__);
  1301. ret = -EINVAL;
  1302. goto err_pdata_fail;
  1303. }
  1304. swrm->bulk_write = pdata->bulk_write;
  1305. if (!swrm->bulk_write) {
  1306. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1307. __func__);
  1308. ret = -EINVAL;
  1309. goto err_pdata_fail;
  1310. }
  1311. swrm->clk = pdata->clk;
  1312. if (!swrm->clk) {
  1313. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1314. __func__);
  1315. ret = -EINVAL;
  1316. goto err_pdata_fail;
  1317. }
  1318. swrm->reg_irq = pdata->reg_irq;
  1319. if (!swrm->reg_irq) {
  1320. dev_err(&pdev->dev, "%s: swrm->reg_irq is NULL\n",
  1321. __func__);
  1322. ret = -EINVAL;
  1323. goto err_pdata_fail;
  1324. }
  1325. swrm->master.read = swrm_read;
  1326. swrm->master.write = swrm_write;
  1327. swrm->master.bulk_write = swrm_bulk_write;
  1328. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1329. swrm->master.connect_port = swrm_connect_port;
  1330. swrm->master.disconnect_port = swrm_disconnect_port;
  1331. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1332. swrm->master.remove_from_group = swrm_remove_from_group;
  1333. swrm->master.dev.parent = &pdev->dev;
  1334. swrm->master.dev.of_node = pdev->dev.of_node;
  1335. swrm->master.num_port = 0;
  1336. swrm->num_enum_slaves = 0;
  1337. swrm->rcmd_id = 0;
  1338. swrm->wcmd_id = 0;
  1339. swrm->slave_status = 0;
  1340. swrm->num_rx_chs = 0;
  1341. swrm->clk_ref_count = 0;
  1342. swrm->state = SWR_MSTR_RESUME;
  1343. init_completion(&swrm->reset);
  1344. init_completion(&swrm->broadcast);
  1345. mutex_init(&swrm->mlock);
  1346. INIT_LIST_HEAD(&swrm->mport_list);
  1347. mutex_init(&swrm->reslock);
  1348. mutex_init(&swrm->force_down_lock);
  1349. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1350. &swrm->num_dev);
  1351. if (ret)
  1352. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1353. __func__, "qcom,swr-num-dev");
  1354. else {
  1355. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1356. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1357. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1358. ret = -EINVAL;
  1359. goto err_pdata_fail;
  1360. }
  1361. }
  1362. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1363. SWR_IRQ_REGISTER);
  1364. if (ret) {
  1365. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1366. __func__, ret);
  1367. goto err_irq_fail;
  1368. }
  1369. ret = swr_register_master(&swrm->master);
  1370. if (ret) {
  1371. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1372. goto err_mstr_fail;
  1373. }
  1374. /* Add devices registered with board-info as the
  1375. * controller will be up now
  1376. */
  1377. swr_master_add_boarddevices(&swrm->master);
  1378. mutex_lock(&swrm->mlock);
  1379. swrm_clk_request(swrm, true);
  1380. ret = swrm_master_init(swrm);
  1381. if (ret < 0) {
  1382. dev_err(&pdev->dev,
  1383. "%s: Error in master Initializaiton, err %d\n",
  1384. __func__, ret);
  1385. mutex_unlock(&swrm->mlock);
  1386. goto err_mstr_fail;
  1387. }
  1388. swrm->version = swrm->read(swrm->handle, SWRM_COMP_HW_VERSION);
  1389. mutex_unlock(&swrm->mlock);
  1390. if (pdev->dev.of_node)
  1391. of_register_swr_devices(&swrm->master);
  1392. dbgswrm = swrm;
  1393. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1394. if (!IS_ERR(debugfs_swrm_dent)) {
  1395. debugfs_peek = debugfs_create_file("swrm_peek",
  1396. S_IFREG | 0444, debugfs_swrm_dent,
  1397. (void *) "swrm_peek", &swrm_debug_ops);
  1398. debugfs_poke = debugfs_create_file("swrm_poke",
  1399. S_IFREG | 0444, debugfs_swrm_dent,
  1400. (void *) "swrm_poke", &swrm_debug_ops);
  1401. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1402. S_IFREG | 0444, debugfs_swrm_dent,
  1403. (void *) "swrm_reg_dump",
  1404. &swrm_debug_ops);
  1405. }
  1406. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1407. pm_runtime_use_autosuspend(&pdev->dev);
  1408. pm_runtime_set_active(&pdev->dev);
  1409. pm_runtime_enable(&pdev->dev);
  1410. pm_runtime_mark_last_busy(&pdev->dev);
  1411. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1412. swrm->event_notifier.notifier_call = swrm_event_notify;
  1413. msm_aud_evt_register_client(&swrm->event_notifier);
  1414. return 0;
  1415. err_mstr_fail:
  1416. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1417. swrm, SWR_IRQ_FREE);
  1418. err_irq_fail:
  1419. mutex_destroy(&swrm->mlock);
  1420. mutex_destroy(&swrm->reslock);
  1421. mutex_destroy(&swrm->force_down_lock);
  1422. err_pdata_fail:
  1423. kfree(swrm);
  1424. err_memory_fail:
  1425. return ret;
  1426. }
  1427. static int swrm_remove(struct platform_device *pdev)
  1428. {
  1429. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1430. if (swrm->reg_irq)
  1431. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1432. swrm, SWR_IRQ_FREE);
  1433. if (swrm->mstr_port) {
  1434. kfree(swrm->mstr_port->port);
  1435. swrm->mstr_port->port = NULL;
  1436. kfree(swrm->mstr_port);
  1437. swrm->mstr_port = NULL;
  1438. }
  1439. pm_runtime_disable(&pdev->dev);
  1440. pm_runtime_set_suspended(&pdev->dev);
  1441. swr_unregister_master(&swrm->master);
  1442. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1443. mutex_destroy(&swrm->mlock);
  1444. mutex_destroy(&swrm->reslock);
  1445. mutex_destroy(&swrm->force_down_lock);
  1446. kfree(swrm);
  1447. return 0;
  1448. }
  1449. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1450. {
  1451. u32 val;
  1452. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1453. swrm->write(swrm->handle, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1454. val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
  1455. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1456. swrm->write(swrm->handle, SWRM_MCP_CFG_ADDR, val);
  1457. swrm->state = SWR_MSTR_PAUSE;
  1458. return 0;
  1459. }
  1460. #ifdef CONFIG_PM
  1461. static int swrm_runtime_resume(struct device *dev)
  1462. {
  1463. struct platform_device *pdev = to_platform_device(dev);
  1464. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1465. int ret = 0;
  1466. struct swr_master *mstr = &swrm->master;
  1467. struct swr_device *swr_dev;
  1468. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1469. __func__, swrm->state);
  1470. mutex_lock(&swrm->reslock);
  1471. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1472. (swrm->state == SWR_MSTR_DOWN)) {
  1473. if (swrm->state == SWR_MSTR_DOWN) {
  1474. if (swrm_clk_request(swrm, true))
  1475. goto exit;
  1476. }
  1477. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1478. ret = swr_device_up(swr_dev);
  1479. if (ret) {
  1480. dev_err(dev,
  1481. "%s: failed to wakeup swr dev %d\n",
  1482. __func__, swr_dev->dev_num);
  1483. swrm_clk_request(swrm, false);
  1484. goto exit;
  1485. }
  1486. }
  1487. swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
  1488. swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
  1489. swrm_master_init(swrm);
  1490. }
  1491. exit:
  1492. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1493. mutex_unlock(&swrm->reslock);
  1494. return ret;
  1495. }
  1496. static int swrm_runtime_suspend(struct device *dev)
  1497. {
  1498. struct platform_device *pdev = to_platform_device(dev);
  1499. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1500. int ret = 0;
  1501. struct swr_master *mstr = &swrm->master;
  1502. struct swr_device *swr_dev;
  1503. int current_state = 0;
  1504. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1505. __func__, swrm->state);
  1506. mutex_lock(&swrm->reslock);
  1507. mutex_lock(&swrm->force_down_lock);
  1508. current_state = swrm->state;
  1509. mutex_unlock(&swrm->force_down_lock);
  1510. if ((current_state == SWR_MSTR_RESUME) ||
  1511. (current_state == SWR_MSTR_UP) ||
  1512. (current_state == SWR_MSTR_SSR)) {
  1513. if ((current_state != SWR_MSTR_SSR) &&
  1514. swrm_is_port_en(&swrm->master)) {
  1515. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1516. ret = -EBUSY;
  1517. goto exit;
  1518. }
  1519. swrm_clk_pause(swrm);
  1520. swrm->write(swrm->handle, SWRM_COMP_CFG_ADDR, 0x00);
  1521. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1522. ret = swr_device_down(swr_dev);
  1523. if (ret) {
  1524. dev_err(dev,
  1525. "%s: failed to shutdown swr dev %d\n",
  1526. __func__, swr_dev->dev_num);
  1527. goto exit;
  1528. }
  1529. }
  1530. swrm_clk_request(swrm, false);
  1531. }
  1532. exit:
  1533. mutex_unlock(&swrm->reslock);
  1534. return ret;
  1535. }
  1536. #endif /* CONFIG_PM */
  1537. static int swrm_device_down(struct device *dev)
  1538. {
  1539. struct platform_device *pdev = to_platform_device(dev);
  1540. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1541. int ret = 0;
  1542. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1543. mutex_lock(&swrm->force_down_lock);
  1544. swrm->state = SWR_MSTR_SSR;
  1545. mutex_unlock(&swrm->force_down_lock);
  1546. /* Use pm runtime function to tear down */
  1547. ret = pm_runtime_put_sync_suspend(dev);
  1548. pm_runtime_get_noresume(dev);
  1549. return ret;
  1550. }
  1551. /**
  1552. * swrm_wcd_notify - parent device can notify to soundwire master through
  1553. * this function
  1554. * @pdev: pointer to platform device structure
  1555. * @id: command id from parent to the soundwire master
  1556. * @data: data from parent device to soundwire master
  1557. */
  1558. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1559. {
  1560. struct swr_mstr_ctrl *swrm;
  1561. int ret = 0;
  1562. struct swr_master *mstr;
  1563. struct swr_device *swr_dev;
  1564. if (!pdev) {
  1565. pr_err("%s: pdev is NULL\n", __func__);
  1566. return -EINVAL;
  1567. }
  1568. swrm = platform_get_drvdata(pdev);
  1569. if (!swrm) {
  1570. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1571. return -EINVAL;
  1572. }
  1573. mstr = &swrm->master;
  1574. switch (id) {
  1575. case SWR_CH_MAP:
  1576. if (!data) {
  1577. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1578. ret = -EINVAL;
  1579. } else {
  1580. ret = swrm_set_ch_map(swrm, data);
  1581. }
  1582. break;
  1583. case SWR_DEVICE_DOWN:
  1584. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1585. mutex_lock(&swrm->mlock);
  1586. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1587. (swrm->state == SWR_MSTR_DOWN))
  1588. dev_dbg(swrm->dev, "%s: SWR master is already Down: %d\n",
  1589. __func__, swrm->state);
  1590. else
  1591. swrm_device_down(&pdev->dev);
  1592. mutex_unlock(&swrm->mlock);
  1593. break;
  1594. case SWR_DEVICE_UP:
  1595. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1596. mutex_lock(&swrm->mlock);
  1597. mutex_lock(&swrm->reslock);
  1598. if ((swrm->state == SWR_MSTR_RESUME) ||
  1599. (swrm->state == SWR_MSTR_UP)) {
  1600. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1601. __func__, swrm->state);
  1602. } else {
  1603. pm_runtime_mark_last_busy(&pdev->dev);
  1604. mutex_unlock(&swrm->reslock);
  1605. pm_runtime_get_sync(&pdev->dev);
  1606. mutex_lock(&swrm->reslock);
  1607. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1608. ret = swr_reset_device(swr_dev);
  1609. if (ret) {
  1610. dev_err(swrm->dev,
  1611. "%s: failed to reset swr device %d\n",
  1612. __func__, swr_dev->dev_num);
  1613. swrm_clk_request(swrm, false);
  1614. }
  1615. }
  1616. pm_runtime_mark_last_busy(&pdev->dev);
  1617. pm_runtime_put_autosuspend(&pdev->dev);
  1618. }
  1619. mutex_unlock(&swrm->reslock);
  1620. mutex_unlock(&swrm->mlock);
  1621. break;
  1622. case SWR_SET_NUM_RX_CH:
  1623. if (!data) {
  1624. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1625. ret = -EINVAL;
  1626. } else {
  1627. mutex_lock(&swrm->mlock);
  1628. swrm->num_rx_chs = *(int *)data;
  1629. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1630. list_for_each_entry(swr_dev, &mstr->devices,
  1631. dev_list) {
  1632. ret = swr_set_device_group(swr_dev,
  1633. SWR_BROADCAST);
  1634. if (ret)
  1635. dev_err(swrm->dev,
  1636. "%s: set num ch failed\n",
  1637. __func__);
  1638. }
  1639. } else {
  1640. list_for_each_entry(swr_dev, &mstr->devices,
  1641. dev_list) {
  1642. ret = swr_set_device_group(swr_dev,
  1643. SWR_GROUP_NONE);
  1644. if (ret)
  1645. dev_err(swrm->dev,
  1646. "%s: set num ch failed\n",
  1647. __func__);
  1648. }
  1649. }
  1650. mutex_unlock(&swrm->mlock);
  1651. }
  1652. break;
  1653. default:
  1654. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1655. __func__, id);
  1656. break;
  1657. }
  1658. return ret;
  1659. }
  1660. EXPORT_SYMBOL(swrm_wcd_notify);
  1661. #ifdef CONFIG_PM_SLEEP
  1662. static int swrm_suspend(struct device *dev)
  1663. {
  1664. int ret = -EBUSY;
  1665. struct platform_device *pdev = to_platform_device(dev);
  1666. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1667. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1668. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1669. ret = swrm_runtime_suspend(dev);
  1670. if (!ret) {
  1671. /*
  1672. * Synchronize runtime-pm and system-pm states:
  1673. * At this point, we are already suspended. If
  1674. * runtime-pm still thinks its active, then
  1675. * make sure its status is in sync with HW
  1676. * status. The three below calls let the
  1677. * runtime-pm know that we are suspended
  1678. * already without re-invoking the suspend
  1679. * callback
  1680. */
  1681. pm_runtime_disable(dev);
  1682. pm_runtime_set_suspended(dev);
  1683. pm_runtime_enable(dev);
  1684. }
  1685. }
  1686. if (ret == -EBUSY) {
  1687. /*
  1688. * There is a possibility that some audio stream is active
  1689. * during suspend. We dont want to return suspend failure in
  1690. * that case so that display and relevant components can still
  1691. * go to suspend.
  1692. * If there is some other error, then it should be passed-on
  1693. * to system level suspend
  1694. */
  1695. ret = 0;
  1696. }
  1697. return ret;
  1698. }
  1699. static int swrm_resume(struct device *dev)
  1700. {
  1701. int ret = 0;
  1702. struct platform_device *pdev = to_platform_device(dev);
  1703. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1704. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1705. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1706. ret = swrm_runtime_resume(dev);
  1707. if (!ret) {
  1708. pm_runtime_mark_last_busy(dev);
  1709. pm_request_autosuspend(dev);
  1710. }
  1711. }
  1712. return ret;
  1713. }
  1714. #endif /* CONFIG_PM_SLEEP */
  1715. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1716. SET_SYSTEM_SLEEP_PM_OPS(
  1717. swrm_suspend,
  1718. swrm_resume
  1719. )
  1720. SET_RUNTIME_PM_OPS(
  1721. swrm_runtime_suspend,
  1722. swrm_runtime_resume,
  1723. NULL
  1724. )
  1725. };
  1726. static const struct of_device_id swrm_dt_match[] = {
  1727. {
  1728. .compatible = "qcom,swr-wcd",
  1729. },
  1730. {}
  1731. };
  1732. static struct platform_driver swr_mstr_driver = {
  1733. .probe = swrm_probe,
  1734. .remove = swrm_remove,
  1735. .driver = {
  1736. .name = SWR_WCD_NAME,
  1737. .owner = THIS_MODULE,
  1738. .pm = &swrm_dev_pm_ops,
  1739. .of_match_table = swrm_dt_match,
  1740. },
  1741. };
  1742. static int __init swrm_init(void)
  1743. {
  1744. return platform_driver_register(&swr_mstr_driver);
  1745. }
  1746. module_init(swrm_init);
  1747. static void __exit swrm_exit(void)
  1748. {
  1749. platform_driver_unregister(&swr_mstr_driver);
  1750. }
  1751. module_exit(swrm_exit);
  1752. MODULE_LICENSE("GPL v2");
  1753. MODULE_DESCRIPTION("WCD SoundWire Controller");
  1754. MODULE_ALIAS("platform:swr-wcd");