nt36xxx_mem_map.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2010 - 2018 Novatek, Inc.
  4. *
  5. * $Revision: 48764 $
  6. * $Date: 2019-08-08 14:52:12 +0800 (Thu, 08 Aug 2019) $
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. */
  19. #define CHIP_VER_TRIM_ADDR 0x3F004
  20. #define CHIP_VER_TRIM_OLD_ADDR 0x1F64E
  21. #if !defined(NVT_NT36XXX_SPI) /* NT36XXX I2C */
  22. struct nvt_ts_mem_map {
  23. uint32_t EVENT_BUF_ADDR;
  24. uint32_t RAW_PIPE0_ADDR;
  25. uint32_t RAW_PIPE1_ADDR;
  26. uint32_t BASELINE_ADDR;
  27. uint32_t BASELINE_BTN_ADDR;
  28. uint32_t DIFF_PIPE0_ADDR;
  29. uint32_t DIFF_PIPE1_ADDR;
  30. uint32_t RAW_BTN_PIPE0_ADDR;
  31. uint32_t RAW_BTN_PIPE1_ADDR;
  32. uint32_t DIFF_BTN_PIPE0_ADDR;
  33. uint32_t DIFF_BTN_PIPE1_ADDR;
  34. uint32_t READ_FLASH_CHECKSUM_ADDR;
  35. uint32_t RW_FLASH_DATA_ADDR;
  36. };
  37. struct nvt_ts_hw_info {
  38. uint8_t carrier_system;
  39. uint8_t hw_crc;
  40. };
  41. static const struct nvt_ts_mem_map NT36526_memory_map = {
  42. .EVENT_BUF_ADDR = 0x22D00,
  43. .RAW_PIPE0_ADDR = 0x24000,
  44. .RAW_PIPE1_ADDR = 0x24000,
  45. .BASELINE_ADDR = 0x21758,
  46. .BASELINE_BTN_ADDR = 0,
  47. .DIFF_PIPE0_ADDR = 0x20AB0,
  48. .DIFF_PIPE1_ADDR = 0x24AB0,
  49. .RAW_BTN_PIPE0_ADDR = 0,
  50. .RAW_BTN_PIPE1_ADDR = 0,
  51. .DIFF_BTN_PIPE0_ADDR = 0,
  52. .DIFF_BTN_PIPE1_ADDR = 0,
  53. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  54. .RW_FLASH_DATA_ADDR = 0x24002,
  55. };
  56. static const struct nvt_ts_mem_map NT36675_memory_map = {
  57. .EVENT_BUF_ADDR = 0x22D00,
  58. .RAW_PIPE0_ADDR = 0x24000,
  59. .RAW_PIPE1_ADDR = 0x24000,
  60. .BASELINE_ADDR = 0x21B90,
  61. .BASELINE_BTN_ADDR = 0,
  62. .DIFF_PIPE0_ADDR = 0x20C60,
  63. .DIFF_PIPE1_ADDR = 0x24C60,
  64. .RAW_BTN_PIPE0_ADDR = 0,
  65. .RAW_BTN_PIPE1_ADDR = 0,
  66. .DIFF_BTN_PIPE0_ADDR = 0,
  67. .DIFF_BTN_PIPE1_ADDR = 0,
  68. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  69. .RW_FLASH_DATA_ADDR = 0x24002,
  70. };
  71. static const struct nvt_ts_mem_map NT36672A_memory_map = {
  72. .EVENT_BUF_ADDR = 0x21C00,
  73. .RAW_PIPE0_ADDR = 0x20000,
  74. .RAW_PIPE1_ADDR = 0x23000,
  75. .BASELINE_ADDR = 0x20BFC,
  76. .BASELINE_BTN_ADDR = 0x23BFC,
  77. .DIFF_PIPE0_ADDR = 0x206DC,
  78. .DIFF_PIPE1_ADDR = 0x236DC,
  79. .RAW_BTN_PIPE0_ADDR = 0x20510,
  80. .RAW_BTN_PIPE1_ADDR = 0x23510,
  81. .DIFF_BTN_PIPE0_ADDR = 0x20BF0,
  82. .DIFF_BTN_PIPE1_ADDR = 0x23BF0,
  83. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  84. .RW_FLASH_DATA_ADDR = 0x24002,
  85. };
  86. static const struct nvt_ts_mem_map NT36772_memory_map = {
  87. .EVENT_BUF_ADDR = 0x11E00,
  88. .RAW_PIPE0_ADDR = 0x10000,
  89. .RAW_PIPE1_ADDR = 0x12000,
  90. .BASELINE_ADDR = 0x10E70,
  91. .BASELINE_BTN_ADDR = 0x12E70,
  92. .DIFF_PIPE0_ADDR = 0x10830,
  93. .DIFF_PIPE1_ADDR = 0x12830,
  94. .RAW_BTN_PIPE0_ADDR = 0x10E60,
  95. .RAW_BTN_PIPE1_ADDR = 0x12E60,
  96. .DIFF_BTN_PIPE0_ADDR = 0x10E68,
  97. .DIFF_BTN_PIPE1_ADDR = 0x12E68,
  98. .READ_FLASH_CHECKSUM_ADDR = 0x14000,
  99. .RW_FLASH_DATA_ADDR = 0x14002,
  100. };
  101. static const struct nvt_ts_mem_map NT36525_memory_map = {
  102. .EVENT_BUF_ADDR = 0x11A00,
  103. .RAW_PIPE0_ADDR = 0x10000,
  104. .RAW_PIPE1_ADDR = 0x12000,
  105. .BASELINE_ADDR = 0x10B08,
  106. .BASELINE_BTN_ADDR = 0x12B08,
  107. .DIFF_PIPE0_ADDR = 0x1064C,
  108. .DIFF_PIPE1_ADDR = 0x1264C,
  109. .RAW_BTN_PIPE0_ADDR = 0x10634,
  110. .RAW_BTN_PIPE1_ADDR = 0x12634,
  111. .DIFF_BTN_PIPE0_ADDR = 0x10AFC,
  112. .DIFF_BTN_PIPE1_ADDR = 0x12AFC,
  113. .READ_FLASH_CHECKSUM_ADDR = 0x14000,
  114. .RW_FLASH_DATA_ADDR = 0x14002,
  115. };
  116. static const struct nvt_ts_mem_map NT36676F_memory_map = {
  117. .EVENT_BUF_ADDR = 0x11A00,
  118. .RAW_PIPE0_ADDR = 0x10000,
  119. .RAW_PIPE1_ADDR = 0x12000,
  120. .BASELINE_ADDR = 0x10B08,
  121. .BASELINE_BTN_ADDR = 0x12B08,
  122. .DIFF_PIPE0_ADDR = 0x1064C,
  123. .DIFF_PIPE1_ADDR = 0x1264C,
  124. .RAW_BTN_PIPE0_ADDR = 0x10634,
  125. .RAW_BTN_PIPE1_ADDR = 0x12634,
  126. .DIFF_BTN_PIPE0_ADDR = 0x10AFC,
  127. .DIFF_BTN_PIPE1_ADDR = 0x12AFC,
  128. .READ_FLASH_CHECKSUM_ADDR = 0x14000,
  129. .RW_FLASH_DATA_ADDR = 0x14002,
  130. };
  131. static struct nvt_ts_hw_info NT36526_hw_info = {
  132. .carrier_system = 2,
  133. .hw_crc = 2,
  134. };
  135. static struct nvt_ts_hw_info NT36675_hw_info = {
  136. .carrier_system = 2,
  137. .hw_crc = 2,
  138. };
  139. static struct nvt_ts_hw_info NT36672A_hw_info = {
  140. .carrier_system = 0,
  141. .hw_crc = 1,
  142. };
  143. static struct nvt_ts_hw_info NT36772_hw_info = {
  144. .carrier_system = 0,
  145. .hw_crc = 0,
  146. };
  147. static struct nvt_ts_hw_info NT36525_hw_info = {
  148. .carrier_system = 0,
  149. .hw_crc = 0,
  150. };
  151. static struct nvt_ts_hw_info NT36676F_hw_info = {
  152. .carrier_system = 0,
  153. .hw_crc = 0,
  154. };
  155. #define NVT_ID_BYTE_MAX 6
  156. struct nvt_ts_trim_id_table {
  157. uint8_t id[NVT_ID_BYTE_MAX];
  158. uint8_t mask[NVT_ID_BYTE_MAX];
  159. const struct nvt_ts_mem_map *mmap;
  160. const struct nvt_ts_hw_info *hwinfo;
  161. };
  162. static const struct nvt_ts_trim_id_table trim_id_table[] = {
  163. {.id = {0x20, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  164. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  165. {.id = {0x00, 0xFF, 0xFF, 0x80, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  166. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  167. {.id = {0x0C, 0xFF, 0xFF, 0x25, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  168. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  169. {.id = {0x0E, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  170. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  171. {.id = {0x0C, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  172. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  173. {.id = {0xFF, 0xFF, 0xFF, 0x26, 0x65, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  174. .mmap = &NT36526_memory_map, .hwinfo = &NT36526_hw_info},
  175. {.id = {0xFF, 0xFF, 0xFF, 0x75, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  176. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  177. {.id = {0x0B, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  178. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  179. {.id = {0x0B, 0xFF, 0xFF, 0x82, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  180. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  181. {.id = {0x0B, 0xFF, 0xFF, 0x25, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  182. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  183. {.id = {0x0A, 0xFF, 0xFF, 0x72, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  184. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  185. {.id = {0x0A, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  186. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  187. {.id = {0x0A, 0xFF, 0xFF, 0x82, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  188. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  189. {.id = {0x0A, 0xFF, 0xFF, 0x70, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  190. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  191. {.id = {0x0B, 0xFF, 0xFF, 0x70, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  192. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  193. {.id = {0x0A, 0xFF, 0xFF, 0x72, 0x67, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  194. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  195. {.id = {0x55, 0x00, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  196. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  197. {.id = {0x55, 0x72, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  198. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  199. {.id = {0xAA, 0x00, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  200. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  201. {.id = {0xAA, 0x72, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  202. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  203. {.id = {0xFF, 0xFF, 0xFF, 0x72, 0x67, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  204. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  205. {.id = {0xFF, 0xFF, 0xFF, 0x70, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  206. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  207. {.id = {0xFF, 0xFF, 0xFF, 0x70, 0x67, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  208. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  209. {.id = {0xFF, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  210. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  211. {.id = {0xFF, 0xFF, 0xFF, 0x25, 0x65, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  212. .mmap = &NT36525_memory_map, .hwinfo = &NT36525_hw_info},
  213. {.id = {0xFF, 0xFF, 0xFF, 0x76, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  214. .mmap = &NT36676F_memory_map, .hwinfo = &NT36676F_hw_info}
  215. };
  216. #else /* NT36XXX_SPI */
  217. #define NVT_SPI_CHIP_VER_TRIM_ADDR 0x3F004
  218. #define NVT_SPI_CHIP_VER_TRIM_OLD_ADDR 0x1F64E
  219. struct nvt_spi_mem_map {
  220. uint32_t EVENT_BUF_ADDR;
  221. uint32_t RAW_PIPE0_ADDR;
  222. uint32_t RAW_PIPE1_ADDR;
  223. uint32_t BASELINE_ADDR;
  224. uint32_t BASELINE_BTN_ADDR;
  225. uint32_t DIFF_PIPE0_ADDR;
  226. uint32_t DIFF_PIPE1_ADDR;
  227. uint32_t RAW_BTN_PIPE0_ADDR;
  228. uint32_t RAW_BTN_PIPE1_ADDR;
  229. uint32_t DIFF_BTN_PIPE0_ADDR;
  230. uint32_t DIFF_BTN_PIPE1_ADDR;
  231. uint32_t PEN_2D_BL_TIP_X_ADDR;
  232. uint32_t PEN_2D_BL_TIP_Y_ADDR;
  233. uint32_t PEN_2D_BL_RING_X_ADDR;
  234. uint32_t PEN_2D_BL_RING_Y_ADDR;
  235. uint32_t PEN_2D_DIFF_TIP_X_ADDR;
  236. uint32_t PEN_2D_DIFF_TIP_Y_ADDR;
  237. uint32_t PEN_2D_DIFF_RING_X_ADDR;
  238. uint32_t PEN_2D_DIFF_RING_Y_ADDR;
  239. uint32_t PEN_2D_RAW_TIP_X_ADDR;
  240. uint32_t PEN_2D_RAW_TIP_Y_ADDR;
  241. uint32_t PEN_2D_RAW_RING_X_ADDR;
  242. uint32_t PEN_2D_RAW_RING_Y_ADDR;
  243. uint32_t PEN_1D_DIFF_TIP_X_ADDR;
  244. uint32_t PEN_1D_DIFF_TIP_Y_ADDR;
  245. uint32_t PEN_1D_DIFF_RING_X_ADDR;
  246. uint32_t PEN_1D_DIFF_RING_Y_ADDR;
  247. uint32_t READ_FLASH_CHECKSUM_ADDR;
  248. uint32_t RW_FLASH_DATA_ADDR;
  249. /* Phase 2 Host Download */
  250. uint32_t BOOT_RDY_ADDR;
  251. uint32_t POR_CD_ADDR;
  252. uint32_t TX_AUTO_COPY_EN;
  253. uint32_t SPI_DMA_TX_INFO;
  254. /* BLD CRC */
  255. uint32_t BLD_LENGTH_ADDR;
  256. uint32_t ILM_LENGTH_ADDR;
  257. uint32_t DLM_LENGTH_ADDR;
  258. uint32_t BLD_DES_ADDR;
  259. uint32_t ILM_DES_ADDR;
  260. uint32_t DLM_DES_ADDR;
  261. uint32_t G_ILM_CHECKSUM_ADDR;
  262. uint32_t G_DLM_CHECKSUM_ADDR;
  263. uint32_t R_ILM_CHECKSUM_ADDR;
  264. uint32_t R_DLM_CHECKSUM_ADDR;
  265. uint32_t BLD_CRC_EN_ADDR;
  266. uint32_t DMA_CRC_EN_ADDR;
  267. uint32_t BLD_ILM_DLM_CRC_ADDR;
  268. uint32_t DMA_CRC_FLAG_ADDR;
  269. };
  270. struct nvt_spi_hw_info {
  271. uint8_t hw_crc;
  272. };
  273. static const struct nvt_spi_mem_map NT36523_memory_map = {
  274. .EVENT_BUF_ADDR = 0x2FE00,
  275. .RAW_PIPE0_ADDR = 0x30FA0,
  276. .RAW_PIPE1_ADDR = 0x30FA0,
  277. .BASELINE_ADDR = 0x36510,
  278. .BASELINE_BTN_ADDR = 0,
  279. .DIFF_PIPE0_ADDR = 0x373E8,
  280. .DIFF_PIPE1_ADDR = 0x38068,
  281. .RAW_BTN_PIPE0_ADDR = 0,
  282. .RAW_BTN_PIPE1_ADDR = 0,
  283. .DIFF_BTN_PIPE0_ADDR = 0,
  284. .DIFF_BTN_PIPE1_ADDR = 0,
  285. .PEN_2D_BL_TIP_X_ADDR = 0x2988A,
  286. .PEN_2D_BL_TIP_Y_ADDR = 0x29A1A,
  287. .PEN_2D_BL_RING_X_ADDR = 0x29BAA,
  288. .PEN_2D_BL_RING_Y_ADDR = 0x29D3A,
  289. .PEN_2D_DIFF_TIP_X_ADDR = 0x29ECA,
  290. .PEN_2D_DIFF_TIP_Y_ADDR = 0x2A05A,
  291. .PEN_2D_DIFF_RING_X_ADDR = 0x2A1EA,
  292. .PEN_2D_DIFF_RING_Y_ADDR = 0x2A37A,
  293. .PEN_2D_RAW_TIP_X_ADDR = 0x2A50A,
  294. .PEN_2D_RAW_TIP_Y_ADDR = 0x2A69A,
  295. .PEN_2D_RAW_RING_X_ADDR = 0x2A82A,
  296. .PEN_2D_RAW_RING_Y_ADDR = 0x2A9BA,
  297. .PEN_1D_DIFF_TIP_X_ADDR = 0x2AB4A,
  298. .PEN_1D_DIFF_TIP_Y_ADDR = 0x2ABAE,
  299. .PEN_1D_DIFF_RING_X_ADDR = 0x2AC12,
  300. .PEN_1D_DIFF_RING_Y_ADDR = 0x2AC76,
  301. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  302. .RW_FLASH_DATA_ADDR = 0x24002,
  303. /* Phase 2 Host Download */
  304. .BOOT_RDY_ADDR = 0x3F10D,
  305. .TX_AUTO_COPY_EN = 0x3F7E8,
  306. .SPI_DMA_TX_INFO = 0x3F7F1,
  307. /* BLD CRC */
  308. .BLD_LENGTH_ADDR = 0x3F138, //0x3F138 ~ 0x3F13A (3 bytes)
  309. .ILM_LENGTH_ADDR = 0x3F118, //0x3F118 ~ 0x3F11A (3 bytes)
  310. .DLM_LENGTH_ADDR = 0x3F130, //0x3F130 ~ 0x3F132 (3 bytes)
  311. .BLD_DES_ADDR = 0x3F114, //0x3F114 ~ 0x3F116 (3 bytes)
  312. .ILM_DES_ADDR = 0x3F128, //0x3F128 ~ 0x3F12A (3 bytes)
  313. .DLM_DES_ADDR = 0x3F12C, //0x3F12C ~ 0x3F12E (3 bytes)
  314. .G_ILM_CHECKSUM_ADDR = 0x3F100, //0x3F100 ~ 0x3F103 (4 bytes)
  315. .G_DLM_CHECKSUM_ADDR = 0x3F104, //0x3F104 ~ 0x3F107 (4 bytes)
  316. .R_ILM_CHECKSUM_ADDR = 0x3F120, //0x3F120 ~ 0x3F123 (4 bytes)
  317. .R_DLM_CHECKSUM_ADDR = 0x3F124, //0x3F124 ~ 0x3F127 (4 bytes)
  318. .BLD_CRC_EN_ADDR = 0x3F30E,
  319. .DMA_CRC_EN_ADDR = 0x3F136,
  320. .BLD_ILM_DLM_CRC_ADDR = 0x3F133,
  321. .DMA_CRC_FLAG_ADDR = 0x3F134,
  322. };
  323. static const struct nvt_spi_mem_map NT36526_memory_map = {
  324. .EVENT_BUF_ADDR = 0x22D00,
  325. .RAW_PIPE0_ADDR = 0x24000,
  326. .RAW_PIPE1_ADDR = 0x24000,
  327. .BASELINE_ADDR = 0x21758,
  328. .BASELINE_BTN_ADDR = 0,
  329. .DIFF_PIPE0_ADDR = 0x20AB0,
  330. .DIFF_PIPE1_ADDR = 0x24AB0,
  331. .RAW_BTN_PIPE0_ADDR = 0,
  332. .RAW_BTN_PIPE1_ADDR = 0,
  333. .DIFF_BTN_PIPE0_ADDR = 0,
  334. .DIFF_BTN_PIPE1_ADDR = 0,
  335. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  336. .RW_FLASH_DATA_ADDR = 0x24002,
  337. /* Phase 2 Host Download */
  338. .BOOT_RDY_ADDR = 0x3F10D,
  339. /* BLD CRC */
  340. .BLD_LENGTH_ADDR = 0x3F138, //0x3F138 ~ 0x3F13A (3 bytes)
  341. .ILM_LENGTH_ADDR = 0x3F118, //0x3F118 ~ 0x3F11A (3 bytes)
  342. .DLM_LENGTH_ADDR = 0x3F130, //0x3F130 ~ 0x3F132 (3 bytes)
  343. .BLD_DES_ADDR = 0x3F114, //0x3F114 ~ 0x3F116 (3 bytes)
  344. .ILM_DES_ADDR = 0x3F128, //0x3F128 ~ 0x3F12A (3 bytes)
  345. .DLM_DES_ADDR = 0x3F12C, //0x3F12C ~ 0x3F12E (3 bytes)
  346. .G_ILM_CHECKSUM_ADDR = 0x3F100, //0x3F100 ~ 0x3F103 (4 bytes)
  347. .G_DLM_CHECKSUM_ADDR = 0x3F104, //0x3F104 ~ 0x3F107 (4 bytes)
  348. .R_ILM_CHECKSUM_ADDR = 0x3F120, //0x3F120 ~ 0x3F123 (4 bytes)
  349. .R_DLM_CHECKSUM_ADDR = 0x3F124, //0x3F124 ~ 0x3F127 (4 bytes)
  350. .BLD_CRC_EN_ADDR = 0x3F30E,
  351. .DMA_CRC_EN_ADDR = 0x3F136,
  352. .BLD_ILM_DLM_CRC_ADDR = 0x3F133,
  353. .DMA_CRC_FLAG_ADDR = 0x3F134,
  354. };
  355. static const struct nvt_spi_mem_map NT36675_memory_map = {
  356. .EVENT_BUF_ADDR = 0x22D00,
  357. .RAW_PIPE0_ADDR = 0x24000,
  358. .RAW_PIPE1_ADDR = 0x24000,
  359. .BASELINE_ADDR = 0x21B90,
  360. .BASELINE_BTN_ADDR = 0,
  361. .DIFF_PIPE0_ADDR = 0x20C60,
  362. .DIFF_PIPE1_ADDR = 0x24C60,
  363. .RAW_BTN_PIPE0_ADDR = 0,
  364. .RAW_BTN_PIPE1_ADDR = 0,
  365. .DIFF_BTN_PIPE0_ADDR = 0,
  366. .DIFF_BTN_PIPE1_ADDR = 0,
  367. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  368. .RW_FLASH_DATA_ADDR = 0x24002,
  369. /* Phase 2 Host Download */
  370. .BOOT_RDY_ADDR = 0x3F10D,
  371. /* BLD CRC */
  372. .BLD_LENGTH_ADDR = 0x3F138, //0x3F138 ~ 0x3F13A (3 bytes)
  373. .ILM_LENGTH_ADDR = 0x3F118, //0x3F118 ~ 0x3F11A (3 bytes)
  374. .DLM_LENGTH_ADDR = 0x3F130, //0x3F130 ~ 0x3F132 (3 bytes)
  375. .BLD_DES_ADDR = 0x3F114, //0x3F114 ~ 0x3F116 (3 bytes)
  376. .ILM_DES_ADDR = 0x3F128, //0x3F128 ~ 0x3F12A (3 bytes)
  377. .DLM_DES_ADDR = 0x3F12C, //0x3F12C ~ 0x3F12E (3 bytes)
  378. .G_ILM_CHECKSUM_ADDR = 0x3F100, //0x3F100 ~ 0x3F103 (4 bytes)
  379. .G_DLM_CHECKSUM_ADDR = 0x3F104, //0x3F104 ~ 0x3F107 (4 bytes)
  380. .R_ILM_CHECKSUM_ADDR = 0x3F120, //0x3F120 ~ 0x3F123 (4 bytes)
  381. .R_DLM_CHECKSUM_ADDR = 0x3F124, //0x3F124 ~ 0x3F127 (4 bytes)
  382. .BLD_CRC_EN_ADDR = 0x3F30E,
  383. .DMA_CRC_EN_ADDR = 0x3F136,
  384. .BLD_ILM_DLM_CRC_ADDR = 0x3F133,
  385. .DMA_CRC_FLAG_ADDR = 0x3F134,
  386. };
  387. static const struct nvt_spi_mem_map NT36672A_memory_map = {
  388. .EVENT_BUF_ADDR = 0x21C00,
  389. .RAW_PIPE0_ADDR = 0x20000,
  390. .RAW_PIPE1_ADDR = 0x23000,
  391. .BASELINE_ADDR = 0x20BFC,
  392. .BASELINE_BTN_ADDR = 0x23BFC,
  393. .DIFF_PIPE0_ADDR = 0x206DC,
  394. .DIFF_PIPE1_ADDR = 0x236DC,
  395. .RAW_BTN_PIPE0_ADDR = 0x20510,
  396. .RAW_BTN_PIPE1_ADDR = 0x23510,
  397. .DIFF_BTN_PIPE0_ADDR = 0x20BF0,
  398. .DIFF_BTN_PIPE1_ADDR = 0x23BF0,
  399. .READ_FLASH_CHECKSUM_ADDR = 0x24000,
  400. .RW_FLASH_DATA_ADDR = 0x24002,
  401. /* Phase 2 Host Download */
  402. .BOOT_RDY_ADDR = 0x3F10D,
  403. /* BLD CRC */
  404. .BLD_LENGTH_ADDR = 0x3F10E, //0x3F10E ~ 0x3F10F (2 bytes)
  405. .ILM_LENGTH_ADDR = 0x3F118, //0x3F118 ~ 0x3F119 (2 bytes)
  406. .DLM_LENGTH_ADDR = 0x3F130, //0x3F130 ~ 0x3F131 (2 bytes)
  407. .BLD_DES_ADDR = 0x3F114, //0x3F114 ~ 0x3F116 (3 bytes)
  408. .ILM_DES_ADDR = 0x3F128, //0x3F128 ~ 0x3F12A (3 bytes)
  409. .DLM_DES_ADDR = 0x3F12C, //0x3F12C ~ 0x3F12E (3 bytes)
  410. .G_ILM_CHECKSUM_ADDR = 0x3F100, //0x3F100 ~ 0x3F103 (4 bytes)
  411. .G_DLM_CHECKSUM_ADDR = 0x3F104, //0x3F104 ~ 0x3F107 (4 bytes)
  412. .R_ILM_CHECKSUM_ADDR = 0x3F120, //0x3F120 ~ 0x3F123 (4 bytes)
  413. .R_DLM_CHECKSUM_ADDR = 0x3F124, //0x3F124 ~ 0x3F127 (4 bytes)
  414. .BLD_CRC_EN_ADDR = 0x3F30E,
  415. .DMA_CRC_EN_ADDR = 0x3F132,
  416. .BLD_ILM_DLM_CRC_ADDR = 0x3F133,
  417. .DMA_CRC_FLAG_ADDR = 0x3F134,
  418. };
  419. static const struct nvt_spi_mem_map NT36772_memory_map = {
  420. .EVENT_BUF_ADDR = 0x11E00,
  421. .RAW_PIPE0_ADDR = 0x10000,
  422. .RAW_PIPE1_ADDR = 0x12000,
  423. .BASELINE_ADDR = 0x10E70,
  424. .BASELINE_BTN_ADDR = 0x12E70,
  425. .DIFF_PIPE0_ADDR = 0x10830,
  426. .DIFF_PIPE1_ADDR = 0x12830,
  427. .RAW_BTN_PIPE0_ADDR = 0x10E60,
  428. .RAW_BTN_PIPE1_ADDR = 0x12E60,
  429. .DIFF_BTN_PIPE0_ADDR = 0x10E68,
  430. .DIFF_BTN_PIPE1_ADDR = 0x12E68,
  431. .READ_FLASH_CHECKSUM_ADDR = 0x14000,
  432. .RW_FLASH_DATA_ADDR = 0x14002,
  433. /* Phase 2 Host Download */
  434. .BOOT_RDY_ADDR = 0x1F141,
  435. .POR_CD_ADDR = 0x1F61C,
  436. /* BLD CRC */
  437. .R_ILM_CHECKSUM_ADDR = 0x1BF00,
  438. };
  439. static const struct nvt_spi_mem_map NT36525_memory_map = {
  440. .EVENT_BUF_ADDR = 0x11A00,
  441. .RAW_PIPE0_ADDR = 0x10000,
  442. .RAW_PIPE1_ADDR = 0x12000,
  443. .BASELINE_ADDR = 0x10B08,
  444. .BASELINE_BTN_ADDR = 0x12B08,
  445. .DIFF_PIPE0_ADDR = 0x1064C,
  446. .DIFF_PIPE1_ADDR = 0x1264C,
  447. .RAW_BTN_PIPE0_ADDR = 0x10634,
  448. .RAW_BTN_PIPE1_ADDR = 0x12634,
  449. .DIFF_BTN_PIPE0_ADDR = 0x10AFC,
  450. .DIFF_BTN_PIPE1_ADDR = 0x12AFC,
  451. .READ_FLASH_CHECKSUM_ADDR = 0x14000,
  452. .RW_FLASH_DATA_ADDR = 0x14002,
  453. /* Phase 2 Host Download */
  454. .BOOT_RDY_ADDR = 0x1F141,
  455. .POR_CD_ADDR = 0x1F61C,
  456. /* BLD CRC */
  457. .R_ILM_CHECKSUM_ADDR = 0x1BF00,
  458. };
  459. static const struct nvt_spi_mem_map NT36676F_memory_map = {
  460. .EVENT_BUF_ADDR = 0x11A00,
  461. .RAW_PIPE0_ADDR = 0x10000,
  462. .RAW_PIPE1_ADDR = 0x12000,
  463. .BASELINE_ADDR = 0x10B08,
  464. .BASELINE_BTN_ADDR = 0x12B08,
  465. .DIFF_PIPE0_ADDR = 0x1064C,
  466. .DIFF_PIPE1_ADDR = 0x1264C,
  467. .RAW_BTN_PIPE0_ADDR = 0x10634,
  468. .RAW_BTN_PIPE1_ADDR = 0x12634,
  469. .DIFF_BTN_PIPE0_ADDR = 0x10AFC,
  470. .DIFF_BTN_PIPE1_ADDR = 0x12AFC,
  471. .READ_FLASH_CHECKSUM_ADDR = 0x14000,
  472. .RW_FLASH_DATA_ADDR = 0x14002,
  473. };
  474. static struct nvt_spi_hw_info NT36523_hw_info = {
  475. .hw_crc = 2,
  476. };
  477. static struct nvt_spi_hw_info NT36526_hw_info = {
  478. .hw_crc = 2,
  479. };
  480. static struct nvt_spi_hw_info NT36675_hw_info = {
  481. .hw_crc = 2,
  482. };
  483. static struct nvt_spi_hw_info NT36672A_hw_info = {
  484. .hw_crc = 1,
  485. };
  486. static struct nvt_spi_hw_info NT36772_hw_info = {
  487. .hw_crc = 0,
  488. };
  489. static struct nvt_spi_hw_info NT36525_hw_info = {
  490. .hw_crc = 0,
  491. };
  492. static struct nvt_spi_hw_info NT36676F_hw_info = {
  493. .hw_crc = 0,
  494. };
  495. #define NVT_SPI_ID_BYTE_MAX 6
  496. struct nvt_spi_trim_id_table_t {
  497. uint8_t id[NVT_SPI_ID_BYTE_MAX];
  498. uint8_t mask[NVT_SPI_ID_BYTE_MAX];
  499. const struct nvt_spi_mem_map *mmap;
  500. const struct nvt_spi_hw_info *hwinfo;
  501. };
  502. static const struct nvt_spi_trim_id_table_t nvt_spi_trim_id_table[] = {
  503. {.id = {0x0D, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  504. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  505. {.id = {0x20, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  506. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  507. {.id = {0x00, 0xFF, 0xFF, 0x80, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  508. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  509. {.id = {0x0C, 0xFF, 0xFF, 0x25, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  510. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  511. {.id = {0x0E, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  512. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  513. {.id = {0x20, 0xFF, 0xFF, 0x23, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  514. .mmap = &NT36523_memory_map, .hwinfo = &NT36523_hw_info},
  515. {.id = {0x0C, 0xFF, 0xFF, 0x23, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  516. .mmap = &NT36523_memory_map, .hwinfo = &NT36523_hw_info},
  517. {.id = {0x0B, 0xFF, 0xFF, 0x23, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  518. .mmap = &NT36523_memory_map, .hwinfo = &NT36523_hw_info},
  519. {.id = {0x0A, 0xFF, 0xFF, 0x23, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  520. .mmap = &NT36523_memory_map, .hwinfo = &NT36523_hw_info},
  521. {.id = {0xFF, 0xFF, 0xFF, 0x23, 0x65, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  522. .mmap = &NT36523_memory_map, .hwinfo = &NT36523_hw_info},
  523. {.id = {0x0C, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  524. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  525. {.id = {0xFF, 0xFF, 0xFF, 0x26, 0x65, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  526. .mmap = &NT36526_memory_map, .hwinfo = &NT36526_hw_info},
  527. {.id = {0xFF, 0xFF, 0xFF, 0x75, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  528. .mmap = &NT36675_memory_map, .hwinfo = &NT36675_hw_info},
  529. {.id = {0x0B, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  530. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  531. {.id = {0x0B, 0xFF, 0xFF, 0x82, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  532. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  533. {.id = {0x0B, 0xFF, 0xFF, 0x25, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  534. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  535. {.id = {0x0A, 0xFF, 0xFF, 0x72, 0x65, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  536. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  537. {.id = {0x0A, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  538. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  539. {.id = {0x0A, 0xFF, 0xFF, 0x82, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  540. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  541. {.id = {0x0A, 0xFF, 0xFF, 0x70, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  542. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  543. {.id = {0x0B, 0xFF, 0xFF, 0x70, 0x66, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  544. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  545. {.id = {0x0A, 0xFF, 0xFF, 0x72, 0x67, 0x03}, .mask = {1, 0, 0, 1, 1, 1},
  546. .mmap = &NT36672A_memory_map, .hwinfo = &NT36672A_hw_info},
  547. {.id = {0x55, 0x00, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  548. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  549. {.id = {0x55, 0x72, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  550. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  551. {.id = {0xAA, 0x00, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  552. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  553. {.id = {0xAA, 0x72, 0xFF, 0x00, 0x00, 0x00}, .mask = {1, 1, 0, 1, 1, 1},
  554. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  555. {.id = {0xFF, 0xFF, 0xFF, 0x72, 0x67, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  556. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  557. {.id = {0xFF, 0xFF, 0xFF, 0x70, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  558. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  559. {.id = {0xFF, 0xFF, 0xFF, 0x70, 0x67, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  560. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  561. {.id = {0xFF, 0xFF, 0xFF, 0x72, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  562. .mmap = &NT36772_memory_map, .hwinfo = &NT36772_hw_info},
  563. {.id = {0xFF, 0xFF, 0xFF, 0x25, 0x65, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  564. .mmap = &NT36525_memory_map, .hwinfo = &NT36525_hw_info},
  565. {.id = {0xFF, 0xFF, 0xFF, 0x76, 0x66, 0x03}, .mask = {0, 0, 0, 1, 1, 1},
  566. .mmap = &NT36676F_memory_map, .hwinfo = &NT36676F_hw_info}
  567. };
  568. #endif