dp_tx.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. #if defined(FEATURE_TSO)
  73. /**
  74. * dp_tx_tso_desc_release() - Release the tso segment
  75. * after unmapping all the fragments
  76. *
  77. * @pdev - physical device handle
  78. * @tx_desc - Tx software descriptor
  79. */
  80. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  81. struct dp_tx_desc_s *tx_desc)
  82. {
  83. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  84. if (qdf_unlikely(tx_desc->tso_desc == NULL)) {
  85. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  86. "%s %d TSO desc is NULL!",
  87. __func__, __LINE__);
  88. qdf_assert(0);
  89. } else if (qdf_unlikely(tx_desc->tso_num_desc == NULL)) {
  90. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  91. "%s %d TSO common info is NULL!",
  92. __func__, __LINE__);
  93. qdf_assert(0);
  94. } else {
  95. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  96. (struct qdf_tso_num_seg_elem_t *) tx_desc->tso_num_desc;
  97. if (tso_num_desc->num_seg.tso_cmn_num_seg > 1) {
  98. tso_num_desc->num_seg.tso_cmn_num_seg--;
  99. qdf_nbuf_unmap_tso_segment(soc->osdev,
  100. tx_desc->tso_desc, false);
  101. } else {
  102. tso_num_desc->num_seg.tso_cmn_num_seg--;
  103. qdf_assert(tso_num_desc->num_seg.tso_cmn_num_seg == 0);
  104. qdf_nbuf_unmap_tso_segment(soc->osdev,
  105. tx_desc->tso_desc, true);
  106. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  107. tx_desc->tso_num_desc);
  108. tx_desc->tso_num_desc = NULL;
  109. }
  110. dp_tx_tso_desc_free(soc,
  111. tx_desc->pool_id, tx_desc->tso_desc);
  112. tx_desc->tso_desc = NULL;
  113. }
  114. }
  115. #else
  116. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  117. struct dp_tx_desc_s *tx_desc)
  118. {
  119. return;
  120. }
  121. #endif
  122. /**
  123. * dp_tx_desc_release() - Release Tx Descriptor
  124. * @tx_desc : Tx Descriptor
  125. * @desc_pool_id: Descriptor Pool ID
  126. *
  127. * Deallocate all resources attached to Tx descriptor and free the Tx
  128. * descriptor.
  129. *
  130. * Return:
  131. */
  132. static void
  133. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  134. {
  135. struct dp_pdev *pdev = tx_desc->pdev;
  136. struct dp_soc *soc;
  137. uint8_t comp_status = 0;
  138. qdf_assert(pdev);
  139. soc = pdev->soc;
  140. if (tx_desc->frm_type == dp_tx_frm_tso)
  141. dp_tx_tso_desc_release(soc, tx_desc);
  142. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  143. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  144. qdf_atomic_dec(&pdev->num_tx_outstanding);
  145. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  146. qdf_atomic_dec(&pdev->num_tx_exception);
  147. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  148. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  149. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  150. else
  151. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  152. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  153. "Tx Completion Release desc %d status %d outstanding %d\n",
  154. tx_desc->id, comp_status,
  155. qdf_atomic_read(&pdev->num_tx_outstanding));
  156. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  157. return;
  158. }
  159. /**
  160. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  161. * @vdev: DP vdev Handle
  162. * @nbuf: skb
  163. *
  164. * Prepares and fills HTT metadata in the frame pre-header for special frames
  165. * that should be transmitted using varying transmit parameters.
  166. * There are 2 VDEV modes that currently needs this special metadata -
  167. * 1) Mesh Mode
  168. * 2) DSRC Mode
  169. *
  170. * Return: HTT metadata size
  171. *
  172. */
  173. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  174. uint32_t *meta_data)
  175. {
  176. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  177. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  178. uint8_t htt_desc_size;
  179. /* Size rounded of multiple of 8 bytes */
  180. uint8_t htt_desc_size_aligned;
  181. uint8_t *hdr = NULL;
  182. qdf_nbuf_unshare(nbuf);
  183. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  184. /*
  185. * Metadata - HTT MSDU Extension header
  186. */
  187. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  188. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  189. if (vdev->mesh_vdev) {
  190. /* Fill and add HTT metaheader */
  191. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  192. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  193. } else if (vdev->opmode == wlan_op_mode_ocb) {
  194. /* Todo - Add support for DSRC */
  195. }
  196. return htt_desc_size_aligned;
  197. }
  198. /**
  199. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  200. * @tso_seg: TSO segment to process
  201. * @ext_desc: Pointer to MSDU extension descriptor
  202. *
  203. * Return: void
  204. */
  205. #if defined(FEATURE_TSO)
  206. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  207. void *ext_desc)
  208. {
  209. uint8_t num_frag;
  210. uint32_t tso_flags;
  211. /*
  212. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  213. * tcp_flag_mask
  214. *
  215. * Checksum enable flags are set in TCL descriptor and not in Extension
  216. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  217. */
  218. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  219. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  220. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  221. tso_seg->tso_flags.ip_len);
  222. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  223. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  224. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  225. uint32_t lo = 0;
  226. uint32_t hi = 0;
  227. qdf_dmaaddr_to_32s(
  228. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  229. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  230. tso_seg->tso_frags[num_frag].length);
  231. }
  232. return;
  233. }
  234. #else
  235. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  236. void *ext_desc)
  237. {
  238. return;
  239. }
  240. #endif
  241. #if defined(FEATURE_TSO)
  242. /**
  243. * dp_tx_free_tso_seg() - Loop through the tso segments
  244. * allocated and free them
  245. *
  246. * @soc: soc handle
  247. * @free_seg: list of tso segments
  248. * @msdu_info: msdu descriptor
  249. *
  250. * Return - void
  251. */
  252. static void dp_tx_free_tso_seg(struct dp_soc *soc,
  253. struct qdf_tso_seg_elem_t *free_seg,
  254. struct dp_tx_msdu_info_s *msdu_info)
  255. {
  256. struct qdf_tso_seg_elem_t *next_seg;
  257. while (free_seg) {
  258. next_seg = free_seg->next;
  259. dp_tx_tso_desc_free(soc,
  260. msdu_info->tx_queue.desc_pool_id,
  261. free_seg);
  262. free_seg = next_seg;
  263. }
  264. }
  265. /**
  266. * dp_tx_free_tso_num_seg() - Loop through the tso num segments
  267. * allocated and free them
  268. *
  269. * @soc: soc handle
  270. * @free_seg: list of tso segments
  271. * @msdu_info: msdu descriptor
  272. * Return - void
  273. */
  274. static void dp_tx_free_tso_num_seg(struct dp_soc *soc,
  275. struct qdf_tso_num_seg_elem_t *free_seg,
  276. struct dp_tx_msdu_info_s *msdu_info)
  277. {
  278. struct qdf_tso_num_seg_elem_t *next_seg;
  279. while (free_seg) {
  280. next_seg = free_seg->next;
  281. dp_tso_num_seg_free(soc,
  282. msdu_info->tx_queue.desc_pool_id,
  283. free_seg);
  284. free_seg = next_seg;
  285. }
  286. }
  287. /**
  288. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  289. * @vdev: virtual device handle
  290. * @msdu: network buffer
  291. * @msdu_info: meta data associated with the msdu
  292. *
  293. * Return: QDF_STATUS_SUCCESS success
  294. */
  295. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  296. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  297. {
  298. struct qdf_tso_seg_elem_t *tso_seg;
  299. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  300. struct dp_soc *soc = vdev->pdev->soc;
  301. struct qdf_tso_info_t *tso_info;
  302. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  303. tso_info = &msdu_info->u.tso_info;
  304. tso_info->curr_seg = NULL;
  305. tso_info->tso_seg_list = NULL;
  306. tso_info->num_segs = num_seg;
  307. msdu_info->frm_type = dp_tx_frm_tso;
  308. tso_info->tso_num_seg_list = NULL;
  309. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  310. while (num_seg) {
  311. tso_seg = dp_tx_tso_desc_alloc(
  312. soc, msdu_info->tx_queue.desc_pool_id);
  313. if (tso_seg) {
  314. tso_seg->next = tso_info->tso_seg_list;
  315. tso_info->tso_seg_list = tso_seg;
  316. num_seg--;
  317. } else {
  318. struct qdf_tso_seg_elem_t *free_seg =
  319. tso_info->tso_seg_list;
  320. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  321. return QDF_STATUS_E_NOMEM;
  322. }
  323. }
  324. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  325. tso_num_seg = dp_tso_num_seg_alloc(soc,
  326. msdu_info->tx_queue.desc_pool_id);
  327. if (tso_num_seg) {
  328. tso_num_seg->next = tso_info->tso_num_seg_list;
  329. tso_info->tso_num_seg_list = tso_num_seg;
  330. } else {
  331. /* Bug: free tso_num_seg and tso_seg */
  332. /* Free the already allocated num of segments */
  333. struct qdf_tso_seg_elem_t *free_seg =
  334. tso_info->tso_seg_list;
  335. TSO_DEBUG(" %s: Failed alloc - Number of segs for a TSO packet",
  336. __func__);
  337. dp_tx_free_tso_seg(soc, free_seg, msdu_info);
  338. return QDF_STATUS_E_NOMEM;
  339. }
  340. msdu_info->num_seg =
  341. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  342. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  343. msdu_info->num_seg);
  344. if (!(msdu_info->num_seg)) {
  345. dp_tx_free_tso_seg(soc, tso_info->tso_seg_list, msdu_info);
  346. dp_tx_free_tso_num_seg(soc, tso_info->tso_num_seg_list,
  347. msdu_info);
  348. return QDF_STATUS_E_INVAL;
  349. }
  350. tso_info->curr_seg = tso_info->tso_seg_list;
  351. return QDF_STATUS_SUCCESS;
  352. }
  353. #else
  354. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  355. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  356. {
  357. return QDF_STATUS_E_NOMEM;
  358. }
  359. #endif
  360. /**
  361. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  362. * @vdev: DP Vdev handle
  363. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  364. * @desc_pool_id: Descriptor Pool ID
  365. *
  366. * Return:
  367. */
  368. static
  369. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  370. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  371. {
  372. uint8_t i;
  373. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  374. struct dp_tx_seg_info_s *seg_info;
  375. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  376. struct dp_soc *soc = vdev->pdev->soc;
  377. /* Allocate an extension descriptor */
  378. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  379. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  380. if (!msdu_ext_desc) {
  381. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  382. return NULL;
  383. }
  384. if (qdf_unlikely(vdev->mesh_vdev)) {
  385. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  386. &msdu_info->meta_data[0],
  387. sizeof(struct htt_tx_msdu_desc_ext2_t));
  388. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  389. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  390. }
  391. switch (msdu_info->frm_type) {
  392. case dp_tx_frm_sg:
  393. case dp_tx_frm_me:
  394. case dp_tx_frm_raw:
  395. seg_info = msdu_info->u.sg_info.curr_seg;
  396. /* Update the buffer pointers in MSDU Extension Descriptor */
  397. for (i = 0; i < seg_info->frag_cnt; i++) {
  398. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  399. seg_info->frags[i].paddr_lo,
  400. seg_info->frags[i].paddr_hi,
  401. seg_info->frags[i].len);
  402. }
  403. break;
  404. case dp_tx_frm_tso:
  405. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  406. &cached_ext_desc[0]);
  407. break;
  408. default:
  409. break;
  410. }
  411. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  412. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  413. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  414. msdu_ext_desc->vaddr);
  415. return msdu_ext_desc;
  416. }
  417. /**
  418. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  419. * @vdev: DP vdev handle
  420. * @nbuf: skb
  421. * @desc_pool_id: Descriptor pool ID
  422. * Allocate and prepare Tx descriptor with msdu information.
  423. *
  424. * Return: Pointer to Tx Descriptor on success,
  425. * NULL on failure
  426. */
  427. static
  428. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  429. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  430. uint32_t *meta_data)
  431. {
  432. QDF_STATUS status;
  433. uint8_t align_pad;
  434. uint8_t is_exception = 0;
  435. uint8_t htt_hdr_size;
  436. struct ether_header *eh;
  437. struct dp_tx_desc_s *tx_desc;
  438. struct dp_pdev *pdev = vdev->pdev;
  439. struct dp_soc *soc = pdev->soc;
  440. /* Flow control/Congestion Control processing */
  441. status = dp_tx_flow_control(vdev);
  442. if (QDF_STATUS_E_RESOURCES == status) {
  443. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  444. "%s Tx Resource Full\n", __func__);
  445. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  446. /* TODO Stop Tx Queues */
  447. }
  448. /* Allocate software Tx descriptor */
  449. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  450. if (qdf_unlikely(!tx_desc)) {
  451. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  452. "%s Tx Desc Alloc Failed\n", __func__);
  453. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  454. return NULL;
  455. }
  456. /* Flow control/Congestion Control counters */
  457. qdf_atomic_inc(&pdev->num_tx_outstanding);
  458. /* Initialize the SW tx descriptor */
  459. tx_desc->nbuf = nbuf;
  460. tx_desc->frm_type = dp_tx_frm_std;
  461. tx_desc->tx_encap_type = vdev->tx_encap_type;
  462. tx_desc->vdev = vdev;
  463. tx_desc->pdev = pdev;
  464. tx_desc->msdu_ext_desc = NULL;
  465. /**
  466. * For non-scatter regular frames, buffer pointer is directly
  467. * programmed in TCL input descriptor instead of using an MSDU
  468. * extension descriptor.For this cass, HW requirement is that
  469. * descriptor should always point to a 8-byte aligned address.
  470. *
  471. * So we add alignment pad to start of buffer, and specify the actual
  472. * start of data through pkt_offset
  473. */
  474. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  475. qdf_nbuf_push_head(nbuf, align_pad);
  476. tx_desc->pkt_offset = align_pad;
  477. /*
  478. * For special modes (vdev_type == ocb or mesh), data frames should be
  479. * transmitted using varying transmit parameters (tx spec) which include
  480. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  481. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  482. * These frames are sent as exception packets to firmware.
  483. *
  484. * HTT Metadata should be ensured to be multiple of 8-bytes,
  485. * to get 8-byte aligned start address along with align_pad added above
  486. *
  487. * |-----------------------------|
  488. * | |
  489. * |-----------------------------| <-----Buffer Pointer Address given
  490. * | | ^ in HW descriptor (aligned)
  491. * | HTT Metadata | |
  492. * | | |
  493. * | | | Packet Offset given in descriptor
  494. * | | |
  495. * |-----------------------------| |
  496. * | Alignment Pad | v
  497. * |-----------------------------| <----- Actual buffer start address
  498. * | SKB Data | (Unaligned)
  499. * | |
  500. * | |
  501. * | |
  502. * | |
  503. * | |
  504. * |-----------------------------|
  505. */
  506. if (qdf_unlikely(vdev->mesh_vdev ||
  507. (vdev->opmode == wlan_op_mode_ocb))) {
  508. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  509. meta_data);
  510. tx_desc->pkt_offset += htt_hdr_size;
  511. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  512. is_exception = 1;
  513. }
  514. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  515. qdf_nbuf_map(soc->osdev, nbuf,
  516. QDF_DMA_TO_DEVICE))) {
  517. /* Handle failure */
  518. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  519. "qdf_nbuf_map failed\n");
  520. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  521. goto failure;
  522. }
  523. if (qdf_unlikely(vdev->nawds_enabled)) {
  524. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  525. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  526. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  527. is_exception = 1;
  528. }
  529. }
  530. #if !TQM_BYPASS_WAR
  531. if (is_exception)
  532. #endif
  533. {
  534. /* Temporary WAR due to TQM VP issues */
  535. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  536. qdf_atomic_inc(&pdev->num_tx_exception);
  537. }
  538. return tx_desc;
  539. failure:
  540. dp_tx_desc_release(tx_desc, desc_pool_id);
  541. return NULL;
  542. }
  543. /**
  544. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  545. * @vdev: DP vdev handle
  546. * @nbuf: skb
  547. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  548. * @desc_pool_id : Descriptor Pool ID
  549. *
  550. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  551. * information. For frames wth fragments, allocate and prepare
  552. * an MSDU extension descriptor
  553. *
  554. * Return: Pointer to Tx Descriptor on success,
  555. * NULL on failure
  556. */
  557. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  558. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  559. uint8_t desc_pool_id)
  560. {
  561. struct dp_tx_desc_s *tx_desc;
  562. QDF_STATUS status;
  563. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  564. struct dp_pdev *pdev = vdev->pdev;
  565. struct dp_soc *soc = pdev->soc;
  566. /* Flow control/Congestion Control processing */
  567. status = dp_tx_flow_control(vdev);
  568. if (QDF_STATUS_E_RESOURCES == status) {
  569. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  570. "%s Tx Resource Full\n", __func__);
  571. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  572. /* TODO Stop Tx Queues */
  573. }
  574. /* Allocate software Tx descriptor */
  575. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  576. if (!tx_desc) {
  577. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  578. return NULL;
  579. }
  580. /* Flow control/Congestion Control counters */
  581. qdf_atomic_inc(&pdev->num_tx_outstanding);
  582. /* Initialize the SW tx descriptor */
  583. tx_desc->nbuf = nbuf;
  584. tx_desc->frm_type = msdu_info->frm_type;
  585. tx_desc->tx_encap_type = vdev->tx_encap_type;
  586. tx_desc->vdev = vdev;
  587. tx_desc->pdev = pdev;
  588. tx_desc->pkt_offset = 0;
  589. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  590. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  591. /* Handle scattered frames - TSO/SG/ME */
  592. /* Allocate and prepare an extension descriptor for scattered frames */
  593. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  594. if (!msdu_ext_desc) {
  595. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  596. "%s Tx Extension Descriptor Alloc Fail\n",
  597. __func__);
  598. goto failure;
  599. }
  600. #if TQM_BYPASS_WAR
  601. /* Temporary WAR due to TQM VP issues */
  602. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  603. qdf_atomic_inc(&pdev->num_tx_exception);
  604. #endif
  605. if (qdf_unlikely(vdev->mesh_vdev))
  606. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  607. tx_desc->msdu_ext_desc = msdu_ext_desc;
  608. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  609. return tx_desc;
  610. failure:
  611. dp_tx_desc_release(tx_desc, desc_pool_id);
  612. return NULL;
  613. }
  614. /**
  615. * dp_tx_prepare_raw() - Prepare RAW packet TX
  616. * @vdev: DP vdev handle
  617. * @nbuf: buffer pointer
  618. * @seg_info: Pointer to Segment info Descriptor to be prepared
  619. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  620. * descriptor
  621. *
  622. * Return:
  623. */
  624. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  625. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  626. {
  627. qdf_nbuf_t curr_nbuf = NULL;
  628. uint16_t total_len = 0;
  629. int32_t i;
  630. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  631. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  632. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  633. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  634. if ((qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS)
  635. && (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU)) {
  636. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  637. }
  638. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  639. QDF_DMA_TO_DEVICE)) {
  640. qdf_print("dma map error\n");
  641. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  642. qdf_nbuf_free(nbuf);
  643. return NULL;
  644. }
  645. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  646. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  647. seg_info->frags[i].paddr_lo =
  648. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  649. seg_info->frags[i].paddr_hi = 0x0;
  650. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  651. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  652. total_len += qdf_nbuf_len(curr_nbuf);
  653. }
  654. seg_info->frag_cnt = i;
  655. seg_info->total_len = total_len;
  656. seg_info->next = NULL;
  657. sg_info->curr_seg = seg_info;
  658. msdu_info->frm_type = dp_tx_frm_raw;
  659. msdu_info->num_seg = 1;
  660. return nbuf;
  661. }
  662. /**
  663. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  664. * @soc: DP Soc Handle
  665. * @vdev: DP vdev handle
  666. * @tx_desc: Tx Descriptor Handle
  667. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  668. * @fw_metadata: Metadata to send to Target Firmware along with frame
  669. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  670. *
  671. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  672. * from software Tx descriptor
  673. *
  674. * Return:
  675. */
  676. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  677. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  678. uint16_t fw_metadata, uint8_t ring_id)
  679. {
  680. uint8_t type;
  681. uint16_t length;
  682. void *hal_tx_desc, *hal_tx_desc_cached;
  683. qdf_dma_addr_t dma_addr;
  684. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  685. /* Return Buffer Manager ID */
  686. uint8_t bm_id = ring_id;
  687. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  688. hal_tx_desc_cached = (void *) cached_desc;
  689. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  690. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  691. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  692. type = HAL_TX_BUF_TYPE_EXT_DESC;
  693. dma_addr = tx_desc->msdu_ext_desc->paddr;
  694. } else {
  695. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  696. type = HAL_TX_BUF_TYPE_BUFFER;
  697. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  698. }
  699. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  700. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  701. dma_addr , bm_id, tx_desc->id, type);
  702. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  703. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  704. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  705. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  706. vdev->dscp_tid_map_id);
  707. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  708. "%s length:%d , type = %d, dma_addr %llx, offset %d desc id %u\n",
  709. __func__, length, type, (uint64_t)dma_addr,
  710. tx_desc->pkt_offset, tx_desc->id);
  711. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  712. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  713. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  714. vdev->hal_desc_addr_search_flags);
  715. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  716. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  717. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  718. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  719. }
  720. if (tid != HTT_TX_EXT_TID_INVALID)
  721. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  722. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  723. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  724. /* Sync cached descriptor with HW */
  725. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  726. if (!hal_tx_desc) {
  727. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  728. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  729. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  730. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  731. hal_srng_access_end(soc->hal_soc,
  732. soc->tcl_data_ring[ring_id].hal_srng);
  733. return QDF_STATUS_E_RESOURCES;
  734. }
  735. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  736. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  737. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  738. return QDF_STATUS_SUCCESS;
  739. }
  740. /**
  741. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  742. * @vdev: DP vdev handle
  743. * @nbuf: skb
  744. *
  745. * Extract the DSCP or PCP information from frame and map into TID value.
  746. * Software based TID classification is required when more than 2 DSCP-TID
  747. * mapping tables are needed.
  748. * Hardware supports 2 DSCP-TID mapping tables
  749. *
  750. * Return: void
  751. */
  752. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  753. struct dp_tx_msdu_info_s *msdu_info)
  754. {
  755. uint8_t tos = 0, dscp_tid_override = 0;
  756. uint8_t *hdr_ptr, *L3datap;
  757. uint8_t is_mcast = 0;
  758. struct ether_header *eh = NULL;
  759. qdf_ethervlan_header_t *evh = NULL;
  760. uint16_t ether_type;
  761. qdf_llc_t *llcHdr;
  762. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  763. /* for mesh packets don't do any classification */
  764. if (qdf_unlikely(vdev->mesh_vdev))
  765. return;
  766. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  767. eh = (struct ether_header *) nbuf->data;
  768. hdr_ptr = eh->ether_dhost;
  769. L3datap = hdr_ptr + sizeof(struct ether_header);
  770. } else {
  771. qdf_dot3_qosframe_t *qos_wh =
  772. (qdf_dot3_qosframe_t *) nbuf->data;
  773. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  774. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  775. return;
  776. }
  777. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  778. ether_type = eh->ether_type;
  779. /*
  780. * Check if packet is dot3 or eth2 type.
  781. */
  782. if (IS_LLC_PRESENT(ether_type)) {
  783. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  784. sizeof(*llcHdr));
  785. if (ether_type == htons(ETHERTYPE_8021Q)) {
  786. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  787. sizeof(*llcHdr);
  788. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  789. + sizeof(*llcHdr) +
  790. sizeof(qdf_net_vlanhdr_t));
  791. } else {
  792. L3datap = hdr_ptr + sizeof(struct ether_header) +
  793. sizeof(*llcHdr);
  794. }
  795. } else {
  796. if (ether_type == htons(ETHERTYPE_8021Q)) {
  797. evh = (qdf_ethervlan_header_t *) eh;
  798. ether_type = evh->ether_type;
  799. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  800. }
  801. }
  802. /*
  803. * Find priority from IP TOS DSCP field
  804. */
  805. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  806. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  807. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  808. /* Only for unicast frames */
  809. if (!is_mcast) {
  810. /* send it on VO queue */
  811. msdu_info->tid = DP_VO_TID;
  812. }
  813. } else {
  814. /*
  815. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  816. * from TOS byte.
  817. */
  818. tos = ip->ip_tos;
  819. dscp_tid_override = 1;
  820. }
  821. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  822. /* TODO
  823. * use flowlabel
  824. *igmpmld cases to be handled in phase 2
  825. */
  826. unsigned long ver_pri_flowlabel;
  827. unsigned long pri;
  828. ver_pri_flowlabel = *(unsigned long *) L3datap;
  829. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  830. DP_IPV6_PRIORITY_SHIFT;
  831. tos = pri;
  832. dscp_tid_override = 1;
  833. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  834. msdu_info->tid = DP_VO_TID;
  835. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  836. /* Only for unicast frames */
  837. if (!is_mcast) {
  838. /* send ucast arp on VO queue */
  839. msdu_info->tid = DP_VO_TID;
  840. }
  841. }
  842. /*
  843. * Assign all MCAST packets to BE
  844. */
  845. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  846. if (is_mcast) {
  847. tos = 0;
  848. dscp_tid_override = 1;
  849. }
  850. }
  851. if (dscp_tid_override == 1) {
  852. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  853. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  854. }
  855. return;
  856. }
  857. /**
  858. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  859. * @vdev: DP vdev handle
  860. * @nbuf: skb
  861. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  862. * @tx_q: Tx queue to be used for this Tx frame
  863. * @peer_id: peer_id of the peer in case of NAWDS frames
  864. *
  865. * Return: NULL on success,
  866. * nbuf when it fails to send
  867. */
  868. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  869. uint8_t tid, struct dp_tx_queue *tx_q,
  870. uint32_t *meta_data, uint16_t peer_id)
  871. {
  872. struct dp_pdev *pdev = vdev->pdev;
  873. struct dp_soc *soc = pdev->soc;
  874. struct dp_tx_desc_s *tx_desc;
  875. QDF_STATUS status;
  876. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  877. uint16_t htt_tcl_metadata = 0;
  878. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  879. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  880. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  881. if (!tx_desc) {
  882. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  883. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  884. __func__, vdev, tx_q->desc_pool_id);
  885. goto fail_return;
  886. }
  887. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  888. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  889. "%s %d : HAL RING Access Failed -- %p\n",
  890. __func__, __LINE__, hal_srng);
  891. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  892. goto fail_return;
  893. }
  894. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  895. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  896. HTT_TCL_METADATA_TYPE_PEER_BASED);
  897. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  898. peer_id);
  899. } else
  900. htt_tcl_metadata = vdev->htt_tcl_metadata;
  901. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  902. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  903. htt_tcl_metadata, tx_q->ring_id);
  904. if (status != QDF_STATUS_SUCCESS) {
  905. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  906. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  907. __func__, tx_desc, tx_q->ring_id);
  908. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  909. goto fail_return;
  910. }
  911. hal_srng_access_end(soc->hal_soc, hal_srng);
  912. return NULL;
  913. fail_return:
  914. return nbuf;
  915. }
  916. /**
  917. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  918. * @vdev: DP vdev handle
  919. * @nbuf: skb
  920. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  921. *
  922. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  923. *
  924. * Return: NULL on success,
  925. * nbuf when it fails to send
  926. */
  927. #if QDF_LOCK_STATS
  928. static noinline
  929. #else
  930. static
  931. #endif
  932. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  933. struct dp_tx_msdu_info_s *msdu_info)
  934. {
  935. uint8_t i;
  936. struct dp_pdev *pdev = vdev->pdev;
  937. struct dp_soc *soc = pdev->soc;
  938. struct dp_tx_desc_s *tx_desc;
  939. QDF_STATUS status;
  940. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  941. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  942. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  943. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  944. "%s %d : HAL RING Access Failed -- %p\n",
  945. __func__, __LINE__, hal_srng);
  946. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  947. return nbuf;
  948. }
  949. if (msdu_info->frm_type == dp_tx_frm_me)
  950. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  951. i = 0;
  952. /* Print statement to track i and num_seg */
  953. /*
  954. * For each segment (maps to 1 MSDU) , prepare software and hardware
  955. * descriptors using information in msdu_info
  956. */
  957. while (i < msdu_info->num_seg) {
  958. /*
  959. * Setup Tx descriptor for an MSDU, and MSDU extension
  960. * descriptor
  961. */
  962. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  963. tx_q->desc_pool_id);
  964. if (!tx_desc) {
  965. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  966. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  967. __func__, vdev, tx_q->desc_pool_id);
  968. if (msdu_info->frm_type == dp_tx_frm_me) {
  969. dp_tx_me_free_buf(pdev,
  970. (void *)(msdu_info->u.sg_info
  971. .curr_seg->frags[0].vaddr));
  972. }
  973. goto done;
  974. }
  975. if (msdu_info->frm_type == dp_tx_frm_me) {
  976. tx_desc->me_buffer =
  977. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  978. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  979. }
  980. /*
  981. * Enqueue the Tx MSDU descriptor to HW for transmit
  982. */
  983. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  984. vdev->htt_tcl_metadata, tx_q->ring_id);
  985. if (status != QDF_STATUS_SUCCESS) {
  986. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  987. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  988. __func__, tx_desc, tx_q->ring_id);
  989. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  990. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  991. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  992. goto done;
  993. }
  994. /*
  995. * TODO
  996. * if tso_info structure can be modified to have curr_seg
  997. * as first element, following 2 blocks of code (for TSO and SG)
  998. * can be combined into 1
  999. */
  1000. /*
  1001. * For frames with multiple segments (TSO, ME), jump to next
  1002. * segment.
  1003. */
  1004. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1005. if (msdu_info->u.tso_info.curr_seg->next) {
  1006. msdu_info->u.tso_info.curr_seg =
  1007. msdu_info->u.tso_info.curr_seg->next;
  1008. /*
  1009. * If this is a jumbo nbuf, then increment the number of
  1010. * nbuf users for each additional segment of the msdu.
  1011. * This will ensure that the skb is freed only after
  1012. * receiving tx completion for all segments of an nbuf
  1013. */
  1014. qdf_nbuf_inc_users(nbuf);
  1015. /* Check with MCL if this is needed */
  1016. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1017. }
  1018. }
  1019. /*
  1020. * For Multicast-Unicast converted packets,
  1021. * each converted frame (for a client) is represented as
  1022. * 1 segment
  1023. */
  1024. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1025. (msdu_info->frm_type == dp_tx_frm_me)) {
  1026. if (msdu_info->u.sg_info.curr_seg->next) {
  1027. msdu_info->u.sg_info.curr_seg =
  1028. msdu_info->u.sg_info.curr_seg->next;
  1029. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1030. }
  1031. }
  1032. i++;
  1033. }
  1034. nbuf = NULL;
  1035. done:
  1036. hal_srng_access_end(soc->hal_soc, hal_srng);
  1037. return nbuf;
  1038. }
  1039. /**
  1040. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1041. * for SG frames
  1042. * @vdev: DP vdev handle
  1043. * @nbuf: skb
  1044. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1045. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1046. *
  1047. * Return: NULL on success,
  1048. * nbuf when it fails to send
  1049. */
  1050. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1051. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1052. {
  1053. uint32_t cur_frag, nr_frags;
  1054. qdf_dma_addr_t paddr;
  1055. struct dp_tx_sg_info_s *sg_info;
  1056. sg_info = &msdu_info->u.sg_info;
  1057. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1058. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1059. QDF_DMA_TO_DEVICE)) {
  1060. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1061. "dma map error\n");
  1062. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1063. qdf_nbuf_free(nbuf);
  1064. return NULL;
  1065. }
  1066. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1067. seg_info->frags[0].paddr_hi = 0;
  1068. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1069. seg_info->frags[0].vaddr = (void *) nbuf;
  1070. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1071. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1072. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1073. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1074. "frag dma map error\n");
  1075. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1076. qdf_nbuf_free(nbuf);
  1077. return NULL;
  1078. }
  1079. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1080. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1081. seg_info->frags[cur_frag + 1].paddr_hi =
  1082. ((uint64_t) paddr) >> 32;
  1083. seg_info->frags[cur_frag + 1].len =
  1084. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1085. }
  1086. seg_info->frag_cnt = (cur_frag + 1);
  1087. seg_info->total_len = qdf_nbuf_len(nbuf);
  1088. seg_info->next = NULL;
  1089. sg_info->curr_seg = seg_info;
  1090. msdu_info->frm_type = dp_tx_frm_sg;
  1091. msdu_info->num_seg = 1;
  1092. return nbuf;
  1093. }
  1094. #ifdef MESH_MODE_SUPPORT
  1095. /**
  1096. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1097. and prepare msdu_info for mesh frames.
  1098. * @vdev: DP vdev handle
  1099. * @nbuf: skb
  1100. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1101. *
  1102. * Return: void
  1103. */
  1104. static
  1105. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1106. struct dp_tx_msdu_info_s *msdu_info)
  1107. {
  1108. struct meta_hdr_s *mhdr;
  1109. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1110. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1111. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1112. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1113. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1114. meta_data->power = mhdr->power;
  1115. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1116. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1117. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1118. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1119. meta_data->dyn_bw = 1;
  1120. meta_data->valid_pwr = 1;
  1121. meta_data->valid_mcs_mask = 1;
  1122. meta_data->valid_nss_mask = 1;
  1123. meta_data->valid_preamble_type = 1;
  1124. meta_data->valid_retries = 1;
  1125. meta_data->valid_bw_info = 1;
  1126. }
  1127. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1128. meta_data->encrypt_type = 0;
  1129. meta_data->valid_encrypt_type = 1;
  1130. }
  1131. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1132. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1133. else
  1134. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1135. meta_data->valid_key_flags = 1;
  1136. meta_data->key_flags = (mhdr->keyix & 0x3);
  1137. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1138. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1139. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1140. __func__, msdu_info->meta_data[0],
  1141. msdu_info->meta_data[1],
  1142. msdu_info->meta_data[2],
  1143. msdu_info->meta_data[3],
  1144. msdu_info->meta_data[4]);
  1145. return;
  1146. }
  1147. #else
  1148. static
  1149. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1150. struct dp_tx_msdu_info_s *msdu_info)
  1151. {
  1152. }
  1153. #endif
  1154. /**
  1155. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1156. * @vdev: dp_vdev handle
  1157. * @nbuf: skb
  1158. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1159. * @tx_q: Tx queue to be used for this Tx frame
  1160. * @meta_data: Meta date for mesh
  1161. * @peer_id: peer_id of the peer in case of NAWDS frames
  1162. *
  1163. * return: NULL on success nbuf on failure
  1164. */
  1165. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1166. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1167. uint32_t peer_id)
  1168. {
  1169. struct dp_peer *peer = NULL;
  1170. qdf_nbuf_t nbuf_copy;
  1171. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1172. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1173. (peer->nawds_enabled || peer->bss_peer)) {
  1174. nbuf_copy = qdf_nbuf_copy(nbuf);
  1175. if (!nbuf_copy) {
  1176. QDF_TRACE(QDF_MODULE_ID_DP,
  1177. QDF_TRACE_LEVEL_ERROR,
  1178. "nbuf copy failed");
  1179. }
  1180. peer_id = peer->peer_ids[0];
  1181. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1182. tx_q, meta_data, peer_id);
  1183. if (nbuf_copy != NULL) {
  1184. qdf_nbuf_free(nbuf);
  1185. return nbuf_copy;
  1186. }
  1187. }
  1188. }
  1189. if (peer_id == HTT_INVALID_PEER)
  1190. return nbuf;
  1191. qdf_nbuf_free(nbuf);
  1192. return NULL;
  1193. }
  1194. /**
  1195. * dp_tx_send() - Transmit a frame on a given VAP
  1196. * @vap_dev: DP vdev handle
  1197. * @nbuf: skb
  1198. *
  1199. * Entry point for Core Tx layer (DP_TX) invoked from
  1200. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1201. * cases
  1202. *
  1203. * Return: NULL on success,
  1204. * nbuf when it fails to send
  1205. */
  1206. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1207. {
  1208. struct ether_header *eh = NULL;
  1209. struct dp_tx_msdu_info_s msdu_info;
  1210. struct dp_tx_seg_info_s seg_info;
  1211. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1212. struct dp_soc *soc = vdev->pdev->soc;
  1213. uint16_t peer_id = HTT_INVALID_PEER;
  1214. uint8_t count;
  1215. uint8_t found = 0;
  1216. uint8_t oldest_mec_entry_idx = 0;
  1217. uint64_t oldest_mec_ts = 0;
  1218. struct mect_entry *mect_entry;
  1219. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1220. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1221. if (qdf_nbuf_get_ftype(nbuf) == CB_FTYPE_INTRABSS_FWD)
  1222. goto out;
  1223. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1224. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1225. for (count = 0; count < soc->mect_cnt; count++) {
  1226. mect_entry = &soc->mect_table[count];
  1227. if (!memcmp(mect_entry->mac_addr, eh->ether_shost,
  1228. DP_MAC_ADDR_LEN)) {
  1229. found = 1;
  1230. break;
  1231. }
  1232. if (!oldest_mec_ts) {
  1233. oldest_mec_entry_idx = count;
  1234. oldest_mec_ts = mect_entry->ts;
  1235. } else if (mect_entry->ts < oldest_mec_ts) {
  1236. oldest_mec_entry_idx = count;
  1237. oldest_mec_ts = mect_entry->ts;
  1238. }
  1239. }
  1240. if (!found) {
  1241. if (count >= DP_MAX_MECT_ENTRIES)
  1242. count = oldest_mec_entry_idx;
  1243. else
  1244. soc->mect_cnt++;
  1245. mect_entry = &soc->mect_table[count];
  1246. mect_entry->ts = jiffies_64;
  1247. memcpy(mect_entry->mac_addr, eh->ether_shost,
  1248. DP_MAC_ADDR_LEN);
  1249. }
  1250. }
  1251. out:
  1252. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1253. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1254. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1255. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1256. /*
  1257. * Set Default Host TID value to invalid TID
  1258. * (TID override disabled)
  1259. */
  1260. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1261. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1262. if (qdf_unlikely(vdev->mesh_vdev))
  1263. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1264. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1265. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1266. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1267. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1268. /*
  1269. * Get HW Queue to use for this frame.
  1270. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1271. * dedicated for data and 1 for command.
  1272. * "queue_id" maps to one hardware ring.
  1273. * With each ring, we also associate a unique Tx descriptor pool
  1274. * to minimize lock contention for these resources.
  1275. */
  1276. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1277. /*
  1278. * TCL H/W supports 2 DSCP-TID mapping tables.
  1279. * Table 1 - Default DSCP-TID mapping table
  1280. * Table 2 - 1 DSCP-TID override table
  1281. *
  1282. * If we need a different DSCP-TID mapping for this vap,
  1283. * call tid_classify to extract DSCP/ToS from frame and
  1284. * map to a TID and store in msdu_info. This is later used
  1285. * to fill in TCL Input descriptor (per-packet TID override).
  1286. */
  1287. if (vdev->dscp_tid_map_id > 1)
  1288. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1289. /* Reset the control block */
  1290. qdf_nbuf_reset_ctxt(nbuf);
  1291. /*
  1292. * Classify the frame and call corresponding
  1293. * "prepare" function which extracts the segment (TSO)
  1294. * and fragmentation information (for TSO , SG, ME, or Raw)
  1295. * into MSDU_INFO structure which is later used to fill
  1296. * SW and HW descriptors.
  1297. */
  1298. if (qdf_nbuf_is_tso(nbuf)) {
  1299. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1300. "%s TSO frame %p\n", __func__, vdev);
  1301. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1302. qdf_nbuf_len(nbuf));
  1303. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1304. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1305. "%s tso_prepare fail vdev_id:%d\n",
  1306. __func__, vdev->vdev_id);
  1307. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1308. return nbuf;
  1309. }
  1310. goto send_multiple;
  1311. }
  1312. /* SG */
  1313. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1314. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1315. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1316. "%s non-TSO SG frame %p\n", __func__, vdev);
  1317. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1318. qdf_nbuf_len(nbuf));
  1319. goto send_multiple;
  1320. }
  1321. #ifdef ATH_SUPPORT_IQUE
  1322. /* Mcast to Ucast Conversion*/
  1323. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1324. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1325. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1326. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1327. "%s Mcast frm for ME %p\n", __func__, vdev);
  1328. DP_STATS_INC_PKT(vdev,
  1329. tx_i.mcast_en.mcast_pkt, 1,
  1330. qdf_nbuf_len(nbuf));
  1331. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1332. qdf_nbuf_free(nbuf);
  1333. return NULL;
  1334. }
  1335. return nbuf;
  1336. }
  1337. }
  1338. #endif
  1339. /* RAW */
  1340. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1341. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1342. if (nbuf == NULL)
  1343. return NULL;
  1344. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1345. "%s Raw frame %p\n", __func__, vdev);
  1346. goto send_multiple;
  1347. }
  1348. if (vdev->nawds_enabled) {
  1349. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1350. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1351. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1352. &msdu_info.tx_queue,
  1353. msdu_info.meta_data, peer_id);
  1354. return nbuf;
  1355. }
  1356. }
  1357. /* Single linear frame */
  1358. /*
  1359. * If nbuf is a simple linear frame, use send_single function to
  1360. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1361. * SRNG. There is no need to setup a MSDU extension descriptor.
  1362. */
  1363. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1364. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1365. return nbuf;
  1366. send_multiple:
  1367. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1368. return nbuf;
  1369. }
  1370. /**
  1371. * dp_tx_reinject_handler() - Tx Reinject Handler
  1372. * @tx_desc: software descriptor head pointer
  1373. * @status : Tx completion status from HTT descriptor
  1374. *
  1375. * This function reinjects frames back to Target.
  1376. * Todo - Host queue needs to be added
  1377. *
  1378. * Return: none
  1379. */
  1380. static
  1381. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1382. {
  1383. struct dp_vdev *vdev;
  1384. struct dp_peer *peer = NULL;
  1385. uint32_t peer_id = HTT_INVALID_PEER;
  1386. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1387. qdf_nbuf_t nbuf_copy = NULL;
  1388. struct dp_tx_msdu_info_s msdu_info;
  1389. vdev = tx_desc->vdev;
  1390. qdf_assert(vdev);
  1391. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1392. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1393. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1394. "%s Tx reinject path\n", __func__);
  1395. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1396. qdf_nbuf_len(tx_desc->nbuf));
  1397. if (!vdev->osif_proxy_arp) {
  1398. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1399. "function pointer to proxy arp not present\n");
  1400. return;
  1401. }
  1402. if (qdf_unlikely(vdev->mesh_vdev)) {
  1403. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1404. } else {
  1405. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1406. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1407. (peer->bss_peer || peer->nawds_enabled)
  1408. && !(vdev->osif_proxy_arp(
  1409. vdev->osif_vdev,
  1410. nbuf))) {
  1411. nbuf_copy = qdf_nbuf_copy(nbuf);
  1412. if (!nbuf_copy) {
  1413. QDF_TRACE(QDF_MODULE_ID_DP,
  1414. QDF_TRACE_LEVEL_ERROR,
  1415. FL("nbuf copy failed"));
  1416. break;
  1417. }
  1418. if (peer->nawds_enabled)
  1419. peer_id = peer->peer_ids[0];
  1420. else
  1421. peer_id = HTT_INVALID_PEER;
  1422. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1423. nbuf_copy, msdu_info.tid,
  1424. &msdu_info.tx_queue,
  1425. msdu_info.meta_data, peer_id);
  1426. if (nbuf_copy) {
  1427. QDF_TRACE(QDF_MODULE_ID_DP,
  1428. QDF_TRACE_LEVEL_ERROR,
  1429. FL("pkt send failed"));
  1430. qdf_nbuf_free(nbuf_copy);
  1431. }
  1432. }
  1433. }
  1434. }
  1435. qdf_nbuf_free(nbuf);
  1436. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1437. }
  1438. /**
  1439. * dp_tx_inspect_handler() - Tx Inspect Handler
  1440. * @tx_desc: software descriptor head pointer
  1441. * @status : Tx completion status from HTT descriptor
  1442. *
  1443. * Handles Tx frames sent back to Host for inspection
  1444. * (ProxyARP)
  1445. *
  1446. * Return: none
  1447. */
  1448. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1449. {
  1450. struct dp_soc *soc;
  1451. struct dp_pdev *pdev = tx_desc->pdev;
  1452. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1453. "%s Tx inspect path\n",
  1454. __func__);
  1455. qdf_assert(pdev);
  1456. soc = pdev->soc;
  1457. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1458. qdf_nbuf_len(tx_desc->nbuf));
  1459. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1460. }
  1461. /**
  1462. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1463. * @tx_desc: software descriptor head pointer
  1464. * @status : Tx completion status from HTT descriptor
  1465. *
  1466. * This function will process HTT Tx indication messages from Target
  1467. *
  1468. * Return: none
  1469. */
  1470. static
  1471. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1472. {
  1473. uint8_t tx_status;
  1474. struct dp_pdev *pdev;
  1475. struct dp_soc *soc;
  1476. uint32_t *htt_status_word = (uint32_t *) status;
  1477. qdf_assert(tx_desc->pdev);
  1478. pdev = tx_desc->pdev;
  1479. soc = pdev->soc;
  1480. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1481. switch (tx_status) {
  1482. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1483. {
  1484. qdf_atomic_dec(&pdev->num_tx_exception);
  1485. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1486. break;
  1487. }
  1488. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1489. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1490. {
  1491. qdf_atomic_dec(&pdev->num_tx_exception);
  1492. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1493. break;
  1494. }
  1495. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1496. {
  1497. dp_tx_reinject_handler(tx_desc, status);
  1498. break;
  1499. }
  1500. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1501. {
  1502. dp_tx_inspect_handler(tx_desc, status);
  1503. break;
  1504. }
  1505. default:
  1506. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1507. "%s Invalid HTT tx_status %d\n",
  1508. __func__, tx_status);
  1509. break;
  1510. }
  1511. }
  1512. #ifdef MESH_MODE_SUPPORT
  1513. /**
  1514. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1515. * in mesh meta header
  1516. * @tx_desc: software descriptor head pointer
  1517. * @ts: pointer to tx completion stats
  1518. * Return: none
  1519. */
  1520. static
  1521. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1522. struct hal_tx_completion_status *ts)
  1523. {
  1524. struct meta_hdr_s *mhdr;
  1525. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1526. if (!tx_desc->msdu_ext_desc) {
  1527. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1528. }
  1529. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1530. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1531. mhdr->rssi = ts->ack_frame_rssi;
  1532. mhdr->channel = tx_desc->pdev->operating_channel;
  1533. }
  1534. #else
  1535. static
  1536. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1537. struct hal_tx_completion_status *ts)
  1538. {
  1539. }
  1540. #endif
  1541. /**
  1542. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1543. * @tx_desc: software descriptor head pointer
  1544. * @length: packet length
  1545. *
  1546. * Return: none
  1547. */
  1548. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1549. uint32_t length)
  1550. {
  1551. struct hal_tx_completion_status ts;
  1552. struct dp_soc *soc = NULL;
  1553. struct dp_vdev *vdev = tx_desc->vdev;
  1554. struct dp_peer *peer = NULL;
  1555. uint8_t comp_status = 0;
  1556. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1557. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1558. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1559. "-------------------- \n"
  1560. "Tx Completion Stats: \n"
  1561. "-------------------- \n"
  1562. "ack_frame_rssi = %d \n"
  1563. "first_msdu = %d \n"
  1564. "last_msdu = %d \n"
  1565. "msdu_part_of_amsdu = %d \n"
  1566. "rate_stats valid = %d \n"
  1567. "bw = %d \n"
  1568. "pkt_type = %d \n"
  1569. "stbc = %d \n"
  1570. "ldpc = %d \n"
  1571. "sgi = %d \n"
  1572. "mcs = %d \n"
  1573. "ofdma = %d \n"
  1574. "tones_in_ru = %d \n"
  1575. "tsf = %d \n"
  1576. "ppdu_id = %d \n"
  1577. "transmit_cnt = %d \n"
  1578. "tid = %d \n"
  1579. "peer_id = %d \n",
  1580. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1581. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1582. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1583. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1584. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1585. ts.peer_id);
  1586. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1587. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1588. if (!vdev) {
  1589. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1590. "invalid peer");
  1591. goto fail;
  1592. }
  1593. soc = tx_desc->vdev->pdev->soc;
  1594. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1595. if (!peer) {
  1596. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1597. "invalid peer");
  1598. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1599. goto out;
  1600. }
  1601. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1602. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1603. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1604. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1605. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1606. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1607. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1608. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1609. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1610. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1611. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1612. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1613. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1614. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1615. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1616. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1617. mcs_count[MAX_MCS], 1,
  1618. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1619. == DOT11_A)));
  1620. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1621. mcs_count[ts.mcs], 1,
  1622. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1623. == DOT11_A)));
  1624. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1625. mcs_count[MAX_MCS], 1,
  1626. ((ts.mcs >= MAX_MCS_11B)
  1627. && (ts.pkt_type == DOT11_B)));
  1628. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1629. mcs_count[ts.mcs], 1,
  1630. ((ts.mcs <= MAX_MCS_11B)
  1631. && (ts.pkt_type == DOT11_B)));
  1632. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1633. mcs_count[MAX_MCS], 1,
  1634. ((ts.mcs >= MAX_MCS_11A)
  1635. && (ts.pkt_type == DOT11_N)));
  1636. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1637. mcs_count[ts.mcs], 1,
  1638. ((ts.mcs <= MAX_MCS_11A)
  1639. && (ts.pkt_type == DOT11_N)));
  1640. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1641. mcs_count[MAX_MCS], 1,
  1642. ((ts.mcs >= MAX_MCS_11AC)
  1643. && (ts.pkt_type == DOT11_AC)));
  1644. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1645. mcs_count[ts.mcs], 1,
  1646. ((ts.mcs <= MAX_MCS_11AC)
  1647. && (ts.pkt_type == DOT11_AC)));
  1648. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1649. mcs_count[MAX_MCS], 1,
  1650. ((ts.mcs >= MAX_MCS)
  1651. && (ts.pkt_type == DOT11_AX)));
  1652. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1653. mcs_count[ts.mcs], 1,
  1654. ((ts.mcs <= MAX_MCS)
  1655. && (ts.pkt_type == DOT11_AX)));
  1656. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1657. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1658. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1659. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1660. , 1);
  1661. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1662. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1663. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1664. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1665. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1666. (ts.first_msdu && ts.last_msdu));
  1667. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1668. !(ts.first_msdu && ts.last_msdu));
  1669. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1670. }
  1671. }
  1672. /* TODO: This call is temporary.
  1673. * Stats update has to be attached to the HTT PPDU message
  1674. */
  1675. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1676. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1677. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1678. out:
  1679. dp_aggregate_vdev_stats(tx_desc->vdev);
  1680. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1681. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1682. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1683. fail:
  1684. return;
  1685. }
  1686. /**
  1687. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1688. * @soc: core txrx main context
  1689. * @comp_head: software descriptor head pointer
  1690. *
  1691. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1692. * and release the software descriptors after processing is complete
  1693. *
  1694. * Return: none
  1695. */
  1696. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1697. struct dp_tx_desc_s *comp_head)
  1698. {
  1699. struct dp_tx_desc_s *desc;
  1700. struct dp_tx_desc_s *next;
  1701. struct hal_tx_completion_status ts = {0};
  1702. uint32_t length;
  1703. struct dp_peer *peer;
  1704. DP_HIST_INIT();
  1705. desc = comp_head;
  1706. while (desc) {
  1707. hal_tx_comp_get_status(&desc->comp, &ts);
  1708. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1709. length = qdf_nbuf_len(desc->nbuf);
  1710. /* Error Handling */
  1711. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1712. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1713. dp_tx_comp_process_exception(desc);
  1714. desc = desc->next;
  1715. continue;
  1716. }
  1717. /* Process Tx status in descriptor */
  1718. if (soc->process_tx_status ||
  1719. (desc->vdev && desc->vdev->mesh_vdev))
  1720. dp_tx_comp_process_tx_status(desc, length);
  1721. /* 0 : MSDU buffer, 1 : MLE */
  1722. if (desc->msdu_ext_desc) {
  1723. /* TSO free */
  1724. if (hal_tx_ext_desc_get_tso_enable(
  1725. desc->msdu_ext_desc->vaddr)) {
  1726. /* If remaining number of segment is 0
  1727. * actual TSO may unmap and free */
  1728. if (!DP_DESC_NUM_FRAG(desc)) {
  1729. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1730. QDF_DMA_TO_DEVICE);
  1731. qdf_nbuf_free(desc->nbuf);
  1732. }
  1733. } else {
  1734. /* SG free */
  1735. /* Free buffer */
  1736. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1737. desc->nbuf);
  1738. }
  1739. } else {
  1740. /* Free buffer */
  1741. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1742. }
  1743. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1744. next = desc->next;
  1745. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1746. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1747. dp_tx_desc_release(desc, desc->pool_id);
  1748. desc = next;
  1749. }
  1750. DP_TX_HIST_STATS_PER_PDEV();
  1751. }
  1752. /**
  1753. * dp_tx_comp_handler() - Tx completion handler
  1754. * @soc: core txrx main context
  1755. * @ring_id: completion ring id
  1756. * @budget: No. of packets/descriptors that can be serviced in one loop
  1757. *
  1758. * This function will collect hardware release ring element contents and
  1759. * handle descriptor contents. Based on contents, free packet or handle error
  1760. * conditions
  1761. *
  1762. * Return: none
  1763. */
  1764. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1765. uint32_t budget)
  1766. {
  1767. void *tx_comp_hal_desc;
  1768. uint8_t buffer_src;
  1769. uint8_t pool_id;
  1770. uint32_t tx_desc_id;
  1771. struct dp_tx_desc_s *tx_desc = NULL;
  1772. struct dp_tx_desc_s *head_desc = NULL;
  1773. struct dp_tx_desc_s *tail_desc = NULL;
  1774. uint32_t num_processed;
  1775. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1776. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1777. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1778. "%s %d : HAL RING Access Failed -- %p\n",
  1779. __func__, __LINE__, hal_srng);
  1780. return 0;
  1781. }
  1782. num_processed = 0;
  1783. /* Find head descriptor from completion ring */
  1784. while (qdf_likely(tx_comp_hal_desc =
  1785. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1786. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1787. /* If this buffer was not released by TQM or FW, then it is not
  1788. * Tx completion indication, skip to next descriptor */
  1789. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1790. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1791. QDF_TRACE(QDF_MODULE_ID_DP,
  1792. QDF_TRACE_LEVEL_ERROR,
  1793. "Tx comp release_src != TQM | FW");
  1794. /* TODO Handle Freeing of the buffer in descriptor */
  1795. continue;
  1796. }
  1797. /* Get descriptor id */
  1798. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1799. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1800. DP_TX_DESC_ID_POOL_OS;
  1801. /* Pool ID is out of limit. Error */
  1802. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1803. soc->wlan_cfg_ctx)) {
  1804. QDF_TRACE(QDF_MODULE_ID_DP,
  1805. QDF_TRACE_LEVEL_FATAL,
  1806. "TX COMP pool id %d not valid",
  1807. pool_id);
  1808. /* Check if assert aborts execution, if not handle
  1809. * return here */
  1810. QDF_ASSERT(0);
  1811. }
  1812. /* Find Tx descriptor */
  1813. tx_desc = dp_tx_desc_find(soc, pool_id,
  1814. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1815. DP_TX_DESC_ID_PAGE_OS,
  1816. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1817. DP_TX_DESC_ID_OFFSET_OS);
  1818. /* Pool id is not matching. Error */
  1819. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1820. QDF_TRACE(QDF_MODULE_ID_DP,
  1821. QDF_TRACE_LEVEL_FATAL,
  1822. "Tx Comp pool id %d not matched %d",
  1823. pool_id, tx_desc->pool_id);
  1824. /* Check if assert aborts execution, if not handle
  1825. * return here */
  1826. QDF_ASSERT(0);
  1827. }
  1828. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1829. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1830. QDF_TRACE(QDF_MODULE_ID_DP,
  1831. QDF_TRACE_LEVEL_FATAL,
  1832. "Txdesc invalid, flgs = %x,id = %d",
  1833. tx_desc->flags, tx_desc_id);
  1834. /* TODO Handle Freeing of the buffer in this invalid
  1835. * descriptor */
  1836. continue;
  1837. }
  1838. /*
  1839. * If the release source is FW, process the HTT
  1840. * status
  1841. */
  1842. if (qdf_unlikely(buffer_src ==
  1843. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1844. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1845. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1846. htt_tx_status);
  1847. dp_tx_process_htt_completion(tx_desc,
  1848. htt_tx_status);
  1849. } else {
  1850. tx_desc->next = NULL;
  1851. /* First ring descriptor on the cycle */
  1852. if (!head_desc) {
  1853. head_desc = tx_desc;
  1854. } else {
  1855. tail_desc->next = tx_desc;
  1856. }
  1857. tail_desc = tx_desc;
  1858. /* Collect hw completion contents */
  1859. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1860. &tx_desc->comp, soc->process_tx_status);
  1861. }
  1862. num_processed++;
  1863. /*
  1864. * Processed packet count is more than given quota
  1865. * stop to processing
  1866. */
  1867. if (num_processed >= budget)
  1868. break;
  1869. }
  1870. hal_srng_access_end(soc->hal_soc, hal_srng);
  1871. /* Process the reaped descriptors */
  1872. if (head_desc)
  1873. dp_tx_comp_process_desc(soc, head_desc);
  1874. return num_processed;
  1875. }
  1876. /**
  1877. * dp_tx_vdev_attach() - attach vdev to dp tx
  1878. * @vdev: virtual device instance
  1879. *
  1880. * Return: QDF_STATUS_SUCCESS: success
  1881. * QDF_STATUS_E_RESOURCES: Error return
  1882. */
  1883. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1884. {
  1885. /*
  1886. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1887. */
  1888. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1889. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1890. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1891. vdev->vdev_id);
  1892. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1893. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1894. /*
  1895. * Set HTT Extension Valid bit to 0 by default
  1896. */
  1897. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1898. dp_tx_vdev_update_search_flags(vdev);
  1899. return QDF_STATUS_SUCCESS;
  1900. }
  1901. /**
  1902. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  1903. * @vdev: virtual device instance
  1904. *
  1905. * Return: void
  1906. *
  1907. */
  1908. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  1909. {
  1910. /*
  1911. * Enable both AddrY (SA based search) and AddrX (Da based search)
  1912. * for TDLS link
  1913. *
  1914. * Enable AddrY (SA based search) only for non-WDS STA and
  1915. * ProxySTA VAP modes.
  1916. *
  1917. * In all other VAP modes, only DA based search should be
  1918. * enabled
  1919. */
  1920. if (vdev->opmode == wlan_op_mode_sta &&
  1921. vdev->tdls_link_connected)
  1922. vdev->hal_desc_addr_search_flags =
  1923. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  1924. else if ((vdev->opmode == wlan_op_mode_sta &&
  1925. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  1926. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  1927. else
  1928. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  1929. }
  1930. /**
  1931. * dp_tx_vdev_detach() - detach vdev from dp tx
  1932. * @vdev: virtual device instance
  1933. *
  1934. * Return: QDF_STATUS_SUCCESS: success
  1935. * QDF_STATUS_E_RESOURCES: Error return
  1936. */
  1937. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1938. {
  1939. return QDF_STATUS_SUCCESS;
  1940. }
  1941. /**
  1942. * dp_tx_pdev_attach() - attach pdev to dp tx
  1943. * @pdev: physical device instance
  1944. *
  1945. * Return: QDF_STATUS_SUCCESS: success
  1946. * QDF_STATUS_E_RESOURCES: Error return
  1947. */
  1948. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1949. {
  1950. struct dp_soc *soc = pdev->soc;
  1951. /* Initialize Flow control counters */
  1952. qdf_atomic_init(&pdev->num_tx_exception);
  1953. qdf_atomic_init(&pdev->num_tx_outstanding);
  1954. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1955. /* Initialize descriptors in TCL Ring */
  1956. hal_tx_init_data_ring(soc->hal_soc,
  1957. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1958. }
  1959. return QDF_STATUS_SUCCESS;
  1960. }
  1961. /**
  1962. * dp_tx_pdev_detach() - detach pdev from dp tx
  1963. * @pdev: physical device instance
  1964. *
  1965. * Return: QDF_STATUS_SUCCESS: success
  1966. * QDF_STATUS_E_RESOURCES: Error return
  1967. */
  1968. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1969. {
  1970. /* What should do here? */
  1971. return QDF_STATUS_SUCCESS;
  1972. }
  1973. /**
  1974. * dp_tx_soc_detach() - detach soc from dp tx
  1975. * @soc: core txrx main context
  1976. *
  1977. * This function will detach dp tx into main device context
  1978. * will free dp tx resource and initialize resources
  1979. *
  1980. * Return: QDF_STATUS_SUCCESS: success
  1981. * QDF_STATUS_E_RESOURCES: Error return
  1982. */
  1983. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1984. {
  1985. uint8_t num_pool;
  1986. uint16_t num_desc;
  1987. uint16_t num_ext_desc;
  1988. uint8_t i;
  1989. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1990. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1991. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1992. for (i = 0; i < num_pool; i++) {
  1993. if (dp_tx_desc_pool_free(soc, i)) {
  1994. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1995. "%s Tx Desc Pool Free failed\n",
  1996. __func__);
  1997. return QDF_STATUS_E_RESOURCES;
  1998. }
  1999. }
  2000. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2001. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  2002. __func__, num_pool, num_desc);
  2003. for (i = 0; i < num_pool; i++) {
  2004. if (dp_tx_ext_desc_pool_free(soc, i)) {
  2005. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2006. "%s Tx Ext Desc Pool Free failed\n",
  2007. __func__);
  2008. return QDF_STATUS_E_RESOURCES;
  2009. }
  2010. }
  2011. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2012. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  2013. __func__, num_pool, num_ext_desc);
  2014. for (i = 0; i < num_pool; i++) {
  2015. dp_tx_tso_desc_pool_free(soc, i);
  2016. }
  2017. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2018. "%s TSO Desc Pool %d Free descs = %d\n",
  2019. __func__, num_pool, num_desc);
  2020. for (i = 0; i < num_pool; i++)
  2021. dp_tx_tso_num_seg_pool_free(soc, i);
  2022. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2023. "%s TSO Num of seg Desc Pool %d Free descs = %d\n",
  2024. __func__, num_pool, num_desc);
  2025. return QDF_STATUS_SUCCESS;
  2026. }
  2027. /**
  2028. * dp_tx_soc_attach() - attach soc to dp tx
  2029. * @soc: core txrx main context
  2030. *
  2031. * This function will attach dp tx into main device context
  2032. * will allocate dp tx resource and initialize resources
  2033. *
  2034. * Return: QDF_STATUS_SUCCESS: success
  2035. * QDF_STATUS_E_RESOURCES: Error return
  2036. */
  2037. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  2038. {
  2039. uint8_t num_pool;
  2040. uint32_t num_desc;
  2041. uint32_t num_ext_desc;
  2042. uint8_t i;
  2043. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2044. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2045. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  2046. /* Allocate software Tx descriptor pools */
  2047. for (i = 0; i < num_pool; i++) {
  2048. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  2049. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2050. "%s Tx Desc Pool alloc %d failed %p\n",
  2051. __func__, i, soc);
  2052. goto fail;
  2053. }
  2054. }
  2055. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2056. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  2057. __func__, num_pool, num_desc);
  2058. /* Allocate extension tx descriptor pools */
  2059. for (i = 0; i < num_pool; i++) {
  2060. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  2061. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2062. "MSDU Ext Desc Pool alloc %d failed %p\n",
  2063. i, soc);
  2064. goto fail;
  2065. }
  2066. }
  2067. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2068. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  2069. __func__, num_pool, num_ext_desc);
  2070. for (i = 0; i < num_pool; i++) {
  2071. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  2072. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2073. "TSO Desc Pool alloc %d failed %p\n",
  2074. i, soc);
  2075. goto fail;
  2076. }
  2077. }
  2078. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2079. "%s TSO Desc Alloc %d, descs = %d\n",
  2080. __func__, num_pool, num_desc);
  2081. for (i = 0; i < num_pool; i++) {
  2082. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  2083. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2084. "TSO Num of seg Pool alloc %d failed %p\n",
  2085. i, soc);
  2086. goto fail;
  2087. }
  2088. }
  2089. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2090. "%s TSO Num of seg pool Alloc %d, descs = %d\n",
  2091. __func__, num_pool, num_desc);
  2092. /* Initialize descriptors in TCL Rings */
  2093. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  2094. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  2095. hal_tx_init_data_ring(soc->hal_soc,
  2096. soc->tcl_data_ring[i].hal_srng);
  2097. }
  2098. }
  2099. /*
  2100. * todo - Add a runtime config option to enable this.
  2101. */
  2102. /*
  2103. * Due to multiple issues on NPR EMU, enable it selectively
  2104. * only for NPR EMU, should be removed, once NPR platforms
  2105. * are stable.
  2106. */
  2107. soc->process_tx_status = 1;
  2108. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2109. "%s HAL Tx init Success\n", __func__);
  2110. return QDF_STATUS_SUCCESS;
  2111. fail:
  2112. /* Detach will take care of freeing only allocated resources */
  2113. dp_tx_soc_detach(soc);
  2114. return QDF_STATUS_E_RESOURCES;
  2115. }
  2116. /*
  2117. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  2118. * pdev: pointer to DP PDEV structure
  2119. * seg_info_head: Pointer to the head of list
  2120. *
  2121. * return: void
  2122. */
  2123. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  2124. struct dp_tx_seg_info_s *seg_info_head)
  2125. {
  2126. struct dp_tx_me_buf_t *mc_uc_buf;
  2127. struct dp_tx_seg_info_s *seg_info_new = NULL;
  2128. qdf_nbuf_t nbuf = NULL;
  2129. uint64_t phy_addr;
  2130. while (seg_info_head) {
  2131. nbuf = seg_info_head->nbuf;
  2132. mc_uc_buf = (struct dp_tx_me_buf_t *)
  2133. seg_info_new->frags[0].vaddr;
  2134. phy_addr = seg_info_head->frags[0].paddr_hi;
  2135. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  2136. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  2137. phy_addr,
  2138. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  2139. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2140. qdf_nbuf_free(nbuf);
  2141. seg_info_new = seg_info_head;
  2142. seg_info_head = seg_info_head->next;
  2143. qdf_mem_free(seg_info_new);
  2144. }
  2145. }
  2146. /**
  2147. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  2148. * @vdev: DP VDEV handle
  2149. * @nbuf: Multicast nbuf
  2150. * @newmac: Table of the clients to which packets have to be sent
  2151. * @new_mac_cnt: No of clients
  2152. *
  2153. * return: no of converted packets
  2154. */
  2155. uint16_t
  2156. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  2157. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  2158. {
  2159. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  2160. struct dp_pdev *pdev = vdev->pdev;
  2161. struct ether_header *eh;
  2162. uint8_t *data;
  2163. uint16_t len;
  2164. /* reference to frame dst addr */
  2165. uint8_t *dstmac;
  2166. /* copy of original frame src addr */
  2167. uint8_t srcmac[DP_MAC_ADDR_LEN];
  2168. /* local index into newmac */
  2169. uint8_t new_mac_idx = 0;
  2170. struct dp_tx_me_buf_t *mc_uc_buf;
  2171. qdf_nbuf_t nbuf_clone;
  2172. struct dp_tx_msdu_info_s msdu_info;
  2173. struct dp_tx_seg_info_s *seg_info_head = NULL;
  2174. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  2175. struct dp_tx_seg_info_s *seg_info_new;
  2176. struct dp_tx_frag_info_s data_frag;
  2177. qdf_dma_addr_t paddr_data;
  2178. qdf_dma_addr_t paddr_mcbuf = 0;
  2179. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  2180. QDF_STATUS status;
  2181. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2182. eh = (struct ether_header *) nbuf;
  2183. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  2184. len = qdf_nbuf_len(nbuf);
  2185. data = qdf_nbuf_data(nbuf);
  2186. status = qdf_nbuf_map(vdev->osdev, nbuf,
  2187. QDF_DMA_TO_DEVICE);
  2188. if (status) {
  2189. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2190. "Mapping failure Error:%d", status);
  2191. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2192. return 0;
  2193. }
  2194. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  2195. /*preparing data fragment*/
  2196. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  2197. data_frag.paddr_lo = (uint32_t)paddr_data;
  2198. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  2199. data_frag.len = len - DP_MAC_ADDR_LEN;
  2200. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  2201. dstmac = newmac[new_mac_idx];
  2202. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2203. "added mac addr (%pM)", dstmac);
  2204. /* Check for NULL Mac Address */
  2205. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  2206. continue;
  2207. /* frame to self mac. skip */
  2208. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  2209. continue;
  2210. /*
  2211. * TODO: optimize to avoid malloc in per-packet path
  2212. * For eg. seg_pool can be made part of vdev structure
  2213. */
  2214. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  2215. if (!seg_info_new) {
  2216. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2217. "alloc failed");
  2218. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  2219. goto fail_seg_alloc;
  2220. }
  2221. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2222. if (mc_uc_buf == NULL)
  2223. goto fail_buf_alloc;
  2224. /*
  2225. * TODO: Check if we need to clone the nbuf
  2226. * Or can we just use the reference for all cases
  2227. */
  2228. if (new_mac_idx < (new_mac_cnt - 1)) {
  2229. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2230. if (nbuf_clone == NULL) {
  2231. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2232. goto fail_clone;
  2233. }
  2234. } else {
  2235. /*
  2236. * Update the ref
  2237. * to account for frame sent without cloning
  2238. */
  2239. qdf_nbuf_ref(nbuf);
  2240. nbuf_clone = nbuf;
  2241. }
  2242. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2243. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2244. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2245. &paddr_mcbuf);
  2246. if (status) {
  2247. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2248. "Mapping failure Error:%d", status);
  2249. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2250. goto fail_map;
  2251. }
  2252. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2253. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2254. seg_info_new->frags[0].paddr_hi =
  2255. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2256. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2257. seg_info_new->frags[1] = data_frag;
  2258. seg_info_new->nbuf = nbuf_clone;
  2259. seg_info_new->frag_cnt = 2;
  2260. seg_info_new->total_len = len;
  2261. seg_info_new->next = NULL;
  2262. if (seg_info_head == NULL)
  2263. seg_info_head = seg_info_new;
  2264. else
  2265. seg_info_tail->next = seg_info_new;
  2266. seg_info_tail = seg_info_new;
  2267. }
  2268. if (!seg_info_head)
  2269. return 0;
  2270. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2271. msdu_info.num_seg = new_mac_cnt;
  2272. msdu_info.frm_type = dp_tx_frm_me;
  2273. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2274. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2275. while (seg_info_head->next) {
  2276. seg_info_new = seg_info_head;
  2277. seg_info_head = seg_info_head->next;
  2278. qdf_mem_free(seg_info_new);
  2279. }
  2280. qdf_mem_free(seg_info_head);
  2281. return new_mac_cnt;
  2282. fail_map:
  2283. qdf_nbuf_free(nbuf_clone);
  2284. fail_clone:
  2285. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2286. fail_buf_alloc:
  2287. qdf_mem_free(seg_info_new);
  2288. fail_seg_alloc:
  2289. dp_tx_me_mem_free(pdev, seg_info_head);
  2290. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2291. return 0;
  2292. }