cfg_dp.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051
  1. /*
  2. * Copyright (c) 2018-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * DOC: This file contains definitions of Data Path configuration.
  20. */
  21. #ifndef _CFG_DP_H_
  22. #define _CFG_DP_H_
  23. #include "cfg_define.h"
  24. #define WLAN_CFG_MAX_CLIENTS 64
  25. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  26. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  27. /* Change this to a lower value to enforce scattered idle list mode */
  28. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  29. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  30. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  31. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  32. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  33. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  34. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  35. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  36. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  37. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  38. #else
  39. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  40. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  41. #endif
  42. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  43. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  44. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  45. #define WLAN_CFG_PER_PDEV_RX_RING 0
  46. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  47. #define WLAN_LRO_ENABLE 0
  48. #ifdef QCA_WIFI_QCA6750
  49. #define WLAN_CFG_MAC_PER_TARGET 1
  50. #else
  51. #define WLAN_CFG_MAC_PER_TARGET 2
  52. #endif
  53. #ifdef IPA_OFFLOAD
  54. /* Size of TCL TX Ring */
  55. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  56. #define WLAN_CFG_TX_RING_SIZE 2048
  57. #else
  58. #define WLAN_CFG_TX_RING_SIZE 1024
  59. #endif
  60. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  61. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  62. #define WLAN_CFG_PER_PDEV_TX_RING 0
  63. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  64. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  65. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  66. #else
  67. #define WLAN_CFG_TX_RING_SIZE 512
  68. #define WLAN_CFG_PER_PDEV_TX_RING 1
  69. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  70. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  71. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  72. #endif
  73. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  74. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  75. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  76. #define WLAN_CFG_NUM_TX_DESC 4096
  77. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  78. #else
  79. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  80. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  81. #define WLAN_CFG_NUM_TX_DESC 1024
  82. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  83. #endif
  84. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  85. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  86. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  87. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  88. /* Interrupt Mitigation - Timer threshold in us */
  89. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  90. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  91. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  92. #endif
  93. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD 0x60000
  94. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  95. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x80000
  96. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD 0x60000
  97. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  98. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x80000
  99. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  100. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  101. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  102. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  103. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  104. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  105. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  106. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  107. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  108. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  109. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  110. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  111. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  112. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  113. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  114. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  115. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 1
  116. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  117. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  118. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  119. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  120. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  121. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  122. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  123. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  124. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  125. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  126. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  127. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  128. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  129. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  130. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  131. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  132. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  133. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  134. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  135. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  136. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  137. /* Per vdev pools */
  138. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  139. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  140. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  141. #ifdef TX_PER_PDEV_DESC_POOL
  142. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  143. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  144. #else /* TX_PER_PDEV_DESC_POOL */
  145. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  146. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  147. #endif /* TX_PER_PDEV_DESC_POOL */
  148. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  149. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  150. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  151. #define WLAN_CFG_HTT_PKT_TYPE 2
  152. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  153. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  154. #define WLAN_CFG_MAX_PEER_ID 64
  155. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  156. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  157. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  158. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  159. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  160. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  161. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  162. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  163. #define WLAN_CFG_NUM_REO_DEST_RING 4
  164. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  165. #define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
  166. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  167. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  168. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  169. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 32
  170. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  171. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 32
  172. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  173. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  174. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  175. #if defined(QCA_WIFI_QCA6290)
  176. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  177. #else
  178. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  179. #endif
  180. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
  181. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
  182. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  183. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  184. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  185. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  186. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  187. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  188. defined(QCA_WIFI_QCA6750)
  189. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  190. #else
  191. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  192. #endif
  193. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 128
  194. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  195. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 128
  196. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  197. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  198. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  199. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  200. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  201. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  202. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  203. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  204. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  205. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  206. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  207. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  208. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  209. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  210. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  211. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  212. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  213. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  214. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  215. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  216. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  217. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  218. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  219. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  220. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  221. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  222. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  223. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  224. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  225. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  226. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  227. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  228. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  229. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  230. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  231. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  232. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  233. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  234. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  235. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  236. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  237. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  238. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  239. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  240. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  241. /**
  242. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  243. * ring. This value may need to be tuned later.
  244. */
  245. #if defined(QCA_HOST2FW_RXBUF_RING)
  246. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  247. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  248. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  249. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  250. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  251. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  252. /**
  253. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  254. */
  255. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  256. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  257. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  258. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  259. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  260. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  261. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  262. /**
  263. * AP use cases need to allocate more RX Descriptors than the number of
  264. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  265. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  266. * multiplication factor of 3, to allocate three times as many RX descriptors
  267. * as RX buffers.
  268. */
  269. #else
  270. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  271. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  272. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  273. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  274. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  275. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  276. #endif //QCA_HOST2FW_RXBUF_RING
  277. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  278. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  279. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  280. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  281. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  282. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  283. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  284. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  285. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  286. /* DP INI Declerations */
  287. #define CFG_DP_HTT_PACKET_TYPE \
  288. CFG_INI_UINT("dp_htt_packet_type", \
  289. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  290. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  291. WLAN_CFG_HTT_PKT_TYPE, \
  292. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  293. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  294. CFG_INI_UINT("dp_int_batch_threshold_other", \
  295. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  296. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  297. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  298. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  299. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  300. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  301. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  302. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  303. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  304. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  305. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  306. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  307. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  308. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  309. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  310. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  311. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  312. CFG_INI_UINT("dp_int_timer_threshold_other", \
  313. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  314. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  315. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  316. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  317. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  318. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  319. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  320. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  321. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  322. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  323. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  324. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  325. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  326. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  327. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  328. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  329. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  330. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  331. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  332. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  333. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  334. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  335. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  336. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  337. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  338. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  339. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  340. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  341. #define CFG_DP_MAX_ALLOC_SIZE \
  342. CFG_INI_UINT("dp_max_alloc_size", \
  343. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  344. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  345. WLAN_CFG_MAX_ALLOC_SIZE, \
  346. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  347. #define CFG_DP_MAX_CLIENTS \
  348. CFG_INI_UINT("dp_max_clients", \
  349. WLAN_CFG_MAX_CLIENTS_MIN, \
  350. WLAN_CFG_MAX_CLIENTS_MAX, \
  351. WLAN_CFG_MAX_CLIENTS, \
  352. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  353. #define CFG_DP_MAX_PEER_ID \
  354. CFG_INI_UINT("dp_max_peer_id", \
  355. WLAN_CFG_MAX_PEER_ID_MIN, \
  356. WLAN_CFG_MAX_PEER_ID_MAX, \
  357. WLAN_CFG_MAX_PEER_ID, \
  358. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  359. #define CFG_DP_REO_DEST_RINGS \
  360. CFG_INI_UINT("dp_reo_dest_rings", \
  361. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  362. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  363. WLAN_CFG_NUM_REO_DEST_RING, \
  364. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  365. #define CFG_DP_TCL_DATA_RINGS \
  366. CFG_INI_UINT("dp_tcl_data_rings", \
  367. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  368. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  369. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  370. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  371. #define CFG_DP_TX_DESC \
  372. CFG_INI_UINT("dp_tx_desc", \
  373. WLAN_CFG_NUM_TX_DESC_MIN, \
  374. WLAN_CFG_NUM_TX_DESC_MAX, \
  375. WLAN_CFG_NUM_TX_DESC, \
  376. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  377. #define CFG_DP_TX_EXT_DESC \
  378. CFG_INI_UINT("dp_tx_ext_desc", \
  379. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  380. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  381. WLAN_CFG_NUM_TX_EXT_DESC, \
  382. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  383. #define CFG_DP_TX_EXT_DESC_POOLS \
  384. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  385. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  386. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  387. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  388. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  389. #define CFG_DP_PDEV_RX_RING \
  390. CFG_INI_UINT("dp_pdev_rx_ring", \
  391. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  392. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  393. WLAN_CFG_PER_PDEV_RX_RING, \
  394. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  395. #define CFG_DP_PDEV_TX_RING \
  396. CFG_INI_UINT("dp_pdev_tx_ring", \
  397. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  398. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  399. WLAN_CFG_PER_PDEV_TX_RING, \
  400. CFG_VALUE_OR_DEFAULT, \
  401. "DP PDEV Tx Ring")
  402. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  403. CFG_INI_UINT("dp_rx_defrag_timeout", \
  404. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  405. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  406. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  407. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  408. #define CFG_DP_TX_COMPL_RING_SIZE \
  409. CFG_INI_UINT("dp_tx_compl_ring_size", \
  410. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  411. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  412. WLAN_CFG_TX_COMP_RING_SIZE, \
  413. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  414. #define CFG_DP_TX_RING_SIZE \
  415. CFG_INI_UINT("dp_tx_ring_size", \
  416. WLAN_CFG_TX_RING_SIZE_MIN,\
  417. WLAN_CFG_TX_RING_SIZE_MAX,\
  418. WLAN_CFG_TX_RING_SIZE,\
  419. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  420. #define CFG_DP_NSS_COMP_RING_SIZE \
  421. CFG_INI_UINT("dp_nss_comp_ring_size", \
  422. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  423. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  424. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  425. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  426. #define CFG_DP_PDEV_LMAC_RING \
  427. CFG_INI_UINT("dp_pdev_lmac_ring", \
  428. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  429. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  430. WLAN_CFG_PER_PDEV_LMAC_RING, \
  431. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  432. /*
  433. * <ini>
  434. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  435. * frame dropping scheme
  436. * @Min: 0
  437. * @Max: 524288
  438. * @Default: 393216
  439. *
  440. * This ini entry is used to set a high limit threshold to start frame
  441. * dropping scheme
  442. *
  443. * Usage: External
  444. *
  445. * </ini>
  446. */
  447. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  448. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  449. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  450. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  451. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  452. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  453. /*
  454. * <ini>
  455. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  456. * frame dropping scheme
  457. * @Min: 100
  458. * @Max: 524288
  459. * @Default: 393216
  460. *
  461. * This ini entry is used to set a low limit threshold to stop frame
  462. * dropping scheme
  463. *
  464. * Usage: External
  465. *
  466. * </ini>
  467. */
  468. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  469. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  470. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  471. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  472. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  473. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  474. #define CFG_DP_BASE_HW_MAC_ID \
  475. CFG_INI_UINT("dp_base_hw_macid", \
  476. 0, 1, 1, \
  477. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  478. #define CFG_DP_RX_HASH \
  479. CFG_INI_BOOL("dp_rx_hash", true, \
  480. "DP Rx Hash")
  481. #define CFG_DP_TSO \
  482. CFG_INI_BOOL("TSOEnable", false, \
  483. "DP TSO Enabled")
  484. #define CFG_DP_LRO \
  485. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  486. "DP LRO Enable")
  487. #define CFG_DP_SG \
  488. CFG_INI_BOOL("dp_sg_support", false, \
  489. "DP SG Enable")
  490. #define CFG_DP_GRO \
  491. CFG_INI_BOOL("GROEnable", false, \
  492. "DP GRO Enable")
  493. #define CFG_DP_OL_TX_CSUM \
  494. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  495. "DP tx csum Enable")
  496. #define CFG_DP_OL_RX_CSUM \
  497. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  498. "DP rx csum Enable")
  499. #define CFG_DP_RAWMODE \
  500. CFG_INI_BOOL("dp_rawmode_support", false, \
  501. "DP rawmode Enable")
  502. #define CFG_DP_PEER_FLOW_CTRL \
  503. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  504. "DP peer flow ctrl Enable")
  505. #define CFG_DP_NAPI \
  506. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  507. "DP Napi Enabled")
  508. /*
  509. * <ini>
  510. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  511. * @Min: 0
  512. * @Max: 1
  513. * @Default: 1
  514. *
  515. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  516. * This includes P2P device mode, P2P client mode and P2P GO mode.
  517. * The feature is enabled by default. To disable TX checksum for P2P, add the
  518. * following entry in ini file:
  519. * gEnableP2pIpTcpUdpChecksumOffload=0
  520. *
  521. * Usage: External
  522. *
  523. * </ini>
  524. */
  525. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  526. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  527. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  528. /*
  529. * <ini>
  530. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  531. * @Min: 0
  532. * @Max: 1
  533. * @Default: 1
  534. *
  535. * Usage: External
  536. *
  537. * </ini>
  538. */
  539. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  540. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  541. "DP TCP UDP Checksum Offload for NAN mode")
  542. /*
  543. * <ini>
  544. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  545. * @Min: 0
  546. * @Max: 1
  547. * @Default: 1
  548. *
  549. * Usage: External
  550. *
  551. * </ini>
  552. */
  553. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  554. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  555. "DP TCP UDP Checksum Offload")
  556. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  557. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  558. "DP Defrag Timeout Check")
  559. #define CFG_DP_WBM_RELEASE_RING \
  560. CFG_INI_UINT("dp_wbm_release_ring", \
  561. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  562. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  563. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  564. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  565. #define CFG_DP_TCL_CMD_CREDIT_RING \
  566. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  567. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  568. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  569. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  570. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  571. #define CFG_DP_TCL_STATUS_RING \
  572. CFG_INI_UINT("dp_tcl_status_ring",\
  573. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  574. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  575. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  576. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  577. #define CFG_DP_REO_REINJECT_RING \
  578. CFG_INI_UINT("dp_reo_reinject_ring", \
  579. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  580. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  581. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  582. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  583. #define CFG_DP_RX_RELEASE_RING \
  584. CFG_INI_UINT("dp_rx_release_ring", \
  585. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  586. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  587. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  588. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  589. #define CFG_DP_REO_EXCEPTION_RING \
  590. CFG_INI_UINT("dp_reo_exception_ring", \
  591. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  592. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  593. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  594. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  595. #define CFG_DP_REO_CMD_RING \
  596. CFG_INI_UINT("dp_reo_cmd_ring", \
  597. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  598. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  599. WLAN_CFG_REO_CMD_RING_SIZE, \
  600. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  601. #define CFG_DP_REO_STATUS_RING \
  602. CFG_INI_UINT("dp_reo_status_ring", \
  603. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  604. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  605. WLAN_CFG_REO_STATUS_RING_SIZE, \
  606. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  607. #define CFG_DP_RXDMA_BUF_RING \
  608. CFG_INI_UINT("dp_rxdma_buf_ring", \
  609. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  610. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  611. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  612. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  613. #define CFG_DP_RXDMA_REFILL_RING \
  614. CFG_INI_UINT("dp_rxdma_refill_ring", \
  615. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  616. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  617. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  618. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  619. #define CFG_DP_TX_DESC_LIMIT_0 \
  620. CFG_INI_UINT("dp_tx_desc_limit_0", \
  621. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  622. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  623. WLAN_CFG_TX_DESC_LIMIT_0, \
  624. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  625. #define CFG_DP_TX_DESC_LIMIT_1 \
  626. CFG_INI_UINT("dp_tx_desc_limit_1", \
  627. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  628. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  629. WLAN_CFG_TX_DESC_LIMIT_1, \
  630. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  631. #define CFG_DP_TX_DESC_LIMIT_2 \
  632. CFG_INI_UINT("dp_tx_desc_limit_2", \
  633. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  634. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  635. WLAN_CFG_TX_DESC_LIMIT_2, \
  636. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  637. #define CFG_DP_TX_DEVICE_LIMIT \
  638. CFG_INI_UINT("dp_tx_device_limit", \
  639. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  640. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  641. WLAN_CFG_TX_DEVICE_LIMIT, \
  642. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  643. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  644. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  645. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  646. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  647. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  648. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  649. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  650. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  651. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  652. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  653. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  654. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  655. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  656. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  657. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  658. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  659. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  660. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  661. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  662. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  663. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  664. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  665. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  666. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  667. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  668. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  669. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  670. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  671. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  672. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  673. #define CFG_DP_RXDMA_ERR_DST_RING \
  674. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  675. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  676. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  677. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  678. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  679. #define CFG_DP_PER_PKT_LOGGING \
  680. CFG_INI_UINT("enable_verbose_debug", \
  681. 0, 0xffff, 0, \
  682. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  683. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  684. CFG_INI_UINT("TxFlowStartQueueOffset", \
  685. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  686. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  687. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  688. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  689. 0, 50, 15, \
  690. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  691. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  692. CFG_INI_UINT("IpaUcTxBufSize", \
  693. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  694. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  695. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  696. CFG_INI_UINT("IpaUcTxPartitionBase", \
  697. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  698. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  699. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  700. CFG_INI_UINT("IpaUcRxIndRingCount", \
  701. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  702. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  703. #define CFG_DP_REORDER_OFFLOAD_SUPPORT \
  704. CFG_INI_UINT("gReorderOffloadSupported", \
  705. 0, 1, 1, \
  706. CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
  707. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  708. CFG_INI_BOOL("gDisableIntraBssFwd", \
  709. false, "Disable intrs BSS Rx packets")
  710. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  711. CFG_INI_BOOL("gEnableDataStallDetection", \
  712. true, "Enable/Disable Data stall detection")
  713. #define CFG_DP_RX_SW_DESC_WEIGHT \
  714. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  715. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  716. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  717. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  718. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  719. #define CFG_DP_RX_SW_DESC_NUM \
  720. CFG_INI_UINT("dp_rx_sw_desc_num", \
  721. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  722. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  723. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  724. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  725. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  726. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  727. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  728. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  729. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE, \
  730. CFG_VALUE_OR_DEFAULT, \
  731. "DP Rx Flow Search Table Size in number of entries")
  732. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  733. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  734. "Enable/Disable DP Rx Flow Tag")
  735. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  736. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  737. "DP Rx Flow Search Table Is Per PDev")
  738. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  739. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  740. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  741. /*
  742. * <ini>
  743. * dp_rx_fisa_enable - Control Rx datapath FISA
  744. * @Min: 0
  745. * @Max: 1
  746. * @Default: 0
  747. *
  748. * This ini is used to enable DP Rx FISA feature
  749. *
  750. * Related: dp_rx_flow_search_table_size
  751. *
  752. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  753. *
  754. * Usage: Internal/External
  755. *
  756. * </ini>
  757. */
  758. #define CFG_DP_RX_FISA_ENABLE \
  759. CFG_INI_BOOL("dp_rx_fisa_enable", false, \
  760. "Enable/Disable DP Rx FISA")
  761. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  762. CFG_INI_UINT("mon_drop_thresh", \
  763. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  764. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  765. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  766. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  767. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  768. CFG_INI_UINT("PktlogBufSize", \
  769. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  770. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  771. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  772. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  773. #define CFG_DP_FULL_MON_MODE \
  774. CFG_INI_BOOL("full_mon_mode", \
  775. false, "Full Monitor mode support")
  776. #define CFG_DP_REO_RINGS_MAP \
  777. CFG_INI_UINT("dp_reo_rings_map", \
  778. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  779. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  780. WLAN_CFG_NUM_REO_RINGS_MAP, \
  781. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  782. #define CFG_DP_PEER_EXT_STATS \
  783. CFG_INI_BOOL("peer_ext_stats", \
  784. false, "Peer extended stats")
  785. /*
  786. * <ini>
  787. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  788. * @Min: 0
  789. * @Max: 1
  790. * @Default: 0
  791. *
  792. * This ini is used to disable HW checksum offload capability for legacy
  793. * connections
  794. *
  795. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  796. *
  797. * Usage: Internal
  798. *
  799. * </ini>
  800. */
  801. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  802. CFG_INI_BOOL("legacy_mode_csum_disable", false, \
  803. "Enable/Disable legacy mode checksum")
  804. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  805. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  806. "Enable/Disable DP RX emergency buffer pool support")
  807. #define CFG_DP \
  808. CFG(CFG_DP_HTT_PACKET_TYPE) \
  809. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  810. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  811. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  812. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  813. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  814. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  815. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  816. CFG(CFG_DP_MAX_CLIENTS) \
  817. CFG(CFG_DP_MAX_PEER_ID) \
  818. CFG(CFG_DP_REO_DEST_RINGS) \
  819. CFG(CFG_DP_TCL_DATA_RINGS) \
  820. CFG(CFG_DP_TX_DESC) \
  821. CFG(CFG_DP_TX_EXT_DESC) \
  822. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  823. CFG(CFG_DP_PDEV_RX_RING) \
  824. CFG(CFG_DP_PDEV_TX_RING) \
  825. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  826. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  827. CFG(CFG_DP_TX_RING_SIZE) \
  828. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  829. CFG(CFG_DP_PDEV_LMAC_RING) \
  830. CFG(CFG_DP_BASE_HW_MAC_ID) \
  831. CFG(CFG_DP_RX_HASH) \
  832. CFG(CFG_DP_TSO) \
  833. CFG(CFG_DP_LRO) \
  834. CFG(CFG_DP_SG) \
  835. CFG(CFG_DP_GRO) \
  836. CFG(CFG_DP_OL_TX_CSUM) \
  837. CFG(CFG_DP_OL_RX_CSUM) \
  838. CFG(CFG_DP_RAWMODE) \
  839. CFG(CFG_DP_PEER_FLOW_CTRL) \
  840. CFG(CFG_DP_NAPI) \
  841. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  842. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  843. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  844. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  845. CFG(CFG_DP_WBM_RELEASE_RING) \
  846. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  847. CFG(CFG_DP_TCL_STATUS_RING) \
  848. CFG(CFG_DP_REO_REINJECT_RING) \
  849. CFG(CFG_DP_RX_RELEASE_RING) \
  850. CFG(CFG_DP_REO_EXCEPTION_RING) \
  851. CFG(CFG_DP_REO_CMD_RING) \
  852. CFG(CFG_DP_REO_STATUS_RING) \
  853. CFG(CFG_DP_RXDMA_BUF_RING) \
  854. CFG(CFG_DP_RXDMA_REFILL_RING) \
  855. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  856. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  857. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  858. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  859. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  860. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  861. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  862. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  863. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  864. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  865. CFG(CFG_DP_PER_PKT_LOGGING) \
  866. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  867. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  868. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  869. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  870. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  871. CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
  872. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  873. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  874. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  875. CFG(CFG_DP_RX_SW_DESC_NUM) \
  876. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  877. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  878. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  879. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  880. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  881. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  882. CFG(CFG_DP_RX_FISA_ENABLE) \
  883. CFG(CFG_DP_FULL_MON_MODE) \
  884. CFG(CFG_DP_REO_RINGS_MAP) \
  885. CFG(CFG_DP_PEER_EXT_STATS) \
  886. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  887. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  888. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  889. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE)
  890. #endif /* _CFG_DP_H_ */